blob: e8687b0f906d6e41b21bfcd385d89f1815e6b2e4 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulae67005e2018-06-29 13:20:39 +0300142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
Jani Nikulace646452017-01-27 17:57:06 +0200155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
Jani Nikulae67005e2018-06-29 13:20:39 +0300157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
Jani Nikulae67005e2018-06-29 13:20:39 +0300164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Jani Nikulae67005e2018-06-29 13:20:39 +0300170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Rodrigo Vivia927c922017-06-09 15:26:04 -0700171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300174
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100184 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000188/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000189
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200198
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000206#define MAX_ENGINE_CLASS 4
207
Oscar Mateod02b98b2018-04-05 17:00:50 +0300208#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200209#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700210
Jesse Barnes585fb112008-07-29 11:54:06 -0700211/* PCI config space */
212
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300220/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300221
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300245#define GCDGMBUS 0xcc
246
Jesse Barnesf97108d2010-01-29 11:27:07 -0800247#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100278
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300279#define ASLE 0xe4
280#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700281
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
287
Jesse Barnes585fb112008-07-29 11:54:06 -0700288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700297#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200307#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200319#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100320#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200321#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800333
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100337#define PP_DIR_DCLV_2G 0xffffffff
338
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200377#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200390#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200395#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700415#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200416
Jesse Barnes585fb112008-07-29 11:54:06 -0700417/* VGA stuff */
418
419#define VGA_ST01_MDA 0x3ba
420#define VGA_ST01_CGA 0x3da
421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200422#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700423#define VGA_MSR_WRITE 0x3c2
424#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700425#define VGA_MSR_MEM_EN (1 << 1)
426#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700427
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300428#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100429#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300430#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700431
432#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700433#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700434#define VGA_AR_DATA_WRITE 0x3c0
435#define VGA_AR_DATA_READ 0x3c1
436
437#define VGA_GR_INDEX 0x3ce
438#define VGA_GR_DATA 0x3cf
439/* GR05 */
440#define VGA_GR_MEM_READ_MODE_SHIFT 3
441#define VGA_GR_MEM_READ_MODE_PLANE 1
442/* GR06 */
443#define VGA_GR_MEM_MODE_MASK 0xc
444#define VGA_GR_MEM_MODE_SHIFT 2
445#define VGA_GR_MEM_A0000_AFFFF 0
446#define VGA_GR_MEM_A0000_BFFFF 1
447#define VGA_GR_MEM_B0000_B7FFF 2
448#define VGA_GR_MEM_B0000_BFFFF 3
449
450#define VGA_DACMASK 0x3c6
451#define VGA_DACRX 0x3c7
452#define VGA_DACWX 0x3c8
453#define VGA_DACDATA 0x3c9
454
455#define VGA_CR_INDEX_MDA 0x3b4
456#define VGA_CR_DATA_MDA 0x3b5
457#define VGA_CR_INDEX_CGA 0x3d4
458#define VGA_CR_DATA_CGA 0x3d5
459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200460#define MI_PREDICATE_SRC0 _MMIO(0x2400)
461#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
462#define MI_PREDICATE_SRC1 _MMIO(0x2408)
463#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700466#define LOWER_SLICE_ENABLED (1 << 0)
467#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300468
Jesse Barnes585fb112008-07-29 11:54:06 -0700469/*
Brad Volkin5947de92014-02-18 10:15:50 -0800470 * Registers used only by the command parser
471 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200472#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200474#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
475#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
476#define HS_INVOCATION_COUNT _MMIO(0x2300)
477#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
478#define DS_INVOCATION_COUNT _MMIO(0x2308)
479#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
480#define IA_VERTICES_COUNT _MMIO(0x2310)
481#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
482#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
483#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
484#define VS_INVOCATION_COUNT _MMIO(0x2320)
485#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
486#define GS_INVOCATION_COUNT _MMIO(0x2328)
487#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
488#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
489#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
490#define CL_INVOCATION_COUNT _MMIO(0x2338)
491#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
492#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
493#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
494#define PS_INVOCATION_COUNT _MMIO(0x2348)
495#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
496#define PS_DEPTH_COUNT _MMIO(0x2350)
497#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800498
499/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200500#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
501#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200503#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
504#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200506#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
507#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
508#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
509#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
510#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
511#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200513#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
514#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
515#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700516
Jordan Justen1b850662016-03-06 23:30:29 -0800517/* There are the 16 64-bit CS General Purpose Registers */
518#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
519#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
520
Robert Bragga9417952016-11-07 19:49:48 +0000521#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000522#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
523#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
524#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700525#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
526#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
527#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
528#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
529#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
530#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
531#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
533#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000534#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700535#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
536#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000537
538#define GEN8_OACTXID _MMIO(0x2364)
539
Robert Bragg19f81df2017-06-13 12:23:03 +0100540#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700541#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
542#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
543#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
544#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100545
Robert Braggd7965152016-11-07 19:49:52 +0000546#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700547#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
548#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
549#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
550#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000551#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700552#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
553#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000554
555#define GEN8_OACTXCONTROL _MMIO(0x2360)
556#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
557#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700558#define GEN8_OA_TIMER_ENABLE (1 << 1)
559#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000560
561#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700562#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
563#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
564#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
565#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000566
Robert Bragg19f81df2017-06-13 12:23:03 +0100567#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000568#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100569#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000570
571#define GEN7_OASTATUS1 _MMIO(0x2364)
572#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700573#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
574#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
575#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000576
577#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100578#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
579#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000580
581#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700582#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
583#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
584#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
585#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000586
587#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100588#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000589#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100590#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000591
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700592#define OABUFFER_SIZE_128K (0 << 3)
593#define OABUFFER_SIZE_256K (1 << 3)
594#define OABUFFER_SIZE_512K (2 << 3)
595#define OABUFFER_SIZE_1M (3 << 3)
596#define OABUFFER_SIZE_2M (4 << 3)
597#define OABUFFER_SIZE_4M (5 << 3)
598#define OABUFFER_SIZE_8M (6 << 3)
599#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000600
Robert Bragg19f81df2017-06-13 12:23:03 +0100601/*
602 * Flexible, Aggregate EU Counter Registers.
603 * Note: these aren't contiguous
604 */
Robert Braggd7965152016-11-07 19:49:52 +0000605#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100606#define EU_PERF_CNTL1 _MMIO(0xe558)
607#define EU_PERF_CNTL2 _MMIO(0xe658)
608#define EU_PERF_CNTL3 _MMIO(0xe758)
609#define EU_PERF_CNTL4 _MMIO(0xe45c)
610#define EU_PERF_CNTL5 _MMIO(0xe55c)
611#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000612
Robert Braggd7965152016-11-07 19:49:52 +0000613/*
614 * OA Boolean state
615 */
616
Robert Braggd7965152016-11-07 19:49:52 +0000617#define OASTARTTRIG1 _MMIO(0x2710)
618#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
619#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
620
621#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700622#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
623#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
624#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
625#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
626#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
627#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
628#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
629#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
630#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
631#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
632#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
633#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
634#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
635#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
636#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
637#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
638#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
639#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
640#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
641#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
642#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
643#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
644#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
645#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
646#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
647#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
648#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
649#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
650#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000651
652#define OASTARTTRIG3 _MMIO(0x2718)
653#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
654#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
655#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
656#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
657#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
658#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
659#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
660#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
661#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
662
663#define OASTARTTRIG4 _MMIO(0x271c)
664#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
665#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
666#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
667#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
668#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
669#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
670#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
671#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
672#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
673
674#define OASTARTTRIG5 _MMIO(0x2720)
675#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
676#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
677
678#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700679#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
680#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
681#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
682#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
683#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
684#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
685#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
686#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
687#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
688#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
689#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
690#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
691#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
692#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
693#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
694#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
695#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
696#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
697#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
698#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
699#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
700#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
701#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
702#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
703#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
704#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
705#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
706#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
707#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000708
709#define OASTARTTRIG7 _MMIO(0x2728)
710#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
711#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
712#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
713#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
714#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
715#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
716#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
717#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
718#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
719
720#define OASTARTTRIG8 _MMIO(0x272c)
721#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
722#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
723#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
724#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
725#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
726#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
727#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
728#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
729#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
730
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100731#define OAREPORTTRIG1 _MMIO(0x2740)
732#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
733#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
734
735#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700736#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
737#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
738#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
739#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
740#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
741#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
742#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
743#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
744#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
745#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
746#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
747#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
748#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
749#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
750#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
751#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
752#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
753#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
754#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
755#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
756#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
757#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
758#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
759#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
760#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100761
762#define OAREPORTTRIG3 _MMIO(0x2748)
763#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
764#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
765#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
766#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
767#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
768#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
769#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
770#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
771#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
772
773#define OAREPORTTRIG4 _MMIO(0x274c)
774#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
775#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
776#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
777#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
778#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
779#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
780#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
781#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
782#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
783
784#define OAREPORTTRIG5 _MMIO(0x2750)
785#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
786#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
787
788#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700789#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
790#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
791#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
792#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
793#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
794#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
795#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
796#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
797#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
798#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
799#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
800#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
801#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
802#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
803#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
804#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
805#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
806#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
807#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
808#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
809#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
810#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
811#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
812#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
813#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100814
815#define OAREPORTTRIG7 _MMIO(0x2758)
816#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
817#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OAREPORTTRIG8 _MMIO(0x275c)
827#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
828#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
836
Robert Braggd7965152016-11-07 19:49:52 +0000837/* CECX_0 */
838#define OACEC_COMPARE_LESS_OR_EQUAL 6
839#define OACEC_COMPARE_NOT_EQUAL 5
840#define OACEC_COMPARE_LESS_THAN 4
841#define OACEC_COMPARE_GREATER_OR_EQUAL 3
842#define OACEC_COMPARE_EQUAL 2
843#define OACEC_COMPARE_GREATER_THAN 1
844#define OACEC_COMPARE_ANY_EQUAL 0
845
846#define OACEC_COMPARE_VALUE_MASK 0xffff
847#define OACEC_COMPARE_VALUE_SHIFT 3
848
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700849#define OACEC_SELECT_NOA (0 << 19)
850#define OACEC_SELECT_PREV (1 << 19)
851#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000852
853/* CECX_1 */
854#define OACEC_MASK_MASK 0xffff
855#define OACEC_CONSIDERATIONS_MASK 0xffff
856#define OACEC_CONSIDERATIONS_SHIFT 16
857
858#define OACEC0_0 _MMIO(0x2770)
859#define OACEC0_1 _MMIO(0x2774)
860#define OACEC1_0 _MMIO(0x2778)
861#define OACEC1_1 _MMIO(0x277c)
862#define OACEC2_0 _MMIO(0x2780)
863#define OACEC2_1 _MMIO(0x2784)
864#define OACEC3_0 _MMIO(0x2788)
865#define OACEC3_1 _MMIO(0x278c)
866#define OACEC4_0 _MMIO(0x2790)
867#define OACEC4_1 _MMIO(0x2794)
868#define OACEC5_0 _MMIO(0x2798)
869#define OACEC5_1 _MMIO(0x279c)
870#define OACEC6_0 _MMIO(0x27a0)
871#define OACEC6_1 _MMIO(0x27a4)
872#define OACEC7_0 _MMIO(0x27a8)
873#define OACEC7_1 _MMIO(0x27ac)
874
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100875/* OA perf counters */
876#define OA_PERFCNT1_LO _MMIO(0x91B8)
877#define OA_PERFCNT1_HI _MMIO(0x91BC)
878#define OA_PERFCNT2_LO _MMIO(0x91C0)
879#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000880#define OA_PERFCNT3_LO _MMIO(0x91C8)
881#define OA_PERFCNT3_HI _MMIO(0x91CC)
882#define OA_PERFCNT4_LO _MMIO(0x91D8)
883#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100884
885#define OA_PERFMATRIX_LO _MMIO(0x91C8)
886#define OA_PERFMATRIX_HI _MMIO(0x91CC)
887
888/* RPM unit config (Gen8+) */
889#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
893#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
901#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
902
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100903#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000904#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100905
Lionel Landwerlindab91782017-11-10 19:08:44 +0000906/* GPM unit config (Gen9+) */
907#define CTC_MODE _MMIO(0xA26C)
908#define CTC_SOURCE_PARAMETER_MASK 1
909#define CTC_SOURCE_CRYSTAL_CLOCK 0
910#define CTC_SOURCE_DIVIDE_LOGIC 1
911#define CTC_SHIFT_PARAMETER_SHIFT 1
912#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
913
Lionel Landwerlin58885762017-11-10 19:08:42 +0000914/* RCP unit config (Gen8+) */
915#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100916
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000917/* NOA (HSW) */
918#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
919#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
920#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
921#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
922#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
923#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
924#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
925#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
926#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
927#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
928
929#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
930
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100931/* NOA (Gen8+) */
932#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
933
934#define MICRO_BP0_0 _MMIO(0x9800)
935#define MICRO_BP0_2 _MMIO(0x9804)
936#define MICRO_BP0_1 _MMIO(0x9808)
937
938#define MICRO_BP1_0 _MMIO(0x980C)
939#define MICRO_BP1_2 _MMIO(0x9810)
940#define MICRO_BP1_1 _MMIO(0x9814)
941
942#define MICRO_BP2_0 _MMIO(0x9818)
943#define MICRO_BP2_2 _MMIO(0x981C)
944#define MICRO_BP2_1 _MMIO(0x9820)
945
946#define MICRO_BP3_0 _MMIO(0x9824)
947#define MICRO_BP3_2 _MMIO(0x9828)
948#define MICRO_BP3_1 _MMIO(0x982C)
949
950#define MICRO_BP_TRIGGER _MMIO(0x9830)
951#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
952#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
953#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
954
955#define GDT_CHICKEN_BITS _MMIO(0x9840)
956#define GT_NOA_ENABLE 0x00000080
957
958#define NOA_DATA _MMIO(0x986C)
959#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700960
Brad Volkin220375a2014-02-18 10:15:51 -0800961#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
962#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200963#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800964
Brad Volkin5947de92014-02-18 10:15:50 -0800965/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100966 * Reset registers
967 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200968#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700969#define DEBUG_RESET_FULL (1 << 7)
970#define DEBUG_RESET_RENDER (1 << 8)
971#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100972
Jesse Barnes57f350b2012-03-28 13:39:25 -0700973/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300974 * IOSF sideband
975 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200976#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300977#define IOSF_DEVFN_SHIFT 24
978#define IOSF_OPCODE_SHIFT 16
979#define IOSF_PORT_SHIFT 8
980#define IOSF_BYTE_ENABLES_SHIFT 4
981#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700982#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +0200983#define IOSF_PORT_BUNIT 0x03
984#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300985#define IOSF_PORT_NC 0x11
986#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300987#define IOSF_PORT_GPIO_NC 0x13
988#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200989#define IOSF_PORT_DPIO_2 0x1a
990#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200991#define IOSF_PORT_GPIO_SC 0x48
992#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200993#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200994#define CHV_IOSF_PORT_GPIO_N 0x13
995#define CHV_IOSF_PORT_GPIO_SE 0x48
996#define CHV_IOSF_PORT_GPIO_E 0xa8
997#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200998#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
999#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001000
Jesse Barnes30a970c2013-11-04 13:48:12 -08001001/* See configdb bunit SB addr map */
1002#define BUNIT_REG_BISOC 0x11
1003
Jesse Barnes30a970c2013-11-04 13:48:12 -08001004#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001005#define DSPFREQSTAT_SHIFT_CHV 24
1006#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1007#define DSPFREQGUAR_SHIFT_CHV 8
1008#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001009#define DSPFREQSTAT_SHIFT 30
1010#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1011#define DSPFREQGUAR_SHIFT 14
1012#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001013#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1014#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1015#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001016#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1017#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1018#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1019#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1020#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1021#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1022#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1023#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1024#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1025#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1026#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1027#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001028
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001029/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001030 * i915_power_well_id:
1031 *
1032 * Platform specific IDs used to look up power wells and - except for custom
1033 * power wells - to define request/status register flag bit positions. As such
1034 * the set of IDs on a given platform must be unique and except for custom
1035 * power wells their value must stay fixed.
1036 */
1037enum i915_power_well_id {
1038 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001039 * I830
1040 * - custom power well
1041 */
1042 I830_DISP_PW_PIPES = 0,
1043
1044 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001045 * VLV/CHV
1046 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1047 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1048 */
Imre Deaka30180a2014-03-04 19:23:02 +02001049 PUNIT_POWER_WELL_RENDER = 0,
1050 PUNIT_POWER_WELL_MEDIA = 1,
1051 PUNIT_POWER_WELL_DISP2D = 3,
1052 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1054 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1056 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1057 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1058 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001059 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001060 /* - custom power well */
1061 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001062
Imre Deak438b8dc2017-07-11 23:42:30 +03001063 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001064 * HSW/BDW
Imre Deak67ca07e2018-06-26 17:22:32 +03001065 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001066 */
1067 HSW_DISP_PW_GLOBAL = 15,
1068
1069 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001070 * GEN9+
Imre Deak67ca07e2018-06-26 17:22:32 +03001071 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001072 */
1073 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001074 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001075 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001076 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001077 SKL_DISP_PW_DDI_B,
1078 SKL_DISP_PW_DDI_C,
1079 SKL_DISP_PW_DDI_D,
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001080 CNL_DISP_PW_DDI_F = 6,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001081
1082 GLK_DISP_PW_AUX_A = 8,
1083 GLK_DISP_PW_AUX_B,
1084 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001085 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1086 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1087 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1088 CNL_DISP_PW_AUX_D,
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001089 CNL_DISP_PW_AUX_F,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001090
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001091 SKL_DISP_PW_1 = 14,
1092 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001093
Imre Deak438b8dc2017-07-11 23:42:30 +03001094 /* - custom power wells */
Imre Deak9c8d0b82016-06-13 16:44:34 +03001095 BXT_DPIO_CMN_A,
1096 BXT_DPIO_CMN_BC,
Imre Deak67ca07e2018-06-26 17:22:32 +03001097 GLK_DPIO_CMN_C, /* 18 */
1098
1099 /*
1100 * GEN11+
1101 * - _HSW_PWR_WELL_CTL1-4
1102 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1103 */
1104 ICL_DISP_PW_1 = 0,
1105 ICL_DISP_PW_2,
1106 ICL_DISP_PW_3,
1107 ICL_DISP_PW_4,
1108
1109 /*
1110 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1111 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1112 */
1113 ICL_DISP_PW_AUX_A = 16,
1114 ICL_DISP_PW_AUX_B,
1115 ICL_DISP_PW_AUX_C,
1116 ICL_DISP_PW_AUX_D,
1117 ICL_DISP_PW_AUX_E,
1118 ICL_DISP_PW_AUX_F,
1119
1120 ICL_DISP_PW_AUX_TBT1 = 24,
1121 ICL_DISP_PW_AUX_TBT2,
1122 ICL_DISP_PW_AUX_TBT3,
1123 ICL_DISP_PW_AUX_TBT4,
1124
1125 /*
1126 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1127 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1128 */
1129 ICL_DISP_PW_DDI_A = 32,
1130 ICL_DISP_PW_DDI_B,
1131 ICL_DISP_PW_DDI_C,
1132 ICL_DISP_PW_DDI_D,
1133 ICL_DISP_PW_DDI_E,
1134 ICL_DISP_PW_DDI_F, /* 37 */
Imre Deak438b8dc2017-07-11 23:42:30 +03001135
1136 /*
1137 * Multiple platforms.
1138 * Must start following the highest ID of any platform.
1139 * - custom power wells
1140 */
Imre Deak67ca07e2018-06-26 17:22:32 +03001141 SKL_DISP_PW_DC_OFF = 38,
1142 I915_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001143};
1144
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001145#define PUNIT_REG_PWRGT_CTRL 0x60
1146#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001147#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1148#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1149#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1150#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1151#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001152
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001153#define PUNIT_REG_GPU_LFM 0xd3
1154#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1155#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001156#define GPLLENABLE (1 << 4)
1157#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001158#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001159#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001160
1161#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1162#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1163
Deepak S095acd52015-01-17 11:05:59 +05301164#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1165#define FB_GFX_FREQ_FUSE_MASK 0xff
1166#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1167#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1168#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1169
1170#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1171#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1172
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001173#define PUNIT_REG_DDR_SETUP2 0x139
1174#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1175#define FORCE_DDR_LOW_FREQ (1 << 1)
1176#define FORCE_DDR_HIGH_FREQ (1 << 0)
1177
Deepak S2b6b3a02014-05-27 15:59:30 +05301178#define PUNIT_GPU_STATUS_REG 0xdb
1179#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1180#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1181#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1182#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1183
1184#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1185#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1186#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1187
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001188#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1189#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1190#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1191#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1192#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1193#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1194#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1195#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1196#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1197#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1198
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001199#define VLV_TURBO_SOC_OVERRIDE 0x04
1200#define VLV_OVERRIDE_EN 1
1201#define VLV_SOC_TDP_EN (1 << 1)
1202#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1203#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301204
ymohanmabe4fc042013-08-27 23:40:56 +03001205/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001206#define CCK_FUSE_REG 0x8
1207#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001208#define CCK_REG_DSI_PLL_FUSE 0x44
1209#define CCK_REG_DSI_PLL_CONTROL 0x48
1210#define DSI_PLL_VCO_EN (1 << 31)
1211#define DSI_PLL_LDO_GATE (1 << 30)
1212#define DSI_PLL_P1_POST_DIV_SHIFT 17
1213#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1214#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1215#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1216#define DSI_PLL_MUX_MASK (3 << 9)
1217#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1218#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1219#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1220#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1221#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1222#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1223#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1224#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1225#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1226#define DSI_PLL_LOCK (1 << 0)
1227#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1228#define DSI_PLL_LFSR (1 << 31)
1229#define DSI_PLL_FRACTION_EN (1 << 30)
1230#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1231#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1232#define DSI_PLL_USYNC_CNT_SHIFT 18
1233#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1234#define DSI_PLL_N1_DIV_SHIFT 16
1235#define DSI_PLL_N1_DIV_MASK (3 << 16)
1236#define DSI_PLL_M1_DIV_SHIFT 0
1237#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001238#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001239#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001240#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001241#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001242#define CCK_TRUNK_FORCE_ON (1 << 17)
1243#define CCK_TRUNK_FORCE_OFF (1 << 16)
1244#define CCK_FREQUENCY_STATUS (0x1f << 8)
1245#define CCK_FREQUENCY_STATUS_SHIFT 8
1246#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001247
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001248/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001249#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001250
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001251#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001252#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1253#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1254#define DPIO_SFR_BYPASS (1 << 1)
1255#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001256
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001257#define DPIO_PHY(pipe) ((pipe) >> 1)
1258#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1259
Daniel Vetter598fac62013-04-18 22:01:46 +02001260/*
1261 * Per pipe/PLL DPIO regs
1262 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001263#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001264#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001265#define DPIO_POST_DIV_DAC 0
1266#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1267#define DPIO_POST_DIV_LVDS1 2
1268#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001269#define DPIO_K_SHIFT (24) /* 4 bits */
1270#define DPIO_P1_SHIFT (21) /* 3 bits */
1271#define DPIO_P2_SHIFT (16) /* 5 bits */
1272#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001273#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001274#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1275#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001276#define _VLV_PLL_DW3_CH1 0x802c
1277#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001278
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001279#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001280#define DPIO_REFSEL_OVERRIDE 27
1281#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1282#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1283#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301284#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001285#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1286#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001287#define _VLV_PLL_DW5_CH1 0x8034
1288#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001289
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001290#define _VLV_PLL_DW7_CH0 0x801c
1291#define _VLV_PLL_DW7_CH1 0x803c
1292#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001293
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001294#define _VLV_PLL_DW8_CH0 0x8040
1295#define _VLV_PLL_DW8_CH1 0x8060
1296#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001297
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001298#define VLV_PLL_DW9_BCAST 0xc044
1299#define _VLV_PLL_DW9_CH0 0x8044
1300#define _VLV_PLL_DW9_CH1 0x8064
1301#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001302
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001303#define _VLV_PLL_DW10_CH0 0x8048
1304#define _VLV_PLL_DW10_CH1 0x8068
1305#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001306
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001307#define _VLV_PLL_DW11_CH0 0x804c
1308#define _VLV_PLL_DW11_CH1 0x806c
1309#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001310
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001311/* Spec for ref block start counts at DW10 */
1312#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001313
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001314#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001315
Daniel Vetter598fac62013-04-18 22:01:46 +02001316/*
1317 * Per DDI channel DPIO regs
1318 */
1319
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001320#define _VLV_PCS_DW0_CH0 0x8200
1321#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001322#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1323#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1324#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1325#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001326#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001327
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001328#define _VLV_PCS01_DW0_CH0 0x200
1329#define _VLV_PCS23_DW0_CH0 0x400
1330#define _VLV_PCS01_DW0_CH1 0x2600
1331#define _VLV_PCS23_DW0_CH1 0x2800
1332#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1333#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1334
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001335#define _VLV_PCS_DW1_CH0 0x8204
1336#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001337#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1338#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1339#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001340#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001341#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001342#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001343
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001344#define _VLV_PCS01_DW1_CH0 0x204
1345#define _VLV_PCS23_DW1_CH0 0x404
1346#define _VLV_PCS01_DW1_CH1 0x2604
1347#define _VLV_PCS23_DW1_CH1 0x2804
1348#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1349#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1350
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001351#define _VLV_PCS_DW8_CH0 0x8220
1352#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001353#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1354#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001355#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001356
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001357#define _VLV_PCS01_DW8_CH0 0x0220
1358#define _VLV_PCS23_DW8_CH0 0x0420
1359#define _VLV_PCS01_DW8_CH1 0x2620
1360#define _VLV_PCS23_DW8_CH1 0x2820
1361#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1362#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001363
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001364#define _VLV_PCS_DW9_CH0 0x8224
1365#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001366#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1367#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1368#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1369#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1370#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1371#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001372#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001373
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001374#define _VLV_PCS01_DW9_CH0 0x224
1375#define _VLV_PCS23_DW9_CH0 0x424
1376#define _VLV_PCS01_DW9_CH1 0x2624
1377#define _VLV_PCS23_DW9_CH1 0x2824
1378#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1379#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1380
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001381#define _CHV_PCS_DW10_CH0 0x8228
1382#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001383#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1384#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1385#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1386#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1387#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1388#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1389#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1390#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001391#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1392
Ville Syrjälä1966e592014-04-09 13:29:04 +03001393#define _VLV_PCS01_DW10_CH0 0x0228
1394#define _VLV_PCS23_DW10_CH0 0x0428
1395#define _VLV_PCS01_DW10_CH1 0x2628
1396#define _VLV_PCS23_DW10_CH1 0x2828
1397#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1398#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1399
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001400#define _VLV_PCS_DW11_CH0 0x822c
1401#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001402#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1403#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1404#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1405#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001407
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001408#define _VLV_PCS01_DW11_CH0 0x022c
1409#define _VLV_PCS23_DW11_CH0 0x042c
1410#define _VLV_PCS01_DW11_CH1 0x262c
1411#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001412#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1413#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001414
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001415#define _VLV_PCS01_DW12_CH0 0x0230
1416#define _VLV_PCS23_DW12_CH0 0x0430
1417#define _VLV_PCS01_DW12_CH1 0x2630
1418#define _VLV_PCS23_DW12_CH1 0x2830
1419#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1420#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1421
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001422#define _VLV_PCS_DW12_CH0 0x8230
1423#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001424#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1425#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1426#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1427#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1428#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001429#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001431#define _VLV_PCS_DW14_CH0 0x8238
1432#define _VLV_PCS_DW14_CH1 0x8438
1433#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001434
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001435#define _VLV_PCS_DW23_CH0 0x825c
1436#define _VLV_PCS_DW23_CH1 0x845c
1437#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001438
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001439#define _VLV_TX_DW2_CH0 0x8288
1440#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001441#define DPIO_SWING_MARGIN000_SHIFT 16
1442#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001443#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001444#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001445
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001446#define _VLV_TX_DW3_CH0 0x828c
1447#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001448/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001449#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001450#define DPIO_SWING_MARGIN101_SHIFT 16
1451#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001452#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1453
1454#define _VLV_TX_DW4_CH0 0x8290
1455#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001456#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1457#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001458#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1459#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001460#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1461
1462#define _VLV_TX3_DW4_CH0 0x690
1463#define _VLV_TX3_DW4_CH1 0x2a90
1464#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1465
1466#define _VLV_TX_DW5_CH0 0x8294
1467#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001468#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001469#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001470
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001471#define _VLV_TX_DW11_CH0 0x82ac
1472#define _VLV_TX_DW11_CH1 0x84ac
1473#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001475#define _VLV_TX_DW14_CH0 0x82b8
1476#define _VLV_TX_DW14_CH1 0x84b8
1477#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301478
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001479/* CHV dpPhy registers */
1480#define _CHV_PLL_DW0_CH0 0x8000
1481#define _CHV_PLL_DW0_CH1 0x8180
1482#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1483
1484#define _CHV_PLL_DW1_CH0 0x8004
1485#define _CHV_PLL_DW1_CH1 0x8184
1486#define DPIO_CHV_N_DIV_SHIFT 8
1487#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1488#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1489
1490#define _CHV_PLL_DW2_CH0 0x8008
1491#define _CHV_PLL_DW2_CH1 0x8188
1492#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1493
1494#define _CHV_PLL_DW3_CH0 0x800c
1495#define _CHV_PLL_DW3_CH1 0x818c
1496#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1497#define DPIO_CHV_FIRST_MOD (0 << 8)
1498#define DPIO_CHV_SECOND_MOD (1 << 8)
1499#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301500#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001501#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1502
1503#define _CHV_PLL_DW6_CH0 0x8018
1504#define _CHV_PLL_DW6_CH1 0x8198
1505#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1506#define DPIO_CHV_INT_COEFF_SHIFT 8
1507#define DPIO_CHV_PROP_COEFF_SHIFT 0
1508#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1509
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301510#define _CHV_PLL_DW8_CH0 0x8020
1511#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301512#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1513#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301514#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1515
1516#define _CHV_PLL_DW9_CH0 0x8024
1517#define _CHV_PLL_DW9_CH1 0x81A4
1518#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301519#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301520#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1521#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1522
Ville Syrjälä6669e392015-07-08 23:46:00 +03001523#define _CHV_CMN_DW0_CH0 0x8100
1524#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1525#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1526#define DPIO_ALLDL_POWERDOWN (1 << 1)
1527#define DPIO_ANYDL_POWERDOWN (1 << 0)
1528
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001529#define _CHV_CMN_DW5_CH0 0x8114
1530#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1531#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1532#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1533#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1534#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1535#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1536#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1537#define CHV_BUFLEFTENA1_MASK (3 << 22)
1538
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539#define _CHV_CMN_DW13_CH0 0x8134
1540#define _CHV_CMN_DW0_CH1 0x8080
1541#define DPIO_CHV_S1_DIV_SHIFT 21
1542#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1543#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1544#define DPIO_CHV_K_DIV_SHIFT 4
1545#define DPIO_PLL_FREQLOCK (1 << 1)
1546#define DPIO_PLL_LOCK (1 << 0)
1547#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1548
1549#define _CHV_CMN_DW14_CH0 0x8138
1550#define _CHV_CMN_DW1_CH1 0x8084
1551#define DPIO_AFC_RECAL (1 << 14)
1552#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001553#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1555#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1556#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1559#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1560#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1562
Ville Syrjälä9197c882014-04-09 13:29:05 +03001563#define _CHV_CMN_DW19_CH0 0x814c
1564#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001565#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1566#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001567#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001568#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001569
Ville Syrjälä9197c882014-04-09 13:29:05 +03001570#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1571
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001572#define CHV_CMN_DW28 0x8170
1573#define DPIO_CL1POWERDOWNEN (1 << 23)
1574#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001575#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1576#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1577#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1578#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001579
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001581#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582#define DPIO_LRC_BYPASS (1 << 3)
1583
1584#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1585 (lane) * 0x200 + (offset))
1586
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001587#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1588#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1589#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1590#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1591#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1592#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1593#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1594#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1595#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1596#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1597#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001598#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1599#define DPIO_FRC_LATENCY_SHFIT 8
1600#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1601#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301602
1603/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001604#define _BXT_PHY0_BASE 0x6C000
1605#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001606#define _BXT_PHY2_BASE 0x163000
1607#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1608 _BXT_PHY1_BASE, \
1609 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001610
1611#define _BXT_PHY(phy, reg) \
1612 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1613
1614#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1615 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1616 (reg_ch1) - _BXT_PHY0_BASE))
1617#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1618 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001620#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301621#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301622
Imre Deake93da0a2016-06-13 16:44:37 +03001623#define _BXT_PHY_CTL_DDI_A 0x64C00
1624#define _BXT_PHY_CTL_DDI_B 0x64C10
1625#define _BXT_PHY_CTL_DDI_C 0x64C20
1626#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1627#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1628#define BXT_PHY_LANE_ENABLED (1 << 8)
1629#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1630 _BXT_PHY_CTL_DDI_B)
1631
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301632#define _PHY_CTL_FAMILY_EDP 0x64C80
1633#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001634#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301635#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001636#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1637 _PHY_CTL_FAMILY_EDP, \
1638 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301639
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301640/* BXT PHY PLL registers */
1641#define _PORT_PLL_A 0x46074
1642#define _PORT_PLL_B 0x46078
1643#define _PORT_PLL_C 0x4607c
1644#define PORT_PLL_ENABLE (1 << 31)
1645#define PORT_PLL_LOCK (1 << 30)
1646#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001647#define PORT_PLL_POWER_ENABLE (1 << 26)
1648#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001649#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301650
1651#define _PORT_PLL_EBB_0_A 0x162034
1652#define _PORT_PLL_EBB_0_B 0x6C034
1653#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001654#define PORT_PLL_P1_SHIFT 13
1655#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1656#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1657#define PORT_PLL_P2_SHIFT 8
1658#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1659#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001660#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1661 _PORT_PLL_EBB_0_B, \
1662 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301663
1664#define _PORT_PLL_EBB_4_A 0x162038
1665#define _PORT_PLL_EBB_4_B 0x6C038
1666#define _PORT_PLL_EBB_4_C 0x6C344
1667#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1668#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001669#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1670 _PORT_PLL_EBB_4_B, \
1671 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301672
1673#define _PORT_PLL_0_A 0x162100
1674#define _PORT_PLL_0_B 0x6C100
1675#define _PORT_PLL_0_C 0x6C380
1676/* PORT_PLL_0_A */
1677#define PORT_PLL_M2_MASK 0xFF
1678/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001679#define PORT_PLL_N_SHIFT 8
1680#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1681#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301682/* PORT_PLL_2_A */
1683#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1684/* PORT_PLL_3_A */
1685#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1686/* PORT_PLL_6_A */
1687#define PORT_PLL_PROP_COEFF_MASK 0xF
1688#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1689#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1690#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1691#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1692/* PORT_PLL_8_A */
1693#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301694/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001695#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1696#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301697/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001698#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301699#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301700#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001701#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001702#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1703 _PORT_PLL_0_B, \
1704 _PORT_PLL_0_C)
1705#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1706 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301707
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301708/* BXT PHY common lane registers */
1709#define _PORT_CL1CM_DW0_A 0x162000
1710#define _PORT_CL1CM_DW0_BC 0x6C000
1711#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301712#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001713#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301714
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001715#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1716#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001717#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001718
Paulo Zanoniad186f32018-02-05 13:40:43 -02001719#define _ICL_PORT_CL_DW5_A 0x162014
1720#define _ICL_PORT_CL_DW5_B 0x6C014
1721#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1722 _ICL_PORT_CL_DW5_B)
1723
Madhav Chauhan166869b2018-07-05 19:19:36 +05301724#define _CNL_PORT_CL_DW10_A 0x162028
1725#define _ICL_PORT_CL_DW10_B 0x6c028
1726#define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1727 _CNL_PORT_CL_DW10_A, \
1728 _ICL_PORT_CL_DW10_B)
1729#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1730#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1731#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1732#define PWR_UP_ALL_LANES (0x0 << 4)
1733#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1734#define PWR_DOWN_LN_3_2 (0xc << 4)
1735#define PWR_DOWN_LN_3 (0x8 << 4)
1736#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1737#define PWR_DOWN_LN_1_0 (0x3 << 4)
1738#define PWR_DOWN_LN_1 (0x2 << 4)
1739#define PWR_DOWN_LN_3_1 (0xa << 4)
1740#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1741#define PWR_DOWN_LN_MASK (0xf << 4)
1742#define PWR_DOWN_LN_SHIFT 4
1743
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301744#define _PORT_CL1CM_DW9_A 0x162024
1745#define _PORT_CL1CM_DW9_BC 0x6C024
1746#define IREF0RC_OFFSET_SHIFT 8
1747#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001748#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301749
1750#define _PORT_CL1CM_DW10_A 0x162028
1751#define _PORT_CL1CM_DW10_BC 0x6C028
1752#define IREF1RC_OFFSET_SHIFT 8
1753#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001754#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301755
Imre Deak67ca07e2018-06-26 17:22:32 +03001756#define _ICL_PORT_CL_DW12_A 0x162030
1757#define _ICL_PORT_CL_DW12_B 0x6C030
1758#define ICL_LANE_ENABLE_AUX (1 << 0)
1759#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1760 _ICL_PORT_CL_DW12_A, \
1761 _ICL_PORT_CL_DW12_B)
1762
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301763#define _PORT_CL1CM_DW28_A 0x162070
1764#define _PORT_CL1CM_DW28_BC 0x6C070
1765#define OCL1_POWER_DOWN_EN (1 << 23)
1766#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1767#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001768#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301769
1770#define _PORT_CL1CM_DW30_A 0x162078
1771#define _PORT_CL1CM_DW30_BC 0x6C078
1772#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001773#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301774
Rodrigo Vivi04416102017-06-09 15:26:06 -07001775#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1776#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1777#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1778#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1779#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1780#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1781#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1782#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1783#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1784#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301785#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001786 _CNL_PORT_PCS_DW1_GRP_AE, \
1787 _CNL_PORT_PCS_DW1_GRP_B, \
1788 _CNL_PORT_PCS_DW1_GRP_C, \
1789 _CNL_PORT_PCS_DW1_GRP_D, \
1790 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301791 _CNL_PORT_PCS_DW1_GRP_F))
1792
1793#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001794 _CNL_PORT_PCS_DW1_LN0_AE, \
1795 _CNL_PORT_PCS_DW1_LN0_B, \
1796 _CNL_PORT_PCS_DW1_LN0_C, \
1797 _CNL_PORT_PCS_DW1_LN0_D, \
1798 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301799 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301800
Manasi Navare5bb975d2018-03-23 10:24:13 -07001801#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1802#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1803#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1804#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301805#define _ICL_PORT_PCS_DW1_AUX_A 0x162304
1806#define _ICL_PORT_PCS_DW1_AUX_B 0x6c304
Manasi Navare5bb975d2018-03-23 10:24:13 -07001807#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1808 _ICL_PORT_PCS_DW1_GRP_A, \
1809 _ICL_PORT_PCS_DW1_GRP_B)
1810#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1811 _ICL_PORT_PCS_DW1_LN0_A, \
1812 _ICL_PORT_PCS_DW1_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301813#define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \
1814 _ICL_PORT_PCS_DW1_AUX_A, \
1815 _ICL_PORT_PCS_DW1_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001816#define COMMON_KEEPER_EN (1 << 26)
1817
Mahesh Kumar4635b572018-03-14 13:36:52 +05301818/* CNL Port TX registers */
1819#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1820#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1821#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1822#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1823#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1824#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1825#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1826#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1827#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1828#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1829#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1830 _CNL_PORT_TX_AE_GRP_OFFSET, \
1831 _CNL_PORT_TX_B_GRP_OFFSET, \
1832 _CNL_PORT_TX_B_GRP_OFFSET, \
1833 _CNL_PORT_TX_D_GRP_OFFSET, \
1834 _CNL_PORT_TX_AE_GRP_OFFSET, \
1835 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001836 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301837#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1838 _CNL_PORT_TX_AE_LN0_OFFSET, \
1839 _CNL_PORT_TX_B_LN0_OFFSET, \
1840 _CNL_PORT_TX_B_LN0_OFFSET, \
1841 _CNL_PORT_TX_D_LN0_OFFSET, \
1842 _CNL_PORT_TX_AE_LN0_OFFSET, \
1843 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001844 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301845
1846#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1847#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001848#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1849#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1850#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1851#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301852#define _ICL_PORT_TX_DW2_AUX_A 0x162388
1853#define _ICL_PORT_TX_DW2_AUX_B 0x6c388
Manasi Navare5bb975d2018-03-23 10:24:13 -07001854#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1855 _ICL_PORT_TX_DW2_GRP_A, \
1856 _ICL_PORT_TX_DW2_GRP_B)
1857#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1858 _ICL_PORT_TX_DW2_LN0_A, \
1859 _ICL_PORT_TX_DW2_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301860#define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \
1861 _ICL_PORT_TX_DW2_AUX_A, \
1862 _ICL_PORT_TX_DW2_AUX_B)
Paulo Zanoni74875082018-03-23 12:58:53 -07001863#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001864#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001865#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001866#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301867#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1868#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001869#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001870#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001871
Rodrigo Vivi04416102017-06-09 15:26:06 -07001872#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1873#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301874#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1875#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1876#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001877 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301878 _CNL_PORT_TX_DW4_LN0_AE)))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001879#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1880#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1881#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1882#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1883#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301884#define _ICL_PORT_TX_DW4_AUX_A 0x162390
1885#define _ICL_PORT_TX_DW4_AUX_B 0x6c390
Manasi Navare5bb975d2018-03-23 10:24:13 -07001886#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1887 _ICL_PORT_TX_DW4_GRP_A, \
1888 _ICL_PORT_TX_DW4_GRP_B)
1889#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1890 _ICL_PORT_TX_DW4_LN0_A, \
1891 _ICL_PORT_TX_DW4_LN0_B) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001892 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1893 _ICL_PORT_TX_DW4_LN0_A)))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301894#define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \
1895 _ICL_PORT_TX_DW4_AUX_A, \
1896 _ICL_PORT_TX_DW4_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001897#define LOADGEN_SELECT (1 << 31)
1898#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001899#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001900#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001901#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001902#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001903#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001904
Mahesh Kumar4635b572018-03-14 13:36:52 +05301905#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1906#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001907#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1908#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1909#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1910#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301911#define _ICL_PORT_TX_DW5_AUX_A 0x162394
1912#define _ICL_PORT_TX_DW5_AUX_B 0x6c394
Manasi Navare5bb975d2018-03-23 10:24:13 -07001913#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1914 _ICL_PORT_TX_DW5_GRP_A, \
1915 _ICL_PORT_TX_DW5_GRP_B)
1916#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1917 _ICL_PORT_TX_DW5_LN0_A, \
1918 _ICL_PORT_TX_DW5_LN0_B)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301919#define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \
1920 _ICL_PORT_TX_DW5_AUX_A, \
1921 _ICL_PORT_TX_DW5_AUX_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001922#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001923#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001924#define TAP3_DISABLE (1 << 29)
1925#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001926#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001927#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001928#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001929
Mahesh Kumar4635b572018-03-14 13:36:52 +05301930#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1931#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001932#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001933#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001934
Manasi Navarec92f47b2018-03-23 10:24:15 -07001935#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1936 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1937
1938#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1939#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1940#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1941#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1942#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1943#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1944#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1945#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1946#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1947 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1948 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1949 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1950
1951#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1952#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1953#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1954#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1955#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1956#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1957#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1958#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1959#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1960 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1961 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1962 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1963#define CRI_USE_FS32 (1 << 5)
1964
1965#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1966#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1967#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1968#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1969#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1970#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1971#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1972#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1973#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1974 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1975 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1976 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1977
1978#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1979#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1980#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1981#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1982#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1983#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1984#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1985#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1986#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1987 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1988 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1989 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1990#define CRI_CALCINIT (1 << 1)
1991
1992#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1993#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1994#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1995#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1996#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1997#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1998#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1999#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2000#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
2001 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2002 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2003 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
2004
2005#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2006#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2007#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2008#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2009#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2010#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2011#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2012#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2013#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
2014 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2015 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2016 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
2017#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2018#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2019
2020#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
2021#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
2022#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
2023#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
2024#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
2025#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
2026#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
2027#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
2028#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
2029 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
2030 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
2031 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
2032
2033#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2034#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2035#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2036#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2037#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2038#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2039#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2040#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2041#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
2042 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
2043 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
2044 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
2045#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2046#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2047#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2048#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2049#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2050
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002051/* The spec defines this only for BXT PHY0, but lets assume that this
2052 * would exist for PHY1 too if it had a second channel.
2053 */
2054#define _PORT_CL2CM_DW6_A 0x162358
2055#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002056#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302057#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2058
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07002059#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2060#define COMP_INIT (1 << 31)
2061#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2062#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2063#define PROCESS_INFO_DOT_0 (0 << 26)
2064#define PROCESS_INFO_DOT_1 (1 << 26)
2065#define PROCESS_INFO_DOT_4 (2 << 26)
2066#define PROCESS_INFO_MASK (7 << 26)
2067#define PROCESS_INFO_SHIFT 26
2068#define VOLTAGE_INFO_0_85V (0 << 24)
2069#define VOLTAGE_INFO_0_95V (1 << 24)
2070#define VOLTAGE_INFO_1_05V (2 << 24)
2071#define VOLTAGE_INFO_MASK (3 << 24)
2072#define VOLTAGE_INFO_SHIFT 24
2073#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2074#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2075
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02002076#define _ICL_PORT_COMP_DW0_A 0x162100
2077#define _ICL_PORT_COMP_DW0_B 0x6C100
2078#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2079 _ICL_PORT_COMP_DW0_B)
2080#define _ICL_PORT_COMP_DW1_A 0x162104
2081#define _ICL_PORT_COMP_DW1_B 0x6C104
2082#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2083 _ICL_PORT_COMP_DW1_B)
2084#define _ICL_PORT_COMP_DW3_A 0x16210C
2085#define _ICL_PORT_COMP_DW3_B 0x6C10C
2086#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2087 _ICL_PORT_COMP_DW3_B)
2088#define _ICL_PORT_COMP_DW9_A 0x162124
2089#define _ICL_PORT_COMP_DW9_B 0x6C124
2090#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2091 _ICL_PORT_COMP_DW9_B)
2092#define _ICL_PORT_COMP_DW10_A 0x162128
2093#define _ICL_PORT_COMP_DW10_B 0x6C128
2094#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2095 _ICL_PORT_COMP_DW10_A, \
2096 _ICL_PORT_COMP_DW10_B)
2097
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002098/* ICL PHY DFLEX registers */
2099#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2100#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2101#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2102
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302103/* BXT PHY Ref registers */
2104#define _PORT_REF_DW3_A 0x16218C
2105#define _PORT_REF_DW3_BC 0x6C18C
2106#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002107#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302108
2109#define _PORT_REF_DW6_A 0x162198
2110#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002111#define GRC_CODE_SHIFT 24
2112#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302113#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002114#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302115#define GRC_CODE_SLOW_SHIFT 8
2116#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2117#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002118#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302119
2120#define _PORT_REF_DW8_A 0x1621A0
2121#define _PORT_REF_DW8_BC 0x6C1A0
2122#define GRC_DIS (1 << 15)
2123#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002124#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302125
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302126/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302127#define _PORT_PCS_DW10_LN01_A 0x162428
2128#define _PORT_PCS_DW10_LN01_B 0x6C428
2129#define _PORT_PCS_DW10_LN01_C 0x6C828
2130#define _PORT_PCS_DW10_GRP_A 0x162C28
2131#define _PORT_PCS_DW10_GRP_B 0x6CC28
2132#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002133#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2134 _PORT_PCS_DW10_LN01_B, \
2135 _PORT_PCS_DW10_LN01_C)
2136#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2137 _PORT_PCS_DW10_GRP_B, \
2138 _PORT_PCS_DW10_GRP_C)
2139
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302140#define TX2_SWING_CALC_INIT (1 << 31)
2141#define TX1_SWING_CALC_INIT (1 << 30)
2142
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302143#define _PORT_PCS_DW12_LN01_A 0x162430
2144#define _PORT_PCS_DW12_LN01_B 0x6C430
2145#define _PORT_PCS_DW12_LN01_C 0x6C830
2146#define _PORT_PCS_DW12_LN23_A 0x162630
2147#define _PORT_PCS_DW12_LN23_B 0x6C630
2148#define _PORT_PCS_DW12_LN23_C 0x6CA30
2149#define _PORT_PCS_DW12_GRP_A 0x162c30
2150#define _PORT_PCS_DW12_GRP_B 0x6CC30
2151#define _PORT_PCS_DW12_GRP_C 0x6CE30
2152#define LANESTAGGER_STRAP_OVRD (1 << 6)
2153#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002154#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2155 _PORT_PCS_DW12_LN01_B, \
2156 _PORT_PCS_DW12_LN01_C)
2157#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2158 _PORT_PCS_DW12_LN23_B, \
2159 _PORT_PCS_DW12_LN23_C)
2160#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2161 _PORT_PCS_DW12_GRP_B, \
2162 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302163
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302164/* BXT PHY TX registers */
2165#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2166 ((lane) & 1) * 0x80)
2167
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302168#define _PORT_TX_DW2_LN0_A 0x162508
2169#define _PORT_TX_DW2_LN0_B 0x6C508
2170#define _PORT_TX_DW2_LN0_C 0x6C908
2171#define _PORT_TX_DW2_GRP_A 0x162D08
2172#define _PORT_TX_DW2_GRP_B 0x6CD08
2173#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002174#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2175 _PORT_TX_DW2_LN0_B, \
2176 _PORT_TX_DW2_LN0_C)
2177#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2178 _PORT_TX_DW2_GRP_B, \
2179 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302180#define MARGIN_000_SHIFT 16
2181#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2182#define UNIQ_TRANS_SCALE_SHIFT 8
2183#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2184
2185#define _PORT_TX_DW3_LN0_A 0x16250C
2186#define _PORT_TX_DW3_LN0_B 0x6C50C
2187#define _PORT_TX_DW3_LN0_C 0x6C90C
2188#define _PORT_TX_DW3_GRP_A 0x162D0C
2189#define _PORT_TX_DW3_GRP_B 0x6CD0C
2190#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002191#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2192 _PORT_TX_DW3_LN0_B, \
2193 _PORT_TX_DW3_LN0_C)
2194#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2195 _PORT_TX_DW3_GRP_B, \
2196 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302197#define SCALE_DCOMP_METHOD (1 << 26)
2198#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302199
2200#define _PORT_TX_DW4_LN0_A 0x162510
2201#define _PORT_TX_DW4_LN0_B 0x6C510
2202#define _PORT_TX_DW4_LN0_C 0x6C910
2203#define _PORT_TX_DW4_GRP_A 0x162D10
2204#define _PORT_TX_DW4_GRP_B 0x6CD10
2205#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002206#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2207 _PORT_TX_DW4_LN0_B, \
2208 _PORT_TX_DW4_LN0_C)
2209#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2210 _PORT_TX_DW4_GRP_B, \
2211 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302212#define DEEMPH_SHIFT 24
2213#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2214
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002215#define _PORT_TX_DW5_LN0_A 0x162514
2216#define _PORT_TX_DW5_LN0_B 0x6C514
2217#define _PORT_TX_DW5_LN0_C 0x6C914
2218#define _PORT_TX_DW5_GRP_A 0x162D14
2219#define _PORT_TX_DW5_GRP_B 0x6CD14
2220#define _PORT_TX_DW5_GRP_C 0x6CF14
2221#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2222 _PORT_TX_DW5_LN0_B, \
2223 _PORT_TX_DW5_LN0_C)
2224#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2225 _PORT_TX_DW5_GRP_B, \
2226 _PORT_TX_DW5_GRP_C)
2227#define DCC_DELAY_RANGE_1 (1 << 9)
2228#define DCC_DELAY_RANGE_2 (1 << 8)
2229
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302230#define _PORT_TX_DW14_LN0_A 0x162538
2231#define _PORT_TX_DW14_LN0_B 0x6C538
2232#define _PORT_TX_DW14_LN0_C 0x6C938
2233#define LATENCY_OPTIM_SHIFT 30
2234#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002235#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2236 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2237 _PORT_TX_DW14_LN0_C) + \
2238 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302239
David Weinehallf8896f52015-06-25 11:11:03 +03002240/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002241#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002242/* SKL VccIO mask */
2243#define SKL_VCCIO_MASK 0x1
2244/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002245#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002246/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002247#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2248#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002249/* Balance leg disable bits */
2250#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002251#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002252
Jesse Barnes585fb112008-07-29 11:54:06 -07002253/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002254 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002255 * [0-7] @ 0x2000 gen2,gen3
2256 * [8-15] @ 0x3000 945,g33,pnv
2257 *
2258 * [0-15] @ 0x3000 gen4,gen5
2259 *
2260 * [0-15] @ 0x100000 gen6,vlv,chv
2261 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002263#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002264#define I830_FENCE_START_MASK 0x07f80000
2265#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002266#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002267#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002268#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002269#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002270#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002271#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272
2273#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002274#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002276#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2277#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278#define I965_FENCE_PITCH_SHIFT 2
2279#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002280#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002281#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002283#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2284#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002285#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002286#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002287
Deepak S2b6b3a02014-05-27 15:59:30 +05302288
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002289/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002290#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002291#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002292#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002293#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2294#define TILECTL_BACKSNOOP_DIS (1 << 3)
2295
Jesse Barnesde151cf2008-11-12 10:03:55 -08002296/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002297 * Instruction and interrupt control regs
2298 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002299#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002300#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2301#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002302#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002303#define PRB0_BASE (0x2030 - 0x30)
2304#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2305#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2306#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2307#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2308#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2309#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002310#define RENDER_RING_BASE 0x02000
2311#define BSD_RING_BASE 0x04000
2312#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002313#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002314#define GEN11_BSD_RING_BASE 0x1c0000
2315#define GEN11_BSD2_RING_BASE 0x1c4000
2316#define GEN11_BSD3_RING_BASE 0x1d0000
2317#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002318#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002319#define GEN11_VEBOX_RING_BASE 0x1c8000
2320#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002321#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002322#define RING_TAIL(base) _MMIO((base) + 0x30)
2323#define RING_HEAD(base) _MMIO((base) + 0x34)
2324#define RING_START(base) _MMIO((base) + 0x38)
2325#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002326#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002327#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2328#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2329#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002330#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2331#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2332#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2333#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2334#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2335#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2336#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2337#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2338#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2339#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2340#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2341#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002342#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002343#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2344#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2345#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2346#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2347#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002348#define RESET_CTL_REQUEST_RESET (1 << 0)
2349#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002350#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002352#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002353#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002354#define GEN7_WR_WATERMARK _MMIO(0x4028)
2355#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2356#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002357#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2358#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002359#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2360#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002361/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002362#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002363#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2365#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002367#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002368#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2369#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002370#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002371#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002372#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2373#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002374#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002375#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2376#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002377#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002378#define DONE_REG _MMIO(0x40b0)
2379#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2380#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002381#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002382#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2383#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2384#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002385#define RING_ACTHD(base) _MMIO((base) + 0x74)
2386#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2387#define RING_NOPID(base) _MMIO((base) + 0x94)
2388#define RING_IMR(base) _MMIO((base) + 0xa8)
2389#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2390#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2391#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002392#define TAIL_ADDR 0x001FFFF8
2393#define HEAD_WRAP_COUNT 0xFFE00000
2394#define HEAD_WRAP_ONE 0x00200000
2395#define HEAD_ADDR 0x001FFFFC
2396#define RING_NR_PAGES 0x001FF000
2397#define RING_REPORT_MASK 0x00000006
2398#define RING_REPORT_64K 0x00000002
2399#define RING_REPORT_128K 0x00000004
2400#define RING_NO_REPORT 0x00000000
2401#define RING_VALID_MASK 0x00000001
2402#define RING_VALID 0x00000001
2403#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002404#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2405#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2406#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002407
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002408#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002409#define RING_MAX_NONPRIV_SLOTS 12
2410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002411#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002412
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002413#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002414#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002415
Matthew Auld9a6330c2017-10-06 23:18:22 +01002416#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2417#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2418
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002419#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002420#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2421#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2422#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002423
Chris Wilson8168bd42010-11-11 17:54:52 +00002424#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002425#define PRB0_TAIL _MMIO(0x2030)
2426#define PRB0_HEAD _MMIO(0x2034)
2427#define PRB0_START _MMIO(0x2038)
2428#define PRB0_CTL _MMIO(0x203c)
2429#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2430#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2431#define PRB1_START _MMIO(0x2048) /* 915+ only */
2432#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002433#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002434#define IPEIR_I965 _MMIO(0x2064)
2435#define IPEHR_I965 _MMIO(0x2068)
2436#define GEN7_SC_INSTDONE _MMIO(0x7100)
2437#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2438#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002439#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2440#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2441#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2442#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2443#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002444#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2445#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2446#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2447#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002448#define RING_IPEIR(base) _MMIO((base) + 0x64)
2449#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002450/*
2451 * On GEN4, only the render ring INSTDONE exists and has a different
2452 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002453 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002454 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002455#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2456#define RING_INSTPS(base) _MMIO((base) + 0x70)
2457#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2458#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2459#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2460#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002461#define INSTPS _MMIO(0x2070) /* 965+ only */
2462#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2463#define ACTHD_I965 _MMIO(0x2074)
2464#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002465#define HWS_ADDRESS_MASK 0xfffff000
2466#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002467#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002468#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002469#define IPEIR _MMIO(0x2088)
2470#define IPEHR _MMIO(0x208c)
2471#define GEN2_INSTDONE _MMIO(0x2090)
2472#define NOPID _MMIO(0x2094)
2473#define HWSTAM _MMIO(0x2098)
2474#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002475#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002476#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002477#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2478#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2479#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2480#define RING_BBADDR(base) _MMIO((base) + 0x140)
2481#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2482#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2483#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2484#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2485#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define ERROR_GEN6 _MMIO(0x40a0)
2488#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002489#define ERR_INT_POISON (1 << 31)
2490#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2491#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2492#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2493#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2494#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2495#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2496#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2497#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2498#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002500#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2501#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002502#define FAULT_VA_HIGH_BITS (0xf << 0)
2503#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002505#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002506#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002507
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002508#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2509#define CLAIM_ER_CLR (1 << 31)
2510#define CLAIM_ER_OVERFLOW (1 << 16)
2511#define CLAIM_ER_CTR_MASK 0xffff
2512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002513#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002514/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002515#define DERRMR_PIPEA_SCANLINE (1 << 0)
2516#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2517#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2518#define DERRMR_PIPEA_VBLANK (1 << 3)
2519#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002520#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002521#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2522#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2523#define DERRMR_PIPEB_VBLANK (1 << 11)
2524#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002525/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002526#define DERRMR_PIPEC_SCANLINE (1 << 14)
2527#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2528#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2529#define DERRMR_PIPEC_VBLANK (1 << 21)
2530#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002531
Chris Wilson0f3b6842013-01-15 12:05:55 +00002532
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002533/* GM45+ chicken bits -- debug workaround bits that may be required
2534 * for various sorts of correct behavior. The top 16 bits of each are
2535 * the enables for writing to the corresponding low bit.
2536 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002537#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002538#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002539#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002540
2541#define FF_SLICE_CHICKEN _MMIO(0x2088)
2542#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2543
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002544/* Disables pipelining of read flushes past the SF-WIZ interface.
2545 * Required on all Ironlake steppings according to the B-Spec, but the
2546 * particular danger of not doing so is not specified.
2547 */
2548# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002550#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002551#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002552#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002553#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002554#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002555#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002557#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002558# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002559# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002560# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302561# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002562# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002564#define GEN6_GT_MODE _MMIO(0x20d0)
2565#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002566#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2567#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2568#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2569#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002570#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002571#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002572#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2573#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002574
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002575/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2576#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2577#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2578
Tim Goreb1e429f2016-03-21 14:37:29 +00002579/* WaClearTdlStateAckDirtyBits */
2580#define GEN8_STATE_ACK _MMIO(0x20F0)
2581#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2582#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2583#define GEN9_STATE_ACK_TDL0 (1 << 12)
2584#define GEN9_STATE_ACK_TDL1 (1 << 13)
2585#define GEN9_STATE_ACK_TDL2 (1 << 14)
2586#define GEN9_STATE_ACK_TDL3 (1 << 15)
2587#define GEN9_SUBSLICE_TDL_ACK_BITS \
2588 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2589 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002591#define GFX_MODE _MMIO(0x2520)
2592#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002593#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2594#define GFX_RUN_LIST_ENABLE (1 << 15)
2595#define GFX_INTERRUPT_STEERING (1 << 14)
2596#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2597#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2598#define GFX_REPLAY_MODE (1 << 11)
2599#define GFX_PSMI_GRANULARITY (1 << 10)
2600#define GFX_PPGTT_ENABLE (1 << 9)
2601#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002602
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002603#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2604#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2605#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2606#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002607
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002608#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002609
Daniel Vettera7e806d2012-07-11 16:27:55 +02002610#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302611#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002612#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002614#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2615#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2616#define SCPD0 _MMIO(0x209c) /* 915+ only */
2617#define IER _MMIO(0x20a0)
2618#define IIR _MMIO(0x20a4)
2619#define IMR _MMIO(0x20a8)
2620#define ISR _MMIO(0x20ac)
2621#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002622#define GINT_DIS (1 << 22)
2623#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002624#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2625#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2626#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2627#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2628#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2629#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2630#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302631#define VLV_PCBR_ADDR_SHIFT 12
2632
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002633#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002634#define EIR _MMIO(0x20b0)
2635#define EMR _MMIO(0x20b4)
2636#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002637#define GM45_ERROR_PAGE_TABLE (1 << 5)
2638#define GM45_ERROR_MEM_PRIV (1 << 4)
2639#define I915_ERROR_PAGE_TABLE (1 << 4)
2640#define GM45_ERROR_CP_PRIV (1 << 3)
2641#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2642#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002644#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2645#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002646 will not assert AGPBUSY# and will only
2647 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002648#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2649#define INSTPM_TLB_INVALIDATE (1 << 9)
2650#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define ACTHD _MMIO(0x20c8)
2652#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002653#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2654#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2655#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002656#define FW_BLC _MMIO(0x20d8)
2657#define FW_BLC2 _MMIO(0x20dc)
2658#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002659#define FW_BLC_SELF_EN_MASK (1 << 31)
2660#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2661#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002662#define MM_BURST_LENGTH 0x00700000
2663#define MM_FIFO_WATERMARK 0x0001F000
2664#define LM_BURST_LENGTH 0x00000700
2665#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002666#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002667
Mahesh Kumar78005492018-01-30 11:49:14 -02002668#define MBUS_ABOX_CTL _MMIO(0x45038)
2669#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2670#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2671#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2672#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2673#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2674#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2675#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2676#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2677
2678#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2679#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2680#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2681 _PIPEB_MBUS_DBOX_CTL)
2682#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2683#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2684#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2685#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2686#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2687#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2688
2689#define MBUS_UBOX_CTL _MMIO(0x4503C)
2690#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2691#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2692
Keith Packard45503de2010-07-19 21:12:35 -07002693/* Make render/texture TLB fetches lower priorty than associated data
2694 * fetches. This is not turned on by default
2695 */
2696#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2697
2698/* Isoch request wait on GTT enable (Display A/B/C streams).
2699 * Make isoch requests stall on the TLB update. May cause
2700 * display underruns (test mode only)
2701 */
2702#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2703
2704/* Block grant count for isoch requests when block count is
2705 * set to a finite value.
2706 */
2707#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2708#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2709#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2710#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2711#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2712
2713/* Enable render writes to complete in C2/C3/C4 power states.
2714 * If this isn't enabled, render writes are prevented in low
2715 * power states. That seems bad to me.
2716 */
2717#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2718
2719/* This acknowledges an async flip immediately instead
2720 * of waiting for 2TLB fetches.
2721 */
2722#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2723
2724/* Enables non-sequential data reads through arbiter
2725 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002726#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002727
2728/* Disable FSB snooping of cacheable write cycles from binner/render
2729 * command stream
2730 */
2731#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2732
2733/* Arbiter time slice for non-isoch streams */
2734#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2735#define MI_ARB_TIME_SLICE_1 (0 << 5)
2736#define MI_ARB_TIME_SLICE_2 (1 << 5)
2737#define MI_ARB_TIME_SLICE_4 (2 << 5)
2738#define MI_ARB_TIME_SLICE_6 (3 << 5)
2739#define MI_ARB_TIME_SLICE_8 (4 << 5)
2740#define MI_ARB_TIME_SLICE_10 (5 << 5)
2741#define MI_ARB_TIME_SLICE_14 (6 << 5)
2742#define MI_ARB_TIME_SLICE_16 (7 << 5)
2743
2744/* Low priority grace period page size */
2745#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2746#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2747
2748/* Disable display A/B trickle feed */
2749#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2750
2751/* Set display plane priority */
2752#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2753#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002755#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002756#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2757#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2758
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002759#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002760#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2761#define CM0_IZ_OPT_DISABLE (1 << 6)
2762#define CM0_ZR_OPT_DISABLE (1 << 5)
2763#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2764#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2765#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2766#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2767#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002768#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2769#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002770#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002771#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002772#define ECO_GATING_CX_ONLY (1 << 3)
2773#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002775#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002776#define RC_OP_FLUSH_ENABLE (1 << 0)
2777#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002778#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002779#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2780#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2781#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002782
Oscar Mateo0bf059f2018-05-25 15:05:32 -07002783#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2784#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002786#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002787#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002788#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002790#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002791#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002792#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002793#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002794
Robert Bragg19f81df2017-06-13 12:23:03 +01002795#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2796#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2797
Deepak S693d11c2015-01-16 20:42:16 +05302798/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002799#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2800#define HSW_F1_EU_DIS_SHIFT 16
2801#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2802#define HSW_F1_EU_DIS_10EUS 0
2803#define HSW_F1_EU_DIS_8EUS 1
2804#define HSW_F1_EU_DIS_6EUS 2
2805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002806#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002807#define CHV_FGT_DISABLE_SS0 (1 << 10)
2808#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302809#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2810#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2811#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2812#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2813#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2814#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2815#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2816#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002818#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002819#define GEN8_F2_SS_DIS_SHIFT 21
2820#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002821#define GEN8_F2_S_ENA_SHIFT 25
2822#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2823
2824#define GEN9_F2_SS_DIS_SHIFT 20
2825#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2826
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002827#define GEN10_F2_S_ENA_SHIFT 22
2828#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2829#define GEN10_F2_SS_DIS_SHIFT 18
2830#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2831
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002832#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2833#define GEN10_L3BANK_PAIR_COUNT 4
2834#define GEN10_L3BANK_MASK 0x0F
2835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002836#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002837#define GEN8_EU_DIS0_S0_MASK 0xffffff
2838#define GEN8_EU_DIS0_S1_SHIFT 24
2839#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002842#define GEN8_EU_DIS1_S1_MASK 0xffff
2843#define GEN8_EU_DIS1_S2_SHIFT 16
2844#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002846#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002847#define GEN8_EU_DIS2_S2_MASK 0xff
2848
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002849#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002850
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002851#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2852#define GEN10_EU_DIS_SS_MASK 0xff
2853
Oscar Mateo26376a72018-03-16 14:14:49 +02002854#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2855#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2856#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2857#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2858
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002859#define GEN11_EU_DISABLE _MMIO(0x9134)
2860#define GEN11_EU_DIS_MASK 0xFF
2861
2862#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2863#define GEN11_GT_S_ENA_MASK 0xFF
2864
2865#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2866
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002867#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002868#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2869#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2870#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2871#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002872
Ben Widawskycc609d52013-05-28 19:22:29 -07002873/* On modern GEN architectures interrupt control consists of two sets
2874 * of registers. The first set pertains to the ring generating the
2875 * interrupt. The second control is for the functional block generating the
2876 * interrupt. These are PM, GT, DE, etc.
2877 *
2878 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2879 * GT interrupt bits, so we don't need to duplicate the defines.
2880 *
2881 * These defines should cover us well from SNB->HSW with minor exceptions
2882 * it can also work on ILK.
2883 */
2884#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2885#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2886#define GT_BLT_USER_INTERRUPT (1 << 22)
2887#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2888#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002889#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002890#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002891#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2892#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2893#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2894#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2895#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2896#define GT_RENDER_USER_INTERRUPT (1 << 0)
2897
Ben Widawsky12638c52013-05-28 19:22:31 -07002898#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2899#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2900
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002901#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002902 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002903 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002904
Ben Widawskycc609d52013-05-28 19:22:29 -07002905/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002906#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002907
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002908#define I915_PM_INTERRUPT (1 << 31)
2909#define I915_ISP_INTERRUPT (1 << 22)
2910#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2911#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2912#define I915_MIPIC_INTERRUPT (1 << 19)
2913#define I915_MIPIA_INTERRUPT (1 << 18)
2914#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2915#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2916#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2917#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002918#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2919#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2920#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2921#define I915_HWB_OOM_INTERRUPT (1 << 13)
2922#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2923#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2924#define I915_MISC_INTERRUPT (1 << 11)
2925#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2926#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2927#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2928#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2929#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2930#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2931#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2932#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2933#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2934#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2935#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2936#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2937#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2938#define I915_DEBUG_INTERRUPT (1 << 2)
2939#define I915_WINVALID_INTERRUPT (1 << 1)
2940#define I915_USER_INTERRUPT (1 << 1)
2941#define I915_ASLE_INTERRUPT (1 << 0)
2942#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002943
Jerome Anandeef57322017-01-25 04:27:49 +05302944#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2945#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2946
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002947/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002948#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2949#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2950
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002951#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2952#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2953#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2954#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2955 _VLV_AUD_PORT_EN_B_DBG, \
2956 _VLV_AUD_PORT_EN_C_DBG, \
2957 _VLV_AUD_PORT_EN_D_DBG)
2958#define VLV_AMP_MUTE (1 << 1)
2959
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002960#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002961
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002962#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002963#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002964#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002965#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2966#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2967#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2968#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002969#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002970#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2971#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2972#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2973#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2974#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2975#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2976#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2977#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002978
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002979/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002980 * Framebuffer compression (915+ only)
2981 */
2982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002983#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2984#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2985#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002986#define FBC_CTL_EN (1 << 31)
2987#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002988#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002989#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2990#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002991#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002992#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002993#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002994#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002995#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002996#define FBC_STAT_COMPRESSING (1 << 31)
2997#define FBC_STAT_COMPRESSED (1 << 30)
2998#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002999#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003000#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003001#define FBC_CTL_FENCE_DBL (0 << 4)
3002#define FBC_CTL_IDLE_IMM (0 << 2)
3003#define FBC_CTL_IDLE_FULL (1 << 2)
3004#define FBC_CTL_IDLE_LINE (2 << 2)
3005#define FBC_CTL_IDLE_DEBUG (3 << 2)
3006#define FBC_CTL_CPU_FENCE (1 << 1)
3007#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003008#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3009#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003010
3011#define FBC_LL_SIZE (1536)
3012
Mika Kuoppala44fff992016-06-07 17:19:09 +03003013#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003014#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003015
Jesse Barnes74dff282009-09-14 15:39:40 -07003016/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003017#define DPFC_CB_BASE _MMIO(0x3200)
3018#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003019#define DPFC_CTL_EN (1 << 31)
3020#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3021#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3022#define DPFC_CTL_FENCE_EN (1 << 29)
3023#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3024#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3025#define DPFC_SR_EN (1 << 10)
3026#define DPFC_CTL_LIMIT_1X (0 << 6)
3027#define DPFC_CTL_LIMIT_2X (1 << 6)
3028#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003029#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003030#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003031#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3032#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3033#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3034#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003035#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003036#define DPFC_INVAL_SEG_SHIFT (16)
3037#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3038#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003039#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003040#define DPFC_STATUS2 _MMIO(0x3214)
3041#define DPFC_FENCE_YOFF _MMIO(0x3218)
3042#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003043#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003044
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003045/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003046#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3047#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003048#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003049/* The bit 28-8 is reserved */
3050#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003051#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3052#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003053#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3054#define IVB_FBC_STATUS2 _MMIO(0x43214)
3055#define IVB_FBC_COMP_SEG_MASK 0x7ff
3056#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003057#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3058#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003059#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3060#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003061#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003062#define ILK_FBC_RT_VALID (1 << 0)
3063#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003065#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003066#define ILK_FBCQ_DIS (1 << 22)
3067#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003068
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003069
Jesse Barnes585fb112008-07-29 11:54:06 -07003070/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003071 * Framebuffer compression for Sandybridge
3072 *
3073 * The following two registers are of type GTTMMADR
3074 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003076#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003077#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003078
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003079/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003080#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003082#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003083#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003085#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003086#define FBC_REND_NUKE (1 << 2)
3087#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003088
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003089/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003090 * GPIO regs
3091 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003092#define GPIOA _MMIO(0x5010)
3093#define GPIOB _MMIO(0x5014)
3094#define GPIOC _MMIO(0x5018)
3095#define GPIOD _MMIO(0x501c)
3096#define GPIOE _MMIO(0x5020)
3097#define GPIOF _MMIO(0x5024)
3098#define GPIOG _MMIO(0x5028)
3099#define GPIOH _MMIO(0x502c)
Mahesh Kumaraf1f1b82018-06-11 17:25:11 -07003100#define GPIOJ _MMIO(0x5034)
3101#define GPIOK _MMIO(0x5038)
3102#define GPIOL _MMIO(0x503C)
3103#define GPIOM _MMIO(0x5040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003104# define GPIO_CLOCK_DIR_MASK (1 << 0)
3105# define GPIO_CLOCK_DIR_IN (0 << 1)
3106# define GPIO_CLOCK_DIR_OUT (1 << 1)
3107# define GPIO_CLOCK_VAL_MASK (1 << 2)
3108# define GPIO_CLOCK_VAL_OUT (1 << 3)
3109# define GPIO_CLOCK_VAL_IN (1 << 4)
3110# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3111# define GPIO_DATA_DIR_MASK (1 << 8)
3112# define GPIO_DATA_DIR_IN (0 << 9)
3113# define GPIO_DATA_DIR_OUT (1 << 9)
3114# define GPIO_DATA_VAL_MASK (1 << 10)
3115# define GPIO_DATA_VAL_OUT (1 << 11)
3116# define GPIO_DATA_VAL_IN (1 << 12)
3117# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003120#define GMBUS_AKSV_SELECT (1 << 11)
3121#define GMBUS_RATE_100KHZ (0 << 8)
3122#define GMBUS_RATE_50KHZ (1 << 8)
3123#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3124#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3125#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303126#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003127#define GMBUS_PIN_DISABLED 0
3128#define GMBUS_PIN_SSC 1
3129#define GMBUS_PIN_VGADDC 2
3130#define GMBUS_PIN_PANEL 3
3131#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3132#define GMBUS_PIN_DPC 4 /* HDMIC */
3133#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3134#define GMBUS_PIN_DPD 6 /* HDMID */
3135#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003136#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003137#define GMBUS_PIN_2_BXT 2
3138#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003139#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003140#define GMBUS_PIN_9_TC1_ICP 9
3141#define GMBUS_PIN_10_TC2_ICP 10
3142#define GMBUS_PIN_11_TC3_ICP 11
3143#define GMBUS_PIN_12_TC4_ICP 12
3144
3145#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003146#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003147#define GMBUS_SW_CLR_INT (1 << 31)
3148#define GMBUS_SW_RDY (1 << 30)
3149#define GMBUS_ENT (1 << 29) /* enable timeout */
3150#define GMBUS_CYCLE_NONE (0 << 25)
3151#define GMBUS_CYCLE_WAIT (1 << 25)
3152#define GMBUS_CYCLE_INDEX (2 << 25)
3153#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003154#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003155#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303156#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003157#define GMBUS_SLAVE_INDEX_SHIFT 8
3158#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003159#define GMBUS_SLAVE_READ (1 << 0)
3160#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003162#define GMBUS_INUSE (1 << 15)
3163#define GMBUS_HW_WAIT_PHASE (1 << 14)
3164#define GMBUS_STALL_TIMEOUT (1 << 13)
3165#define GMBUS_INT (1 << 12)
3166#define GMBUS_HW_RDY (1 << 11)
3167#define GMBUS_SATOER (1 << 10)
3168#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003169#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3170#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003171#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3172#define GMBUS_NAK_EN (1 << 3)
3173#define GMBUS_IDLE_EN (1 << 2)
3174#define GMBUS_HW_WAIT_EN (1 << 1)
3175#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003176#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003177#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003178
Jesse Barnes585fb112008-07-29 11:54:06 -07003179/*
3180 * Clock control & power management
3181 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003182#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3183#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3184#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003185#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define VGA0 _MMIO(0x6000)
3188#define VGA1 _MMIO(0x6004)
3189#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003190#define VGA0_PD_P2_DIV_4 (1 << 7)
3191#define VGA0_PD_P1_DIV_2 (1 << 5)
3192#define VGA0_PD_P1_SHIFT 0
3193#define VGA0_PD_P1_MASK (0x1f << 0)
3194#define VGA1_PD_P2_DIV_4 (1 << 15)
3195#define VGA1_PD_P1_DIV_2 (1 << 13)
3196#define VGA1_PD_P1_SHIFT 8
3197#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003198#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003199#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3200#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003201#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003202#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003203#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003204#define DPLL_VGA_MODE_DIS (1 << 28)
3205#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3206#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3207#define DPLL_MODE_MASK (3 << 26)
3208#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3209#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3210#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3211#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3212#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3213#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003214#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003215#define DPLL_LOCK_VLV (1 << 15)
3216#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3217#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3218#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003219#define DPLL_PORTC_READY_MASK (0xf << 4)
3220#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003221
Jesse Barnes585fb112008-07-29 11:54:06 -07003222#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003223
3224/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003225#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003226#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003227#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003228#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003229#define PHY_LDO_DELAY_0NS 0x0
3230#define PHY_LDO_DELAY_200NS 0x1
3231#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003232#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3233#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003234#define PHY_CH_SU_PSR 0x1
3235#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003236#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003237#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003238#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003239#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3240#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3241#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003242
Jesse Barnes585fb112008-07-29 11:54:06 -07003243/*
3244 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3245 * this field (only one bit may be set).
3246 */
3247#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3248#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003249#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003250/* i830, required in DVO non-gang */
3251#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3252#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3253#define PLL_REF_INPUT_DREFCLK (0 << 13)
3254#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3255#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3256#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3257#define PLL_REF_INPUT_MASK (3 << 13)
3258#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003259/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003260# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3261# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003262# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003263# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3264# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3265
Jesse Barnes585fb112008-07-29 11:54:06 -07003266/*
3267 * Parallel to Serial Load Pulse phase selection.
3268 * Selects the phase for the 10X DPLL clock for the PCIe
3269 * digital display port. The range is 4 to 13; 10 or more
3270 * is just a flip delay. The default is 6
3271 */
3272#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3273#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3274/*
3275 * SDVO multiplier for 945G/GM. Not used on 965.
3276 */
3277#define SDVO_MULTIPLIER_MASK 0x000000ff
3278#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3279#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003280
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003281#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3282#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3283#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003284#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003285
Jesse Barnes585fb112008-07-29 11:54:06 -07003286/*
3287 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3288 *
3289 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3290 */
3291#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3292#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3293/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3294#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3295#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3296/*
3297 * SDVO/UDI pixel multiplier.
3298 *
3299 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3300 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3301 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3302 * dummy bytes in the datastream at an increased clock rate, with both sides of
3303 * the link knowing how many bytes are fill.
3304 *
3305 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3306 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3307 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3308 * through an SDVO command.
3309 *
3310 * This register field has values of multiplication factor minus 1, with
3311 * a maximum multiplier of 5 for SDVO.
3312 */
3313#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3314#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3315/*
3316 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3317 * This best be set to the default value (3) or the CRT won't work. No,
3318 * I don't entirely understand what this does...
3319 */
3320#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3321#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003322
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003323#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003325#define _FPA0 0x6040
3326#define _FPA1 0x6044
3327#define _FPB0 0x6048
3328#define _FPB1 0x604c
3329#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3330#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003331#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003332#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003333#define FP_N_DIV_SHIFT 16
3334#define FP_M1_DIV_MASK 0x00003f00
3335#define FP_M1_DIV_SHIFT 8
3336#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003337#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003338#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003339#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3341#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3342#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3343#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3344#define DPLLB_TEST_N_BYPASS (1 << 19)
3345#define DPLLB_TEST_M_BYPASS (1 << 18)
3346#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3347#define DPLLA_TEST_N_BYPASS (1 << 3)
3348#define DPLLA_TEST_M_BYPASS (1 << 2)
3349#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003350#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003351#define DSTATE_GFX_RESET_I830 (1 << 6)
3352#define DSTATE_PLL_D3_OFF (1 << 3)
3353#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3354#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003355#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003356# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3357# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3358# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3359# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3360# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3361# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3362# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003363# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003364# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3365# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3366# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3367# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3368# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3369# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3370# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3371# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3372# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3373# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3374# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3375# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3376# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3377# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3378# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3379# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3380# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3381# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3382# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3383# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3384# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003385/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003386 * This bit must be set on the 830 to prevent hangs when turning off the
3387 * overlay scaler.
3388 */
3389# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3390# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3391# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3392# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3393# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003395#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003396# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3397# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3398# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3399# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3400# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3401# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3402# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3403# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3404# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003406# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3407# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3408# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3409# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003410/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003411# define SV_CLOCK_GATE_DISABLE (1 << 0)
3412# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3413# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3414# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3415# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3416# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3417# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3418# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3419# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3420# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3421# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3422# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3423# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3424# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3425# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3426# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3427# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3428# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3429
3430# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003431/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003432# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3433# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3434# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3435# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3436# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3437# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003438/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003439# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3440# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3441# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3442# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3443# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3444# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3445# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3446# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3447# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3448# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3449# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3450# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3451# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3452# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3453# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3454# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3455# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3456# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3457# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003460#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3461#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3462#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003465#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003467#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3468#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003471#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003473#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003475#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003476#define CDCLK_FREQ_SHIFT 4
3477#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3478#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003480#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003481#define PFI_CREDIT_63 (9 << 28) /* chv only */
3482#define PFI_CREDIT_31 (8 << 28) /* chv only */
3483#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3484#define PFI_CREDIT_RESEND (1 << 27)
3485#define VGA_FAST_MODE_DISABLE (1 << 14)
3486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003487#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003488
Jesse Barnes585fb112008-07-29 11:54:06 -07003489/*
3490 * Palette regs
3491 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003492#define PALETTE_A_OFFSET 0xa000
3493#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003494#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003495#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3496 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003497
Eric Anholt673a3942008-07-30 12:06:12 -07003498/* MCH MMIO space */
3499
3500/*
3501 * MCHBAR mirror.
3502 *
3503 * This mirrors the MCHBAR MMIO space whose location is determined by
3504 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3505 * every way. It is not accessible from the CP register read instructions.
3506 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003507 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3508 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003509 */
3510#define MCHBAR_MIRROR_BASE 0x10000
3511
Yuanhan Liu13982612010-12-15 15:42:31 +08003512#define MCHBAR_MIRROR_BASE_SNB 0x140000
3513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003514#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3515#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003516#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3517#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003518#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003519
Chris Wilson3ebecd02013-04-12 19:10:13 +01003520/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003521#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003522
Ville Syrjälä646b4262014-04-25 20:14:30 +03003523/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003524#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003525#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3526#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3527#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3528#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3529#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003530#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003531#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003532#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Ville Syrjälä646b4262014-04-25 20:14:30 +03003534/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003536#define CSHRDDR3CTL_DDR3 (1 << 2)
3537
Ville Syrjälä646b4262014-04-25 20:14:30 +03003538/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003539#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3540#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003541
Ville Syrjälä646b4262014-04-25 20:14:30 +03003542/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003543#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3544#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3545#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003546#define MAD_DIMM_ECC_MASK (0x3 << 24)
3547#define MAD_DIMM_ECC_OFF (0x0 << 24)
3548#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3549#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3550#define MAD_DIMM_ECC_ON (0x3 << 24)
3551#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3552#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3553#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3554#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3555#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3556#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3557#define MAD_DIMM_A_SELECT (0x1 << 16)
3558/* DIMM sizes are in multiples of 256mb. */
3559#define MAD_DIMM_B_SIZE_SHIFT 8
3560#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3561#define MAD_DIMM_A_SIZE_SHIFT 0
3562#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3563
Ville Syrjälä646b4262014-04-25 20:14:30 +03003564/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003565#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003566#define MCH_SSKPD_WM0_MASK 0x3f
3567#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003569#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003570
Keith Packardb11248d2009-06-11 22:28:56 -07003571/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003572#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003574#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3575#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3576#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3577#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003578#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003579#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003580/*
3581 * Note that on at least on ELK the below value is reported for both
3582 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3583 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3584 */
3585#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003586#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003587#define CLKCFG_MEM_533 (1 << 4)
3588#define CLKCFG_MEM_667 (2 << 4)
3589#define CLKCFG_MEM_800 (3 << 4)
3590#define CLKCFG_MEM_MASK (7 << 4)
3591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003592#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3593#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003595#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003596#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003597#define TR1 _MMIO(0x11006)
3598#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003599#define TSFS_SLOPE_MASK 0x0000ff00
3600#define TSFS_SLOPE_SHIFT 8
3601#define TSFS_INTR_MASK 0x000000ff
3602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003603#define CRSTANDVID _MMIO(0x11100)
3604#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003605#define PXVFREQ_PX_MASK 0x7f000000
3606#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003607#define VIDFREQ_BASE _MMIO(0x11110)
3608#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3609#define VIDFREQ2 _MMIO(0x11114)
3610#define VIDFREQ3 _MMIO(0x11118)
3611#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003612#define VIDFREQ_P0_MASK 0x1f000000
3613#define VIDFREQ_P0_SHIFT 24
3614#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3615#define VIDFREQ_P0_CSCLK_SHIFT 20
3616#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3617#define VIDFREQ_P0_CRCLK_SHIFT 16
3618#define VIDFREQ_P1_MASK 0x00001f00
3619#define VIDFREQ_P1_SHIFT 8
3620#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3621#define VIDFREQ_P1_CSCLK_SHIFT 4
3622#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003623#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3624#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003625#define INTTOEXT_MAP3_SHIFT 24
3626#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3627#define INTTOEXT_MAP2_SHIFT 16
3628#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3629#define INTTOEXT_MAP1_SHIFT 8
3630#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3631#define INTTOEXT_MAP0_SHIFT 0
3632#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003634#define MEMCTL_CMD_MASK 0xe000
3635#define MEMCTL_CMD_SHIFT 13
3636#define MEMCTL_CMD_RCLK_OFF 0
3637#define MEMCTL_CMD_RCLK_ON 1
3638#define MEMCTL_CMD_CHFREQ 2
3639#define MEMCTL_CMD_CHVID 3
3640#define MEMCTL_CMD_VMMOFF 4
3641#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003642#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003643 when command complete */
3644#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3645#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003646#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003647#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003648#define MEMIHYST _MMIO(0x1117c)
3649#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003650#define MEMINT_RSEXIT_EN (1 << 8)
3651#define MEMINT_CX_SUPR_EN (1 << 7)
3652#define MEMINT_CONT_BUSY_EN (1 << 6)
3653#define MEMINT_AVG_BUSY_EN (1 << 5)
3654#define MEMINT_EVAL_CHG_EN (1 << 4)
3655#define MEMINT_MON_IDLE_EN (1 << 3)
3656#define MEMINT_UP_EVAL_EN (1 << 2)
3657#define MEMINT_DOWN_EVAL_EN (1 << 1)
3658#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003659#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003660#define MEM_RSEXIT_MASK 0xc000
3661#define MEM_RSEXIT_SHIFT 14
3662#define MEM_CONT_BUSY_MASK 0x3000
3663#define MEM_CONT_BUSY_SHIFT 12
3664#define MEM_AVG_BUSY_MASK 0x0c00
3665#define MEM_AVG_BUSY_SHIFT 10
3666#define MEM_EVAL_CHG_MASK 0x0300
3667#define MEM_EVAL_BUSY_SHIFT 8
3668#define MEM_MON_IDLE_MASK 0x00c0
3669#define MEM_MON_IDLE_SHIFT 6
3670#define MEM_UP_EVAL_MASK 0x0030
3671#define MEM_UP_EVAL_SHIFT 4
3672#define MEM_DOWN_EVAL_MASK 0x000c
3673#define MEM_DOWN_EVAL_SHIFT 2
3674#define MEM_SW_CMD_MASK 0x0003
3675#define MEM_INT_STEER_GFX 0
3676#define MEM_INT_STEER_CMR 1
3677#define MEM_INT_STEER_SMI 2
3678#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003679#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003680#define MEMINT_RSEXIT (1 << 7)
3681#define MEMINT_CONT_BUSY (1 << 6)
3682#define MEMINT_AVG_BUSY (1 << 5)
3683#define MEMINT_EVAL_CHG (1 << 4)
3684#define MEMINT_MON_IDLE (1 << 3)
3685#define MEMINT_UP_EVAL (1 << 2)
3686#define MEMINT_DOWN_EVAL (1 << 1)
3687#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003688#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003689#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003690#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3691#define MEMMODE_BOOST_FREQ_SHIFT 24
3692#define MEMMODE_IDLE_MODE_MASK 0x00030000
3693#define MEMMODE_IDLE_MODE_SHIFT 16
3694#define MEMMODE_IDLE_MODE_EVAL 0
3695#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003696#define MEMMODE_HWIDLE_EN (1 << 15)
3697#define MEMMODE_SWMODE_EN (1 << 14)
3698#define MEMMODE_RCLK_GATE (1 << 13)
3699#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003700#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3701#define MEMMODE_FSTART_SHIFT 8
3702#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3703#define MEMMODE_FMAX_SHIFT 4
3704#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003705#define RCBMAXAVG _MMIO(0x1119c)
3706#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003707#define SWMEMCMD_RENDER_OFF (0 << 13)
3708#define SWMEMCMD_RENDER_ON (1 << 13)
3709#define SWMEMCMD_SWFREQ (2 << 13)
3710#define SWMEMCMD_TARVID (3 << 13)
3711#define SWMEMCMD_VRM_OFF (4 << 13)
3712#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003713#define CMDSTS (1 << 12)
3714#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003715#define SWFREQ_MASK 0x0380 /* P0-7 */
3716#define SWFREQ_SHIFT 7
3717#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718#define MEMSTAT_CTG _MMIO(0x111a0)
3719#define RCBMINAVG _MMIO(0x111a0)
3720#define RCUPEI _MMIO(0x111b0)
3721#define RCDNEI _MMIO(0x111b4)
3722#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003723#define RS1EN (1 << 31)
3724#define RS2EN (1 << 30)
3725#define RS3EN (1 << 29)
3726#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3727#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3728#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3729#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3730#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3731#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3732#define RSX_STATUS_MASK (7 << 20)
3733#define RSX_STATUS_ON (0 << 20)
3734#define RSX_STATUS_RC1 (1 << 20)
3735#define RSX_STATUS_RC1E (2 << 20)
3736#define RSX_STATUS_RS1 (3 << 20)
3737#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3738#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3739#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3740#define RSX_STATUS_RSVD2 (7 << 20)
3741#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3742#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3743#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3744#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3745#define RS1CONTSAV_MASK (3 << 14)
3746#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3747#define RS1CONTSAV_RSVD (1 << 14)
3748#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3749#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3750#define NORMSLEXLAT_MASK (3 << 12)
3751#define SLOW_RS123 (0 << 12)
3752#define SLOW_RS23 (1 << 12)
3753#define SLOW_RS3 (2 << 12)
3754#define NORMAL_RS123 (3 << 12)
3755#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3756#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3757#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3758#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3759#define RS_CSTATE_MASK (3 << 4)
3760#define RS_CSTATE_C367_RS1 (0 << 4)
3761#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3762#define RS_CSTATE_RSVD (2 << 4)
3763#define RS_CSTATE_C367_RS2 (3 << 4)
3764#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3765#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003766#define VIDCTL _MMIO(0x111c0)
3767#define VIDSTS _MMIO(0x111c8)
3768#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3769#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003770#define MEMSTAT_VID_MASK 0x7f00
3771#define MEMSTAT_VID_SHIFT 8
3772#define MEMSTAT_PSTATE_MASK 0x00f8
3773#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003774#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003775#define MEMSTAT_SRC_CTL_MASK 0x0003
3776#define MEMSTAT_SRC_CTL_CORE 0
3777#define MEMSTAT_SRC_CTL_TRB 1
3778#define MEMSTAT_SRC_CTL_THM 2
3779#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003780#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3781#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3782#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003783#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003784#define SDEW _MMIO(0x1124c)
3785#define CSIEW0 _MMIO(0x11250)
3786#define CSIEW1 _MMIO(0x11254)
3787#define CSIEW2 _MMIO(0x11258)
3788#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3789#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3790#define MCHAFE _MMIO(0x112c0)
3791#define CSIEC _MMIO(0x112e0)
3792#define DMIEC _MMIO(0x112e4)
3793#define DDREC _MMIO(0x112e8)
3794#define PEG0EC _MMIO(0x112ec)
3795#define PEG1EC _MMIO(0x112f0)
3796#define GFXEC _MMIO(0x112f4)
3797#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3798#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3799#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003800#define ECR_GPFE (1 << 31)
3801#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003802#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003803#define OGW0 _MMIO(0x11608)
3804#define OGW1 _MMIO(0x1160c)
3805#define EG0 _MMIO(0x11610)
3806#define EG1 _MMIO(0x11614)
3807#define EG2 _MMIO(0x11618)
3808#define EG3 _MMIO(0x1161c)
3809#define EG4 _MMIO(0x11620)
3810#define EG5 _MMIO(0x11624)
3811#define EG6 _MMIO(0x11628)
3812#define EG7 _MMIO(0x1162c)
3813#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3814#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3815#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003816#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817#define CSIPLL0 _MMIO(0x12c10)
3818#define DDRMPLL1 _MMIO(0X12c20)
3819#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003820
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003821#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003822#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003824#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3825#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3826#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3827#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3828#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003829
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003830/*
3831 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3832 * 8300) freezing up around GPU hangs. Looks as if even
3833 * scheduling/timer interrupts start misbehaving if the RPS
3834 * EI/thresholds are "bad", leading to a very sluggish or even
3835 * frozen machine.
3836 */
3837#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303838#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303839#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003840#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003841 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303842 INTERVAL_0_833_US(us) : \
3843 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303844 INTERVAL_1_28_US(us))
3845
Akash Goel52530cb2016-04-23 00:05:44 +05303846#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3847#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3848#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003849#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003850 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303851 INTERVAL_0_833_TO_US(interval) : \
3852 INTERVAL_1_33_TO_US(interval)) : \
3853 INTERVAL_1_28_TO_US(interval))
3854
Jesse Barnes585fb112008-07-29 11:54:06 -07003855/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003856 * Logical Context regs
3857 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003858#define CCID _MMIO(0x2180)
3859#define CCID_EN BIT(0)
3860#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3861#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003862/*
3863 * Notes on SNB/IVB/VLV context size:
3864 * - Power context is saved elsewhere (LLC or stolen)
3865 * - Ring/execlist context is saved on SNB, not on IVB
3866 * - Extended context size already includes render context size
3867 * - We always need to follow the extended context size.
3868 * SNB BSpec has comments indicating that we should use the
3869 * render context size instead if execlists are disabled, but
3870 * based on empirical testing that's just nonsense.
3871 * - Pipelined/VF state is saved on SNB/IVB respectively
3872 * - GT1 size just indicates how much of render context
3873 * doesn't need saving on GT1
3874 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003875#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003876#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3877#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3878#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3879#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3880#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003881#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003882 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3883 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003884#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003885#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3886#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3887#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3888#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3889#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3890#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003891#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003892 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003893
Zhi Wangc01fc532016-06-16 08:07:02 -04003894enum {
3895 INTEL_ADVANCED_CONTEXT = 0,
3896 INTEL_LEGACY_32B_CONTEXT,
3897 INTEL_ADVANCED_AD_CONTEXT,
3898 INTEL_LEGACY_64B_CONTEXT
3899};
3900
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003901enum {
3902 FAULT_AND_HANG = 0,
3903 FAULT_AND_HALT, /* Debug only */
3904 FAULT_AND_STREAM,
3905 FAULT_AND_CONTINUE /* Unsupported */
3906};
3907
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003908#define GEN8_CTX_VALID (1 << 0)
3909#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3910#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3911#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3912#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003913#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003914
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003915#define GEN8_CTX_ID_SHIFT 32
3916#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003917#define GEN11_SW_CTX_ID_SHIFT 37
3918#define GEN11_SW_CTX_ID_WIDTH 11
3919#define GEN11_ENGINE_CLASS_SHIFT 61
3920#define GEN11_ENGINE_CLASS_WIDTH 3
3921#define GEN11_ENGINE_INSTANCE_SHIFT 48
3922#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003923
3924#define CHV_CLK_CTL1 _MMIO(0x101100)
3925#define VLV_CLK_CTL2 _MMIO(0x101104)
3926#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3927
3928/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003929 * Overlay regs
3930 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003931
3932#define OVADD _MMIO(0x30000)
3933#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003934#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003935#define OGAMC5 _MMIO(0x30010)
3936#define OGAMC4 _MMIO(0x30014)
3937#define OGAMC3 _MMIO(0x30018)
3938#define OGAMC2 _MMIO(0x3001c)
3939#define OGAMC1 _MMIO(0x30020)
3940#define OGAMC0 _MMIO(0x30024)
3941
3942/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003943 * GEN9 clock gating regs
3944 */
3945#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003946#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003947#define PWM2_GATING_DIS (1 << 14)
3948#define PWM1_GATING_DIS (1 << 13)
3949
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003950#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3951#define BXT_GMBUS_GATING_DIS (1 << 14)
3952
Imre Deaked69cd42017-10-02 10:55:57 +03003953#define _CLKGATE_DIS_PSL_A 0x46520
3954#define _CLKGATE_DIS_PSL_B 0x46524
3955#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303956#define DUPS1_GATING_DIS (1 << 15)
3957#define DUPS2_GATING_DIS (1 << 19)
3958#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003959#define DPF_GATING_DIS (1 << 10)
3960#define DPF_RAM_GATING_DIS (1 << 9)
3961#define DPFR_GATING_DIS (1 << 8)
3962
3963#define CLKGATE_DIS_PSL(pipe) \
3964 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3965
Imre Deakd965e7ac2015-12-01 10:23:52 +02003966/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003967 * GEN10 clock gating regs
3968 */
3969#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3970#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003971#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003972#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003973
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003974#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3975#define GWUNIT_CLKGATE_DIS (1 << 16)
3976
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003977#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3978#define VFUNIT_CLKGATE_DIS (1 << 20)
3979
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003980#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3981#define CGPSF_CLKGATE_DIS (1 << 3)
3982
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003983/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003984 * Display engine regs
3985 */
3986
Shuang He8bf1e9f2013-10-15 18:55:27 +01003987/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003988#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003989#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003990/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003991#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3992#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3993#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003994/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003995#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3996#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3997#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3998/* embedded DP port on the north display block, reserved on ivb */
3999#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4000#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004001/* vlv source selection */
4002#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4003#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4004#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4005/* with DP port the pipe source is invalid */
4006#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4007#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4008#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4009/* gen3+ source selection */
4010#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4011#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4012#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4013/* with DP/TV port the pipe source is invalid */
4014#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4015#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4016#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4017#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4018#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4019/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004020#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004021
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004022#define _PIPE_CRC_RES_1_A_IVB 0x60064
4023#define _PIPE_CRC_RES_2_A_IVB 0x60068
4024#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4025#define _PIPE_CRC_RES_4_A_IVB 0x60070
4026#define _PIPE_CRC_RES_5_A_IVB 0x60074
4027
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004028#define _PIPE_CRC_RES_RED_A 0x60060
4029#define _PIPE_CRC_RES_GREEN_A 0x60064
4030#define _PIPE_CRC_RES_BLUE_A 0x60068
4031#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4032#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004033
4034/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004035#define _PIPE_CRC_RES_1_B_IVB 0x61064
4036#define _PIPE_CRC_RES_2_B_IVB 0x61068
4037#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4038#define _PIPE_CRC_RES_4_B_IVB 0x61070
4039#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004041#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4042#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4043#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4044#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4045#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4046#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004048#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4049#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4050#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4051#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4052#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004053
Jesse Barnes585fb112008-07-29 11:54:06 -07004054/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004055#define _HTOTAL_A 0x60000
4056#define _HBLANK_A 0x60004
4057#define _HSYNC_A 0x60008
4058#define _VTOTAL_A 0x6000c
4059#define _VBLANK_A 0x60010
4060#define _VSYNC_A 0x60014
4061#define _PIPEASRC 0x6001c
4062#define _BCLRPAT_A 0x60020
4063#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004064#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004065
4066/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004067#define _HTOTAL_B 0x61000
4068#define _HBLANK_B 0x61004
4069#define _HSYNC_B 0x61008
4070#define _VTOTAL_B 0x6100c
4071#define _VBLANK_B 0x61010
4072#define _VSYNC_B 0x61014
4073#define _PIPEBSRC 0x6101c
4074#define _BCLRPAT_B 0x61020
4075#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004076#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004077
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004078#define TRANSCODER_A_OFFSET 0x60000
4079#define TRANSCODER_B_OFFSET 0x61000
4080#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004081#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004082#define TRANSCODER_EDP_OFFSET 0x6f000
4083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004084#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004085 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4086 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004088#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4089#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4090#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4091#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4092#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4093#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4094#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4095#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4096#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4097#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004098
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004099/* VLV eDP PSR registers */
4100#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4101#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004102#define VLV_EDP_PSR_ENABLE (1 << 0)
4103#define VLV_EDP_PSR_RESET (1 << 1)
4104#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4105#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4106#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4107#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4108#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4109#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4110#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4111#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004112#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004113#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004114
4115#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4116#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004117#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4118#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4119#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004121
4122#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4123#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004124#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004125#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004126#define VLV_EDP_PSR_DISABLED (0 << 0)
4127#define VLV_EDP_PSR_INACTIVE (1 << 0)
4128#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4129#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4130#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4131#define VLV_EDP_PSR_EXIT (5 << 0)
4132#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004134
Ben Widawskyed8546a2013-11-04 22:45:05 -08004135/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004136#define HSW_EDP_PSR_BASE 0x64800
4137#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004138#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004139#define EDP_PSR_ENABLE (1 << 31)
4140#define BDW_PSR_SINGLE_FRAME (1 << 30)
4141#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4142#define EDP_PSR_LINK_STANDBY (1 << 27)
4143#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4144#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4145#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4146#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4147#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004148#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004149#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4150#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4151#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004152#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004153#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4154#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4155#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4156#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4157#define EDP_PSR_TP1_TIME_500us (0 << 4)
4158#define EDP_PSR_TP1_TIME_100us (1 << 4)
4159#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4160#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004161#define EDP_PSR_IDLE_FRAME_SHIFT 0
4162
Daniel Vetterfc340442018-04-05 15:00:23 -07004163/* Bspec claims those aren't shifted but stay at 0x64800 */
4164#define EDP_PSR_IMR _MMIO(0x64834)
4165#define EDP_PSR_IIR _MMIO(0x64838)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07004166#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4167#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4168#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
Daniel Vetterfc340442018-04-05 15:00:23 -07004169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004170#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004171#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4172#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4173#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4174#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4175#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004177#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004178
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004179#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004180#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304181#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004182#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4183#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4184#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4185#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4186#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4187#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4188#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4189#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4190#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4191#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4192#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004193#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4194#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4195#define EDP_PSR_STATUS_COUNT_SHIFT 16
4196#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004197#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4198#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4199#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4200#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4201#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004202#define EDP_PSR_STATUS_IDLE_MASK 0xf
4203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004204#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004205#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004206
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004207#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004208#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4209#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4210#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4211#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4212#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4213#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004215#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004216#define EDP_PSR2_ENABLE (1 << 31)
4217#define EDP_SU_TRACK_ENABLE (1 << 30)
4218#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4219#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4220#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4221#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4222#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4223#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4224#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4225#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4226#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304227#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004228#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4229#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004230#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4231#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304232
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004233#define _PSR_EVENT_TRANS_A 0x60848
4234#define _PSR_EVENT_TRANS_B 0x61848
4235#define _PSR_EVENT_TRANS_C 0x62848
4236#define _PSR_EVENT_TRANS_D 0x63848
4237#define _PSR_EVENT_TRANS_EDP 0x6F848
4238#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4239#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4240#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4241#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4242#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4243#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4244#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4245#define PSR_EVENT_MEMORY_UP (1 << 10)
4246#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4247#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4248#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4249#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4250#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4251#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4252#define PSR_EVENT_VBI_ENABLE (1 << 2)
4253#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4254#define PSR_EVENT_PSR_DISABLE (1 << 0)
4255
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004256#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004257#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304258#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004259
4260/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004261#define ADPA _MMIO(0x61100)
4262#define PCH_ADPA _MMIO(0xe1100)
4263#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004264
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004265#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004266#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004267#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004268#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004269#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4270#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004271#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004272#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004273#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004274#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4275#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4276#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4277#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4278#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4279#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4280#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4281#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4282#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4283#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4284#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4285#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4286#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4287#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4288#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4289#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4290#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4291#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4292#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004293#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004294#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004295#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004296#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004297#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004298#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004299#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004300#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004301#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004302#define ADPA_DPMS_MASK (~(3 << 10))
4303#define ADPA_DPMS_ON (0 << 10)
4304#define ADPA_DPMS_SUSPEND (1 << 10)
4305#define ADPA_DPMS_STANDBY (2 << 10)
4306#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004307
Chris Wilson939fe4d2010-10-09 10:33:26 +01004308
Jesse Barnes585fb112008-07-29 11:54:06 -07004309/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004310#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004311#define PORTB_HOTPLUG_INT_EN (1 << 29)
4312#define PORTC_HOTPLUG_INT_EN (1 << 28)
4313#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004314#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4315#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4316#define TV_HOTPLUG_INT_EN (1 << 18)
4317#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004318#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4319 PORTC_HOTPLUG_INT_EN | \
4320 PORTD_HOTPLUG_INT_EN | \
4321 SDVOC_HOTPLUG_INT_EN | \
4322 SDVOB_HOTPLUG_INT_EN | \
4323 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004324#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004325#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4326/* must use period 64 on GM45 according to docs */
4327#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4328#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4329#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4330#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4331#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4332#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4333#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4334#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4335#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4336#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4337#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4338#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004340#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004341/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004342 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004343 *
4344 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4345 * Please check the detailed lore in the commit message for for experimental
4346 * evidence.
4347 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004348/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4349#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4350#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4351#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4352/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4353#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004354#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004355#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004356#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004357#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4358#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004359#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004360#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4361#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004362#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004363#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4364#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004365/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004366#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4367#define TV_HOTPLUG_INT_STATUS (1 << 10)
4368#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4369#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4370#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4371#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004372#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4373#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4374#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004375#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4376
Chris Wilson084b6122012-05-11 18:01:33 +01004377/* SDVO is different across gen3/4 */
4378#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4379#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004380/*
4381 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4382 * since reality corrobates that they're the same as on gen3. But keep these
4383 * bits here (and the comment!) to help any other lost wanderers back onto the
4384 * right tracks.
4385 */
Chris Wilson084b6122012-05-11 18:01:33 +01004386#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4387#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4388#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4389#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004390#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4391 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4392 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4393 PORTB_HOTPLUG_INT_STATUS | \
4394 PORTC_HOTPLUG_INT_STATUS | \
4395 PORTD_HOTPLUG_INT_STATUS)
4396
Egbert Eiche5868a32013-02-28 04:17:12 -05004397#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4398 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4399 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4400 PORTB_HOTPLUG_INT_STATUS | \
4401 PORTC_HOTPLUG_INT_STATUS | \
4402 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004403
Paulo Zanonic20cd312013-02-19 16:21:45 -03004404/* SDVO and HDMI port control.
4405 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004406#define _GEN3_SDVOB 0x61140
4407#define _GEN3_SDVOC 0x61160
4408#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4409#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004410#define GEN4_HDMIB GEN3_SDVOB
4411#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004412#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4413#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4414#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4415#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004416#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004417#define PCH_HDMIC _MMIO(0xe1150)
4418#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004420#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004421#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004422#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004423#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004424#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4425#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004426#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4427#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4428
Paulo Zanonic20cd312013-02-19 16:21:45 -03004429/* Gen 3 SDVO bits: */
4430#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004431#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004432#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004433#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004434#define SDVO_STALL_SELECT (1 << 29)
4435#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004436/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004437 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004438 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004439 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4440 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004441#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004442#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004443#define SDVO_PHASE_SELECT_MASK (15 << 19)
4444#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4445#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4446#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4447#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4448#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4449#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004450/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004451#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4452 SDVO_INTERRUPT_ENABLE)
4453#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4454
4455/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004456#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004457#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004458#define SDVO_ENCODING_SDVO (0 << 10)
4459#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004460#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4461#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004462#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004463#define SDVO_AUDIO_ENABLE (1 << 6)
4464/* VSYNC/HSYNC bits new with 965, default is to be set */
4465#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4466#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4467
4468/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004469#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004470#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4471
4472/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004473#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004474#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004475#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004476
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004477/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004478#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004479#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004480#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004481
Jesse Barnes585fb112008-07-29 11:54:06 -07004482
4483/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004484#define _DVOA 0x61120
4485#define DVOA _MMIO(_DVOA)
4486#define _DVOB 0x61140
4487#define DVOB _MMIO(_DVOB)
4488#define _DVOC 0x61160
4489#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004490#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004491#define DVO_PIPE_SEL_SHIFT 30
4492#define DVO_PIPE_SEL_MASK (1 << 30)
4493#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004494#define DVO_PIPE_STALL_UNUSED (0 << 28)
4495#define DVO_PIPE_STALL (1 << 28)
4496#define DVO_PIPE_STALL_TV (2 << 28)
4497#define DVO_PIPE_STALL_MASK (3 << 28)
4498#define DVO_USE_VGA_SYNC (1 << 15)
4499#define DVO_DATA_ORDER_I740 (0 << 14)
4500#define DVO_DATA_ORDER_FP (1 << 14)
4501#define DVO_VSYNC_DISABLE (1 << 11)
4502#define DVO_HSYNC_DISABLE (1 << 10)
4503#define DVO_VSYNC_TRISTATE (1 << 9)
4504#define DVO_HSYNC_TRISTATE (1 << 8)
4505#define DVO_BORDER_ENABLE (1 << 7)
4506#define DVO_DATA_ORDER_GBRG (1 << 6)
4507#define DVO_DATA_ORDER_RGGB (0 << 6)
4508#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4509#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4510#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4511#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4512#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4513#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4514#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004515#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004516#define DVOA_SRCDIM _MMIO(0x61124)
4517#define DVOB_SRCDIM _MMIO(0x61144)
4518#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004519#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4520#define DVO_SRCDIM_VERTICAL_SHIFT 0
4521
4522/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004523#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004524/*
4525 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4526 * the DPLL semantics change when the LVDS is assigned to that pipe.
4527 */
4528#define LVDS_PORT_EN (1 << 31)
4529/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004530#define LVDS_PIPE_SEL_SHIFT 30
4531#define LVDS_PIPE_SEL_MASK (1 << 30)
4532#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4533#define LVDS_PIPE_SEL_SHIFT_CPT 29
4534#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4535#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004536/* LVDS dithering flag on 965/g4x platform */
4537#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004538/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4539#define LVDS_VSYNC_POLARITY (1 << 21)
4540#define LVDS_HSYNC_POLARITY (1 << 20)
4541
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004542/* Enable border for unscaled (or aspect-scaled) display */
4543#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004544/*
4545 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4546 * pixel.
4547 */
4548#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4549#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4550#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4551/*
4552 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4553 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4554 * on.
4555 */
4556#define LVDS_A3_POWER_MASK (3 << 6)
4557#define LVDS_A3_POWER_DOWN (0 << 6)
4558#define LVDS_A3_POWER_UP (3 << 6)
4559/*
4560 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4561 * is set.
4562 */
4563#define LVDS_CLKB_POWER_MASK (3 << 4)
4564#define LVDS_CLKB_POWER_DOWN (0 << 4)
4565#define LVDS_CLKB_POWER_UP (3 << 4)
4566/*
4567 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4568 * setting for whether we are in dual-channel mode. The B3 pair will
4569 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4570 */
4571#define LVDS_B0B3_POWER_MASK (3 << 2)
4572#define LVDS_B0B3_POWER_DOWN (0 << 2)
4573#define LVDS_B0B3_POWER_UP (3 << 2)
4574
David Härdeman3c17fe42010-09-24 21:44:32 +02004575/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004576#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004577/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004578 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4579 * of the infoframe structure specified by CEA-861. */
4580#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004581#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004582#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004583/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004584#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004585#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004586#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004587#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004588#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4589#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004590#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004591#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4592#define VIDEO_DIP_SELECT_AVI (0 << 19)
4593#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4594#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004595#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004596#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4597#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4598#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004599#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004600/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004601#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4602#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004603#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004604#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4605#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004606#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004607
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07004608#define DRM_DIP_ENABLE (1 << 28)
4609#define PSR_VSC_BIT_7_SET (1 << 27)
4610#define VSC_SELECT_MASK (0x3 << 26)
4611#define VSC_SELECT_SHIFT 26
4612#define VSC_DIP_HW_HEA_DATA (0 << 26)
4613#define VSC_DIP_HW_HEA_SW_DATA (1 << 26)
4614#define VSC_DIP_HW_DATA_SW_HEA (2 << 26)
4615#define VSC_DIP_SW_HEA_DATA (3 << 26)
4616#define VDIP_ENABLE_PPS (1 << 24)
4617
Jesse Barnes585fb112008-07-29 11:54:06 -07004618/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004619#define PPS_BASE 0x61200
4620#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4621#define PCH_PPS_BASE 0xC7200
4622
4623#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4624 PPS_BASE + (reg) + \
4625 (pps_idx) * 0x100)
4626
4627#define _PP_STATUS 0x61200
4628#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4629#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004630/*
4631 * Indicates that all dependencies of the panel are on:
4632 *
4633 * - PLL enabled
4634 * - pipe enabled
4635 * - LVDS/DVOB/DVOC on
4636 */
Imre Deak44cb7342016-08-10 14:07:29 +03004637#define PP_READY (1 << 30)
4638#define PP_SEQUENCE_NONE (0 << 28)
4639#define PP_SEQUENCE_POWER_UP (1 << 28)
4640#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4641#define PP_SEQUENCE_MASK (3 << 28)
4642#define PP_SEQUENCE_SHIFT 28
4643#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4644#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004645#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4646#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4647#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4648#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4649#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4650#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4651#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4652#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4653#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004654
4655#define _PP_CONTROL 0x61204
4656#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4657#define PANEL_UNLOCK_REGS (0xabcd << 16)
4658#define PANEL_UNLOCK_MASK (0xffff << 16)
4659#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4660#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4661#define EDP_FORCE_VDD (1 << 3)
4662#define EDP_BLC_ENABLE (1 << 2)
4663#define PANEL_POWER_RESET (1 << 1)
4664#define PANEL_POWER_OFF (0 << 0)
4665#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004666
4667#define _PP_ON_DELAYS 0x61208
4668#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004669#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004670#define PANEL_PORT_SELECT_MASK (3 << 30)
4671#define PANEL_PORT_SELECT_LVDS (0 << 30)
4672#define PANEL_PORT_SELECT_DPA (1 << 30)
4673#define PANEL_PORT_SELECT_DPC (2 << 30)
4674#define PANEL_PORT_SELECT_DPD (3 << 30)
4675#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4676#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4677#define PANEL_POWER_UP_DELAY_SHIFT 16
4678#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4679#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4680
4681#define _PP_OFF_DELAYS 0x6120C
4682#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4683#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4684#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4685#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4686#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4687
4688#define _PP_DIVISOR 0x61210
4689#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4690#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4691#define PP_REFERENCE_DIVIDER_SHIFT 8
4692#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4693#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004694
4695/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004696#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004697#define PFIT_ENABLE (1 << 31)
4698#define PFIT_PIPE_MASK (3 << 29)
4699#define PFIT_PIPE_SHIFT 29
4700#define VERT_INTERP_DISABLE (0 << 10)
4701#define VERT_INTERP_BILINEAR (1 << 10)
4702#define VERT_INTERP_MASK (3 << 10)
4703#define VERT_AUTO_SCALE (1 << 9)
4704#define HORIZ_INTERP_DISABLE (0 << 6)
4705#define HORIZ_INTERP_BILINEAR (1 << 6)
4706#define HORIZ_INTERP_MASK (3 << 6)
4707#define HORIZ_AUTO_SCALE (1 << 5)
4708#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004709#define PFIT_FILTER_FUZZY (0 << 24)
4710#define PFIT_SCALING_AUTO (0 << 26)
4711#define PFIT_SCALING_PROGRAMMED (1 << 26)
4712#define PFIT_SCALING_PILLAR (2 << 26)
4713#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004714#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004715/* Pre-965 */
4716#define PFIT_VERT_SCALE_SHIFT 20
4717#define PFIT_VERT_SCALE_MASK 0xfff00000
4718#define PFIT_HORIZ_SCALE_SHIFT 4
4719#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4720/* 965+ */
4721#define PFIT_VERT_SCALE_SHIFT_965 16
4722#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4723#define PFIT_HORIZ_SCALE_SHIFT_965 0
4724#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4725
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004726#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004727
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004728#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4729#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004730#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4731 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004732
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004733#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4734#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004735#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4736 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004737
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004738#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4739#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004740#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4741 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004742
Jesse Barnes585fb112008-07-29 11:54:06 -07004743/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004745#define BLM_PWM_ENABLE (1 << 31)
4746#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4747#define BLM_PIPE_SELECT (1 << 29)
4748#define BLM_PIPE_SELECT_IVB (3 << 29)
4749#define BLM_PIPE_A (0 << 29)
4750#define BLM_PIPE_B (1 << 29)
4751#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004752#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4753#define BLM_TRANSCODER_B BLM_PIPE_B
4754#define BLM_TRANSCODER_C BLM_PIPE_C
4755#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004756#define BLM_PIPE(pipe) ((pipe) << 29)
4757#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4758#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4759#define BLM_PHASE_IN_ENABLE (1 << 25)
4760#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4761#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4762#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4763#define BLM_PHASE_IN_COUNT_SHIFT (8)
4764#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4765#define BLM_PHASE_IN_INCR_SHIFT (0)
4766#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004767#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004768/*
4769 * This is the most significant 15 bits of the number of backlight cycles in a
4770 * complete cycle of the modulated backlight control.
4771 *
4772 * The actual value is this field multiplied by two.
4773 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004774#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4775#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4776#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004777/*
4778 * This is the number of cycles out of the backlight modulation cycle for which
4779 * the backlight is on.
4780 *
4781 * This field must be no greater than the number of cycles in the complete
4782 * backlight modulation cycle.
4783 */
4784#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4785#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004786#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4787#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004789#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004790#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004791
Daniel Vetter7cf41602012-06-05 10:07:09 +02004792/* New registers for PCH-split platforms. Safe where new bits show up, the
4793 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004794#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4795#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004797#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004798
Daniel Vetter7cf41602012-06-05 10:07:09 +02004799/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4800 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004801#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004802#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004803#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4804#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004805#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004807#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004808#define UTIL_PIN_ENABLE (1 << 31)
4809
Sunil Kamath022e4e52015-09-30 22:34:57 +05304810#define UTIL_PIN_PIPE(x) ((x) << 29)
4811#define UTIL_PIN_PIPE_MASK (3 << 29)
4812#define UTIL_PIN_MODE_PWM (1 << 24)
4813#define UTIL_PIN_MODE_MASK (0xf << 24)
4814#define UTIL_PIN_POLARITY (1 << 22)
4815
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304816/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304817#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304818#define BXT_BLC_PWM_ENABLE (1 << 31)
4819#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304820#define _BXT_BLC_PWM_FREQ1 0xC8254
4821#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304822
Sunil Kamath022e4e52015-09-30 22:34:57 +05304823#define _BXT_BLC_PWM_CTL2 0xC8350
4824#define _BXT_BLC_PWM_FREQ2 0xC8354
4825#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004827#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304828 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004829#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304830 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004831#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304832 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304833
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004834#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004835#define PCH_GTC_ENABLE (1 << 31)
4836
Jesse Barnes585fb112008-07-29 11:54:06 -07004837/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004839/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004840# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004841/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004842# define TV_ENC_PIPE_SEL_SHIFT 30
4843# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4844# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004845/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004846# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004847/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004848# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004849/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004850# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004851/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004852# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4853# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004854/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004855# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004856/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004857# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004858/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004859# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004860/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004861# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004862/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004863# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004864/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004865# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004866/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004867# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004868/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004869# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004870/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004871# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004872/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004873 * Enables a fix for the 915GM only.
4874 *
4875 * Not sure what it does.
4876 */
4877# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004878/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004879# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004880# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004881/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004882# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004883/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004884# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004885/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004886# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004887/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004888# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004889/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004890# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004891/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004892# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004893/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004894# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004895/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004896# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004897/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004898# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004900 * This test mode forces the DACs to 50% of full output.
4901 *
4902 * This is used for load detection in combination with TVDAC_SENSE_MASK
4903 */
4904# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4905# define TV_TEST_MODE_MASK (7 << 0)
4906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004907#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004908# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004909/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004910 * Reports that DAC state change logic has reported change (RO).
4911 *
4912 * This gets cleared when TV_DAC_STATE_EN is cleared
4913*/
4914# define TVDAC_STATE_CHG (1 << 31)
4915# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004916/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004917# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004918/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004919# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004920/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004921# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004922/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004923 * Enables DAC state detection logic, for load-based TV detection.
4924 *
4925 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4926 * to off, for load detection to work.
4927 */
4928# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004929/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004930# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004932# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004933/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004934# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004935/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004936# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define ENC_TVDAC_SLEW_FAST (1 << 6)
4939# define DAC_A_1_3_V (0 << 4)
4940# define DAC_A_1_1_V (1 << 4)
4941# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004942# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004943# define DAC_B_1_3_V (0 << 2)
4944# define DAC_B_1_1_V (1 << 2)
4945# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004946# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004947# define DAC_C_1_3_V (0 << 0)
4948# define DAC_C_1_1_V (1 << 0)
4949# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004950# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004951
Ville Syrjälä646b4262014-04-25 20:14:30 +03004952/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004953 * CSC coefficients are stored in a floating point format with 9 bits of
4954 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4955 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4956 * -1 (0x3) being the only legal negative value.
4957 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004958#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004959# define TV_RY_MASK 0x07ff0000
4960# define TV_RY_SHIFT 16
4961# define TV_GY_MASK 0x00000fff
4962# define TV_GY_SHIFT 0
4963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004964#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004965# define TV_BY_MASK 0x07ff0000
4966# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004967/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004968 * Y attenuation for component video.
4969 *
4970 * Stored in 1.9 fixed point.
4971 */
4972# define TV_AY_MASK 0x000003ff
4973# define TV_AY_SHIFT 0
4974
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004975#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define TV_RU_MASK 0x07ff0000
4977# define TV_RU_SHIFT 16
4978# define TV_GU_MASK 0x000007ff
4979# define TV_GU_SHIFT 0
4980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004981#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_BU_MASK 0x07ff0000
4983# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004985 * U attenuation for component video.
4986 *
4987 * Stored in 1.9 fixed point.
4988 */
4989# define TV_AU_MASK 0x000003ff
4990# define TV_AU_SHIFT 0
4991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004992#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004993# define TV_RV_MASK 0x0fff0000
4994# define TV_RV_SHIFT 16
4995# define TV_GV_MASK 0x000007ff
4996# define TV_GV_SHIFT 0
4997
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004998#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004999# define TV_BV_MASK 0x07ff0000
5000# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005001/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005002 * V attenuation for component video.
5003 *
5004 * Stored in 1.9 fixed point.
5005 */
5006# define TV_AV_MASK 0x000007ff
5007# define TV_AV_SHIFT 0
5008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005009#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_BRIGHTNESS_MASK 0xff000000
5012# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005014# define TV_CONTRAST_MASK 0x00ff0000
5015# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005016/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005017# define TV_SATURATION_MASK 0x0000ff00
5018# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005020# define TV_HUE_MASK 0x000000ff
5021# define TV_HUE_SHIFT 0
5022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005023#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005024/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005025# define TV_BLACK_LEVEL_MASK 0x01ff0000
5026# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005027/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005028# define TV_BLANK_LEVEL_MASK 0x000001ff
5029# define TV_BLANK_LEVEL_SHIFT 0
5030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005031#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005032/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005033# define TV_HSYNC_END_MASK 0x1fff0000
5034# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005035/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005036# define TV_HTOTAL_MASK 0x00001fff
5037# define TV_HTOTAL_SHIFT 0
5038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005039#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005040/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005041# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005042/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005043# define TV_HBURST_START_SHIFT 16
5044# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005045/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define TV_HBURST_LEN_SHIFT 0
5047# define TV_HBURST_LEN_MASK 0x0001fff
5048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005049#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005050/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005051# define TV_HBLANK_END_SHIFT 16
5052# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005053/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005054# define TV_HBLANK_START_SHIFT 0
5055# define TV_HBLANK_START_MASK 0x0001fff
5056
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005057#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005058/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005059# define TV_NBR_END_SHIFT 16
5060# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005061/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005062# define TV_VI_END_F1_SHIFT 8
5063# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005064/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005065# define TV_VI_END_F2_SHIFT 0
5066# define TV_VI_END_F2_MASK 0x0000003f
5067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005069/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005070# define TV_VSYNC_LEN_MASK 0x07ff0000
5071# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005072/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005073 * number of half lines.
5074 */
5075# define TV_VSYNC_START_F1_MASK 0x00007f00
5076# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005077/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005078 * Offset of the start of vsync in field 2, measured in one less than the
5079 * number of half lines.
5080 */
5081# define TV_VSYNC_START_F2_MASK 0x0000007f
5082# define TV_VSYNC_START_F2_SHIFT 0
5083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005084#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005085/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005086# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005087/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005088# define TV_VEQ_LEN_MASK 0x007f0000
5089# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005090/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005091 * the number of half lines.
5092 */
5093# define TV_VEQ_START_F1_MASK 0x0007f00
5094# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005095/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005096 * Offset of the start of equalization in field 2, measured in one less than
5097 * the number of half lines.
5098 */
5099# define TV_VEQ_START_F2_MASK 0x000007f
5100# define TV_VEQ_START_F2_SHIFT 0
5101
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005102#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005103/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005104 * Offset to start of vertical colorburst, measured in one less than the
5105 * number of lines from vertical start.
5106 */
5107# define TV_VBURST_START_F1_MASK 0x003f0000
5108# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005109/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005110 * Offset to the end of vertical colorburst, measured in one less than the
5111 * number of lines from the start of NBR.
5112 */
5113# define TV_VBURST_END_F1_MASK 0x000000ff
5114# define TV_VBURST_END_F1_SHIFT 0
5115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005116#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005117/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005118 * Offset to start of vertical colorburst, measured in one less than the
5119 * number of lines from vertical start.
5120 */
5121# define TV_VBURST_START_F2_MASK 0x003f0000
5122# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005124 * Offset to the end of vertical colorburst, measured in one less than the
5125 * number of lines from the start of NBR.
5126 */
5127# define TV_VBURST_END_F2_MASK 0x000000ff
5128# define TV_VBURST_END_F2_SHIFT 0
5129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005130#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005131/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005132 * Offset to start of vertical colorburst, measured in one less than the
5133 * number of lines from vertical start.
5134 */
5135# define TV_VBURST_START_F3_MASK 0x003f0000
5136# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005137/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005138 * Offset to the end of vertical colorburst, measured in one less than the
5139 * number of lines from the start of NBR.
5140 */
5141# define TV_VBURST_END_F3_MASK 0x000000ff
5142# define TV_VBURST_END_F3_SHIFT 0
5143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005144#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005145/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005146 * Offset to start of vertical colorburst, measured in one less than the
5147 * number of lines from vertical start.
5148 */
5149# define TV_VBURST_START_F4_MASK 0x003f0000
5150# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005151/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005152 * Offset to the end of vertical colorburst, measured in one less than the
5153 * number of lines from the start of NBR.
5154 */
5155# define TV_VBURST_END_F4_MASK 0x000000ff
5156# define TV_VBURST_END_F4_SHIFT 0
5157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005158#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005159/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005160# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005161/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005162# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005163/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005164# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005166# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005167/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005168# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005169/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005170# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005171/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005172# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005173/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005174# define TV_BURST_LEVEL_MASK 0x00ff0000
5175# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005176/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005177# define TV_SCDDA1_INC_MASK 0x00000fff
5178# define TV_SCDDA1_INC_SHIFT 0
5179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005180#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005182# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5183# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005184/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005185# define TV_SCDDA2_INC_MASK 0x00007fff
5186# define TV_SCDDA2_INC_SHIFT 0
5187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005188#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005190# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5191# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005192/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005193# define TV_SCDDA3_INC_MASK 0x00007fff
5194# define TV_SCDDA3_INC_SHIFT 0
5195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005196#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005197/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005198# define TV_XPOS_MASK 0x1fff0000
5199# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005200/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005201# define TV_YPOS_MASK 0x00000fff
5202# define TV_YPOS_SHIFT 0
5203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005204#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005205/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005206# define TV_XSIZE_MASK 0x1fff0000
5207# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005209 * Vertical size of the display window, measured in pixels.
5210 *
5211 * Must be even for interlaced modes.
5212 */
5213# define TV_YSIZE_MASK 0x00000fff
5214# define TV_YSIZE_SHIFT 0
5215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005216#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005217/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005218 * Enables automatic scaling calculation.
5219 *
5220 * If set, the rest of the registers are ignored, and the calculated values can
5221 * be read back from the register.
5222 */
5223# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005224/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005225 * Disables the vertical filter.
5226 *
5227 * This is required on modes more than 1024 pixels wide */
5228# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005229/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005230# define TV_VADAPT (1 << 28)
5231# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005232/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005233# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005234/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005235# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005236/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005237# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005238/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005239 * Sets the horizontal scaling factor.
5240 *
5241 * This should be the fractional part of the horizontal scaling factor divided
5242 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5243 *
5244 * (src width - 1) / ((oversample * dest width) - 1)
5245 */
5246# define TV_HSCALE_FRAC_MASK 0x00003fff
5247# define TV_HSCALE_FRAC_SHIFT 0
5248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005249#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005251 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5252 *
5253 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5254 */
5255# define TV_VSCALE_INT_MASK 0x00038000
5256# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005257/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005258 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5259 *
5260 * \sa TV_VSCALE_INT_MASK
5261 */
5262# define TV_VSCALE_FRAC_MASK 0x00007fff
5263# define TV_VSCALE_FRAC_SHIFT 0
5264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005265#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005266/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005267 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5268 *
5269 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5270 *
5271 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5272 */
5273# define TV_VSCALE_IP_INT_MASK 0x00038000
5274# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005275/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005276 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5277 *
5278 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5279 *
5280 * \sa TV_VSCALE_IP_INT_MASK
5281 */
5282# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5283# define TV_VSCALE_IP_FRAC_SHIFT 0
5284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005285#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005287/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005288 * Specifies which field to send the CC data in.
5289 *
5290 * CC data is usually sent in field 0.
5291 */
5292# define TV_CC_FID_MASK (1 << 27)
5293# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005294/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005295# define TV_CC_HOFF_MASK 0x03ff0000
5296# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005297/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005298# define TV_CC_LINE_MASK 0x0000003f
5299# define TV_CC_LINE_SHIFT 0
5300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005301#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005302# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005303/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005304# define TV_CC_DATA_2_MASK 0x007f0000
5305# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005306/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005307# define TV_CC_DATA_1_MASK 0x0000007f
5308# define TV_CC_DATA_1_SHIFT 0
5309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005310#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5311#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5312#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5313#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005314
Keith Packard040d87f2009-05-30 20:42:33 -07005315/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005316#define DP_A _MMIO(0x64000) /* eDP */
5317#define DP_B _MMIO(0x64100)
5318#define DP_C _MMIO(0x64200)
5319#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005321#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5322#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5323#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005324
Keith Packard040d87f2009-05-30 20:42:33 -07005325#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005326#define DP_PIPE_SEL_SHIFT 30
5327#define DP_PIPE_SEL_MASK (1 << 30)
5328#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5329#define DP_PIPE_SEL_SHIFT_IVB 29
5330#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5331#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5332#define DP_PIPE_SEL_SHIFT_CHV 16
5333#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5334#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005335
Keith Packard040d87f2009-05-30 20:42:33 -07005336/* Link training mode - select a suitable mode for each stage */
5337#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5338#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5339#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5340#define DP_LINK_TRAIN_OFF (3 << 28)
5341#define DP_LINK_TRAIN_MASK (3 << 28)
5342#define DP_LINK_TRAIN_SHIFT 28
5343
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005344/* CPT Link training mode */
5345#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5346#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5347#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5348#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5349#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5350#define DP_LINK_TRAIN_SHIFT_CPT 8
5351
Keith Packard040d87f2009-05-30 20:42:33 -07005352/* Signal voltages. These are mostly controlled by the other end */
5353#define DP_VOLTAGE_0_4 (0 << 25)
5354#define DP_VOLTAGE_0_6 (1 << 25)
5355#define DP_VOLTAGE_0_8 (2 << 25)
5356#define DP_VOLTAGE_1_2 (3 << 25)
5357#define DP_VOLTAGE_MASK (7 << 25)
5358#define DP_VOLTAGE_SHIFT 25
5359
5360/* Signal pre-emphasis levels, like voltages, the other end tells us what
5361 * they want
5362 */
5363#define DP_PRE_EMPHASIS_0 (0 << 22)
5364#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5365#define DP_PRE_EMPHASIS_6 (2 << 22)
5366#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5367#define DP_PRE_EMPHASIS_MASK (7 << 22)
5368#define DP_PRE_EMPHASIS_SHIFT 22
5369
5370/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005371#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005372#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005373#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005374
5375/* Mystic DPCD version 1.1 special mode */
5376#define DP_ENHANCED_FRAMING (1 << 18)
5377
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005378/* eDP */
5379#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005380#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005381#define DP_PLL_FREQ_MASK (3 << 16)
5382
Ville Syrjälä646b4262014-04-25 20:14:30 +03005383/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005384#define DP_PORT_REVERSAL (1 << 15)
5385
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005386/* eDP */
5387#define DP_PLL_ENABLE (1 << 14)
5388
Ville Syrjälä646b4262014-04-25 20:14:30 +03005389/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005390#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5391
5392#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005393#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005394
Ville Syrjälä646b4262014-04-25 20:14:30 +03005395/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005396#define DP_COLOR_RANGE_16_235 (1 << 8)
5397
Ville Syrjälä646b4262014-04-25 20:14:30 +03005398/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005399#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5400
Ville Syrjälä646b4262014-04-25 20:14:30 +03005401/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005402#define DP_SYNC_VS_HIGH (1 << 4)
5403#define DP_SYNC_HS_HIGH (1 << 3)
5404
Ville Syrjälä646b4262014-04-25 20:14:30 +03005405/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005406#define DP_DETECTED (1 << 2)
5407
Ville Syrjälä646b4262014-04-25 20:14:30 +03005408/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005409 * signal sink for DDC etc. Max packet size supported
5410 * is 20 bytes in each direction, hence the 5 fixed
5411 * data registers
5412 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005413#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5414#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5415#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5416#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5417#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5418#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005419
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005420#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5421#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5422#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5423#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5424#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5425#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005426
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005427#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5428#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5429#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5430#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5431#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5432#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005433
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005434#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5435#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5436#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5437#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5438#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5439#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005440
James Ausmusbb187e92018-06-11 17:25:12 -07005441#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5442#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5443#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5444#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5445#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5446#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5447
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005448#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5449#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5450#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5451#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5452#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5453#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5454
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005455#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5456#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005457
5458#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5459#define DP_AUX_CH_CTL_DONE (1 << 30)
5460#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5461#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5462#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5463#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5464#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005465#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005466#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5467#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5468#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5469#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5470#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5471#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5472#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5473#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5474#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5475#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5476#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5477#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5478#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305479#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5480#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5481#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005482#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305483#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005484#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005485
5486/*
5487 * Computing GMCH M and N values for the Display Port link
5488 *
5489 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5490 *
5491 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5492 *
5493 * The GMCH value is used internally
5494 *
5495 * bytes_per_pixel is the number of bytes coming out of the plane,
5496 * which is after the LUTs, so we want the bytes for our color format.
5497 * For our current usage, this is always 3, one byte for R, G and B.
5498 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005499#define _PIPEA_DATA_M_G4X 0x70050
5500#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005501
5502/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005503#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005504#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005505#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005506
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005507#define DATA_LINK_M_N_MASK (0xffffff)
5508#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005509
Daniel Vettere3b95f12013-05-03 11:49:49 +02005510#define _PIPEA_DATA_N_G4X 0x70054
5511#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005512#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5513
5514/*
5515 * Computing Link M and N values for the Display Port link
5516 *
5517 * Link M / N = pixel_clock / ls_clk
5518 *
5519 * (the DP spec calls pixel_clock the 'strm_clk')
5520 *
5521 * The Link value is transmitted in the Main Stream
5522 * Attributes and VB-ID.
5523 */
5524
Daniel Vettere3b95f12013-05-03 11:49:49 +02005525#define _PIPEA_LINK_M_G4X 0x70060
5526#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005527#define PIPEA_DP_LINK_M_MASK (0xffffff)
5528
Daniel Vettere3b95f12013-05-03 11:49:49 +02005529#define _PIPEA_LINK_N_G4X 0x70064
5530#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005531#define PIPEA_DP_LINK_N_MASK (0xffffff)
5532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005533#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5534#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5535#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5536#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005537
Jesse Barnes585fb112008-07-29 11:54:06 -07005538/* Display & cursor control */
5539
5540/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005541#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005542#define DSL_LINEMASK_GEN2 0x00000fff
5543#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005544#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005545#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005546#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005547#define PIPECONF_DOUBLE_WIDE (1 << 30)
5548#define I965_PIPECONF_ACTIVE (1 << 30)
5549#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5550#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005551#define PIPECONF_SINGLE_WIDE 0
5552#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005553#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005554#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005555#define PIPECONF_GAMMA (1 << 24)
5556#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005557#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005558#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005559/* Note that pre-gen3 does not support interlaced display directly. Panel
5560 * fitting must be disabled on pre-ilk for interlaced. */
5561#define PIPECONF_PROGRESSIVE (0 << 21)
5562#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5563#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5564#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5565#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5566/* Ironlake and later have a complete new set of values for interlaced. PFIT
5567 * means panel fitter required, PF means progressive fetch, DBL means power
5568 * saving pixel doubling. */
5569#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5570#define PIPECONF_INTERLACED_ILK (3 << 21)
5571#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5572#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005573#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305574#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005575#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305576#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005577#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005578#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005579#define PIPECONF_8BPC (0 << 5)
5580#define PIPECONF_10BPC (1 << 5)
5581#define PIPECONF_6BPC (2 << 5)
5582#define PIPECONF_12BPC (3 << 5)
5583#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005584#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005585#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5586#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5587#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5588#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005589#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005590#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5591#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5592#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5593#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5594#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5595#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5596#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5597#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5598#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5599#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5600#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5601#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5602#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5603#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5604#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5605#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5606#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5607#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5608#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5609#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5610#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5611#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5612#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5613#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5614#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5615#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5616#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5617#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5618#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5619#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5620#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5621#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5622#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5623#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5624#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5625#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5626#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5627#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5628#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5629#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5630#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5631#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5632#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5633#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5634#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5635#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005636
Imre Deak755e9012014-02-10 18:42:47 +02005637#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5638#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5639
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005640#define PIPE_A_OFFSET 0x70000
5641#define PIPE_B_OFFSET 0x71000
5642#define PIPE_C_OFFSET 0x72000
5643#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005644/*
5645 * There's actually no pipe EDP. Some pipe registers have
5646 * simply shifted from the pipe to the transcoder, while
5647 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5648 * to access such registers in transcoder EDP.
5649 */
5650#define PIPE_EDP_OFFSET 0x7f000
5651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005652#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005653 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5654 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005656#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5657#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5658#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5659#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5660#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005661
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005662#define _PIPE_MISC_A 0x70030
5663#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005664#define PIPEMISC_YUV420_ENABLE (1 << 27)
5665#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5666#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5667#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5668#define PIPEMISC_DITHER_8_BPC (0 << 5)
5669#define PIPEMISC_DITHER_10_BPC (1 << 5)
5670#define PIPEMISC_DITHER_6_BPC (2 << 5)
5671#define PIPEMISC_DITHER_12_BPC (3 << 5)
5672#define PIPEMISC_DITHER_ENABLE (1 << 4)
5673#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5674#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005675#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005676
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005677#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005678#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5679#define PIPEB_HLINE_INT_EN (1 << 28)
5680#define PIPEB_VBLANK_INT_EN (1 << 27)
5681#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5682#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5683#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5684#define PIPE_PSR_INT_EN (1 << 22)
5685#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5686#define PIPEA_HLINE_INT_EN (1 << 20)
5687#define PIPEA_VBLANK_INT_EN (1 << 19)
5688#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5689#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5690#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5691#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5692#define PIPEC_HLINE_INT_EN (1 << 12)
5693#define PIPEC_VBLANK_INT_EN (1 << 11)
5694#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5695#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5696#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005698#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005699#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5700#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5701#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5702#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5703#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5704#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5705#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5706#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5707#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5708#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5709#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5710#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005711#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005712#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005713#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5714#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5715#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5716#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5717#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5718#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5719#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5720#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5721#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5722#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5723#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5724#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005725#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005726#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005727
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005728#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005729#define DSPARB_CSTART_MASK (0x7f << 7)
5730#define DSPARB_CSTART_SHIFT 7
5731#define DSPARB_BSTART_MASK (0x7f)
5732#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005733#define DSPARB_BEND_SHIFT 9 /* on 855 */
5734#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005735#define DSPARB_SPRITEA_SHIFT_VLV 0
5736#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5737#define DSPARB_SPRITEB_SHIFT_VLV 8
5738#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5739#define DSPARB_SPRITEC_SHIFT_VLV 16
5740#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5741#define DSPARB_SPRITED_SHIFT_VLV 24
5742#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005743#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005744#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5745#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5746#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5747#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5748#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5749#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5750#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5751#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5752#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5753#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5754#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5755#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005756#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005757#define DSPARB_SPRITEE_SHIFT_VLV 0
5758#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5759#define DSPARB_SPRITEF_SHIFT_VLV 8
5760#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005761
Ville Syrjälä0a560672014-06-11 16:51:18 +03005762/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005763#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005764#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005765#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005766#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005767#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005768#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005769#define DSPFW_PLANEB_MASK (0x7f << 8)
5770#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005771#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005772#define DSPFW_PLANEA_MASK (0x7f << 0)
5773#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005774#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005775#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005776#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005777#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005778#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005779#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005780#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005781#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5782#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005783#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005784#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005785#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005786#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005787#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005788#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5789#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005790#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005791#define DSPFW_HPLL_SR_EN (1 << 31)
5792#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005793#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005794#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005795#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005796#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005797#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005798#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005799
5800/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005801#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005802#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005803#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005804#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005805#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005806#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005807#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005808#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005809#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005810#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005811#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005812#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005813#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005814#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005815#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005816#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005817#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005818#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005819#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005820#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5821#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005822#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005823#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005824#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005825#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005826#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005827#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005828#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005829#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005830#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005831#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005833#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005834#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005835#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005836#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005837#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005838#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005839#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005840#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005841#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005842#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005843#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005844#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005845#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005846#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005848
5849/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005850#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005851#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005852#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005853#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005854#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005855#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005856#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005857#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005858#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005859#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005860#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005861#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005862#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005863#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005864#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005865#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005866#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005867#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005868#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005869#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005870#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005871#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005872#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005873#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005874#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005875#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005876#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005877#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005878#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005879#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005880#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005881#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005882#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005884#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005885#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005886#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005887#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005888#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005889#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005890#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005891#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005892
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005893/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005894#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005895#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005896#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005897#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DDL_PRECISION_HIGH (1 << 7)
5899#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305900#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005901
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005902#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005903#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5904#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005905
Ville Syrjäläc2317752016-03-15 16:39:56 +02005906#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005907#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005908
Shaohua Li7662c8b2009-06-26 11:23:55 +08005909/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005910#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005911#define I915_FIFO_LINE_SIZE 64
5912#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005913
Jesse Barnesceb04242012-03-28 13:39:22 -07005914#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005915#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005916#define I965_FIFO_SIZE 512
5917#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005918#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005919#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005920#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005921
Jesse Barnesceb04242012-03-28 13:39:22 -07005922#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005923#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005924#define I915_MAX_WM 0x3f
5925
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005926#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5927#define PINEVIEW_FIFO_LINE_SIZE 64
5928#define PINEVIEW_MAX_WM 0x1ff
5929#define PINEVIEW_DFT_WM 0x3f
5930#define PINEVIEW_DFT_HPLLOFF_WM 0
5931#define PINEVIEW_GUARD_WM 10
5932#define PINEVIEW_CURSOR_FIFO 64
5933#define PINEVIEW_CURSOR_MAX_WM 0x3f
5934#define PINEVIEW_CURSOR_DFT_WM 0
5935#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005936
Jesse Barnesceb04242012-03-28 13:39:22 -07005937#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005938#define I965_CURSOR_FIFO 64
5939#define I965_CURSOR_MAX_WM 32
5940#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005941
Pradeep Bhatfae12672014-11-04 17:06:39 +00005942/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005943#define _CUR_WM_A_0 0x70140
5944#define _CUR_WM_B_0 0x71140
5945#define _PLANE_WM_1_A_0 0x70240
5946#define _PLANE_WM_1_B_0 0x71240
5947#define _PLANE_WM_2_A_0 0x70340
5948#define _PLANE_WM_2_B_0 0x71340
5949#define _PLANE_WM_TRANS_1_A_0 0x70268
5950#define _PLANE_WM_TRANS_1_B_0 0x71268
5951#define _PLANE_WM_TRANS_2_A_0 0x70368
5952#define _PLANE_WM_TRANS_2_B_0 0x71368
5953#define _CUR_WM_TRANS_A_0 0x70168
5954#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005955#define PLANE_WM_EN (1 << 31)
5956#define PLANE_WM_LINES_SHIFT 14
5957#define PLANE_WM_LINES_MASK 0x1f
5958#define PLANE_WM_BLOCKS_MASK 0x3ff
5959
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005960#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005961#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5962#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005963
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005964#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5965#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005966#define _PLANE_WM_BASE(pipe, plane) \
5967 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5968#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005969 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005970#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005971 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005972#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005973 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005974#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005975 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005976
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005977/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005978#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005979#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005980#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005981#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005982#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005983#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005985#define WM0_PIPEB_ILK _MMIO(0x45104)
5986#define WM0_PIPEC_IVB _MMIO(0x45200)
5987#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005988#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005989#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005990#define WM1_LP_LATENCY_MASK (0x7f << 24)
5991#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005992#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005993#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005994#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005995#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005996#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005997#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005998#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005999#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006000#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006001#define WM1S_LP_ILK _MMIO(0x45120)
6002#define WM2S_LP_IVB _MMIO(0x45124)
6003#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006004#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006005
Paulo Zanonicca32e92013-05-31 11:45:06 -03006006#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6007 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6008 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6009
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006010/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006011#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006012#define MLTR_WM1_SHIFT 0
6013#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006014/* the unit of memory self-refresh latency time is 0.5us */
6015#define ILK_SRLT_MASK 0x3f
6016
Yuanhan Liu13982612010-12-15 15:42:31 +08006017
6018/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006019#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006020#define SSKPD_WM_MASK 0x3f
6021#define SSKPD_WM0_SHIFT 0
6022#define SSKPD_WM1_SHIFT 8
6023#define SSKPD_WM2_SHIFT 16
6024#define SSKPD_WM3_SHIFT 24
6025
Jesse Barnes585fb112008-07-29 11:54:06 -07006026/*
6027 * The two pipe frame counter registers are not synchronized, so
6028 * reading a stable value is somewhat tricky. The following code
6029 * should work:
6030 *
6031 * do {
6032 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6033 * PIPE_FRAME_HIGH_SHIFT;
6034 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6035 * PIPE_FRAME_LOW_SHIFT);
6036 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6037 * PIPE_FRAME_HIGH_SHIFT);
6038 * } while (high1 != high2);
6039 * frame = (high1 << 8) | low1;
6040 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006041#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006042#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6043#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006044#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006045#define PIPE_FRAME_LOW_MASK 0xff000000
6046#define PIPE_FRAME_LOW_SHIFT 24
6047#define PIPE_PIXEL_MASK 0x00ffffff
6048#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006049/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006050#define _PIPEA_FRMCOUNT_G4X 0x70040
6051#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006052#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6053#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006054
6055/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006056#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006057/* Old style CUR*CNTR flags (desktop 8xx) */
6058#define CURSOR_ENABLE 0x80000000
6059#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006060#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006061#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006062#define CURSOR_FORMAT_SHIFT 24
6063#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6064#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6065#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6066#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6067#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6068#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6069/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006070#define MCURSOR_MODE 0x27
6071#define MCURSOR_MODE_DISABLE 0x00
6072#define MCURSOR_MODE_128_32B_AX 0x02
6073#define MCURSOR_MODE_256_32B_AX 0x03
6074#define MCURSOR_MODE_64_32B_AX 0x07
6075#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6076#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6077#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006078#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6079#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006080#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006081#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006082#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6083#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006084#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006085#define _CURABASE 0x70084
6086#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006087#define CURSOR_POS_MASK 0x007FF
6088#define CURSOR_POS_SIGN 0x8000
6089#define CURSOR_X_SHIFT 0
6090#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006091#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6092#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6093#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006094#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006095#define _CURBCNTR 0x700c0
6096#define _CURBBASE 0x700c4
6097#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006098
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006099#define _CURBCNTR_IVB 0x71080
6100#define _CURBBASE_IVB 0x71084
6101#define _CURBPOS_IVB 0x71088
6102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006103#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006104 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6105 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006106
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006107#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6108#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6109#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006110#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006111#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006112
6113#define CURSOR_A_OFFSET 0x70080
6114#define CURSOR_B_OFFSET 0x700c0
6115#define CHV_CURSOR_C_OFFSET 0x700e0
6116#define IVB_CURSOR_B_OFFSET 0x71080
6117#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006118
Jesse Barnes585fb112008-07-29 11:54:06 -07006119/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006120#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006121#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006122#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006123#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006124#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006125#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6126#define DISPPLANE_YUV422 (0x0 << 26)
6127#define DISPPLANE_8BPP (0x2 << 26)
6128#define DISPPLANE_BGRA555 (0x3 << 26)
6129#define DISPPLANE_BGRX555 (0x4 << 26)
6130#define DISPPLANE_BGRX565 (0x5 << 26)
6131#define DISPPLANE_BGRX888 (0x6 << 26)
6132#define DISPPLANE_BGRA888 (0x7 << 26)
6133#define DISPPLANE_RGBX101010 (0x8 << 26)
6134#define DISPPLANE_RGBA101010 (0x9 << 26)
6135#define DISPPLANE_BGRX101010 (0xa << 26)
6136#define DISPPLANE_RGBX161616 (0xc << 26)
6137#define DISPPLANE_RGBX888 (0xe << 26)
6138#define DISPPLANE_RGBA888 (0xf << 26)
6139#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006140#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006141#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006142#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006143#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6144#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6145#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006146#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006147#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006148#define DISPPLANE_NO_LINE_DOUBLE 0
6149#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006150#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6151#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6152#define DISPPLANE_ROTATE_180 (1 << 15)
6153#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6154#define DISPPLANE_TILED (1 << 10)
6155#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006156#define _DSPAADDR 0x70184
6157#define _DSPASTRIDE 0x70188
6158#define _DSPAPOS 0x7018C /* reserved */
6159#define _DSPASIZE 0x70190
6160#define _DSPASURF 0x7019C /* 965+ only */
6161#define _DSPATILEOFF 0x701A4 /* 965+ only */
6162#define _DSPAOFFSET 0x701A4 /* HSW */
6163#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006165#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6166#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6167#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6168#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6169#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6170#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6171#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6172#define DSPLINOFF(plane) DSPADDR(plane)
6173#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6174#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006175
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006176/* CHV pipe B blender and primary plane */
6177#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006178#define CHV_BLEND_LEGACY (0 << 30)
6179#define CHV_BLEND_ANDROID (1 << 30)
6180#define CHV_BLEND_MPO (2 << 30)
6181#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006182#define _CHV_CANVAS_A 0x60a04
6183#define _PRIMPOS_A 0x60a08
6184#define _PRIMSIZE_A 0x60a0c
6185#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006186#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006188#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6189#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6190#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6191#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6192#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006193
Armin Reese446f2542012-03-30 16:20:16 -07006194/* Display/Sprite base address macros */
6195#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006196#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6197#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006198
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006199/*
6200 * VBIOS flags
6201 * gen2:
6202 * [00:06] alm,mgm
6203 * [10:16] all
6204 * [30:32] alm,mgm
6205 * gen3+:
6206 * [00:0f] all
6207 * [10:1f] all
6208 * [30:32] all
6209 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006210#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6211#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6212#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6213#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006214
6215/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006216#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6217#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6218#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006219#define _PIPEBFRAMEHIGH 0x71040
6220#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006221#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6222#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006223
Jesse Barnes585fb112008-07-29 11:54:06 -07006224
6225/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006226#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006227#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006228#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6229#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6230#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006231#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6232#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6233#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6234#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6235#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6236#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6237#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6238#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006239
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006240/* Sprite A control */
6241#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006242#define DVS_ENABLE (1 << 31)
6243#define DVS_GAMMA_ENABLE (1 << 30)
6244#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6245#define DVS_PIXFORMAT_MASK (3 << 25)
6246#define DVS_FORMAT_YUV422 (0 << 25)
6247#define DVS_FORMAT_RGBX101010 (1 << 25)
6248#define DVS_FORMAT_RGBX888 (2 << 25)
6249#define DVS_FORMAT_RGBX161616 (3 << 25)
6250#define DVS_PIPE_CSC_ENABLE (1 << 24)
6251#define DVS_SOURCE_KEY (1 << 22)
6252#define DVS_RGB_ORDER_XBGR (1 << 20)
6253#define DVS_YUV_FORMAT_BT709 (1 << 18)
6254#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6255#define DVS_YUV_ORDER_YUYV (0 << 16)
6256#define DVS_YUV_ORDER_UYVY (1 << 16)
6257#define DVS_YUV_ORDER_YVYU (2 << 16)
6258#define DVS_YUV_ORDER_VYUY (3 << 16)
6259#define DVS_ROTATE_180 (1 << 15)
6260#define DVS_DEST_KEY (1 << 2)
6261#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6262#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006263#define _DVSALINOFF 0x72184
6264#define _DVSASTRIDE 0x72188
6265#define _DVSAPOS 0x7218c
6266#define _DVSASIZE 0x72190
6267#define _DVSAKEYVAL 0x72194
6268#define _DVSAKEYMSK 0x72198
6269#define _DVSASURF 0x7219c
6270#define _DVSAKEYMAXVAL 0x721a0
6271#define _DVSATILEOFF 0x721a4
6272#define _DVSASURFLIVE 0x721ac
6273#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006274#define DVS_SCALE_ENABLE (1 << 31)
6275#define DVS_FILTER_MASK (3 << 29)
6276#define DVS_FILTER_MEDIUM (0 << 29)
6277#define DVS_FILTER_ENHANCING (1 << 29)
6278#define DVS_FILTER_SOFTENING (2 << 29)
6279#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6280#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006281#define _DVSAGAMC 0x72300
6282
6283#define _DVSBCNTR 0x73180
6284#define _DVSBLINOFF 0x73184
6285#define _DVSBSTRIDE 0x73188
6286#define _DVSBPOS 0x7318c
6287#define _DVSBSIZE 0x73190
6288#define _DVSBKEYVAL 0x73194
6289#define _DVSBKEYMSK 0x73198
6290#define _DVSBSURF 0x7319c
6291#define _DVSBKEYMAXVAL 0x731a0
6292#define _DVSBTILEOFF 0x731a4
6293#define _DVSBSURFLIVE 0x731ac
6294#define _DVSBSCALE 0x73204
6295#define _DVSBGAMC 0x73300
6296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006297#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6298#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6299#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6300#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6301#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6302#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6303#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6304#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6305#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6306#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6307#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6308#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006309
6310#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006311#define SPRITE_ENABLE (1 << 31)
6312#define SPRITE_GAMMA_ENABLE (1 << 30)
6313#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6314#define SPRITE_PIXFORMAT_MASK (7 << 25)
6315#define SPRITE_FORMAT_YUV422 (0 << 25)
6316#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6317#define SPRITE_FORMAT_RGBX888 (2 << 25)
6318#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6319#define SPRITE_FORMAT_YUV444 (4 << 25)
6320#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6321#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6322#define SPRITE_SOURCE_KEY (1 << 22)
6323#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6324#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6325#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6326#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6327#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6328#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6329#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6330#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6331#define SPRITE_ROTATE_180 (1 << 15)
6332#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6333#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6334#define SPRITE_TILED (1 << 10)
6335#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006336#define _SPRA_LINOFF 0x70284
6337#define _SPRA_STRIDE 0x70288
6338#define _SPRA_POS 0x7028c
6339#define _SPRA_SIZE 0x70290
6340#define _SPRA_KEYVAL 0x70294
6341#define _SPRA_KEYMSK 0x70298
6342#define _SPRA_SURF 0x7029c
6343#define _SPRA_KEYMAX 0x702a0
6344#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006345#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006346#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006347#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006348#define SPRITE_SCALE_ENABLE (1 << 31)
6349#define SPRITE_FILTER_MASK (3 << 29)
6350#define SPRITE_FILTER_MEDIUM (0 << 29)
6351#define SPRITE_FILTER_ENHANCING (1 << 29)
6352#define SPRITE_FILTER_SOFTENING (2 << 29)
6353#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6354#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006355#define _SPRA_GAMC 0x70400
6356
6357#define _SPRB_CTL 0x71280
6358#define _SPRB_LINOFF 0x71284
6359#define _SPRB_STRIDE 0x71288
6360#define _SPRB_POS 0x7128c
6361#define _SPRB_SIZE 0x71290
6362#define _SPRB_KEYVAL 0x71294
6363#define _SPRB_KEYMSK 0x71298
6364#define _SPRB_SURF 0x7129c
6365#define _SPRB_KEYMAX 0x712a0
6366#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006367#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006368#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006369#define _SPRB_SCALE 0x71304
6370#define _SPRB_GAMC 0x71400
6371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006372#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6373#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6374#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6375#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6376#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6377#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6378#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6379#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6380#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6381#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6382#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6383#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6384#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6385#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006386
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006387#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006388#define SP_ENABLE (1 << 31)
6389#define SP_GAMMA_ENABLE (1 << 30)
6390#define SP_PIXFORMAT_MASK (0xf << 26)
6391#define SP_FORMAT_YUV422 (0 << 26)
6392#define SP_FORMAT_BGR565 (5 << 26)
6393#define SP_FORMAT_BGRX8888 (6 << 26)
6394#define SP_FORMAT_BGRA8888 (7 << 26)
6395#define SP_FORMAT_RGBX1010102 (8 << 26)
6396#define SP_FORMAT_RGBA1010102 (9 << 26)
6397#define SP_FORMAT_RGBX8888 (0xe << 26)
6398#define SP_FORMAT_RGBA8888 (0xf << 26)
6399#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6400#define SP_SOURCE_KEY (1 << 22)
6401#define SP_YUV_FORMAT_BT709 (1 << 18)
6402#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6403#define SP_YUV_ORDER_YUYV (0 << 16)
6404#define SP_YUV_ORDER_UYVY (1 << 16)
6405#define SP_YUV_ORDER_YVYU (2 << 16)
6406#define SP_YUV_ORDER_VYUY (3 << 16)
6407#define SP_ROTATE_180 (1 << 15)
6408#define SP_TILED (1 << 10)
6409#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006410#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6411#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6412#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6413#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6414#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6415#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6416#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6417#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6418#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6419#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006420#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006421#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6422#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6423#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6424#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6425#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6426#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006427#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006428
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006429#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6430#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6431#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6432#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6433#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6434#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6435#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6436#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6437#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6438#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6439#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006440#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6441#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006442#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006443
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006444#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6445 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6446
6447#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6448#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6449#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6450#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6451#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6452#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6453#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6454#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6455#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6456#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6457#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006458#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6459#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006460#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006461
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006462/*
6463 * CHV pipe B sprite CSC
6464 *
6465 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6466 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6467 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6468 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006469#define _MMIO_CHV_SPCSC(plane_id, reg) \
6470 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6471
6472#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6473#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6474#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006475#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6476#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6477
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006478#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6479#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6480#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6481#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6482#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006483#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6484#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6485
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006486#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6487#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6488#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006489#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6490#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6491
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006492#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6493#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6494#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006495#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6496#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6497
Damien Lespiau70d21f02013-07-03 21:06:04 +01006498/* Skylake plane registers */
6499
6500#define _PLANE_CTL_1_A 0x70180
6501#define _PLANE_CTL_2_A 0x70280
6502#define _PLANE_CTL_3_A 0x70380
6503#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006504#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006505#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006506/*
6507 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6508 * expanded to include bit 23 as well. However, the shift-24 based values
6509 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6510 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006511#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006512#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6513#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6514#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6515#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6516#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6517#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6518#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6519#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006520#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006521#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006522#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006523#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6524#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006525#define PLANE_CTL_ORDER_BGRX (0 << 20)
6526#define PLANE_CTL_ORDER_RGBX (1 << 20)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006527#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006528#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006529#define PLANE_CTL_YUV422_YUYV (0 << 16)
6530#define PLANE_CTL_YUV422_UYVY (1 << 16)
6531#define PLANE_CTL_YUV422_YVYU (2 << 16)
6532#define PLANE_CTL_YUV422_VYUY (3 << 16)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006533#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6534#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006535#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006536#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006537#define PLANE_CTL_TILED_LINEAR (0 << 10)
6538#define PLANE_CTL_TILED_X (1 << 10)
6539#define PLANE_CTL_TILED_Y (4 << 10)
6540#define PLANE_CTL_TILED_YF (5 << 10)
6541#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006542#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006543#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6544#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6545#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006546#define PLANE_CTL_ROTATE_MASK 0x3
6547#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306548#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006549#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306550#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006551#define _PLANE_STRIDE_1_A 0x70188
6552#define _PLANE_STRIDE_2_A 0x70288
6553#define _PLANE_STRIDE_3_A 0x70388
6554#define _PLANE_POS_1_A 0x7018c
6555#define _PLANE_POS_2_A 0x7028c
6556#define _PLANE_POS_3_A 0x7038c
6557#define _PLANE_SIZE_1_A 0x70190
6558#define _PLANE_SIZE_2_A 0x70290
6559#define _PLANE_SIZE_3_A 0x70390
6560#define _PLANE_SURF_1_A 0x7019c
6561#define _PLANE_SURF_2_A 0x7029c
6562#define _PLANE_SURF_3_A 0x7039c
6563#define _PLANE_OFFSET_1_A 0x701a4
6564#define _PLANE_OFFSET_2_A 0x702a4
6565#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006566#define _PLANE_KEYVAL_1_A 0x70194
6567#define _PLANE_KEYVAL_2_A 0x70294
6568#define _PLANE_KEYMSK_1_A 0x70198
6569#define _PLANE_KEYMSK_2_A 0x70298
6570#define _PLANE_KEYMAX_1_A 0x701a0
6571#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006572#define _PLANE_AUX_DIST_1_A 0x701c0
6573#define _PLANE_AUX_DIST_2_A 0x702c0
6574#define _PLANE_AUX_OFFSET_1_A 0x701c4
6575#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006576#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6577#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6578#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006579#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006580#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmus077ef1f2018-03-28 14:57:56 -07006581#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006582#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6583#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6584#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6585#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6586#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006587#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006588#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6589#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6590#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6591#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006592#define _PLANE_BUF_CFG_1_A 0x7027c
6593#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006594#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6595#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006596
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006597
Damien Lespiau70d21f02013-07-03 21:06:04 +01006598#define _PLANE_CTL_1_B 0x71180
6599#define _PLANE_CTL_2_B 0x71280
6600#define _PLANE_CTL_3_B 0x71380
6601#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6602#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6603#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6604#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006605 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006606
6607#define _PLANE_STRIDE_1_B 0x71188
6608#define _PLANE_STRIDE_2_B 0x71288
6609#define _PLANE_STRIDE_3_B 0x71388
6610#define _PLANE_STRIDE_1(pipe) \
6611 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6612#define _PLANE_STRIDE_2(pipe) \
6613 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6614#define _PLANE_STRIDE_3(pipe) \
6615 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6616#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006617 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006618
6619#define _PLANE_POS_1_B 0x7118c
6620#define _PLANE_POS_2_B 0x7128c
6621#define _PLANE_POS_3_B 0x7138c
6622#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6623#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6624#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6625#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006626 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006627
6628#define _PLANE_SIZE_1_B 0x71190
6629#define _PLANE_SIZE_2_B 0x71290
6630#define _PLANE_SIZE_3_B 0x71390
6631#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6632#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6633#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6634#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006635 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006636
6637#define _PLANE_SURF_1_B 0x7119c
6638#define _PLANE_SURF_2_B 0x7129c
6639#define _PLANE_SURF_3_B 0x7139c
6640#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6641#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6642#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6643#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006644 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006645
6646#define _PLANE_OFFSET_1_B 0x711a4
6647#define _PLANE_OFFSET_2_B 0x712a4
6648#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6649#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6650#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006651 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006652
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006653#define _PLANE_KEYVAL_1_B 0x71194
6654#define _PLANE_KEYVAL_2_B 0x71294
6655#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6656#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6657#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006658 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006659
6660#define _PLANE_KEYMSK_1_B 0x71198
6661#define _PLANE_KEYMSK_2_B 0x71298
6662#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6663#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6664#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006665 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006666
6667#define _PLANE_KEYMAX_1_B 0x711a0
6668#define _PLANE_KEYMAX_2_B 0x712a0
6669#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6670#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6671#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006672 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006673
Damien Lespiau8211bd52014-11-04 17:06:44 +00006674#define _PLANE_BUF_CFG_1_B 0x7127c
6675#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306676#define SKL_DDB_ENTRY_MASK 0x3FF
6677#define ICL_DDB_ENTRY_MASK 0x7FF
6678#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006679#define _PLANE_BUF_CFG_1(pipe) \
6680 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6681#define _PLANE_BUF_CFG_2(pipe) \
6682 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6683#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006684 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006685
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006686#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6687#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6688#define _PLANE_NV12_BUF_CFG_1(pipe) \
6689 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6690#define _PLANE_NV12_BUF_CFG_2(pipe) \
6691 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6692#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006693 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006694
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006695#define _PLANE_AUX_DIST_1_B 0x711c0
6696#define _PLANE_AUX_DIST_2_B 0x712c0
6697#define _PLANE_AUX_DIST_1(pipe) \
6698 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6699#define _PLANE_AUX_DIST_2(pipe) \
6700 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6701#define PLANE_AUX_DIST(pipe, plane) \
6702 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6703
6704#define _PLANE_AUX_OFFSET_1_B 0x711c4
6705#define _PLANE_AUX_OFFSET_2_B 0x712c4
6706#define _PLANE_AUX_OFFSET_1(pipe) \
6707 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6708#define _PLANE_AUX_OFFSET_2(pipe) \
6709 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6710#define PLANE_AUX_OFFSET(pipe, plane) \
6711 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6712
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006713#define _PLANE_COLOR_CTL_1_B 0x711CC
6714#define _PLANE_COLOR_CTL_2_B 0x712CC
6715#define _PLANE_COLOR_CTL_3_B 0x713CC
6716#define _PLANE_COLOR_CTL_1(pipe) \
6717 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6718#define _PLANE_COLOR_CTL_2(pipe) \
6719 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6720#define PLANE_COLOR_CTL(pipe, plane) \
6721 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6722
6723#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006724#define _CUR_BUF_CFG_A 0x7017c
6725#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006726#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006727
Jesse Barnes585fb112008-07-29 11:54:06 -07006728/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006729#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006730# define VGA_DISP_DISABLE (1 << 31)
6731# define VGA_2X_MODE (1 << 30)
6732# define VGA_PIPE_B_SELECT (1 << 29)
6733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006734#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006735
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006736/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006738#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006739
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006740#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006741#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6742#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6743#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6744#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6745#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6746#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6747#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6748#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6749#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6750#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006751
6752/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006753#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006754#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6755#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006757#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006758#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006759#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6760#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6761#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6762#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6763#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006765#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006766# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6767# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6768
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006769#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006770# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006772#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006773#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006774#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6775#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6776
6777
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006778#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006779#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006780#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006781#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006782
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006783#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006784#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006785#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006786#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006787
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006788#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006789#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006790#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006791#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006792
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006793#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006794#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006795#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006796#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006797
6798/* PIPEB timing regs are same start from 0x61000 */
6799
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006800#define _PIPEB_DATA_M1 0x61030
6801#define _PIPEB_DATA_N1 0x61034
6802#define _PIPEB_DATA_M2 0x61038
6803#define _PIPEB_DATA_N2 0x6103c
6804#define _PIPEB_LINK_M1 0x61040
6805#define _PIPEB_LINK_N1 0x61044
6806#define _PIPEB_LINK_M2 0x61048
6807#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006808
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006809#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6810#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6811#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6812#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6813#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6814#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6815#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6816#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006817
6818/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006819/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6820#define _PFA_CTL_1 0x68080
6821#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006822#define PF_ENABLE (1 << 31)
6823#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6824#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6825#define PF_FILTER_MASK (3 << 23)
6826#define PF_FILTER_PROGRAMMED (0 << 23)
6827#define PF_FILTER_MED_3x3 (1 << 23)
6828#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6829#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006830#define _PFA_WIN_SZ 0x68074
6831#define _PFB_WIN_SZ 0x68874
6832#define _PFA_WIN_POS 0x68070
6833#define _PFB_WIN_POS 0x68870
6834#define _PFA_VSCALE 0x68084
6835#define _PFB_VSCALE 0x68884
6836#define _PFA_HSCALE 0x68090
6837#define _PFB_HSCALE 0x68890
6838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006839#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6840#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6841#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6842#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6843#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006844
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006845#define _PSA_CTL 0x68180
6846#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006847#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006848#define _PSA_WIN_SZ 0x68174
6849#define _PSB_WIN_SZ 0x68974
6850#define _PSA_WIN_POS 0x68170
6851#define _PSB_WIN_POS 0x68970
6852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006853#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6854#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6855#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006856
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006857/*
6858 * Skylake scalers
6859 */
6860#define _PS_1A_CTRL 0x68180
6861#define _PS_2A_CTRL 0x68280
6862#define _PS_1B_CTRL 0x68980
6863#define _PS_2B_CTRL 0x68A80
6864#define _PS_1C_CTRL 0x69180
6865#define PS_SCALER_EN (1 << 31)
6866#define PS_SCALER_MODE_MASK (3 << 28)
6867#define PS_SCALER_MODE_DYN (0 << 28)
6868#define PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306869#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6870#define PS_SCALER_MODE_PLANAR (1 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006871#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006872#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006873#define PS_FILTER_MASK (3 << 23)
6874#define PS_FILTER_MEDIUM (0 << 23)
6875#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6876#define PS_FILTER_BILINEAR (3 << 23)
6877#define PS_VERT3TAP (1 << 21)
6878#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6879#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6880#define PS_PWRUP_PROGRESS (1 << 17)
6881#define PS_V_FILTER_BYPASS (1 << 8)
6882#define PS_VADAPT_EN (1 << 7)
6883#define PS_VADAPT_MODE_MASK (3 << 5)
6884#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6885#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6886#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6887
6888#define _PS_PWR_GATE_1A 0x68160
6889#define _PS_PWR_GATE_2A 0x68260
6890#define _PS_PWR_GATE_1B 0x68960
6891#define _PS_PWR_GATE_2B 0x68A60
6892#define _PS_PWR_GATE_1C 0x69160
6893#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6894#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6895#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6896#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6897#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6898#define PS_PWR_GATE_SLPEN_8 0
6899#define PS_PWR_GATE_SLPEN_16 1
6900#define PS_PWR_GATE_SLPEN_24 2
6901#define PS_PWR_GATE_SLPEN_32 3
6902
6903#define _PS_WIN_POS_1A 0x68170
6904#define _PS_WIN_POS_2A 0x68270
6905#define _PS_WIN_POS_1B 0x68970
6906#define _PS_WIN_POS_2B 0x68A70
6907#define _PS_WIN_POS_1C 0x69170
6908
6909#define _PS_WIN_SZ_1A 0x68174
6910#define _PS_WIN_SZ_2A 0x68274
6911#define _PS_WIN_SZ_1B 0x68974
6912#define _PS_WIN_SZ_2B 0x68A74
6913#define _PS_WIN_SZ_1C 0x69174
6914
6915#define _PS_VSCALE_1A 0x68184
6916#define _PS_VSCALE_2A 0x68284
6917#define _PS_VSCALE_1B 0x68984
6918#define _PS_VSCALE_2B 0x68A84
6919#define _PS_VSCALE_1C 0x69184
6920
6921#define _PS_HSCALE_1A 0x68190
6922#define _PS_HSCALE_2A 0x68290
6923#define _PS_HSCALE_1B 0x68990
6924#define _PS_HSCALE_2B 0x68A90
6925#define _PS_HSCALE_1C 0x69190
6926
6927#define _PS_VPHASE_1A 0x68188
6928#define _PS_VPHASE_2A 0x68288
6929#define _PS_VPHASE_1B 0x68988
6930#define _PS_VPHASE_2B 0x68A88
6931#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03006932#define PS_Y_PHASE(x) ((x) << 16)
6933#define PS_UV_RGB_PHASE(x) ((x) << 0)
6934#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6935#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006936
6937#define _PS_HPHASE_1A 0x68194
6938#define _PS_HPHASE_2A 0x68294
6939#define _PS_HPHASE_1B 0x68994
6940#define _PS_HPHASE_2B 0x68A94
6941#define _PS_HPHASE_1C 0x69194
6942
6943#define _PS_ECC_STAT_1A 0x681D0
6944#define _PS_ECC_STAT_2A 0x682D0
6945#define _PS_ECC_STAT_1B 0x689D0
6946#define _PS_ECC_STAT_2B 0x68AD0
6947#define _PS_ECC_STAT_1C 0x691D0
6948
Jani Nikulae67005e2018-06-29 13:20:39 +03006949#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006950#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006951 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6952 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006954 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6955 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006956#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006957 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6958 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006960 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6961 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006962#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006963 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6964 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006965#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006966 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6967 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006968#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006969 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6970 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006971#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006972 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6973 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006974#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006975 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006976 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006977
Zhenyu Wangb9055052009-06-05 15:38:38 +08006978/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006979#define _LGC_PALETTE_A 0x4a000
6980#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006982
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006983#define _GAMMA_MODE_A 0x4a480
6984#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006985#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006986#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006987#define GAMMA_MODE_MODE_8BIT (0 << 0)
6988#define GAMMA_MODE_MODE_10BIT (1 << 0)
6989#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006990#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6991
Damien Lespiau83372062015-10-30 17:53:32 +02006992/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006993#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006994#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6995#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006996#define CSR_SSP_BASE _MMIO(0x8F074)
6997#define CSR_HTP_SKL _MMIO(0x8F004)
6998#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006999#define CSR_LAST_WRITE_VALUE 0xc003b400
7000/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7001#define CSR_MMIO_START_RANGE 0x80000
7002#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007003#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7004#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7005#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007006
Zhenyu Wangb9055052009-06-05 15:38:38 +08007007/* interrupts */
7008#define DE_MASTER_IRQ_CONTROL (1 << 31)
7009#define DE_SPRITEB_FLIP_DONE (1 << 29)
7010#define DE_SPRITEA_FLIP_DONE (1 << 28)
7011#define DE_PLANEB_FLIP_DONE (1 << 27)
7012#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007013#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007014#define DE_PCU_EVENT (1 << 25)
7015#define DE_GTT_FAULT (1 << 24)
7016#define DE_POISON (1 << 23)
7017#define DE_PERFORM_COUNTER (1 << 22)
7018#define DE_PCH_EVENT (1 << 21)
7019#define DE_AUX_CHANNEL_A (1 << 20)
7020#define DE_DP_A_HOTPLUG (1 << 19)
7021#define DE_GSE (1 << 18)
7022#define DE_PIPEB_VBLANK (1 << 15)
7023#define DE_PIPEB_EVEN_FIELD (1 << 14)
7024#define DE_PIPEB_ODD_FIELD (1 << 13)
7025#define DE_PIPEB_LINE_COMPARE (1 << 12)
7026#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007027#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007028#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7029#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007030#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007031#define DE_PIPEA_EVEN_FIELD (1 << 6)
7032#define DE_PIPEA_ODD_FIELD (1 << 5)
7033#define DE_PIPEA_LINE_COMPARE (1 << 4)
7034#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007035#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007036#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007037#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007038#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007039
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007040/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007041#define DE_ERR_INT_IVB (1 << 30)
7042#define DE_GSE_IVB (1 << 29)
7043#define DE_PCH_EVENT_IVB (1 << 28)
7044#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7045#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7046#define DE_EDP_PSR_INT_HSW (1 << 19)
7047#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7048#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7049#define DE_PIPEC_VBLANK_IVB (1 << 10)
7050#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7051#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7052#define DE_PIPEB_VBLANK_IVB (1 << 5)
7053#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7054#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7055#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7056#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007057#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007059#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007060#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007062#define DEISR _MMIO(0x44000)
7063#define DEIMR _MMIO(0x44004)
7064#define DEIIR _MMIO(0x44008)
7065#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007067#define GTISR _MMIO(0x44010)
7068#define GTIMR _MMIO(0x44014)
7069#define GTIIR _MMIO(0x44018)
7070#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007072#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007073#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7074#define GEN8_PCU_IRQ (1 << 30)
7075#define GEN8_DE_PCH_IRQ (1 << 23)
7076#define GEN8_DE_MISC_IRQ (1 << 22)
7077#define GEN8_DE_PORT_IRQ (1 << 20)
7078#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7079#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7080#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7081#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7082#define GEN8_GT_VECS_IRQ (1 << 6)
7083#define GEN8_GT_GUC_IRQ (1 << 5)
7084#define GEN8_GT_PM_IRQ (1 << 4)
7085#define GEN8_GT_VCS2_IRQ (1 << 3)
7086#define GEN8_GT_VCS1_IRQ (1 << 2)
7087#define GEN8_GT_BCS_IRQ (1 << 1)
7088#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007089
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007090#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7091#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7092#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7093#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007094
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007095#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7096#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7097#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7098#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7099#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7100#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7101#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7102#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7103#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307104
Ben Widawskyabd58f02013-11-02 21:07:09 -07007105#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007106#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007107#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007108#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007109#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007110#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007112#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7113#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7114#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7115#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007116#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007117#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7118#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7119#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7120#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7121#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7122#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007123#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007124#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7125#define GEN8_PIPE_VSYNC (1 << 1)
7126#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007127#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007128#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007129#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7130#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7131#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007132#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007133#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7134#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7135#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007136#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007137#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7138 (GEN8_PIPE_CURSOR_FAULT | \
7139 GEN8_PIPE_SPRITE_FAULT | \
7140 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007141#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7142 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007143 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007144 GEN9_PIPE_PLANE3_FAULT | \
7145 GEN9_PIPE_PLANE2_FAULT | \
7146 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007148#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7149#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7150#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7151#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007152#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007153#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007154#define GEN9_AUX_CHANNEL_D (1 << 27)
7155#define GEN9_AUX_CHANNEL_C (1 << 26)
7156#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007157#define BXT_DE_PORT_HP_DDIC (1 << 5)
7158#define BXT_DE_PORT_HP_DDIB (1 << 4)
7159#define BXT_DE_PORT_HP_DDIA (1 << 3)
7160#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7161 BXT_DE_PORT_HP_DDIB | \
7162 BXT_DE_PORT_HP_DDIC)
7163#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307164#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007165#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007167#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7168#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7169#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7170#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007171#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007172#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007173
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007174#define GEN8_PCU_ISR _MMIO(0x444e0)
7175#define GEN8_PCU_IMR _MMIO(0x444e4)
7176#define GEN8_PCU_IIR _MMIO(0x444e8)
7177#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007178
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007179#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7180#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7181#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7182#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7183#define GEN11_GU_MISC_GSE (1 << 27)
7184
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007185#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7186#define GEN11_MASTER_IRQ (1 << 31)
7187#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007188#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007189#define GEN11_DISPLAY_IRQ (1 << 16)
7190#define GEN11_GT_DW_IRQ(x) (1 << (x))
7191#define GEN11_GT_DW1_IRQ (1 << 1)
7192#define GEN11_GT_DW0_IRQ (1 << 0)
7193
7194#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7195#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7196#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7197#define GEN11_DE_PCH_IRQ (1 << 23)
7198#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007199#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007200#define GEN11_DE_PORT_IRQ (1 << 20)
7201#define GEN11_DE_PIPE_C (1 << 18)
7202#define GEN11_DE_PIPE_B (1 << 17)
7203#define GEN11_DE_PIPE_A (1 << 16)
7204
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007205#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7206#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7207#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7208#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7209#define GEN11_TC4_HOTPLUG (1 << 19)
7210#define GEN11_TC3_HOTPLUG (1 << 18)
7211#define GEN11_TC2_HOTPLUG (1 << 17)
7212#define GEN11_TC1_HOTPLUG (1 << 16)
7213#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7214 GEN11_TC3_HOTPLUG | \
7215 GEN11_TC2_HOTPLUG | \
7216 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007217#define GEN11_TBT4_HOTPLUG (1 << 3)
7218#define GEN11_TBT3_HOTPLUG (1 << 2)
7219#define GEN11_TBT2_HOTPLUG (1 << 1)
7220#define GEN11_TBT1_HOTPLUG (1 << 0)
7221#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7222 GEN11_TBT3_HOTPLUG | \
7223 GEN11_TBT2_HOTPLUG | \
7224 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007225
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007226#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007227#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7228#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7229#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7230#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7231#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7232
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007233#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7234#define GEN11_CSME (31)
7235#define GEN11_GUNIT (28)
7236#define GEN11_GUC (25)
7237#define GEN11_WDPERF (20)
7238#define GEN11_KCR (19)
7239#define GEN11_GTPM (16)
7240#define GEN11_BCS (15)
7241#define GEN11_RCS0 (0)
7242
7243#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7244#define GEN11_VECS(x) (31 - (x))
7245#define GEN11_VCS(x) (x)
7246
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007247#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007248
7249#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7250#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7251#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007252#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7253#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7254#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007255
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007256#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007257
7258#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7259#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7260
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007261#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007262
7263#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7264#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7265#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7266#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7267#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7268#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7269
7270#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7271#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7272#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7273#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7274#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7275#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7276#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7277#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7278#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007280#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007281/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7282#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007283#define ILK_DPARB_GATE (1 << 22)
7284#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007285#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007286#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7287#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7288#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007289#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007290#define ILK_HDCP_DISABLE (1 << 25)
7291#define ILK_eDP_A_DISABLE (1 << 24)
7292#define HSW_CDCLK_LIMIT (1 << 24)
7293#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007295#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007296#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7297#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7298#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7299#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7300#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007302#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007303# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7304# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007306#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007307#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007308#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007309#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007310#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007311
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007312#define CHICKEN_PAR2_1 _MMIO(0x42090)
7313#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7314
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007315#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007316#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007317#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007318#define GLK_CL1_PWR_DOWN (1 << 11)
7319#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007320
Praveen Paneri5654a162017-08-11 00:00:33 +05307321#define CHICKEN_MISC_4 _MMIO(0x4208c)
7322#define FBC_STRIDE_OVERRIDE (1 << 13)
7323#define FBC_STRIDE_MASK 0x1FFF
7324
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007325#define _CHICKEN_PIPESL_1_A 0x420b0
7326#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007327#define HSW_FBCQ_DIS (1 << 22)
7328#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007330
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307331#define CHICKEN_TRANS_A 0x420c0
7332#define CHICKEN_TRANS_B 0x420c4
7333#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007334#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7335#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7336#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7337#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7338#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7339#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7340#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007342#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007343#define DISP_FBC_MEMORY_WAKE (1 << 31)
7344#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7345#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007347#define DISP_DATA_PARTITION_5_6 (1 << 6)
7348#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007349#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007350#define DBUF_CTL_S1 _MMIO(0x45008)
7351#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007352#define DBUF_POWER_REQUEST (1 << 31)
7353#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007354#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007355#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7356#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007357#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007358#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007359
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007360#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007361#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7362#define MASK_WAKEMEM (1 << 13)
7363#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007365#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007366#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7367#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7368#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7369#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7370#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007371#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7372#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7373#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007374
Paulo Zanoni186a2772018-02-06 17:33:46 -02007375#define SKL_DSSM _MMIO(0x51004)
7376#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7377#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7378#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7379#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7380#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007381
Arun Siluverya78536e2016-01-21 21:43:53 +00007382#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007383#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007385#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007386#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7387#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007388
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007389#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007390#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007391#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007392#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007393#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7394#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7395#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7396#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7397#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007398
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007399/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007400#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007401 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7402 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7403
7404#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7405 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7406 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7407 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7408 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7409
7410#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7411 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007412
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007413#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007414# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7415# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007417#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007418#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007419
Kenneth Graunkeab062632018-01-05 00:59:05 -08007420#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007421#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007423#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007424#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7425
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007426#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007427/*
7428 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7429 * Using the formula in BSpec leads to a hang, while the formula here works
7430 * fine and matches the formulas for all other platforms. A BSpec change
7431 * request has been filed to clarify this.
7432 */
Imre Deak36579cb2016-05-03 15:54:20 +03007433#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7434#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007435#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007437#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007438#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007439#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007440#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7441#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007443#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007444#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7445#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7446#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007448#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007449#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007451#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007452#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7453#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7454#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007455
Ben Widawsky63801f22013-12-12 17:26:03 -08007456/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007457#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007458#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007459#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007460#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7461#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7462#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7463#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7464#define HDC_FORCE_NON_COHERENT (1 << 4)
7465#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007466
Arun Siluvery3669ab62016-01-21 21:43:49 +00007467#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7468
Ben Widawsky38a39a72015-03-11 10:54:53 +02007469/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007470#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007471#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7472
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007473#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7474#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7475
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007476/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007477#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007478#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007480#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007481#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007483#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007484#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007485
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307486/*GEN11 chicken */
7487#define _PIPEA_CHICKEN 0x70038
7488#define _PIPEB_CHICKEN 0x71038
7489#define _PIPEC_CHICKEN 0x72038
7490#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7491#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7492 _PIPEB_CHICKEN)
7493
Zhenyu Wangb9055052009-06-05 15:38:38 +08007494/* PCH */
7495
Adam Jackson23e81d62012-06-06 15:45:44 -04007496/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007497#define SDE_AUDIO_POWER_D (1 << 27)
7498#define SDE_AUDIO_POWER_C (1 << 26)
7499#define SDE_AUDIO_POWER_B (1 << 25)
7500#define SDE_AUDIO_POWER_SHIFT (25)
7501#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7502#define SDE_GMBUS (1 << 24)
7503#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7504#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7505#define SDE_AUDIO_HDCP_MASK (3 << 22)
7506#define SDE_AUDIO_TRANSB (1 << 21)
7507#define SDE_AUDIO_TRANSA (1 << 20)
7508#define SDE_AUDIO_TRANS_MASK (3 << 20)
7509#define SDE_POISON (1 << 19)
7510/* 18 reserved */
7511#define SDE_FDI_RXB (1 << 17)
7512#define SDE_FDI_RXA (1 << 16)
7513#define SDE_FDI_MASK (3 << 16)
7514#define SDE_AUXD (1 << 15)
7515#define SDE_AUXC (1 << 14)
7516#define SDE_AUXB (1 << 13)
7517#define SDE_AUX_MASK (7 << 13)
7518/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007519#define SDE_CRT_HOTPLUG (1 << 11)
7520#define SDE_PORTD_HOTPLUG (1 << 10)
7521#define SDE_PORTC_HOTPLUG (1 << 9)
7522#define SDE_PORTB_HOTPLUG (1 << 8)
7523#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007524#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7525 SDE_SDVOB_HOTPLUG | \
7526 SDE_PORTB_HOTPLUG | \
7527 SDE_PORTC_HOTPLUG | \
7528 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007529#define SDE_TRANSB_CRC_DONE (1 << 5)
7530#define SDE_TRANSB_CRC_ERR (1 << 4)
7531#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7532#define SDE_TRANSA_CRC_DONE (1 << 2)
7533#define SDE_TRANSA_CRC_ERR (1 << 1)
7534#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7535#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007536
Anusha Srivatsa31604222018-06-26 13:52:23 -07007537/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007538#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7539#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7540#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7541#define SDE_AUDIO_POWER_SHIFT_CPT 29
7542#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7543#define SDE_AUXD_CPT (1 << 27)
7544#define SDE_AUXC_CPT (1 << 26)
7545#define SDE_AUXB_CPT (1 << 25)
7546#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007547#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007548#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007549#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7550#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7551#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007552#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007553#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007554#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007555 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007556 SDE_PORTD_HOTPLUG_CPT | \
7557 SDE_PORTC_HOTPLUG_CPT | \
7558 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007559#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7560 SDE_PORTD_HOTPLUG_CPT | \
7561 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007562 SDE_PORTB_HOTPLUG_CPT | \
7563 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007564#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007565#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007566#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7567#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7568#define SDE_FDI_RXC_CPT (1 << 8)
7569#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7570#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7571#define SDE_FDI_RXB_CPT (1 << 4)
7572#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7573#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7574#define SDE_FDI_RXA_CPT (1 << 0)
7575#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7576 SDE_AUDIO_CP_REQ_B_CPT | \
7577 SDE_AUDIO_CP_REQ_A_CPT)
7578#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7579 SDE_AUDIO_CP_CHG_B_CPT | \
7580 SDE_AUDIO_CP_CHG_A_CPT)
7581#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7582 SDE_FDI_RXB_CPT | \
7583 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007584
Anusha Srivatsa31604222018-06-26 13:52:23 -07007585/* south display engine interrupt: ICP */
7586#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7587#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7588#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7589#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7590#define SDE_GMBUS_ICP (1 << 23)
7591#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7592#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
7593#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7594 SDE_DDIA_HOTPLUG_ICP)
7595#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7596 SDE_TC3_HOTPLUG_ICP | \
7597 SDE_TC2_HOTPLUG_ICP | \
7598 SDE_TC1_HOTPLUG_ICP)
7599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007600#define SDEISR _MMIO(0xc4000)
7601#define SDEIMR _MMIO(0xc4004)
7602#define SDEIIR _MMIO(0xc4008)
7603#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007605#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007606#define SERR_INT_POISON (1 << 31)
7607#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007608
Zhenyu Wangb9055052009-06-05 15:38:38 +08007609/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007610#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007611#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307612#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007613#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7614#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7615#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7616#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007617#define PORTD_HOTPLUG_ENABLE (1 << 20)
7618#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7619#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7620#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7621#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7622#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7623#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007624#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7625#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7626#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007627#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307628#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007629#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7630#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7631#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7632#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7633#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7634#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007635#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7636#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7637#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007638#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307639#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007640#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7641#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7642#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7643#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7644#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7645#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007646#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7647#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7648#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307649#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7650 BXT_DDIB_HPD_INVERT | \
7651 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007653#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007654#define PORTE_HOTPLUG_ENABLE (1 << 4)
7655#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007656#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7657#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7658#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7659
Anusha Srivatsa31604222018-06-26 13:52:23 -07007660/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7661 * functionality covered in PCH_PORT_HOTPLUG is split into
7662 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7663 */
7664
7665#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7666#define ICP_DDIB_HPD_ENABLE (1 << 7)
7667#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7668#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7669#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7670#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7671#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7672#define ICP_DDIA_HPD_ENABLE (1 << 3)
7673#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7674#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7675#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7676#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7677#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7678
7679#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7680#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
7681#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7682#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7683
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007684#define PCH_GPIOA _MMIO(0xc5010)
7685#define PCH_GPIOB _MMIO(0xc5014)
7686#define PCH_GPIOC _MMIO(0xc5018)
7687#define PCH_GPIOD _MMIO(0xc501c)
7688#define PCH_GPIOE _MMIO(0xc5020)
7689#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007691#define PCH_GMBUS0 _MMIO(0xc5100)
7692#define PCH_GMBUS1 _MMIO(0xc5104)
7693#define PCH_GMBUS2 _MMIO(0xc5108)
7694#define PCH_GMBUS3 _MMIO(0xc510c)
7695#define PCH_GMBUS4 _MMIO(0xc5110)
7696#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007697
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007698#define _PCH_DPLL_A 0xc6014
7699#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007700#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007701
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007702#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007703#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007704#define _PCH_FPA1 0xc6044
7705#define _PCH_FPB0 0xc6048
7706#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007707#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7708#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007710#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007712#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007713#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007714#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7715#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7716#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7717#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7718#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7719#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7720#define DREF_SSC_SOURCE_MASK (3 << 11)
7721#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7722#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7723#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7724#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7725#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7726#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7727#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7728#define DREF_SSC4_DOWNSPREAD (0 << 6)
7729#define DREF_SSC4_CENTERSPREAD (1 << 6)
7730#define DREF_SSC1_DISABLE (0 << 1)
7731#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007732#define DREF_SSC4_DISABLE (0)
7733#define DREF_SSC4_ENABLE (1)
7734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007735#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007736#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007737#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007738#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007739#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007740#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007741#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7742#define CNP_RAWCLK_DIV(div) ((div) << 16)
7743#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7744#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007745#define ICP_RAWCLK_DEN(den) ((den) << 26)
7746#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007747
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007748#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007749
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007750#define PCH_SSC4_PARMS _MMIO(0xc6210)
7751#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007754#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007755#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007756#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007757
Zhenyu Wangb9055052009-06-05 15:38:38 +08007758/* transcoder */
7759
Daniel Vetter275f01b22013-05-03 11:49:47 +02007760#define _PCH_TRANS_HTOTAL_A 0xe0000
7761#define TRANS_HTOTAL_SHIFT 16
7762#define TRANS_HACTIVE_SHIFT 0
7763#define _PCH_TRANS_HBLANK_A 0xe0004
7764#define TRANS_HBLANK_END_SHIFT 16
7765#define TRANS_HBLANK_START_SHIFT 0
7766#define _PCH_TRANS_HSYNC_A 0xe0008
7767#define TRANS_HSYNC_END_SHIFT 16
7768#define TRANS_HSYNC_START_SHIFT 0
7769#define _PCH_TRANS_VTOTAL_A 0xe000c
7770#define TRANS_VTOTAL_SHIFT 16
7771#define TRANS_VACTIVE_SHIFT 0
7772#define _PCH_TRANS_VBLANK_A 0xe0010
7773#define TRANS_VBLANK_END_SHIFT 16
7774#define TRANS_VBLANK_START_SHIFT 0
7775#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007776#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007777#define TRANS_VSYNC_START_SHIFT 0
7778#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007779
Daniel Vettere3b95f12013-05-03 11:49:49 +02007780#define _PCH_TRANSA_DATA_M1 0xe0030
7781#define _PCH_TRANSA_DATA_N1 0xe0034
7782#define _PCH_TRANSA_DATA_M2 0xe0038
7783#define _PCH_TRANSA_DATA_N2 0xe003c
7784#define _PCH_TRANSA_LINK_M1 0xe0040
7785#define _PCH_TRANSA_LINK_N1 0xe0044
7786#define _PCH_TRANSA_LINK_M2 0xe0048
7787#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007788
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007789/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007790#define _VIDEO_DIP_CTL_A 0xe0200
7791#define _VIDEO_DIP_DATA_A 0xe0208
7792#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007793#define GCP_COLOR_INDICATION (1 << 2)
7794#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7795#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007796
7797#define _VIDEO_DIP_CTL_B 0xe1200
7798#define _VIDEO_DIP_DATA_B 0xe1208
7799#define _VIDEO_DIP_GCP_B 0xe1210
7800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007801#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7802#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7803#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007804
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007805/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007806#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7807#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7808#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007809
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007810#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7811#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7812#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007813
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007814#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7815#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7816#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007817
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007818#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007819 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007820 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007821#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007822 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007823 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007824#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007825 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007826 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007827
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007828/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007830#define _HSW_VIDEO_DIP_CTL_A 0x60200
7831#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7832#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7833#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7834#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7835#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7836#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7837#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7838#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7839#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7840#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7841#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007842
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007843#define _HSW_VIDEO_DIP_CTL_B 0x61200
7844#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7845#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7846#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7847#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7848#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7849#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7850#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7851#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7852#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7853#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7854#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007855
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007856/* Icelake PPS_DATA and _ECC DIP Registers.
7857 * These are available for transcoders B,C and eDP.
7858 * Adding the _A so as to reuse the _MMIO_TRANS2
7859 * definition, with which it offsets to the right location.
7860 */
7861
7862#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
7863#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
7864#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
7865#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
7866
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007867#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7868#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7869#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7870#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7871#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7872#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007873#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
7874#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007876#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007877#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007878#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007880#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007881
Daniel Vetter275f01b22013-05-03 11:49:47 +02007882#define _PCH_TRANS_HTOTAL_B 0xe1000
7883#define _PCH_TRANS_HBLANK_B 0xe1004
7884#define _PCH_TRANS_HSYNC_B 0xe1008
7885#define _PCH_TRANS_VTOTAL_B 0xe100c
7886#define _PCH_TRANS_VBLANK_B 0xe1010
7887#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007888#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007890#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7891#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7892#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7893#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7894#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7895#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7896#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007897
Daniel Vettere3b95f12013-05-03 11:49:49 +02007898#define _PCH_TRANSB_DATA_M1 0xe1030
7899#define _PCH_TRANSB_DATA_N1 0xe1034
7900#define _PCH_TRANSB_DATA_M2 0xe1038
7901#define _PCH_TRANSB_DATA_N2 0xe103c
7902#define _PCH_TRANSB_LINK_M1 0xe1040
7903#define _PCH_TRANSB_LINK_N1 0xe1044
7904#define _PCH_TRANSB_LINK_M2 0xe1048
7905#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007907#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7908#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7909#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7910#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7911#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7912#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7913#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7914#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007915
Daniel Vetterab9412b2013-05-03 11:49:46 +02007916#define _PCH_TRANSACONF 0xf0008
7917#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007918#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7919#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007920#define TRANS_DISABLE (0 << 31)
7921#define TRANS_ENABLE (1 << 31)
7922#define TRANS_STATE_MASK (1 << 30)
7923#define TRANS_STATE_DISABLE (0 << 30)
7924#define TRANS_STATE_ENABLE (1 << 30)
7925#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
7926#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
7927#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
7928#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
7929#define TRANS_INTERLACE_MASK (7 << 21)
7930#define TRANS_PROGRESSIVE (0 << 21)
7931#define TRANS_INTERLACED (3 << 21)
7932#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
7933#define TRANS_8BPC (0 << 5)
7934#define TRANS_10BPC (1 << 5)
7935#define TRANS_6BPC (2 << 5)
7936#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007937
Daniel Vetterce401412012-10-31 22:52:30 +01007938#define _TRANSA_CHICKEN1 0xf0060
7939#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007940#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007941#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
7942#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007943#define _TRANSA_CHICKEN2 0xf0064
7944#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007945#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007946#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
7947#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
7948#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
7949#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
7950#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007952#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007953#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7954#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007955#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7956#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02007957#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07007958#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7959#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007960#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007962#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
7963#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
7964#define LPT_PWM_GRANULARITY (1 << 5)
7965#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007967#define _FDI_RXA_CHICKEN 0xc200c
7968#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007969#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
7970#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007971#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007973#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007974#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
7975#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
7976#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
7977#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
7978#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
7979#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007980
Zhenyu Wangb9055052009-06-05 15:38:38 +08007981/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007982#define _FDI_TXA_CTL 0x60100
7983#define _FDI_TXB_CTL 0x61100
7984#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007985#define FDI_TX_DISABLE (0 << 31)
7986#define FDI_TX_ENABLE (1 << 31)
7987#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
7988#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
7989#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
7990#define FDI_LINK_TRAIN_NONE (3 << 28)
7991#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
7992#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
7993#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
7994#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
7995#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
7996#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
7997#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
7998#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007999/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8000 SNB has different settings. */
8001/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008002#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8003#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8004#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8005#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008006/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008007#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8008#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8009#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8010#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8011#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008012#define FDI_DP_PORT_WIDTH_SHIFT 19
8013#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8014#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008015#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008016/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008017#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008018
8019/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008020#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8021#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8022#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8023#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008024
Zhenyu Wangb9055052009-06-05 15:38:38 +08008025/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008026#define FDI_COMPOSITE_SYNC (1 << 11)
8027#define FDI_LINK_TRAIN_AUTO (1 << 10)
8028#define FDI_SCRAMBLING_ENABLE (0 << 7)
8029#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008030
8031/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008032#define _FDI_RXA_CTL 0xf000c
8033#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008034#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008035#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008036/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008037#define FDI_FS_ERRC_ENABLE (1 << 27)
8038#define FDI_FE_ERRC_ENABLE (1 << 26)
8039#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8040#define FDI_8BPC (0 << 16)
8041#define FDI_10BPC (1 << 16)
8042#define FDI_6BPC (2 << 16)
8043#define FDI_12BPC (3 << 16)
8044#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8045#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8046#define FDI_RX_PLL_ENABLE (1 << 13)
8047#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8048#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8049#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8050#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8051#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8052#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008053/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008054#define FDI_AUTO_TRAINING (1 << 10)
8055#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8056#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8057#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8058#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8059#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008060
Paulo Zanoni04945642012-11-01 21:00:59 -02008061#define _FDI_RXA_MISC 0xf0010
8062#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008063#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8064#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8065#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8066#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8067#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8068#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8069#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008070#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008072#define _FDI_RXA_TUSIZE1 0xf0030
8073#define _FDI_RXA_TUSIZE2 0xf0038
8074#define _FDI_RXB_TUSIZE1 0xf1030
8075#define _FDI_RXB_TUSIZE2 0xf1038
8076#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8077#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008078
8079/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008080#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8081#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8082#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8083#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8084#define FDI_RX_FS_CODE_ERR (1 << 6)
8085#define FDI_RX_FE_CODE_ERR (1 << 5)
8086#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8087#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8088#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8089#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8090#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008092#define _FDI_RXA_IIR 0xf0014
8093#define _FDI_RXA_IMR 0xf0018
8094#define _FDI_RXB_IIR 0xf1014
8095#define _FDI_RXB_IMR 0xf1018
8096#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8097#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008099#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8100#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008101
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008102#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008103#define LVDS_DETECTED (1 << 1)
8104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008105#define _PCH_DP_B 0xe4100
8106#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008107#define _PCH_DPB_AUX_CH_CTL 0xe4110
8108#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8109#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8110#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8111#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8112#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008114#define _PCH_DP_C 0xe4200
8115#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008116#define _PCH_DPC_AUX_CH_CTL 0xe4210
8117#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8118#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8119#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8120#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8121#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008123#define _PCH_DP_D 0xe4300
8124#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008125#define _PCH_DPD_AUX_CH_CTL 0xe4310
8126#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8127#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8128#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8129#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8130#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8131
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008132#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8133#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008134
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008135/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008136#define _TRANS_DP_CTL_A 0xe0300
8137#define _TRANS_DP_CTL_B 0xe1300
8138#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008139#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008140#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008141#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8142#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8143#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008144#define TRANS_DP_AUDIO_ONLY (1 << 26)
8145#define TRANS_DP_ENH_FRAMING (1 << 18)
8146#define TRANS_DP_8BPC (0 << 9)
8147#define TRANS_DP_10BPC (1 << 9)
8148#define TRANS_DP_6BPC (2 << 9)
8149#define TRANS_DP_12BPC (3 << 9)
8150#define TRANS_DP_BPC_MASK (3 << 9)
8151#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008152#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008153#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008154#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008155#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008156
8157/* SNB eDP training params */
8158/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008159#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8160#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8161#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8162#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008163/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008164#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8165#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8166#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8167#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8168#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8169#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008170
Keith Packard1a2eb462011-11-16 16:26:07 -08008171/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008172#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8173#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8174#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8175#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8176#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8177#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8178#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008179
8180/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008181#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8182#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8183#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8184#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8185#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008186
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008187#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008189#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008190
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308191#define RC6_LOCATION _MMIO(0xD40)
8192#define RC6_CTX_IN_DRAM (1 << 0)
8193#define RC6_CTX_BASE _MMIO(0xD48)
8194#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8195#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8196#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8197#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8198#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8199#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8200#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008201#define FORCEWAKE _MMIO(0xA18C)
8202#define FORCEWAKE_VLV _MMIO(0x1300b0)
8203#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8204#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8205#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8206#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8207#define FORCEWAKE_ACK _MMIO(0x130090)
8208#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008209#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8210#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8211#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008213#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008214#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8215#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8216#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8217#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008218#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8219#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008220#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8221#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008222#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8223#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8224#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008225#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8226#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008227#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8228#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008229#define FORCEWAKE_KERNEL BIT(0)
8230#define FORCEWAKE_USER BIT(1)
8231#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008232#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8233#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008234#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008235#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308236#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8237#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8238#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008239
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008240#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008241#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8242#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008243#define GT_FIFO_SBDROPERR (1 << 6)
8244#define GT_FIFO_BLOBDROPERR (1 << 5)
8245#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8246#define GT_FIFO_DROPERR (1 << 3)
8247#define GT_FIFO_OVFERR (1 << 2)
8248#define GT_FIFO_IAWRERR (1 << 1)
8249#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008250
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008251#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008252#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008253#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308254#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8255#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008258#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008259#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008260#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008261#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8262#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8263#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008265#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008266# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008267# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008268# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008269# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008271#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008272# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008273# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008274# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008275# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008276# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008277# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008279#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008280# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008282#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008283#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8284#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008286#define GEN6_RCGCTL1 _MMIO(0x9410)
8287#define GEN6_RCGCTL2 _MMIO(0x9414)
8288#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008289
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008290#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008291#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8292#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8293#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008295#define GEN6_GFXPAUSE _MMIO(0xA000)
8296#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008297#define GEN6_TURBO_DISABLE (1 << 31)
8298#define GEN6_FREQUENCY(x) ((x) << 25)
8299#define HSW_FREQUENCY(x) ((x) << 24)
8300#define GEN9_FREQUENCY(x) ((x) << 23)
8301#define GEN6_OFFSET(x) ((x) << 19)
8302#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008303#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8304#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008305#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8306#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8307#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8308#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8309#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8310#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8311#define GEN7_RC_CTL_TO_MODE (1 << 28)
8312#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8313#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008314#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8315#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8316#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008317#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008318#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308319#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008320#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008321#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308322#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008323#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008324#define GEN6_RP_MEDIA_TURBO (1 << 11)
8325#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8326#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8327#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8328#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8329#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8330#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8331#define GEN6_RP_ENABLE (1 << 7)
8332#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8333#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8334#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8335#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8336#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008337#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8338#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8339#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008340#define GEN6_RP_EI_MASK 0xffffff
8341#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008342#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008343#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008344#define GEN6_RP_PREV_UP _MMIO(0xA058)
8345#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008346#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008347#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8348#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8349#define GEN6_RP_UP_EI _MMIO(0xA068)
8350#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8351#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8352#define GEN6_RPDEUHWTC _MMIO(0xA080)
8353#define GEN6_RPDEUC _MMIO(0xA084)
8354#define GEN6_RPDEUCSW _MMIO(0xA088)
8355#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008356#define RC_SW_TARGET_STATE_SHIFT 16
8357#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008358#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8359#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8360#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008361#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008362#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8363#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8364#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8365#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8366#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8367#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8368#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8369#define VLV_RCEDATA _MMIO(0xA0BC)
8370#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8371#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008372#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8373#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008374#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008375#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8376#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8377#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8378#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008379#define GEN9_RENDER_PG_ENABLE (1 << 0)
8380#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008381#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8382#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8383#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008385#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308386#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8387#define PIXEL_OVERLAP_CNT_SHIFT 30
8388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008389#define GEN6_PMISR _MMIO(0x44020)
8390#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8391#define GEN6_PMIIR _MMIO(0x44028)
8392#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008393#define GEN6_PM_MBOX_EVENT (1 << 25)
8394#define GEN6_PM_THERMAL_EVENT (1 << 24)
8395#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8396#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8397#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8398#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8399#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Ben Widawsky48484052013-05-28 19:22:27 -07008400#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008401 GEN6_PM_RP_DOWN_THRESHOLD | \
8402 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008404#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008405#define GEN7_GT_SCRATCH_REG_NUM 8
8406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008407#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008408#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8409#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008411#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8412#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008413#define VLV_COUNT_RANGE_HIGH (1 << 15)
8414#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8415#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8416#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8417#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008418#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8419#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8420#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008422#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8423#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8424#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8425#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008427#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008428#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008429#define GEN6_PCODE_ERROR_MASK 0xFF
8430#define GEN6_PCODE_SUCCESS 0x0
8431#define GEN6_PCODE_ILLEGAL_CMD 0x1
8432#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8433#define GEN6_PCODE_TIMEOUT 0x3
8434#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8435#define GEN7_PCODE_TIMEOUT 0x2
8436#define GEN7_PCODE_ILLEGAL_DATA 0x3
8437#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008438#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8439#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008440#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8441#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008442#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008443#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8444#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8445#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8446#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8447#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008448#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008449#define SKL_PCODE_CDCLK_CONTROL 0x7
8450#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8451#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008452#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8453#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8454#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008455#define GEN6_PCODE_READ_D_COMP 0x10
8456#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308457#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008458#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008459 /* See also IPS_CTL */
8460#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008461#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008462#define GEN9_PCODE_SAGV_CONTROL 0x21
8463#define GEN9_SAGV_DISABLE 0x0
8464#define GEN9_SAGV_IS_DISABLED 0x1
8465#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008466#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008467#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008468#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008469#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008471#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008472#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008473#define GEN6_RCn_MASK 7
8474#define GEN6_RC0 0
8475#define GEN6_RC3 2
8476#define GEN6_RC6 3
8477#define GEN6_RC7 4
8478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008479#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008480#define GEN8_LSLICESTAT_MASK 0x7
8481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008482#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8483#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008484#define CHV_SS_PG_ENABLE (1 << 1)
8485#define CHV_EU08_PG_ENABLE (1 << 9)
8486#define CHV_EU19_PG_ENABLE (1 << 17)
8487#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008489#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8490#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008491#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008492
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008493#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008494#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8495 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008496#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008497#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008498#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008499
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008500#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008501#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8502 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008503#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008504#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8505 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008506#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8507#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8508#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8509#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8510#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8511#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8512#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8513#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008515#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008516#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8517#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8518#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8519#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008520
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008521#define GEN8_GARBCNTL _MMIO(0xB004)
8522#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8523#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008524#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8525#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8526
8527#define GEN11_GLBLINVL _MMIO(0xB404)
8528#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8529#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008530
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008531#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8532#define DFR_DISABLE (1 << 9)
8533
Oscar Mateof4a35712018-05-08 14:29:27 -07008534#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8535#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8536#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8537#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8538
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008539#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8540#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8541#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8542
Oscar Mateo908ae052018-05-08 14:29:30 -07008543#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8544#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8545
Ben Widawskye3689192012-05-25 16:56:22 -07008546/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008547#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008548#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8549#define GEN7_PARITY_ERROR_VALID (1 << 13)
8550#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8551#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008552#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008553 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008554#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008555 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008556#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008557 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008558#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008560#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008561#define GEN7_L3LOG_SIZE 0x80
8562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008563#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8564#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008565#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8566#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8567#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8568#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008570#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008571#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8572#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008574#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008575#define FLOW_CONTROL_ENABLE (1 << 15)
8576#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8577#define STALL_DOP_GATING_DISABLE (1 << 5)
8578#define THROTTLE_12_5 (7 << 2)
8579#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008581#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8582#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008583#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8584#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8585#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008587#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008588#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008590#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008591#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008594#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8595#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8596#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8597#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8598#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008600#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008601#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8602#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8603#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008604
Jani Nikulac46f1112014-10-27 16:26:52 +02008605/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008606#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008607#define INTEL_AUDIO_DEVCL 0x808629FB
8608#define INTEL_AUDIO_DEVBLC 0x80862801
8609#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008611#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008612#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8613#define G4X_ELDV_DEVCTG (1 << 14)
8614#define G4X_ELD_ADDR_MASK (0xf << 5)
8615#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008616#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008617
Jani Nikulac46f1112014-10-27 16:26:52 +02008618#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8619#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008620#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8621 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008622#define _IBX_AUD_CNTL_ST_A 0xE20B4
8623#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008624#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8625 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008626#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8627#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8628#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008629#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008630#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8631#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008632
Jani Nikulac46f1112014-10-27 16:26:52 +02008633#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8634#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008636#define _CPT_AUD_CNTL_ST_A 0xE50B4
8637#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8639#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008640
Jani Nikulac46f1112014-10-27 16:26:52 +02008641#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8642#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008644#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8645#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008646#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8647#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008648
Eric Anholtae662d32012-01-03 09:23:29 -08008649/* These are the 4 32-bit write offset registers for each stream
8650 * output buffer. It determines the offset from the
8651 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8652 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008653#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008654
Jani Nikulac46f1112014-10-27 16:26:52 +02008655#define _IBX_AUD_CONFIG_A 0xe2000
8656#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008657#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008658#define _CPT_AUD_CONFIG_A 0xe5000
8659#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008660#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008661#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8662#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008663#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008664
Wu Fengguangb6daa022012-01-06 14:41:31 -06008665#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8666#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8667#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008668#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008669#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008670#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008671#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8672#define AUD_CONFIG_N(n) \
8673 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8674 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008675#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008676#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8677#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8678#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8679#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8680#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8681#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8682#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8683#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8684#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8685#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8686#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008687#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8688
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008689/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008690#define _HSW_AUD_CONFIG_A 0x65000
8691#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008692#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008693
Jani Nikulac46f1112014-10-27 16:26:52 +02008694#define _HSW_AUD_MISC_CTRL_A 0x65010
8695#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008696#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008697
Libin Yang6014ac12016-10-25 17:54:18 +03008698#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8699#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8700#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8701#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8702#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8703#define AUD_CONFIG_M_MASK 0xfffff
8704
Jani Nikulac46f1112014-10-27 16:26:52 +02008705#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8706#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008707#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008708
8709/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008710#define _HSW_AUD_DIG_CNVT_1 0x65080
8711#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008712#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008713#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008714
Jani Nikulac46f1112014-10-27 16:26:52 +02008715#define _HSW_AUD_EDID_DATA_A 0x65050
8716#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008717#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008718
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008719#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8720#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008721#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8722#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8723#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8724#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008725
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008726#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008727#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8728
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008729/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008730#define _HSW_PWR_WELL_CTL1 0x45400
8731#define _HSW_PWR_WELL_CTL2 0x45404
8732#define _HSW_PWR_WELL_CTL3 0x45408
8733#define _HSW_PWR_WELL_CTL4 0x4540C
8734
Imre Deak67ca07e2018-06-26 17:22:32 +03008735#define _ICL_PWR_WELL_CTL_AUX1 0x45440
8736#define _ICL_PWR_WELL_CTL_AUX2 0x45444
8737#define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8738
8739#define _ICL_PWR_WELL_CTL_DDI1 0x45450
8740#define _ICL_PWR_WELL_CTL_DDI2 0x45454
8741#define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8742
Imre Deak9c3a16c2017-08-14 18:15:30 +03008743/*
8744 * Each power well control register contains up to 16 (request, status) HW
8745 * flag tuples. The register index and HW flag shift is determined by the
8746 * power well ID (see i915_power_well_id). There are 4 possible sources of
8747 * power well requests each source having its own set of control registers:
8748 * BIOS, DRIVER, KVMR, DEBUG.
8749 */
8750#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8751#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008752#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008753 _HSW_PWR_WELL_CTL1, \
8754 _ICL_PWR_WELL_CTL_AUX1, \
8755 _ICL_PWR_WELL_CTL_DDI1))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008756#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008757 _HSW_PWR_WELL_CTL2, \
8758 _ICL_PWR_WELL_CTL_AUX2, \
8759 _ICL_PWR_WELL_CTL_DDI2))
8760/* KVMR doesn't have a reg for AUX or DDI power well control */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008761#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8762#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
Imre Deak67ca07e2018-06-26 17:22:32 +03008763 _HSW_PWR_WELL_CTL4, \
8764 _ICL_PWR_WELL_CTL_AUX4, \
8765 _ICL_PWR_WELL_CTL_DDI4))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008766
Imre Deak1af474f2017-07-06 17:40:34 +03008767#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8768#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008769#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008770#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8771#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8772#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008773#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008774
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008775/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008776enum skl_power_gate {
8777 SKL_PG0,
8778 SKL_PG1,
8779 SKL_PG2,
8780};
8781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008782#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008783#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deakb2891eb2017-07-11 23:42:35 +03008784/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8785#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
Imre Deak67ca07e2018-06-26 17:22:32 +03008786/* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8787#define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03008788#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008789
Rodrigo Vivic559c2a2018-01-23 13:52:45 -08008790#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008791#define _CNL_AUX_ANAOVRD1_B 0x162250
8792#define _CNL_AUX_ANAOVRD1_C 0x162210
8793#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008794#define _CNL_AUX_ANAOVRD1_F 0x162A90
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008795#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8796 _CNL_AUX_ANAOVRD1_B, \
8797 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008798 _CNL_AUX_ANAOVRD1_D, \
8799 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008800#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8801#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008802
Sean Paulee5e5e72018-01-08 14:55:39 -05008803/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308804#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008805#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8806#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308807#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308808#define HDCP_KEY_STATUS _MMIO(0x66c04)
8809#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008810#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308811#define HDCP_FUSE_DONE BIT(5)
8812#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008813#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308814#define HDCP_AKSV_LO _MMIO(0x66c10)
8815#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008816
8817/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308818#define HDCP_REP_CTL _MMIO(0x66d00)
8819#define HDCP_DDIB_REP_PRESENT BIT(30)
8820#define HDCP_DDIA_REP_PRESENT BIT(29)
8821#define HDCP_DDIC_REP_PRESENT BIT(28)
8822#define HDCP_DDID_REP_PRESENT BIT(27)
8823#define HDCP_DDIF_REP_PRESENT BIT(26)
8824#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008825#define HDCP_DDIB_SHA1_M0 (1 << 20)
8826#define HDCP_DDIA_SHA1_M0 (2 << 20)
8827#define HDCP_DDIC_SHA1_M0 (3 << 20)
8828#define HDCP_DDID_SHA1_M0 (4 << 20)
8829#define HDCP_DDIF_SHA1_M0 (5 << 20)
8830#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308831#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008832#define HDCP_SHA1_READY BIT(17)
8833#define HDCP_SHA1_COMPLETE BIT(18)
8834#define HDCP_SHA1_V_MATCH BIT(19)
8835#define HDCP_SHA1_TEXT_32 (1 << 1)
8836#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8837#define HDCP_SHA1_TEXT_24 (4 << 1)
8838#define HDCP_SHA1_TEXT_16 (5 << 1)
8839#define HDCP_SHA1_TEXT_8 (6 << 1)
8840#define HDCP_SHA1_TEXT_0 (7 << 1)
8841#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8842#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8843#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8844#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8845#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008846#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308847#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008848
8849/* HDCP Auth Registers */
8850#define _PORTA_HDCP_AUTHENC 0x66800
8851#define _PORTB_HDCP_AUTHENC 0x66500
8852#define _PORTC_HDCP_AUTHENC 0x66600
8853#define _PORTD_HDCP_AUTHENC 0x66700
8854#define _PORTE_HDCP_AUTHENC 0x66A00
8855#define _PORTF_HDCP_AUTHENC 0x66900
8856#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8857 _PORTA_HDCP_AUTHENC, \
8858 _PORTB_HDCP_AUTHENC, \
8859 _PORTC_HDCP_AUTHENC, \
8860 _PORTD_HDCP_AUTHENC, \
8861 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008862 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308863#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8864#define HDCP_CONF_CAPTURE_AN BIT(0)
8865#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8866#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8867#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8868#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8869#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8870#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8871#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8872#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008873#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8874#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8875#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8876#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8877#define HDCP_STATUS_AUTH BIT(21)
8878#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308879#define HDCP_STATUS_RI_MATCH BIT(19)
8880#define HDCP_STATUS_R0_READY BIT(18)
8881#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05008882#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008883#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05008884
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008885/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008886#define _TRANS_DDI_FUNC_CTL_A 0x60400
8887#define _TRANS_DDI_FUNC_CTL_B 0x61400
8888#define _TRANS_DDI_FUNC_CTL_C 0x62400
8889#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008890#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008891
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008892#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008893/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008894#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008895#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008896#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
8897#define TRANS_DDI_PORT_NONE (0 << 28)
8898#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
8899#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
8900#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
8901#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
8902#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
8903#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
8904#define TRANS_DDI_BPC_MASK (7 << 20)
8905#define TRANS_DDI_BPC_8 (0 << 20)
8906#define TRANS_DDI_BPC_10 (1 << 20)
8907#define TRANS_DDI_BPC_6 (2 << 20)
8908#define TRANS_DDI_BPC_12 (3 << 20)
8909#define TRANS_DDI_PVSYNC (1 << 17)
8910#define TRANS_DDI_PHSYNC (1 << 16)
8911#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
8912#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
8913#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
8914#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
8915#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
8916#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
8917#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
8918#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
8919#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
8920#define TRANS_DDI_BFI_ENABLE (1 << 4)
8921#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
8922#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05308923#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8924 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8925 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008926
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008927/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008928#define _DP_TP_CTL_A 0x64040
8929#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008930#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008931#define DP_TP_CTL_ENABLE (1 << 31)
8932#define DP_TP_CTL_MODE_SST (0 << 27)
8933#define DP_TP_CTL_MODE_MST (1 << 27)
8934#define DP_TP_CTL_FORCE_ACT (1 << 25)
8935#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
8936#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
8937#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
8938#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
8939#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
8940#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
8941#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
8942#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
8943#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
8944#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008945
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008946/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008947#define _DP_TP_STATUS_A 0x64044
8948#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008949#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008950#define DP_TP_STATUS_IDLE_DONE (1 << 25)
8951#define DP_TP_STATUS_ACT_SENT (1 << 24)
8952#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
8953#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10008954#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8955#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8956#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008957
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008958/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008959#define _DDI_BUF_CTL_A 0x64000
8960#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008961#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008962#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308963#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008964#define DDI_BUF_EMP_MASK (0xf << 24)
8965#define DDI_BUF_PORT_REVERSAL (1 << 16)
8966#define DDI_BUF_IS_IDLE (1 << 7)
8967#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008968#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008969#define DDI_PORT_WIDTH_MASK (7 << 1)
8970#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008971#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008972
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008973/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008974#define _DDI_BUF_TRANS_A 0x64E00
8975#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008976#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008977#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008978#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008979
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008980/* Sideband Interface (SBI) is programmed indirectly, via
8981 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8982 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008983#define SBI_ADDR _MMIO(0xC6000)
8984#define SBI_DATA _MMIO(0xC6004)
8985#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008986#define SBI_CTL_DEST_ICLK (0x0 << 16)
8987#define SBI_CTL_DEST_MPHY (0x1 << 16)
8988#define SBI_CTL_OP_IORD (0x2 << 8)
8989#define SBI_CTL_OP_IOWR (0x3 << 8)
8990#define SBI_CTL_OP_CRRD (0x6 << 8)
8991#define SBI_CTL_OP_CRWR (0x7 << 8)
8992#define SBI_RESPONSE_FAIL (0x1 << 1)
8993#define SBI_RESPONSE_SUCCESS (0x0 << 1)
8994#define SBI_BUSY (0x1 << 0)
8995#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008996
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008997/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008998#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008999#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009000#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009001#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9002#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009003#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009004#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9005#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9006#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9007#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009008#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009009#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009010#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009011#define SBI_SSCCTL_PATHALT (1 << 3)
9012#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009013#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009014#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009015#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9016#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009017#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009018#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009019#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009020
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009021/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009022#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009023#define PIXCLK_GATE_UNGATE (1 << 0)
9024#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009025
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009026/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009027#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009028#define SPLL_PLL_ENABLE (1 << 31)
9029#define SPLL_PLL_SSC (1 << 28)
9030#define SPLL_PLL_NON_SSC (2 << 28)
9031#define SPLL_PLL_LCPLL (3 << 28)
9032#define SPLL_PLL_REF_MASK (3 << 28)
9033#define SPLL_PLL_FREQ_810MHz (0 << 26)
9034#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9035#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9036#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009037
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009038/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009039#define _WRPLL_CTL1 0x46040
9040#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009041#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009042#define WRPLL_PLL_ENABLE (1 << 31)
9043#define WRPLL_PLL_SSC (1 << 28)
9044#define WRPLL_PLL_NON_SSC (2 << 28)
9045#define WRPLL_PLL_LCPLL (3 << 28)
9046#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009047/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009048#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009049#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009050#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9051#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009052#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009053#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009054#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009055#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009056
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009057/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009058#define _PORT_CLK_SEL_A 0x46100
9059#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009060#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009061#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9062#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9063#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9064#define PORT_CLK_SEL_SPLL (3 << 29)
9065#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9066#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9067#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9068#define PORT_CLK_SEL_NONE (7 << 29)
9069#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009070
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009071/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9072#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9073#define DDI_CLK_SEL_NONE (0x0 << 28)
9074#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009075#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9076#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9077#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9078#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009079#define DDI_CLK_SEL_MASK (0xF << 28)
9080
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009081/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009082#define _TRANS_CLK_SEL_A 0x46140
9083#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009084#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009085/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009086#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9087#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009088
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009089#define CDCLK_FREQ _MMIO(0x46200)
9090
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009091#define _TRANSA_MSA_MISC 0x60410
9092#define _TRANSB_MSA_MISC 0x61410
9093#define _TRANSC_MSA_MISC 0x62410
9094#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009095#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009096
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009097#define TRANS_MSA_SYNC_CLK (1 << 0)
9098#define TRANS_MSA_6_BPC (0 << 5)
9099#define TRANS_MSA_8_BPC (1 << 5)
9100#define TRANS_MSA_10_BPC (2 << 5)
9101#define TRANS_MSA_12_BPC (3 << 5)
9102#define TRANS_MSA_16_BPC (4 << 5)
Paulo Zanonidae84792012-10-15 15:51:30 -03009103
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009104/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009105#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009106#define LCPLL_PLL_DISABLE (1 << 31)
9107#define LCPLL_PLL_LOCK (1 << 30)
9108#define LCPLL_CLK_FREQ_MASK (3 << 26)
9109#define LCPLL_CLK_FREQ_450 (0 << 26)
9110#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9111#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9112#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9113#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9114#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9115#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9116#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9117#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9118#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009119
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009120/*
9121 * SKL Clocks
9122 */
9123
9124/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009125#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009126#define CDCLK_FREQ_SEL_MASK (3 << 26)
9127#define CDCLK_FREQ_450_432 (0 << 26)
9128#define CDCLK_FREQ_540 (1 << 26)
9129#define CDCLK_FREQ_337_308 (2 << 26)
9130#define CDCLK_FREQ_675_617 (3 << 26)
9131#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9132#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9133#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9134#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9135#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9136#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9137#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009138#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009139#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9140#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009141#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309142
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009143/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009144#define LCPLL1_CTL _MMIO(0x46010)
9145#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009146#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009147
9148/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009149#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009150#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9151#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9152#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9153#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9154#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9155#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009156#define DPLL_CTRL1_LINK_RATE_2700 0
9157#define DPLL_CTRL1_LINK_RATE_1350 1
9158#define DPLL_CTRL1_LINK_RATE_810 2
9159#define DPLL_CTRL1_LINK_RATE_1620 3
9160#define DPLL_CTRL1_LINK_RATE_1080 4
9161#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009162
9163/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009164#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009165#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9166#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9167#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9168#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9169#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009170
9171/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009172#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009173#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009174
9175/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009176#define _DPLL1_CFGCR1 0x6C040
9177#define _DPLL2_CFGCR1 0x6C048
9178#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009179#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9180#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9181#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009182#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9183
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009184#define _DPLL1_CFGCR2 0x6C044
9185#define _DPLL2_CFGCR2 0x6C04C
9186#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009187#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9188#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9189#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9190#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9191#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9192#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9193#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9194#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9195#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9196#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9197#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9198#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9199#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9200#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9201#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009202#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9203
Lyudeda3b8912016-02-04 10:43:21 -05009204#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009205#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009206
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009207/*
9208 * CNL Clocks
9209 */
9210#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009211#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009212#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009213 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009214#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009215 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009216#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9217#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009218
Rodrigo Vivia927c922017-06-09 15:26:04 -07009219/* CNL PLL */
9220#define DPLL0_ENABLE 0x46010
9221#define DPLL1_ENABLE 0x46014
9222#define PLL_ENABLE (1 << 31)
9223#define PLL_LOCK (1 << 30)
9224#define PLL_POWER_ENABLE (1 << 27)
9225#define PLL_POWER_STATE (1 << 26)
9226#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9227
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009228#define TBT_PLL_ENABLE _MMIO(0x46020)
9229
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009230#define _MG_PLL1_ENABLE 0x46030
9231#define _MG_PLL2_ENABLE 0x46034
9232#define _MG_PLL3_ENABLE 0x46038
9233#define _MG_PLL4_ENABLE 0x4603C
9234/* Bits are the same as DPLL0_ENABLE */
9235#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9236 _MG_PLL2_ENABLE)
9237
9238#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9239#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9240#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9241#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9242#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009243#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009244#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9245 _MG_REFCLKIN_CTL_PORT1, \
9246 _MG_REFCLKIN_CTL_PORT2)
9247
9248#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9249#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9250#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9251#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9252#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009253#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009254#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009255#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009256#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9257 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9258 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9259
9260#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9261#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9262#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9263#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9264#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009265#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009266#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009267#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009268#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
Imre Deakbd99ce02018-06-19 19:41:15 +03009269#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009270#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009271#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009272#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9273 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9274 _MG_CLKTOP2_HSCLKCTL_PORT2)
9275
9276#define _MG_PLL_DIV0_PORT1 0x168A00
9277#define _MG_PLL_DIV0_PORT2 0x169A00
9278#define _MG_PLL_DIV0_PORT3 0x16AA00
9279#define _MG_PLL_DIV0_PORT4 0x16BA00
9280#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9281#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9282#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9283#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9284 _MG_PLL_DIV0_PORT2)
9285
9286#define _MG_PLL_DIV1_PORT1 0x168A04
9287#define _MG_PLL_DIV1_PORT2 0x169A04
9288#define _MG_PLL_DIV1_PORT3 0x16AA04
9289#define _MG_PLL_DIV1_PORT4 0x16BA04
9290#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9291#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9292#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9293#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9294#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9295#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9296#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9297#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9298 _MG_PLL_DIV1_PORT2)
9299
9300#define _MG_PLL_LF_PORT1 0x168A08
9301#define _MG_PLL_LF_PORT2 0x169A08
9302#define _MG_PLL_LF_PORT3 0x16AA08
9303#define _MG_PLL_LF_PORT4 0x16BA08
9304#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9305#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9306#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9307#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9308#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9309#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9310#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9311 _MG_PLL_LF_PORT2)
9312
9313#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9314#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9315#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9316#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9317#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9318#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9319#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9320#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9321#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9322#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9323#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9324 _MG_PLL_FRAC_LOCK_PORT1, \
9325 _MG_PLL_FRAC_LOCK_PORT2)
9326
9327#define _MG_PLL_SSC_PORT1 0x168A10
9328#define _MG_PLL_SSC_PORT2 0x169A10
9329#define _MG_PLL_SSC_PORT3 0x16AA10
9330#define _MG_PLL_SSC_PORT4 0x16BA10
9331#define MG_PLL_SSC_EN (1 << 28)
9332#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9333#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9334#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9335#define MG_PLL_SSC_FLLEN (1 << 9)
9336#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9337#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9338 _MG_PLL_SSC_PORT2)
9339
9340#define _MG_PLL_BIAS_PORT1 0x168A14
9341#define _MG_PLL_BIAS_PORT2 0x169A14
9342#define _MG_PLL_BIAS_PORT3 0x16AA14
9343#define _MG_PLL_BIAS_PORT4 0x16BA14
9344#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009345#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009346#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009347#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009348#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009349#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009350#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9351#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009352#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009353#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009354#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009355#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009356#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009357#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9358 _MG_PLL_BIAS_PORT2)
9359
9360#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9361#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9362#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9363#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9364#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9365#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9366#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9367#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9368#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9369#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9370 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9371 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9372
Rodrigo Vivia927c922017-06-09 15:26:04 -07009373#define _CNL_DPLL0_CFGCR0 0x6C000
9374#define _CNL_DPLL1_CFGCR0 0x6C080
9375#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9376#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009377#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009378#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9379#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9380#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9381#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9382#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9383#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9384#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9385#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9386#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9387#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009388#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009389#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9390#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9391#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9392
9393#define _CNL_DPLL0_CFGCR1 0x6C004
9394#define _CNL_DPLL1_CFGCR1 0x6C084
9395#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009396#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009397#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009398#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009399#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9400#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009401#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009402#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9403#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9404#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9405#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9406#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009407#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009408#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9409#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9410#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9411#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9412#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9413#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009414#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009415#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9416
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009417#define _ICL_DPLL0_CFGCR0 0x164000
9418#define _ICL_DPLL1_CFGCR0 0x164080
9419#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9420 _ICL_DPLL1_CFGCR0)
9421
9422#define _ICL_DPLL0_CFGCR1 0x164004
9423#define _ICL_DPLL1_CFGCR1 0x164084
9424#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9425 _ICL_DPLL1_CFGCR1)
9426
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309427/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009428#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309429#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9430#define BXT_DE_PLL_RATIO_MASK 0xff
9431
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009432#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309433#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9434#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009435#define CNL_CDCLK_PLL_RATIO(x) (x)
9436#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309437
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309438/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009439#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009440#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009441#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9442#define DC_STATE_EN_DC9 (1 << 3)
9443#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309444#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009446#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009447#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9448#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309449
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009450/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9451 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009452#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9453#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009454#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9455#define D_COMP_COMP_FORCE (1 << 8)
9456#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009457
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009458/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009459#define _PIPE_WM_LINETIME_A 0x45270
9460#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009461#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009462#define PIPE_WM_LINETIME_MASK (0x1ff)
9463#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009464#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9465#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009466
9467/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009468#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009469#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9470#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9471#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9472#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9473#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9474#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9475#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9476#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009477
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009478#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009479#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009481#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009482#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9483#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9484#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009485
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009486/* pipe CSC */
9487#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9488#define _PIPE_A_CSC_COEFF_BY 0x49014
9489#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9490#define _PIPE_A_CSC_COEFF_BU 0x4901c
9491#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9492#define _PIPE_A_CSC_COEFF_BV 0x49024
9493#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009494#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9495#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9496#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009497#define _PIPE_A_CSC_PREOFF_HI 0x49030
9498#define _PIPE_A_CSC_PREOFF_ME 0x49034
9499#define _PIPE_A_CSC_PREOFF_LO 0x49038
9500#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9501#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9502#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9503
9504#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9505#define _PIPE_B_CSC_COEFF_BY 0x49114
9506#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9507#define _PIPE_B_CSC_COEFF_BU 0x4911c
9508#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9509#define _PIPE_B_CSC_COEFF_BV 0x49124
9510#define _PIPE_B_CSC_MODE 0x49128
9511#define _PIPE_B_CSC_PREOFF_HI 0x49130
9512#define _PIPE_B_CSC_PREOFF_ME 0x49134
9513#define _PIPE_B_CSC_PREOFF_LO 0x49138
9514#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9515#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9516#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009518#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9519#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9520#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9521#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9522#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9523#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9524#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9525#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9526#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9527#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9528#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9529#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9530#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009531
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009532/* pipe degamma/gamma LUTs on IVB+ */
9533#define _PAL_PREC_INDEX_A 0x4A400
9534#define _PAL_PREC_INDEX_B 0x4AC00
9535#define _PAL_PREC_INDEX_C 0x4B400
9536#define PAL_PREC_10_12_BIT (0 << 31)
9537#define PAL_PREC_SPLIT_MODE (1 << 31)
9538#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009539#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009540#define _PAL_PREC_DATA_A 0x4A404
9541#define _PAL_PREC_DATA_B 0x4AC04
9542#define _PAL_PREC_DATA_C 0x4B404
9543#define _PAL_PREC_GC_MAX_A 0x4A410
9544#define _PAL_PREC_GC_MAX_B 0x4AC10
9545#define _PAL_PREC_GC_MAX_C 0x4B410
9546#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9547#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9548#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009549#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9550#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9551#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009552
9553#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9554#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9555#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9556#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9557
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009558#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9559#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9560#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9561#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9562#define _PRE_CSC_GAMC_DATA_A 0x4A488
9563#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9564#define _PRE_CSC_GAMC_DATA_C 0x4B488
9565
9566#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9567#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9568
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009569/* pipe CSC & degamma/gamma LUTs on CHV */
9570#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9571#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9572#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9573#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9574#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9575#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9576#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9577#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9578#define CGM_PIPE_MODE_GAMMA (1 << 2)
9579#define CGM_PIPE_MODE_CSC (1 << 1)
9580#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9581
9582#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9583#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9584#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9585#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9586#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9587#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9588#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9589#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9590
9591#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9592#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9593#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9594#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9595#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9596#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9597#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9598#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9599
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009600/* MIPI DSI registers */
9601
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009602#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009603#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009604
Deepak Mbcc65702017-02-17 18:13:34 +05309605#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9606#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9607#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9608#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9609
Madhav Chauhan27efd252018-07-05 18:31:48 +05309610#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9611#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9612#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9613 _ICL_DSI_ESC_CLK_DIV0, \
9614 _ICL_DSI_ESC_CLK_DIV1)
9615#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9616#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9617#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9618 _ICL_DPHY_ESC_CLK_DIV0, \
9619 _ICL_DPHY_ESC_CLK_DIV1)
9620#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9621#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9622#define ICL_ESC_CLK_DIV_MASK 0x1ff
9623#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +05309624#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +05309625
Uma Shankaraec02462017-09-25 19:26:01 +05309626/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9627#define GEN4_TIMESTAMP _MMIO(0x2358)
9628#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9629#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9630
Lionel Landwerlindab91782017-11-10 19:08:44 +00009631#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9632#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9633#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9634#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9635#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9636
Uma Shankaraec02462017-09-25 19:26:01 +05309637#define _PIPE_FRMTMSTMP_A 0x70048
9638#define PIPE_FRMTMSTMP(pipe) \
9639 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9640
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309641/* BXT MIPI clock controls */
9642#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9643
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009644#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309645#define BXT_MIPI1_DIV_SHIFT 26
9646#define BXT_MIPI2_DIV_SHIFT 10
9647#define BXT_MIPI_DIV_SHIFT(port) \
9648 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9649 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309650
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309651/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309652#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9653#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309654#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9655 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9656 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309657#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9658#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309659#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9660 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309661 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9662#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009663 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309664/* RX upper control divider to select actual RX clock output from 8x */
9665#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9666#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9667#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9668 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9669 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9670#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9671#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9672#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9673 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9674 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9675#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009676 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309677/* 8/3X divider to select the actual 8/3X clock output from 8x */
9678#define BXT_MIPI1_8X_BY3_SHIFT 19
9679#define BXT_MIPI2_8X_BY3_SHIFT 3
9680#define BXT_MIPI_8X_BY3_SHIFT(port) \
9681 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9682 BXT_MIPI2_8X_BY3_SHIFT)
9683#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9684#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9685#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9686 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9687 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9688#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009689 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309690/* RX lower control divider to select actual RX clock output from 8x */
9691#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9692#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9693#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9694 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9695 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9696#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9697#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9698#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9699 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9700 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9701#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009702 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309703
9704#define RX_DIVIDER_BIT_1_2 0x3
9705#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309706
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309707/* BXT MIPI mode configure */
9708#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9709#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009710#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309711 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9712
9713#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9714#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009715#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309716 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9717
9718#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9719#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009720#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309721 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009723#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309724#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9725#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9726#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309727#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309728#define BXT_DSIC_16X_BY2 (1 << 10)
9729#define BXT_DSIC_16X_BY3 (2 << 10)
9730#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009731#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05309732#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309733#define BXT_DSIA_16X_BY2 (1 << 8)
9734#define BXT_DSIA_16X_BY3 (2 << 8)
9735#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009736#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309737#define BXT_DSI_FREQ_SEL_SHIFT 8
9738#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9739
9740#define BXT_DSI_PLL_RATIO_MAX 0x7D
9741#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309742#define GLK_DSI_PLL_RATIO_MAX 0x6F
9743#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309744#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309745#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009747#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309748#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9749#define BXT_DSI_PLL_LOCKED (1 << 30)
9750
Jani Nikula3230bf12013-08-27 15:12:16 +03009751#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009752#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009753#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309754
9755 /* BXT port control */
9756#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9757#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009758#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309759
Madhav Chauhan21652f32018-07-05 19:19:34 +05309760/* ICL DSI MODE control */
9761#define _ICL_DSI_IO_MODECTL_0 0x6B094
9762#define _ICL_DSI_IO_MODECTL_1 0x6B894
9763#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9764 _ICL_DSI_IO_MODECTL_0, \
9765 _ICL_DSI_IO_MODECTL_1)
9766#define COMBO_PHY_MODE_DSI (1 << 0)
9767
Uma Shankar1881a422017-01-25 19:43:23 +05309768#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9769#define STAP_SELECT (1 << 0)
9770
9771#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9772#define HS_IO_CTRL_SELECT (1 << 0)
9773
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009774#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009775#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9776#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309777#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009778#define DUAL_LINK_MODE_MASK (1 << 26)
9779#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9780#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009781#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009782#define FLOPPED_HSTX (1 << 23)
9783#define DE_INVERT (1 << 19) /* XXX */
9784#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9785#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9786#define AFE_LATCHOUT (1 << 17)
9787#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009788#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9789#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9790#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9791#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009792#define CSB_SHIFT 9
9793#define CSB_MASK (3 << 9)
9794#define CSB_20MHZ (0 << 9)
9795#define CSB_10MHZ (1 << 9)
9796#define CSB_40MHZ (2 << 9)
9797#define BANDGAP_MASK (1 << 8)
9798#define BANDGAP_PNW_CIRCUIT (0 << 8)
9799#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009800#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9801#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9802#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9803#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009804#define TEARING_EFFECT_MASK (3 << 2)
9805#define TEARING_EFFECT_OFF (0 << 2)
9806#define TEARING_EFFECT_DSI (1 << 2)
9807#define TEARING_EFFECT_GPIO (2 << 2)
9808#define LANE_CONFIGURATION_SHIFT 0
9809#define LANE_CONFIGURATION_MASK (3 << 0)
9810#define LANE_CONFIGURATION_4LANE (0 << 0)
9811#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9812#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9813
9814#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009815#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009816#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009817#define TEARING_EFFECT_DELAY_SHIFT 0
9818#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9819
9820/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309821#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009822
9823/* MIPI DSI Controller and D-PHY registers */
9824
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309825#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009826#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009827#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009828#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9829#define ULPS_STATE_MASK (3 << 1)
9830#define ULPS_STATE_ENTER (2 << 1)
9831#define ULPS_STATE_EXIT (1 << 1)
9832#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9833#define DEVICE_READY (1 << 0)
9834
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309835#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009836#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009837#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309838#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009839#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009840#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009841#define TEARING_EFFECT (1 << 31)
9842#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9843#define GEN_READ_DATA_AVAIL (1 << 29)
9844#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9845#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9846#define RX_PROT_VIOLATION (1 << 26)
9847#define RX_INVALID_TX_LENGTH (1 << 25)
9848#define ACK_WITH_NO_ERROR (1 << 24)
9849#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9850#define LP_RX_TIMEOUT (1 << 22)
9851#define HS_TX_TIMEOUT (1 << 21)
9852#define DPI_FIFO_UNDERRUN (1 << 20)
9853#define LOW_CONTENTION (1 << 19)
9854#define HIGH_CONTENTION (1 << 18)
9855#define TXDSI_VC_ID_INVALID (1 << 17)
9856#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9857#define TXCHECKSUM_ERROR (1 << 15)
9858#define TXECC_MULTIBIT_ERROR (1 << 14)
9859#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9860#define TXFALSE_CONTROL_ERROR (1 << 12)
9861#define RXDSI_VC_ID_INVALID (1 << 11)
9862#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9863#define RXCHECKSUM_ERROR (1 << 9)
9864#define RXECC_MULTIBIT_ERROR (1 << 8)
9865#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9866#define RXFALSE_CONTROL_ERROR (1 << 6)
9867#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9868#define RX_LP_TX_SYNC_ERROR (1 << 4)
9869#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9870#define RXEOT_SYNC_ERROR (1 << 2)
9871#define RXSOT_SYNC_ERROR (1 << 1)
9872#define RXSOT_ERROR (1 << 0)
9873
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309874#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009875#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009876#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009877#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9878#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9879#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9880#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9881#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9882#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9883#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9884#define VID_MODE_FORMAT_MASK (0xf << 7)
9885#define VID_MODE_NOT_SUPPORTED (0 << 7)
9886#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009887#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9888#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009889#define VID_MODE_FORMAT_RGB888 (4 << 7)
9890#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9891#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9892#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9893#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9894#define DATA_LANES_PRG_REG_SHIFT 0
9895#define DATA_LANES_PRG_REG_MASK (7 << 0)
9896
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309897#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009898#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009899#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009900#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9901
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309902#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009903#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009904#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009905#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9906
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309907#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009908#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009909#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009910#define TURN_AROUND_TIMEOUT_MASK 0x3f
9911
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309912#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009913#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009914#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009915#define DEVICE_RESET_TIMER_MASK 0xffff
9916
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309917#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009918#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009919#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009920#define VERTICAL_ADDRESS_SHIFT 16
9921#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9922#define HORIZONTAL_ADDRESS_SHIFT 0
9923#define HORIZONTAL_ADDRESS_MASK 0xffff
9924
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309925#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009926#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009927#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009928#define DBI_FIFO_EMPTY_HALF (0 << 0)
9929#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9930#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9931
9932/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309933#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009934#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009935#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009936
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309937#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009938#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009939#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009940
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309941#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009942#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009943#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009944
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309945#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009946#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009947#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009948
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309949#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009950#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009951#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009952
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309953#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009954#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009955#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009956
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309957#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009958#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009959#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009960
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309961#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009962#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009963#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309964
Jani Nikula3230bf12013-08-27 15:12:16 +03009965/* regs above are bits 15:0 */
9966
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309967#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009968#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009969#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009970#define DPI_LP_MODE (1 << 6)
9971#define BACKLIGHT_OFF (1 << 5)
9972#define BACKLIGHT_ON (1 << 4)
9973#define COLOR_MODE_OFF (1 << 3)
9974#define COLOR_MODE_ON (1 << 2)
9975#define TURN_ON (1 << 1)
9976#define SHUTDOWN (1 << 0)
9977
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309978#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009979#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009980#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009981#define COMMAND_BYTE_SHIFT 0
9982#define COMMAND_BYTE_MASK (0x3f << 0)
9983
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309984#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009985#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009986#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009987#define MASTER_INIT_TIMER_SHIFT 0
9988#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9989
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309990#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009991#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009992#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009993 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009994#define MAX_RETURN_PKT_SIZE_SHIFT 0
9995#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9996
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309997#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009998#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009999#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010000#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10001#define DISABLE_VIDEO_BTA (1 << 3)
10002#define IP_TG_CONFIG (1 << 2)
10003#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10004#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10005#define VIDEO_MODE_BURST (3 << 0)
10006
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010007#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010008#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010009#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010010#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10011#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010012#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10013#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10014#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10015#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10016#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10017#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10018#define CLOCKSTOP (1 << 1)
10019#define EOT_DISABLE (1 << 0)
10020
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010021#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010022#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010023#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010024#define LP_BYTECLK_SHIFT 0
10025#define LP_BYTECLK_MASK (0xffff << 0)
10026
Deepak Mb426f982017-02-17 18:13:30 +053010027#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10028#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10029#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10030
10031#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10032#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10033#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10034
Jani Nikula3230bf12013-08-27 15:12:16 +030010035/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010036#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010037#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010038#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010039
10040/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010041#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010042#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010043#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010044
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010045#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010046#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010047#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010048#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010049#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010050#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010051#define LONG_PACKET_WORD_COUNT_SHIFT 8
10052#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10053#define SHORT_PACKET_PARAM_SHIFT 8
10054#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10055#define VIRTUAL_CHANNEL_SHIFT 6
10056#define VIRTUAL_CHANNEL_MASK (3 << 6)
10057#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010058#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010059/* data type values, see include/video/mipi_display.h */
10060
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010061#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010062#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010063#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010064#define DPI_FIFO_EMPTY (1 << 28)
10065#define DBI_FIFO_EMPTY (1 << 27)
10066#define LP_CTRL_FIFO_EMPTY (1 << 26)
10067#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10068#define LP_CTRL_FIFO_FULL (1 << 24)
10069#define HS_CTRL_FIFO_EMPTY (1 << 18)
10070#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10071#define HS_CTRL_FIFO_FULL (1 << 16)
10072#define LP_DATA_FIFO_EMPTY (1 << 10)
10073#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10074#define LP_DATA_FIFO_FULL (1 << 8)
10075#define HS_DATA_FIFO_EMPTY (1 << 2)
10076#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10077#define HS_DATA_FIFO_FULL (1 << 0)
10078
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010079#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010080#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010081#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010082#define DBI_HS_LP_MODE_MASK (1 << 0)
10083#define DBI_LP_MODE (1 << 0)
10084#define DBI_HS_MODE (0 << 0)
10085
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010086#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010087#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010088#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010089#define EXIT_ZERO_COUNT_SHIFT 24
10090#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10091#define TRAIL_COUNT_SHIFT 16
10092#define TRAIL_COUNT_MASK (0x1f << 16)
10093#define CLK_ZERO_COUNT_SHIFT 8
10094#define CLK_ZERO_COUNT_MASK (0xff << 8)
10095#define PREPARE_COUNT_SHIFT 0
10096#define PREPARE_COUNT_MASK (0x3f << 0)
10097
10098/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010099#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010100#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010101#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010103#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10104#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10105#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010106#define LP_HS_SSW_CNT_SHIFT 16
10107#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10108#define HS_LP_PWR_SW_CNT_SHIFT 0
10109#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10110
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010111#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010112#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010113#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010114#define STOP_STATE_STALL_COUNTER_SHIFT 0
10115#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10116
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010117#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010118#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010119#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010120#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010121#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010122#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010123#define RX_CONTENTION_DETECTED (1 << 0)
10124
10125/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010126#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010127#define DBI_TYPEC_ENABLE (1 << 31)
10128#define DBI_TYPEC_WIP (1 << 30)
10129#define DBI_TYPEC_OPTION_SHIFT 28
10130#define DBI_TYPEC_OPTION_MASK (3 << 28)
10131#define DBI_TYPEC_FREQ_SHIFT 24
10132#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10133#define DBI_TYPEC_OVERRIDE (1 << 8)
10134#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10135#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10136
10137
10138/* MIPI adapter registers */
10139
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010140#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010141#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010142#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010143#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10144#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10145#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10146#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10147#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10148#define READ_REQUEST_PRIORITY_SHIFT 3
10149#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10150#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10151#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10152#define RGB_FLIP_TO_BGR (1 << 2)
10153
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010154#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010155#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010156#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010157#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10158#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10159#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10160#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10161#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10162#define GLK_LP_WAKE (1 << 22)
10163#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10164#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10165#define GLK_FIREWALL_ENABLE (1 << 16)
10166#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10167#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10168#define BXT_DSC_ENABLE (1 << 3)
10169#define BXT_RGB_FLIP (1 << 2)
10170#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10171#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010172
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010173#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010174#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010175#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010176#define DATA_MEM_ADDRESS_SHIFT 5
10177#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10178#define DATA_VALID (1 << 0)
10179
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010180#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010181#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010182#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010183#define DATA_LENGTH_SHIFT 0
10184#define DATA_LENGTH_MASK (0xfffff << 0)
10185
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010186#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010187#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010188#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010189#define COMMAND_MEM_ADDRESS_SHIFT 5
10190#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10191#define AUTO_PWG_ENABLE (1 << 2)
10192#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10193#define COMMAND_VALID (1 << 0)
10194
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010195#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010196#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010197#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010198#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10199#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10200
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010201#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010202#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010203#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010204
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010205#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010206#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010207#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010208#define READ_DATA_VALID(n) (1 << (n))
10209
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010210/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +000010211#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10212#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010213
Peter Antoine3bbaba02015-07-10 20:13:11 +030010214/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010215#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010217#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10218#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10219#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10220#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10221#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010222/* Media decoder 2 MOCS registers */
10223#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010224
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010225#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10226#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10227#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10228#define PMFLUSHDONE_LNEBLK (1 << 22)
10229
Tim Gored5165eb2016-02-04 11:49:34 +000010230/* gamt regs */
10231#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10232#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10233#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10234#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10235#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10236
Ville Syrjälä93564042017-08-24 22:10:51 +030010237#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10238#define MMCD_PCLA (1 << 31)
10239#define MMCD_HOTSPOT_EN (1 << 27)
10240
Paulo Zanoniad186f32018-02-05 13:40:43 -020010241#define _ICL_PHY_MISC_A 0x64C00
10242#define _ICL_PHY_MISC_B 0x64C04
10243#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10244 _ICL_PHY_MISC_B)
10245#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10246
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010247/* Icelake Display Stream Compression Registers */
10248#define DSCA_PICTURE_PARAMETER_SET_0 0x6B200
10249#define DSCC_PICTURE_PARAMETER_SET_0 0x6BA00
10250#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10251#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10252#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10253#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10254#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10255 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10256 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10257#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10258 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10259 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10260#define DSC_VBR_ENABLE (1 << 19)
10261#define DSC_422_ENABLE (1 << 18)
10262#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10263#define DSC_BLOCK_PREDICTION (1 << 16)
10264#define DSC_LINE_BUF_DEPTH_SHIFT 12
10265#define DSC_BPC_SHIFT 8
10266#define DSC_VER_MIN_SHIFT 4
10267#define DSC_VER_MAJ (0x1 << 0)
10268
10269#define DSCA_PICTURE_PARAMETER_SET_1 0x6B204
10270#define DSCC_PICTURE_PARAMETER_SET_1 0x6BA04
10271#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10272#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10273#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10274#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10275#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10276 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10277 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10278#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10279 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10280 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10281#define DSC_BPP(bpp) ((bpp) << 0)
10282
10283#define DSCA_PICTURE_PARAMETER_SET_2 0x6B208
10284#define DSCC_PICTURE_PARAMETER_SET_2 0x6BA08
10285#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10286#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10287#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10288#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10289#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10290 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10291 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10292#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10293 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10294 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10295#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10296#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10297
10298#define DSCA_PICTURE_PARAMETER_SET_3 0x6B20C
10299#define DSCC_PICTURE_PARAMETER_SET_3 0x6BA0C
10300#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10301#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10302#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10303#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10304#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10305 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10306 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10307#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10308 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10309 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10310#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10311#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10312
10313#define DSCA_PICTURE_PARAMETER_SET_4 0x6B210
10314#define DSCC_PICTURE_PARAMETER_SET_4 0x6BA10
10315#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10316#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10317#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10318#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10319#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10320 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10321 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10322#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10323 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10324 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10325#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10326#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10327
10328#define DSCA_PICTURE_PARAMETER_SET_5 0x6B214
10329#define DSCC_PICTURE_PARAMETER_SET_5 0x6BA14
10330#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10331#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10332#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10333#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10334#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10335 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10336 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10337#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10338 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC, \
10339 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
10340#define DSC_SCALE_DEC_INTINT(scale_dec) ((scale_dec) << 16)
10341#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10342
10343#define DSCA_PICTURE_PARAMETER_SET_6 0x6B218
10344#define DSCC_PICTURE_PARAMETER_SET_6 0x6BA18
10345#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10346#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10347#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10348#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10349#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10350 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10351 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10352#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10353 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10354 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
10355#define DSC_FLATNESS_MAX_QP(max_qp) (qp << 24)
10356#define DSC_FLATNESS_MIN_QP(min_qp) (qp << 16)
10357#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10358#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10359
10360#define DSCA_PICTURE_PARAMETER_SET_7 0x6B21C
10361#define DSCC_PICTURE_PARAMETER_SET_7 0x6BA1C
10362#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10363#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10364#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10365#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10366#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10367 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10368 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10369#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10370 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10371 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10372#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10373#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10374
10375#define DSCA_PICTURE_PARAMETER_SET_8 0x6B220
10376#define DSCC_PICTURE_PARAMETER_SET_8 0x6BA20
10377#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10378#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10379#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10380#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10381#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10382 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10383 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10384#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10385 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10386 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10387#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10388#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10389
10390#define DSCA_PICTURE_PARAMETER_SET_9 0x6B224
10391#define DSCC_PICTURE_PARAMETER_SET_9 0x6BA24
10392#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10393#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10394#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10395#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10396#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10397 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10398 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10399#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10400 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10401 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10402#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10403#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10404
10405#define DSCA_PICTURE_PARAMETER_SET_10 0x6B228
10406#define DSCC_PICTURE_PARAMETER_SET_10 0x6BA28
10407#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10408#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10409#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10410#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10411#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10412 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10413 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10414#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10415 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10416 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10417#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10418#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10419#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10420#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10421
10422#define DSCA_PICTURE_PARAMETER_SET_11 0x6B22C
10423#define DSCC_PICTURE_PARAMETER_SET_11 0x6BA2C
10424#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10425#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10426#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10427#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10428#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10429 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10430 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10431#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10432 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10433 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10434
10435#define DSCA_PICTURE_PARAMETER_SET_12 0x6B260
10436#define DSCC_PICTURE_PARAMETER_SET_12 0x6BA60
10437#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10438#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10439#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10440#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10441#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10442 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10443 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10444#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10445 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10446 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10447
10448#define DSCA_PICTURE_PARAMETER_SET_13 0x6B264
10449#define DSCC_PICTURE_PARAMETER_SET_13 0x6BA64
10450#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10451#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10452#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10453#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10454#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10455 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10456 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10457#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10458 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10459 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10460
10461#define DSCA_PICTURE_PARAMETER_SET_14 0x6B268
10462#define DSCC_PICTURE_PARAMETER_SET_14 0x6BA68
10463#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10464#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10465#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10466#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10467#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10468 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10469 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10470#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10471 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10472 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10473
10474#define DSCA_PICTURE_PARAMETER_SET_15 0x6B26C
10475#define DSCC_PICTURE_PARAMETER_SET_15 0x6BA6C
10476#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10477#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10478#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10479#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10480#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10481 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10482 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10483#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10484 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10485 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10486
10487#define DSCA_PICTURE_PARAMETER_SET_16 0x6B270
10488#define DSCC_PICTURE_PARAMETER_SET_16 0x6BA70
10489#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10490#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10491#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10492#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10493#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10494 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10495 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10496#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10497 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10498 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
10499#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
10500#define DSC_SLICE_CHUNK_SIZE(slice_chunk_aize) (slice_chunk_size << 0)
10501
Jesse Barnes585fb112008-07-29 11:54:06 -070010502#endif /* _I915_REG_H_ */