blob: 9d2f494c0e6583345be55e521fc1d723e63fb153 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200172static int
173intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200174{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200175 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200176}
177
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200178static int
179intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300180{
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200181 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
182 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183}
184
185static int
186intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
187{
Jani Nikula79e50a42015-08-26 10:58:20 +0300188 uint32_t clkcfg;
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300195 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 }
212}
213
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214static void intel_update_rawclk(struct drm_i915_private *dev_priv)
215{
216 if (HAS_PCH_SPLIT(dev_priv))
217 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
218 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
219 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
220 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
221 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
222 else
223 return; /* no rawclk on other platforms, or no need to know it */
224
225 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
226}
227
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300228static void intel_update_czclk(struct drm_i915_private *dev_priv)
229{
Wayne Boyer666a4532015-12-09 12:29:35 -0800230 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300231 return;
232
233 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
234 CCK_CZ_CLOCK_CONTROL);
235
236 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
237}
238
Chris Wilson021357a2010-09-07 20:54:59 +0100239static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200240intel_fdi_link_freq(struct drm_i915_private *dev_priv,
241 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100242{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200243 if (HAS_DDI(dev_priv))
244 return pipe_config->port_clock; /* SPLL */
245 else if (IS_GEN5(dev_priv))
246 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200247 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100249}
250
Daniel Vetter5d536e22013-07-06 12:52:06 +0200251static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200253 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200254 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
Daniel Vetter5d536e22013-07-06 12:52:06 +0200264static const intel_limit_t intel_limits_i8xx_dvo = {
265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 4 },
275};
276
Keith Packarde4b36692009-06-05 19:22:17 -0700277static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700288};
Eric Anholt273e27c2011-03-30 13:01:10 -0700289
Keith Packarde4b36692009-06-05 19:22:17 -0700290static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 200000,
300 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
303static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 7, .max = 98 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 112000,
313 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316
Keith Packarde4b36692009-06-05 19:22:17 -0700317static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 270000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 17, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 10, .max = 30 },
325 .p1 = { .min = 1, .max = 3},
326 .p2 = { .dot_limit = 270000,
327 .p2_slow = 10,
328 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800329 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
332static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700333 .dot = { .min = 22000, .max = 400000 },
334 .vco = { .min = 1750000, .max = 3500000},
335 .n = { .min = 1, .max = 4 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 16, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 5, .max = 80 },
340 .p1 = { .min = 1, .max = 8},
341 .p2 = { .dot_limit = 165000,
342 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 20000, .max = 115000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 28, .max = 112 },
353 .p1 = { .min = 2, .max = 8 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .dot = { .min = 80000, .max = 224000 },
361 .vco = { .min = 1750000, .max = 3500000 },
362 .n = { .min = 1, .max = 3 },
363 .m = { .min = 104, .max = 138 },
364 .m1 = { .min = 17, .max = 23 },
365 .m2 = { .min = 5, .max = 11 },
366 .p = { .min = 14, .max = 42 },
367 .p1 = { .min = 2, .max = 6 },
368 .p2 = { .dot_limit = 0,
369 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800370 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000},
375 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700379 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 5, .max = 80 },
383 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .p2 = { .dot_limit = 200000,
385 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700386};
387
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .dot = { .min = 20000, .max = 400000 },
390 .vco = { .min = 1700000, .max = 3500000 },
391 .n = { .min = 3, .max = 6 },
392 .m = { .min = 2, .max = 256 },
393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 7, .max = 112 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 112000,
398 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Eric Anholt273e27c2011-03-30 13:01:10 -0700401/* Ironlake / Sandybridge
402 *
403 * We calculate clock using (register_value + 2) for N/M1/M2, so here
404 * the range value for them is (actual_value - 2).
405 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800406static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 5 },
410 .m = { .min = 79, .max = 127 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 5, .max = 80 },
414 .p1 = { .min = 1, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700417};
418
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800419static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 118 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 28, .max = 112 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430};
431
432static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 127 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 14, .max = 56 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Eric Anholt273e27c2011-03-30 13:01:10 -0700445/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 2 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400454 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457};
458
459static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 3 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800470};
471
Ville Syrjälädc730512013-09-24 21:26:30 +0300472static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200480 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700481 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 .m1 = { .min = 2, .max = 3 },
483 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300484 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300485 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486};
487
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488static const intel_limit_t intel_limits_chv = {
489 /*
490 * These are the data rate limits (measured in fast clocks)
491 * since those are the strictest limits we have. The fast
492 * clock and actual rate limits are more relaxed, so checking
493 * them would make no difference.
494 */
495 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200496 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300497 .n = { .min = 1, .max = 1 },
498 .m1 = { .min = 2, .max = 2 },
499 .m2 = { .min = 24 << 22, .max = 175 << 22 },
500 .p1 = { .min = 2, .max = 4 },
501 .p2 = { .p2_slow = 1, .p2_fast = 14 },
502};
503
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200504static const intel_limit_t intel_limits_bxt = {
505 /* FIXME: find real dot limits */
506 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530507 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 /* FIXME: find real m2 limits */
511 .m2 = { .min = 2 << 22, .max = 255 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 20 },
514};
515
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200516static bool
517needs_modeset(struct drm_crtc_state *state)
518{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200519 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200520}
521
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300522/**
523 * Returns whether any output on the specified pipe is of the specified type
524 */
Damien Lespiau40935612014-10-29 11:16:59 +0000525bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300526{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300527 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528 struct intel_encoder *encoder;
529
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300530 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300531 if (encoder->type == type)
532 return true;
533
534 return false;
535}
536
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537/**
538 * Returns whether any output on the specified pipe will have the specified
539 * type after a staged modeset is complete, i.e., the same as
540 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
541 * encoder->crtc.
542 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
544 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300547 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200550 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300552 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (connector_state->crtc != crtc_state->base.crtc)
554 continue;
555
556 num_connectors++;
557
558 encoder = to_intel_encoder(connector_state->best_encoder);
559 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 }
562
563 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200564
565 return false;
566}
567
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200568static const intel_limit_t *
569intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800570{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200571 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200574 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100575 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000576 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800577 limit = &intel_limits_ironlake_dual_lvds_100m;
578 else
579 limit = &intel_limits_ironlake_dual_lvds;
580 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000581 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800582 limit = &intel_limits_ironlake_single_lvds_100m;
583 else
584 limit = &intel_limits_ironlake_single_lvds;
585 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200586 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800587 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800588
589 return limit;
590}
591
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592static const intel_limit_t *
593intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800594{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200595 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800596 const intel_limit_t *limit;
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100599 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700600 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800601 else
Keith Packarde4b36692009-06-05 19:22:17 -0700602 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
604 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700605 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200606 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700607 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800608 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700609 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800610
611 return limit;
612}
613
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200614static const intel_limit_t *
615intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800616{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200617 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 const intel_limit_t *limit;
619
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200620 if (IS_BROXTON(dev))
621 limit = &intel_limits_bxt;
622 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200623 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800624 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500626 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500628 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800629 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500630 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300631 } else if (IS_CHERRYVIEW(dev)) {
632 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700633 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300634 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100635 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200636 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100637 limit = &intel_limits_i9xx_lvds;
638 else
639 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200641 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700642 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200643 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700644 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200645 else
646 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 }
648 return limit;
649}
650
Imre Deakdccbea32015-06-22 23:35:51 +0300651/*
652 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
653 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
654 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
655 * The helpers' return value is the rate of the clock that is fed to the
656 * display engine's pipe which can be the above fast dot clock rate or a
657 * divided-down version of it.
658 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500659/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300660static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800661{
Shaohua Li21778322009-02-23 15:19:16 +0800662 clock->m = clock->m2 + 2;
663 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200664 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300665 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300666 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
667 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300668
669 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800670}
671
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200672static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
673{
674 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
675}
676
Imre Deakdccbea32015-06-22 23:35:51 +0300677static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800678{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200679 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200681 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300682 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300683 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
684 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300685
686 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687}
688
Imre Deakdccbea32015-06-22 23:35:51 +0300689static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300690{
691 clock->m = clock->m1 * clock->m2;
692 clock->p = clock->p1 * clock->p2;
693 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300694 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300695 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
696 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300697
698 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300699}
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300702{
703 clock->m = clock->m1 * clock->m2;
704 clock->p = clock->p1 * clock->p2;
705 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300706 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300707 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
708 clock->n << 22);
709 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300710
711 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300712}
713
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800714#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800715/**
716 * Returns whether the given set of divisors are valid for a given refclk with
717 * the given connectors.
718 */
719
Chris Wilson1b894b52010-12-14 20:04:54 +0000720static bool intel_PLL_is_valid(struct drm_device *dev,
721 const intel_limit_t *limit,
722 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800723{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->n < limit->n.min || limit->n.max < clock->n)
725 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300732
Wayne Boyer666a4532015-12-09 12:29:35 -0800733 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
734 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300735 if (clock->m1 <= clock->m2)
736 INTELPllInvalid("m1 <= m2\n");
737
Wayne Boyer666a4532015-12-09 12:29:35 -0800738 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300739 if (clock->p < limit->p.min || limit->p.max < clock->p)
740 INTELPllInvalid("p out of range\n");
741 if (clock->m < limit->m.min || limit->m.max < clock->m)
742 INTELPllInvalid("m out of range\n");
743 }
744
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400746 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
748 * connector, etc., rather than just a single range.
749 */
750 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400751 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 return true;
754}
755
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300756static int
757i9xx_select_p2_div(const intel_limit_t *limit,
758 const struct intel_crtc_state *crtc_state,
759 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800760{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200763 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800764 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100765 * For LVDS just rely on its current settings for dual-channel.
766 * We haven't figured out how to reliably set up different
767 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800768 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100769 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300772 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 } else {
774 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800778 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779}
780
781static bool
782i9xx_find_best_dpll(const intel_limit_t *limit,
783 struct intel_crtc_state *crtc_state,
784 int target, int refclk, intel_clock_t *match_clock,
785 intel_clock_t *best_clock)
786{
787 struct drm_device *dev = crtc_state->base.crtc->dev;
788 intel_clock_t clock;
789 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Akshay Joshi0206e352011-08-16 15:34:10 -0400791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300793 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
794
Zhao Yakui42158662009-11-20 11:24:18 +0800795 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
796 clock.m1++) {
797 for (clock.m2 = limit->m2.min;
798 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200799 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800800 break;
801 for (clock.n = limit->n.min;
802 clock.n <= limit->n.max; clock.n++) {
803 for (clock.p1 = limit->p1.min;
804 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800805 int this_err;
806
Imre Deakdccbea32015-06-22 23:35:51 +0300807 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800811 if (match_clock &&
812 clock.p != match_clock->p)
813 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814
815 this_err = abs(clock.dot - target);
816 if (this_err < err) {
817 *best_clock = clock;
818 err = this_err;
819 }
820 }
821 }
822 }
823 }
824
825 return (err != target);
826}
827
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829pnv_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200835 intel_clock_t clock;
836 int err = target;
837
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200838 memset(best_clock, 0, sizeof(*best_clock));
839
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
841
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
843 clock.m1++) {
844 for (clock.m2 = limit->m2.min;
845 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200846 for (clock.n = limit->n.min;
847 clock.n <= limit->n.max; clock.n++) {
848 for (clock.p1 = limit->p1.min;
849 clock.p1 <= limit->p1.max; clock.p1++) {
850 int this_err;
851
Imre Deakdccbea32015-06-22 23:35:51 +0300852 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800853 if (!intel_PLL_is_valid(dev, limit,
854 &clock))
855 continue;
856 if (match_clock &&
857 clock.p != match_clock->p)
858 continue;
859
860 this_err = abs(clock.dot - target);
861 if (this_err < err) {
862 *best_clock = clock;
863 err = this_err;
864 }
865 }
866 }
867 }
868 }
869
870 return (err != target);
871}
872
Ma Lingd4906092009-03-18 20:13:27 +0800873static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200874g4x_find_best_dpll(const intel_limit_t *limit,
875 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200876 int target, int refclk, intel_clock_t *match_clock,
877 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800878{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300879 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800880 intel_clock_t clock;
881 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300882 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400883 /* approximately equals target * 0.00585 */
884 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800885
886 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300887
888 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
889
Ma Lingd4906092009-03-18 20:13:27 +0800890 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200891 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800892 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.m1 = limit->m1.max;
895 clock.m1 >= limit->m1.min; clock.m1--) {
896 for (clock.m2 = limit->m2.max;
897 clock.m2 >= limit->m2.min; clock.m2--) {
898 for (clock.p1 = limit->p1.max;
899 clock.p1 >= limit->p1.min; clock.p1--) {
900 int this_err;
901
Imre Deakdccbea32015-06-22 23:35:51 +0300902 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000903 if (!intel_PLL_is_valid(dev, limit,
904 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800905 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000906
907 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921/*
922 * Check if the calculated PLL configuration is more optimal compared to the
923 * best configuration and error found so far. Return the calculated error.
924 */
925static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
926 const intel_clock_t *calculated_clock,
927 const intel_clock_t *best_clock,
928 unsigned int best_error_ppm,
929 unsigned int *error_ppm)
930{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 /*
932 * For CHV ignore the error and consider only the P value.
933 * Prefer a bigger P value based on HW requirements.
934 */
935 if (IS_CHERRYVIEW(dev)) {
936 *error_ppm = 0;
937
938 return calculated_clock->p > best_clock->p;
939 }
940
Imre Deak24be4e42015-03-17 11:40:04 +0200941 if (WARN_ON_ONCE(!target_freq))
942 return false;
943
Imre Deakd5dd62b2015-03-17 11:40:03 +0200944 *error_ppm = div_u64(1000000ULL *
945 abs(target_freq - calculated_clock->dot),
946 target_freq);
947 /*
948 * Prefer a better P value over a better (smaller) error if the error
949 * is small. Ensure this preference for future configurations too by
950 * setting the error to 0.
951 */
952 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
953 *error_ppm = 0;
954
955 return true;
956 }
957
958 return *error_ppm + 10 < best_error_ppm;
959}
960
Zhenyu Wang2c072452009-06-05 15:38:42 +0800961static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200962vlv_find_best_dpll(const intel_limit_t *limit,
963 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200964 int target, int refclk, intel_clock_t *match_clock,
965 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700966{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200967 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300968 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300970 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300971 /* min update 19.2 MHz */
972 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300973 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300975 target *= 5; /* fast clock */
976
977 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700978
979 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300980 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300981 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300982 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300983 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300984 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700985 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300988
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300989 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
990 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300991
Imre Deakdccbea32015-06-22 23:35:51 +0300992 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300993
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300994 if (!intel_PLL_is_valid(dev, limit,
995 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300996 continue;
997
Imre Deakd5dd62b2015-03-17 11:40:03 +0200998 if (!vlv_PLL_is_optimal(dev, target,
999 &clock,
1000 best_clock,
1001 bestppm, &ppm))
1002 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +03001003
Imre Deakd5dd62b2015-03-17 11:40:03 +02001004 *best_clock = clock;
1005 bestppm = ppm;
1006 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001007 }
1008 }
1009 }
1010 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001011
Ville Syrjälä49e497e2013-09-24 21:26:31 +03001012 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001013}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001016chv_find_best_dpll(const intel_limit_t *limit,
1017 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001018 int target, int refclk, intel_clock_t *match_clock,
1019 intel_clock_t *best_clock)
1020{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001021 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001022 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001023 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024 intel_clock_t clock;
1025 uint64_t m2;
1026 int found = false;
1027
1028 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001029 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001030
1031 /*
1032 * Based on hardware doc, the n always set to 1, and m1 always
1033 * set to 2. If requires to support 200Mhz refclk, we need to
1034 * revisit this because n may not 1 anymore.
1035 */
1036 clock.n = 1, clock.m1 = 2;
1037 target *= 5; /* fast clock */
1038
1039 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1040 for (clock.p2 = limit->p2.p2_fast;
1041 clock.p2 >= limit->p2.p2_slow;
1042 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001044
1045 clock.p = clock.p1 * clock.p2;
1046
1047 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1048 clock.n) << 22, refclk * clock.m1);
1049
1050 if (m2 > INT_MAX/clock.m1)
1051 continue;
1052
1053 clock.m2 = m2;
1054
Imre Deakdccbea32015-06-22 23:35:51 +03001055 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001056
1057 if (!intel_PLL_is_valid(dev, limit, &clock))
1058 continue;
1059
Imre Deak9ca3ba02015-03-17 11:40:05 +02001060 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1061 best_error_ppm, &error_ppm))
1062 continue;
1063
1064 *best_clock = clock;
1065 best_error_ppm = error_ppm;
1066 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001067 }
1068 }
1069
1070 return found;
1071}
1072
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001073bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1074 intel_clock_t *best_clock)
1075{
1076 int refclk = i9xx_get_refclk(crtc_state, 0);
1077
1078 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1079 target_clock, refclk, NULL, best_clock);
1080}
1081
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001082bool intel_crtc_active(struct drm_crtc *crtc)
1083{
1084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1085
1086 /* Be paranoid as we can arrive here with only partial
1087 * state retrieved from the hardware during setup.
1088 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001090 * as Haswell has gained clock readout/fastboot support.
1091 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001092 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001093 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001094 *
1095 * FIXME: The intel_crtc->active here should be switched to
1096 * crtc->state->active once we have proper CRTC states wired up
1097 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001098 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001099 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001100 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001101}
1102
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001103enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001109 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001110}
1111
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001112static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1113{
1114 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001115 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001116 u32 line1, line2;
1117 u32 line_mask;
1118
1119 if (IS_GEN2(dev))
1120 line_mask = DSL_LINEMASK_GEN2;
1121 else
1122 line_mask = DSL_LINEMASK_GEN3;
1123
1124 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001125 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001126 line2 = I915_READ(reg) & line_mask;
1127
1128 return line1 == line2;
1129}
1130
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131/*
1132 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001133 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001134 *
1135 * After disabling a pipe, we can't wait for vblank in the usual way,
1136 * spinning on the vblank interrupt status bit, since we won't actually
1137 * see an interrupt when the pipe is disabled.
1138 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 * On Gen4 and above:
1140 * wait for the pipe register state bit to turn off
1141 *
1142 * Otherwise:
1143 * wait for the display line value to settle (it usually
1144 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001145 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001146 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001147static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001148{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001149 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001150 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001152 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001153
Keith Packardab7ad7f2010-10-03 00:33:06 -07001154 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001156
Keith Packardab7ad7f2010-10-03 00:33:06 -07001157 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001158 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1159 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001160 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001161 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001162 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001163 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001164 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001165 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001166}
1167
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001169void assert_pll(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 u32 val;
1173 bool cur_state;
1174
Ville Syrjälä649636e2015-09-22 19:50:01 +03001175 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001176 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001177 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001178 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001179 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001180}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181
Jani Nikula23538ef2013-08-27 15:12:22 +03001182/* XXX: the dsi pll is shared between MIPI DSI ports */
1183static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1184{
1185 u32 val;
1186 bool cur_state;
1187
Ville Syrjäläa5805162015-05-26 20:42:30 +03001188 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001189 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001190 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001191
1192 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001194 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001195 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001196}
1197#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1198#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1199
Jesse Barnes040484a2011-01-03 12:14:26 -08001200static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
Jesse Barnes040484a2011-01-03 12:14:26 -08001203 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001204 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1205 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001207 if (HAS_DDI(dev_priv->dev)) {
1208 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001209 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001210 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001211 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001213 cur_state = !!(val & FDI_TX_ENABLE);
1214 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001217 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001218}
1219#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1220#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1221
1222static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
1226 bool cur_state;
1227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001229 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1235#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1236
1237static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1238 enum pipe pipe)
1239{
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 u32 val;
1241
1242 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001243 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 return;
1245
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001246 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001247 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001248 return;
1249
Ville Syrjälä649636e2015-09-22 19:50:01 +03001250 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001251 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetter55607e82013-06-16 21:42:39 +02001254void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1255 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001259
Ville Syrjälä649636e2015-09-22 19:50:01 +03001260 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001261 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001262 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001263 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001264 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetterb680c372014-09-19 18:27:27 +02001267void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1268 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001271 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 u32 val;
1273 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001274 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275
Jani Nikulabedd4db2014-08-22 15:04:13 +03001276 if (WARN_ON(HAS_DDI(dev)))
1277 return;
1278
1279 if (HAS_PCH_SPLIT(dev)) {
1280 u32 port_sel;
1281
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1284
1285 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1286 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1287 panel_pipe = PIPE_B;
1288 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001289 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 /* presumably write lock depends on pipe, not port select */
1291 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1292 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001293 } else {
1294 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1296 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 }
1298
1299 val = I915_READ(pp_reg);
1300 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001301 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302 locked = false;
1303
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001305 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001307}
1308
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309static void assert_cursor(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
1311{
1312 struct drm_device *dev = dev_priv->dev;
1313 bool cur_state;
1314
Paulo Zanonid9d82082014-02-27 16:30:56 -03001315 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001316 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001317 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001318 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001319
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001321 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001322 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001323}
1324#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1325#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1326
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001327void assert_pipe(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001331 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1332 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001333 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Imre Deak4feed0e2016-02-12 18:55:14 +02001340 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1341 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001343 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001344
1345 intel_display_power_put(dev_priv, power_domain);
1346 } else {
1347 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001348 }
1349
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001351 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001352 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001353}
1354
Chris Wilson931872f2012-01-16 23:01:13 +00001355static void assert_plane(struct drm_i915_private *dev_priv,
1356 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001357{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001362 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001364 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1369#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1370
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe)
1373{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001374 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä653e1022013-06-04 13:49:05 +03001377 /* Primary planes are fixed to pipes on gen4+ */
1378 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 u32 val = I915_READ(DSPCNTR(i));
1389 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001403 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001404 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001405 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1408 sprite, pipe_name(pipe));
1409 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001410 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001411 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001412 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001415 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 }
1417 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001420 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 plane_name(pipe), pipe_name(pipe));
1422 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001423 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001436void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001438{
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 u32 val;
1440 bool enabled;
1441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1446 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Keith Packard4e634382011-08-06 10:39:45 -07001449static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001451{
1452 if ((val & DP_PORT_EN) == 0)
1453 return false;
1454
1455 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001457 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1458 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001459 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1460 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1461 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001462 } else {
1463 if ((val & DP_PIPE_MASK) != (pipe << 30))
1464 return false;
1465 }
1466 return true;
1467}
1468
Keith Packard1519b992011-08-06 10:35:34 -07001469static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 val)
1471{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001472 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001476 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001477 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001478 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1479 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1480 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001481 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001482 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001483 return false;
1484 }
1485 return true;
1486}
1487
1488static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1489 enum pipe pipe, u32 val)
1490{
1491 if ((val & LVDS_PORT_EN) == 0)
1492 return false;
1493
1494 if (HAS_PCH_CPT(dev_priv->dev)) {
1495 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1496 return false;
1497 } else {
1498 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & ADPA_DAC_ENABLE) == 0)
1508 return false;
1509 if (HAS_PCH_CPT(dev_priv->dev)) {
1510 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1511 return false;
1512 } else {
1513 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1514 return false;
1515 }
1516 return true;
1517}
1518
Jesse Barnes291906f2011-02-02 12:28:03 -08001519static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001520 enum pipe pipe, i915_reg_t reg,
1521 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001522{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001523 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001526 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001527
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001529 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001530 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001531}
1532
1533static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001534 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001535{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001536 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001537 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001538 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001539 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001540
Rob Clarke2c719b2014-12-15 13:56:32 -05001541 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001542 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001543 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001544}
1545
1546static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1547 enum pipe pipe)
1548{
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001550
Keith Packardf0575e92011-07-25 22:12:43 -07001551 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1552 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1553 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001554
Ville Syrjälä649636e2015-09-22 19:50:01 +03001555 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001557 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
Ville Syrjälä649636e2015-09-22 19:50:01 +03001560 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001562 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001564
Paulo Zanonie2debe92013-02-18 19:00:27 -03001565 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1566 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1567 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
Ville Syrjäläd288f652014-10-28 13:20:22 +02001570static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001571 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001572{
Daniel Vetter426115c2013-07-11 22:13:42 +02001573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001576 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001577
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001579
Daniel Vetter87442f72013-06-06 00:52:17 +02001580 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001581 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
Daniel Vetter426115c2013-07-11 22:13:42 +02001584 I915_WRITE(reg, dpll);
1585 POSTING_READ(reg);
1586 udelay(150);
1587
1588 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1589 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1590
Ville Syrjäläd288f652014-10-28 13:20:22 +02001591 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001592 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001593
1594 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596 POSTING_READ(reg);
1597 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001598 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
1604}
1605
Ville Syrjäläd288f652014-10-28 13:20:22 +02001606static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001607 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608{
1609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int pipe = crtc->pipe;
1612 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001613 u32 tmp;
1614
1615 assert_pipe_disabled(dev_priv, crtc->pipe);
1616
Ville Syrjäläa5805162015-05-26 20:42:30 +03001617 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001618
1619 /* Enable back the 10bit clock to display controller */
1620 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1621 tmp |= DPIO_DCLKP_EN;
1622 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1623
Ville Syrjälä54433e92015-05-26 20:42:31 +03001624 mutex_unlock(&dev_priv->sb_lock);
1625
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 /*
1627 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1628 */
1629 udelay(1);
1630
1631 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001635 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 DRM_ERROR("PLL %d failed to lock\n", pipe);
1637
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001638 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001640 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641}
1642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643static int intel_num_dvo_pipes(struct drm_device *dev)
1644{
1645 struct intel_crtc *crtc;
1646 int count = 0;
1647
1648 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001649 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001650 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001651
1652 return count;
1653}
1654
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001656{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 struct drm_device *dev = crtc->base.dev;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001659 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001660 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001661
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001662 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001663
1664 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001665 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666
1667 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001668 if (IS_MOBILE(dev) && !IS_I830(dev))
1669 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001671 /* Enable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1673 /*
1674 * It appears to be important that we don't enable this
1675 * for the current pipe before otherwise configuring the
1676 * PLL. No idea how this should be handled if multiple
1677 * DVO outputs are enabled simultaneosly.
1678 */
1679 dpll |= DPLL_DVO_2X_MODE;
1680 I915_WRITE(DPLL(!crtc->pipe),
1681 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1682 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001684 /*
1685 * Apparently we need to have VGA mode enabled prior to changing
1686 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1687 * dividers, even though the register value does change.
1688 */
1689 I915_WRITE(reg, 0);
1690
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001691 I915_WRITE(reg, dpll);
1692
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 /* Wait for the clocks to stabilize. */
1694 POSTING_READ(reg);
1695 udelay(150);
1696
1697 if (INTEL_INFO(dev)->gen >= 4) {
1698 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001699 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 } else {
1701 /* The pixel multiplier can only be updated once the
1702 * DPLL is enabled and the clocks are stable.
1703 *
1704 * So write it again.
1705 */
1706 I915_WRITE(reg, dpll);
1707 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001708
1709 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 POSTING_READ(reg);
1712 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001713 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714 POSTING_READ(reg);
1715 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
1719}
1720
1721/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001722 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 * @dev_priv: i915 private structure
1724 * @pipe: pipe PLL to disable
1725 *
1726 * Disable the PLL for @pipe, making sure the pipe is off first.
1727 *
1728 * Note! This is for pre-ILK only.
1729 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001732 struct drm_device *dev = crtc->base.dev;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 enum pipe pipe = crtc->pipe;
1735
1736 /* Disable DVO 2x clock on both PLLs if necessary */
1737 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001738 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001739 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001740 I915_WRITE(DPLL(PIPE_B),
1741 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1742 I915_WRITE(DPLL(PIPE_A),
1743 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1744 }
1745
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001746 /* Don't disable pipe or pipe PLLs if needed */
1747 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1748 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 return;
1750
1751 /* Make sure the pipe isn't still relying on us */
1752 assert_pipe_disabled(dev_priv, pipe);
1753
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001754 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001755 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756}
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1759{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001761
1762 /* Make sure the pipe isn't still relying on us */
1763 assert_pipe_disabled(dev_priv, pipe);
1764
Imre Deake5cbfbf2014-01-09 17:08:16 +02001765 /*
1766 * Leave integrated clock source and reference clock enabled for pipe B.
1767 * The latter is needed for VGA hotplug / manual detection.
1768 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001769 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001770 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001771 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001772 I915_WRITE(DPLL(pipe), val);
1773 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001774
1775}
1776
1777static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1778{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780 u32 val;
1781
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001786 val = DPLL_SSC_REF_CLK_CHV |
1787 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 if (pipe != PIPE_A)
1789 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1790 I915_WRITE(DPLL(pipe), val);
1791 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001792
Ville Syrjäläa5805162015-05-26 20:42:30 +03001793 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001794
1795 /* Disable 10bit clock to display controller */
1796 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1797 val &= ~DPIO_DCLKP_EN;
1798 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1799
Ville Syrjäläa5805162015-05-26 20:42:30 +03001800 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001801}
1802
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001803void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001804 struct intel_digital_port *dport,
1805 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001806{
1807 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001808 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 switch (dport->port) {
1811 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001813 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001814 break;
1815 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001818 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 break;
1820 case PORT_D:
1821 port_mask = DPLL_PORTD_READY_MASK;
1822 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001823 break;
1824 default:
1825 BUG();
1826 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001827
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001828 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1829 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1830 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831}
1832
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001833static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1834 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001835{
Daniel Vetter23670b322012-11-01 09:15:30 +01001836 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001839 i915_reg_t reg;
1840 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001843 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844
1845 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001846 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847
1848 /* FDI must be feeding us bits for PCH ports */
1849 assert_fdi_tx_enabled(dev_priv, pipe);
1850 assert_fdi_rx_enabled(dev_priv, pipe);
1851
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 if (HAS_PCH_CPT(dev)) {
1853 /* Workaround: Set the timing override bit before enabling the
1854 * pch transcoder. */
1855 reg = TRANS_CHICKEN2(pipe);
1856 val = I915_READ(reg);
1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1858 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001859 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001860
Daniel Vetterab9412b2013-05-03 11:49:46 +02001861 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001862 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001863 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864
1865 if (HAS_PCH_IBX(dev_priv->dev)) {
1866 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001867 * Make the BPC in transcoder be consistent with
1868 * that in pipeconf reg. For HDMI we must use 8bpc
1869 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001871 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001872 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1873 val |= PIPECONF_8BPC;
1874 else
1875 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001876 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001877
1878 val &= ~TRANS_INTERLACE_MASK;
1879 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001880 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001881 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 val |= TRANS_LEGACY_INTERLACED_ILK;
1883 else
1884 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 else
1886 val |= TRANS_PROGRESSIVE;
1887
Jesse Barnes040484a2011-01-03 12:14:26 -08001888 I915_WRITE(reg, val | TRANS_ENABLE);
1889 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001891}
1892
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001894 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001895{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001896 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
1898 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001899 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001900
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001902 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001905 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001906 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001907 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001908 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001909
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001910 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001911 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001913 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1914 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001915 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Daniel Vetterab9412b2013-05-03 11:49:46 +02001919 I915_WRITE(LPT_TRANSCONF, val);
1920 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922}
1923
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001924static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1925 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Daniel Vetter23670b322012-11-01 09:15:30 +01001927 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001928 i915_reg_t reg;
1929 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001930
1931 /* FDI relies on the transcoder */
1932 assert_fdi_tx_disabled(dev_priv, pipe);
1933 assert_fdi_rx_disabled(dev_priv, pipe);
1934
Jesse Barnes291906f2011-02-02 12:28:03 -08001935 /* Ports must be off as well */
1936 assert_pch_ports_disabled(dev_priv, pipe);
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001939 val = I915_READ(reg);
1940 val &= ~TRANS_ENABLE;
1941 I915_WRITE(reg, val);
1942 /* wait for PCH transcoder off, transcoder state */
1943 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001944 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001945
Ville Syrjäläc4656132015-10-29 21:25:56 +02001946 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 /* Workaround: Clear the timing override chicken bit again. */
1948 reg = TRANS_CHICKEN2(pipe);
1949 val = I915_READ(reg);
1950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1951 I915_WRITE(reg, val);
1952 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001953}
1954
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001955static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 u32 val;
1958
Daniel Vetterab9412b2013-05-03 11:49:46 +02001959 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001960 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001963 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001964 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001965
1966 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001967 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001969 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
1972/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001973 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001974 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001976 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001979static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980{
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 struct drm_device *dev = crtc->base.dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001984 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001985 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001986 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 u32 val;
1988
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001989 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1990
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001991 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001992 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001993 assert_sprites_disabled(dev_priv, pipe);
1994
Paulo Zanoni681e5812012-12-06 11:12:38 -02001995 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001996 pch_transcoder = TRANSCODER_A;
1997 else
1998 pch_transcoder = pipe;
1999
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 /*
2001 * A pipe without a PLL won't actually be able to drive bits from
2002 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2003 * need the check.
2004 */
Imre Deak50360402015-01-16 00:55:16 -08002005 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002006 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002007 assert_dsi_pll_enabled(dev_priv);
2008 else
2009 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002010 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002013 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002014 assert_fdi_tx_pll_enabled(dev_priv,
2015 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 }
2017 /* FIXME: assert CPU port conditions for SNB+ */
2018 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002020 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002023 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2024 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002027
2028 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002029 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002030
2031 /*
2032 * Until the pipe starts DSL will read as 0, which would cause
2033 * an apparent vblank timestamp jump, which messes up also the
2034 * frame count when it's derived from the timestamps. So let's
2035 * wait for the pipe to start properly before we call
2036 * drm_crtc_vblank_on()
2037 */
2038 if (dev->max_vblank_count == 0 &&
2039 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2040 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041}
2042
2043/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002044 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002045 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002047 * Disable the pipe of @crtc, making sure that various hardware
2048 * specific requirements are met, if applicable, e.g. plane
2049 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 *
2051 * Will wait until the pipe has shut down before returning.
2052 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002053static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002056 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002057 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002058 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 u32 val;
2060
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002061 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2062
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 /*
2064 * Make sure planes won't keep trying to pump pixels to us,
2065 * or we might hang the display.
2066 */
2067 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002068 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002069 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002071 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002073 if ((val & PIPECONF_ENABLE) == 0)
2074 return;
2075
Ville Syrjälä67adc642014-08-15 01:21:57 +03002076 /*
2077 * Double wide has implications for planes
2078 * so best keep it disabled when not needed.
2079 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002080 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002081 val &= ~PIPECONF_DOUBLE_WIDE;
2082
2083 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002084 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2085 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002086 val &= ~PIPECONF_ENABLE;
2087
2088 I915_WRITE(reg, val);
2089 if ((val & PIPECONF_ENABLE) == 0)
2090 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091}
2092
Chris Wilson693db182013-03-05 14:52:39 +00002093static bool need_vtd_wa(struct drm_device *dev)
2094{
2095#ifdef CONFIG_INTEL_IOMMU
2096 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2097 return true;
2098#endif
2099 return false;
2100}
2101
Ville Syrjälä832be822016-01-12 21:08:33 +02002102static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2103{
2104 return IS_GEN2(dev_priv) ? 2048 : 4096;
2105}
2106
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002107static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2108 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002109{
2110 switch (fb_modifier) {
2111 case DRM_FORMAT_MOD_NONE:
2112 return cpp;
2113 case I915_FORMAT_MOD_X_TILED:
2114 if (IS_GEN2(dev_priv))
2115 return 128;
2116 else
2117 return 512;
2118 case I915_FORMAT_MOD_Y_TILED:
2119 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2120 return 128;
2121 else
2122 return 512;
2123 case I915_FORMAT_MOD_Yf_TILED:
2124 switch (cpp) {
2125 case 1:
2126 return 64;
2127 case 2:
2128 case 4:
2129 return 128;
2130 case 8:
2131 case 16:
2132 return 256;
2133 default:
2134 MISSING_CASE(cpp);
2135 return cpp;
2136 }
2137 break;
2138 default:
2139 MISSING_CASE(fb_modifier);
2140 return cpp;
2141 }
2142}
2143
Ville Syrjälä832be822016-01-12 21:08:33 +02002144unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2145 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002146{
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2148 return 1;
2149 else
2150 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002151 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002152}
2153
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002154/* Return the tile dimensions in pixel units */
2155static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2156 unsigned int *tile_width,
2157 unsigned int *tile_height,
2158 uint64_t fb_modifier,
2159 unsigned int cpp)
2160{
2161 unsigned int tile_width_bytes =
2162 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2163
2164 *tile_width = tile_width_bytes / cpp;
2165 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2166}
2167
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002168unsigned int
2169intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002170 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002171{
Ville Syrjälä832be822016-01-12 21:08:33 +02002172 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2173 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2174
2175 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002176}
2177
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002178unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2179{
2180 unsigned int size = 0;
2181 int i;
2182
2183 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2184 size += rot_info->plane[i].width * rot_info->plane[i].height;
2185
2186 return size;
2187}
2188
Daniel Vetter75c82a52015-10-14 16:51:04 +02002189static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002190intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2191 const struct drm_framebuffer *fb,
2192 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002193{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002194 if (intel_rotation_90_or_270(rotation)) {
2195 *view = i915_ggtt_view_rotated;
2196 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2197 } else {
2198 *view = i915_ggtt_view_normal;
2199 }
2200}
2201
2202static void
2203intel_fill_fb_info(struct drm_i915_private *dev_priv,
2204 struct drm_framebuffer *fb)
2205{
2206 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002209 tile_size = intel_tile_size(dev_priv);
2210
2211 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002212 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2213 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002214
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002215 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2216 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002217
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002218 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002219 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002220 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2221 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002222
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002223 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002224 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2225 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002226 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002227}
2228
Ville Syrjälä603525d2016-01-12 21:08:37 +02002229static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002230{
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002233 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002234 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002235 return 128 * 1024;
2236 else if (INTEL_INFO(dev_priv)->gen >= 4)
2237 return 4 * 1024;
2238 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002239 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002240}
2241
Ville Syrjälä603525d2016-01-12 21:08:37 +02002242static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2243 uint64_t fb_modifier)
2244{
2245 switch (fb_modifier) {
2246 case DRM_FORMAT_MOD_NONE:
2247 return intel_linear_alignment(dev_priv);
2248 case I915_FORMAT_MOD_X_TILED:
2249 if (INTEL_INFO(dev_priv)->gen >= 9)
2250 return 256 * 1024;
2251 return 0;
2252 case I915_FORMAT_MOD_Y_TILED:
2253 case I915_FORMAT_MOD_Yf_TILED:
2254 return 1 * 1024 * 1024;
2255 default:
2256 MISSING_CASE(fb_modifier);
2257 return 0;
2258 }
2259}
2260
Chris Wilson127bd2a2010-07-23 23:32:05 +01002261int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002262intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2263 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002264{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002265 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002267 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002268 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002269 u32 alignment;
2270 int ret;
2271
Matt Roperebcdd392014-07-09 16:22:11 -07002272 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2273
Ville Syrjälä603525d2016-01-12 21:08:37 +02002274 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275
Ville Syrjälä3465c582016-02-15 22:54:43 +02002276 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277
Chris Wilson693db182013-03-05 14:52:39 +00002278 /* Note that the w/a also requires 64 PTE of padding following the
2279 * bo. We currently fill all unused PTE with the shadow page and so
2280 * we should always have valid PTE following the scanout preventing
2281 * the VT-d warning.
2282 */
2283 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2284 alignment = 256 * 1024;
2285
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 /*
2287 * Global gtt pte registers are special registers which actually forward
2288 * writes to a chunk of system memory. Which means that there is no risk
2289 * that the register values disappear as soon as we call
2290 * intel_runtime_pm_put(), so it is correct to wrap only the
2291 * pin/unpin/fence and not more.
2292 */
2293 intel_runtime_pm_get(dev_priv);
2294
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002295 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2296 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002297 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002298 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002299
2300 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2301 * fence, whereas 965+ only requires a fence if using
2302 * framebuffer compression. For simplicity, we always install
2303 * a fence as the cost is not that onerous.
2304 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002305 if (view.type == I915_GGTT_VIEW_NORMAL) {
2306 ret = i915_gem_object_get_fence(obj);
2307 if (ret == -EDEADLK) {
2308 /*
2309 * -EDEADLK means there are no free fences
2310 * no pending flips.
2311 *
2312 * This is propagated to atomic, but it uses
2313 * -EDEADLK to force a locking recovery, so
2314 * change the returned error to -EBUSY.
2315 */
2316 ret = -EBUSY;
2317 goto err_unpin;
2318 } else if (ret)
2319 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320
Vivek Kasireddy98072162015-10-29 18:54:38 -07002321 i915_gem_object_pin_fence(obj);
2322 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002324 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002325 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002326
2327err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002329err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002330 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002331 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332}
2333
Ville Syrjälä3465c582016-02-15 22:54:43 +02002334static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002335{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002338
Matt Roperebcdd392014-07-09 16:22:11 -07002339 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2340
Ville Syrjälä3465c582016-02-15 22:54:43 +02002341 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342
Vivek Kasireddy98072162015-10-29 18:54:38 -07002343 if (view.type == I915_GGTT_VIEW_NORMAL)
2344 i915_gem_object_unpin_fence(obj);
2345
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002347}
2348
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002350 * Adjust the tile offset by moving the difference into
2351 * the x/y offsets.
2352 *
2353 * Input tile dimensions and pitch must already be
2354 * rotated to match x and y, and in pixel units.
2355 */
2356static u32 intel_adjust_tile_offset(int *x, int *y,
2357 unsigned int tile_width,
2358 unsigned int tile_height,
2359 unsigned int tile_size,
2360 unsigned int pitch_tiles,
2361 u32 old_offset,
2362 u32 new_offset)
2363{
2364 unsigned int tiles;
2365
2366 WARN_ON(old_offset & (tile_size - 1));
2367 WARN_ON(new_offset & (tile_size - 1));
2368 WARN_ON(new_offset > old_offset);
2369
2370 tiles = (old_offset - new_offset) / tile_size;
2371
2372 *y += tiles / pitch_tiles * tile_height;
2373 *x += tiles % pitch_tiles * tile_width;
2374
2375 return new_offset;
2376}
2377
2378/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002379 * Computes the linear offset to the base tile and adjusts
2380 * x, y. bytes per pixel is assumed to be a power-of-two.
2381 *
2382 * In the 90/270 rotated case, x and y are assumed
2383 * to be already rotated to match the rotated GTT view, and
2384 * pitch is the tile_height aligned framebuffer height.
2385 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002386u32 intel_compute_tile_offset(int *x, int *y,
2387 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 unsigned int pitch,
2389 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002391 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2392 uint64_t fb_modifier = fb->modifier[plane];
2393 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002394 u32 offset, offset_aligned, alignment;
2395
2396 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2397 if (alignment)
2398 alignment--;
2399
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002400 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002401 unsigned int tile_size, tile_width, tile_height;
2402 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403
Ville Syrjäläd8433102016-01-12 21:08:35 +02002404 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2406 fb_modifier, cpp);
2407
2408 if (intel_rotation_90_or_270(rotation)) {
2409 pitch_tiles = pitch / tile_height;
2410 swap(tile_width, tile_height);
2411 } else {
2412 pitch_tiles = pitch / (tile_width * cpp);
2413 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_rows = *y / tile_height;
2416 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002417
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002418 tiles = *x / tile_width;
2419 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002420
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002421 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2422 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002423
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002424 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2425 tile_size, pitch_tiles,
2426 offset, offset_aligned);
2427 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002429 offset_aligned = offset & ~alignment;
2430
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002431 *y = (offset & alignment) / pitch;
2432 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002433 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002434
2435 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436}
2437
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002438static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002439{
2440 switch (format) {
2441 case DISPPLANE_8BPP:
2442 return DRM_FORMAT_C8;
2443 case DISPPLANE_BGRX555:
2444 return DRM_FORMAT_XRGB1555;
2445 case DISPPLANE_BGRX565:
2446 return DRM_FORMAT_RGB565;
2447 default:
2448 case DISPPLANE_BGRX888:
2449 return DRM_FORMAT_XRGB8888;
2450 case DISPPLANE_RGBX888:
2451 return DRM_FORMAT_XBGR8888;
2452 case DISPPLANE_BGRX101010:
2453 return DRM_FORMAT_XRGB2101010;
2454 case DISPPLANE_RGBX101010:
2455 return DRM_FORMAT_XBGR2101010;
2456 }
2457}
2458
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002459static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2460{
2461 switch (format) {
2462 case PLANE_CTL_FORMAT_RGB_565:
2463 return DRM_FORMAT_RGB565;
2464 default:
2465 case PLANE_CTL_FORMAT_XRGB_8888:
2466 if (rgb_order) {
2467 if (alpha)
2468 return DRM_FORMAT_ABGR8888;
2469 else
2470 return DRM_FORMAT_XBGR8888;
2471 } else {
2472 if (alpha)
2473 return DRM_FORMAT_ARGB8888;
2474 else
2475 return DRM_FORMAT_XRGB8888;
2476 }
2477 case PLANE_CTL_FORMAT_XRGB_2101010:
2478 if (rgb_order)
2479 return DRM_FORMAT_XBGR2101010;
2480 else
2481 return DRM_FORMAT_XRGB2101010;
2482 }
2483}
2484
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002485static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002486intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2487 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002488{
2489 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002491 struct drm_i915_gem_object *obj = NULL;
2492 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002493 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002494 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2495 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2496 PAGE_SIZE);
2497
2498 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Chris Wilsonff2652e2014-03-10 08:07:02 +00002500 if (plane_config->size == 0)
2501 return false;
2502
Paulo Zanoni3badb492015-09-23 12:52:23 -03002503 /* If the FB is too big, just don't use it since fbdev is not very
2504 * important and we should probably use that space with FBC or other
2505 * features. */
2506 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2507 return false;
2508
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002509 mutex_lock(&dev->struct_mutex);
2510
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002511 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2512 base_aligned,
2513 base_aligned,
2514 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002515 if (!obj) {
2516 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002517 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002518 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
Damien Lespiau49af4492015-01-20 12:51:44 +00002520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002522 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002531 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533 DRM_DEBUG_KMS("intel fb init failed\n");
2534 goto out_unref_obj;
2535 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002536
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
2546}
2547
Matt Roperafd65eb2015-02-03 13:10:04 -08002548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002562static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565{
2566 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 struct drm_crtc *c;
2569 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002572 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002573 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2574 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002575 struct intel_plane_state *intel_state =
2576 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002577 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578
Damien Lespiau2d140302015-02-05 17:22:18 +00002579 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 return;
2581
Daniel Vetterf6936e22015-03-26 12:17:05 +01002582 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002583 fb = &plane_config->fb->base;
2584 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002585 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Damien Lespiau2d140302015-02-05 17:22:18 +00002587 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
2589 /*
2590 * Failed to alloc the obj, check to see if we should share
2591 * an fb with another CRTC instead
2592 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002593 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 i = to_intel_crtc(c);
2595
2596 if (c == &intel_crtc->base)
2597 continue;
2598
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 fb = c->primary->fb;
2603 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002604 continue;
2605
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 drm_framebuffer_reference(fb);
2609 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610 }
2611 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612
Matt Roper200757f2015-12-03 11:37:36 -08002613 /*
2614 * We've failed to reconstruct the BIOS FB. Current display state
2615 * indicates that the primary plane is visible, but has a NULL FB,
2616 * which will lead to problems later if we don't fix it up. The
2617 * simplest solution is to just disable the primary plane now and
2618 * pretend the BIOS never had it enabled.
2619 */
2620 to_intel_plane_state(plane_state)->visible = false;
2621 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622 intel_pre_disable_primary(&intel_crtc->base);
2623 intel_plane->disable_plane(primary, &intel_crtc->base);
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 return;
2626
2627valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002628 plane_state->src_x = 0;
2629 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_w = fb->width << 16;
2631 plane_state->src_h = fb->height << 16;
2632
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002633 plane_state->crtc_x = 0;
2634 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Matt Roper0a8d8a82015-12-03 11:37:38 -08002638 intel_state->src.x1 = plane_state->src_x;
2639 intel_state->src.y1 = plane_state->src_y;
2640 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2641 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2642 intel_state->dst.x1 = plane_state->crtc_x;
2643 intel_state->dst.y1 = plane_state->crtc_y;
2644 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2645 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
2648 if (obj->tiling_mode != I915_TILING_NONE)
2649 dev_priv->preserve_bios_swizzle = true;
2650
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002651 drm_framebuffer_reference(fb);
2652 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002653 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002654 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002655 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656}
2657
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002658static void i9xx_update_primary_plane(struct drm_plane *primary,
2659 const struct intel_crtc_state *crtc_state,
2660 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002661{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002662 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002663 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2665 struct drm_framebuffer *fb = plane_state->base.fb;
2666 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002667 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002668 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002670 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002671 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002672 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002673 int x = plane_state->src.x1 >> 16;
2674 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002678 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002688 ((crtc_state->pipe_src_h - 1) << 16) |
2689 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002693 ((crtc_state->pipe_src_h - 1) << 16) |
2694 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 }
2698
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002701 dspcntr |= DISPPLANE_8BPP;
2702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002705 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
2721 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002722 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002723 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
Ville Syrjäläac484962016-01-20 21:05:26 +02002732 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Daniel Vetterc2c75132012-07-05 12:17:30 +02002734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002736 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002737 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 linear_offset -= intel_crtc->dspaddr_offset;
2739 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002743 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302744 dspcntr |= DISPPLANE_ROTATE_180;
2745
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002746 x += (crtc_state->pipe_src_w - 1);
2747 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302748
2749 /* Finding the last pixel of the last line of the display
2750 data and adding to linear_offset*/
2751 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002752 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002753 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 }
2755
Paulo Zanoni2db33662015-09-14 15:20:03 -03002756 intel_crtc->adjusted_x = x;
2757 intel_crtc->adjusted_y = y;
2758
Sonika Jindal48404c12014-08-22 14:06:04 +05302759 I915_WRITE(reg, dspcntr);
2760
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002761 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002762 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002763 I915_WRITE(DSPSURF(plane),
2764 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002766 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002768 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002770}
2771
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002772static void i9xx_disable_primary_plane(struct drm_plane *primary,
2773 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002778 int plane = intel_crtc->plane;
2779
2780 I915_WRITE(DSPCNTR(plane), 0);
2781 if (INTEL_INFO(dev_priv)->gen >= 4)
2782 I915_WRITE(DSPSURF(plane), 0);
2783 else
2784 I915_WRITE(DSPADDR(plane), 0);
2785 POSTING_READ(DSPCNTR(plane));
2786}
2787
2788static void ironlake_update_primary_plane(struct drm_plane *primary,
2789 const struct intel_crtc_state *crtc_state,
2790 const struct intel_plane_state *plane_state)
2791{
2792 struct drm_device *dev = primary->dev;
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2795 struct drm_framebuffer *fb = plane_state->base.fb;
2796 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002798 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002801 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002802 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002803 int x = plane_state->src.x1 >> 16;
2804 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002806 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002807 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808
2809 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2810 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2811
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814 dspcntr |= DISPPLANE_8BPP;
2815 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 case DRM_FORMAT_RGB565:
2817 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002820 dspcntr |= DISPPLANE_BGRX888;
2821 break;
2822 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_RGBX888;
2824 break;
2825 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX101010;
2827 break;
2828 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 break;
2831 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002832 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 }
2834
2835 if (obj->tiling_mode != I915_TILING_NONE)
2836 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002837
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002838 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002839 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläac484962016-01-20 21:05:26 +02002841 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002842 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002843 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002844 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 x += (crtc_state->pipe_src_w - 1);
2851 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002856 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002857 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
Paulo Zanoni2db33662015-09-14 15:20:03 -03002861 intel_crtc->adjusted_x = x;
2862 intel_crtc->adjusted_y = y;
2863
Sonika Jindal48404c12014-08-22 14:06:04 +05302864 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002866 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002867 I915_WRITE(DSPSURF(plane),
2868 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002869 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002870 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2871 } else {
2872 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2873 I915_WRITE(DSPLINOFF(plane), linear_offset);
2874 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002875 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876}
2877
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002878u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2879 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002880{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002881 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2882 return 64;
2883 } else {
2884 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002885
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002886 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887 }
2888}
2889
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002890u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2891 struct drm_i915_gem_object *obj,
2892 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002893{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002894 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002895 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002896 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002897
Ville Syrjäläe7941292016-01-19 18:23:17 +02002898 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002899 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002900
Daniel Vetterce7f1722015-10-14 16:51:06 +02002901 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002902 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 return -1;
2905
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002906 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002907
2908 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002909 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002910 PAGE_SIZE;
2911 }
2912
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002913 WARN_ON(upper_32_bits(offset));
2914
2915 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916}
2917
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002918static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2919{
2920 struct drm_device *dev = intel_crtc->base.dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922
2923 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2925 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002926}
2927
Chandra Kondurua1b22782015-04-07 15:28:45 -07002928/*
2929 * This function detaches (aka. unbinds) unused scalers in hardware
2930 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002931static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002932{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002933 struct intel_crtc_scaler_state *scaler_state;
2934 int i;
2935
Chandra Kondurua1b22782015-04-07 15:28:45 -07002936 scaler_state = &intel_crtc->config->scaler_state;
2937
2938 /* loop through and disable scalers that aren't in use */
2939 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002940 if (!scaler_state->scalers[i].in_use)
2941 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002942 }
2943}
2944
Chandra Konduru6156a452015-04-27 13:48:39 -07002945u32 skl_plane_ctl_format(uint32_t pixel_format)
2946{
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002948 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 /*
2957 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2958 * to be already pre-multiplied. We need to add a knob (or a different
2959 * DRM_FORMAT) for user-space to configure that.
2960 */
2961 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002980 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002982
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984}
2985
2986u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (fb_modifier) {
2989 case DRM_FORMAT_MOD_NONE:
2990 break;
2991 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 default:
2998 MISSING_CASE(fb_modifier);
2999 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003000
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002}
3003
3004u32 skl_plane_ctl_rotation(unsigned int rotation)
3005{
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 switch (rotation) {
3007 case BIT(DRM_ROTATE_0):
3008 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 /*
3010 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3011 * while i915 HW rotation is clockwise, thats why this swapping.
3012 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303014 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
3020 MISSING_CASE(rotation);
3021 }
3022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003026static void skylake_update_primary_plane(struct drm_plane *plane,
3027 const struct intel_crtc_state *crtc_state,
3028 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003029{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003030 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3033 struct drm_framebuffer *fb = plane_state->base.fb;
3034 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303036 u32 plane_ctl, stride_div, stride;
3037 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003040 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 int scaler_id = plane_state->scaler_id;
3042 int src_x = plane_state->src.x1 >> 16;
3043 int src_y = plane_state->src.y1 >> 16;
3044 int src_w = drm_rect_width(&plane_state->src) >> 16;
3045 int src_h = drm_rect_height(&plane_state->src) >> 16;
3046 int dst_x = plane_state->dst.x1;
3047 int dst_y = plane_state->dst.y1;
3048 int dst_w = drm_rect_width(&plane_state->dst);
3049 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050
3051 plane_ctl = PLANE_CTL_ENABLE |
3052 PLANE_CTL_PIPE_GAMMA_ENABLE |
3053 PLANE_CTL_PIPE_CSC_ENABLE;
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3056 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003060 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003062 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003064 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003065
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003067 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003070 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003072 x_offset = stride * tile_height - src_y - src_h;
3073 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 } else {
3076 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077 x_offset = src_x;
3078 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 }
3081 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003082
Paulo Zanoni2db33662015-09-14 15:20:03 -03003083 intel_crtc->adjusted_x = x_offset;
3084 intel_crtc->adjusted_y = y_offset;
3085
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3088 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3089 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003090
3091 if (scaler_id >= 0) {
3092 uint32_t ps_ctrl = 0;
3093
3094 WARN_ON(!dst_w || !dst_h);
3095 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3096 crtc_state->scaler_state.scalers[scaler_id].mode;
3097 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3098 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3099 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3100 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3101 I915_WRITE(PLANE_POS(pipe, 0), 0);
3102 } else {
3103 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3104 }
3105
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003106 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
3108 POSTING_READ(PLANE_SURF(pipe, 0));
3109}
3110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111static void skylake_disable_primary_plane(struct drm_plane *primary,
3112 struct drm_crtc *crtc)
3113{
3114 struct drm_device *dev = crtc->dev;
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 int pipe = to_intel_crtc(crtc)->pipe;
3117
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3119 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3120 POSTING_READ(PLANE_SURF(pipe, 0));
3121}
3122
Jesse Barnes17638cd2011-06-24 12:19:23 -07003123/* Assume fb object is pinned & idle & fenced and just update base pointers */
3124static int
3125intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3126 int x, int y, enum mode_set_atomic state)
3127{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003128 /* Support for kgdboc is disabled, this needs a major rework. */
3129 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003130
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003131 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003132}
3133
Ville Syrjälä75147472014-11-24 18:28:11 +02003134static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003135{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003136 struct drm_crtc *crtc;
3137
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003138 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3140 enum plane plane = intel_crtc->plane;
3141
3142 intel_prepare_page_flip(dev, plane);
3143 intel_finish_page_flip_plane(dev, plane);
3144 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003145}
3146
3147static void intel_update_primary_planes(struct drm_device *dev)
3148{
Ville Syrjälä75147472014-11-24 18:28:11 +02003149 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 struct intel_plane *plane = to_intel_plane(crtc->primary);
3153 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003154
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003155 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003156 plane_state = to_intel_plane_state(plane->base.state);
3157
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003158 if (plane_state->visible)
3159 plane->update_plane(&plane->base,
3160 to_intel_crtc_state(crtc->state),
3161 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003162
3163 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 }
3165}
3166
Ville Syrjälä75147472014-11-24 18:28:11 +02003167void intel_prepare_reset(struct drm_device *dev)
3168{
3169 /* no reset support for gen2 */
3170 if (IS_GEN2(dev))
3171 return;
3172
3173 /* reset doesn't touch the display */
3174 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3175 return;
3176
3177 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003178 /*
3179 * Disabling the crtcs gracefully seems nicer. Also the
3180 * g33 docs say we should at least disable all the planes.
3181 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003182 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003183}
3184
3185void intel_finish_reset(struct drm_device *dev)
3186{
3187 struct drm_i915_private *dev_priv = to_i915(dev);
3188
3189 /*
3190 * Flips in the rings will be nuked by the reset,
3191 * so complete all pending flips so that user space
3192 * will get its events and not get stuck.
3193 */
3194 intel_complete_page_flips(dev);
3195
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3202 /*
3203 * Flips in the rings have been nuked by the reset,
3204 * so update the base address of all primary
3205 * planes to the the last fb to make sure we're
3206 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 *
3208 * FIXME: Atomic will make this obsolete since we won't schedule
3209 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 */
3211 intel_update_primary_planes(dev);
3212 return;
3213 }
3214
3215 /*
3216 * The display has been reset as well,
3217 * so need a full re-initialization.
3218 */
3219 intel_runtime_pm_disable_interrupts(dev_priv);
3220 intel_runtime_pm_enable_interrupts(dev_priv);
3221
3222 intel_modeset_init_hw(dev);
3223
3224 spin_lock_irq(&dev_priv->irq_lock);
3225 if (dev_priv->display.hpd_irq_setup)
3226 dev_priv->display.hpd_irq_setup(dev);
3227 spin_unlock_irq(&dev_priv->irq_lock);
3228
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003229 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003230
3231 intel_hpd_init(dev_priv);
3232
3233 drm_modeset_unlock_all(dev);
3234}
3235
Chris Wilson7d5e3792014-03-04 13:15:08 +00003236static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003241 bool pending;
3242
3243 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3244 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3245 return false;
3246
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003247 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003248 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003249 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003250
3251 return pending;
3252}
3253
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254static void intel_update_pipe_config(struct intel_crtc *crtc,
3255 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256{
3257 struct drm_device *dev = crtc->base.dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003259 struct intel_crtc_state *pipe_config =
3260 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003261
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003262 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3263 crtc->base.mode = crtc->base.state->mode;
3264
3265 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3266 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3267 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003268
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003269 if (HAS_DDI(dev))
3270 intel_set_pipe_csc(&crtc->base);
3271
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003272 /*
3273 * Update pipe size and adjust fitter if needed: the reason for this is
3274 * that in compute_mode_changes we check the native mode (not the pfit
3275 * mode) to see if we can flip rather than do a full mode set. In the
3276 * fastboot case, we'll flip, but if we don't update the pipesrc and
3277 * pfit state, we'll end up with a big fb scanned out into the wrong
3278 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003279 */
3280
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003281 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003282 ((pipe_config->pipe_src_w - 1) << 16) |
3283 (pipe_config->pipe_src_h - 1));
3284
3285 /* on skylake this is done by detaching scalers */
3286 if (INTEL_INFO(dev)->gen >= 9) {
3287 skl_detach_scalers(crtc);
3288
3289 if (pipe_config->pch_pfit.enabled)
3290 skylake_pfit_enable(crtc);
3291 } else if (HAS_PCH_SPLIT(dev)) {
3292 if (pipe_config->pch_pfit.enabled)
3293 ironlake_pfit_enable(crtc);
3294 else if (old_crtc_state->pch_pfit.enabled)
3295 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003296 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297}
3298
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299static void intel_fdi_normal_train(struct drm_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3304 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003305 i915_reg_t reg;
3306 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003307
3308 /* enable normal train */
3309 reg = FDI_TX_CTL(pipe);
3310 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003311 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003312 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3313 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003314 } else {
3315 temp &= ~FDI_LINK_TRAIN_NONE;
3316 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003317 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003318 I915_WRITE(reg, temp);
3319
3320 reg = FDI_RX_CTL(pipe);
3321 temp = I915_READ(reg);
3322 if (HAS_PCH_CPT(dev)) {
3323 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3324 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3325 } else {
3326 temp &= ~FDI_LINK_TRAIN_NONE;
3327 temp |= FDI_LINK_TRAIN_NONE;
3328 }
3329 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3330
3331 /* wait one idle pattern time */
3332 POSTING_READ(reg);
3333 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003334
3335 /* IVB wants error correction enabled */
3336 if (IS_IVYBRIDGE(dev))
3337 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3338 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003339}
3340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341/* The FDI link training functions for ILK/Ibexpeak. */
3342static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3347 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003348 i915_reg_t reg;
3349 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003351 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003352 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003353
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3355 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 reg = FDI_RX_IMR(pipe);
3357 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003358 temp &= ~FDI_RX_SYMBOL_LOCK;
3359 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 I915_WRITE(reg, temp);
3361 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003362 udelay(150);
3363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_TX_CTL(pipe);
3366 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003367 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003368 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 reg = FDI_RX_CTL(pipe);
3374 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3378
3379 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003380 udelay(150);
3381
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003382 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003383 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3384 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3385 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003386
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003388 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3391
3392 if ((temp & FDI_RX_BIT_LOCK)) {
3393 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 break;
3396 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400
3401 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp);
3413
3414 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 udelay(150);
3416
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3421
3422 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 DRM_DEBUG_KMS("FDI train 2 done.\n");
3425 break;
3426 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003428 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430
3431 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003432
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433}
3434
Akshay Joshi0206e352011-08-16 15:34:10 -04003435static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3437 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3438 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3439 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3440};
3441
3442/* The FDI link training functions for SNB/Cougarpoint. */
3443static void gen6_fdi_link_train(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3448 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003449 i915_reg_t reg;
3450 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3453 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IMR(pipe);
3455 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003456 temp &= ~FDI_RX_SYMBOL_LOCK;
3457 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
3459
3460 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 udelay(150);
3462
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 reg = FDI_TX_CTL(pipe);
3465 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003466 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003467 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_NONE;
3469 temp |= FDI_LINK_TRAIN_PATTERN_1;
3470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3471 /* SNB-B */
3472 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
Daniel Vetterd74cf322012-10-26 10:58:13 +02003475 I915_WRITE(FDI_RX_MISC(pipe),
3476 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3477
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 reg = FDI_RX_CTL(pipe);
3479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 if (HAS_PCH_CPT(dev)) {
3481 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3482 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3483 } else {
3484 temp &= ~FDI_LINK_TRAIN_NONE;
3485 temp |= FDI_LINK_TRAIN_PATTERN_1;
3486 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3488
3489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 udelay(150);
3491
Akshay Joshi0206e352011-08-16 15:34:10 -04003492 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3496 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 I915_WRITE(reg, temp);
3498
3499 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 udelay(500);
3501
Sean Paulfa37d392012-03-02 12:53:39 -05003502 for (retry = 0; retry < 5; retry++) {
3503 reg = FDI_RX_IIR(pipe);
3504 temp = I915_READ(reg);
3505 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3506 if (temp & FDI_RX_BIT_LOCK) {
3507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3508 DRM_DEBUG_KMS("FDI train 1 done.\n");
3509 break;
3510 }
3511 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 }
Sean Paulfa37d392012-03-02 12:53:39 -05003513 if (retry < 5)
3514 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 }
3516 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518
3519 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 reg = FDI_TX_CTL(pipe);
3521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522 temp &= ~FDI_LINK_TRAIN_NONE;
3523 temp |= FDI_LINK_TRAIN_PATTERN_2;
3524 if (IS_GEN6(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 /* SNB-B */
3527 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3528 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 reg = FDI_RX_CTL(pipe);
3532 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533 if (HAS_PCH_CPT(dev)) {
3534 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3535 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3536 } else {
3537 temp &= ~FDI_LINK_TRAIN_NONE;
3538 temp |= FDI_LINK_TRAIN_PATTERN_2;
3539 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 I915_WRITE(reg, temp);
3541
3542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 udelay(150);
3544
Akshay Joshi0206e352011-08-16 15:34:10 -04003545 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 reg = FDI_TX_CTL(pipe);
3547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3549 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 udelay(500);
3554
Sean Paulfa37d392012-03-02 12:53:39 -05003555 for (retry = 0; retry < 5; retry++) {
3556 reg = FDI_RX_IIR(pipe);
3557 temp = I915_READ(reg);
3558 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3559 if (temp & FDI_RX_SYMBOL_LOCK) {
3560 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3561 DRM_DEBUG_KMS("FDI train 2 done.\n");
3562 break;
3563 }
3564 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
Sean Paulfa37d392012-03-02 12:53:39 -05003566 if (retry < 5)
3567 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 }
3569 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571
3572 DRM_DEBUG_KMS("FDI train done.\n");
3573}
3574
Jesse Barnes357555c2011-04-28 15:09:55 -07003575/* Manual link training for Ivy Bridge A0 parts */
3576static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3581 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582 i915_reg_t reg;
3583 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003584
3585 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3586 for train result */
3587 reg = FDI_RX_IMR(pipe);
3588 temp = I915_READ(reg);
3589 temp &= ~FDI_RX_SYMBOL_LOCK;
3590 temp &= ~FDI_RX_BIT_LOCK;
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
3594 udelay(150);
3595
Daniel Vetter01a415f2012-10-27 15:58:40 +02003596 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3597 I915_READ(FDI_RX_IIR(pipe)));
3598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 /* Try each vswing and preemphasis setting twice before moving on */
3600 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3601 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003602 reg = FDI_TX_CTL(pipe);
3603 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003604 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3605 temp &= ~FDI_TX_ENABLE;
3606 I915_WRITE(reg, temp);
3607
3608 reg = FDI_RX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_LINK_TRAIN_AUTO;
3611 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3612 temp &= ~FDI_RX_ENABLE;
3613 I915_WRITE(reg, temp);
3614
3615 /* enable CPU FDI TX and PCH FDI RX */
3616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003619 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003620 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003622 temp |= snb_b_fdi_train_param[j/2];
3623 temp |= FDI_COMPOSITE_SYNC;
3624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3625
3626 I915_WRITE(FDI_RX_MISC(pipe),
3627 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3628
3629 reg = FDI_RX_CTL(pipe);
3630 temp = I915_READ(reg);
3631 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3632 temp |= FDI_COMPOSITE_SYNC;
3633 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3634
3635 POSTING_READ(reg);
3636 udelay(1); /* should be 0.5us */
3637
3638 for (i = 0; i < 4; i++) {
3639 reg = FDI_RX_IIR(pipe);
3640 temp = I915_READ(reg);
3641 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3642
3643 if (temp & FDI_RX_BIT_LOCK ||
3644 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3645 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3646 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3647 i);
3648 break;
3649 }
3650 udelay(1); /* should be 0.5us */
3651 }
3652 if (i == 4) {
3653 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3654 continue;
3655 }
3656
3657 /* Train 2 */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3661 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3662 I915_WRITE(reg, temp);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3667 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003668 I915_WRITE(reg, temp);
3669
3670 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003672
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003677
Jesse Barnes139ccd32013-08-19 11:04:55 -07003678 if (temp & FDI_RX_SYMBOL_LOCK ||
3679 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3681 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3682 i);
3683 goto train_done;
3684 }
3685 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003687 if (i == 4)
3688 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003689 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003690
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003692 DRM_DEBUG_KMS("FDI train done.\n");
3693}
3694
Daniel Vetter88cefb62012-08-12 19:27:14 +02003695static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003696{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003697 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003699 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 i915_reg_t reg;
3701 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003702
Jesse Barnes0e23b992010-09-10 11:10:00 -07003703 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003704 reg = FDI_RX_CTL(pipe);
3705 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003706 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003707 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003708 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003709 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3710
3711 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712 udelay(200);
3713
3714 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp | FDI_PCDCLK);
3717
3718 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003719 udelay(200);
3720
Paulo Zanoni20749732012-11-23 15:30:38 -02003721 /* Enable CPU FDI TX PLL, always on for Ironlake */
3722 reg = FDI_TX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3725 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003726
Paulo Zanoni20749732012-11-23 15:30:38 -02003727 POSTING_READ(reg);
3728 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003729 }
3730}
3731
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3733{
3734 struct drm_device *dev = intel_crtc->base.dev;
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003737 i915_reg_t reg;
3738 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003739
3740 /* Switch from PCDclk to Rawclk */
3741 reg = FDI_RX_CTL(pipe);
3742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3744
3745 /* Disable CPU FDI TX PLL */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
3748 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3749
3750 POSTING_READ(reg);
3751 udelay(100);
3752
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
3755 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3756
3757 /* Wait for the clocks to turn off. */
3758 POSTING_READ(reg);
3759 udelay(100);
3760}
3761
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762static void ironlake_fdi_disable(struct drm_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3767 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768 i915_reg_t reg;
3769 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003770
3771 /* disable CPU FDI tx and PCH FDI rx */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3775 POSTING_READ(reg);
3776
3777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
3779 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003780 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003787 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003788 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789
3790 /* still set train pattern 1 */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
3795 I915_WRITE(reg, temp);
3796
3797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 if (HAS_PCH_CPT(dev)) {
3800 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3801 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3802 } else {
3803 temp &= ~FDI_LINK_TRAIN_NONE;
3804 temp |= FDI_LINK_TRAIN_PATTERN_1;
3805 }
3806 /* BPC in FDI rx is consistent with that in PIPECONF */
3807 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003808 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003809 I915_WRITE(reg, temp);
3810
3811 POSTING_READ(reg);
3812 udelay(100);
3813}
3814
Chris Wilson5dce5b932014-01-20 10:17:36 +00003815bool intel_has_pending_fb_unpin(struct drm_device *dev)
3816{
3817 struct intel_crtc *crtc;
3818
3819 /* Note that we don't need to be called with mode_config.lock here
3820 * as our list of CRTC objects is static for the lifetime of the
3821 * device and so cannot disappear as we iterate. Similarly, we can
3822 * happily treat the predicates as racy, atomic checks as userspace
3823 * cannot claim and pin a new fb without at least acquring the
3824 * struct_mutex and so serialising with us.
3825 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003826 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003827 if (atomic_read(&crtc->unpin_work_count) == 0)
3828 continue;
3829
3830 if (crtc->unpin_work)
3831 intel_wait_for_vblank(dev, crtc->pipe);
3832
3833 return true;
3834 }
3835
3836 return false;
3837}
3838
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003839static void page_flip_completed(struct intel_crtc *intel_crtc)
3840{
3841 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3842 struct intel_unpin_work *work = intel_crtc->unpin_work;
3843
3844 /* ensure that the unpin work is consistent wrt ->pending. */
3845 smp_rmb();
3846 intel_crtc->unpin_work = NULL;
3847
3848 if (work->event)
3849 drm_send_vblank_event(intel_crtc->base.dev,
3850 intel_crtc->pipe,
3851 work->event);
3852
3853 drm_crtc_vblank_put(&intel_crtc->base);
3854
3855 wake_up_all(&dev_priv->pending_flip_queue);
3856 queue_work(dev_priv->wq, &work->work);
3857
3858 trace_i915_flip_complete(intel_crtc->plane,
3859 work->pending_flip_obj);
3860}
3861
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003862static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003863{
Chris Wilson0f911282012-04-17 10:05:38 +01003864 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003865 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003866 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003867
Daniel Vetter2c10d572012-12-20 21:24:07 +01003868 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003869
3870 ret = wait_event_interruptible_timeout(
3871 dev_priv->pending_flip_queue,
3872 !intel_crtc_has_pending_flip(crtc),
3873 60*HZ);
3874
3875 if (ret < 0)
3876 return ret;
3877
3878 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003880
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003881 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003882 if (intel_crtc->unpin_work) {
3883 WARN_ONCE(1, "Removing stuck page flip\n");
3884 page_flip_completed(intel_crtc);
3885 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003886 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003887 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003888
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003889 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890}
3891
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003892static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3893{
3894 u32 temp;
3895
3896 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3897
3898 mutex_lock(&dev_priv->sb_lock);
3899
3900 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3901 temp |= SBI_SSCCTL_DISABLE;
3902 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3903
3904 mutex_unlock(&dev_priv->sb_lock);
3905}
3906
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003907/* Program iCLKIP clock to the desired frequency */
3908static void lpt_program_iclkip(struct drm_crtc *crtc)
3909{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003910 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003911 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003912 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3913 u32 temp;
3914
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003915 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003916
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003917 /* The iCLK virtual clock root frequency is in MHz,
3918 * but the adjusted_mode->crtc_clock in in KHz. To get the
3919 * divisors, it is necessary to divide one by another, so we
3920 * convert the virtual clock precision to KHz here for higher
3921 * precision.
3922 */
3923 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 u32 iclk_virtual_root_freq = 172800 * 1000;
3925 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003926 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003928 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3929 clock << auxdiv);
3930 divsel = (desired_divisor / iclk_pi_range) - 2;
3931 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003933 /*
3934 * Near 20MHz is a corner case which is
3935 * out of range for the 7-bit divisor
3936 */
3937 if (divsel <= 0x7f)
3938 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 }
3940
3941 /* This should not happen with any sane values */
3942 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3943 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3944 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3945 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3946
3947 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003948 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 auxdiv,
3950 divsel,
3951 phasedir,
3952 phaseinc);
3953
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003954 mutex_lock(&dev_priv->sb_lock);
3955
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3959 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3960 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3961 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3962 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3963 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003964 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003967 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3969 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003970 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971
3972 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003975 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003977 mutex_unlock(&dev_priv->sb_lock);
3978
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 /* Wait for initialization time */
3980 udelay(24);
3981
3982 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3983}
3984
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003985int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3986{
3987 u32 divsel, phaseinc, auxdiv;
3988 u32 iclk_virtual_root_freq = 172800 * 1000;
3989 u32 iclk_pi_range = 64;
3990 u32 desired_divisor;
3991 u32 temp;
3992
3993 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3994 return 0;
3995
3996 mutex_lock(&dev_priv->sb_lock);
3997
3998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3999 if (temp & SBI_SSCCTL_DISABLE) {
4000 mutex_unlock(&dev_priv->sb_lock);
4001 return 0;
4002 }
4003
4004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4005 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4006 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4007 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4008 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4009
4010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4011 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4012 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4013
4014 mutex_unlock(&dev_priv->sb_lock);
4015
4016 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4017
4018 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4019 desired_divisor << auxdiv);
4020}
4021
Daniel Vetter275f01b22013-05-03 11:49:47 +02004022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004075 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004076 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 break;
4081 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004090/* Return which DP Port should be selected for Transcoder DP control */
4091static enum port
4092intel_trans_dp_port_sel(struct drm_crtc *crtc)
4093{
4094 struct drm_device *dev = crtc->dev;
4095 struct intel_encoder *encoder;
4096
4097 for_each_encoder_on_crtc(dev, crtc, encoder) {
4098 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4099 encoder->type == INTEL_OUTPUT_EDP)
4100 return enc_to_dig_port(&encoder->base)->port;
4101 }
4102
4103 return -1;
4104}
4105
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106/*
4107 * Enable PCH resources required for PCH ports:
4108 * - PCH PLLs
4109 * - FDI training & RX/TX
4110 * - update transcoder timings
4111 * - DP transcoding bits
4112 * - transcoder
4113 */
4114static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004115{
4116 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004121
Daniel Vetterab9412b2013-05-03 11:49:46 +02004122 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004123
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004124 if (IS_IVYBRIDGE(dev))
4125 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4126
Daniel Vettercd986ab2012-10-26 10:58:12 +02004127 /* Write the TU size bits before fdi link training, so that error
4128 * detection works. */
4129 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4130 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4131
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004132 /*
4133 * Sometimes spurious CPU pipe underruns happen during FDI
4134 * training, at least with VGA+HDMI cloning. Suppress them.
4135 */
4136 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004139 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* We need to program the right clock selection before writing the pixel
4142 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004143 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004144 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004147 temp |= TRANS_DPLL_ENABLE(pipe);
4148 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004149 if (intel_crtc->config->shared_dpll ==
4150 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004151 temp |= sel;
4152 else
4153 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157 /* XXX: pch pll's can be enabled any time before we enable the PCH
4158 * transcoder, and we actually should do this to not upset any PCH
4159 * transcoder that already use the clock when we share it.
4160 *
4161 * Note that enable_shared_dpll tries to do the right thing, but
4162 * get_shared_dpll unconditionally resets the pll - we need that to have
4163 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004164 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004165
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004166 /* set transcoder timing, panel must allow it */
4167 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004168 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004170 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004171
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004175 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004176 const struct drm_display_mode *adjusted_mode =
4177 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004179 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004182 TRANS_DP_SYNC_MASK |
4183 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004184 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004185 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004187 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004189 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004190 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
4192 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004193 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004196 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004199 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004201 break;
4202 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004203 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 }
4205
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 }
4208
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004209 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004210}
4211
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212static void lpt_pch_enable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004217 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004218
Daniel Vetterab9412b2013-05-03 11:49:46 +02004219 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004220
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004221 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004222
Paulo Zanoni0540e482012-10-31 18:12:40 -02004223 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004224 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni937bb612012-10-31 18:12:47 -02004226 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004227}
4228
Daniel Vettera1520312013-05-03 11:49:50 +02004229static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004230{
4231 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004232 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004233 u32 temp;
4234
4235 temp = I915_READ(dslreg);
4236 udelay(500);
4237 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004238 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004239 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004240 }
4241}
4242
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004243static int
4244skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4245 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4246 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004247{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004248 struct intel_crtc_scaler_state *scaler_state =
4249 &crtc_state->scaler_state;
4250 struct intel_crtc *intel_crtc =
4251 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004252 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004253
4254 need_scaling = intel_rotation_90_or_270(rotation) ?
4255 (src_h != dst_w || src_w != dst_h):
4256 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004257
4258 /*
4259 * if plane is being disabled or scaler is no more required or force detach
4260 * - free scaler binded to this plane/crtc
4261 * - in order to do this, update crtc->scaler_usage
4262 *
4263 * Here scaler state in crtc_state is set free so that
4264 * scaler can be assigned to other user. Actual register
4265 * update to free the scaler is done in plane/panel-fit programming.
4266 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4267 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004268 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004269 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 scaler_state->scalers[*scaler_id].in_use = 0;
4272
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004273 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4274 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4275 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004276 scaler_state->scaler_users);
4277 *scaler_id = -1;
4278 }
4279 return 0;
4280 }
4281
4282 /* range checks */
4283 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4284 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4285
4286 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4287 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004288 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004289 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004291 return -EINVAL;
4292 }
4293
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004294 /* mark this plane as a scaler user in crtc_state */
4295 scaler_state->scaler_users |= (1 << scaler_user);
4296 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4297 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4298 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4299 scaler_state->scaler_users);
4300
4301 return 0;
4302}
4303
4304/**
4305 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4306 *
4307 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308 *
4309 * Return
4310 * 0 - scaler_usage updated successfully
4311 * error - requested scaling cannot be supported or other error condition
4312 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004313int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314{
4315 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004316 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004317
4318 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4319 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4320
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004321 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004322 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004323 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004324 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325}
4326
4327/**
4328 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4329 *
4330 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 * @plane_state: atomic plane state to update
4332 *
4333 * Return
4334 * 0 - scaler_usage updated successfully
4335 * error - requested scaling cannot be supported or other error condition
4336 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004337static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4338 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339{
4340
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004342 struct intel_plane *intel_plane =
4343 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004344 struct drm_framebuffer *fb = plane_state->base.fb;
4345 int ret;
4346
4347 bool force_detach = !fb || !plane_state->visible;
4348
4349 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4350 intel_plane->base.base.id, intel_crtc->pipe,
4351 drm_plane_index(&intel_plane->base));
4352
4353 ret = skl_update_scaler(crtc_state, force_detach,
4354 drm_plane_index(&intel_plane->base),
4355 &plane_state->scaler_id,
4356 plane_state->base.rotation,
4357 drm_rect_width(&plane_state->src) >> 16,
4358 drm_rect_height(&plane_state->src) >> 16,
4359 drm_rect_width(&plane_state->dst),
4360 drm_rect_height(&plane_state->dst));
4361
4362 if (ret || plane_state->scaler_id < 0)
4363 return ret;
4364
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004366 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004368 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369 return -EINVAL;
4370 }
4371
4372 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 switch (fb->pixel_format) {
4374 case DRM_FORMAT_RGB565:
4375 case DRM_FORMAT_XBGR8888:
4376 case DRM_FORMAT_XRGB8888:
4377 case DRM_FORMAT_ABGR8888:
4378 case DRM_FORMAT_ARGB8888:
4379 case DRM_FORMAT_XRGB2101010:
4380 case DRM_FORMAT_XBGR2101010:
4381 case DRM_FORMAT_YUYV:
4382 case DRM_FORMAT_YVYU:
4383 case DRM_FORMAT_UYVY:
4384 case DRM_FORMAT_VYUY:
4385 break;
4386 default:
4387 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4388 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4389 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 }
4391
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 return 0;
4393}
4394
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004395static void skylake_scaler_disable(struct intel_crtc *crtc)
4396{
4397 int i;
4398
4399 for (i = 0; i < crtc->num_scalers; i++)
4400 skl_detach_scaler(crtc, i);
4401}
4402
4403static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004404{
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
4407 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 struct intel_crtc_scaler_state *scaler_state =
4409 &crtc->config->scaler_state;
4410
4411 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004413 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004414 int id;
4415
4416 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4417 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4418 return;
4419 }
4420
4421 id = scaler_state->scaler_id;
4422 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4423 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4424 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4425 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4426
4427 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004428 }
4429}
4430
Jesse Barnesb074cec2013-04-25 12:55:02 -07004431static void ironlake_pfit_enable(struct intel_crtc *crtc)
4432{
4433 struct drm_device *dev = crtc->base.dev;
4434 struct drm_i915_private *dev_priv = dev->dev_private;
4435 int pipe = crtc->pipe;
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004438 /* Force use of hard-coded filter coefficients
4439 * as some pre-programmed values are broken,
4440 * e.g. x201.
4441 */
4442 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4443 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4444 PF_PIPE_SEL_IVB(pipe));
4445 else
4446 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004447 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4448 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004449 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004450}
4451
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004452void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004453{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004454 struct drm_device *dev = crtc->base.dev;
4455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004456
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004457 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004458 return;
4459
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004460 /* We can only enable IPS after we enable a plane and wait for a vblank */
4461 intel_wait_for_vblank(dev, crtc->pipe);
4462
Paulo Zanonid77e4532013-09-24 13:52:55 -03004463 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004464 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004465 mutex_lock(&dev_priv->rps.hw_lock);
4466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4467 mutex_unlock(&dev_priv->rps.hw_lock);
4468 /* Quoting Art Runyan: "its not safe to expect any particular
4469 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004470 * mailbox." Moreover, the mailbox may return a bogus state,
4471 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004472 */
4473 } else {
4474 I915_WRITE(IPS_CTL, IPS_ENABLE);
4475 /* The bit only becomes 1 in the next vblank, so this wait here
4476 * is essentially intel_wait_for_vblank. If we don't have this
4477 * and don't wait for vblanks until the end of crtc_enable, then
4478 * the HW state readout code will complain that the expected
4479 * IPS_CTL value is not the one we read. */
4480 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4481 DRM_ERROR("Timed out waiting for IPS enable\n");
4482 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004483}
4484
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004485void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004491 return;
4492
4493 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004494 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004495 mutex_lock(&dev_priv->rps.hw_lock);
4496 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4497 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004498 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4499 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4500 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004501 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004502 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004503 POSTING_READ(IPS_CTL);
4504 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505
4506 /* We need to wait for a vblank before we can disable the plane. */
4507 intel_wait_for_vblank(dev, crtc->pipe);
4508}
4509
4510/** Loads the palette/gamma unit for the CRTC with the prepared values */
4511static void intel_crtc_load_lut(struct drm_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4516 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004517 int i;
4518 bool reenable_ips = false;
4519
4520 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004521 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522 return;
4523
Imre Deak50360402015-01-16 00:55:16 -08004524 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004525 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004526 assert_dsi_pll_enabled(dev_priv);
4527 else
4528 assert_pll_enabled(dev_priv, pipe);
4529 }
4530
Paulo Zanonid77e4532013-09-24 13:52:55 -03004531 /* Workaround : Do not read or write the pipe palette/gamma data while
4532 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4533 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4536 GAMMA_MODE_MODE_SPLIT)) {
4537 hsw_disable_ips(intel_crtc);
4538 reenable_ips = true;
4539 }
4540
4541 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004543
4544 if (HAS_GMCH_DISPLAY(dev))
4545 palreg = PALETTE(pipe, i);
4546 else
4547 palreg = LGC_PALETTE(pipe, i);
4548
4549 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550 (intel_crtc->lut_r[i] << 16) |
4551 (intel_crtc->lut_g[i] << 8) |
4552 intel_crtc->lut_b[i]);
4553 }
4554
4555 if (reenable_ips)
4556 hsw_enable_ips(intel_crtc);
4557}
4558
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004559static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004560{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004561 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004562 struct drm_device *dev = intel_crtc->base.dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564
4565 mutex_lock(&dev->struct_mutex);
4566 dev_priv->mm.interruptible = false;
4567 (void) intel_overlay_switch_off(intel_crtc->overlay);
4568 dev_priv->mm.interruptible = true;
4569 mutex_unlock(&dev->struct_mutex);
4570 }
4571
4572 /* Let userspace switch the overlay on again. In most cases userspace
4573 * has to recompute where to put it anyway.
4574 */
4575}
4576
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004577/**
4578 * intel_post_enable_primary - Perform operations after enabling primary plane
4579 * @crtc: the CRTC whose primary plane was just enabled
4580 *
4581 * Performs potentially sleeping operations that must be done after the primary
4582 * plane is enabled, such as updating FBC and IPS. Note that this may be
4583 * called due to an explicit primary plane update, or due to an implicit
4584 * re-enable that is caused when a sprite plane is updated to no longer
4585 * completely hide the primary plane.
4586 */
4587static void
4588intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004589{
4590 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004591 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004594
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004595 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004596 * FIXME IPS should be fine as long as one plane is
4597 * enabled, but in practice it seems to have problems
4598 * when going from primary only to sprite only and vice
4599 * versa.
4600 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004601 hsw_enable_ips(intel_crtc);
4602
Daniel Vetterf99d7062014-06-19 16:01:59 +02004603 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004604 * Gen2 reports pipe underruns whenever all planes are disabled.
4605 * So don't enable underrun reporting before at least some planes
4606 * are enabled.
4607 * FIXME: Need to fix the logic to work when we turn off all planes
4608 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004609 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004610 if (IS_GEN2(dev))
4611 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4612
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004613 /* Underruns don't always raise interrupts, so check manually. */
4614 intel_check_cpu_fifo_underruns(dev_priv);
4615 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004616}
4617
4618/**
4619 * intel_pre_disable_primary - Perform operations before disabling primary plane
4620 * @crtc: the CRTC whose primary plane is to be disabled
4621 *
4622 * Performs potentially sleeping operations that must be done before the
4623 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4624 * be called due to an explicit primary plane update, or due to an implicit
4625 * disable that is caused when a sprite plane completely hides the primary
4626 * plane.
4627 */
4628static void
4629intel_pre_disable_primary(struct drm_crtc *crtc)
4630{
4631 struct drm_device *dev = crtc->dev;
4632 struct drm_i915_private *dev_priv = dev->dev_private;
4633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4634 int pipe = intel_crtc->pipe;
4635
4636 /*
4637 * Gen2 reports pipe underruns whenever all planes are disabled.
4638 * So diasble underrun reporting before all the planes get disabled.
4639 * FIXME: Need to fix the logic to work when we turn off all planes
4640 * but leave the pipe running.
4641 */
4642 if (IS_GEN2(dev))
4643 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4644
4645 /*
4646 * Vblank time updates from the shadow to live plane control register
4647 * are blocked if the memory self-refresh mode is active at that
4648 * moment. So to make sure the plane gets truly disabled, disable
4649 * first the self-refresh mode. The self-refresh enable bit in turn
4650 * will be checked/applied by the HW only at the next frame start
4651 * event which is after the vblank start event, so we need to have a
4652 * wait-for-vblank between disabling the plane and the pipe.
4653 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004654 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004656 dev_priv->wm.vlv.cxsr = false;
4657 intel_wait_for_vblank(dev, pipe);
4658 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004660 /*
4661 * FIXME IPS should be fine as long as one plane is
4662 * enabled, but in practice it seems to have problems
4663 * when going from primary only to sprite only and vice
4664 * versa.
4665 */
4666 hsw_disable_ips(intel_crtc);
4667}
4668
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004669static void intel_post_plane_update(struct intel_crtc *crtc)
4670{
4671 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004672 struct intel_crtc_state *pipe_config =
4673 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004674 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004675
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004676 intel_frontbuffer_flip(dev, atomic->fb_bits);
4677
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004678 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004679
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004680 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004681 intel_update_watermarks(&crtc->base);
4682
Paulo Zanonic80ac852015-07-02 19:25:13 -03004683 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004684 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004685
4686 if (atomic->post_enable_primary)
4687 intel_post_enable_primary(&crtc->base);
4688
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004689 memset(atomic, 0, sizeof(*atomic));
4690}
4691
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004692static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004693{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004694 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004695 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004696 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004697 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004698 struct intel_crtc_state *pipe_config =
4699 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004700 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4701 struct drm_plane *primary = crtc->base.primary;
4702 struct drm_plane_state *old_pri_state =
4703 drm_atomic_get_existing_plane_state(old_state, primary);
4704 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004705
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004706 if (atomic->update_fbc)
4707 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004708
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004709 if (old_pri_state) {
4710 struct intel_plane_state *primary_state =
4711 to_intel_plane_state(primary->state);
4712 struct intel_plane_state *old_primary_state =
4713 to_intel_plane_state(old_pri_state);
4714
4715 if (old_primary_state->visible &&
4716 (modeset || !primary_state->visible))
4717 intel_pre_disable_primary(&crtc->base);
4718 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004719
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004720 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004721 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004722
4723 if (old_crtc_state->base.active)
4724 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004725 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004726
Matt Ropered4a6a72016-02-23 17:20:13 -08004727 /*
4728 * IVB workaround: must disable low power watermarks for at least
4729 * one frame before enabling scaling. LP watermarks can be re-enabled
4730 * when scaling is disabled.
4731 *
4732 * WaCxSRDisabledForSpriteScaling:ivb
4733 */
4734 if (pipe_config->disable_lp_wm) {
4735 ilk_disable_lp_wm(dev);
4736 intel_wait_for_vblank(dev, crtc->pipe);
4737 }
4738
4739 /*
4740 * If we're doing a modeset, we're done. No need to do any pre-vblank
4741 * watermark programming here.
4742 */
4743 if (needs_modeset(&pipe_config->base))
4744 return;
4745
4746 /*
4747 * For platforms that support atomic watermarks, program the
4748 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4749 * will be the intermediate values that are safe for both pre- and
4750 * post- vblank; when vblank happens, the 'active' values will be set
4751 * to the final 'target' values and we'll do this again to get the
4752 * optimal watermarks. For gen9+ platforms, the values we program here
4753 * will be the final target values which will get automatically latched
4754 * at vblank time; no further programming will be necessary.
4755 *
4756 * If a platform hasn't been transitioned to atomic watermarks yet,
4757 * we'll continue to update watermarks the old way, if flags tell
4758 * us to.
4759 */
4760 if (dev_priv->display.initial_watermarks != NULL)
4761 dev_priv->display.initial_watermarks(pipe_config);
4762 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004763 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004764}
4765
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004766static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004767{
4768 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004770 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004771 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004772
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004773 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004774
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004775 drm_for_each_plane_mask(p, dev, plane_mask)
4776 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004777
Daniel Vetterf99d7062014-06-19 16:01:59 +02004778 /*
4779 * FIXME: Once we grow proper nuclear flip support out of this we need
4780 * to compute the mask of flip planes precisely. For the time being
4781 * consider this a flip to a NULL plane.
4782 */
4783 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004784}
4785
Jesse Barnesf67a5592011-01-05 10:31:48 -08004786static void ironlake_crtc_enable(struct drm_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->dev;
4789 struct drm_i915_private *dev_priv = dev->dev_private;
4790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004791 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004792 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004793
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004794 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004795 return;
4796
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004797 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004798 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4799
4800 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004801 intel_prepare_shared_dpll(intel_crtc);
4802
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004803 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304804 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004805
4806 intel_set_pipe_timings(intel_crtc);
4807
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004808 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004809 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004810 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004811 }
4812
4813 ironlake_set_pipeconf(crtc);
4814
Jesse Barnesf67a5592011-01-05 10:31:48 -08004815 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004816
Daniel Vettera72e4c92014-09-30 10:56:47 +02004817 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004818
Daniel Vetterf6736a12013-06-05 13:34:30 +02004819 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004820 if (encoder->pre_enable)
4821 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004823 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004824 /* Note: FDI PLL enabling _must_ be done before we enable the
4825 * cpu pipes, hence this is separate from all the other fdi/pch
4826 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004827 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004828 } else {
4829 assert_fdi_tx_disabled(dev_priv, pipe);
4830 assert_fdi_rx_disabled(dev_priv, pipe);
4831 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004832
Jesse Barnesb074cec2013-04-25 12:55:02 -07004833 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004835 /*
4836 * On ILK+ LUT must be loaded before the pipe is running but with
4837 * clocks enabled
4838 */
4839 intel_crtc_load_lut(crtc);
4840
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004841 if (dev_priv->display.initial_watermarks != NULL)
4842 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004843 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004845 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004846 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004847
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004848 assert_vblank_disabled(crtc);
4849 drm_crtc_vblank_on(crtc);
4850
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004851 for_each_encoder_on_crtc(dev, crtc, encoder)
4852 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004853
4854 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004855 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004856
4857 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4858 if (intel_crtc->config->has_pch_encoder)
4859 intel_wait_for_vblank(dev, pipe);
4860 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004861}
4862
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004863/* IPS only exists on ULT machines and is tied to pipe A. */
4864static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4865{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004866 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004867}
4868
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004869static void haswell_crtc_enable(struct drm_crtc *crtc)
4870{
4871 struct drm_device *dev = crtc->dev;
4872 struct drm_i915_private *dev_priv = dev->dev_private;
4873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4874 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004875 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4876 struct intel_crtc_state *pipe_config =
4877 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004878
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004879 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004880 return;
4881
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004882 if (intel_crtc->config->has_pch_encoder)
4883 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4884 false);
4885
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004886 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004887 intel_enable_shared_dpll(intel_crtc);
4888
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004889 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304890 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004891
4892 intel_set_pipe_timings(intel_crtc);
4893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4895 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4896 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004897 }
4898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004899 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004900 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004902 }
4903
4904 haswell_set_pipeconf(crtc);
4905
4906 intel_set_pipe_csc(crtc);
4907
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004908 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004909
Daniel Vetter6b698512015-11-28 11:05:39 +01004910 if (intel_crtc->config->has_pch_encoder)
4911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4912 else
4913 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4914
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304915 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916 if (encoder->pre_enable)
4917 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304918 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004919
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004920 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004921 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004922
Jani Nikulaa65347b2015-11-27 12:21:46 +02004923 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304924 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004926 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004927 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004928 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004929 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930
4931 /*
4932 * On ILK+ LUT must be loaded before the pipe is running but with
4933 * clocks enabled
4934 */
4935 intel_crtc_load_lut(crtc);
4936
Paulo Zanoni1f544382012-10-24 11:32:00 -02004937 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004938 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304939 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004941 if (dev_priv->display.initial_watermarks != NULL)
4942 dev_priv->display.initial_watermarks(pipe_config);
4943 else
4944 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004945 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004946
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004947 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004948 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
Jani Nikulaa65347b2015-11-27 12:21:46 +02004950 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004951 intel_ddi_set_vc_payload_alloc(crtc, true);
4952
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004953 assert_vblank_disabled(crtc);
4954 drm_crtc_vblank_on(crtc);
4955
Jani Nikula8807e552013-08-30 19:40:32 +03004956 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004957 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004958 intel_opregion_notify_encoder(encoder, true);
4959 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960
Daniel Vetter6b698512015-11-28 11:05:39 +01004961 if (intel_crtc->config->has_pch_encoder) {
4962 intel_wait_for_vblank(dev, pipe);
4963 intel_wait_for_vblank(dev, pipe);
4964 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004965 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4966 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004967 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004968
Paulo Zanonie4916942013-09-20 16:21:19 -03004969 /* If we change the relative order between pipe/planes enabling, we need
4970 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004971 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4972 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4973 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4974 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976}
4977
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004978static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004979{
4980 struct drm_device *dev = crtc->base.dev;
4981 struct drm_i915_private *dev_priv = dev->dev_private;
4982 int pipe = crtc->pipe;
4983
4984 /* To avoid upsetting the power well on haswell only disable the pfit if
4985 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004986 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004987 I915_WRITE(PF_CTL(pipe), 0);
4988 I915_WRITE(PF_WIN_POS(pipe), 0);
4989 I915_WRITE(PF_WIN_SZ(pipe), 0);
4990 }
4991}
4992
Jesse Barnes6be4a602010-09-10 10:26:01 -07004993static void ironlake_crtc_disable(struct drm_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->dev;
4996 struct drm_i915_private *dev_priv = dev->dev_private;
4997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004998 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004999 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005000
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005001 if (intel_crtc->config->has_pch_encoder)
5002 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5003
Daniel Vetterea9d7582012-07-10 10:42:52 +02005004 for_each_encoder_on_crtc(dev, crtc, encoder)
5005 encoder->disable(encoder);
5006
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005007 drm_crtc_vblank_off(crtc);
5008 assert_vblank_disabled(crtc);
5009
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005010 /*
5011 * Sometimes spurious CPU pipe underruns happen when the
5012 * pipe is already disabled, but FDI RX/TX is still enabled.
5013 * Happens at least with VGA+HDMI cloning. Suppress them.
5014 */
5015 if (intel_crtc->config->has_pch_encoder)
5016 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5017
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005018 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005019
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005020 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005022 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005023 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5025 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005026
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 if (encoder->post_disable)
5029 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005031 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005032 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033
Daniel Vetterd925c592013-06-05 13:34:04 +02005034 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005035 i915_reg_t reg;
5036 u32 temp;
5037
Daniel Vetterd925c592013-06-05 13:34:04 +02005038 /* disable TRANS_DP_CTL */
5039 reg = TRANS_DP_CTL(pipe);
5040 temp = I915_READ(reg);
5041 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5042 TRANS_DP_PORT_SEL_MASK);
5043 temp |= TRANS_DP_PORT_SEL_NONE;
5044 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005045
Daniel Vetterd925c592013-06-05 13:34:04 +02005046 /* disable DPLL_SEL */
5047 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005048 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005049 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005050 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005051
Daniel Vetterd925c592013-06-05 13:34:04 +02005052 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005054
5055 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056}
5057
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058static void haswell_crtc_disable(struct drm_crtc *crtc)
5059{
5060 struct drm_device *dev = crtc->dev;
5061 struct drm_i915_private *dev_priv = dev->dev_private;
5062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5063 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005064 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005066 if (intel_crtc->config->has_pch_encoder)
5067 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5068 false);
5069
Jani Nikula8807e552013-08-30 19:40:32 +03005070 for_each_encoder_on_crtc(dev, crtc, encoder) {
5071 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005073 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005075 drm_crtc_vblank_off(crtc);
5076 assert_vblank_disabled(crtc);
5077
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005078 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005081 intel_ddi_set_vc_payload_alloc(crtc, false);
5082
Jani Nikulaa65347b2015-11-27 12:21:46 +02005083 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305084 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005086 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005087 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005088 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005089 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005090
Jani Nikulaa65347b2015-11-27 12:21:46 +02005091 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305092 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Imre Deak97b040a2014-06-25 22:01:50 +03005094 for_each_encoder_on_crtc(dev, crtc, encoder)
5095 if (encoder->post_disable)
5096 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005097
Ville Syrjälä92966a32015-12-08 16:05:48 +02005098 if (intel_crtc->config->has_pch_encoder) {
5099 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005100 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005101 intel_ddi_fdi_disable(crtc);
5102
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005103 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5104 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005105 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106}
5107
Jesse Barnes2dd24552013-04-25 12:55:01 -07005108static void i9xx_pfit_enable(struct intel_crtc *crtc)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005113
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005114 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005115 return;
5116
Daniel Vetterc0b03412013-05-28 12:05:54 +02005117 /*
5118 * The panel fitter should only be adjusted whilst the pipe is disabled,
5119 * according to register description and PRM.
5120 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5122 assert_pipe_disabled(dev_priv, crtc->pipe);
5123
Jesse Barnesb074cec2013-04-25 12:55:02 -07005124 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5125 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005126
5127 /* Border color in case we don't scale up to the full screen. Black by
5128 * default, change to something else for debugging. */
5129 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005130}
5131
Dave Airlied05410f2014-06-05 13:22:59 +10005132static enum intel_display_power_domain port_to_power_domain(enum port port)
5133{
5134 switch (port) {
5135 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005136 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005137 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005138 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005139 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005140 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005141 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005142 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005143 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005144 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005145 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005146 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005147 return POWER_DOMAIN_PORT_OTHER;
5148 }
5149}
5150
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005151static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5152{
5153 switch (port) {
5154 case PORT_A:
5155 return POWER_DOMAIN_AUX_A;
5156 case PORT_B:
5157 return POWER_DOMAIN_AUX_B;
5158 case PORT_C:
5159 return POWER_DOMAIN_AUX_C;
5160 case PORT_D:
5161 return POWER_DOMAIN_AUX_D;
5162 case PORT_E:
5163 /* FIXME: Check VBT for actual wiring of PORT E */
5164 return POWER_DOMAIN_AUX_D;
5165 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005166 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005167 return POWER_DOMAIN_AUX_A;
5168 }
5169}
5170
Imre Deak319be8a2014-03-04 19:22:57 +02005171enum intel_display_power_domain
5172intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005173{
Imre Deak319be8a2014-03-04 19:22:57 +02005174 struct drm_device *dev = intel_encoder->base.dev;
5175 struct intel_digital_port *intel_dig_port;
5176
5177 switch (intel_encoder->type) {
5178 case INTEL_OUTPUT_UNKNOWN:
5179 /* Only DDI platforms should ever use this output type */
5180 WARN_ON_ONCE(!HAS_DDI(dev));
5181 case INTEL_OUTPUT_DISPLAYPORT:
5182 case INTEL_OUTPUT_HDMI:
5183 case INTEL_OUTPUT_EDP:
5184 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005185 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005186 case INTEL_OUTPUT_DP_MST:
5187 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5188 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005189 case INTEL_OUTPUT_ANALOG:
5190 return POWER_DOMAIN_PORT_CRT;
5191 case INTEL_OUTPUT_DSI:
5192 return POWER_DOMAIN_PORT_DSI;
5193 default:
5194 return POWER_DOMAIN_PORT_OTHER;
5195 }
5196}
5197
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005198enum intel_display_power_domain
5199intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5200{
5201 struct drm_device *dev = intel_encoder->base.dev;
5202 struct intel_digital_port *intel_dig_port;
5203
5204 switch (intel_encoder->type) {
5205 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005206 case INTEL_OUTPUT_HDMI:
5207 /*
5208 * Only DDI platforms should ever use these output types.
5209 * We can get here after the HDMI detect code has already set
5210 * the type of the shared encoder. Since we can't be sure
5211 * what's the status of the given connectors, play safe and
5212 * run the DP detection too.
5213 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005214 WARN_ON_ONCE(!HAS_DDI(dev));
5215 case INTEL_OUTPUT_DISPLAYPORT:
5216 case INTEL_OUTPUT_EDP:
5217 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5218 return port_to_aux_power_domain(intel_dig_port->port);
5219 case INTEL_OUTPUT_DP_MST:
5220 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5221 return port_to_aux_power_domain(intel_dig_port->port);
5222 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005223 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005224 return POWER_DOMAIN_AUX_A;
5225 }
5226}
5227
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005228static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5229 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005230{
5231 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005232 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5234 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005235 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005236 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005237
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005238 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005239 return 0;
5240
Imre Deak77d22dc2014-03-05 16:20:52 +02005241 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5242 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005243 if (crtc_state->pch_pfit.enabled ||
5244 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005245 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5246
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005247 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5248 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5249
Imre Deak319be8a2014-03-04 19:22:57 +02005250 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005251 }
Imre Deak319be8a2014-03-04 19:22:57 +02005252
Imre Deak77d22dc2014-03-05 16:20:52 +02005253 return mask;
5254}
5255
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005256static unsigned long
5257modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5258 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005259{
5260 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5262 enum intel_display_power_domain domain;
5263 unsigned long domains, new_domains, old_domains;
5264
5265 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005266 intel_crtc->enabled_power_domains = new_domains =
5267 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005268
5269 domains = new_domains & ~old_domains;
5270
5271 for_each_power_domain(domain, domains)
5272 intel_display_power_get(dev_priv, domain);
5273
5274 return old_domains & ~new_domains;
5275}
5276
5277static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5278 unsigned long domains)
5279{
5280 enum intel_display_power_domain domain;
5281
5282 for_each_power_domain(domain, domains)
5283 intel_display_power_put(dev_priv, domain);
5284}
5285
Mika Kaholaadafdc62015-08-18 14:36:59 +03005286static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5287{
5288 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5289
5290 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5291 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5292 return max_cdclk_freq;
5293 else if (IS_CHERRYVIEW(dev_priv))
5294 return max_cdclk_freq*95/100;
5295 else if (INTEL_INFO(dev_priv)->gen < 4)
5296 return 2*max_cdclk_freq*90/100;
5297 else
5298 return max_cdclk_freq*90/100;
5299}
5300
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005301static void intel_update_max_cdclk(struct drm_device *dev)
5302{
5303 struct drm_i915_private *dev_priv = dev->dev_private;
5304
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005305 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005306 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5307
5308 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5309 dev_priv->max_cdclk_freq = 675000;
5310 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5311 dev_priv->max_cdclk_freq = 540000;
5312 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5313 dev_priv->max_cdclk_freq = 450000;
5314 else
5315 dev_priv->max_cdclk_freq = 337500;
5316 } else if (IS_BROADWELL(dev)) {
5317 /*
5318 * FIXME with extra cooling we can allow
5319 * 540 MHz for ULX and 675 Mhz for ULT.
5320 * How can we know if extra cooling is
5321 * available? PCI ID, VTB, something else?
5322 */
5323 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5324 dev_priv->max_cdclk_freq = 450000;
5325 else if (IS_BDW_ULX(dev))
5326 dev_priv->max_cdclk_freq = 450000;
5327 else if (IS_BDW_ULT(dev))
5328 dev_priv->max_cdclk_freq = 540000;
5329 else
5330 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005331 } else if (IS_CHERRYVIEW(dev)) {
5332 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005333 } else if (IS_VALLEYVIEW(dev)) {
5334 dev_priv->max_cdclk_freq = 400000;
5335 } else {
5336 /* otherwise assume cdclk is fixed */
5337 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5338 }
5339
Mika Kaholaadafdc62015-08-18 14:36:59 +03005340 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5341
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005342 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5343 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005344
5345 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5346 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005347}
5348
5349static void intel_update_cdclk(struct drm_device *dev)
5350{
5351 struct drm_i915_private *dev_priv = dev->dev_private;
5352
5353 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5354 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5355 dev_priv->cdclk_freq);
5356
5357 /*
5358 * Program the gmbus_freq based on the cdclk frequency.
5359 * BSpec erroneously claims we should aim for 4MHz, but
5360 * in fact 1MHz is the correct frequency.
5361 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005362 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005363 /*
5364 * Program the gmbus_freq based on the cdclk frequency.
5365 * BSpec erroneously claims we should aim for 4MHz, but
5366 * in fact 1MHz is the correct frequency.
5367 */
5368 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5369 }
5370
5371 if (dev_priv->max_cdclk_freq == 0)
5372 intel_update_max_cdclk(dev);
5373}
5374
Damien Lespiau70d0c572015-06-04 18:21:29 +01005375static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305376{
5377 struct drm_i915_private *dev_priv = dev->dev_private;
5378 uint32_t divider;
5379 uint32_t ratio;
5380 uint32_t current_freq;
5381 int ret;
5382
5383 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5384 switch (frequency) {
5385 case 144000:
5386 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5387 ratio = BXT_DE_PLL_RATIO(60);
5388 break;
5389 case 288000:
5390 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5391 ratio = BXT_DE_PLL_RATIO(60);
5392 break;
5393 case 384000:
5394 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5395 ratio = BXT_DE_PLL_RATIO(60);
5396 break;
5397 case 576000:
5398 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5399 ratio = BXT_DE_PLL_RATIO(60);
5400 break;
5401 case 624000:
5402 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5403 ratio = BXT_DE_PLL_RATIO(65);
5404 break;
5405 case 19200:
5406 /*
5407 * Bypass frequency with DE PLL disabled. Init ratio, divider
5408 * to suppress GCC warning.
5409 */
5410 ratio = 0;
5411 divider = 0;
5412 break;
5413 default:
5414 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5415
5416 return;
5417 }
5418
5419 mutex_lock(&dev_priv->rps.hw_lock);
5420 /* Inform power controller of upcoming frequency change */
5421 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5422 0x80000000);
5423 mutex_unlock(&dev_priv->rps.hw_lock);
5424
5425 if (ret) {
5426 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5427 ret, frequency);
5428 return;
5429 }
5430
5431 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5432 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5433 current_freq = current_freq * 500 + 1000;
5434
5435 /*
5436 * DE PLL has to be disabled when
5437 * - setting to 19.2MHz (bypass, PLL isn't used)
5438 * - before setting to 624MHz (PLL needs toggling)
5439 * - before setting to any frequency from 624MHz (PLL needs toggling)
5440 */
5441 if (frequency == 19200 || frequency == 624000 ||
5442 current_freq == 624000) {
5443 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5444 /* Timeout 200us */
5445 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5446 1))
5447 DRM_ERROR("timout waiting for DE PLL unlock\n");
5448 }
5449
5450 if (frequency != 19200) {
5451 uint32_t val;
5452
5453 val = I915_READ(BXT_DE_PLL_CTL);
5454 val &= ~BXT_DE_PLL_RATIO_MASK;
5455 val |= ratio;
5456 I915_WRITE(BXT_DE_PLL_CTL, val);
5457
5458 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5459 /* Timeout 200us */
5460 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5461 DRM_ERROR("timeout waiting for DE PLL lock\n");
5462
5463 val = I915_READ(CDCLK_CTL);
5464 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5465 val |= divider;
5466 /*
5467 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5468 * enable otherwise.
5469 */
5470 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5471 if (frequency >= 500000)
5472 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5473
5474 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5475 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5476 val |= (frequency - 1000) / 500;
5477 I915_WRITE(CDCLK_CTL, val);
5478 }
5479
5480 mutex_lock(&dev_priv->rps.hw_lock);
5481 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5482 DIV_ROUND_UP(frequency, 25000));
5483 mutex_unlock(&dev_priv->rps.hw_lock);
5484
5485 if (ret) {
5486 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5487 ret, frequency);
5488 return;
5489 }
5490
Damien Lespiaua47871b2015-06-04 18:21:34 +01005491 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305492}
5493
5494void broxton_init_cdclk(struct drm_device *dev)
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 uint32_t val;
5498
5499 /*
5500 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5501 * or else the reset will hang because there is no PCH to respond.
5502 * Move the handshake programming to initialization sequence.
5503 * Previously was left up to BIOS.
5504 */
5505 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5506 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5507 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5508
5509 /* Enable PG1 for cdclk */
5510 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5511
5512 /* check if cd clock is enabled */
5513 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5514 DRM_DEBUG_KMS("Display already initialized\n");
5515 return;
5516 }
5517
5518 /*
5519 * FIXME:
5520 * - The initial CDCLK needs to be read from VBT.
5521 * Need to make this change after VBT has changes for BXT.
5522 * - check if setting the max (or any) cdclk freq is really necessary
5523 * here, it belongs to modeset time
5524 */
5525 broxton_set_cdclk(dev, 624000);
5526
5527 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005528 POSTING_READ(DBUF_CTL);
5529
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305530 udelay(10);
5531
5532 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5533 DRM_ERROR("DBuf power enable timeout!\n");
5534}
5535
5536void broxton_uninit_cdclk(struct drm_device *dev)
5537{
5538 struct drm_i915_private *dev_priv = dev->dev_private;
5539
5540 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005541 POSTING_READ(DBUF_CTL);
5542
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305543 udelay(10);
5544
5545 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5546 DRM_ERROR("DBuf power disable timeout!\n");
5547
5548 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5549 broxton_set_cdclk(dev, 19200);
5550
5551 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5552}
5553
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005554static const struct skl_cdclk_entry {
5555 unsigned int freq;
5556 unsigned int vco;
5557} skl_cdclk_frequencies[] = {
5558 { .freq = 308570, .vco = 8640 },
5559 { .freq = 337500, .vco = 8100 },
5560 { .freq = 432000, .vco = 8640 },
5561 { .freq = 450000, .vco = 8100 },
5562 { .freq = 540000, .vco = 8100 },
5563 { .freq = 617140, .vco = 8640 },
5564 { .freq = 675000, .vco = 8100 },
5565};
5566
5567static unsigned int skl_cdclk_decimal(unsigned int freq)
5568{
5569 return (freq - 1000) / 500;
5570}
5571
5572static unsigned int skl_cdclk_get_vco(unsigned int freq)
5573{
5574 unsigned int i;
5575
5576 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5577 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5578
5579 if (e->freq == freq)
5580 return e->vco;
5581 }
5582
5583 return 8100;
5584}
5585
5586static void
5587skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5588{
5589 unsigned int min_freq;
5590 u32 val;
5591
5592 /* select the minimum CDCLK before enabling DPLL 0 */
5593 val = I915_READ(CDCLK_CTL);
5594 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5595 val |= CDCLK_FREQ_337_308;
5596
5597 if (required_vco == 8640)
5598 min_freq = 308570;
5599 else
5600 min_freq = 337500;
5601
5602 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5603
5604 I915_WRITE(CDCLK_CTL, val);
5605 POSTING_READ(CDCLK_CTL);
5606
5607 /*
5608 * We always enable DPLL0 with the lowest link rate possible, but still
5609 * taking into account the VCO required to operate the eDP panel at the
5610 * desired frequency. The usual DP link rates operate with a VCO of
5611 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5612 * The modeset code is responsible for the selection of the exact link
5613 * rate later on, with the constraint of choosing a frequency that
5614 * works with required_vco.
5615 */
5616 val = I915_READ(DPLL_CTRL1);
5617
5618 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5619 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5620 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5621 if (required_vco == 8640)
5622 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5623 SKL_DPLL0);
5624 else
5625 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5626 SKL_DPLL0);
5627
5628 I915_WRITE(DPLL_CTRL1, val);
5629 POSTING_READ(DPLL_CTRL1);
5630
5631 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5632
5633 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5634 DRM_ERROR("DPLL0 not locked\n");
5635}
5636
5637static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5638{
5639 int ret;
5640 u32 val;
5641
5642 /* inform PCU we want to change CDCLK */
5643 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5644 mutex_lock(&dev_priv->rps.hw_lock);
5645 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5646 mutex_unlock(&dev_priv->rps.hw_lock);
5647
5648 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5649}
5650
5651static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5652{
5653 unsigned int i;
5654
5655 for (i = 0; i < 15; i++) {
5656 if (skl_cdclk_pcu_ready(dev_priv))
5657 return true;
5658 udelay(10);
5659 }
5660
5661 return false;
5662}
5663
5664static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5665{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005666 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005667 u32 freq_select, pcu_ack;
5668
5669 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5670
5671 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5672 DRM_ERROR("failed to inform PCU about cdclk change\n");
5673 return;
5674 }
5675
5676 /* set CDCLK_CTL */
5677 switch(freq) {
5678 case 450000:
5679 case 432000:
5680 freq_select = CDCLK_FREQ_450_432;
5681 pcu_ack = 1;
5682 break;
5683 case 540000:
5684 freq_select = CDCLK_FREQ_540;
5685 pcu_ack = 2;
5686 break;
5687 case 308570:
5688 case 337500:
5689 default:
5690 freq_select = CDCLK_FREQ_337_308;
5691 pcu_ack = 0;
5692 break;
5693 case 617140:
5694 case 675000:
5695 freq_select = CDCLK_FREQ_675_617;
5696 pcu_ack = 3;
5697 break;
5698 }
5699
5700 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5701 POSTING_READ(CDCLK_CTL);
5702
5703 /* inform PCU of the change */
5704 mutex_lock(&dev_priv->rps.hw_lock);
5705 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5706 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005707
5708 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005709}
5710
5711void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5712{
5713 /* disable DBUF power */
5714 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5715 POSTING_READ(DBUF_CTL);
5716
5717 udelay(10);
5718
5719 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5720 DRM_ERROR("DBuf power disable timeout\n");
5721
Imre Deakab96c1ee2015-11-04 19:24:18 +02005722 /* disable DPLL0 */
5723 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5724 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5725 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005726}
5727
5728void skl_init_cdclk(struct drm_i915_private *dev_priv)
5729{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005730 unsigned int required_vco;
5731
Gary Wang39d9b852015-08-28 16:40:34 +08005732 /* DPLL0 not enabled (happens on early BIOS versions) */
5733 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5734 /* enable DPLL0 */
5735 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5736 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005737 }
5738
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005739 /* set CDCLK to the frequency the BIOS chose */
5740 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5741
5742 /* enable DBUF power */
5743 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5744 POSTING_READ(DBUF_CTL);
5745
5746 udelay(10);
5747
5748 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5749 DRM_ERROR("DBuf power enable timeout\n");
5750}
5751
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305752int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5753{
5754 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5755 uint32_t cdctl = I915_READ(CDCLK_CTL);
5756 int freq = dev_priv->skl_boot_cdclk;
5757
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305758 /*
5759 * check if the pre-os intialized the display
5760 * There is SWF18 scratchpad register defined which is set by the
5761 * pre-os which can be used by the OS drivers to check the status
5762 */
5763 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5764 goto sanitize;
5765
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305766 /* Is PLL enabled and locked ? */
5767 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5768 goto sanitize;
5769
5770 /* DPLL okay; verify the cdclock
5771 *
5772 * Noticed in some instances that the freq selection is correct but
5773 * decimal part is programmed wrong from BIOS where pre-os does not
5774 * enable display. Verify the same as well.
5775 */
5776 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5777 /* All well; nothing to sanitize */
5778 return false;
5779sanitize:
5780 /*
5781 * As of now initialize with max cdclk till
5782 * we get dynamic cdclk support
5783 * */
5784 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5785 skl_init_cdclk(dev_priv);
5786
5787 /* we did have to sanitize */
5788 return true;
5789}
5790
Jesse Barnes30a970c2013-11-04 13:48:12 -08005791/* Adjust CDclk dividers to allow high res or save power if possible */
5792static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5793{
5794 struct drm_i915_private *dev_priv = dev->dev_private;
5795 u32 val, cmd;
5796
Vandana Kannan164dfd22014-11-24 13:37:41 +05305797 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5798 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005799
Ville Syrjälädfcab172014-06-13 13:37:47 +03005800 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005802 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005803 cmd = 1;
5804 else
5805 cmd = 0;
5806
5807 mutex_lock(&dev_priv->rps.hw_lock);
5808 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5809 val &= ~DSPFREQGUAR_MASK;
5810 val |= (cmd << DSPFREQGUAR_SHIFT);
5811 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5812 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5813 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5814 50)) {
5815 DRM_ERROR("timed out waiting for CDclk change\n");
5816 }
5817 mutex_unlock(&dev_priv->rps.hw_lock);
5818
Ville Syrjälä54433e92015-05-26 20:42:31 +03005819 mutex_lock(&dev_priv->sb_lock);
5820
Ville Syrjälädfcab172014-06-13 13:37:47 +03005821 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005822 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005824 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826 /* adjust cdclk divider */
5827 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005828 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005829 val |= divider;
5830 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005831
5832 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005833 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005834 50))
5835 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836 }
5837
Jesse Barnes30a970c2013-11-04 13:48:12 -08005838 /* adjust self-refresh exit latency value */
5839 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5840 val &= ~0x7f;
5841
5842 /*
5843 * For high bandwidth configs, we set a higher latency in the bunit
5844 * so that the core display fetch happens in time to avoid underruns.
5845 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005846 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005847 val |= 4500 / 250; /* 4.5 usec */
5848 else
5849 val |= 3000 / 250; /* 3.0 usec */
5850 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005851
Ville Syrjäläa5805162015-05-26 20:42:30 +03005852 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853
Ville Syrjäläb6283052015-06-03 15:45:07 +03005854 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005855}
5856
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005857static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5858{
5859 struct drm_i915_private *dev_priv = dev->dev_private;
5860 u32 val, cmd;
5861
Vandana Kannan164dfd22014-11-24 13:37:41 +05305862 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5863 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005864
5865 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005866 case 333333:
5867 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005868 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005870 break;
5871 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005872 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005873 return;
5874 }
5875
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005876 /*
5877 * Specs are full of misinformation, but testing on actual
5878 * hardware has shown that we just need to write the desired
5879 * CCK divider into the Punit register.
5880 */
5881 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5882
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005883 mutex_lock(&dev_priv->rps.hw_lock);
5884 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5885 val &= ~DSPFREQGUAR_MASK_CHV;
5886 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5887 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5888 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5889 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5890 50)) {
5891 DRM_ERROR("timed out waiting for CDclk change\n");
5892 }
5893 mutex_unlock(&dev_priv->rps.hw_lock);
5894
Ville Syrjäläb6283052015-06-03 15:45:07 +03005895 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005896}
5897
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5899 int max_pixclk)
5900{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005901 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005902 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005903
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904 /*
5905 * Really only a few cases to deal with, as only 4 CDclks are supported:
5906 * 200MHz
5907 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005908 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005909 * 400MHz (VLV only)
5910 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5911 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005912 *
5913 * We seem to get an unstable or solid color picture at 200MHz.
5914 * Not sure what's wrong. For now use 200MHz only when all pipes
5915 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005917 if (!IS_CHERRYVIEW(dev_priv) &&
5918 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005919 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005920 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005921 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005922 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005923 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005924 else
5925 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926}
5927
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305928static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5929 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305931 /*
5932 * FIXME:
5933 * - remove the guardband, it's not needed on BXT
5934 * - set 19.2MHz bypass frequency if there are no active pipes
5935 */
5936 if (max_pixclk > 576000*9/10)
5937 return 624000;
5938 else if (max_pixclk > 384000*9/10)
5939 return 576000;
5940 else if (max_pixclk > 288000*9/10)
5941 return 384000;
5942 else if (max_pixclk > 144000*9/10)
5943 return 288000;
5944 else
5945 return 144000;
5946}
5947
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005948/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005949static int intel_mode_max_pixclk(struct drm_device *dev,
5950 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005952 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 struct drm_crtc *crtc;
5955 struct drm_crtc_state *crtc_state;
5956 unsigned max_pixclk = 0, i;
5957 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005959 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5960 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005961
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005962 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5963 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005964
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005965 if (crtc_state->enable)
5966 pixclk = crtc_state->adjusted_mode.crtc_clock;
5967
5968 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005969 }
5970
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005971 for_each_pipe(dev_priv, pipe)
5972 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5973
Jesse Barnes30a970c2013-11-04 13:48:12 -08005974 return max_pixclk;
5975}
5976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 struct drm_device *dev = state->dev;
5980 struct drm_i915_private *dev_priv = dev->dev_private;
5981 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005982 struct intel_atomic_state *intel_state =
5983 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005985 if (max_pixclk < 0)
5986 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005988 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005989 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305990
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005991 if (!intel_state->active_crtcs)
5992 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5993
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005994 return 0;
5995}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005997static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5998{
5999 struct drm_device *dev = state->dev;
6000 struct drm_i915_private *dev_priv = dev->dev_private;
6001 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006002 struct intel_atomic_state *intel_state =
6003 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006004
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006005 if (max_pixclk < 0)
6006 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006007
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006008 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006009 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006010
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006011 if (!intel_state->active_crtcs)
6012 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6013
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006014 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015}
6016
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006017static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6018{
6019 unsigned int credits, default_credits;
6020
6021 if (IS_CHERRYVIEW(dev_priv))
6022 default_credits = PFI_CREDIT(12);
6023 else
6024 default_credits = PFI_CREDIT(8);
6025
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006026 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006027 /* CHV suggested value is 31 or 63 */
6028 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006029 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006030 else
6031 credits = PFI_CREDIT(15);
6032 } else {
6033 credits = default_credits;
6034 }
6035
6036 /*
6037 * WA - write default credits before re-programming
6038 * FIXME: should we also set the resend bit here?
6039 */
6040 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6041 default_credits);
6042
6043 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6044 credits | PFI_CREDIT_RESEND);
6045
6046 /*
6047 * FIXME is this guaranteed to clear
6048 * immediately or should we poll for it?
6049 */
6050 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6051}
6052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006055 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006057 struct intel_atomic_state *old_intel_state =
6058 to_intel_atomic_state(old_state);
6059 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006060
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006061 /*
6062 * FIXME: We can end up here with all power domains off, yet
6063 * with a CDCLK frequency other than the minimum. To account
6064 * for this take the PIPE-A power domain, which covers the HW
6065 * blocks needed for the following programming. This can be
6066 * removed once it's guaranteed that we get here either with
6067 * the minimum CDCLK set, or the required power domains
6068 * enabled.
6069 */
6070 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006071
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006072 if (IS_CHERRYVIEW(dev))
6073 cherryview_set_cdclk(dev, req_cdclk);
6074 else
6075 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006076
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006080}
6081
Jesse Barnes89b667f2013-04-18 14:51:36 -07006082static void valleyview_crtc_enable(struct drm_crtc *crtc)
6083{
6084 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006085 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6087 struct intel_encoder *encoder;
6088 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006089
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006090 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006091 return;
6092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006093 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306094 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006095
6096 intel_set_pipe_timings(intel_crtc);
6097
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006098 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100
6101 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6102 I915_WRITE(CHV_CANVAS(pipe), 0);
6103 }
6104
Daniel Vetter5b18e572014-04-24 23:55:06 +02006105 i9xx_set_pipeconf(intel_crtc);
6106
Jesse Barnes89b667f2013-04-18 14:51:36 -07006107 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006108
Daniel Vettera72e4c92014-09-30 10:56:47 +02006109 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006110
Jesse Barnes89b667f2013-04-18 14:51:36 -07006111 for_each_encoder_on_crtc(dev, crtc, encoder)
6112 if (encoder->pre_pll_enable)
6113 encoder->pre_pll_enable(encoder);
6114
Jani Nikulaa65347b2015-11-27 12:21:46 +02006115 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006116 if (IS_CHERRYVIEW(dev)) {
6117 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006118 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006119 } else {
6120 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006121 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006122 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006123 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006124
6125 for_each_encoder_on_crtc(dev, crtc, encoder)
6126 if (encoder->pre_enable)
6127 encoder->pre_enable(encoder);
6128
Jesse Barnes2dd24552013-04-25 12:55:01 -07006129 i9xx_pfit_enable(intel_crtc);
6130
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006131 intel_crtc_load_lut(crtc);
6132
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006133 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006134
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006135 assert_vblank_disabled(crtc);
6136 drm_crtc_vblank_on(crtc);
6137
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006138 for_each_encoder_on_crtc(dev, crtc, encoder)
6139 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006140}
6141
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006142static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6143{
6144 struct drm_device *dev = crtc->base.dev;
6145 struct drm_i915_private *dev_priv = dev->dev_private;
6146
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006147 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6148 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006149}
6150
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006151static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006152{
6153 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006154 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006156 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006157 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006158
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006159 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006160 return;
6161
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006162 i9xx_set_pll_dividers(intel_crtc);
6163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006164 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306165 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006166
6167 intel_set_pipe_timings(intel_crtc);
6168
Daniel Vetter5b18e572014-04-24 23:55:06 +02006169 i9xx_set_pipeconf(intel_crtc);
6170
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006171 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006172
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006173 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006174 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006175
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006176 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006177 if (encoder->pre_enable)
6178 encoder->pre_enable(encoder);
6179
Daniel Vetterf6736a12013-06-05 13:34:30 +02006180 i9xx_enable_pll(intel_crtc);
6181
Jesse Barnes2dd24552013-04-25 12:55:01 -07006182 i9xx_pfit_enable(intel_crtc);
6183
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006184 intel_crtc_load_lut(crtc);
6185
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006186 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006187 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006188
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006189 assert_vblank_disabled(crtc);
6190 drm_crtc_vblank_on(crtc);
6191
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006192 for_each_encoder_on_crtc(dev, crtc, encoder)
6193 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006194}
6195
Daniel Vetter87476d62013-04-11 16:29:06 +02006196static void i9xx_pfit_disable(struct intel_crtc *crtc)
6197{
6198 struct drm_device *dev = crtc->base.dev;
6199 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006200
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006201 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006202 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006203
6204 assert_pipe_disabled(dev_priv, crtc->pipe);
6205
Daniel Vetter328d8e82013-05-08 10:36:31 +02006206 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6207 I915_READ(PFIT_CONTROL));
6208 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006209}
6210
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006211static void i9xx_crtc_disable(struct drm_crtc *crtc)
6212{
6213 struct drm_device *dev = crtc->dev;
6214 struct drm_i915_private *dev_priv = dev->dev_private;
6215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006216 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006217 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006218
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006219 /*
6220 * On gen2 planes are double buffered but the pipe isn't, so we must
6221 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006222 * We also need to wait on all gmch platforms because of the
6223 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006224 */
Imre Deak564ed192014-06-13 14:54:21 +03006225 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006226
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006227 for_each_encoder_on_crtc(dev, crtc, encoder)
6228 encoder->disable(encoder);
6229
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006230 drm_crtc_vblank_off(crtc);
6231 assert_vblank_disabled(crtc);
6232
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006233 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006234
Daniel Vetter87476d62013-04-11 16:29:06 +02006235 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006236
Jesse Barnes89b667f2013-04-18 14:51:36 -07006237 for_each_encoder_on_crtc(dev, crtc, encoder)
6238 if (encoder->post_disable)
6239 encoder->post_disable(encoder);
6240
Jani Nikulaa65347b2015-11-27 12:21:46 +02006241 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006242 if (IS_CHERRYVIEW(dev))
6243 chv_disable_pll(dev_priv, pipe);
6244 else if (IS_VALLEYVIEW(dev))
6245 vlv_disable_pll(dev_priv, pipe);
6246 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006247 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006248 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006249
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006250 for_each_encoder_on_crtc(dev, crtc, encoder)
6251 if (encoder->post_pll_disable)
6252 encoder->post_pll_disable(encoder);
6253
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006254 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006255 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006256}
6257
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006258static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006259{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006261 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006262 enum intel_display_power_domain domain;
6263 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006264
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006265 if (!intel_crtc->active)
6266 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006267
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006268 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006269 WARN_ON(intel_crtc->unpin_work);
6270
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006271 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006272
6273 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6274 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006275 }
6276
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006277 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006278 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006279 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006280 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006281 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006282
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006283 domains = intel_crtc->enabled_power_domains;
6284 for_each_power_domain(domain, domains)
6285 intel_display_power_put(dev_priv, domain);
6286 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006287
6288 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6289 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006290}
6291
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006292/*
6293 * turn all crtc's off, but do not adjust state
6294 * This has to be paired with a call to intel_modeset_setup_hw_state.
6295 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006296int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006297{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006298 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006299 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006300 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006301
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006302 state = drm_atomic_helper_suspend(dev);
6303 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006304 if (ret)
6305 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006306 else
6307 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006308 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006309}
6310
Chris Wilsonea5b2132010-08-04 13:50:23 +01006311void intel_encoder_destroy(struct drm_encoder *encoder)
6312{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006314
Chris Wilsonea5b2132010-08-04 13:50:23 +01006315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
6317}
6318
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006321static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006329 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006330 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006331 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006332
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 if (!crtc)
6337 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006341
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006343 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006344
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006346 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006347
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006355 }
6356}
6357
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006358int intel_connector_init(struct intel_connector *connector)
6359{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006360 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006361
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006362 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006363 return -ENOMEM;
6364
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006365 return 0;
6366}
6367
6368struct intel_connector *intel_connector_alloc(void)
6369{
6370 struct intel_connector *connector;
6371
6372 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6373 if (!connector)
6374 return NULL;
6375
6376 if (intel_connector_init(connector) < 0) {
6377 kfree(connector);
6378 return NULL;
6379 }
6380
6381 return connector;
6382}
6383
Daniel Vetterf0947c32012-07-02 13:10:34 +02006384/* Simple connector->get_hw_state implementation for encoders that support only
6385 * one connector and no cloning and hence the encoder state determines the state
6386 * of the connector. */
6387bool intel_connector_get_hw_state(struct intel_connector *connector)
6388{
Daniel Vetter24929352012-07-02 20:28:59 +02006389 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006390 struct intel_encoder *encoder = connector->encoder;
6391
6392 return encoder->get_hw_state(encoder, &pipe);
6393}
6394
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006396{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6398 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006399
6400 return 0;
6401}
6402
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006403static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006404 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 struct drm_atomic_state *state = pipe_config->base.state;
6407 struct intel_crtc *other_crtc;
6408 struct intel_crtc_state *other_crtc_state;
6409
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6411 pipe_name(pipe), pipe_config->fdi_lanes);
6412 if (pipe_config->fdi_lanes > 4) {
6413 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6414 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 }
6417
Paulo Zanonibafb6552013-11-02 21:07:44 -07006418 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 if (pipe_config->fdi_lanes > 2) {
6420 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6421 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 }
6426 }
6427
6428 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430
6431 /* Ivybridge 3 pipe is really complicated */
6432 switch (pipe) {
6433 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006434 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 if (pipe_config->fdi_lanes <= 2)
6437 return 0;
6438
6439 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6440 other_crtc_state =
6441 intel_atomic_get_crtc_state(state, other_crtc);
6442 if (IS_ERR(other_crtc_state))
6443 return PTR_ERR(other_crtc_state);
6444
6445 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6447 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006452 if (pipe_config->fdi_lanes > 2) {
6453 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457
6458 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6459 other_crtc_state =
6460 intel_atomic_get_crtc_state(state, other_crtc);
6461 if (IS_ERR(other_crtc_state))
6462 return PTR_ERR(other_crtc_state);
6463
6464 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006469 default:
6470 BUG();
6471 }
6472}
6473
Daniel Vettere29c22c2013-02-21 00:00:16 +01006474#define RETRY 1
6475static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006476 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006479 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006480 int lane, link_bw, fdi_dotclock, ret;
6481 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006482
Daniel Vettere29c22c2013-02-21 00:00:16 +01006483retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484 /* FDI is a binary signal running at ~2.7GHz, encoding
6485 * each output octet as 10 bits. The actual frequency
6486 * is stored as a divider into a 100MHz clock, and the
6487 * mode pixel clock is stored in units of 1KHz.
6488 * Hence the bw of each lane in terms of the mode signal
6489 * is:
6490 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006491 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006492
Damien Lespiau241bfc32013-09-25 16:45:37 +01006493 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006495 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006496 pipe_config->pipe_bpp);
6497
6498 pipe_config->fdi_lanes = lane;
6499
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006500 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006502
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006503 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006505 pipe_config->pipe_bpp -= 2*3;
6506 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6507 pipe_config->pipe_bpp);
6508 needs_recompute = true;
6509 pipe_config->bw_constrained = true;
6510
6511 goto retry;
6512 }
6513
6514 if (needs_recompute)
6515 return RETRY;
6516
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006518}
6519
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006520static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6521 struct intel_crtc_state *pipe_config)
6522{
6523 if (pipe_config->pipe_bpp > 24)
6524 return false;
6525
6526 /* HSW can handle pixel rate up to cdclk? */
6527 if (IS_HASWELL(dev_priv->dev))
6528 return true;
6529
6530 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006531 * We compare against max which means we must take
6532 * the increased cdclk requirement into account when
6533 * calculating the new cdclk.
6534 *
6535 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006536 */
6537 return ilk_pipe_pixel_rate(pipe_config) <=
6538 dev_priv->max_cdclk_freq * 95 / 100;
6539}
6540
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006541static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006542 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006543{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006544 struct drm_device *dev = crtc->base.dev;
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546
Jani Nikulad330a952014-01-21 11:24:25 +02006547 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006548 hsw_crtc_supports_ips(crtc) &&
6549 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006550}
6551
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006552static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6553{
6554 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6555
6556 /* GDG double wide on either pipe, otherwise pipe A only */
6557 return INTEL_INFO(dev_priv)->gen < 4 &&
6558 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6559}
6560
Daniel Vettera43f6e02013-06-07 23:10:32 +02006561static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006562 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006563{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006564 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006565 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006566 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006567
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006568 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006569 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006570 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006571
6572 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006573 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006574 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006575 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006576 if (intel_crtc_supports_double_wide(crtc) &&
6577 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006578 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006579 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006580 }
6581
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006582 if (adjusted_mode->crtc_clock > clock_limit) {
6583 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6584 adjusted_mode->crtc_clock, clock_limit,
6585 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006586 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006587 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006588 }
Chris Wilson89749352010-09-12 18:25:19 +01006589
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006590 /*
6591 * Pipe horizontal size must be even in:
6592 * - DVO ganged mode
6593 * - LVDS dual channel mode
6594 * - Double wide pipe
6595 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006596 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006597 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6598 pipe_config->pipe_src_w &= ~1;
6599
Damien Lespiau8693a822013-05-03 18:48:11 +01006600 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6601 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006602 */
6603 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006604 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006605 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006606
Damien Lespiauf5adf942013-06-24 18:29:34 +01006607 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006608 hsw_compute_ips_config(crtc, pipe_config);
6609
Daniel Vetter877d48d2013-04-19 11:24:43 +02006610 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006611 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006612
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006613 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006614}
6615
Ville Syrjälä1652d192015-03-31 14:12:01 +03006616static int skylake_get_display_clock_speed(struct drm_device *dev)
6617{
6618 struct drm_i915_private *dev_priv = to_i915(dev);
6619 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6620 uint32_t cdctl = I915_READ(CDCLK_CTL);
6621 uint32_t linkrate;
6622
Damien Lespiau414355a2015-06-04 18:21:31 +01006623 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006624 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006625
6626 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6627 return 540000;
6628
6629 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006630 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006631
Damien Lespiau71cd8422015-04-30 16:39:17 +01006632 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6633 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006634 /* vco 8640 */
6635 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6636 case CDCLK_FREQ_450_432:
6637 return 432000;
6638 case CDCLK_FREQ_337_308:
6639 return 308570;
6640 case CDCLK_FREQ_675_617:
6641 return 617140;
6642 default:
6643 WARN(1, "Unknown cd freq selection\n");
6644 }
6645 } else {
6646 /* vco 8100 */
6647 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6648 case CDCLK_FREQ_450_432:
6649 return 450000;
6650 case CDCLK_FREQ_337_308:
6651 return 337500;
6652 case CDCLK_FREQ_675_617:
6653 return 675000;
6654 default:
6655 WARN(1, "Unknown cd freq selection\n");
6656 }
6657 }
6658
6659 /* error case, do as if DPLL0 isn't enabled */
6660 return 24000;
6661}
6662
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006663static int broxton_get_display_clock_speed(struct drm_device *dev)
6664{
6665 struct drm_i915_private *dev_priv = to_i915(dev);
6666 uint32_t cdctl = I915_READ(CDCLK_CTL);
6667 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6668 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6669 int cdclk;
6670
6671 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6672 return 19200;
6673
6674 cdclk = 19200 * pll_ratio / 2;
6675
6676 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6677 case BXT_CDCLK_CD2X_DIV_SEL_1:
6678 return cdclk; /* 576MHz or 624MHz */
6679 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6680 return cdclk * 2 / 3; /* 384MHz */
6681 case BXT_CDCLK_CD2X_DIV_SEL_2:
6682 return cdclk / 2; /* 288MHz */
6683 case BXT_CDCLK_CD2X_DIV_SEL_4:
6684 return cdclk / 4; /* 144MHz */
6685 }
6686
6687 /* error case, do as if DE PLL isn't enabled */
6688 return 19200;
6689}
6690
Ville Syrjälä1652d192015-03-31 14:12:01 +03006691static int broadwell_get_display_clock_speed(struct drm_device *dev)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t lcpll = I915_READ(LCPLL_CTL);
6695 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6696
6697 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6698 return 800000;
6699 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_450)
6702 return 450000;
6703 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6704 return 540000;
6705 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6706 return 337500;
6707 else
6708 return 675000;
6709}
6710
6711static int haswell_get_display_clock_speed(struct drm_device *dev)
6712{
6713 struct drm_i915_private *dev_priv = dev->dev_private;
6714 uint32_t lcpll = I915_READ(LCPLL_CTL);
6715 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6716
6717 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6718 return 800000;
6719 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6720 return 450000;
6721 else if (freq == LCPLL_CLK_FREQ_450)
6722 return 450000;
6723 else if (IS_HSW_ULT(dev))
6724 return 337500;
6725 else
6726 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727}
6728
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006729static int valleyview_get_display_clock_speed(struct drm_device *dev)
6730{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006731 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6732 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006733}
6734
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006735static int ilk_get_display_clock_speed(struct drm_device *dev)
6736{
6737 return 450000;
6738}
6739
Jesse Barnese70236a2009-09-21 10:42:27 -07006740static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006741{
Jesse Barnese70236a2009-09-21 10:42:27 -07006742 return 400000;
6743}
Jesse Barnes79e53942008-11-07 14:24:08 -08006744
Jesse Barnese70236a2009-09-21 10:42:27 -07006745static int i915_get_display_clock_speed(struct drm_device *dev)
6746{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006747 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006748}
Jesse Barnes79e53942008-11-07 14:24:08 -08006749
Jesse Barnese70236a2009-09-21 10:42:27 -07006750static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6751{
6752 return 200000;
6753}
Jesse Barnes79e53942008-11-07 14:24:08 -08006754
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006755static int pnv_get_display_clock_speed(struct drm_device *dev)
6756{
6757 u16 gcfgc = 0;
6758
6759 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6760
6761 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6762 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006765 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006766 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006767 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006768 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6769 return 200000;
6770 default:
6771 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6772 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776 }
6777}
6778
Jesse Barnese70236a2009-09-21 10:42:27 -07006779static int i915gm_get_display_clock_speed(struct drm_device *dev)
6780{
6781 u16 gcfgc = 0;
6782
6783 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6784
6785 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006787 else {
6788 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6789 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006790 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006791 default:
6792 case GC_DISPLAY_CLOCK_190_200_MHZ:
6793 return 190000;
6794 }
6795 }
6796}
Jesse Barnes79e53942008-11-07 14:24:08 -08006797
Jesse Barnese70236a2009-09-21 10:42:27 -07006798static int i865_get_display_clock_speed(struct drm_device *dev)
6799{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006800 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006801}
6802
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006803static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006804{
6805 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006807 /*
6808 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6809 * encoding is different :(
6810 * FIXME is this the right way to detect 852GM/852GMV?
6811 */
6812 if (dev->pdev->revision == 0x1)
6813 return 133333;
6814
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006815 pci_bus_read_config_word(dev->pdev->bus,
6816 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6817
Jesse Barnese70236a2009-09-21 10:42:27 -07006818 /* Assume that the hardware is in the high speed state. This
6819 * should be the default.
6820 */
6821 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6822 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006823 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006824 case GC_CLOCK_100_200:
6825 return 200000;
6826 case GC_CLOCK_166_250:
6827 return 250000;
6828 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006829 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006830 case GC_CLOCK_133_266:
6831 case GC_CLOCK_133_266_2:
6832 case GC_CLOCK_166_266:
6833 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006834 }
6835
6836 /* Shouldn't happen */
6837 return 0;
6838}
6839
6840static int i830_get_display_clock_speed(struct drm_device *dev)
6841{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006842 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006843}
6844
Ville Syrjälä34edce22015-05-22 11:22:33 +03006845static unsigned int intel_hpll_vco(struct drm_device *dev)
6846{
6847 struct drm_i915_private *dev_priv = dev->dev_private;
6848 static const unsigned int blb_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 [4] = 6400000,
6854 };
6855 static const unsigned int pnv_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 4800000,
6860 [4] = 2666667,
6861 };
6862 static const unsigned int cl_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 6400000,
6867 [4] = 3333333,
6868 [5] = 3566667,
6869 [6] = 4266667,
6870 };
6871 static const unsigned int elk_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 4800000,
6876 };
6877 static const unsigned int ctg_vco[8] = {
6878 [0] = 3200000,
6879 [1] = 4000000,
6880 [2] = 5333333,
6881 [3] = 6400000,
6882 [4] = 2666667,
6883 [5] = 4266667,
6884 };
6885 const unsigned int *vco_table;
6886 unsigned int vco;
6887 uint8_t tmp = 0;
6888
6889 /* FIXME other chipsets? */
6890 if (IS_GM45(dev))
6891 vco_table = ctg_vco;
6892 else if (IS_G4X(dev))
6893 vco_table = elk_vco;
6894 else if (IS_CRESTLINE(dev))
6895 vco_table = cl_vco;
6896 else if (IS_PINEVIEW(dev))
6897 vco_table = pnv_vco;
6898 else if (IS_G33(dev))
6899 vco_table = blb_vco;
6900 else
6901 return 0;
6902
6903 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6904
6905 vco = vco_table[tmp & 0x7];
6906 if (vco == 0)
6907 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6908 else
6909 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6910
6911 return vco;
6912}
6913
6914static int gm45_get_display_clock_speed(struct drm_device *dev)
6915{
6916 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6917 uint16_t tmp = 0;
6918
6919 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6920
6921 cdclk_sel = (tmp >> 12) & 0x1;
6922
6923 switch (vco) {
6924 case 2666667:
6925 case 4000000:
6926 case 5333333:
6927 return cdclk_sel ? 333333 : 222222;
6928 case 3200000:
6929 return cdclk_sel ? 320000 : 228571;
6930 default:
6931 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6932 return 222222;
6933 }
6934}
6935
6936static int i965gm_get_display_clock_speed(struct drm_device *dev)
6937{
6938 static const uint8_t div_3200[] = { 16, 10, 8 };
6939 static const uint8_t div_4000[] = { 20, 12, 10 };
6940 static const uint8_t div_5333[] = { 24, 16, 14 };
6941 const uint8_t *div_table;
6942 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6943 uint16_t tmp = 0;
6944
6945 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6946
6947 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6948
6949 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6950 goto fail;
6951
6952 switch (vco) {
6953 case 3200000:
6954 div_table = div_3200;
6955 break;
6956 case 4000000:
6957 div_table = div_4000;
6958 break;
6959 case 5333333:
6960 div_table = div_5333;
6961 break;
6962 default:
6963 goto fail;
6964 }
6965
6966 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6967
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006968fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006969 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6970 return 200000;
6971}
6972
6973static int g33_get_display_clock_speed(struct drm_device *dev)
6974{
6975 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6976 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6977 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6978 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6979 const uint8_t *div_table;
6980 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6981 uint16_t tmp = 0;
6982
6983 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6984
6985 cdclk_sel = (tmp >> 4) & 0x7;
6986
6987 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6988 goto fail;
6989
6990 switch (vco) {
6991 case 3200000:
6992 div_table = div_3200;
6993 break;
6994 case 4000000:
6995 div_table = div_4000;
6996 break;
6997 case 4800000:
6998 div_table = div_4800;
6999 break;
7000 case 5333333:
7001 div_table = div_5333;
7002 break;
7003 default:
7004 goto fail;
7005 }
7006
7007 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7008
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007009fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007010 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7011 return 190476;
7012}
7013
Zhenyu Wang2c072452009-06-05 15:38:42 +08007014static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007015intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007016{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007017 while (*num > DATA_LINK_M_N_MASK ||
7018 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007019 *num >>= 1;
7020 *den >>= 1;
7021 }
7022}
7023
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007024static void compute_m_n(unsigned int m, unsigned int n,
7025 uint32_t *ret_m, uint32_t *ret_n)
7026{
7027 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7028 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7029 intel_reduce_m_n_ratio(ret_m, ret_n);
7030}
7031
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007032void
7033intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7034 int pixel_clock, int link_clock,
7035 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007036{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007037 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007038
7039 compute_m_n(bits_per_pixel * pixel_clock,
7040 link_clock * nlanes * 8,
7041 &m_n->gmch_m, &m_n->gmch_n);
7042
7043 compute_m_n(pixel_clock, link_clock,
7044 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007045}
7046
Chris Wilsona7615032011-01-12 17:04:08 +00007047static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7048{
Jani Nikulad330a952014-01-21 11:24:25 +02007049 if (i915.panel_use_ssc >= 0)
7050 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007051 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007052 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007053}
7054
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007055static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7056 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007058 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007059 struct drm_i915_private *dev_priv = dev->dev_private;
7060 int refclk;
7061
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007062 WARN_ON(!crtc_state->base.state);
7063
Wayne Boyer666a4532015-12-09 12:29:35 -08007064 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007065 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007066 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007068 refclk = dev_priv->vbt.lvds_ssc_freq;
7069 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007070 } else if (!IS_GEN2(dev)) {
7071 refclk = 96000;
7072 } else {
7073 refclk = 48000;
7074 }
7075
7076 return refclk;
7077}
7078
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007079static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007080{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007081 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007083
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007084static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7085{
7086 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007087}
7088
Daniel Vetterf47709a2013-03-28 10:42:02 +01007089static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007090 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007091 intel_clock_t *reduced_clock)
7092{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007093 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094 u32 fp, fp2 = 0;
7095
7096 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007099 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007101 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007103 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007104 }
7105
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007106 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107
Daniel Vetterf47709a2013-03-28 10:42:02 +01007108 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007109 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007110 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007112 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007113 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007114 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115 }
7116}
7117
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007118static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7119 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120{
7121 u32 reg_val;
7122
7123 /*
7124 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7125 * and set it to a reasonable value instead.
7126 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007127 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128 reg_val &= 0xffffff00;
7129 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007132 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007133 reg_val &= 0x8cffffff;
7134 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007141 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007142 reg_val &= 0x00ffffff;
7143 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145}
7146
Daniel Vetterb5518422013-05-03 11:49:48 +02007147static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7148 struct intel_link_m_n *m_n)
7149{
7150 struct drm_device *dev = crtc->base.dev;
7151 struct drm_i915_private *dev_priv = dev->dev_private;
7152 int pipe = crtc->pipe;
7153
Daniel Vettere3b95f12013-05-03 11:49:49 +02007154 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7155 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7156 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7157 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007158}
7159
7160static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007161 struct intel_link_m_n *m_n,
7162 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007163{
7164 struct drm_device *dev = crtc->base.dev;
7165 struct drm_i915_private *dev_priv = dev->dev_private;
7166 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007167 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007168
7169 if (INTEL_INFO(dev)->gen >= 5) {
7170 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7171 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7172 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7173 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007174 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7175 * for gen < 8) and if DRRS is supported (to make sure the
7176 * registers are not unnecessarily accessed).
7177 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307178 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007179 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007180 I915_WRITE(PIPE_DATA_M2(transcoder),
7181 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7182 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7183 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7184 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7185 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007186 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007187 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7188 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7189 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7190 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007191 }
7192}
7193
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307194void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007195{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307196 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7197
7198 if (m_n == M1_N1) {
7199 dp_m_n = &crtc->config->dp_m_n;
7200 dp_m2_n2 = &crtc->config->dp_m2_n2;
7201 } else if (m_n == M2_N2) {
7202
7203 /*
7204 * M2_N2 registers are not supported. Hence m2_n2 divider value
7205 * needs to be programmed into M1_N1.
7206 */
7207 dp_m_n = &crtc->config->dp_m2_n2;
7208 } else {
7209 DRM_ERROR("Unsupported divider value\n");
7210 return;
7211 }
7212
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007213 if (crtc->config->has_pch_encoder)
7214 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007215 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307216 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007217}
7218
Daniel Vetter251ac862015-06-18 10:30:24 +02007219static void vlv_compute_dpll(struct intel_crtc *crtc,
7220 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007221{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007222 u32 dpll, dpll_md;
7223
7224 /*
7225 * Enable DPIO clock input. We should never disable the reference
7226 * clock for pipe B, since VGA hotplug / manual detection depends
7227 * on it.
7228 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007229 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7230 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231 /* We should never disable this, set it here for state tracking */
7232 if (crtc->pipe == PIPE_B)
7233 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7234 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007235 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007239 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240}
7241
Ville Syrjäläd288f652014-10-28 13:20:22 +02007242static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007243 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007244{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007245 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007246 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007247 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007251
Ville Syrjäläa5805162015-05-26 20:42:30 +03007252 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007253
Ville Syrjäläd288f652014-10-28 13:20:22 +02007254 bestn = pipe_config->dpll.n;
7255 bestm1 = pipe_config->dpll.m1;
7256 bestm2 = pipe_config->dpll.m2;
7257 bestp1 = pipe_config->dpll.p1;
7258 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260 /* See eDP HDMI DPIO driver vbios notes doc */
7261
7262 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007263 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007264 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007265
7266 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007267 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268
7269 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007272 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007273
7274 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
7277 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007278 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7279 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7280 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007282
7283 /*
7284 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7285 * but we don't support that).
7286 * Note: don't use the DAC post divider as it seems unstable.
7287 */
7288 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007289 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007291 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007293
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007295 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007296 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7297 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007299 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007303
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007304 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007306 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 0x0df40000);
7309 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 0x0df70000);
7312 } else { /* HDMI or VGA */
7313 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 0x0df70000);
7317 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 0x0df40000);
7320 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007321
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007324 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7325 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007329 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007330 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007331}
7332
Daniel Vetter251ac862015-06-18 10:30:24 +02007333static void chv_compute_dpll(struct intel_crtc *crtc,
7334 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007335{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007336 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7337 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007338 DPLL_VCO_ENABLE;
7339 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007340 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007341
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342 pipe_config->dpll_hw_state.dpll_md =
7343 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007344}
7345
Ville Syrjäläd288f652014-10-28 13:20:22 +02007346static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007347 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007348{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007349 struct drm_device *dev = crtc->base.dev;
7350 struct drm_i915_private *dev_priv = dev->dev_private;
7351 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307354 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007355 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307356 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307357 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007358
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 bestn = pipe_config->dpll.n;
7360 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7361 bestm1 = pipe_config->dpll.m1;
7362 bestm2 = pipe_config->dpll.m2 >> 22;
7363 bestp1 = pipe_config->dpll.p1;
7364 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307365 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307366 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307367 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007368
7369 /*
7370 * Enable Refclk and SSC
7371 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007372 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007373 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007374
Ville Syrjäläa5805162015-05-26 20:42:30 +03007375 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007377 /* p1 and p2 divider */
7378 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7379 5 << DPIO_CHV_S1_DIV_SHIFT |
7380 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7381 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7382 1 << DPIO_CHV_K_DIV_SHIFT);
7383
7384 /* Feedback post-divider - m2 */
7385 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7386
7387 /* Feedback refclk divider - n and m1 */
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7389 DPIO_CHV_M1_DIV_BY_2 |
7390 1 << DPIO_CHV_N_DIV_SHIFT);
7391
7392 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007394
7395 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307396 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7397 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7398 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7399 if (bestm2_frac)
7400 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307403 /* Program digital lock detect threshold */
7404 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7405 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7406 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7407 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7408 if (!bestm2_frac)
7409 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7410 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7411
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007412 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307413 if (vco == 5400000) {
7414 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7415 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7416 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7417 tribuf_calcntr = 0x9;
7418 } else if (vco <= 6200000) {
7419 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7420 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7421 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7422 tribuf_calcntr = 0x9;
7423 } else if (vco <= 6480000) {
7424 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7425 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7426 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7427 tribuf_calcntr = 0x8;
7428 } else {
7429 /* Not supported. Apply the same limits as in the max case */
7430 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7431 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7432 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7433 tribuf_calcntr = 0;
7434 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007435 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7436
Ville Syrjälä968040b2015-03-11 22:52:08 +02007437 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307438 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7439 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7440 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7441
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007442 /* AFC Recal */
7443 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7444 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7445 DPIO_AFC_RECAL);
7446
Ville Syrjäläa5805162015-05-26 20:42:30 +03007447 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007448}
7449
Ville Syrjäläd288f652014-10-28 13:20:22 +02007450/**
7451 * vlv_force_pll_on - forcibly enable just the PLL
7452 * @dev_priv: i915 private structure
7453 * @pipe: pipe PLL to enable
7454 * @dpll: PLL configuration
7455 *
7456 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7457 * in cases where we need the PLL enabled even when @pipe is not going to
7458 * be enabled.
7459 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007460int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7461 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007462{
7463 struct intel_crtc *crtc =
7464 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007465 struct intel_crtc_state *pipe_config;
7466
7467 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7468 if (!pipe_config)
7469 return -ENOMEM;
7470
7471 pipe_config->base.crtc = &crtc->base;
7472 pipe_config->pixel_multiplier = 1;
7473 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007474
7475 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007476 chv_compute_dpll(crtc, pipe_config);
7477 chv_prepare_pll(crtc, pipe_config);
7478 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007479 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007480 vlv_compute_dpll(crtc, pipe_config);
7481 vlv_prepare_pll(crtc, pipe_config);
7482 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007483 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007484
7485 kfree(pipe_config);
7486
7487 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007488}
7489
7490/**
7491 * vlv_force_pll_off - forcibly disable just the PLL
7492 * @dev_priv: i915 private structure
7493 * @pipe: pipe PLL to disable
7494 *
7495 * Disable the PLL for @pipe. To be used in cases where we need
7496 * the PLL enabled even when @pipe is not going to be enabled.
7497 */
7498void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7499{
7500 if (IS_CHERRYVIEW(dev))
7501 chv_disable_pll(to_i915(dev), pipe);
7502 else
7503 vlv_disable_pll(to_i915(dev), pipe);
7504}
7505
Daniel Vetter251ac862015-06-18 10:30:24 +02007506static void i9xx_compute_dpll(struct intel_crtc *crtc,
7507 struct intel_crtc_state *crtc_state,
7508 intel_clock_t *reduced_clock,
7509 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007511 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 u32 dpll;
7514 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007515 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007519 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7520 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521
7522 dpll = DPLL_VGA_MODE_DIS;
7523
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 dpll |= DPLLB_MODE_LVDS;
7526 else
7527 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007528
Daniel Vetteref1b4602013-06-01 17:17:04 +02007529 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007531 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007532 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007533
7534 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007535 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007536
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007538 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539
7540 /* compute bitmask from p1 value */
7541 if (IS_PINEVIEW(dev))
7542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7543 else {
7544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7545 if (IS_G4X(dev) && reduced_clock)
7546 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7547 }
7548 switch (clock->p2) {
7549 case 5:
7550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7551 break;
7552 case 7:
7553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7554 break;
7555 case 10:
7556 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7557 break;
7558 case 14:
7559 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7560 break;
7561 }
7562 if (INTEL_INFO(dev)->gen >= 4)
7563 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7564
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7569 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7570 else
7571 dpll |= PLL_REF_INPUT_DREFCLK;
7572
7573 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007575
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007577 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007578 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 }
7581}
7582
Daniel Vetter251ac862015-06-18 10:30:24 +02007583static void i8xx_compute_dpll(struct intel_crtc *crtc,
7584 struct intel_crtc_state *crtc_state,
7585 intel_clock_t *reduced_clock,
7586 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007588 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307594
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595 dpll = DPLL_VGA_MODE_DIS;
7596
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007597 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7599 } else {
7600 if (clock->p1 == 2)
7601 dpll |= PLL_P1_DIVIDE_BY_TWO;
7602 else
7603 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7604 if (clock->p2 == 4)
7605 dpll |= PLL_P2_DIVIDE_BY_4;
7606 }
7607
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007608 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007609 dpll |= DPLL_DVO_2X_MODE;
7610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7613 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7614 else
7615 dpll |= PLL_REF_INPUT_DREFCLK;
7616
7617 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619}
7620
Daniel Vetter8a654f32013-06-01 17:16:22 +02007621static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007622{
7623 struct drm_device *dev = intel_crtc->base.dev;
7624 struct drm_i915_private *dev_priv = dev->dev_private;
7625 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007627 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007628 uint32_t crtc_vtotal, crtc_vblank_end;
7629 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007630
7631 /* We need to be careful not to changed the adjusted mode, for otherwise
7632 * the hw state checker will get angry at the mismatch. */
7633 crtc_vtotal = adjusted_mode->crtc_vtotal;
7634 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007636 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007638 crtc_vtotal -= 1;
7639 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007640
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007641 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007642 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7643 else
7644 vsyncshift = adjusted_mode->crtc_hsync_start -
7645 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007646 if (vsyncshift < 0)
7647 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648 }
7649
7650 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007651 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_hdisplay - 1) |
7655 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_hblank_start - 1) |
7658 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_hsync_start - 1) |
7661 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007663 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007665 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007668 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007669 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670 (adjusted_mode->crtc_vsync_start - 1) |
7671 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7672
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007673 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7674 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7675 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7676 * bits. */
7677 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7678 (pipe == PIPE_B || pipe == PIPE_C))
7679 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7680
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007681 /* pipesrc controls the size that is scaled from, which should
7682 * always be the user's requested size.
7683 */
7684 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007685 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7686 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007687}
7688
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007690 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691{
7692 struct drm_device *dev = crtc->base.dev;
7693 struct drm_i915_private *dev_priv = dev->dev_private;
7694 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7695 uint32_t tmp;
7696
7697 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706
7707 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7709 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007711 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7712 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007713 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7715 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007716
7717 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007718 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7719 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7720 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721 }
7722
7723 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007724 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7725 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7728 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729}
7730
Daniel Vetterf6a83282014-02-11 15:28:57 -08007731void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007732 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007733{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7735 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7736 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7737 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007738
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007739 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7740 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7741 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7742 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007743
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007744 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007745 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007746
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7748 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007749
7750 mode->hsync = drm_mode_hsync(mode);
7751 mode->vrefresh = drm_mode_vrefresh(mode);
7752 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007753}
7754
Daniel Vetter84b046f2013-02-19 18:48:54 +01007755static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7756{
7757 struct drm_device *dev = intel_crtc->base.dev;
7758 struct drm_i915_private *dev_priv = dev->dev_private;
7759 uint32_t pipeconf;
7760
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007761 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007762
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007763 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7764 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7765 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007768 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007769
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007771 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007772 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007773 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 pipeconf |= PIPECONF_DITHER_EN |
7775 PIPECONF_DITHER_TYPE_SP;
7776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007778 case 18:
7779 pipeconf |= PIPECONF_6BPC;
7780 break;
7781 case 24:
7782 pipeconf |= PIPECONF_8BPC;
7783 break;
7784 case 30:
7785 pipeconf |= PIPECONF_10BPC;
7786 break;
7787 default:
7788 /* Case prevented by intel_choose_pipe_bpp_dither. */
7789 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007790 }
7791 }
7792
7793 if (HAS_PIPE_CXSR(dev)) {
7794 if (intel_crtc->lowfreq_avail) {
7795 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7796 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7797 } else {
7798 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 }
7800 }
7801
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007802 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007803 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007804 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007805 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7806 else
7807 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7808 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007809 pipeconf |= PIPECONF_PROGRESSIVE;
7810
Wayne Boyer666a4532015-12-09 12:29:35 -08007811 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7812 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007813 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007814
Daniel Vetter84b046f2013-02-19 18:48:54 +01007815 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7816 POSTING_READ(PIPECONF(intel_crtc->pipe));
7817}
7818
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007819static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7820 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007821{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007822 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007824 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007825 intel_clock_t clock;
7826 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007827 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007828 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007829 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007830 struct drm_connector_state *connector_state;
7831 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007833 memset(&crtc_state->dpll_hw_state, 0,
7834 sizeof(crtc_state->dpll_hw_state));
7835
Jani Nikulaa65347b2015-11-27 12:21:46 +02007836 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007837 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007838
Jani Nikulaa65347b2015-11-27 12:21:46 +02007839 for_each_connector_in_state(state, connector, connector_state, i) {
7840 if (connector_state->crtc == &crtc->base)
7841 num_connectors++;
7842 }
7843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007844 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007845 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007846
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007847 /*
7848 * Returns a set of divisors for the desired target clock with
7849 * the given refclk, or FALSE. The returned values represent
7850 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7851 * 2) / p1 / p2.
7852 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007853 limit = intel_limit(crtc_state, refclk);
7854 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007855 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007857 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007858 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7859 return -EINVAL;
7860 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007861
Jani Nikulaf2335332013-09-13 11:03:09 +03007862 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007863 crtc_state->dpll.n = clock.n;
7864 crtc_state->dpll.m1 = clock.m1;
7865 crtc_state->dpll.m2 = clock.m2;
7866 crtc_state->dpll.p1 = clock.p1;
7867 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007868 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007869
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007870 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007871 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007872 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007873 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007874 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007876 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007878 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007880 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007881
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007882 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007883}
7884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007886 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887{
7888 struct drm_device *dev = crtc->base.dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 uint32_t tmp;
7891
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007892 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7893 return;
7894
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007895 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007896 if (!(tmp & PFIT_ENABLE))
7897 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898
Daniel Vetter06922822013-07-11 13:35:40 +02007899 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900 if (INTEL_INFO(dev)->gen < 4) {
7901 if (crtc->pipe != PIPE_B)
7902 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903 } else {
7904 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7905 return;
7906 }
7907
Daniel Vetter06922822013-07-11 13:35:40 +02007908 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007909 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7910 if (INTEL_INFO(dev)->gen < 5)
7911 pipe_config->gmch_pfit.lvds_border_bits =
7912 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7913}
7914
Jesse Barnesacbec812013-09-20 11:29:32 -07007915static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007916 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007917{
7918 struct drm_device *dev = crtc->base.dev;
7919 struct drm_i915_private *dev_priv = dev->dev_private;
7920 int pipe = pipe_config->cpu_transcoder;
7921 intel_clock_t clock;
7922 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007923 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007924
Shobhit Kumarf573de52014-07-30 20:32:37 +05307925 /* In case of MIPI DPLL will not even be used */
7926 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7927 return;
7928
Ville Syrjäläa5805162015-05-26 20:42:30 +03007929 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007930 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007931 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007932
7933 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7934 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7935 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7936 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7937 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7938
Imre Deakdccbea32015-06-22 23:35:51 +03007939 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007940}
7941
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007942static void
7943i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7944 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007945{
7946 struct drm_device *dev = crtc->base.dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
7948 u32 val, base, offset;
7949 int pipe = crtc->pipe, plane = crtc->plane;
7950 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007951 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007952 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007953 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954
Damien Lespiau42a7b082015-02-05 19:35:13 +00007955 val = I915_READ(DSPCNTR(plane));
7956 if (!(val & DISPLAY_PLANE_ENABLE))
7957 return;
7958
Damien Lespiaud9806c92015-01-21 14:07:19 +00007959 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007960 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007961 DRM_DEBUG_KMS("failed to alloc fb\n");
7962 return;
7963 }
7964
Damien Lespiau1b842c82015-01-21 13:50:54 +00007965 fb = &intel_fb->base;
7966
Daniel Vetter18c52472015-02-10 17:16:09 +00007967 if (INTEL_INFO(dev)->gen >= 4) {
7968 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007969 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007970 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7971 }
7972 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007973
7974 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007975 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007976 fb->pixel_format = fourcc;
7977 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007978
7979 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007980 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007981 offset = I915_READ(DSPTILEOFF(plane));
7982 else
7983 offset = I915_READ(DSPLINOFF(plane));
7984 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7985 } else {
7986 base = I915_READ(DSPADDR(plane));
7987 }
7988 plane_config->base = base;
7989
7990 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 fb->width = ((val >> 16) & 0xfff) + 1;
7992 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
7994 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007995 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007997 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007998 fb->pixel_format,
7999 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008001 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002
Damien Lespiau2844a922015-01-20 12:51:48 +00008003 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8004 pipe_name(pipe), plane, fb->width, fb->height,
8005 fb->bits_per_pixel, base, fb->pitches[0],
8006 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007
Damien Lespiau2d140302015-02-05 17:22:18 +00008008 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009}
8010
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008011static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008012 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008013{
8014 struct drm_device *dev = crtc->base.dev;
8015 struct drm_i915_private *dev_priv = dev->dev_private;
8016 int pipe = pipe_config->cpu_transcoder;
8017 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8018 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008019 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020 int refclk = 100000;
8021
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8024 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8025 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8026 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008027 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008028 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008029
8030 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008031 clock.m2 = (pll_dw0 & 0xff) << 22;
8032 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8033 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008034 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8035 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8036 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8037
Imre Deakdccbea32015-06-22 23:35:51 +03008038 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008039}
8040
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008041static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008042 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008043{
8044 struct drm_device *dev = crtc->base.dev;
8045 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008046 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008047 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008048 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008049
Imre Deak17290502016-02-12 18:55:11 +02008050 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8051 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008052 return false;
8053
Daniel Vettere143a212013-07-04 12:01:15 +02008054 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008055 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008056
Imre Deak17290502016-02-12 18:55:11 +02008057 ret = false;
8058
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008059 tmp = I915_READ(PIPECONF(crtc->pipe));
8060 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008061 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008062
Wayne Boyer666a4532015-12-09 12:29:35 -08008063 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008064 switch (tmp & PIPECONF_BPC_MASK) {
8065 case PIPECONF_6BPC:
8066 pipe_config->pipe_bpp = 18;
8067 break;
8068 case PIPECONF_8BPC:
8069 pipe_config->pipe_bpp = 24;
8070 break;
8071 case PIPECONF_10BPC:
8072 pipe_config->pipe_bpp = 30;
8073 break;
8074 default:
8075 break;
8076 }
8077 }
8078
Wayne Boyer666a4532015-12-09 12:29:35 -08008079 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8080 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008081 pipe_config->limited_color_range = true;
8082
Ville Syrjälä282740f2013-09-04 18:30:03 +03008083 if (INTEL_INFO(dev)->gen < 4)
8084 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8085
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008086 intel_get_pipe_timings(crtc, pipe_config);
8087
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008088 i9xx_get_pfit_config(crtc, pipe_config);
8089
Daniel Vetter6c49f242013-06-06 12:45:25 +02008090 if (INTEL_INFO(dev)->gen >= 4) {
8091 tmp = I915_READ(DPLL_MD(crtc->pipe));
8092 pipe_config->pixel_multiplier =
8093 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8094 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008095 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008096 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8097 tmp = I915_READ(DPLL(crtc->pipe));
8098 pipe_config->pixel_multiplier =
8099 ((tmp & SDVO_MULTIPLIER_MASK)
8100 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8101 } else {
8102 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8103 * port and will be fixed up in the encoder->get_config
8104 * function. */
8105 pipe_config->pixel_multiplier = 1;
8106 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008107 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008108 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008109 /*
8110 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8111 * on 830. Filter it out here so that we don't
8112 * report errors due to that.
8113 */
8114 if (IS_I830(dev))
8115 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8116
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008117 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8118 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008119 } else {
8120 /* Mask out read-only status bits. */
8121 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8122 DPLL_PORTC_READY_MASK |
8123 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008124 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008125
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008126 if (IS_CHERRYVIEW(dev))
8127 chv_crtc_clock_get(crtc, pipe_config);
8128 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008129 vlv_crtc_clock_get(crtc, pipe_config);
8130 else
8131 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008132
Ville Syrjälä0f646142015-08-26 19:39:18 +03008133 /*
8134 * Normally the dotclock is filled in by the encoder .get_config()
8135 * but in case the pipe is enabled w/o any ports we need a sane
8136 * default.
8137 */
8138 pipe_config->base.adjusted_mode.crtc_clock =
8139 pipe_config->port_clock / pipe_config->pixel_multiplier;
8140
Imre Deak17290502016-02-12 18:55:11 +02008141 ret = true;
8142
8143out:
8144 intel_display_power_put(dev_priv, power_domain);
8145
8146 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008147}
8148
Paulo Zanonidde86e22012-12-01 12:04:25 -02008149static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008150{
8151 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008152 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008153 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008154 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008155 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008156 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008157 bool has_ck505 = false;
8158 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008159
8160 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008161 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008162 switch (encoder->type) {
8163 case INTEL_OUTPUT_LVDS:
8164 has_panel = true;
8165 has_lvds = true;
8166 break;
8167 case INTEL_OUTPUT_EDP:
8168 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008169 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008170 has_cpu_edp = true;
8171 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008172 default:
8173 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008174 }
8175 }
8176
Keith Packard99eb6a02011-09-26 14:29:12 -07008177 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008178 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008179 can_ssc = has_ck505;
8180 } else {
8181 has_ck505 = false;
8182 can_ssc = true;
8183 }
8184
Imre Deak2de69052013-05-08 13:14:04 +03008185 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8186 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008187
8188 /* Ironlake: try to setup display ref clock before DPLL
8189 * enabling. This is only under driver's control after
8190 * PCH B stepping, previous chipset stepping should be
8191 * ignoring this setting.
8192 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008193 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008194
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008195 /* As we must carefully and slowly disable/enable each source in turn,
8196 * compute the final state we want first and check if we need to
8197 * make any changes at all.
8198 */
8199 final = val;
8200 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008201 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008202 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008203 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008204 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8205
8206 final &= ~DREF_SSC_SOURCE_MASK;
8207 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8208 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008209
Keith Packard199e5d72011-09-22 12:01:57 -07008210 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008211 final |= DREF_SSC_SOURCE_ENABLE;
8212
8213 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8214 final |= DREF_SSC1_ENABLE;
8215
8216 if (has_cpu_edp) {
8217 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8218 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8219 else
8220 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8221 } else
8222 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8223 } else {
8224 final |= DREF_SSC_SOURCE_DISABLE;
8225 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8226 }
8227
8228 if (final == val)
8229 return;
8230
8231 /* Always enable nonspread source */
8232 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8233
8234 if (has_ck505)
8235 val |= DREF_NONSPREAD_CK505_ENABLE;
8236 else
8237 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8238
8239 if (has_panel) {
8240 val &= ~DREF_SSC_SOURCE_MASK;
8241 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008242
Keith Packard199e5d72011-09-22 12:01:57 -07008243 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008244 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008245 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008247 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008249
8250 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008252 POSTING_READ(PCH_DREF_CONTROL);
8253 udelay(200);
8254
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256
8257 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008258 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008259 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008260 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008262 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008264 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008266
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008268 POSTING_READ(PCH_DREF_CONTROL);
8269 udelay(200);
8270 } else {
8271 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8272
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008274
8275 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008277
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008279 POSTING_READ(PCH_DREF_CONTROL);
8280 udelay(200);
8281
8282 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 val &= ~DREF_SSC_SOURCE_MASK;
8284 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008285
8286 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008287 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008288
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008290 POSTING_READ(PCH_DREF_CONTROL);
8291 udelay(200);
8292 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293
8294 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008295}
8296
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008297static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008298{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008299 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008300
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008301 tmp = I915_READ(SOUTH_CHICKEN2);
8302 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8303 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008304
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008305 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8306 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8307 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008308
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008309 tmp = I915_READ(SOUTH_CHICKEN2);
8310 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8311 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008312
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008313 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8314 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8315 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008316}
8317
8318/* WaMPhyProgramming:hsw */
8319static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8320{
8321 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008322
8323 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8324 tmp &= ~(0xFF << 24);
8325 tmp |= (0x12 << 24);
8326 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8327
Paulo Zanonidde86e22012-12-01 12:04:25 -02008328 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8329 tmp |= (1 << 11);
8330 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8331
8332 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8333 tmp |= (1 << 11);
8334 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8335
Paulo Zanonidde86e22012-12-01 12:04:25 -02008336 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8337 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8338 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8339
8340 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8341 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8342 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8343
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008344 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8345 tmp &= ~(7 << 13);
8346 tmp |= (5 << 13);
8347 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008349 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8350 tmp &= ~(7 << 13);
8351 tmp |= (5 << 13);
8352 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
8354 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8355 tmp &= ~0xFF;
8356 tmp |= 0x1C;
8357 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8358
8359 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8360 tmp &= ~0xFF;
8361 tmp |= 0x1C;
8362 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8363
8364 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8365 tmp &= ~(0xFF << 16);
8366 tmp |= (0x1C << 16);
8367 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8368
8369 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8370 tmp &= ~(0xFF << 16);
8371 tmp |= (0x1C << 16);
8372 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8373
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008374 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8375 tmp |= (1 << 27);
8376 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008377
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008378 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8379 tmp |= (1 << 27);
8380 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008382 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8383 tmp &= ~(0xF << 28);
8384 tmp |= (4 << 28);
8385 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008387 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8388 tmp &= ~(0xF << 28);
8389 tmp |= (4 << 28);
8390 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008391}
8392
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008393/* Implements 3 different sequences from BSpec chapter "Display iCLK
8394 * Programming" based on the parameters passed:
8395 * - Sequence to enable CLKOUT_DP
8396 * - Sequence to enable CLKOUT_DP without spread
8397 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8398 */
8399static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8400 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008401{
8402 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008403 uint32_t reg, tmp;
8404
8405 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8406 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008407 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008408 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008409
Ville Syrjäläa5805162015-05-26 20:42:30 +03008410 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008411
8412 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8413 tmp &= ~SBI_SSCCTL_DISABLE;
8414 tmp |= SBI_SSCCTL_PATHALT;
8415 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8416
8417 udelay(24);
8418
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419 if (with_spread) {
8420 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8421 tmp &= ~SBI_SSCCTL_PATHALT;
8422 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008423
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424 if (with_fdi) {
8425 lpt_reset_fdi_mphy(dev_priv);
8426 lpt_program_fdi_mphy(dev_priv);
8427 }
8428 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429
Ville Syrjäläc2699522015-08-27 23:55:59 +03008430 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008431 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8432 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8433 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008434
Ville Syrjäläa5805162015-05-26 20:42:30 +03008435 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436}
8437
Paulo Zanoni47701c32013-07-23 11:19:25 -03008438/* Sequence to disable CLKOUT_DP */
8439static void lpt_disable_clkout_dp(struct drm_device *dev)
8440{
8441 struct drm_i915_private *dev_priv = dev->dev_private;
8442 uint32_t reg, tmp;
8443
Ville Syrjäläa5805162015-05-26 20:42:30 +03008444 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008445
Ville Syrjäläc2699522015-08-27 23:55:59 +03008446 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008447 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8448 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8449 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8450
8451 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8452 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8453 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8454 tmp |= SBI_SSCCTL_PATHALT;
8455 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8456 udelay(32);
8457 }
8458 tmp |= SBI_SSCCTL_DISABLE;
8459 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8460 }
8461
Ville Syrjäläa5805162015-05-26 20:42:30 +03008462 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008463}
8464
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008465#define BEND_IDX(steps) ((50 + (steps)) / 5)
8466
8467static const uint16_t sscdivintphase[] = {
8468 [BEND_IDX( 50)] = 0x3B23,
8469 [BEND_IDX( 45)] = 0x3B23,
8470 [BEND_IDX( 40)] = 0x3C23,
8471 [BEND_IDX( 35)] = 0x3C23,
8472 [BEND_IDX( 30)] = 0x3D23,
8473 [BEND_IDX( 25)] = 0x3D23,
8474 [BEND_IDX( 20)] = 0x3E23,
8475 [BEND_IDX( 15)] = 0x3E23,
8476 [BEND_IDX( 10)] = 0x3F23,
8477 [BEND_IDX( 5)] = 0x3F23,
8478 [BEND_IDX( 0)] = 0x0025,
8479 [BEND_IDX( -5)] = 0x0025,
8480 [BEND_IDX(-10)] = 0x0125,
8481 [BEND_IDX(-15)] = 0x0125,
8482 [BEND_IDX(-20)] = 0x0225,
8483 [BEND_IDX(-25)] = 0x0225,
8484 [BEND_IDX(-30)] = 0x0325,
8485 [BEND_IDX(-35)] = 0x0325,
8486 [BEND_IDX(-40)] = 0x0425,
8487 [BEND_IDX(-45)] = 0x0425,
8488 [BEND_IDX(-50)] = 0x0525,
8489};
8490
8491/*
8492 * Bend CLKOUT_DP
8493 * steps -50 to 50 inclusive, in steps of 5
8494 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8495 * change in clock period = -(steps / 10) * 5.787 ps
8496 */
8497static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8498{
8499 uint32_t tmp;
8500 int idx = BEND_IDX(steps);
8501
8502 if (WARN_ON(steps % 5 != 0))
8503 return;
8504
8505 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8506 return;
8507
8508 mutex_lock(&dev_priv->sb_lock);
8509
8510 if (steps % 10 != 0)
8511 tmp = 0xAAAAAAAB;
8512 else
8513 tmp = 0x00000000;
8514 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8515
8516 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8517 tmp &= 0xffff0000;
8518 tmp |= sscdivintphase[idx];
8519 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8520
8521 mutex_unlock(&dev_priv->sb_lock);
8522}
8523
8524#undef BEND_IDX
8525
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008526static void lpt_init_pch_refclk(struct drm_device *dev)
8527{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008528 struct intel_encoder *encoder;
8529 bool has_vga = false;
8530
Damien Lespiaub2784e12014-08-05 11:29:37 +01008531 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008532 switch (encoder->type) {
8533 case INTEL_OUTPUT_ANALOG:
8534 has_vga = true;
8535 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008536 default:
8537 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008538 }
8539 }
8540
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008541 if (has_vga) {
8542 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008543 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008544 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008545 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008546 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008547}
8548
Paulo Zanonidde86e22012-12-01 12:04:25 -02008549/*
8550 * Initialize reference clocks when the driver loads
8551 */
8552void intel_init_pch_refclk(struct drm_device *dev)
8553{
8554 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8555 ironlake_init_pch_refclk(dev);
8556 else if (HAS_PCH_LPT(dev))
8557 lpt_init_pch_refclk(dev);
8558}
8559
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008560static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008561{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008563 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008565 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008569 bool is_lvds = false;
8570
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008571 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008572 if (connector_state->crtc != crtc_state->base.crtc)
8573 continue;
8574
8575 encoder = to_intel_encoder(connector_state->best_encoder);
8576
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008577 switch (encoder->type) {
8578 case INTEL_OUTPUT_LVDS:
8579 is_lvds = true;
8580 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008581 default:
8582 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008583 }
8584 num_connectors++;
8585 }
8586
8587 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008588 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008589 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008590 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008591 }
8592
8593 return 120000;
8594}
8595
Daniel Vetter6ff93602013-04-19 11:24:36 +02008596static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008597{
8598 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8600 int pipe = intel_crtc->pipe;
8601 uint32_t val;
8602
Daniel Vetter78114072013-06-13 00:54:57 +02008603 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008605 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008606 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008607 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008608 break;
8609 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008610 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008611 break;
8612 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008613 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008614 break;
8615 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008616 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008617 break;
8618 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008619 /* Case prevented by intel_choose_pipe_bpp_dither. */
8620 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008621 }
8622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008624 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008627 val |= PIPECONF_INTERLACED_ILK;
8628 else
8629 val |= PIPECONF_PROGRESSIVE;
8630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008632 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008633
Paulo Zanonic8203562012-09-12 10:06:29 -03008634 I915_WRITE(PIPECONF(pipe), val);
8635 POSTING_READ(PIPECONF(pipe));
8636}
8637
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008638/*
8639 * Set up the pipe CSC unit.
8640 *
8641 * Currently only full range RGB to limited range RGB conversion
8642 * is supported, but eventually this should handle various
8643 * RGB<->YCbCr scenarios as well.
8644 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008645static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008646{
8647 struct drm_device *dev = crtc->dev;
8648 struct drm_i915_private *dev_priv = dev->dev_private;
8649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8650 int pipe = intel_crtc->pipe;
8651 uint16_t coeff = 0x7800; /* 1.0 */
8652
8653 /*
8654 * TODO: Check what kind of values actually come out of the pipe
8655 * with these coeff/postoff values and adjust to get the best
8656 * accuracy. Perhaps we even need to take the bpc value into
8657 * consideration.
8658 */
8659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008660 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008661 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8662
8663 /*
8664 * GY/GU and RY/RU should be the other way around according
8665 * to BSpec, but reality doesn't agree. Just set them up in
8666 * a way that results in the correct picture.
8667 */
8668 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8669 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8670
8671 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8672 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8673
8674 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8675 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8676
8677 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8678 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8679 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8680
8681 if (INTEL_INFO(dev)->gen > 6) {
8682 uint16_t postoff = 0;
8683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008684 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008685 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008686
8687 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8688 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8689 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8690
8691 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8692 } else {
8693 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8694
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008695 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008696 mode |= CSC_BLACK_SCREEN_OFFSET;
8697
8698 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8699 }
8700}
8701
Daniel Vetter6ff93602013-04-19 11:24:36 +02008702static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008703{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008704 struct drm_device *dev = crtc->dev;
8705 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008707 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008708 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008709 uint32_t val;
8710
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008711 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008713 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008714 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008716 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008717 val |= PIPECONF_INTERLACED_ILK;
8718 else
8719 val |= PIPECONF_PROGRESSIVE;
8720
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008721 I915_WRITE(PIPECONF(cpu_transcoder), val);
8722 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008723
8724 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8725 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008726
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308727 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008728 val = 0;
8729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008730 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008731 case 18:
8732 val |= PIPEMISC_DITHER_6_BPC;
8733 break;
8734 case 24:
8735 val |= PIPEMISC_DITHER_8_BPC;
8736 break;
8737 case 30:
8738 val |= PIPEMISC_DITHER_10_BPC;
8739 break;
8740 case 36:
8741 val |= PIPEMISC_DITHER_12_BPC;
8742 break;
8743 default:
8744 /* Case prevented by pipe_config_set_bpp. */
8745 BUG();
8746 }
8747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008748 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008749 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8750
8751 I915_WRITE(PIPEMISC(pipe), val);
8752 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008753}
8754
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008755static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008756 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008757 intel_clock_t *clock,
8758 bool *has_reduced_clock,
8759 intel_clock_t *reduced_clock)
8760{
8761 struct drm_device *dev = crtc->dev;
8762 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008763 int refclk;
8764 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008765 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008766
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008767 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008768
8769 /*
8770 * Returns a set of divisors for the desired target clock with the given
8771 * refclk, or FALSE. The returned values represent the clock equation:
8772 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8773 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008774 limit = intel_limit(crtc_state, refclk);
8775 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008777 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008778 if (!ret)
8779 return false;
8780
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008781 return true;
8782}
8783
Paulo Zanonid4b19312012-11-29 11:29:32 -02008784int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8785{
8786 /*
8787 * Account for spread spectrum to avoid
8788 * oversubscribing the link. Max center spread
8789 * is 2.5%; use 5% for safety's sake.
8790 */
8791 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008792 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008793}
8794
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008795static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008796{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008797 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008798}
8799
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008800static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008802 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008803 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008804{
8805 struct drm_crtc *crtc = &intel_crtc->base;
8806 struct drm_device *dev = crtc->dev;
8807 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008808 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008809 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008810 struct drm_connector_state *connector_state;
8811 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008812 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008813 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008814 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008815
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008816 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008817 if (connector_state->crtc != crtc_state->base.crtc)
8818 continue;
8819
8820 encoder = to_intel_encoder(connector_state->best_encoder);
8821
8822 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008823 case INTEL_OUTPUT_LVDS:
8824 is_lvds = true;
8825 break;
8826 case INTEL_OUTPUT_SDVO:
8827 case INTEL_OUTPUT_HDMI:
8828 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008829 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008830 default:
8831 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008832 }
8833
8834 num_connectors++;
8835 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008836
Chris Wilsonc1858122010-12-03 21:35:48 +00008837 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008838 factor = 21;
8839 if (is_lvds) {
8840 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008841 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008842 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008843 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008845 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008848 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008849
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008850 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8851 *fp2 |= FP_CB_TUNE;
8852
Chris Wilson5eddb702010-09-11 13:48:45 +01008853 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008854
Eric Anholta07d6782011-03-30 13:01:08 -07008855 if (is_lvds)
8856 dpll |= DPLLB_MODE_LVDS;
8857 else
8858 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008861 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008862
8863 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008864 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008866 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008867
Eric Anholta07d6782011-03-30 13:01:08 -07008868 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008870 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008872
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008873 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008874 case 5:
8875 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8876 break;
8877 case 7:
8878 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8879 break;
8880 case 10:
8881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8882 break;
8883 case 14:
8884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8885 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 }
8887
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008888 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008889 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008890 else
8891 dpll |= PLL_REF_INPUT_DREFCLK;
8892
Daniel Vetter959e16d2013-06-05 13:34:21 +02008893 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008894}
8895
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8897 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008898{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008899 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008901 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008902 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008903 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008904 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008905
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008906 memset(&crtc_state->dpll_hw_state, 0,
8907 sizeof(crtc_state->dpll_hw_state));
8908
Ville Syrjälä7905df22015-11-25 16:35:30 +02008909 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008911 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8912 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008915 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008916 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008917 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8918 return -EINVAL;
8919 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008920 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921 if (!crtc_state->clock_set) {
8922 crtc_state->dpll.n = clock.n;
8923 crtc_state->dpll.m1 = clock.m1;
8924 crtc_state->dpll.m2 = clock.m2;
8925 crtc_state->dpll.p1 = clock.p1;
8926 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008927 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008928
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008929 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008930 if (crtc_state->has_pch_encoder) {
8931 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008932 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008933 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008934
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008935 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008936 &fp, &reduced_clock,
8937 has_reduced_clock ? &fp2 : NULL);
8938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008939 crtc_state->dpll_hw_state.dpll = dpll;
8940 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008941 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008942 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008943 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008944 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008945
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02008946 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008947 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008948 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008949 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008950 return -EINVAL;
8951 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008952 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
Rodrigo Viviab585de2015-03-24 12:40:09 -07008954 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008955 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008956 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008957 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008958
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008959 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008960}
8961
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8963 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008967 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008968
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008969 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8970 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8971 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8972 & ~TU_SIZE_MASK;
8973 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8974 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8975 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8976}
8977
8978static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8979 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008980 struct intel_link_m_n *m_n,
8981 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
8985 enum pipe pipe = crtc->pipe;
8986
8987 if (INTEL_INFO(dev)->gen >= 5) {
8988 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8989 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8990 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8991 & ~TU_SIZE_MASK;
8992 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8993 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8994 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008995 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8996 * gen < 8) and if DRRS is supported (to make sure the
8997 * registers are not unnecessarily read).
8998 */
8999 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009000 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009001 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9002 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9003 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9004 & ~TU_SIZE_MASK;
9005 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9006 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9007 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9008 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009009 } else {
9010 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9011 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9012 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9013 & ~TU_SIZE_MASK;
9014 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9015 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9016 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9017 }
9018}
9019
9020void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009021 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009022{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009023 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009024 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9025 else
9026 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009027 &pipe_config->dp_m_n,
9028 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009029}
9030
Daniel Vetter72419202013-04-04 13:28:53 +02009031static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009032 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009033{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009034 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009035 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009036}
9037
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009038static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009039 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009043 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9044 uint32_t ps_ctrl = 0;
9045 int id = -1;
9046 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009047
Chandra Kondurua1b22782015-04-07 15:28:45 -07009048 /* find scaler attached to this pipe */
9049 for (i = 0; i < crtc->num_scalers; i++) {
9050 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9051 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9052 id = i;
9053 pipe_config->pch_pfit.enabled = true;
9054 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9055 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9056 break;
9057 }
9058 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009059
Chandra Kondurua1b22782015-04-07 15:28:45 -07009060 scaler_state->scaler_id = id;
9061 if (id >= 0) {
9062 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9063 } else {
9064 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009065 }
9066}
9067
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009068static void
9069skylake_get_initial_plane_config(struct intel_crtc *crtc,
9070 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071{
9072 struct drm_device *dev = crtc->base.dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009074 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075 int pipe = crtc->pipe;
9076 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009077 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009078 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009079 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009080
Damien Lespiaud9806c92015-01-21 14:07:19 +00009081 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009082 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009083 DRM_DEBUG_KMS("failed to alloc fb\n");
9084 return;
9085 }
9086
Damien Lespiau1b842c82015-01-21 13:50:54 +00009087 fb = &intel_fb->base;
9088
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009090 if (!(val & PLANE_CTL_ENABLE))
9091 goto error;
9092
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009093 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9094 fourcc = skl_format_to_fourcc(pixel_format,
9095 val & PLANE_CTL_ORDER_RGBX,
9096 val & PLANE_CTL_ALPHA_MASK);
9097 fb->pixel_format = fourcc;
9098 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9099
Damien Lespiau40f46282015-02-27 11:15:21 +00009100 tiling = val & PLANE_CTL_TILED_MASK;
9101 switch (tiling) {
9102 case PLANE_CTL_TILED_LINEAR:
9103 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9104 break;
9105 case PLANE_CTL_TILED_X:
9106 plane_config->tiling = I915_TILING_X;
9107 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9108 break;
9109 case PLANE_CTL_TILED_Y:
9110 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9111 break;
9112 case PLANE_CTL_TILED_YF:
9113 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9114 break;
9115 default:
9116 MISSING_CASE(tiling);
9117 goto error;
9118 }
9119
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009120 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9121 plane_config->base = base;
9122
9123 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9124
9125 val = I915_READ(PLANE_SIZE(pipe, 0));
9126 fb->height = ((val >> 16) & 0xfff) + 1;
9127 fb->width = ((val >> 0) & 0x1fff) + 1;
9128
9129 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009130 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009131 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9133
9134 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009135 fb->pixel_format,
9136 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009137
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009138 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009139
9140 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9141 pipe_name(pipe), fb->width, fb->height,
9142 fb->bits_per_pixel, base, fb->pitches[0],
9143 plane_config->size);
9144
Damien Lespiau2d140302015-02-05 17:22:18 +00009145 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009146 return;
9147
9148error:
9149 kfree(fb);
9150}
9151
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009152static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009153 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 uint32_t tmp;
9158
9159 tmp = I915_READ(PF_CTL(crtc->pipe));
9160
9161 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009162 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009163 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9164 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009165
9166 /* We currently do not free assignements of panel fitters on
9167 * ivb/hsw (since we don't use the higher upscaling modes which
9168 * differentiates them) so just WARN about this case for now. */
9169 if (IS_GEN7(dev)) {
9170 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9171 PF_PIPE_SEL_IVB(crtc->pipe));
9172 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009173 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009174}
9175
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009176static void
9177ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9178 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009179{
9180 struct drm_device *dev = crtc->base.dev;
9181 struct drm_i915_private *dev_priv = dev->dev_private;
9182 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009183 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009184 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009185 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009186 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009187 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009188
Damien Lespiau42a7b082015-02-05 19:35:13 +00009189 val = I915_READ(DSPCNTR(pipe));
9190 if (!(val & DISPLAY_PLANE_ENABLE))
9191 return;
9192
Damien Lespiaud9806c92015-01-21 14:07:19 +00009193 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009194 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009195 DRM_DEBUG_KMS("failed to alloc fb\n");
9196 return;
9197 }
9198
Damien Lespiau1b842c82015-01-21 13:50:54 +00009199 fb = &intel_fb->base;
9200
Daniel Vetter18c52472015-02-10 17:16:09 +00009201 if (INTEL_INFO(dev)->gen >= 4) {
9202 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009203 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009204 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9205 }
9206 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009207
9208 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009209 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009213 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009215 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009217 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009218 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009219 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009220 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009221 }
9222 plane_config->base = base;
9223
9224 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009225 fb->width = ((val >> 16) & 0xfff) + 1;
9226 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009227
9228 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009231 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009232 fb->pixel_format,
9233 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009235 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236
Damien Lespiau2844a922015-01-20 12:51:48 +00009237 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9238 pipe_name(pipe), fb->width, fb->height,
9239 fb->bits_per_pixel, base, fb->pitches[0],
9240 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009241
Damien Lespiau2d140302015-02-05 17:22:18 +00009242 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009243}
9244
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009245static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009246 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009247{
9248 struct drm_device *dev = crtc->base.dev;
9249 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009250 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009252 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009253
Imre Deak17290502016-02-12 18:55:11 +02009254 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9255 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009256 return false;
9257
Daniel Vettere143a212013-07-04 12:01:15 +02009258 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009259 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009260
Imre Deak17290502016-02-12 18:55:11 +02009261 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009262 tmp = I915_READ(PIPECONF(crtc->pipe));
9263 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009264 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009265
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009266 switch (tmp & PIPECONF_BPC_MASK) {
9267 case PIPECONF_6BPC:
9268 pipe_config->pipe_bpp = 18;
9269 break;
9270 case PIPECONF_8BPC:
9271 pipe_config->pipe_bpp = 24;
9272 break;
9273 case PIPECONF_10BPC:
9274 pipe_config->pipe_bpp = 30;
9275 break;
9276 case PIPECONF_12BPC:
9277 pipe_config->pipe_bpp = 36;
9278 break;
9279 default:
9280 break;
9281 }
9282
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009283 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9284 pipe_config->limited_color_range = true;
9285
Daniel Vetterab9412b2013-05-03 11:49:46 +02009286 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009287 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009288 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009289
Daniel Vetter88adfff2013-03-28 10:42:01 +01009290 pipe_config->has_pch_encoder = true;
9291
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009292 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9293 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9294 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009295
9296 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009297
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009298 if (HAS_PCH_IBX(dev_priv->dev)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009299 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009300 } else {
9301 tmp = I915_READ(PCH_DPLL_SEL);
9302 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009303 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009304 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009305 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009306 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009307
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009308 pipe_config->shared_dpll =
9309 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9310 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009311
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009312 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9313 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009314
9315 tmp = pipe_config->dpll_hw_state.dpll;
9316 pipe_config->pixel_multiplier =
9317 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9318 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009319
9320 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009321 } else {
9322 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009323 }
9324
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009325 intel_get_pipe_timings(crtc, pipe_config);
9326
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009327 ironlake_get_pfit_config(crtc, pipe_config);
9328
Imre Deak17290502016-02-12 18:55:11 +02009329 ret = true;
9330
9331out:
9332 intel_display_power_put(dev_priv, power_domain);
9333
9334 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009335}
9336
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9338{
9339 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009342 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009343 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 pipe_name(crtc->pipe));
9345
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9347 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009348 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9349 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9351 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009352 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009353 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009355 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009356 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009358 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009360 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009362 /*
9363 * In theory we can still leave IRQs enabled, as long as only the HPD
9364 * interrupts remain enabled. We used to check for that, but since it's
9365 * gen-specific and since we only disable LCPLL after we fully disable
9366 * the interrupts, the check below should be enough.
9367 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009368 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369}
9370
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009371static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9372{
9373 struct drm_device *dev = dev_priv->dev;
9374
9375 if (IS_HASWELL(dev))
9376 return I915_READ(D_COMP_HSW);
9377 else
9378 return I915_READ(D_COMP_BDW);
9379}
9380
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009381static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9382{
9383 struct drm_device *dev = dev_priv->dev;
9384
9385 if (IS_HASWELL(dev)) {
9386 mutex_lock(&dev_priv->rps.hw_lock);
9387 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9388 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009389 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009390 mutex_unlock(&dev_priv->rps.hw_lock);
9391 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009392 I915_WRITE(D_COMP_BDW, val);
9393 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009394 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009395}
9396
9397/*
9398 * This function implements pieces of two sequences from BSpec:
9399 * - Sequence for display software to disable LCPLL
9400 * - Sequence for display software to allow package C8+
9401 * The steps implemented here are just the steps that actually touch the LCPLL
9402 * register. Callers should take care of disabling all the display engine
9403 * functions, doing the mode unset, fixing interrupts, etc.
9404 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009405static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9406 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407{
9408 uint32_t val;
9409
9410 assert_can_disable_lcpll(dev_priv);
9411
9412 val = I915_READ(LCPLL_CTL);
9413
9414 if (switch_to_fclk) {
9415 val |= LCPLL_CD_SOURCE_FCLK;
9416 I915_WRITE(LCPLL_CTL, val);
9417
9418 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9419 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9420 DRM_ERROR("Switching to FCLK failed\n");
9421
9422 val = I915_READ(LCPLL_CTL);
9423 }
9424
9425 val |= LCPLL_PLL_DISABLE;
9426 I915_WRITE(LCPLL_CTL, val);
9427 POSTING_READ(LCPLL_CTL);
9428
9429 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9430 DRM_ERROR("LCPLL still locked\n");
9431
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009432 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009434 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009435 ndelay(100);
9436
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009437 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9438 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009439 DRM_ERROR("D_COMP RCOMP still in progress\n");
9440
9441 if (allow_power_down) {
9442 val = I915_READ(LCPLL_CTL);
9443 val |= LCPLL_POWER_DOWN_ALLOW;
9444 I915_WRITE(LCPLL_CTL, val);
9445 POSTING_READ(LCPLL_CTL);
9446 }
9447}
9448
9449/*
9450 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9451 * source.
9452 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009453static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009454{
9455 uint32_t val;
9456
9457 val = I915_READ(LCPLL_CTL);
9458
9459 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9460 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9461 return;
9462
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009463 /*
9464 * Make sure we're not on PC8 state before disabling PC8, otherwise
9465 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009466 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009467 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009468
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469 if (val & LCPLL_POWER_DOWN_ALLOW) {
9470 val &= ~LCPLL_POWER_DOWN_ALLOW;
9471 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009472 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009473 }
9474
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009475 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009476 val |= D_COMP_COMP_FORCE;
9477 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009478 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479
9480 val = I915_READ(LCPLL_CTL);
9481 val &= ~LCPLL_PLL_DISABLE;
9482 I915_WRITE(LCPLL_CTL, val);
9483
9484 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9485 DRM_ERROR("LCPLL not locked yet\n");
9486
9487 if (val & LCPLL_CD_SOURCE_FCLK) {
9488 val = I915_READ(LCPLL_CTL);
9489 val &= ~LCPLL_CD_SOURCE_FCLK;
9490 I915_WRITE(LCPLL_CTL, val);
9491
9492 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9493 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9494 DRM_ERROR("Switching back to LCPLL failed\n");
9495 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009496
Mika Kuoppala59bad942015-01-16 11:34:40 +02009497 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009498 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499}
9500
Paulo Zanoni765dab672014-03-07 20:08:18 -03009501/*
9502 * Package states C8 and deeper are really deep PC states that can only be
9503 * reached when all the devices on the system allow it, so even if the graphics
9504 * device allows PC8+, it doesn't mean the system will actually get to these
9505 * states. Our driver only allows PC8+ when going into runtime PM.
9506 *
9507 * The requirements for PC8+ are that all the outputs are disabled, the power
9508 * well is disabled and most interrupts are disabled, and these are also
9509 * requirements for runtime PM. When these conditions are met, we manually do
9510 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9511 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9512 * hang the machine.
9513 *
9514 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9515 * the state of some registers, so when we come back from PC8+ we need to
9516 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9517 * need to take care of the registers kept by RC6. Notice that this happens even
9518 * if we don't put the device in PCI D3 state (which is what currently happens
9519 * because of the runtime PM support).
9520 *
9521 * For more, read "Display Sequences for Package C8" on the hardware
9522 * documentation.
9523 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009524void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009526 struct drm_device *dev = dev_priv->dev;
9527 uint32_t val;
9528
Paulo Zanonic67a4702013-08-19 13:18:09 -03009529 DRM_DEBUG_KMS("Enabling package C8+\n");
9530
Ville Syrjäläc2699522015-08-27 23:55:59 +03009531 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009532 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9533 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9534 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9535 }
9536
9537 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009538 hsw_disable_lcpll(dev_priv, true, true);
9539}
9540
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009541void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009542{
9543 struct drm_device *dev = dev_priv->dev;
9544 uint32_t val;
9545
Paulo Zanonic67a4702013-08-19 13:18:09 -03009546 DRM_DEBUG_KMS("Disabling package C8+\n");
9547
9548 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009549 lpt_init_pch_refclk(dev);
9550
Ville Syrjäläc2699522015-08-27 23:55:59 +03009551 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009552 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9553 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9554 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9555 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009556}
9557
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009558static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309559{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009560 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009561 struct intel_atomic_state *old_intel_state =
9562 to_intel_atomic_state(old_state);
9563 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309564
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009565 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309566}
9567
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009568/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009569static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009570{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009571 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9572 struct drm_i915_private *dev_priv = state->dev->dev_private;
9573 struct drm_crtc *crtc;
9574 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009575 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009576 unsigned max_pixel_rate = 0, i;
9577 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009578
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009579 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9580 sizeof(intel_state->min_pixclk));
9581
9582 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009583 int pixel_rate;
9584
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009585 crtc_state = to_intel_crtc_state(cstate);
9586 if (!crtc_state->base.enable) {
9587 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009588 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009589 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009590
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592
9593 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009594 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9596
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009597 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598 }
9599
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009600 for_each_pipe(dev_priv, pipe)
9601 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9602
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603 return max_pixel_rate;
9604}
9605
9606static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9607{
9608 struct drm_i915_private *dev_priv = dev->dev_private;
9609 uint32_t val, data;
9610 int ret;
9611
9612 if (WARN((I915_READ(LCPLL_CTL) &
9613 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9614 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9615 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9616 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9617 "trying to change cdclk frequency with cdclk not enabled\n"))
9618 return;
9619
9620 mutex_lock(&dev_priv->rps.hw_lock);
9621 ret = sandybridge_pcode_write(dev_priv,
9622 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9623 mutex_unlock(&dev_priv->rps.hw_lock);
9624 if (ret) {
9625 DRM_ERROR("failed to inform pcode about cdclk change\n");
9626 return;
9627 }
9628
9629 val = I915_READ(LCPLL_CTL);
9630 val |= LCPLL_CD_SOURCE_FCLK;
9631 I915_WRITE(LCPLL_CTL, val);
9632
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009633 if (wait_for_us(I915_READ(LCPLL_CTL) &
9634 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009635 DRM_ERROR("Switching to FCLK failed\n");
9636
9637 val = I915_READ(LCPLL_CTL);
9638 val &= ~LCPLL_CLK_FREQ_MASK;
9639
9640 switch (cdclk) {
9641 case 450000:
9642 val |= LCPLL_CLK_FREQ_450;
9643 data = 0;
9644 break;
9645 case 540000:
9646 val |= LCPLL_CLK_FREQ_54O_BDW;
9647 data = 1;
9648 break;
9649 case 337500:
9650 val |= LCPLL_CLK_FREQ_337_5_BDW;
9651 data = 2;
9652 break;
9653 case 675000:
9654 val |= LCPLL_CLK_FREQ_675_BDW;
9655 data = 3;
9656 break;
9657 default:
9658 WARN(1, "invalid cdclk frequency\n");
9659 return;
9660 }
9661
9662 I915_WRITE(LCPLL_CTL, val);
9663
9664 val = I915_READ(LCPLL_CTL);
9665 val &= ~LCPLL_CD_SOURCE_FCLK;
9666 I915_WRITE(LCPLL_CTL, val);
9667
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009668 if (wait_for_us((I915_READ(LCPLL_CTL) &
9669 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009670 DRM_ERROR("Switching back to LCPLL failed\n");
9671
9672 mutex_lock(&dev_priv->rps.hw_lock);
9673 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9674 mutex_unlock(&dev_priv->rps.hw_lock);
9675
9676 intel_update_cdclk(dev);
9677
9678 WARN(cdclk != dev_priv->cdclk_freq,
9679 "cdclk requested %d kHz but got %d kHz\n",
9680 cdclk, dev_priv->cdclk_freq);
9681}
9682
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009683static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009684{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009685 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009686 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009687 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009688 int cdclk;
9689
9690 /*
9691 * FIXME should also account for plane ratio
9692 * once 64bpp pixel formats are supported.
9693 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009696 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009697 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009698 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009699 cdclk = 450000;
9700 else
9701 cdclk = 337500;
9702
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009703 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009704 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9705 cdclk, dev_priv->max_cdclk_freq);
9706 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009707 }
9708
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009709 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9710 if (!intel_state->active_crtcs)
9711 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712
9713 return 0;
9714}
9715
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009716static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009717{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009718 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009719 struct intel_atomic_state *old_intel_state =
9720 to_intel_atomic_state(old_state);
9721 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009724}
9725
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009726static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9727 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009728{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009729 struct intel_encoder *intel_encoder =
9730 intel_ddi_get_crtc_new_encoder(crtc_state);
9731
9732 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9733 if (!intel_ddi_pll_select(crtc, crtc_state))
9734 return -EINVAL;
9735 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009736
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009737 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009738
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009739 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009740}
9741
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309742static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9743 enum port port,
9744 struct intel_crtc_state *pipe_config)
9745{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009746 enum intel_dpll_id id;
9747
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309748 switch (port) {
9749 case PORT_A:
9750 pipe_config->ddi_pll_sel = SKL_DPLL0;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009751 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309752 break;
9753 case PORT_B:
9754 pipe_config->ddi_pll_sel = SKL_DPLL1;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009755 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309756 break;
9757 case PORT_C:
9758 pipe_config->ddi_pll_sel = SKL_DPLL2;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009759 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309760 break;
9761 default:
9762 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009763 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309764 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009765
9766 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309767}
9768
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009769static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9770 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009771 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009772{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009773 enum intel_dpll_id id;
Damien Lespiau3148ade2014-11-21 16:14:56 +00009774 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009775
9776 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9777 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9778
9779 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009780 case SKL_DPLL0:
9781 /*
9782 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9783 * of the shared DPLL framework and thus needs to be read out
9784 * separately
9785 */
9786 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9787 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009788 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009789 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009790 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009791 break;
9792 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009793 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009794 break;
9795 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009796 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009797 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009798 default:
9799 MISSING_CASE(pipe_config->ddi_pll_sel);
9800 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009801 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009802
9803 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009804}
9805
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009806static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9807 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009808 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009809{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009810 enum intel_dpll_id id;
9811
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009812 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9813
9814 switch (pipe_config->ddi_pll_sel) {
9815 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009816 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009817 break;
9818 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009819 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009820 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009821 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009822 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009823 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009824 default:
9825 MISSING_CASE(pipe_config->ddi_pll_sel);
9826 /* fall through */
9827 case PORT_CLK_SEL_NONE:
9828 case PORT_CLK_SEL_LCPLL_810:
9829 case PORT_CLK_SEL_LCPLL_1350:
9830 case PORT_CLK_SEL_LCPLL_2700:
9831 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009832 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009833
9834 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009835}
9836
Daniel Vetter26804af2014-06-25 22:01:55 +03009837static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009838 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009839{
9840 struct drm_device *dev = crtc->base.dev;
9841 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009842 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009843 enum port port;
9844 uint32_t tmp;
9845
9846 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9847
9848 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9849
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009850 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009851 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309852 else if (IS_BROXTON(dev))
9853 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009854 else
9855 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009856
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009857 pll = pipe_config->shared_dpll;
9858 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009859 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9860 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009861 }
9862
Daniel Vetter26804af2014-06-25 22:01:55 +03009863 /*
9864 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9865 * DDI E. So just check whether this pipe is wired to DDI E and whether
9866 * the PCH transcoder is on.
9867 */
Damien Lespiauca370452013-12-03 13:56:24 +00009868 if (INTEL_INFO(dev)->gen < 9 &&
9869 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009870 pipe_config->has_pch_encoder = true;
9871
9872 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9873 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9874 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9875
9876 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9877 }
9878}
9879
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009880static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009881 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009882{
9883 struct drm_device *dev = crtc->base.dev;
9884 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009885 enum intel_display_power_domain power_domain;
9886 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009887 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009888 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009889
Imre Deak17290502016-02-12 18:55:11 +02009890 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9891 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009892 return false;
Imre Deak17290502016-02-12 18:55:11 +02009893 power_domain_mask = BIT(power_domain);
9894
9895 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009896
Daniel Vettere143a212013-07-04 12:01:15 +02009897 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009898 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009899
Daniel Vettereccb1402013-05-22 00:50:22 +02009900 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9901 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9902 enum pipe trans_edp_pipe;
9903 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9904 default:
9905 WARN(1, "unknown pipe linked to edp transcoder\n");
9906 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9907 case TRANS_DDI_EDP_INPUT_A_ON:
9908 trans_edp_pipe = PIPE_A;
9909 break;
9910 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9911 trans_edp_pipe = PIPE_B;
9912 break;
9913 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9914 trans_edp_pipe = PIPE_C;
9915 break;
9916 }
9917
9918 if (trans_edp_pipe == crtc->pipe)
9919 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9920 }
9921
Imre Deak17290502016-02-12 18:55:11 +02009922 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9923 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9924 goto out;
9925 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009926
Daniel Vettereccb1402013-05-22 00:50:22 +02009927 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009929 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930
Daniel Vetter26804af2014-06-25 22:01:55 +03009931 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009932
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009933 intel_get_pipe_timings(crtc, pipe_config);
9934
Chandra Kondurua1b22782015-04-07 15:28:45 -07009935 if (INTEL_INFO(dev)->gen >= 9) {
9936 skl_init_scalers(dev, crtc, pipe_config);
9937 }
9938
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009939 if (INTEL_INFO(dev)->gen >= 9) {
9940 pipe_config->scaler_state.scaler_id = -1;
9941 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9942 }
9943
Imre Deak17290502016-02-12 18:55:11 +02009944 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9945 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9946 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009947 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009948 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009949 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009950 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009951 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009952
Jesse Barnese59150d2014-01-07 13:30:45 -08009953 if (IS_HASWELL(dev))
9954 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9955 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009956
Clint Taylorebb69c92014-09-30 10:30:22 -07009957 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9958 pipe_config->pixel_multiplier =
9959 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9960 } else {
9961 pipe_config->pixel_multiplier = 1;
9962 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009963
Imre Deak17290502016-02-12 18:55:11 +02009964 ret = true;
9965
9966out:
9967 for_each_power_domain(power_domain, power_domain_mask)
9968 intel_display_power_put(dev_priv, power_domain);
9969
9970 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009971}
9972
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009973static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9974 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009975{
9976 struct drm_device *dev = crtc->dev;
9977 struct drm_i915_private *dev_priv = dev->dev_private;
9978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009979 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009980
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009981 if (plane_state && plane_state->visible) {
9982 unsigned int width = plane_state->base.crtc_w;
9983 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009984 unsigned int stride = roundup_pow_of_two(width) * 4;
9985
9986 switch (stride) {
9987 default:
9988 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9989 width, stride);
9990 stride = 256;
9991 /* fallthrough */
9992 case 256:
9993 case 512:
9994 case 1024:
9995 case 2048:
9996 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009997 }
9998
Ville Syrjälädc41c152014-08-13 11:57:05 +03009999 cntl |= CURSOR_ENABLE |
10000 CURSOR_GAMMA_ENABLE |
10001 CURSOR_FORMAT_ARGB |
10002 CURSOR_STRIDE(stride);
10003
10004 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010005 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010006
Ville Syrjälädc41c152014-08-13 11:57:05 +030010007 if (intel_crtc->cursor_cntl != 0 &&
10008 (intel_crtc->cursor_base != base ||
10009 intel_crtc->cursor_size != size ||
10010 intel_crtc->cursor_cntl != cntl)) {
10011 /* On these chipsets we can only modify the base/size/stride
10012 * whilst the cursor is disabled.
10013 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010014 I915_WRITE(CURCNTR(PIPE_A), 0);
10015 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010016 intel_crtc->cursor_cntl = 0;
10017 }
10018
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010019 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010020 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010021 intel_crtc->cursor_base = base;
10022 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010023
10024 if (intel_crtc->cursor_size != size) {
10025 I915_WRITE(CURSIZE, size);
10026 intel_crtc->cursor_size = size;
10027 }
10028
Chris Wilson4b0e3332014-05-30 16:35:26 +030010029 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010030 I915_WRITE(CURCNTR(PIPE_A), cntl);
10031 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010032 intel_crtc->cursor_cntl = cntl;
10033 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010034}
10035
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010036static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10037 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010038{
10039 struct drm_device *dev = crtc->dev;
10040 struct drm_i915_private *dev_priv = dev->dev_private;
10041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10042 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010043 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010044
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010045 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010046 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010047 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010048 case 64:
10049 cntl |= CURSOR_MODE_64_ARGB_AX;
10050 break;
10051 case 128:
10052 cntl |= CURSOR_MODE_128_ARGB_AX;
10053 break;
10054 case 256:
10055 cntl |= CURSOR_MODE_256_ARGB_AX;
10056 break;
10057 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010058 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010059 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010060 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010061 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010062
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010063 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010064 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010065
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010066 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10067 cntl |= CURSOR_ROTATE_180;
10068 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010069
Chris Wilson4b0e3332014-05-30 16:35:26 +030010070 if (intel_crtc->cursor_cntl != cntl) {
10071 I915_WRITE(CURCNTR(pipe), cntl);
10072 POSTING_READ(CURCNTR(pipe));
10073 intel_crtc->cursor_cntl = cntl;
10074 }
10075
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010076 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010077 I915_WRITE(CURBASE(pipe), base);
10078 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010079
10080 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010081}
10082
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010083/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010084static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010085 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010086{
10087 struct drm_device *dev = crtc->dev;
10088 struct drm_i915_private *dev_priv = dev->dev_private;
10089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10090 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010091 u32 base = intel_crtc->cursor_addr;
10092 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010093
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010094 if (plane_state) {
10095 int x = plane_state->base.crtc_x;
10096 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010097
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010098 if (x < 0) {
10099 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10100 x = -x;
10101 }
10102 pos |= x << CURSOR_X_SHIFT;
10103
10104 if (y < 0) {
10105 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10106 y = -y;
10107 }
10108 pos |= y << CURSOR_Y_SHIFT;
10109
10110 /* ILK+ do this automagically */
10111 if (HAS_GMCH_DISPLAY(dev) &&
10112 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10113 base += (plane_state->base.crtc_h *
10114 plane_state->base.crtc_w - 1) * 4;
10115 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010116 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010117
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010118 I915_WRITE(CURPOS(pipe), pos);
10119
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010120 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010121 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010122 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010123 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010124}
10125
Ville Syrjälädc41c152014-08-13 11:57:05 +030010126static bool cursor_size_ok(struct drm_device *dev,
10127 uint32_t width, uint32_t height)
10128{
10129 if (width == 0 || height == 0)
10130 return false;
10131
10132 /*
10133 * 845g/865g are special in that they are only limited by
10134 * the width of their cursors, the height is arbitrary up to
10135 * the precision of the register. Everything else requires
10136 * square cursors, limited to a few power-of-two sizes.
10137 */
10138 if (IS_845G(dev) || IS_I865G(dev)) {
10139 if ((width & 63) != 0)
10140 return false;
10141
10142 if (width > (IS_845G(dev) ? 64 : 512))
10143 return false;
10144
10145 if (height > 1023)
10146 return false;
10147 } else {
10148 switch (width | height) {
10149 case 256:
10150 case 128:
10151 if (IS_GEN2(dev))
10152 return false;
10153 case 64:
10154 break;
10155 default:
10156 return false;
10157 }
10158 }
10159
10160 return true;
10161}
10162
Jesse Barnes79e53942008-11-07 14:24:08 -080010163static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010164 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010165{
James Simmons72034252010-08-03 01:33:19 +010010166 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010168
James Simmons72034252010-08-03 01:33:19 +010010169 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010170 intel_crtc->lut_r[i] = red[i] >> 8;
10171 intel_crtc->lut_g[i] = green[i] >> 8;
10172 intel_crtc->lut_b[i] = blue[i] >> 8;
10173 }
10174
10175 intel_crtc_load_lut(crtc);
10176}
10177
Jesse Barnes79e53942008-11-07 14:24:08 -080010178/* VESA 640x480x72Hz mode to set on the pipe */
10179static struct drm_display_mode load_detect_mode = {
10180 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10181 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10182};
10183
Daniel Vettera8bb6812014-02-10 18:00:39 +010010184struct drm_framebuffer *
10185__intel_framebuffer_create(struct drm_device *dev,
10186 struct drm_mode_fb_cmd2 *mode_cmd,
10187 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010188{
10189 struct intel_framebuffer *intel_fb;
10190 int ret;
10191
10192 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010193 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010194 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010195
10196 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010197 if (ret)
10198 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010199
10200 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010201
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010202err:
10203 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010204 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010205}
10206
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010207static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010208intel_framebuffer_create(struct drm_device *dev,
10209 struct drm_mode_fb_cmd2 *mode_cmd,
10210 struct drm_i915_gem_object *obj)
10211{
10212 struct drm_framebuffer *fb;
10213 int ret;
10214
10215 ret = i915_mutex_lock_interruptible(dev);
10216 if (ret)
10217 return ERR_PTR(ret);
10218 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10219 mutex_unlock(&dev->struct_mutex);
10220
10221 return fb;
10222}
10223
Chris Wilsond2dff872011-04-19 08:36:26 +010010224static u32
10225intel_framebuffer_pitch_for_width(int width, int bpp)
10226{
10227 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10228 return ALIGN(pitch, 64);
10229}
10230
10231static u32
10232intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10233{
10234 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010235 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010236}
10237
10238static struct drm_framebuffer *
10239intel_framebuffer_create_for_mode(struct drm_device *dev,
10240 struct drm_display_mode *mode,
10241 int depth, int bpp)
10242{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010243 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010244 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010245 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
10247 obj = i915_gem_alloc_object(dev,
10248 intel_framebuffer_size_for_mode(mode, bpp));
10249 if (obj == NULL)
10250 return ERR_PTR(-ENOMEM);
10251
10252 mode_cmd.width = mode->hdisplay;
10253 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010254 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10255 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010256 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010257
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010258 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10259 if (IS_ERR(fb))
10260 drm_gem_object_unreference_unlocked(&obj->base);
10261
10262 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010263}
10264
10265static struct drm_framebuffer *
10266mode_fits_in_fbdev(struct drm_device *dev,
10267 struct drm_display_mode *mode)
10268{
Daniel Vetter06957262015-08-10 13:34:08 +020010269#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010270 struct drm_i915_private *dev_priv = dev->dev_private;
10271 struct drm_i915_gem_object *obj;
10272 struct drm_framebuffer *fb;
10273
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010274 if (!dev_priv->fbdev)
10275 return NULL;
10276
10277 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010278 return NULL;
10279
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010280 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010281 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010282
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010283 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010284 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10285 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010286 return NULL;
10287
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010288 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010289 return NULL;
10290
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010291 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010292 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010293#else
10294 return NULL;
10295#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010296}
10297
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010298static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10299 struct drm_crtc *crtc,
10300 struct drm_display_mode *mode,
10301 struct drm_framebuffer *fb,
10302 int x, int y)
10303{
10304 struct drm_plane_state *plane_state;
10305 int hdisplay, vdisplay;
10306 int ret;
10307
10308 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10309 if (IS_ERR(plane_state))
10310 return PTR_ERR(plane_state);
10311
10312 if (mode)
10313 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10314 else
10315 hdisplay = vdisplay = 0;
10316
10317 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10318 if (ret)
10319 return ret;
10320 drm_atomic_set_fb_for_plane(plane_state, fb);
10321 plane_state->crtc_x = 0;
10322 plane_state->crtc_y = 0;
10323 plane_state->crtc_w = hdisplay;
10324 plane_state->crtc_h = vdisplay;
10325 plane_state->src_x = x << 16;
10326 plane_state->src_y = y << 16;
10327 plane_state->src_w = hdisplay << 16;
10328 plane_state->src_h = vdisplay << 16;
10329
10330 return 0;
10331}
10332
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010333bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010334 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010335 struct intel_load_detect_pipe *old,
10336 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010337{
10338 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010339 struct intel_encoder *intel_encoder =
10340 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010341 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010342 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010343 struct drm_crtc *crtc = NULL;
10344 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010345 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010346 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010347 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010348 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010349 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010350 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010351
Chris Wilsond2dff872011-04-19 08:36:26 +010010352 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010353 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010354 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010355
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010356 old->restore_state = NULL;
10357
Rob Clark51fd3712013-11-19 12:10:12 -050010358retry:
10359 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10360 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010361 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010362
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 /*
10364 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010365 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 * - if the connector already has an assigned crtc, use it (but make
10367 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010368 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010369 * - try to find the first unused crtc that can drive this connector,
10370 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 */
10372
10373 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010374 if (connector->state->crtc) {
10375 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010376
Rob Clark51fd3712013-11-19 12:10:12 -050010377 ret = drm_modeset_lock(&crtc->mutex, ctx);
10378 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010379 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010380
10381 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010382 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010383 }
10384
10385 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010386 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 i++;
10388 if (!(encoder->possible_crtcs & (1 << i)))
10389 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010390
10391 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10392 if (ret)
10393 goto fail;
10394
10395 if (possible_crtc->state->enable) {
10396 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010397 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010398 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010399
10400 crtc = possible_crtc;
10401 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010402 }
10403
10404 /*
10405 * If we didn't find an unused CRTC, don't use any.
10406 */
10407 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010408 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010409 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010410 }
10411
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010412found:
10413 intel_crtc = to_intel_crtc(crtc);
10414
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010415 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10416 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010417 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010418
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010419 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010420 restore_state = drm_atomic_state_alloc(dev);
10421 if (!state || !restore_state) {
10422 ret = -ENOMEM;
10423 goto fail;
10424 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010425
10426 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010427 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010428
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010429 connector_state = drm_atomic_get_connector_state(state, connector);
10430 if (IS_ERR(connector_state)) {
10431 ret = PTR_ERR(connector_state);
10432 goto fail;
10433 }
10434
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010435 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10436 if (ret)
10437 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010438
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010439 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10440 if (IS_ERR(crtc_state)) {
10441 ret = PTR_ERR(crtc_state);
10442 goto fail;
10443 }
10444
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010445 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010446
Chris Wilson64927112011-04-20 07:25:26 +010010447 if (!mode)
10448 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010449
Chris Wilsond2dff872011-04-19 08:36:26 +010010450 /* We need a framebuffer large enough to accommodate all accesses
10451 * that the plane may generate whilst we perform load detection.
10452 * We can not rely on the fbcon either being present (we get called
10453 * during its initialisation to detect all boot displays, or it may
10454 * not even exist) or that it is large enough to satisfy the
10455 * requested mode.
10456 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010457 fb = mode_fits_in_fbdev(dev, mode);
10458 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010459 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010460 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010461 } else
10462 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010463 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010464 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010465 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010467
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010468 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10469 if (ret)
10470 goto fail;
10471
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010472 drm_framebuffer_unreference(fb);
10473
10474 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10475 if (ret)
10476 goto fail;
10477
10478 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10479 if (!ret)
10480 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10481 if (!ret)
10482 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10483 if (ret) {
10484 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10485 goto fail;
10486 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010487
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010488 ret = drm_atomic_commit(state);
10489 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010490 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010491 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010493
10494 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010495
Jesse Barnes79e53942008-11-07 14:24:08 -080010496 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010497 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010498 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010499
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010500fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010501 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010502 drm_atomic_state_free(restore_state);
10503 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010504
Rob Clark51fd3712013-11-19 12:10:12 -050010505 if (ret == -EDEADLK) {
10506 drm_modeset_backoff(ctx);
10507 goto retry;
10508 }
10509
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010510 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010511}
10512
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010513void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010514 struct intel_load_detect_pipe *old,
10515 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010516{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010517 struct intel_encoder *intel_encoder =
10518 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010519 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010520 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010521 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522
Chris Wilsond2dff872011-04-19 08:36:26 +010010523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010524 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010525 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010526
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010527 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010528 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010529
10530 ret = drm_atomic_commit(state);
10531 if (ret) {
10532 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10533 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010535}
10536
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010537static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010538 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010539{
10540 struct drm_i915_private *dev_priv = dev->dev_private;
10541 u32 dpll = pipe_config->dpll_hw_state.dpll;
10542
10543 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010544 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010545 else if (HAS_PCH_SPLIT(dev))
10546 return 120000;
10547 else if (!IS_GEN2(dev))
10548 return 96000;
10549 else
10550 return 48000;
10551}
10552
Jesse Barnes79e53942008-11-07 14:24:08 -080010553/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010555 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010556{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010557 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010558 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010559 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010560 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 u32 fp;
10562 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010563 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010564 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010565
10566 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010567 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010568 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010569 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010570
10571 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010572 if (IS_PINEVIEW(dev)) {
10573 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10574 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010575 } else {
10576 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10577 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10578 }
10579
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010580 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010581 if (IS_PINEVIEW(dev))
10582 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10583 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010584 else
10585 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010586 DPLL_FPA01_P1_POST_DIV_SHIFT);
10587
10588 switch (dpll & DPLL_MODE_MASK) {
10589 case DPLLB_MODE_DAC_SERIAL:
10590 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10591 5 : 10;
10592 break;
10593 case DPLLB_MODE_LVDS:
10594 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10595 7 : 14;
10596 break;
10597 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010598 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010600 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 }
10602
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010603 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010604 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010605 else
Imre Deakdccbea32015-06-22 23:35:51 +030010606 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010608 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010609 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010610
10611 if (is_lvds) {
10612 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10613 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010614
10615 if (lvds & LVDS_CLKB_POWER_UP)
10616 clock.p2 = 7;
10617 else
10618 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010619 } else {
10620 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10621 clock.p1 = 2;
10622 else {
10623 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10624 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10625 }
10626 if (dpll & PLL_P2_DIVIDE_BY_4)
10627 clock.p2 = 4;
10628 else
10629 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010630 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010631
Imre Deakdccbea32015-06-22 23:35:51 +030010632 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010633 }
10634
Ville Syrjälä18442d02013-09-13 16:00:08 +030010635 /*
10636 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010637 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010638 * encoder's get_config() function.
10639 */
Imre Deakdccbea32015-06-22 23:35:51 +030010640 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641}
10642
Ville Syrjälä6878da02013-09-13 15:59:11 +030010643int intel_dotclock_calculate(int link_freq,
10644 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010645{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010646 /*
10647 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010648 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010649 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010650 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010651 *
10652 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010653 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010654 */
10655
Ville Syrjälä6878da02013-09-13 15:59:11 +030010656 if (!m_n->link_n)
10657 return 0;
10658
10659 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10660}
10661
Ville Syrjälä18442d02013-09-13 16:00:08 +030010662static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010663 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010664{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010665 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010666
10667 /* read out port_clock from the DPLL */
10668 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010669
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010671 * In case there is an active pipe without active ports,
10672 * we may need some idea for the dotclock anyway.
10673 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010674 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010675 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010676 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010677 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010678}
10679
10680/** Returns the currently programmed mode of the given pipe. */
10681struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10682 struct drm_crtc *crtc)
10683{
Jesse Barnes548f2452011-02-17 10:40:53 -080010684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010686 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010687 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010688 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010689 int htot = I915_READ(HTOTAL(cpu_transcoder));
10690 int hsync = I915_READ(HSYNC(cpu_transcoder));
10691 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10692 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010693 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694
10695 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10696 if (!mode)
10697 return NULL;
10698
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010699 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10700 if (!pipe_config) {
10701 kfree(mode);
10702 return NULL;
10703 }
10704
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010705 /*
10706 * Construct a pipe_config sufficient for getting the clock info
10707 * back out of crtc_clock_get.
10708 *
10709 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10710 * to use a real value here instead.
10711 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010712 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10713 pipe_config->pixel_multiplier = 1;
10714 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10715 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10716 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10717 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010718
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010719 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010720 mode->hdisplay = (htot & 0xffff) + 1;
10721 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10722 mode->hsync_start = (hsync & 0xffff) + 1;
10723 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10724 mode->vdisplay = (vtot & 0xffff) + 1;
10725 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10726 mode->vsync_start = (vsync & 0xffff) + 1;
10727 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10728
10729 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010730
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010731 kfree(pipe_config);
10732
Jesse Barnes79e53942008-11-07 14:24:08 -080010733 return mode;
10734}
10735
Chris Wilsonf047e392012-07-21 12:31:41 +010010736void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010737{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010738 struct drm_i915_private *dev_priv = dev->dev_private;
10739
Chris Wilsonf62a0072014-02-21 17:55:39 +000010740 if (dev_priv->mm.busy)
10741 return;
10742
Paulo Zanoni43694d62014-03-07 20:08:08 -030010743 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010744 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010745 if (INTEL_INFO(dev)->gen >= 6)
10746 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010747 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010748}
10749
10750void intel_mark_idle(struct drm_device *dev)
10751{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010752 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010753
Chris Wilsonf62a0072014-02-21 17:55:39 +000010754 if (!dev_priv->mm.busy)
10755 return;
10756
10757 dev_priv->mm.busy = false;
10758
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010759 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010760 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010761
Paulo Zanoni43694d62014-03-07 20:08:08 -030010762 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010763}
10764
Jesse Barnes79e53942008-11-07 14:24:08 -080010765static void intel_crtc_destroy(struct drm_crtc *crtc)
10766{
10767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010768 struct drm_device *dev = crtc->dev;
10769 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010770
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010771 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010772 work = intel_crtc->unpin_work;
10773 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010774 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010775
10776 if (work) {
10777 cancel_work_sync(&work->work);
10778 kfree(work);
10779 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010780
10781 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010782
Jesse Barnes79e53942008-11-07 14:24:08 -080010783 kfree(intel_crtc);
10784}
10785
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010786static void intel_unpin_work_fn(struct work_struct *__work)
10787{
10788 struct intel_unpin_work *work =
10789 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010790 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10791 struct drm_device *dev = crtc->base.dev;
10792 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010793
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010794 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010795 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010796 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010797
John Harrisonf06cc1b2014-11-24 18:49:37 +000010798 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010799 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010800 mutex_unlock(&dev->struct_mutex);
10801
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010802 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010803 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010804 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010805
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010806 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10807 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010808
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809 kfree(work);
10810}
10811
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010812static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010813 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010814{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10816 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010817 unsigned long flags;
10818
10819 /* Ignore early vblank irqs */
10820 if (intel_crtc == NULL)
10821 return;
10822
Daniel Vetterf3260382014-09-15 14:55:23 +020010823 /*
10824 * This is called both by irq handlers and the reset code (to complete
10825 * lost pageflips) so needs the full irqsave spinlocks.
10826 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010827 spin_lock_irqsave(&dev->event_lock, flags);
10828 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010829
10830 /* Ensure we don't miss a work->pending update ... */
10831 smp_rmb();
10832
10833 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010834 spin_unlock_irqrestore(&dev->event_lock, flags);
10835 return;
10836 }
10837
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010838 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010839
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010840 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010841}
10842
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010843void intel_finish_page_flip(struct drm_device *dev, int pipe)
10844{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010846 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10847
Mario Kleiner49b14a52010-12-09 07:00:07 +010010848 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010849}
10850
10851void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10852{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010853 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010854 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10855
Mario Kleiner49b14a52010-12-09 07:00:07 +010010856 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010857}
10858
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010859/* Is 'a' after or equal to 'b'? */
10860static bool g4x_flip_count_after_eq(u32 a, u32 b)
10861{
10862 return !((a - b) & 0x80000000);
10863}
10864
10865static bool page_flip_finished(struct intel_crtc *crtc)
10866{
10867 struct drm_device *dev = crtc->base.dev;
10868 struct drm_i915_private *dev_priv = dev->dev_private;
10869
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010870 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10871 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10872 return true;
10873
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010874 /*
10875 * The relevant registers doen't exist on pre-ctg.
10876 * As the flip done interrupt doesn't trigger for mmio
10877 * flips on gmch platforms, a flip count check isn't
10878 * really needed there. But since ctg has the registers,
10879 * include it in the check anyway.
10880 */
10881 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10882 return true;
10883
10884 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010885 * BDW signals flip done immediately if the plane
10886 * is disabled, even if the plane enable is already
10887 * armed to occur at the next vblank :(
10888 */
10889
10890 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010891 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10892 * used the same base address. In that case the mmio flip might
10893 * have completed, but the CS hasn't even executed the flip yet.
10894 *
10895 * A flip count check isn't enough as the CS might have updated
10896 * the base address just after start of vblank, but before we
10897 * managed to process the interrupt. This means we'd complete the
10898 * CS flip too soon.
10899 *
10900 * Combining both checks should get us a good enough result. It may
10901 * still happen that the CS flip has been executed, but has not
10902 * yet actually completed. But in case the base address is the same
10903 * anyway, we don't really care.
10904 */
10905 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10906 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010907 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010908 crtc->unpin_work->flip_count);
10909}
10910
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010911void intel_prepare_page_flip(struct drm_device *dev, int plane)
10912{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010913 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010914 struct intel_crtc *intel_crtc =
10915 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10916 unsigned long flags;
10917
Daniel Vetterf3260382014-09-15 14:55:23 +020010918
10919 /*
10920 * This is called both by irq handlers and the reset code (to complete
10921 * lost pageflips) so needs the full irqsave spinlocks.
10922 *
10923 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010924 * generate a page-flip completion irq, i.e. every modeset
10925 * is also accompanied by a spurious intel_prepare_page_flip().
10926 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010927 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010928 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010929 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010930 spin_unlock_irqrestore(&dev->event_lock, flags);
10931}
10932
Chris Wilson60426392015-10-10 10:44:32 +010010933static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010934{
10935 /* Ensure that the work item is consistent when activating it ... */
10936 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010937 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010938 /* and that it is marked active as soon as the irq could fire. */
10939 smp_wmb();
10940}
10941
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942static int intel_gen2_queue_flip(struct drm_device *dev,
10943 struct drm_crtc *crtc,
10944 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010945 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010946 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010947 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948{
John Harrison6258fbe2015-05-29 17:43:48 +010010949 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951 u32 flip_mask;
10952 int ret;
10953
John Harrison5fb9de12015-05-29 17:44:07 +010010954 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010956 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957
10958 /* Can't queue multiple flips, so wait for the previous
10959 * one to finish before executing the next.
10960 */
10961 if (intel_crtc->plane)
10962 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10963 else
10964 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010965 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10966 intel_ring_emit(ring, MI_NOOP);
10967 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10969 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010970 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010971 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010972
Chris Wilson60426392015-10-10 10:44:32 +010010973 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010974 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975}
10976
10977static int intel_gen3_queue_flip(struct drm_device *dev,
10978 struct drm_crtc *crtc,
10979 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010980 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010981 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010982 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010983{
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986 u32 flip_mask;
10987 int ret;
10988
John Harrison5fb9de12015-05-29 17:44:07 +010010989 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010990 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010991 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010992
10993 if (intel_crtc->plane)
10994 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10995 else
10996 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010997 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10998 intel_ring_emit(ring, MI_NOOP);
10999 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11000 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11001 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011002 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011003 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011004
Chris Wilson60426392015-10-10 10:44:32 +010011005 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011006 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007}
11008
11009static int intel_gen4_queue_flip(struct drm_device *dev,
11010 struct drm_crtc *crtc,
11011 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011012 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011013 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011014 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015{
John Harrison6258fbe2015-05-29 17:43:48 +010011016 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017 struct drm_i915_private *dev_priv = dev->dev_private;
11018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11019 uint32_t pf, pipesrc;
11020 int ret;
11021
John Harrison5fb9de12015-05-29 17:44:07 +010011022 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011024 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025
11026 /* i965+ uses the linear or tiled offsets from the
11027 * Display Registers (which do not change across a page-flip)
11028 * so we need only reprogram the base address.
11029 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011030 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11032 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011033 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011034 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035
11036 /* XXX Enabling the panel-fitter across page-flip is so far
11037 * untested on non-native modes, so ignore it for now.
11038 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11039 */
11040 pf = 0;
11041 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011042 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011043
Chris Wilson60426392015-10-10 10:44:32 +010011044 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011045 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046}
11047
11048static int intel_gen6_queue_flip(struct drm_device *dev,
11049 struct drm_crtc *crtc,
11050 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011052 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054{
John Harrison6258fbe2015-05-29 17:43:48 +010011055 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056 struct drm_i915_private *dev_priv = dev->dev_private;
11057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11058 uint32_t pf, pipesrc;
11059 int ret;
11060
John Harrison5fb9de12015-05-29 17:44:07 +010011061 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011063 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064
Daniel Vetter6d90c952012-04-26 23:28:05 +020011065 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11066 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11067 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011068 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011069
Chris Wilson99d9acd2012-04-17 20:37:00 +010011070 /* Contrary to the suggestions in the documentation,
11071 * "Enable Panel Fitter" does not seem to be required when page
11072 * flipping with a non-native mode, and worse causes a normal
11073 * modeset to fail.
11074 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11075 */
11076 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011077 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011078 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079
Chris Wilson60426392015-10-10 10:44:32 +010011080 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011081 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082}
11083
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011084static int intel_gen7_queue_flip(struct drm_device *dev,
11085 struct drm_crtc *crtc,
11086 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011087 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011088 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011089 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011090{
John Harrison6258fbe2015-05-29 17:43:48 +010011091 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011093 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011094 int len, ret;
11095
Robin Schroereba905b2014-05-18 02:24:50 +020011096 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011097 case PLANE_A:
11098 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11099 break;
11100 case PLANE_B:
11101 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11102 break;
11103 case PLANE_C:
11104 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11105 break;
11106 default:
11107 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011108 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011109 }
11110
Chris Wilsonffe74d72013-08-26 20:58:12 +010011111 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011112 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011113 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011114 /*
11115 * On Gen 8, SRM is now taking an extra dword to accommodate
11116 * 48bits addresses, and we need a NOOP for the batch size to
11117 * stay even.
11118 */
11119 if (IS_GEN8(dev))
11120 len += 2;
11121 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011122
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011123 /*
11124 * BSpec MI_DISPLAY_FLIP for IVB:
11125 * "The full packet must be contained within the same cache line."
11126 *
11127 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11128 * cacheline, if we ever start emitting more commands before
11129 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11130 * then do the cacheline alignment, and finally emit the
11131 * MI_DISPLAY_FLIP.
11132 */
John Harrisonbba09b12015-05-29 17:44:06 +010011133 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011134 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011135 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011136
John Harrison5fb9de12015-05-29 17:44:07 +010011137 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011138 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011139 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011140
Chris Wilsonffe74d72013-08-26 20:58:12 +010011141 /* Unmask the flip-done completion message. Note that the bspec says that
11142 * we should do this for both the BCS and RCS, and that we must not unmask
11143 * more than one flip event at any time (or ensure that one flip message
11144 * can be sent by waiting for flip-done prior to queueing new flips).
11145 * Experimentation says that BCS works despite DERRMR masking all
11146 * flip-done completion events and that unmasking all planes at once
11147 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11148 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11149 */
11150 if (ring->id == RCS) {
11151 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011152 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011153 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11154 DERRMR_PIPEB_PRI_FLIP_DONE |
11155 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011156 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011157 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011158 MI_SRM_LRM_GLOBAL_GTT);
11159 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011160 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011161 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011162 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011163 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011164 if (IS_GEN8(dev)) {
11165 intel_ring_emit(ring, 0);
11166 intel_ring_emit(ring, MI_NOOP);
11167 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011168 }
11169
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011170 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011171 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011172 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011173 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011174
Chris Wilson60426392015-10-10 10:44:32 +010011175 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011176 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011177}
11178
Sourab Gupta84c33a62014-06-02 16:47:17 +053011179static bool use_mmio_flip(struct intel_engine_cs *ring,
11180 struct drm_i915_gem_object *obj)
11181{
11182 /*
11183 * This is not being used for older platforms, because
11184 * non-availability of flip done interrupt forces us to use
11185 * CS flips. Older platforms derive flip done using some clever
11186 * tricks involving the flip_pending status bits and vblank irqs.
11187 * So using MMIO flips there would disrupt this mechanism.
11188 */
11189
Chris Wilson8e09bf82014-07-08 10:40:30 +010011190 if (ring == NULL)
11191 return true;
11192
Sourab Gupta84c33a62014-06-02 16:47:17 +053011193 if (INTEL_INFO(ring->dev)->gen < 5)
11194 return false;
11195
11196 if (i915.use_mmio_flip < 0)
11197 return false;
11198 else if (i915.use_mmio_flip > 0)
11199 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011200 else if (i915.enable_execlists)
11201 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011202 else if (obj->base.dma_buf &&
11203 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11204 false))
11205 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011206 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011207 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011208}
11209
Chris Wilson60426392015-10-10 10:44:32 +010011210static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011211 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011212 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011213{
11214 struct drm_device *dev = intel_crtc->base.dev;
11215 struct drm_i915_private *dev_priv = dev->dev_private;
11216 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011217 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011218 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011219
11220 ctl = I915_READ(PLANE_CTL(pipe, 0));
11221 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011222 switch (fb->modifier[0]) {
11223 case DRM_FORMAT_MOD_NONE:
11224 break;
11225 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011226 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011227 break;
11228 case I915_FORMAT_MOD_Y_TILED:
11229 ctl |= PLANE_CTL_TILED_Y;
11230 break;
11231 case I915_FORMAT_MOD_Yf_TILED:
11232 ctl |= PLANE_CTL_TILED_YF;
11233 break;
11234 default:
11235 MISSING_CASE(fb->modifier[0]);
11236 }
Damien Lespiauff944562014-11-20 14:58:16 +000011237
11238 /*
11239 * The stride is either expressed as a multiple of 64 bytes chunks for
11240 * linear buffers or in number of tiles for tiled buffers.
11241 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011242 if (intel_rotation_90_or_270(rotation)) {
11243 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011244 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011245 stride = DIV_ROUND_UP(fb->height, tile_height);
11246 } else {
11247 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011248 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11249 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011250 }
Damien Lespiauff944562014-11-20 14:58:16 +000011251
11252 /*
11253 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11254 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11255 */
11256 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11257 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11258
Chris Wilson60426392015-10-10 10:44:32 +010011259 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011260 POSTING_READ(PLANE_SURF(pipe, 0));
11261}
11262
Chris Wilson60426392015-10-10 10:44:32 +010011263static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11264 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011265{
11266 struct drm_device *dev = intel_crtc->base.dev;
11267 struct drm_i915_private *dev_priv = dev->dev_private;
11268 struct intel_framebuffer *intel_fb =
11269 to_intel_framebuffer(intel_crtc->base.primary->fb);
11270 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011271 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011273
Sourab Gupta84c33a62014-06-02 16:47:17 +053011274 dspcntr = I915_READ(reg);
11275
Damien Lespiauc5d97472014-10-25 00:11:11 +010011276 if (obj->tiling_mode != I915_TILING_NONE)
11277 dspcntr |= DISPPLANE_TILED;
11278 else
11279 dspcntr &= ~DISPPLANE_TILED;
11280
Sourab Gupta84c33a62014-06-02 16:47:17 +053011281 I915_WRITE(reg, dspcntr);
11282
Chris Wilson60426392015-10-10 10:44:32 +010011283 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011284 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011285}
11286
11287/*
11288 * XXX: This is the temporary way to update the plane registers until we get
11289 * around to using the usual plane update functions for MMIO flips
11290 */
Chris Wilson60426392015-10-10 10:44:32 +010011291static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011292{
Chris Wilson60426392015-10-10 10:44:32 +010011293 struct intel_crtc *crtc = mmio_flip->crtc;
11294 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011295
Chris Wilson60426392015-10-10 10:44:32 +010011296 spin_lock_irq(&crtc->base.dev->event_lock);
11297 work = crtc->unpin_work;
11298 spin_unlock_irq(&crtc->base.dev->event_lock);
11299 if (work == NULL)
11300 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011301
Chris Wilson60426392015-10-10 10:44:32 +010011302 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011303
Chris Wilson60426392015-10-10 10:44:32 +010011304 intel_pipe_update_start(crtc);
11305
11306 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011307 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011308 else
11309 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011310 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011311
Chris Wilson60426392015-10-10 10:44:32 +010011312 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011313}
11314
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011315static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011316{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011317 struct intel_mmio_flip *mmio_flip =
11318 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011319 struct intel_framebuffer *intel_fb =
11320 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11321 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011322
Chris Wilson60426392015-10-10 10:44:32 +010011323 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011324 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011325 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011326 false, NULL,
11327 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011328 i915_gem_request_unreference__unlocked(mmio_flip->req);
11329 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330
Alex Goinsfd8e0582015-11-25 18:43:38 -080011331 /* For framebuffer backed by dmabuf, wait for fence */
11332 if (obj->base.dma_buf)
11333 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11334 false, false,
11335 MAX_SCHEDULE_TIMEOUT) < 0);
11336
Chris Wilson60426392015-10-10 10:44:32 +010011337 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011338 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339}
11340
11341static int intel_queue_mmio_flip(struct drm_device *dev,
11342 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011343 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011345 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011346
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011347 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11348 if (mmio_flip == NULL)
11349 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011350
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011351 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011352 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011353 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011354 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011355
11356 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11357 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011358
Sourab Gupta84c33a62014-06-02 16:47:17 +053011359 return 0;
11360}
11361
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011362static int intel_default_queue_flip(struct drm_device *dev,
11363 struct drm_crtc *crtc,
11364 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011365 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011366 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011367 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011368{
11369 return -ENODEV;
11370}
11371
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011372static bool __intel_pageflip_stall_check(struct drm_device *dev,
11373 struct drm_crtc *crtc)
11374{
11375 struct drm_i915_private *dev_priv = dev->dev_private;
11376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11377 struct intel_unpin_work *work = intel_crtc->unpin_work;
11378 u32 addr;
11379
11380 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11381 return true;
11382
Chris Wilson908565c2015-08-12 13:08:22 +010011383 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11384 return false;
11385
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011386 if (!work->enable_stall_check)
11387 return false;
11388
11389 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011390 if (work->flip_queued_req &&
11391 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011392 return false;
11393
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011394 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011395 }
11396
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011397 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011398 return false;
11399
11400 /* Potential stall - if we see that the flip has happened,
11401 * assume a missed interrupt. */
11402 if (INTEL_INFO(dev)->gen >= 4)
11403 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11404 else
11405 addr = I915_READ(DSPADDR(intel_crtc->plane));
11406
11407 /* There is a potential issue here with a false positive after a flip
11408 * to the same address. We could address this by checking for a
11409 * non-incrementing frame counter.
11410 */
11411 return addr == work->gtt_offset;
11412}
11413
11414void intel_check_page_flip(struct drm_device *dev, int pipe)
11415{
11416 struct drm_i915_private *dev_priv = dev->dev_private;
11417 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011419 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011420
Dave Gordon6c51d462015-03-06 15:34:26 +000011421 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011422
11423 if (crtc == NULL)
11424 return;
11425
Daniel Vetterf3260382014-09-15 14:55:23 +020011426 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011427 work = intel_crtc->unpin_work;
11428 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011429 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011430 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011432 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011434 if (work != NULL &&
11435 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11436 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011437 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011438}
11439
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011440static int intel_crtc_page_flip(struct drm_crtc *crtc,
11441 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011442 struct drm_pending_vblank_event *event,
11443 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011444{
11445 struct drm_device *dev = crtc->dev;
11446 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011447 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011448 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011450 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011451 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011452 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011453 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011454 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011455 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011456 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011457
Matt Roper2ff8fde2014-07-08 07:50:07 -070011458 /*
11459 * drm_mode_page_flip_ioctl() should already catch this, but double
11460 * check to be safe. In the future we may enable pageflipping from
11461 * a disabled primary plane.
11462 */
11463 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11464 return -EBUSY;
11465
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011466 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011467 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011468 return -EINVAL;
11469
11470 /*
11471 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11472 * Note that pitch changes could also affect these register.
11473 */
11474 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011475 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11476 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011477 return -EINVAL;
11478
Chris Wilsonf900db42014-02-20 09:26:13 +000011479 if (i915_terminally_wedged(&dev_priv->gpu_error))
11480 goto out_hang;
11481
Daniel Vetterb14c5672013-09-19 12:18:32 +020011482 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011483 if (work == NULL)
11484 return -ENOMEM;
11485
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011486 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011487 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011488 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011489 INIT_WORK(&work->work, intel_unpin_work_fn);
11490
Daniel Vetter87b6b102014-05-15 15:33:46 +020011491 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011492 if (ret)
11493 goto free_work;
11494
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011495 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011496 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011498 /* Before declaring the flip queue wedged, check if
11499 * the hardware completed the operation behind our backs.
11500 */
11501 if (__intel_pageflip_stall_check(dev, crtc)) {
11502 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11503 page_flip_completed(intel_crtc);
11504 } else {
11505 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011506 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011507
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011508 drm_crtc_vblank_put(crtc);
11509 kfree(work);
11510 return -EBUSY;
11511 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011512 }
11513 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011514 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011515
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011516 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11517 flush_workqueue(dev_priv->wq);
11518
Jesse Barnes75dfca82010-02-10 15:09:44 -080011519 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011520 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011521 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011522
Matt Roperf4510a22014-04-01 15:22:40 -070011523 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011524 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011525 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011526
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011527 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011528
Chris Wilson89ed88b2015-02-16 14:31:49 +000011529 ret = i915_mutex_lock_interruptible(dev);
11530 if (ret)
11531 goto cleanup;
11532
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011533 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011534 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011535
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011536 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011537 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011538
Wayne Boyer666a4532015-12-09 12:29:35 -080011539 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011540 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011541 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011542 /* vlv: DISPLAY_FLIP fails to change tiling */
11543 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011544 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011545 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011546 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011547 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011548 if (ring == NULL || ring->id != RCS)
11549 ring = &dev_priv->ring[BCS];
11550 } else {
11551 ring = &dev_priv->ring[RCS];
11552 }
11553
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011554 mmio_flip = use_mmio_flip(ring, obj);
11555
11556 /* When using CS flips, we want to emit semaphores between rings.
11557 * However, when using mmio flips we will create a task to do the
11558 * synchronisation, so all we want here is to pin the framebuffer
11559 * into the display plane and skip any waits.
11560 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011561 if (!mmio_flip) {
11562 ret = i915_gem_object_sync(obj, ring, &request);
11563 if (ret)
11564 goto cleanup_pending;
11565 }
11566
Ville Syrjälä3465c582016-02-15 22:54:43 +020011567 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011568 if (ret)
11569 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011570
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011571 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11572 obj, 0);
11573 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011574
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011575 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011576 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011577 if (ret)
11578 goto cleanup_unpin;
11579
John Harrisonf06cc1b2014-11-24 18:49:37 +000011580 i915_gem_request_assign(&work->flip_queued_req,
11581 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011582 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011583 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011584 request = i915_gem_request_alloc(ring, NULL);
11585 if (IS_ERR(request)) {
11586 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011587 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011588 }
John Harrison6258fbe2015-05-29 17:43:48 +010011589 }
11590
11591 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011592 page_flip_flags);
11593 if (ret)
11594 goto cleanup_unpin;
11595
John Harrison6258fbe2015-05-29 17:43:48 +010011596 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011597 }
11598
John Harrison91af1272015-06-18 13:14:56 +010011599 if (request)
John Harrison75289872015-05-29 17:43:49 +010011600 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011601
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011602 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011603 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011604
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011605 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011606 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011607 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011608
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011609 intel_frontbuffer_flip_prepare(dev,
11610 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611
Jesse Barnese5510fa2010-07-01 16:48:37 -070011612 trace_i915_flip_request(intel_crtc->plane, obj);
11613
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011614 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011615
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011616cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011617 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011618cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011619 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011620 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011621 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011622 mutex_unlock(&dev->struct_mutex);
11623cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011624 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011625 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011626
Chris Wilson89ed88b2015-02-16 14:31:49 +000011627 drm_gem_object_unreference_unlocked(&obj->base);
11628 drm_framebuffer_unreference(work->old_fb);
11629
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011630 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011631 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011632 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011633
Daniel Vetter87b6b102014-05-15 15:33:46 +020011634 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011635free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011636 kfree(work);
11637
Chris Wilsonf900db42014-02-20 09:26:13 +000011638 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011639 struct drm_atomic_state *state;
11640 struct drm_plane_state *plane_state;
11641
Chris Wilsonf900db42014-02-20 09:26:13 +000011642out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011643 state = drm_atomic_state_alloc(dev);
11644 if (!state)
11645 return -ENOMEM;
11646 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11647
11648retry:
11649 plane_state = drm_atomic_get_plane_state(state, primary);
11650 ret = PTR_ERR_OR_ZERO(plane_state);
11651 if (!ret) {
11652 drm_atomic_set_fb_for_plane(plane_state, fb);
11653
11654 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11655 if (!ret)
11656 ret = drm_atomic_commit(state);
11657 }
11658
11659 if (ret == -EDEADLK) {
11660 drm_modeset_backoff(state->acquire_ctx);
11661 drm_atomic_state_clear(state);
11662 goto retry;
11663 }
11664
11665 if (ret)
11666 drm_atomic_state_free(state);
11667
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011668 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011669 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011670 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011671 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011672 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011673 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011674 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011675}
11676
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011677
11678/**
11679 * intel_wm_need_update - Check whether watermarks need updating
11680 * @plane: drm plane
11681 * @state: new plane state
11682 *
11683 * Check current plane state versus the new one to determine whether
11684 * watermarks need to be recalculated.
11685 *
11686 * Returns true or false.
11687 */
11688static bool intel_wm_need_update(struct drm_plane *plane,
11689 struct drm_plane_state *state)
11690{
Matt Roperd21fbe82015-09-24 15:53:12 -070011691 struct intel_plane_state *new = to_intel_plane_state(state);
11692 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11693
11694 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011695 if (new->visible != cur->visible)
11696 return true;
11697
11698 if (!cur->base.fb || !new->base.fb)
11699 return false;
11700
11701 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11702 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011703 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11704 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11705 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11706 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011707 return true;
11708
11709 return false;
11710}
11711
Matt Roperd21fbe82015-09-24 15:53:12 -070011712static bool needs_scaling(struct intel_plane_state *state)
11713{
11714 int src_w = drm_rect_width(&state->src) >> 16;
11715 int src_h = drm_rect_height(&state->src) >> 16;
11716 int dst_w = drm_rect_width(&state->dst);
11717 int dst_h = drm_rect_height(&state->dst);
11718
11719 return (src_w != dst_w || src_h != dst_h);
11720}
11721
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011722int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11723 struct drm_plane_state *plane_state)
11724{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011725 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011726 struct drm_crtc *crtc = crtc_state->crtc;
11727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11728 struct drm_plane *plane = plane_state->plane;
11729 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011730 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011731 struct intel_plane_state *old_plane_state =
11732 to_intel_plane_state(plane->state);
11733 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011734 bool mode_changed = needs_modeset(crtc_state);
11735 bool was_crtc_enabled = crtc->state->active;
11736 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011737 bool turn_off, turn_on, visible, was_visible;
11738 struct drm_framebuffer *fb = plane_state->fb;
11739
11740 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11741 plane->type != DRM_PLANE_TYPE_CURSOR) {
11742 ret = skl_update_scaler_plane(
11743 to_intel_crtc_state(crtc_state),
11744 to_intel_plane_state(plane_state));
11745 if (ret)
11746 return ret;
11747 }
11748
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011749 was_visible = old_plane_state->visible;
11750 visible = to_intel_plane_state(plane_state)->visible;
11751
11752 if (!was_crtc_enabled && WARN_ON(was_visible))
11753 was_visible = false;
11754
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011755 /*
11756 * Visibility is calculated as if the crtc was on, but
11757 * after scaler setup everything depends on it being off
11758 * when the crtc isn't active.
11759 */
11760 if (!is_crtc_enabled)
11761 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011762
11763 if (!was_visible && !visible)
11764 return 0;
11765
Maarten Lankhorste8861672016-02-24 11:24:26 +010011766 if (fb != old_plane_state->base.fb)
11767 pipe_config->fb_changed = true;
11768
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011769 turn_off = was_visible && (!visible || mode_changed);
11770 turn_on = visible && (!was_visible || mode_changed);
11771
11772 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11773 plane->base.id, fb ? fb->base.id : -1);
11774
11775 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11776 plane->base.id, was_visible, visible,
11777 turn_off, turn_on, mode_changed);
11778
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011779 if (turn_on || turn_off) {
11780 pipe_config->wm_changed = true;
11781
Ville Syrjälä852eb002015-06-24 22:00:07 +030011782 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011783 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011784 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011785 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011786 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011787 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011788
Matt Ropered4a6a72016-02-23 17:20:13 -080011789 /* Pre-gen9 platforms need two-step watermark updates */
11790 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11791 dev_priv->display.optimize_watermarks)
11792 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11793
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011794 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011795 intel_crtc->atomic.fb_bits |=
11796 to_intel_plane(plane)->frontbuffer_bit;
11797
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011798 switch (plane->type) {
11799 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011800 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011801 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011802
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011803 break;
11804 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011805 break;
11806 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011807 /*
11808 * WaCxSRDisabledForSpriteScaling:ivb
11809 *
11810 * cstate->update_wm was already set above, so this flag will
11811 * take effect when we commit and program watermarks.
11812 */
11813 if (IS_IVYBRIDGE(dev) &&
11814 needs_scaling(to_intel_plane_state(plane_state)) &&
Maarten Lankhorste8861672016-02-24 11:24:26 +010011815 !needs_scaling(old_plane_state))
11816 pipe_config->disable_lp_wm = true;
Matt Roperd21fbe82015-09-24 15:53:12 -070011817
11818 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011819 }
11820 return 0;
11821}
11822
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011823static bool encoders_cloneable(const struct intel_encoder *a,
11824 const struct intel_encoder *b)
11825{
11826 /* masks could be asymmetric, so check both ways */
11827 return a == b || (a->cloneable & (1 << b->type) &&
11828 b->cloneable & (1 << a->type));
11829}
11830
11831static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11832 struct intel_crtc *crtc,
11833 struct intel_encoder *encoder)
11834{
11835 struct intel_encoder *source_encoder;
11836 struct drm_connector *connector;
11837 struct drm_connector_state *connector_state;
11838 int i;
11839
11840 for_each_connector_in_state(state, connector, connector_state, i) {
11841 if (connector_state->crtc != &crtc->base)
11842 continue;
11843
11844 source_encoder =
11845 to_intel_encoder(connector_state->best_encoder);
11846 if (!encoders_cloneable(encoder, source_encoder))
11847 return false;
11848 }
11849
11850 return true;
11851}
11852
11853static bool check_encoder_cloning(struct drm_atomic_state *state,
11854 struct intel_crtc *crtc)
11855{
11856 struct intel_encoder *encoder;
11857 struct drm_connector *connector;
11858 struct drm_connector_state *connector_state;
11859 int i;
11860
11861 for_each_connector_in_state(state, connector, connector_state, i) {
11862 if (connector_state->crtc != &crtc->base)
11863 continue;
11864
11865 encoder = to_intel_encoder(connector_state->best_encoder);
11866 if (!check_single_encoder_cloning(state, crtc, encoder))
11867 return false;
11868 }
11869
11870 return true;
11871}
11872
11873static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11874 struct drm_crtc_state *crtc_state)
11875{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011876 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011877 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011879 struct intel_crtc_state *pipe_config =
11880 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011881 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011882 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011883 bool mode_changed = needs_modeset(crtc_state);
11884
11885 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11886 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11887 return -EINVAL;
11888 }
11889
Ville Syrjälä852eb002015-06-24 22:00:07 +030011890 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011891 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011892
Maarten Lankhorstad421372015-06-15 12:33:42 +020011893 if (mode_changed && crtc_state->enable &&
11894 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011895 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011896 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11897 pipe_config);
11898 if (ret)
11899 return ret;
11900 }
11901
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011902 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011903 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011904 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011905 if (ret) {
11906 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011907 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011908 }
11909 }
11910
11911 if (dev_priv->display.compute_intermediate_wm &&
11912 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11913 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11914 return 0;
11915
11916 /*
11917 * Calculate 'intermediate' watermarks that satisfy both the
11918 * old state and the new state. We can program these
11919 * immediately.
11920 */
11921 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11922 intel_crtc,
11923 pipe_config);
11924 if (ret) {
11925 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11926 return ret;
11927 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011928 }
11929
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011930 if (INTEL_INFO(dev)->gen >= 9) {
11931 if (mode_changed)
11932 ret = skl_update_scaler_crtc(pipe_config);
11933
11934 if (!ret)
11935 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11936 pipe_config);
11937 }
11938
11939 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011940}
11941
Jani Nikula65b38e02015-04-13 11:26:56 +030011942static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011943 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11944 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011945 .atomic_begin = intel_begin_crtc_commit,
11946 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011947 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011948};
11949
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011950static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11951{
11952 struct intel_connector *connector;
11953
11954 for_each_intel_connector(dev, connector) {
11955 if (connector->base.encoder) {
11956 connector->base.state->best_encoder =
11957 connector->base.encoder;
11958 connector->base.state->crtc =
11959 connector->base.encoder->crtc;
11960 } else {
11961 connector->base.state->best_encoder = NULL;
11962 connector->base.state->crtc = NULL;
11963 }
11964 }
11965}
11966
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011967static void
Robin Schroereba905b2014-05-18 02:24:50 +020011968connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011969 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011970{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011971 int bpp = pipe_config->pipe_bpp;
11972
11973 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11974 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011975 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011976
11977 /* Don't use an invalid EDID bpc value */
11978 if (connector->base.display_info.bpc &&
11979 connector->base.display_info.bpc * 3 < bpp) {
11980 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11981 bpp, connector->base.display_info.bpc*3);
11982 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11983 }
11984
Jani Nikula013dd9e2016-01-13 16:35:20 +020011985 /* Clamp bpp to default limit on screens without EDID 1.4 */
11986 if (connector->base.display_info.bpc == 0) {
11987 int type = connector->base.connector_type;
11988 int clamp_bpp = 24;
11989
11990 /* Fall back to 18 bpp when DP sink capability is unknown. */
11991 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
11992 type == DRM_MODE_CONNECTOR_eDP)
11993 clamp_bpp = 18;
11994
11995 if (bpp > clamp_bpp) {
11996 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
11997 bpp, clamp_bpp);
11998 pipe_config->pipe_bpp = clamp_bpp;
11999 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012000 }
12001}
12002
12003static int
12004compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012005 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012006{
12007 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012008 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012009 struct drm_connector *connector;
12010 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012011 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012012
Wayne Boyer666a4532015-12-09 12:29:35 -080012013 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012014 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012015 else if (INTEL_INFO(dev)->gen >= 5)
12016 bpp = 12*3;
12017 else
12018 bpp = 8*3;
12019
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012020
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012021 pipe_config->pipe_bpp = bpp;
12022
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012023 state = pipe_config->base.state;
12024
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012025 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012026 for_each_connector_in_state(state, connector, connector_state, i) {
12027 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012028 continue;
12029
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012030 connected_sink_compute_bpp(to_intel_connector(connector),
12031 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012032 }
12033
12034 return bpp;
12035}
12036
Daniel Vetter644db712013-09-19 14:53:58 +020012037static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12038{
12039 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12040 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012041 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012042 mode->crtc_hdisplay, mode->crtc_hsync_start,
12043 mode->crtc_hsync_end, mode->crtc_htotal,
12044 mode->crtc_vdisplay, mode->crtc_vsync_start,
12045 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12046}
12047
Daniel Vetterc0b03412013-05-28 12:05:54 +020012048static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012049 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012050 const char *context)
12051{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012052 struct drm_device *dev = crtc->base.dev;
12053 struct drm_plane *plane;
12054 struct intel_plane *intel_plane;
12055 struct intel_plane_state *state;
12056 struct drm_framebuffer *fb;
12057
12058 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12059 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012060
12061 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12062 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12063 pipe_config->pipe_bpp, pipe_config->dither);
12064 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12065 pipe_config->has_pch_encoder,
12066 pipe_config->fdi_lanes,
12067 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12068 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12069 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012070 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012071 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012072 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012073 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12074 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12075 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012076
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012077 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012078 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012079 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012080 pipe_config->dp_m2_n2.gmch_m,
12081 pipe_config->dp_m2_n2.gmch_n,
12082 pipe_config->dp_m2_n2.link_m,
12083 pipe_config->dp_m2_n2.link_n,
12084 pipe_config->dp_m2_n2.tu);
12085
Daniel Vetter55072d12014-11-20 16:10:28 +010012086 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12087 pipe_config->has_audio,
12088 pipe_config->has_infoframe);
12089
Daniel Vetterc0b03412013-05-28 12:05:54 +020012090 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012091 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012092 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012093 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12094 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012095 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012096 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12097 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012098 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12099 crtc->num_scalers,
12100 pipe_config->scaler_state.scaler_users,
12101 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012102 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12103 pipe_config->gmch_pfit.control,
12104 pipe_config->gmch_pfit.pgm_ratios,
12105 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012106 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012107 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012108 pipe_config->pch_pfit.size,
12109 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012110 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012111 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012112
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012113 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012114 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012115 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012116 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012117 pipe_config->ddi_pll_sel,
12118 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012119 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012120 pipe_config->dpll_hw_state.pll0,
12121 pipe_config->dpll_hw_state.pll1,
12122 pipe_config->dpll_hw_state.pll2,
12123 pipe_config->dpll_hw_state.pll3,
12124 pipe_config->dpll_hw_state.pll6,
12125 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012126 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012127 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012128 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012129 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012130 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12131 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12132 pipe_config->ddi_pll_sel,
12133 pipe_config->dpll_hw_state.ctrl1,
12134 pipe_config->dpll_hw_state.cfgcr1,
12135 pipe_config->dpll_hw_state.cfgcr2);
12136 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012137 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012138 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012139 pipe_config->dpll_hw_state.wrpll,
12140 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012141 } else {
12142 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12143 "fp0: 0x%x, fp1: 0x%x\n",
12144 pipe_config->dpll_hw_state.dpll,
12145 pipe_config->dpll_hw_state.dpll_md,
12146 pipe_config->dpll_hw_state.fp0,
12147 pipe_config->dpll_hw_state.fp1);
12148 }
12149
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012150 DRM_DEBUG_KMS("planes on this crtc\n");
12151 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12152 intel_plane = to_intel_plane(plane);
12153 if (intel_plane->pipe != crtc->pipe)
12154 continue;
12155
12156 state = to_intel_plane_state(plane->state);
12157 fb = state->base.fb;
12158 if (!fb) {
12159 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12160 "disabled, scaler_id = %d\n",
12161 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12162 plane->base.id, intel_plane->pipe,
12163 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12164 drm_plane_index(plane), state->scaler_id);
12165 continue;
12166 }
12167
12168 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12169 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12170 plane->base.id, intel_plane->pipe,
12171 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12172 drm_plane_index(plane));
12173 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12174 fb->base.id, fb->width, fb->height, fb->pixel_format);
12175 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12176 state->scaler_id,
12177 state->src.x1 >> 16, state->src.y1 >> 16,
12178 drm_rect_width(&state->src) >> 16,
12179 drm_rect_height(&state->src) >> 16,
12180 state->dst.x1, state->dst.y1,
12181 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12182 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012183}
12184
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012185static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012186{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012187 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012188 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012189 unsigned int used_ports = 0;
12190
12191 /*
12192 * Walk the connector list instead of the encoder
12193 * list to detect the problem on ddi platforms
12194 * where there's just one encoder per digital port.
12195 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012196 drm_for_each_connector(connector, dev) {
12197 struct drm_connector_state *connector_state;
12198 struct intel_encoder *encoder;
12199
12200 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12201 if (!connector_state)
12202 connector_state = connector->state;
12203
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012204 if (!connector_state->best_encoder)
12205 continue;
12206
12207 encoder = to_intel_encoder(connector_state->best_encoder);
12208
12209 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012210
12211 switch (encoder->type) {
12212 unsigned int port_mask;
12213 case INTEL_OUTPUT_UNKNOWN:
12214 if (WARN_ON(!HAS_DDI(dev)))
12215 break;
12216 case INTEL_OUTPUT_DISPLAYPORT:
12217 case INTEL_OUTPUT_HDMI:
12218 case INTEL_OUTPUT_EDP:
12219 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12220
12221 /* the same port mustn't appear more than once */
12222 if (used_ports & port_mask)
12223 return false;
12224
12225 used_ports |= port_mask;
12226 default:
12227 break;
12228 }
12229 }
12230
12231 return true;
12232}
12233
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012234static void
12235clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12236{
12237 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012238 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012239 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012240 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012241 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012242 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012243
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012244 /* FIXME: before the switch to atomic started, a new pipe_config was
12245 * kzalloc'd. Code that depends on any field being zero should be
12246 * fixed, so that the crtc_state can be safely duplicated. For now,
12247 * only fields that are know to not cause problems are preserved. */
12248
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012249 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012250 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012251 shared_dpll = crtc_state->shared_dpll;
12252 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012253 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012254 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012255
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012256 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012257
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012258 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012259 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012260 crtc_state->shared_dpll = shared_dpll;
12261 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012262 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012263 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012264}
12265
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012266static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012267intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012268 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012269{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012270 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012271 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012272 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012273 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012274 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012275 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012276 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012277
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012278 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012279
Daniel Vettere143a212013-07-04 12:01:15 +020012280 pipe_config->cpu_transcoder =
12281 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012282
Imre Deak2960bc92013-07-30 13:36:32 +030012283 /*
12284 * Sanitize sync polarity flags based on requested ones. If neither
12285 * positive or negative polarity is requested, treat this as meaning
12286 * negative polarity.
12287 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012288 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012289 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012290 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012291
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012292 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012293 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012294 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012295
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012296 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12297 pipe_config);
12298 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012299 goto fail;
12300
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012301 /*
12302 * Determine the real pipe dimensions. Note that stereo modes can
12303 * increase the actual pipe size due to the frame doubling and
12304 * insertion of additional space for blanks between the frame. This
12305 * is stored in the crtc timings. We use the requested mode to do this
12306 * computation to clearly distinguish it from the adjusted mode, which
12307 * can be changed by the connectors in the below retry loop.
12308 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012309 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012310 &pipe_config->pipe_src_w,
12311 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012312
Daniel Vettere29c22c2013-02-21 00:00:16 +010012313encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012314 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012315 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012316 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012317
Daniel Vetter135c81b2013-07-21 21:37:09 +020012318 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012319 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12320 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012321
Daniel Vetter7758a112012-07-08 19:40:39 +020012322 /* Pass our mode to the connectors and the CRTC to give them a chance to
12323 * adjust it according to limitations or connector properties, and also
12324 * a chance to reject the mode entirely.
12325 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012326 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012327 if (connector_state->crtc != crtc)
12328 continue;
12329
12330 encoder = to_intel_encoder(connector_state->best_encoder);
12331
Daniel Vetterefea6e82013-07-21 21:36:59 +020012332 if (!(encoder->compute_config(encoder, pipe_config))) {
12333 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012334 goto fail;
12335 }
12336 }
12337
Daniel Vetterff9a6752013-06-01 17:16:21 +020012338 /* Set default port clock if not overwritten by the encoder. Needs to be
12339 * done afterwards in case the encoder adjusts the mode. */
12340 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012341 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012342 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012343
Daniel Vettera43f6e02013-06-07 23:10:32 +020012344 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012345 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012346 DRM_DEBUG_KMS("CRTC fixup failed\n");
12347 goto fail;
12348 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012349
12350 if (ret == RETRY) {
12351 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12352 ret = -EINVAL;
12353 goto fail;
12354 }
12355
12356 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12357 retry = false;
12358 goto encoder_retry;
12359 }
12360
Daniel Vettere8fa4272015-08-12 11:43:34 +020012361 /* Dithering seems to not pass-through bits correctly when it should, so
12362 * only enable it on 6bpc panels. */
12363 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012364 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012365 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012366
Daniel Vetter7758a112012-07-08 19:40:39 +020012367fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012368 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012369}
12370
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012371static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012372intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012373{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012374 struct drm_crtc *crtc;
12375 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012376 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012377
Ville Syrjälä76688512014-01-10 11:28:06 +020012378 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012379 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012380 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012381
12382 /* Update hwmode for vblank functions */
12383 if (crtc->state->active)
12384 crtc->hwmode = crtc->state->adjusted_mode;
12385 else
12386 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012387
12388 /*
12389 * Update legacy state to satisfy fbc code. This can
12390 * be removed when fbc uses the atomic state.
12391 */
12392 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12393 struct drm_plane_state *plane_state = crtc->primary->state;
12394
12395 crtc->primary->fb = plane_state->fb;
12396 crtc->x = plane_state->src_x >> 16;
12397 crtc->y = plane_state->src_y >> 16;
12398 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012399 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012400}
12401
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012402static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012403{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012404 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012405
12406 if (clock1 == clock2)
12407 return true;
12408
12409 if (!clock1 || !clock2)
12410 return false;
12411
12412 diff = abs(clock1 - clock2);
12413
12414 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12415 return true;
12416
12417 return false;
12418}
12419
Daniel Vetter25c5b262012-07-08 22:08:04 +020012420#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12421 list_for_each_entry((intel_crtc), \
12422 &(dev)->mode_config.crtc_list, \
12423 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012424 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012425
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012426static bool
12427intel_compare_m_n(unsigned int m, unsigned int n,
12428 unsigned int m2, unsigned int n2,
12429 bool exact)
12430{
12431 if (m == m2 && n == n2)
12432 return true;
12433
12434 if (exact || !m || !n || !m2 || !n2)
12435 return false;
12436
12437 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12438
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012439 if (n > n2) {
12440 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012441 m2 <<= 1;
12442 n2 <<= 1;
12443 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012444 } else if (n < n2) {
12445 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012446 m <<= 1;
12447 n <<= 1;
12448 }
12449 }
12450
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012451 if (n != n2)
12452 return false;
12453
12454 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012455}
12456
12457static bool
12458intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12459 struct intel_link_m_n *m2_n2,
12460 bool adjust)
12461{
12462 if (m_n->tu == m2_n2->tu &&
12463 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12464 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12465 intel_compare_m_n(m_n->link_m, m_n->link_n,
12466 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12467 if (adjust)
12468 *m2_n2 = *m_n;
12469
12470 return true;
12471 }
12472
12473 return false;
12474}
12475
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012476static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012477intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012478 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012479 struct intel_crtc_state *pipe_config,
12480 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012481{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012482 bool ret = true;
12483
12484#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12485 do { \
12486 if (!adjust) \
12487 DRM_ERROR(fmt, ##__VA_ARGS__); \
12488 else \
12489 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12490 } while (0)
12491
Daniel Vetter66e985c2013-06-05 13:34:20 +020012492#define PIPE_CONF_CHECK_X(name) \
12493 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012494 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012495 "(expected 0x%08x, found 0x%08x)\n", \
12496 current_config->name, \
12497 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012498 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012499 }
12500
Daniel Vetter08a24032013-04-19 11:25:34 +020012501#define PIPE_CONF_CHECK_I(name) \
12502 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012503 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012504 "(expected %i, found %i)\n", \
12505 current_config->name, \
12506 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012507 ret = false; \
12508 }
12509
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012510#define PIPE_CONF_CHECK_P(name) \
12511 if (current_config->name != pipe_config->name) { \
12512 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12513 "(expected %p, found %p)\n", \
12514 current_config->name, \
12515 pipe_config->name); \
12516 ret = false; \
12517 }
12518
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519#define PIPE_CONF_CHECK_M_N(name) \
12520 if (!intel_compare_link_m_n(&current_config->name, \
12521 &pipe_config->name,\
12522 adjust)) { \
12523 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12524 "(expected tu %i gmch %i/%i link %i/%i, " \
12525 "found tu %i, gmch %i/%i link %i/%i)\n", \
12526 current_config->name.tu, \
12527 current_config->name.gmch_m, \
12528 current_config->name.gmch_n, \
12529 current_config->name.link_m, \
12530 current_config->name.link_n, \
12531 pipe_config->name.tu, \
12532 pipe_config->name.gmch_m, \
12533 pipe_config->name.gmch_n, \
12534 pipe_config->name.link_m, \
12535 pipe_config->name.link_n); \
12536 ret = false; \
12537 }
12538
12539#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12540 if (!intel_compare_link_m_n(&current_config->name, \
12541 &pipe_config->name, adjust) && \
12542 !intel_compare_link_m_n(&current_config->alt_name, \
12543 &pipe_config->name, adjust)) { \
12544 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12545 "(expected tu %i gmch %i/%i link %i/%i, " \
12546 "or tu %i gmch %i/%i link %i/%i, " \
12547 "found tu %i, gmch %i/%i link %i/%i)\n", \
12548 current_config->name.tu, \
12549 current_config->name.gmch_m, \
12550 current_config->name.gmch_n, \
12551 current_config->name.link_m, \
12552 current_config->name.link_n, \
12553 current_config->alt_name.tu, \
12554 current_config->alt_name.gmch_m, \
12555 current_config->alt_name.gmch_n, \
12556 current_config->alt_name.link_m, \
12557 current_config->alt_name.link_n, \
12558 pipe_config->name.tu, \
12559 pipe_config->name.gmch_m, \
12560 pipe_config->name.gmch_n, \
12561 pipe_config->name.link_m, \
12562 pipe_config->name.link_n); \
12563 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012564 }
12565
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012566/* This is required for BDW+ where there is only one set of registers for
12567 * switching between high and low RR.
12568 * This macro can be used whenever a comparison has to be made between one
12569 * hw state and multiple sw state variables.
12570 */
12571#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12572 if ((current_config->name != pipe_config->name) && \
12573 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012574 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012575 "(expected %i or %i, found %i)\n", \
12576 current_config->name, \
12577 current_config->alt_name, \
12578 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012579 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012580 }
12581
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012582#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12583 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012584 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012585 "(expected %i, found %i)\n", \
12586 current_config->name & (mask), \
12587 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012588 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012589 }
12590
Ville Syrjälä5e550652013-09-06 23:29:07 +030012591#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12592 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012593 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012594 "(expected %i, found %i)\n", \
12595 current_config->name, \
12596 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012597 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012598 }
12599
Daniel Vetterbb760062013-06-06 14:55:52 +020012600#define PIPE_CONF_QUIRK(quirk) \
12601 ((current_config->quirks | pipe_config->quirks) & (quirk))
12602
Daniel Vettereccb1402013-05-22 00:50:22 +020012603 PIPE_CONF_CHECK_I(cpu_transcoder);
12604
Daniel Vetter08a24032013-04-19 11:25:34 +020012605 PIPE_CONF_CHECK_I(has_pch_encoder);
12606 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012607 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012608
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012609 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012610 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012611
12612 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012613 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012614
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012615 if (current_config->has_drrs)
12616 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12617 } else
12618 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012619
Jani Nikulaa65347b2015-11-27 12:21:46 +020012620 PIPE_CONF_CHECK_I(has_dsi_encoder);
12621
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012622 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12623 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12624 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12625 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12626 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12627 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012628
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012629 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12630 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12631 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12632 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12633 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12634 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012635
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012636 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012637 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012638 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012639 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012640 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012641 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012642
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012643 PIPE_CONF_CHECK_I(has_audio);
12644
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012645 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012646 DRM_MODE_FLAG_INTERLACE);
12647
Daniel Vetterbb760062013-06-06 14:55:52 +020012648 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012649 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012650 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012651 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012652 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012653 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012654 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012655 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012656 DRM_MODE_FLAG_NVSYNC);
12657 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012658
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012659 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012660 /* pfit ratios are autocomputed by the hw on gen4+ */
12661 if (INTEL_INFO(dev)->gen < 4)
12662 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012663 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012664
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012665 if (!adjust) {
12666 PIPE_CONF_CHECK_I(pipe_src_w);
12667 PIPE_CONF_CHECK_I(pipe_src_h);
12668
12669 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12670 if (current_config->pch_pfit.enabled) {
12671 PIPE_CONF_CHECK_X(pch_pfit.pos);
12672 PIPE_CONF_CHECK_X(pch_pfit.size);
12673 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012674
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012675 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12676 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012677
Jesse Barnese59150d2014-01-07 13:30:45 -080012678 /* BDW+ don't expose a synchronous way to read the state */
12679 if (IS_HASWELL(dev))
12680 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012681
Ville Syrjälä282740f2013-09-04 18:30:03 +030012682 PIPE_CONF_CHECK_I(double_wide);
12683
Daniel Vetter26804af2014-06-25 22:01:55 +030012684 PIPE_CONF_CHECK_X(ddi_pll_sel);
12685
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012686 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012687 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012688 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012689 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12690 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012691 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012692 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012693 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12694 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12695 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012696
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012697 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12698 PIPE_CONF_CHECK_I(pipe_bpp);
12699
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012700 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012701 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012702
Daniel Vetter66e985c2013-06-05 13:34:20 +020012703#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012704#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012705#undef PIPE_CONF_CHECK_P
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012706#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012707#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012708#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012709#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012710#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012711
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012712 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012713}
12714
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012715static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12716 const struct intel_crtc_state *pipe_config)
12717{
12718 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012719 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012720 &pipe_config->fdi_m_n);
12721 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12722
12723 /*
12724 * FDI already provided one idea for the dotclock.
12725 * Yell if the encoder disagrees.
12726 */
12727 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12728 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12729 fdi_dotclock, dotclock);
12730 }
12731}
12732
Damien Lespiau08db6652014-11-04 17:06:52 +000012733static void check_wm_state(struct drm_device *dev)
12734{
12735 struct drm_i915_private *dev_priv = dev->dev_private;
12736 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12737 struct intel_crtc *intel_crtc;
12738 int plane;
12739
12740 if (INTEL_INFO(dev)->gen < 9)
12741 return;
12742
12743 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12744 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12745
12746 for_each_intel_crtc(dev, intel_crtc) {
12747 struct skl_ddb_entry *hw_entry, *sw_entry;
12748 const enum pipe pipe = intel_crtc->pipe;
12749
12750 if (!intel_crtc->active)
12751 continue;
12752
12753 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012754 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012755 hw_entry = &hw_ddb.plane[pipe][plane];
12756 sw_entry = &sw_ddb->plane[pipe][plane];
12757
12758 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12759 continue;
12760
12761 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12762 "(expected (%u,%u), found (%u,%u))\n",
12763 pipe_name(pipe), plane + 1,
12764 sw_entry->start, sw_entry->end,
12765 hw_entry->start, hw_entry->end);
12766 }
12767
12768 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012769 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12770 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012771
12772 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12773 continue;
12774
12775 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12776 "(expected (%u,%u), found (%u,%u))\n",
12777 pipe_name(pipe),
12778 sw_entry->start, sw_entry->end,
12779 hw_entry->start, hw_entry->end);
12780 }
12781}
12782
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012783static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012784check_connector_state(struct drm_device *dev,
12785 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012786{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012787 struct drm_connector_state *old_conn_state;
12788 struct drm_connector *connector;
12789 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012790
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012791 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12792 struct drm_encoder *encoder = connector->encoder;
12793 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012794
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012795 /* This also checks the encoder/connector hw state with the
12796 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012797 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012798
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012799 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012800 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012801 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012802}
12803
12804static void
12805check_encoder_state(struct drm_device *dev)
12806{
12807 struct intel_encoder *encoder;
12808 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012809
Damien Lespiaub2784e12014-08-05 11:29:37 +010012810 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012811 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012812 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012813
12814 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12815 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012816 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012817
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012818 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012819 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820 continue;
12821 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012822
12823 I915_STATE_WARN(connector->base.state->crtc !=
12824 encoder->base.crtc,
12825 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012826 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012827
Rob Clarke2c719b2014-12-15 13:56:32 -050012828 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012829 "encoder's enabled state mismatch "
12830 "(expected %i, found %i)\n",
12831 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012832
12833 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012834 bool active;
12835
12836 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012837 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012838 "encoder detached but still enabled on pipe %c.\n",
12839 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012840 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012841 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012842}
12843
12844static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012845check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012846{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012847 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012848 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012849 struct drm_crtc_state *old_crtc_state;
12850 struct drm_crtc *crtc;
12851 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012853 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12855 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012856 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012857
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012858 if (!needs_modeset(crtc->state) &&
12859 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012860 continue;
12861
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012862 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12863 pipe_config = to_intel_crtc_state(old_crtc_state);
12864 memset(pipe_config, 0, sizeof(*pipe_config));
12865 pipe_config->base.crtc = crtc;
12866 pipe_config->base.state = old_state;
12867
12868 DRM_DEBUG_KMS("[CRTC:%d]\n",
12869 crtc->base.id);
12870
12871 active = dev_priv->display.get_pipe_config(intel_crtc,
12872 pipe_config);
12873
12874 /* hw state is inconsistent with the pipe quirk */
12875 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12876 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12877 active = crtc->state->active;
12878
12879 I915_STATE_WARN(crtc->state->active != active,
12880 "crtc active state doesn't match with hw state "
12881 "(expected %i, found %i)\n", crtc->state->active, active);
12882
12883 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12884 "transitional active state does not match atomic hw state "
12885 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12886
12887 for_each_encoder_on_crtc(dev, crtc, encoder) {
12888 enum pipe pipe;
12889
12890 active = encoder->get_hw_state(encoder, &pipe);
12891 I915_STATE_WARN(active != crtc->state->active,
12892 "[ENCODER:%i] active %i with crtc active %i\n",
12893 encoder->base.base.id, active, crtc->state->active);
12894
12895 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12896 "Encoder connected to wrong pipe %c\n",
12897 pipe_name(pipe));
12898
12899 if (active)
12900 encoder->get_config(encoder, pipe_config);
12901 }
12902
12903 if (!crtc->state->active)
12904 continue;
12905
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012906 intel_pipe_config_sanity_check(dev_priv, pipe_config);
12907
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012908 sw_config = to_intel_crtc_state(crtc->state);
12909 if (!intel_pipe_config_compare(dev, sw_config,
12910 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012911 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012912 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012913 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012914 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012915 "[sw state]");
12916 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012917 }
12918}
12919
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012920static void
12921check_shared_dpll_state(struct drm_device *dev)
12922{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012923 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012924 struct intel_crtc *crtc;
12925 struct intel_dpll_hw_state dpll_hw_state;
12926 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012927
12928 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012929 struct intel_shared_dpll *pll =
12930 intel_get_shared_dpll_by_id(dev_priv, i);
Daniel Vetter53589012013-06-05 13:34:16 +020012931 int enabled_crtcs = 0, active_crtcs = 0;
12932 bool active;
12933
12934 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12935
12936 DRM_DEBUG_KMS("%s\n", pll->name);
12937
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020012938 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020012939
Rob Clarke2c719b2014-12-15 13:56:32 -050012940 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012941 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012942 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012943 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012944 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012945 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012946 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012947 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012948 "pll on state mismatch (expected %i, found %i)\n",
12949 pll->on, active);
12950
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012951 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012952 if (crtc->base.state->enable && crtc->config->shared_dpll == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012953 enabled_crtcs++;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012954 if (crtc->active && crtc->config->shared_dpll == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012955 active_crtcs++;
12956 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012957 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012958 "pll active crtcs mismatch (expected %i, found %i)\n",
12959 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012960 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012961 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012962 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012963
Rob Clarke2c719b2014-12-15 13:56:32 -050012964 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012965 sizeof(dpll_hw_state)),
12966 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012967 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012968}
12969
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012970static void
12971intel_modeset_check_state(struct drm_device *dev,
12972 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012973{
Damien Lespiau08db6652014-11-04 17:06:52 +000012974 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012975 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012976 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012977 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012978 check_shared_dpll_state(dev);
12979}
12980
Ville Syrjälä80715b22014-05-15 20:23:23 +030012981static void update_scanline_offset(struct intel_crtc *crtc)
12982{
12983 struct drm_device *dev = crtc->base.dev;
12984
12985 /*
12986 * The scanline counter increments at the leading edge of hsync.
12987 *
12988 * On most platforms it starts counting from vtotal-1 on the
12989 * first active line. That means the scanline counter value is
12990 * always one less than what we would expect. Ie. just after
12991 * start of vblank, which also occurs at start of hsync (on the
12992 * last active line), the scanline counter will read vblank_start-1.
12993 *
12994 * On gen2 the scanline counter starts counting from 1 instead
12995 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12996 * to keep the value positive), instead of adding one.
12997 *
12998 * On HSW+ the behaviour of the scanline counter depends on the output
12999 * type. For DP ports it behaves like most other platforms, but on HDMI
13000 * there's an extra 1 line difference. So we need to add two instead of
13001 * one to the value.
13002 */
13003 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013004 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013005 int vtotal;
13006
Ville Syrjälä124abe02015-09-08 13:40:45 +030013007 vtotal = adjusted_mode->crtc_vtotal;
13008 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013009 vtotal /= 2;
13010
13011 crtc->scanline_offset = vtotal - 1;
13012 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013013 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013014 crtc->scanline_offset = 2;
13015 } else
13016 crtc->scanline_offset = 1;
13017}
13018
Maarten Lankhorstad421372015-06-15 12:33:42 +020013019static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013020{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013021 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013022 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013023 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013024 struct drm_crtc *crtc;
13025 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013026 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013027
13028 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013029 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013030
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013031 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013033 struct intel_shared_dpll *old_dpll =
13034 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013035
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013036 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013037 continue;
13038
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013039 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013040
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013041 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013042 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013043
Maarten Lankhorstad421372015-06-15 12:33:42 +020013044 if (!shared_dpll)
13045 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13046
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013047 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013048 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013049}
13050
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013051/*
13052 * This implements the workaround described in the "notes" section of the mode
13053 * set sequence documentation. When going from no pipes or single pipe to
13054 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13055 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13056 */
13057static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13058{
13059 struct drm_crtc_state *crtc_state;
13060 struct intel_crtc *intel_crtc;
13061 struct drm_crtc *crtc;
13062 struct intel_crtc_state *first_crtc_state = NULL;
13063 struct intel_crtc_state *other_crtc_state = NULL;
13064 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13065 int i;
13066
13067 /* look at all crtc's that are going to be enabled in during modeset */
13068 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13069 intel_crtc = to_intel_crtc(crtc);
13070
13071 if (!crtc_state->active || !needs_modeset(crtc_state))
13072 continue;
13073
13074 if (first_crtc_state) {
13075 other_crtc_state = to_intel_crtc_state(crtc_state);
13076 break;
13077 } else {
13078 first_crtc_state = to_intel_crtc_state(crtc_state);
13079 first_pipe = intel_crtc->pipe;
13080 }
13081 }
13082
13083 /* No workaround needed? */
13084 if (!first_crtc_state)
13085 return 0;
13086
13087 /* w/a possibly needed, check how many crtc's are already enabled. */
13088 for_each_intel_crtc(state->dev, intel_crtc) {
13089 struct intel_crtc_state *pipe_config;
13090
13091 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13092 if (IS_ERR(pipe_config))
13093 return PTR_ERR(pipe_config);
13094
13095 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13096
13097 if (!pipe_config->base.active ||
13098 needs_modeset(&pipe_config->base))
13099 continue;
13100
13101 /* 2 or more enabled crtcs means no need for w/a */
13102 if (enabled_pipe != INVALID_PIPE)
13103 return 0;
13104
13105 enabled_pipe = intel_crtc->pipe;
13106 }
13107
13108 if (enabled_pipe != INVALID_PIPE)
13109 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13110 else if (other_crtc_state)
13111 other_crtc_state->hsw_workaround_pipe = first_pipe;
13112
13113 return 0;
13114}
13115
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013116static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13117{
13118 struct drm_crtc *crtc;
13119 struct drm_crtc_state *crtc_state;
13120 int ret = 0;
13121
13122 /* add all active pipes to the state */
13123 for_each_crtc(state->dev, crtc) {
13124 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13125 if (IS_ERR(crtc_state))
13126 return PTR_ERR(crtc_state);
13127
13128 if (!crtc_state->active || needs_modeset(crtc_state))
13129 continue;
13130
13131 crtc_state->mode_changed = true;
13132
13133 ret = drm_atomic_add_affected_connectors(state, crtc);
13134 if (ret)
13135 break;
13136
13137 ret = drm_atomic_add_affected_planes(state, crtc);
13138 if (ret)
13139 break;
13140 }
13141
13142 return ret;
13143}
13144
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013145static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013146{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013147 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13148 struct drm_i915_private *dev_priv = state->dev->dev_private;
13149 struct drm_crtc *crtc;
13150 struct drm_crtc_state *crtc_state;
13151 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013152
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013153 if (!check_digital_port_conflicts(state)) {
13154 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13155 return -EINVAL;
13156 }
13157
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013158 intel_state->modeset = true;
13159 intel_state->active_crtcs = dev_priv->active_crtcs;
13160
13161 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13162 if (crtc_state->active)
13163 intel_state->active_crtcs |= 1 << i;
13164 else
13165 intel_state->active_crtcs &= ~(1 << i);
13166 }
13167
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013168 /*
13169 * See if the config requires any additional preparation, e.g.
13170 * to adjust global state with pipes off. We need to do this
13171 * here so we can get the modeset_pipe updated config for the new
13172 * mode set on this crtc. For other crtcs we need to use the
13173 * adjusted_mode bits in the crtc directly.
13174 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013175 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013176 ret = dev_priv->display.modeset_calc_cdclk(state);
13177
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013178 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013179 ret = intel_modeset_all_pipes(state);
13180
13181 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013182 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013183
13184 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13185 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013186 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013187 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013188
Maarten Lankhorstad421372015-06-15 12:33:42 +020013189 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013190
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013191 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013192 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013193
Maarten Lankhorstad421372015-06-15 12:33:42 +020013194 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013195}
13196
Matt Roperaa363132015-09-24 15:53:18 -070013197/*
13198 * Handle calculation of various watermark data at the end of the atomic check
13199 * phase. The code here should be run after the per-crtc and per-plane 'check'
13200 * handlers to ensure that all derived state has been updated.
13201 */
13202static void calc_watermark_data(struct drm_atomic_state *state)
13203{
13204 struct drm_device *dev = state->dev;
13205 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13206 struct drm_crtc *crtc;
13207 struct drm_crtc_state *cstate;
13208 struct drm_plane *plane;
13209 struct drm_plane_state *pstate;
13210
13211 /*
13212 * Calculate watermark configuration details now that derived
13213 * plane/crtc state is all properly updated.
13214 */
13215 drm_for_each_crtc(crtc, dev) {
13216 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13217 crtc->state;
13218
13219 if (cstate->active)
13220 intel_state->wm_config.num_pipes_active++;
13221 }
13222 drm_for_each_legacy_plane(plane, dev) {
13223 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13224 plane->state;
13225
13226 if (!to_intel_plane_state(pstate)->visible)
13227 continue;
13228
13229 intel_state->wm_config.sprites_enabled = true;
13230 if (pstate->crtc_w != pstate->src_w >> 16 ||
13231 pstate->crtc_h != pstate->src_h >> 16)
13232 intel_state->wm_config.sprites_scaled = true;
13233 }
13234}
13235
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013236/**
13237 * intel_atomic_check - validate state object
13238 * @dev: drm device
13239 * @state: state to validate
13240 */
13241static int intel_atomic_check(struct drm_device *dev,
13242 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013243{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013244 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013245 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013246 struct drm_crtc *crtc;
13247 struct drm_crtc_state *crtc_state;
13248 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013249 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013250
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013251 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013252 if (ret)
13253 return ret;
13254
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013255 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013256 struct intel_crtc_state *pipe_config =
13257 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013258
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013259 memset(&to_intel_crtc(crtc)->atomic, 0,
13260 sizeof(struct intel_crtc_atomic_commit));
13261
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013262 /* Catch I915_MODE_FLAG_INHERITED */
13263 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13264 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013265
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013266 if (!crtc_state->enable) {
13267 if (needs_modeset(crtc_state))
13268 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013269 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013270 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013271
Daniel Vetter26495482015-07-15 14:15:52 +020013272 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013273 continue;
13274
Daniel Vetter26495482015-07-15 14:15:52 +020013275 /* FIXME: For only active_changed we shouldn't need to do any
13276 * state recomputation at all. */
13277
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013278 ret = drm_atomic_add_affected_connectors(state, crtc);
13279 if (ret)
13280 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013281
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013282 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013283 if (ret)
13284 return ret;
13285
Jani Nikula73831232015-11-19 10:26:30 +020013286 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013287 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013288 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013289 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013290 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013291 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013292 }
13293
13294 if (needs_modeset(crtc_state)) {
13295 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013296
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013297 ret = drm_atomic_add_affected_planes(state, crtc);
13298 if (ret)
13299 return ret;
13300 }
13301
Daniel Vetter26495482015-07-15 14:15:52 +020013302 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13303 needs_modeset(crtc_state) ?
13304 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013305 }
13306
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013307 if (any_ms) {
13308 ret = intel_modeset_checks(state);
13309
13310 if (ret)
13311 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013312 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013313 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013314
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013315 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013316 if (ret)
13317 return ret;
13318
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013319 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013320 calc_watermark_data(state);
13321
13322 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013323}
13324
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013325static int intel_atomic_prepare_commit(struct drm_device *dev,
13326 struct drm_atomic_state *state,
13327 bool async)
13328{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013329 struct drm_i915_private *dev_priv = dev->dev_private;
13330 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013331 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013332 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013333 struct drm_crtc *crtc;
13334 int i, ret;
13335
13336 if (async) {
13337 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13338 return -EINVAL;
13339 }
13340
13341 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13342 ret = intel_crtc_wait_for_pending_flips(crtc);
13343 if (ret)
13344 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013345
13346 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13347 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013348 }
13349
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013350 ret = mutex_lock_interruptible(&dev->struct_mutex);
13351 if (ret)
13352 return ret;
13353
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013354 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013355 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13356 u32 reset_counter;
13357
13358 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13359 mutex_unlock(&dev->struct_mutex);
13360
13361 for_each_plane_in_state(state, plane, plane_state, i) {
13362 struct intel_plane_state *intel_plane_state =
13363 to_intel_plane_state(plane_state);
13364
13365 if (!intel_plane_state->wait_req)
13366 continue;
13367
13368 ret = __i915_wait_request(intel_plane_state->wait_req,
13369 reset_counter, true,
13370 NULL, NULL);
13371
13372 /* Swallow -EIO errors to allow updates during hw lockup. */
13373 if (ret == -EIO)
13374 ret = 0;
13375
13376 if (ret)
13377 break;
13378 }
13379
13380 if (!ret)
13381 return 0;
13382
13383 mutex_lock(&dev->struct_mutex);
13384 drm_atomic_helper_cleanup_planes(dev, state);
13385 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013386
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013387 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013388 return ret;
13389}
13390
Maarten Lankhorste8861672016-02-24 11:24:26 +010013391static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13392 struct drm_i915_private *dev_priv,
13393 unsigned crtc_mask)
13394{
13395 unsigned last_vblank_count[I915_MAX_PIPES];
13396 enum pipe pipe;
13397 int ret;
13398
13399 if (!crtc_mask)
13400 return;
13401
13402 for_each_pipe(dev_priv, pipe) {
13403 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13404
13405 if (!((1 << pipe) & crtc_mask))
13406 continue;
13407
13408 ret = drm_crtc_vblank_get(crtc);
13409 if (WARN_ON(ret != 0)) {
13410 crtc_mask &= ~(1 << pipe);
13411 continue;
13412 }
13413
13414 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13415 }
13416
13417 for_each_pipe(dev_priv, pipe) {
13418 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13419 long lret;
13420
13421 if (!((1 << pipe) & crtc_mask))
13422 continue;
13423
13424 lret = wait_event_timeout(dev->vblank[pipe].queue,
13425 last_vblank_count[pipe] !=
13426 drm_crtc_vblank_count(crtc),
13427 msecs_to_jiffies(50));
13428
13429 WARN_ON(!lret);
13430
13431 drm_crtc_vblank_put(crtc);
13432 }
13433}
13434
13435static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13436{
13437 /* fb updated, need to unpin old fb */
13438 if (crtc_state->fb_changed)
13439 return true;
13440
13441 /* wm changes, need vblank before final wm's */
13442 if (crtc_state->wm_changed)
13443 return true;
13444
13445 /*
13446 * cxsr is re-enabled after vblank.
13447 * This is already handled by crtc_state->wm_changed,
13448 * but added for clarity.
13449 */
13450 if (crtc_state->disable_cxsr)
13451 return true;
13452
13453 return false;
13454}
13455
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013456/**
13457 * intel_atomic_commit - commit validated state object
13458 * @dev: DRM device
13459 * @state: the top-level driver state object
13460 * @async: asynchronous commit
13461 *
13462 * This function commits a top-level state object that has been validated
13463 * with drm_atomic_helper_check().
13464 *
13465 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13466 * we can only handle plane-related operations and do not yet support
13467 * asynchronous commit.
13468 *
13469 * RETURNS
13470 * Zero for success or -errno.
13471 */
13472static int intel_atomic_commit(struct drm_device *dev,
13473 struct drm_atomic_state *state,
13474 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013475{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013476 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013477 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013478 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013479 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013480 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013481 int ret = 0, i;
13482 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013483 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013484 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013485
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013486 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013487 if (ret) {
13488 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013489 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013490 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013491
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013492 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013493 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013494
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013495 if (intel_state->modeset) {
13496 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13497 sizeof(intel_state->min_pixclk));
13498 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013499 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013500
13501 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013502 }
13503
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013504 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13506
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013507 if (needs_modeset(crtc->state) ||
13508 to_intel_crtc_state(crtc->state)->update_pipe) {
13509 hw_check = true;
13510
13511 put_domains[to_intel_crtc(crtc)->pipe] =
13512 modeset_get_crtc_power_domains(crtc,
13513 to_intel_crtc_state(crtc->state));
13514 }
13515
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013516 if (!needs_modeset(crtc->state))
13517 continue;
13518
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013519 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013520
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013521 if (crtc_state->active) {
13522 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13523 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013524 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013525 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013526 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013527
13528 /*
13529 * Underruns don't always raise
13530 * interrupts, so check manually.
13531 */
13532 intel_check_cpu_fifo_underruns(dev_priv);
13533 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013534
13535 if (!crtc->state->active)
13536 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013537 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013538 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013539
Daniel Vetterea9d7582012-07-10 10:42:52 +020013540 /* Only after disabling all output pipelines that will be changed can we
13541 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013542 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013543
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013544 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013545 intel_shared_dpll_commit(state);
13546
13547 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013548
13549 if (dev_priv->display.modeset_commit_cdclk &&
13550 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13551 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013552 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013553
Daniel Vettera6778b32012-07-02 09:56:42 +020013554 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013555 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13557 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013558 struct intel_crtc_state *pipe_config =
13559 to_intel_crtc_state(crtc->state);
13560 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013561
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013562 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013563 update_scanline_offset(to_intel_crtc(crtc));
13564 dev_priv->display.crtc_enable(crtc);
13565 }
13566
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013567 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013568 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013569
Paulo Zanoni49227c42016-01-19 11:35:52 -020013570 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13571 intel_fbc_enable(intel_crtc);
13572
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013573 if (crtc->state->active &&
13574 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013575 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013576
Maarten Lankhorste8861672016-02-24 11:24:26 +010013577 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13578 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013579 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013580
Daniel Vettera6778b32012-07-02 09:56:42 +020013581 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013582
Maarten Lankhorste8861672016-02-24 11:24:26 +010013583 if (!state->legacy_cursor_update)
13584 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013585
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013586 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorste8861672016-02-24 11:24:26 +010013587 intel_post_plane_update(to_intel_crtc(crtc));
13588
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013589 if (put_domains[i])
13590 modeset_put_power_domains(dev_priv, put_domains[i]);
13591 }
13592
13593 if (intel_state->modeset)
13594 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13595
Matt Ropered4a6a72016-02-23 17:20:13 -080013596 /*
13597 * Now that the vblank has passed, we can go ahead and program the
13598 * optimal watermarks on platforms that need two-step watermark
13599 * programming.
13600 *
13601 * TODO: Move this (and other cleanup) to an async worker eventually.
13602 */
13603 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13604 intel_cstate = to_intel_crtc_state(crtc->state);
13605
13606 if (dev_priv->display.optimize_watermarks)
13607 dev_priv->display.optimize_watermarks(intel_cstate);
13608 }
13609
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013610 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013611 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013612 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013613
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013614 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013615 intel_modeset_check_state(dev, state);
13616
13617 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013618
Mika Kuoppala75714942015-12-16 09:26:48 +020013619 /* As one of the primary mmio accessors, KMS has a high likelihood
13620 * of triggering bugs in unclaimed access. After we finish
13621 * modesetting, see if an error has been flagged, and if so
13622 * enable debugging for the next modeset - and hope we catch
13623 * the culprit.
13624 *
13625 * XXX note that we assume display power is on at this point.
13626 * This might hold true now but we need to add pm helper to check
13627 * unclaimed only when the hardware is on, as atomic commits
13628 * can happen also when the device is completely off.
13629 */
13630 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13631
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013632 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013633}
13634
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013635void intel_crtc_restore_mode(struct drm_crtc *crtc)
13636{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013637 struct drm_device *dev = crtc->dev;
13638 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013639 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013640 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013641
13642 state = drm_atomic_state_alloc(dev);
13643 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013644 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013645 crtc->base.id);
13646 return;
13647 }
13648
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013649 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013650
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013651retry:
13652 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13653 ret = PTR_ERR_OR_ZERO(crtc_state);
13654 if (!ret) {
13655 if (!crtc_state->active)
13656 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013657
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013658 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013659 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013660 }
13661
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013662 if (ret == -EDEADLK) {
13663 drm_atomic_state_clear(state);
13664 drm_modeset_backoff(state->acquire_ctx);
13665 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013666 }
13667
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013668 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013669out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013670 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013671}
13672
Daniel Vetter25c5b262012-07-08 22:08:04 +020013673#undef for_each_intel_crtc_masked
13674
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013675static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013676 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013677 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013678 .destroy = intel_crtc_destroy,
13679 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013680 .atomic_duplicate_state = intel_crtc_duplicate_state,
13681 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013682};
13683
Matt Roper6beb8c232014-12-01 15:40:14 -080013684/**
13685 * intel_prepare_plane_fb - Prepare fb for usage on plane
13686 * @plane: drm plane to prepare for
13687 * @fb: framebuffer to prepare for presentation
13688 *
13689 * Prepares a framebuffer for usage on a display plane. Generally this
13690 * involves pinning the underlying object and updating the frontbuffer tracking
13691 * bits. Some older platforms need special physical address handling for
13692 * cursor planes.
13693 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013694 * Must be called with struct_mutex held.
13695 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013696 * Returns 0 on success, negative error code on failure.
13697 */
13698int
13699intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013700 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013701{
13702 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013703 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013704 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013705 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013706 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013707 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013708
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013709 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013710 return 0;
13711
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013712 if (old_obj) {
13713 struct drm_crtc_state *crtc_state =
13714 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13715
13716 /* Big Hammer, we also need to ensure that any pending
13717 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13718 * current scanout is retired before unpinning the old
13719 * framebuffer. Note that we rely on userspace rendering
13720 * into the buffer attached to the pipe they are waiting
13721 * on. If not, userspace generates a GPU hang with IPEHR
13722 * point to the MI_WAIT_FOR_EVENT.
13723 *
13724 * This should only fail upon a hung GPU, in which case we
13725 * can safely continue.
13726 */
13727 if (needs_modeset(crtc_state))
13728 ret = i915_gem_object_wait_rendering(old_obj, true);
13729
13730 /* Swallow -EIO errors to allow updates during hw lockup. */
13731 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013732 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013733 }
13734
Alex Goins3c28ff22015-11-25 18:43:39 -080013735 /* For framebuffer backed by dmabuf, wait for fence */
13736 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013737 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013738
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013739 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13740 false, true,
13741 MAX_SCHEDULE_TIMEOUT);
13742 if (lret == -ERESTARTSYS)
13743 return lret;
13744
13745 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013746 }
13747
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013748 if (!obj) {
13749 ret = 0;
13750 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013751 INTEL_INFO(dev)->cursor_needs_physical) {
13752 int align = IS_I830(dev) ? 16 * 1024 : 256;
13753 ret = i915_gem_object_attach_phys(obj, align);
13754 if (ret)
13755 DRM_DEBUG_KMS("failed to attach phys object\n");
13756 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013757 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013758 }
13759
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013760 if (ret == 0) {
13761 if (obj) {
13762 struct intel_plane_state *plane_state =
13763 to_intel_plane_state(new_state);
13764
13765 i915_gem_request_assign(&plane_state->wait_req,
13766 obj->last_write_req);
13767 }
13768
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013769 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013770 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013771
Matt Roper6beb8c232014-12-01 15:40:14 -080013772 return ret;
13773}
13774
Matt Roper38f3ce32014-12-02 07:45:25 -080013775/**
13776 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13777 * @plane: drm plane to clean up for
13778 * @fb: old framebuffer that was on plane
13779 *
13780 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013781 *
13782 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013783 */
13784void
13785intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013786 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013787{
13788 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013789 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013790 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013791 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13792 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013793
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013794 old_intel_state = to_intel_plane_state(old_state);
13795
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013796 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013797 return;
13798
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013799 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13800 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013801 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013802
13803 /* prepare_fb aborted? */
13804 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13805 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13806 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013807
13808 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013809}
13810
Chandra Konduru6156a452015-04-27 13:48:39 -070013811int
13812skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13813{
13814 int max_scale;
13815 struct drm_device *dev;
13816 struct drm_i915_private *dev_priv;
13817 int crtc_clock, cdclk;
13818
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013819 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013820 return DRM_PLANE_HELPER_NO_SCALING;
13821
13822 dev = intel_crtc->base.dev;
13823 dev_priv = dev->dev_private;
13824 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013825 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013826
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013827 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013828 return DRM_PLANE_HELPER_NO_SCALING;
13829
13830 /*
13831 * skl max scale is lower of:
13832 * close to 3 but not 3, -1 is for that purpose
13833 * or
13834 * cdclk/crtc_clock
13835 */
13836 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13837
13838 return max_scale;
13839}
13840
Matt Roper465c1202014-05-29 08:06:54 -070013841static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013842intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013843 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013844 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013845{
Matt Roper2b875c22014-12-01 15:40:13 -080013846 struct drm_crtc *crtc = state->base.crtc;
13847 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013848 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013849 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13850 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013851
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013852 if (INTEL_INFO(plane->dev)->gen >= 9) {
13853 /* use scaler when colorkey is not required */
13854 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13855 min_scale = 1;
13856 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13857 }
Sonika Jindald8106362015-04-10 14:37:28 +053013858 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013859 }
Sonika Jindald8106362015-04-10 14:37:28 +053013860
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013861 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13862 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013863 min_scale, max_scale,
13864 can_position, true,
13865 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013866}
13867
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013868static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13869 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013870{
13871 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013873 struct intel_crtc_state *old_intel_state =
13874 to_intel_crtc_state(old_crtc_state);
13875 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013876
Matt Roperc34c9ee2014-12-23 10:41:50 -080013877 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013878 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013879
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013880 if (modeset)
13881 return;
13882
13883 if (to_intel_crtc_state(crtc->state)->update_pipe)
13884 intel_update_pipe_config(intel_crtc, old_intel_state);
13885 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013886 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013887}
13888
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013889static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13890 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013891{
Matt Roper32b7eee2014-12-24 07:59:06 -080013892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013893
Maarten Lankhorst62852622015-09-23 16:29:38 +020013894 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013895}
13896
Matt Ropercf4c7c12014-12-04 10:27:42 -080013897/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013898 * intel_plane_destroy - destroy a plane
13899 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013900 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013901 * Common destruction function for all types of planes (primary, cursor,
13902 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013903 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013904void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013905{
13906 struct intel_plane *intel_plane = to_intel_plane(plane);
13907 drm_plane_cleanup(plane);
13908 kfree(intel_plane);
13909}
13910
Matt Roper65a3fea2015-01-21 16:35:42 -080013911const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013912 .update_plane = drm_atomic_helper_update_plane,
13913 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013915 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013916 .atomic_get_property = intel_plane_atomic_get_property,
13917 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013918 .atomic_duplicate_state = intel_plane_duplicate_state,
13919 .atomic_destroy_state = intel_plane_destroy_state,
13920
Matt Roper465c1202014-05-29 08:06:54 -070013921};
13922
13923static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13924 int pipe)
13925{
13926 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013927 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013928 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013929 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013930
13931 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13932 if (primary == NULL)
13933 return NULL;
13934
Matt Roper8e7d6882015-01-21 16:35:41 -080013935 state = intel_create_plane_state(&primary->base);
13936 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013937 kfree(primary);
13938 return NULL;
13939 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013940 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013941
Matt Roper465c1202014-05-29 08:06:54 -070013942 primary->can_scale = false;
13943 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013944 if (INTEL_INFO(dev)->gen >= 9) {
13945 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013946 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013947 }
Matt Roper465c1202014-05-29 08:06:54 -070013948 primary->pipe = pipe;
13949 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013950 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013951 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013952 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13953 primary->plane = !pipe;
13954
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013955 if (INTEL_INFO(dev)->gen >= 9) {
13956 intel_primary_formats = skl_primary_formats;
13957 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013958
13959 primary->update_plane = skylake_update_primary_plane;
13960 primary->disable_plane = skylake_disable_primary_plane;
13961 } else if (HAS_PCH_SPLIT(dev)) {
13962 intel_primary_formats = i965_primary_formats;
13963 num_formats = ARRAY_SIZE(i965_primary_formats);
13964
13965 primary->update_plane = ironlake_update_primary_plane;
13966 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013967 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013968 intel_primary_formats = i965_primary_formats;
13969 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013970
13971 primary->update_plane = i9xx_update_primary_plane;
13972 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013973 } else {
13974 intel_primary_formats = i8xx_primary_formats;
13975 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013976
13977 primary->update_plane = i9xx_update_primary_plane;
13978 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013979 }
13980
13981 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013982 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013983 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020013984 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053013985
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013986 if (INTEL_INFO(dev)->gen >= 4)
13987 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013988
Matt Roperea2c67b2014-12-23 10:41:52 -080013989 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13990
Matt Roper465c1202014-05-29 08:06:54 -070013991 return &primary->base;
13992}
13993
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013994void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13995{
13996 if (!dev->mode_config.rotation_property) {
13997 unsigned long flags = BIT(DRM_ROTATE_0) |
13998 BIT(DRM_ROTATE_180);
13999
14000 if (INTEL_INFO(dev)->gen >= 9)
14001 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14002
14003 dev->mode_config.rotation_property =
14004 drm_mode_create_rotation_property(dev, flags);
14005 }
14006 if (dev->mode_config.rotation_property)
14007 drm_object_attach_property(&plane->base.base,
14008 dev->mode_config.rotation_property,
14009 plane->base.state->rotation);
14010}
14011
Matt Roper3d7d6512014-06-10 08:28:13 -070014012static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014013intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014014 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014015 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014016{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014017 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014018 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014019 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014020 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014021 unsigned stride;
14022 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014023
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014024 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14025 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014026 DRM_PLANE_HELPER_NO_SCALING,
14027 DRM_PLANE_HELPER_NO_SCALING,
14028 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014029 if (ret)
14030 return ret;
14031
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014032 /* if we want to turn off the cursor ignore width and height */
14033 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014034 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014035
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014036 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014037 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014038 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14039 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014040 return -EINVAL;
14041 }
14042
Matt Roperea2c67b2014-12-23 10:41:52 -080014043 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14044 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014045 DRM_DEBUG_KMS("buffer is too small\n");
14046 return -ENOMEM;
14047 }
14048
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014049 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014050 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014051 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014052 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014053
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014054 /*
14055 * There's something wrong with the cursor on CHV pipe C.
14056 * If it straddles the left edge of the screen then
14057 * moving it away from the edge or disabling it often
14058 * results in a pipe underrun, and often that can lead to
14059 * dead pipe (constant underrun reported, and it scans
14060 * out just a solid color). To recover from that, the
14061 * display power well must be turned off and on again.
14062 * Refuse the put the cursor into that compromised position.
14063 */
14064 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14065 state->visible && state->base.crtc_x < 0) {
14066 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14067 return -EINVAL;
14068 }
14069
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014070 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014071}
14072
Matt Roperf4a2cf22014-12-01 15:40:12 -080014073static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014074intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014075 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014076{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14078
14079 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014080 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014081}
14082
14083static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014084intel_update_cursor_plane(struct drm_plane *plane,
14085 const struct intel_crtc_state *crtc_state,
14086 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014087{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014088 struct drm_crtc *crtc = crtc_state->base.crtc;
14089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014090 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014091 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014092 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014093
Matt Roperf4a2cf22014-12-01 15:40:12 -080014094 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014095 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014096 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014097 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014098 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014099 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014100
Gustavo Padovana912f122014-12-01 15:40:10 -080014101 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014102 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014103}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014104
Matt Roper3d7d6512014-06-10 08:28:13 -070014105static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14106 int pipe)
14107{
14108 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014109 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014110
14111 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14112 if (cursor == NULL)
14113 return NULL;
14114
Matt Roper8e7d6882015-01-21 16:35:41 -080014115 state = intel_create_plane_state(&cursor->base);
14116 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014117 kfree(cursor);
14118 return NULL;
14119 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014120 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014121
Matt Roper3d7d6512014-06-10 08:28:13 -070014122 cursor->can_scale = false;
14123 cursor->max_downscale = 1;
14124 cursor->pipe = pipe;
14125 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014126 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014127 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014128 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014129 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014130
14131 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014132 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014133 intel_cursor_formats,
14134 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014135 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014136
14137 if (INTEL_INFO(dev)->gen >= 4) {
14138 if (!dev->mode_config.rotation_property)
14139 dev->mode_config.rotation_property =
14140 drm_mode_create_rotation_property(dev,
14141 BIT(DRM_ROTATE_0) |
14142 BIT(DRM_ROTATE_180));
14143 if (dev->mode_config.rotation_property)
14144 drm_object_attach_property(&cursor->base.base,
14145 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014146 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014147 }
14148
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014149 if (INTEL_INFO(dev)->gen >=9)
14150 state->scaler_id = -1;
14151
Matt Roperea2c67b2014-12-23 10:41:52 -080014152 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14153
Matt Roper3d7d6512014-06-10 08:28:13 -070014154 return &cursor->base;
14155}
14156
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014157static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14158 struct intel_crtc_state *crtc_state)
14159{
14160 int i;
14161 struct intel_scaler *intel_scaler;
14162 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14163
14164 for (i = 0; i < intel_crtc->num_scalers; i++) {
14165 intel_scaler = &scaler_state->scalers[i];
14166 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014167 intel_scaler->mode = PS_SCALER_MODE_DYN;
14168 }
14169
14170 scaler_state->scaler_id = -1;
14171}
14172
Hannes Ederb358d0a2008-12-18 21:18:47 +010014173static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014174{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014176 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014177 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014178 struct drm_plane *primary = NULL;
14179 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014180 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014181
Daniel Vetter955382f2013-09-19 14:05:45 +020014182 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014183 if (intel_crtc == NULL)
14184 return;
14185
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014186 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14187 if (!crtc_state)
14188 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014189 intel_crtc->config = crtc_state;
14190 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014191 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014192
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014193 /* initialize shared scalers */
14194 if (INTEL_INFO(dev)->gen >= 9) {
14195 if (pipe == PIPE_C)
14196 intel_crtc->num_scalers = 1;
14197 else
14198 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14199
14200 skl_init_scalers(dev, intel_crtc, crtc_state);
14201 }
14202
Matt Roper465c1202014-05-29 08:06:54 -070014203 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014204 if (!primary)
14205 goto fail;
14206
14207 cursor = intel_cursor_plane_create(dev, pipe);
14208 if (!cursor)
14209 goto fail;
14210
Matt Roper465c1202014-05-29 08:06:54 -070014211 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014212 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014213 if (ret)
14214 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014215
14216 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014217 for (i = 0; i < 256; i++) {
14218 intel_crtc->lut_r[i] = i;
14219 intel_crtc->lut_g[i] = i;
14220 intel_crtc->lut_b[i] = i;
14221 }
14222
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014223 /*
14224 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014225 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014226 */
Jesse Barnes80824002009-09-10 15:28:06 -070014227 intel_crtc->pipe = pipe;
14228 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014229 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014230 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014231 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014232 }
14233
Chris Wilson4b0e3332014-05-30 16:35:26 +030014234 intel_crtc->cursor_base = ~0;
14235 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014236 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014237
Ville Syrjälä852eb002015-06-24 22:00:07 +030014238 intel_crtc->wm.cxsr_allowed = true;
14239
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014240 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14242 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14243 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14244
Jesse Barnes79e53942008-11-07 14:24:08 -080014245 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014246
14247 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014248 return;
14249
14250fail:
14251 if (primary)
14252 drm_plane_cleanup(primary);
14253 if (cursor)
14254 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014255 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014256 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014257}
14258
Jesse Barnes752aa882013-10-31 18:55:49 +020014259enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14260{
14261 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014262 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014263
Rob Clark51fd3712013-11-19 12:10:12 -050014264 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014265
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014266 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014267 return INVALID_PIPE;
14268
14269 return to_intel_crtc(encoder->crtc)->pipe;
14270}
14271
Carl Worth08d7b3d2009-04-29 14:43:54 -070014272int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014273 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014274{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014275 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014276 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014277 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014278
Rob Clark7707e652014-07-17 23:30:04 -040014279 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014280
Rob Clark7707e652014-07-17 23:30:04 -040014281 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014282 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014283 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014284 }
14285
Rob Clark7707e652014-07-17 23:30:04 -040014286 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014287 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014288
Daniel Vetterc05422d2009-08-11 16:05:30 +020014289 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014290}
14291
Daniel Vetter66a92782012-07-12 20:08:18 +020014292static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014293{
Daniel Vetter66a92782012-07-12 20:08:18 +020014294 struct drm_device *dev = encoder->base.dev;
14295 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014296 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014297 int entry = 0;
14298
Damien Lespiaub2784e12014-08-05 11:29:37 +010014299 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014300 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014301 index_mask |= (1 << entry);
14302
Jesse Barnes79e53942008-11-07 14:24:08 -080014303 entry++;
14304 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014305
Jesse Barnes79e53942008-11-07 14:24:08 -080014306 return index_mask;
14307}
14308
Chris Wilson4d302442010-12-14 19:21:29 +000014309static bool has_edp_a(struct drm_device *dev)
14310{
14311 struct drm_i915_private *dev_priv = dev->dev_private;
14312
14313 if (!IS_MOBILE(dev))
14314 return false;
14315
14316 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14317 return false;
14318
Damien Lespiaue3589902014-02-07 19:12:50 +000014319 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014320 return false;
14321
14322 return true;
14323}
14324
Jesse Barnes84b4e042014-06-25 08:24:29 -070014325static bool intel_crt_present(struct drm_device *dev)
14326{
14327 struct drm_i915_private *dev_priv = dev->dev_private;
14328
Damien Lespiau884497e2013-12-03 13:56:23 +000014329 if (INTEL_INFO(dev)->gen >= 9)
14330 return false;
14331
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014332 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014333 return false;
14334
14335 if (IS_CHERRYVIEW(dev))
14336 return false;
14337
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014338 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14339 return false;
14340
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014341 /* DDI E can't be used if DDI A requires 4 lanes */
14342 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14343 return false;
14344
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014345 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014346 return false;
14347
14348 return true;
14349}
14350
Jesse Barnes79e53942008-11-07 14:24:08 -080014351static void intel_setup_outputs(struct drm_device *dev)
14352{
Eric Anholt725e30a2009-01-22 13:01:02 -080014353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014354 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014355 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014356
Daniel Vetterc9093352013-06-06 22:22:47 +020014357 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014358
Jesse Barnes84b4e042014-06-25 08:24:29 -070014359 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014360 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014361
Vandana Kannanc776eb22014-08-19 12:05:01 +053014362 if (IS_BROXTON(dev)) {
14363 /*
14364 * FIXME: Broxton doesn't support port detection via the
14365 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14366 * detect the ports.
14367 */
14368 intel_ddi_init(dev, PORT_A);
14369 intel_ddi_init(dev, PORT_B);
14370 intel_ddi_init(dev, PORT_C);
14371 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014372 int found;
14373
Jesse Barnesde31fac2015-03-06 15:53:32 -080014374 /*
14375 * Haswell uses DDI functions to detect digital outputs.
14376 * On SKL pre-D0 the strap isn't connected, so we assume
14377 * it's there.
14378 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014379 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014380 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014381 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014382 intel_ddi_init(dev, PORT_A);
14383
14384 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14385 * register */
14386 found = I915_READ(SFUSE_STRAP);
14387
14388 if (found & SFUSE_STRAP_DDIB_DETECTED)
14389 intel_ddi_init(dev, PORT_B);
14390 if (found & SFUSE_STRAP_DDIC_DETECTED)
14391 intel_ddi_init(dev, PORT_C);
14392 if (found & SFUSE_STRAP_DDID_DETECTED)
14393 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014394 /*
14395 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14396 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014397 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014398 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14399 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14400 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14401 intel_ddi_init(dev, PORT_E);
14402
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014403 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014404 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014405 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014406
14407 if (has_edp_a(dev))
14408 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014409
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014410 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014411 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014412 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014413 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014414 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014415 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014416 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014417 }
14418
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014419 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014420 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014421
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014422 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014423 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014424
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014425 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014426 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014427
Daniel Vetter270b3042012-10-27 15:52:05 +020014428 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014429 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014430 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014431 /*
14432 * The DP_DETECTED bit is the latched state of the DDC
14433 * SDA pin at boot. However since eDP doesn't require DDC
14434 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14435 * eDP ports may have been muxed to an alternate function.
14436 * Thus we can't rely on the DP_DETECTED bit alone to detect
14437 * eDP ports. Consult the VBT as well as DP_DETECTED to
14438 * detect eDP ports.
14439 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014440 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014441 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014442 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14443 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014444 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014445 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014446
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014447 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014448 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014449 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14450 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014451 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014452 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014453
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014454 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014455 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014456 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14457 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14458 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14459 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014460 }
14461
Jani Nikula3cfca972013-08-27 15:12:26 +030014462 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014463 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014464 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014465
Paulo Zanonie2debe92013-02-18 19:00:27 -030014466 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014467 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014468 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014469 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014470 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014471 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014472 }
Ma Ling27185ae2009-08-24 13:50:23 +080014473
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014474 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014475 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014476 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014477
14478 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014479
Paulo Zanonie2debe92013-02-18 19:00:27 -030014480 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014481 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014482 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014483 }
Ma Ling27185ae2009-08-24 13:50:23 +080014484
Paulo Zanonie2debe92013-02-18 19:00:27 -030014485 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014486
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014487 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014488 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014489 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014490 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014491 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014492 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014493 }
Ma Ling27185ae2009-08-24 13:50:23 +080014494
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014495 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014496 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014497 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014498 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014499 intel_dvo_init(dev);
14500
Zhenyu Wang103a1962009-11-27 11:44:36 +080014501 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014502 intel_tv_init(dev);
14503
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014504 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014505
Damien Lespiaub2784e12014-08-05 11:29:37 +010014506 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014507 encoder->base.possible_crtcs = encoder->crtc_mask;
14508 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014509 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014510 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014511
Paulo Zanonidde86e22012-12-01 12:04:25 -020014512 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014513
14514 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014515}
14516
14517static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14518{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014519 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014520 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014521
Daniel Vetteref2d6332014-02-10 18:00:38 +010014522 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014523 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014524 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014525 drm_gem_object_unreference(&intel_fb->obj->base);
14526 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014527 kfree(intel_fb);
14528}
14529
14530static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014531 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014532 unsigned int *handle)
14533{
14534 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014535 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014536
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014537 if (obj->userptr.mm) {
14538 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14539 return -EINVAL;
14540 }
14541
Chris Wilson05394f32010-11-08 19:18:58 +000014542 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014543}
14544
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014545static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14546 struct drm_file *file,
14547 unsigned flags, unsigned color,
14548 struct drm_clip_rect *clips,
14549 unsigned num_clips)
14550{
14551 struct drm_device *dev = fb->dev;
14552 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14553 struct drm_i915_gem_object *obj = intel_fb->obj;
14554
14555 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014556 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014557 mutex_unlock(&dev->struct_mutex);
14558
14559 return 0;
14560}
14561
Jesse Barnes79e53942008-11-07 14:24:08 -080014562static const struct drm_framebuffer_funcs intel_fb_funcs = {
14563 .destroy = intel_user_framebuffer_destroy,
14564 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014565 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014566};
14567
Damien Lespiaub3218032015-02-27 11:15:18 +000014568static
14569u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14570 uint32_t pixel_format)
14571{
14572 u32 gen = INTEL_INFO(dev)->gen;
14573
14574 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014575 int cpp = drm_format_plane_cpp(pixel_format, 0);
14576
Damien Lespiaub3218032015-02-27 11:15:18 +000014577 /* "The stride in bytes must not exceed the of the size of 8K
14578 * pixels and 32K bytes."
14579 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014580 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014581 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014582 return 32*1024;
14583 } else if (gen >= 4) {
14584 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14585 return 16*1024;
14586 else
14587 return 32*1024;
14588 } else if (gen >= 3) {
14589 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14590 return 8*1024;
14591 else
14592 return 16*1024;
14593 } else {
14594 /* XXX DSPC is limited to 4k tiled */
14595 return 8*1024;
14596 }
14597}
14598
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014599static int intel_framebuffer_init(struct drm_device *dev,
14600 struct intel_framebuffer *intel_fb,
14601 struct drm_mode_fb_cmd2 *mode_cmd,
14602 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014603{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014604 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014605 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014606 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014607 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014608
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014609 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14610
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014611 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14612 /* Enforce that fb modifier and tiling mode match, but only for
14613 * X-tiled. This is needed for FBC. */
14614 if (!!(obj->tiling_mode == I915_TILING_X) !=
14615 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14616 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14617 return -EINVAL;
14618 }
14619 } else {
14620 if (obj->tiling_mode == I915_TILING_X)
14621 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14622 else if (obj->tiling_mode == I915_TILING_Y) {
14623 DRM_DEBUG("No Y tiling for legacy addfb\n");
14624 return -EINVAL;
14625 }
14626 }
14627
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014628 /* Passed in modifier sanity checking. */
14629 switch (mode_cmd->modifier[0]) {
14630 case I915_FORMAT_MOD_Y_TILED:
14631 case I915_FORMAT_MOD_Yf_TILED:
14632 if (INTEL_INFO(dev)->gen < 9) {
14633 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14634 mode_cmd->modifier[0]);
14635 return -EINVAL;
14636 }
14637 case DRM_FORMAT_MOD_NONE:
14638 case I915_FORMAT_MOD_X_TILED:
14639 break;
14640 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014641 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14642 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014643 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014644 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014645
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014646 stride_alignment = intel_fb_stride_alignment(dev_priv,
14647 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014648 mode_cmd->pixel_format);
14649 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14650 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14651 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014652 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014653 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014654
Damien Lespiaub3218032015-02-27 11:15:18 +000014655 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14656 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014657 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014658 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14659 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014660 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014661 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014662 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014663 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014664
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014665 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014666 mode_cmd->pitches[0] != obj->stride) {
14667 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14668 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014669 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014670 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014671
Ville Syrjälä57779d02012-10-31 17:50:14 +020014672 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014673 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014674 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014675 case DRM_FORMAT_RGB565:
14676 case DRM_FORMAT_XRGB8888:
14677 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014678 break;
14679 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014680 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014681 DRM_DEBUG("unsupported pixel format: %s\n",
14682 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014683 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014684 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014685 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014686 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014687 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14688 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014689 DRM_DEBUG("unsupported pixel format: %s\n",
14690 drm_get_format_name(mode_cmd->pixel_format));
14691 return -EINVAL;
14692 }
14693 break;
14694 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014695 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014696 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014697 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014698 DRM_DEBUG("unsupported pixel format: %s\n",
14699 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014700 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014701 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014702 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014703 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014704 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014705 DRM_DEBUG("unsupported pixel format: %s\n",
14706 drm_get_format_name(mode_cmd->pixel_format));
14707 return -EINVAL;
14708 }
14709 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014710 case DRM_FORMAT_YUYV:
14711 case DRM_FORMAT_UYVY:
14712 case DRM_FORMAT_YVYU:
14713 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014714 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014715 DRM_DEBUG("unsupported pixel format: %s\n",
14716 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014717 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014718 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014719 break;
14720 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014721 DRM_DEBUG("unsupported pixel format: %s\n",
14722 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014723 return -EINVAL;
14724 }
14725
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014726 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14727 if (mode_cmd->offsets[0] != 0)
14728 return -EINVAL;
14729
Damien Lespiauec2c9812015-01-20 12:51:45 +000014730 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014731 mode_cmd->pixel_format,
14732 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014733 /* FIXME drm helper for size checks (especially planar formats)? */
14734 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14735 return -EINVAL;
14736
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014737 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14738 intel_fb->obj = obj;
14739
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014740 intel_fill_fb_info(dev_priv, &intel_fb->base);
14741
Jesse Barnes79e53942008-11-07 14:24:08 -080014742 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14743 if (ret) {
14744 DRM_ERROR("framebuffer init failed %d\n", ret);
14745 return ret;
14746 }
14747
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014748 intel_fb->obj->framebuffer_references++;
14749
Jesse Barnes79e53942008-11-07 14:24:08 -080014750 return 0;
14751}
14752
Jesse Barnes79e53942008-11-07 14:24:08 -080014753static struct drm_framebuffer *
14754intel_user_framebuffer_create(struct drm_device *dev,
14755 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014756 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014757{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014758 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014759 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014760 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014761
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014762 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014763 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014764 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014765 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014766
Daniel Vetter92907cb2015-11-23 09:04:05 +010014767 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014768 if (IS_ERR(fb))
14769 drm_gem_object_unreference_unlocked(&obj->base);
14770
14771 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014772}
14773
Daniel Vetter06957262015-08-10 13:34:08 +020014774#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014775static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014776{
14777}
14778#endif
14779
Jesse Barnes79e53942008-11-07 14:24:08 -080014780static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014781 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014782 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014783 .atomic_check = intel_atomic_check,
14784 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014785 .atomic_state_alloc = intel_atomic_state_alloc,
14786 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014787};
14788
Jesse Barnese70236a2009-09-21 10:42:27 -070014789/* Set up chip specific display functions */
14790static void intel_init_display(struct drm_device *dev)
14791{
14792 struct drm_i915_private *dev_priv = dev->dev_private;
14793
Daniel Vetteree9300b2013-06-03 22:40:22 +020014794 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14795 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014796 else if (IS_CHERRYVIEW(dev))
14797 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014798 else if (IS_VALLEYVIEW(dev))
14799 dev_priv->display.find_dpll = vlv_find_best_dpll;
14800 else if (IS_PINEVIEW(dev))
14801 dev_priv->display.find_dpll = pnv_find_best_dpll;
14802 else
14803 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14804
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014805 if (INTEL_INFO(dev)->gen >= 9) {
14806 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014807 dev_priv->display.get_initial_plane_config =
14808 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014809 dev_priv->display.crtc_compute_clock =
14810 haswell_crtc_compute_clock;
14811 dev_priv->display.crtc_enable = haswell_crtc_enable;
14812 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014813 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014814 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014815 dev_priv->display.get_initial_plane_config =
14816 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014817 dev_priv->display.crtc_compute_clock =
14818 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014819 dev_priv->display.crtc_enable = haswell_crtc_enable;
14820 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014821 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014822 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014823 dev_priv->display.get_initial_plane_config =
14824 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014825 dev_priv->display.crtc_compute_clock =
14826 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014827 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14828 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014829 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014830 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014831 dev_priv->display.get_initial_plane_config =
14832 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014833 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014834 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14835 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014836 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014837 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014838 dev_priv->display.get_initial_plane_config =
14839 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014840 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014841 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14842 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014843 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014844
Jesse Barnese70236a2009-09-21 10:42:27 -070014845 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014846 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014847 dev_priv->display.get_display_clock_speed =
14848 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014849 else if (IS_BROXTON(dev))
14850 dev_priv->display.get_display_clock_speed =
14851 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014852 else if (IS_BROADWELL(dev))
14853 dev_priv->display.get_display_clock_speed =
14854 broadwell_get_display_clock_speed;
14855 else if (IS_HASWELL(dev))
14856 dev_priv->display.get_display_clock_speed =
14857 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014858 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014859 dev_priv->display.get_display_clock_speed =
14860 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014861 else if (IS_GEN5(dev))
14862 dev_priv->display.get_display_clock_speed =
14863 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014864 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014865 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014866 dev_priv->display.get_display_clock_speed =
14867 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014868 else if (IS_GM45(dev))
14869 dev_priv->display.get_display_clock_speed =
14870 gm45_get_display_clock_speed;
14871 else if (IS_CRESTLINE(dev))
14872 dev_priv->display.get_display_clock_speed =
14873 i965gm_get_display_clock_speed;
14874 else if (IS_PINEVIEW(dev))
14875 dev_priv->display.get_display_clock_speed =
14876 pnv_get_display_clock_speed;
14877 else if (IS_G33(dev) || IS_G4X(dev))
14878 dev_priv->display.get_display_clock_speed =
14879 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014880 else if (IS_I915G(dev))
14881 dev_priv->display.get_display_clock_speed =
14882 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014883 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014884 dev_priv->display.get_display_clock_speed =
14885 i9xx_misc_get_display_clock_speed;
14886 else if (IS_I915GM(dev))
14887 dev_priv->display.get_display_clock_speed =
14888 i915gm_get_display_clock_speed;
14889 else if (IS_I865G(dev))
14890 dev_priv->display.get_display_clock_speed =
14891 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014892 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014893 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014894 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014895 else { /* 830 */
14896 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014897 dev_priv->display.get_display_clock_speed =
14898 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014899 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014900
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014901 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014902 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014903 } else if (IS_GEN6(dev)) {
14904 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014905 } else if (IS_IVYBRIDGE(dev)) {
14906 /* FIXME: detect B0+ stepping and use auto training */
14907 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014908 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014909 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014910 if (IS_BROADWELL(dev)) {
14911 dev_priv->display.modeset_commit_cdclk =
14912 broadwell_modeset_commit_cdclk;
14913 dev_priv->display.modeset_calc_cdclk =
14914 broadwell_modeset_calc_cdclk;
14915 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014916 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014917 dev_priv->display.modeset_commit_cdclk =
14918 valleyview_modeset_commit_cdclk;
14919 dev_priv->display.modeset_calc_cdclk =
14920 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014921 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014922 dev_priv->display.modeset_commit_cdclk =
14923 broxton_modeset_commit_cdclk;
14924 dev_priv->display.modeset_calc_cdclk =
14925 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014926 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014927
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014928 switch (INTEL_INFO(dev)->gen) {
14929 case 2:
14930 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14931 break;
14932
14933 case 3:
14934 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14935 break;
14936
14937 case 4:
14938 case 5:
14939 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14940 break;
14941
14942 case 6:
14943 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14944 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014945 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014946 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014947 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14948 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014949 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014950 /* Drop through - unsupported since execlist only. */
14951 default:
14952 /* Default just returns -ENODEV to indicate unsupported */
14953 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014954 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014955
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014956 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014957}
14958
Jesse Barnesb690e962010-07-19 13:53:12 -070014959/*
14960 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14961 * resume, or other times. This quirk makes sure that's the case for
14962 * affected systems.
14963 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014964static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014965{
14966 struct drm_i915_private *dev_priv = dev->dev_private;
14967
14968 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014969 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014970}
14971
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014972static void quirk_pipeb_force(struct drm_device *dev)
14973{
14974 struct drm_i915_private *dev_priv = dev->dev_private;
14975
14976 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14977 DRM_INFO("applying pipe b force quirk\n");
14978}
14979
Keith Packard435793d2011-07-12 14:56:22 -070014980/*
14981 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14982 */
14983static void quirk_ssc_force_disable(struct drm_device *dev)
14984{
14985 struct drm_i915_private *dev_priv = dev->dev_private;
14986 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014987 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014988}
14989
Carsten Emde4dca20e2012-03-15 15:56:26 +010014990/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014991 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14992 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014993 */
14994static void quirk_invert_brightness(struct drm_device *dev)
14995{
14996 struct drm_i915_private *dev_priv = dev->dev_private;
14997 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014998 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014999}
15000
Scot Doyle9c72cc62014-07-03 23:27:50 +000015001/* Some VBT's incorrectly indicate no backlight is present */
15002static void quirk_backlight_present(struct drm_device *dev)
15003{
15004 struct drm_i915_private *dev_priv = dev->dev_private;
15005 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15006 DRM_INFO("applying backlight present quirk\n");
15007}
15008
Jesse Barnesb690e962010-07-19 13:53:12 -070015009struct intel_quirk {
15010 int device;
15011 int subsystem_vendor;
15012 int subsystem_device;
15013 void (*hook)(struct drm_device *dev);
15014};
15015
Egbert Eich5f85f172012-10-14 15:46:38 +020015016/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15017struct intel_dmi_quirk {
15018 void (*hook)(struct drm_device *dev);
15019 const struct dmi_system_id (*dmi_id_list)[];
15020};
15021
15022static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15023{
15024 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15025 return 1;
15026}
15027
15028static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15029 {
15030 .dmi_id_list = &(const struct dmi_system_id[]) {
15031 {
15032 .callback = intel_dmi_reverse_brightness,
15033 .ident = "NCR Corporation",
15034 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15035 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15036 },
15037 },
15038 { } /* terminating entry */
15039 },
15040 .hook = quirk_invert_brightness,
15041 },
15042};
15043
Ben Widawskyc43b5632012-04-16 14:07:40 -070015044static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015045 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15046 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15047
Jesse Barnesb690e962010-07-19 13:53:12 -070015048 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15049 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15050
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015051 /* 830 needs to leave pipe A & dpll A up */
15052 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15053
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015054 /* 830 needs to leave pipe B & dpll B up */
15055 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15056
Keith Packard435793d2011-07-12 14:56:22 -070015057 /* Lenovo U160 cannot use SSC on LVDS */
15058 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015059
15060 /* Sony Vaio Y cannot use SSC on LVDS */
15061 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015062
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015063 /* Acer Aspire 5734Z must invert backlight brightness */
15064 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15065
15066 /* Acer/eMachines G725 */
15067 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15068
15069 /* Acer/eMachines e725 */
15070 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15071
15072 /* Acer/Packard Bell NCL20 */
15073 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15074
15075 /* Acer Aspire 4736Z */
15076 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015077
15078 /* Acer Aspire 5336 */
15079 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015080
15081 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15082 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015083
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015084 /* Acer C720 Chromebook (Core i3 4005U) */
15085 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15086
jens steinb2a96012014-10-28 20:25:53 +010015087 /* Apple Macbook 2,1 (Core 2 T7400) */
15088 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15089
Jani Nikula1b9448b2015-11-05 11:49:59 +020015090 /* Apple Macbook 4,1 */
15091 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15092
Scot Doyled4967d82014-07-03 23:27:52 +000015093 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15094 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015095
15096 /* HP Chromebook 14 (Celeron 2955U) */
15097 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015098
15099 /* Dell Chromebook 11 */
15100 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015101
15102 /* Dell Chromebook 11 (2015 version) */
15103 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015104};
15105
15106static void intel_init_quirks(struct drm_device *dev)
15107{
15108 struct pci_dev *d = dev->pdev;
15109 int i;
15110
15111 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15112 struct intel_quirk *q = &intel_quirks[i];
15113
15114 if (d->device == q->device &&
15115 (d->subsystem_vendor == q->subsystem_vendor ||
15116 q->subsystem_vendor == PCI_ANY_ID) &&
15117 (d->subsystem_device == q->subsystem_device ||
15118 q->subsystem_device == PCI_ANY_ID))
15119 q->hook(dev);
15120 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015121 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15122 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15123 intel_dmi_quirks[i].hook(dev);
15124 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015125}
15126
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015127/* Disable the VGA plane that we never use */
15128static void i915_disable_vga(struct drm_device *dev)
15129{
15130 struct drm_i915_private *dev_priv = dev->dev_private;
15131 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015132 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015133
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015134 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015135 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015136 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015137 sr1 = inb(VGA_SR_DATA);
15138 outb(sr1 | 1<<5, VGA_SR_DATA);
15139 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15140 udelay(300);
15141
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015142 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015143 POSTING_READ(vga_reg);
15144}
15145
Daniel Vetterf8175862012-04-10 15:50:11 +020015146void intel_modeset_init_hw(struct drm_device *dev)
15147{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015148 struct drm_i915_private *dev_priv = dev->dev_private;
15149
Ville Syrjäläb6283052015-06-03 15:45:07 +030015150 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015151
15152 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15153
Daniel Vetterf8175862012-04-10 15:50:11 +020015154 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015155 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015156}
15157
Matt Roperd93c0372015-12-03 11:37:41 -080015158/*
15159 * Calculate what we think the watermarks should be for the state we've read
15160 * out of the hardware and then immediately program those watermarks so that
15161 * we ensure the hardware settings match our internal state.
15162 *
15163 * We can calculate what we think WM's should be by creating a duplicate of the
15164 * current state (which was constructed during hardware readout) and running it
15165 * through the atomic check code to calculate new watermark values in the
15166 * state object.
15167 */
15168static void sanitize_watermarks(struct drm_device *dev)
15169{
15170 struct drm_i915_private *dev_priv = to_i915(dev);
15171 struct drm_atomic_state *state;
15172 struct drm_crtc *crtc;
15173 struct drm_crtc_state *cstate;
15174 struct drm_modeset_acquire_ctx ctx;
15175 int ret;
15176 int i;
15177
15178 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015179 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015180 return;
15181
15182 /*
15183 * We need to hold connection_mutex before calling duplicate_state so
15184 * that the connector loop is protected.
15185 */
15186 drm_modeset_acquire_init(&ctx, 0);
15187retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015188 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015189 if (ret == -EDEADLK) {
15190 drm_modeset_backoff(&ctx);
15191 goto retry;
15192 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015193 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015194 }
15195
15196 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15197 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015198 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015199
Matt Ropered4a6a72016-02-23 17:20:13 -080015200 /*
15201 * Hardware readout is the only time we don't want to calculate
15202 * intermediate watermarks (since we don't trust the current
15203 * watermarks).
15204 */
15205 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15206
Matt Roperd93c0372015-12-03 11:37:41 -080015207 ret = intel_atomic_check(dev, state);
15208 if (ret) {
15209 /*
15210 * If we fail here, it means that the hardware appears to be
15211 * programmed in a way that shouldn't be possible, given our
15212 * understanding of watermark requirements. This might mean a
15213 * mistake in the hardware readout code or a mistake in the
15214 * watermark calculations for a given platform. Raise a WARN
15215 * so that this is noticeable.
15216 *
15217 * If this actually happens, we'll have to just leave the
15218 * BIOS-programmed watermarks untouched and hope for the best.
15219 */
15220 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015221 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015222 }
15223
15224 /* Write calculated watermark values back */
15225 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15226 for_each_crtc_in_state(state, crtc, cstate, i) {
15227 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15228
Matt Ropered4a6a72016-02-23 17:20:13 -080015229 cs->wm.need_postvbl_update = true;
15230 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015231 }
15232
15233 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015234fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015235 drm_modeset_drop_locks(&ctx);
15236 drm_modeset_acquire_fini(&ctx);
15237}
15238
Jesse Barnes79e53942008-11-07 14:24:08 -080015239void intel_modeset_init(struct drm_device *dev)
15240{
Jesse Barnes652c3932009-08-17 13:31:43 -070015241 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015242 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015243 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015244 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015245
15246 drm_mode_config_init(dev);
15247
15248 dev->mode_config.min_width = 0;
15249 dev->mode_config.min_height = 0;
15250
Dave Airlie019d96c2011-09-29 16:20:42 +010015251 dev->mode_config.preferred_depth = 24;
15252 dev->mode_config.prefer_shadow = 1;
15253
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015254 dev->mode_config.allow_fb_modifiers = true;
15255
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015256 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015257
Jesse Barnesb690e962010-07-19 13:53:12 -070015258 intel_init_quirks(dev);
15259
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015260 intel_init_pm(dev);
15261
Ben Widawskye3c74752013-04-05 13:12:39 -070015262 if (INTEL_INFO(dev)->num_pipes == 0)
15263 return;
15264
Lukas Wunner69f92f62015-07-15 13:57:35 +020015265 /*
15266 * There may be no VBT; and if the BIOS enabled SSC we can
15267 * just keep using it to avoid unnecessary flicker. Whereas if the
15268 * BIOS isn't using it, don't assume it will work even if the VBT
15269 * indicates as much.
15270 */
15271 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15272 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15273 DREF_SSC1_ENABLE);
15274
15275 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15276 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15277 bios_lvds_use_ssc ? "en" : "dis",
15278 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15279 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15280 }
15281 }
15282
Jesse Barnese70236a2009-09-21 10:42:27 -070015283 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015284 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015285
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015286 if (IS_GEN2(dev)) {
15287 dev->mode_config.max_width = 2048;
15288 dev->mode_config.max_height = 2048;
15289 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015290 dev->mode_config.max_width = 4096;
15291 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015292 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015293 dev->mode_config.max_width = 8192;
15294 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015295 }
Damien Lespiau068be562014-03-28 14:17:49 +000015296
Ville Syrjälädc41c152014-08-13 11:57:05 +030015297 if (IS_845G(dev) || IS_I865G(dev)) {
15298 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15299 dev->mode_config.cursor_height = 1023;
15300 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015301 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15302 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15303 } else {
15304 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15305 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15306 }
15307
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015308 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015309
Zhao Yakui28c97732009-10-09 11:39:41 +080015310 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015311 INTEL_INFO(dev)->num_pipes,
15312 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015313
Damien Lespiau055e3932014-08-18 13:49:10 +010015314 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015315 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015316 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015317 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015318 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015319 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015320 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015321 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015322 }
15323
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015324 intel_update_czclk(dev_priv);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +020015325 intel_update_rawclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015326 intel_update_cdclk(dev);
15327
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015328 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015329
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015330 /* Just disable it once at startup */
15331 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015332 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015333
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015334 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015335 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015336 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015337
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015338 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015339 struct intel_initial_plane_config plane_config = {};
15340
Jesse Barnes46f297f2014-03-07 08:57:48 -080015341 if (!crtc->active)
15342 continue;
15343
Jesse Barnes46f297f2014-03-07 08:57:48 -080015344 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015345 * Note that reserving the BIOS fb up front prevents us
15346 * from stuffing other stolen allocations like the ring
15347 * on top. This prevents some ugliness at boot time, and
15348 * can even allow for smooth boot transitions if the BIOS
15349 * fb is large enough for the active pipe configuration.
15350 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015351 dev_priv->display.get_initial_plane_config(crtc,
15352 &plane_config);
15353
15354 /*
15355 * If the fb is shared between multiple heads, we'll
15356 * just get the first one.
15357 */
15358 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015359 }
Matt Roperd93c0372015-12-03 11:37:41 -080015360
15361 /*
15362 * Make sure hardware watermarks really match the state we read out.
15363 * Note that we need to do this after reconstructing the BIOS fb's
15364 * since the watermark calculation done here will use pstate->fb.
15365 */
15366 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015367}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015368
Daniel Vetter7fad7982012-07-04 17:51:47 +020015369static void intel_enable_pipe_a(struct drm_device *dev)
15370{
15371 struct intel_connector *connector;
15372 struct drm_connector *crt = NULL;
15373 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015374 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015375
15376 /* We can't just switch on the pipe A, we need to set things up with a
15377 * proper mode and output configuration. As a gross hack, enable pipe A
15378 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015379 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015380 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15381 crt = &connector->base;
15382 break;
15383 }
15384 }
15385
15386 if (!crt)
15387 return;
15388
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015389 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015390 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015391}
15392
Daniel Vetterfa555832012-10-10 23:14:00 +020015393static bool
15394intel_check_plane_mapping(struct intel_crtc *crtc)
15395{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015396 struct drm_device *dev = crtc->base.dev;
15397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015398 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015399
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015400 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015401 return true;
15402
Ville Syrjälä649636e2015-09-22 19:50:01 +030015403 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015404
15405 if ((val & DISPLAY_PLANE_ENABLE) &&
15406 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15407 return false;
15408
15409 return true;
15410}
15411
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015412static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15413{
15414 struct drm_device *dev = crtc->base.dev;
15415 struct intel_encoder *encoder;
15416
15417 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15418 return true;
15419
15420 return false;
15421}
15422
Ville Syrjälädd756192016-02-17 21:28:45 +020015423static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15424{
15425 struct drm_device *dev = encoder->base.dev;
15426 struct intel_connector *connector;
15427
15428 for_each_connector_on_encoder(dev, &encoder->base, connector)
15429 return true;
15430
15431 return false;
15432}
15433
Daniel Vetter24929352012-07-02 20:28:59 +020015434static void intel_sanitize_crtc(struct intel_crtc *crtc)
15435{
15436 struct drm_device *dev = crtc->base.dev;
15437 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015438 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015439
Daniel Vetter24929352012-07-02 20:28:59 +020015440 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015441 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15442
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015443 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015444 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015445 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015446 struct intel_plane *plane;
15447
Daniel Vetter96256042015-02-13 21:03:42 +010015448 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015449
15450 /* Disable everything but the primary plane */
15451 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15452 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15453 continue;
15454
15455 plane->disable_plane(&plane->base, &crtc->base);
15456 }
Daniel Vetter96256042015-02-13 21:03:42 +010015457 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015458
Daniel Vetter24929352012-07-02 20:28:59 +020015459 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015460 * disable the crtc (and hence change the state) if it is wrong. Note
15461 * that gen4+ has a fixed plane -> pipe mapping. */
15462 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015463 bool plane;
15464
Daniel Vetter24929352012-07-02 20:28:59 +020015465 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15466 crtc->base.base.id);
15467
15468 /* Pipe has the wrong plane attached and the plane is active.
15469 * Temporarily change the plane mapping and disable everything
15470 * ... */
15471 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015472 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015473 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015474 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015475 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015476 }
Daniel Vetter24929352012-07-02 20:28:59 +020015477
Daniel Vetter7fad7982012-07-04 17:51:47 +020015478 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15479 crtc->pipe == PIPE_A && !crtc->active) {
15480 /* BIOS forgot to enable pipe A, this mostly happens after
15481 * resume. Force-enable the pipe to fix this, the update_dpms
15482 * call below we restore the pipe to the right state, but leave
15483 * the required bits on. */
15484 intel_enable_pipe_a(dev);
15485 }
15486
Daniel Vetter24929352012-07-02 20:28:59 +020015487 /* Adjust the state of the output pipe according to whether we
15488 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015489 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015490 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015491
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015492 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015493 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015494
15495 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015496 * functions or because of calls to intel_crtc_disable_noatomic,
15497 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015498 * pipe A quirk. */
15499 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15500 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015501 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015502 crtc->active ? "enabled" : "disabled");
15503
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015504 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015505 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015506 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015507 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015508 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015509
15510 /* Because we only establish the connector -> encoder ->
15511 * crtc links if something is active, this means the
15512 * crtc is now deactivated. Break the links. connector
15513 * -> encoder links are only establish when things are
15514 * actually up, hence no need to break them. */
15515 WARN_ON(crtc->active);
15516
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015517 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015518 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015519 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015520
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015521 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015522 /*
15523 * We start out with underrun reporting disabled to avoid races.
15524 * For correct bookkeeping mark this on active crtcs.
15525 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015526 * Also on gmch platforms we dont have any hardware bits to
15527 * disable the underrun reporting. Which means we need to start
15528 * out with underrun reporting disabled also on inactive pipes,
15529 * since otherwise we'll complain about the garbage we read when
15530 * e.g. coming up after runtime pm.
15531 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015532 * No protection against concurrent access is required - at
15533 * worst a fifo underrun happens which also sets this to false.
15534 */
15535 crtc->cpu_fifo_underrun_disabled = true;
15536 crtc->pch_fifo_underrun_disabled = true;
15537 }
Daniel Vetter24929352012-07-02 20:28:59 +020015538}
15539
15540static void intel_sanitize_encoder(struct intel_encoder *encoder)
15541{
15542 struct intel_connector *connector;
15543 struct drm_device *dev = encoder->base.dev;
15544
15545 /* We need to check both for a crtc link (meaning that the
15546 * encoder is active and trying to read from a pipe) and the
15547 * pipe itself being active. */
15548 bool has_active_crtc = encoder->base.crtc &&
15549 to_intel_crtc(encoder->base.crtc)->active;
15550
Ville Syrjälädd756192016-02-17 21:28:45 +020015551 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015552 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15553 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015554 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015555
15556 /* Connector is active, but has no active pipe. This is
15557 * fallout from our resume register restoring. Disable
15558 * the encoder manually again. */
15559 if (encoder->base.crtc) {
15560 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15561 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015562 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015563 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015564 if (encoder->post_disable)
15565 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015566 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015567 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015568
15569 /* Inconsistent output/port/pipe state happens presumably due to
15570 * a bug in one of the get_hw_state functions. Or someplace else
15571 * in our code, like the register restore mess on resume. Clamp
15572 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015573 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015574 if (connector->encoder != encoder)
15575 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015576 connector->base.dpms = DRM_MODE_DPMS_OFF;
15577 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015578 }
15579 }
15580 /* Enabled encoders without active connectors will be fixed in
15581 * the crtc fixup. */
15582}
15583
Imre Deak04098752014-02-18 00:02:16 +020015584void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015585{
15586 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015587 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015588
Imre Deak04098752014-02-18 00:02:16 +020015589 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15590 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15591 i915_disable_vga(dev);
15592 }
15593}
15594
15595void i915_redisable_vga(struct drm_device *dev)
15596{
15597 struct drm_i915_private *dev_priv = dev->dev_private;
15598
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015599 /* This function can be called both from intel_modeset_setup_hw_state or
15600 * at a very early point in our resume sequence, where the power well
15601 * structures are not yet restored. Since this function is at a very
15602 * paranoid "someone might have enabled VGA while we were not looking"
15603 * level, just check if the power well is enabled instead of trying to
15604 * follow the "don't touch the power well if we don't need it" policy
15605 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015606 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015607 return;
15608
Imre Deak04098752014-02-18 00:02:16 +020015609 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015610
15611 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015612}
15613
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015614static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015615{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015616 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015617
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015618 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015619}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015620
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015621/* FIXME read out full plane state for all planes */
15622static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015623{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015624 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015625 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015626 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015627
Matt Roper19b8d382015-09-24 15:53:17 -070015628 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015629 primary_get_hw_state(to_intel_plane(primary));
15630
15631 if (plane_state->visible)
15632 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015633}
15634
Daniel Vetter30e984d2013-06-05 13:34:17 +020015635static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015636{
15637 struct drm_i915_private *dev_priv = dev->dev_private;
15638 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015639 struct intel_crtc *crtc;
15640 struct intel_encoder *encoder;
15641 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015642 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015643
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015644 dev_priv->active_crtcs = 0;
15645
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015646 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015647 struct intel_crtc_state *crtc_state = crtc->config;
15648 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015649
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015650 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15651 memset(crtc_state, 0, sizeof(*crtc_state));
15652 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015653
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015654 crtc_state->base.active = crtc_state->base.enable =
15655 dev_priv->display.get_pipe_config(crtc, crtc_state);
15656
15657 crtc->base.enabled = crtc_state->base.enable;
15658 crtc->active = crtc_state->base.active;
15659
15660 if (crtc_state->base.active) {
15661 dev_priv->active_crtcs |= 1 << crtc->pipe;
15662
15663 if (IS_BROADWELL(dev_priv)) {
15664 pixclk = ilk_pipe_pixel_rate(crtc_state);
15665
15666 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15667 if (crtc_state->ips_enabled)
15668 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15669 } else if (IS_VALLEYVIEW(dev_priv) ||
15670 IS_CHERRYVIEW(dev_priv) ||
15671 IS_BROXTON(dev_priv))
15672 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15673 else
15674 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15675 }
15676
15677 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015678
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015679 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015680
15681 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15682 crtc->base.base.id,
15683 crtc->active ? "enabled" : "disabled");
15684 }
15685
Daniel Vetter53589012013-06-05 13:34:16 +020015686 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15687 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15688
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015689 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15690 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015691 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015692 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015693 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020015694 if (crtc->active && crtc->config->shared_dpll == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015695 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015696 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015697 }
Daniel Vetter53589012013-06-05 13:34:16 +020015698 }
Daniel Vetter53589012013-06-05 13:34:16 +020015699
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015700 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015701 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015702
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015703 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015704 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015705 }
15706
Damien Lespiaub2784e12014-08-05 11:29:37 +010015707 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015708 pipe = 0;
15709
15710 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015711 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15712 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015713 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015714 } else {
15715 encoder->base.crtc = NULL;
15716 }
15717
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015718 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015719 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015720 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015721 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015722 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015723 }
15724
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015725 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015726 if (connector->get_hw_state(connector)) {
15727 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015728
15729 encoder = connector->encoder;
15730 connector->base.encoder = &encoder->base;
15731
15732 if (encoder->base.crtc &&
15733 encoder->base.crtc->state->active) {
15734 /*
15735 * This has to be done during hardware readout
15736 * because anything calling .crtc_disable may
15737 * rely on the connector_mask being accurate.
15738 */
15739 encoder->base.crtc->state->connector_mask |=
15740 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015741 encoder->base.crtc->state->encoder_mask |=
15742 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015743 }
15744
Daniel Vetter24929352012-07-02 20:28:59 +020015745 } else {
15746 connector->base.dpms = DRM_MODE_DPMS_OFF;
15747 connector->base.encoder = NULL;
15748 }
15749 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15750 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015751 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015752 connector->base.encoder ? "enabled" : "disabled");
15753 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015754
15755 for_each_intel_crtc(dev, crtc) {
15756 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15757
15758 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15759 if (crtc->base.state->active) {
15760 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15761 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15762 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15763
15764 /*
15765 * The initial mode needs to be set in order to keep
15766 * the atomic core happy. It wants a valid mode if the
15767 * crtc's enabled, so we do the above call.
15768 *
15769 * At this point some state updated by the connectors
15770 * in their ->detect() callback has not run yet, so
15771 * no recalculation can be done yet.
15772 *
15773 * Even if we could do a recalculation and modeset
15774 * right now it would cause a double modeset if
15775 * fbdev or userspace chooses a different initial mode.
15776 *
15777 * If that happens, someone indicated they wanted a
15778 * mode change, which means it's safe to do a full
15779 * recalculation.
15780 */
15781 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015782
15783 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15784 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015785 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015786
15787 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015788 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015789}
15790
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015791/* Scan out the current hw modeset state,
15792 * and sanitizes it to the current state
15793 */
15794static void
15795intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015796{
15797 struct drm_i915_private *dev_priv = dev->dev_private;
15798 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015799 struct intel_crtc *crtc;
15800 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015801 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015802
15803 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015804
15805 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015806 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015807 intel_sanitize_encoder(encoder);
15808 }
15809
Damien Lespiau055e3932014-08-18 13:49:10 +010015810 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015811 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15812 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015813 intel_dump_pipe_config(crtc, crtc->config,
15814 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015815 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015816
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015817 intel_modeset_update_connector_atomic_state(dev);
15818
Daniel Vetter35c95372013-07-17 06:55:04 +020015819 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15820 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15821
15822 if (!pll->on || pll->active)
15823 continue;
15824
15825 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15826
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015827 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015828 pll->on = false;
15829 }
15830
Wayne Boyer666a4532015-12-09 12:29:35 -080015831 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015832 vlv_wm_get_hw_state(dev);
15833 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015834 skl_wm_get_hw_state(dev);
15835 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015836 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015837
15838 for_each_intel_crtc(dev, crtc) {
15839 unsigned long put_domains;
15840
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015841 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015842 if (WARN_ON(put_domains))
15843 modeset_put_power_domains(dev_priv, put_domains);
15844 }
15845 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015846
15847 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015848}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015849
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015850void intel_display_resume(struct drm_device *dev)
15851{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015852 struct drm_i915_private *dev_priv = to_i915(dev);
15853 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15854 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015855 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015856 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015857
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015858 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015859
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015860 /*
15861 * This is a cludge because with real atomic modeset mode_config.mutex
15862 * won't be taken. Unfortunately some probed state like
15863 * audio_codec_enable is still protected by mode_config.mutex, so lock
15864 * it here for now.
15865 */
15866 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015867 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015868
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015869retry:
15870 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015871
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015872 if (ret == 0 && !setup) {
15873 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015874
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015875 intel_modeset_setup_hw_state(dev);
15876 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015877 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015878
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015879 if (ret == 0 && state) {
15880 struct drm_crtc_state *crtc_state;
15881 struct drm_crtc *crtc;
15882 int i;
15883
15884 state->acquire_ctx = &ctx;
15885
15886 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15887 /*
15888 * Force recalculation even if we restore
15889 * current state. With fast modeset this may not result
15890 * in a modeset when the state is compatible.
15891 */
15892 crtc_state->mode_changed = true;
15893 }
15894
15895 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015896 }
15897
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015898 if (ret == -EDEADLK) {
15899 drm_modeset_backoff(&ctx);
15900 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015901 }
15902
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015903 drm_modeset_drop_locks(&ctx);
15904 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015905 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015906
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015907 if (ret) {
15908 DRM_ERROR("Restoring old state failed with %i\n", ret);
15909 drm_atomic_state_free(state);
15910 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015911}
15912
15913void intel_modeset_gem_init(struct drm_device *dev)
15914{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015915 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015916 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015917 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015918
Imre Deakae484342014-03-31 15:10:44 +030015919 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015920
Chris Wilson1833b132012-05-09 11:56:28 +010015921 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015922
15923 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015924
15925 /*
15926 * Make sure any fbs we allocated at startup are properly
15927 * pinned & fenced. When we do the allocation it's too early
15928 * for this.
15929 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015930 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015931 obj = intel_fb_obj(c->primary->fb);
15932 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015933 continue;
15934
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015935 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015936 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15937 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015938 mutex_unlock(&dev->struct_mutex);
15939 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015940 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15941 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015942 drm_framebuffer_unreference(c->primary->fb);
15943 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015944 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015945 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015946 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015947 }
15948 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015949
15950 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015951}
15952
Imre Deak4932e2c2014-02-11 17:12:48 +020015953void intel_connector_unregister(struct intel_connector *intel_connector)
15954{
15955 struct drm_connector *connector = &intel_connector->base;
15956
15957 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015958 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015959}
15960
Jesse Barnes79e53942008-11-07 14:24:08 -080015961void intel_modeset_cleanup(struct drm_device *dev)
15962{
Jesse Barnes652c3932009-08-17 13:31:43 -070015963 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015964 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015965
Imre Deak2eb52522014-11-19 15:30:05 +020015966 intel_disable_gt_powersave(dev);
15967
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015968 intel_backlight_unregister(dev);
15969
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015970 /*
15971 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015972 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015973 * experience fancy races otherwise.
15974 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015975 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015976
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015977 /*
15978 * Due to the hpd irq storm handling the hotplug work can re-arm the
15979 * poll handlers. Hence disable polling after hpd handling is shut down.
15980 */
Keith Packardf87ea762010-10-03 19:36:26 -070015981 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015982
Jesse Barnes723bfd72010-10-07 16:01:13 -070015983 intel_unregister_dsm_handler();
15984
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015985 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015986
Chris Wilson1630fe72011-07-08 12:22:42 +010015987 /* flush any delayed tasks or pending work */
15988 flush_scheduled_work();
15989
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015990 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015991 for_each_intel_connector(dev, connector)
15992 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015993
Jesse Barnes79e53942008-11-07 14:24:08 -080015994 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015995
15996 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015997
Imre Deakae484342014-03-31 15:10:44 +030015998 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010015999
16000 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016001}
16002
Dave Airlie28d52042009-09-21 14:33:58 +100016003/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016004 * Return which encoder is currently attached for connector.
16005 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016006struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016007{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016008 return &intel_attached_encoder(connector)->base;
16009}
Jesse Barnes79e53942008-11-07 14:24:08 -080016010
Chris Wilsondf0e9242010-09-09 16:20:55 +010016011void intel_connector_attach_encoder(struct intel_connector *connector,
16012 struct intel_encoder *encoder)
16013{
16014 connector->encoder = encoder;
16015 drm_mode_connector_attach_encoder(&connector->base,
16016 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016017}
Dave Airlie28d52042009-09-21 14:33:58 +100016018
16019/*
16020 * set vga decode state - true == enable VGA decode
16021 */
16022int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16023{
16024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016025 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016026 u16 gmch_ctrl;
16027
Chris Wilson75fa0412014-02-07 18:37:02 -020016028 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16029 DRM_ERROR("failed to read control word\n");
16030 return -EIO;
16031 }
16032
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016033 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16034 return 0;
16035
Dave Airlie28d52042009-09-21 14:33:58 +100016036 if (state)
16037 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16038 else
16039 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016040
16041 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16042 DRM_ERROR("failed to write control word\n");
16043 return -EIO;
16044 }
16045
Dave Airlie28d52042009-09-21 14:33:58 +100016046 return 0;
16047}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016048
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016049struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016050
16051 u32 power_well_driver;
16052
Chris Wilson63b66e52013-08-08 15:12:06 +020016053 int num_transcoders;
16054
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016055 struct intel_cursor_error_state {
16056 u32 control;
16057 u32 position;
16058 u32 base;
16059 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016060 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016061
16062 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016063 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016064 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016065 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016066 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016067
16068 struct intel_plane_error_state {
16069 u32 control;
16070 u32 stride;
16071 u32 size;
16072 u32 pos;
16073 u32 addr;
16074 u32 surface;
16075 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016076 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016077
16078 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016079 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016080 enum transcoder cpu_transcoder;
16081
16082 u32 conf;
16083
16084 u32 htotal;
16085 u32 hblank;
16086 u32 hsync;
16087 u32 vtotal;
16088 u32 vblank;
16089 u32 vsync;
16090 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016091};
16092
16093struct intel_display_error_state *
16094intel_display_capture_error_state(struct drm_device *dev)
16095{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016097 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016098 int transcoders[] = {
16099 TRANSCODER_A,
16100 TRANSCODER_B,
16101 TRANSCODER_C,
16102 TRANSCODER_EDP,
16103 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016104 int i;
16105
Chris Wilson63b66e52013-08-08 15:12:06 +020016106 if (INTEL_INFO(dev)->num_pipes == 0)
16107 return NULL;
16108
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016109 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016110 if (error == NULL)
16111 return NULL;
16112
Imre Deak190be112013-11-25 17:15:31 +020016113 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016114 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16115
Damien Lespiau055e3932014-08-18 13:49:10 +010016116 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016117 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016118 __intel_display_power_is_enabled(dev_priv,
16119 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016120 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016121 continue;
16122
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016123 error->cursor[i].control = I915_READ(CURCNTR(i));
16124 error->cursor[i].position = I915_READ(CURPOS(i));
16125 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016126
16127 error->plane[i].control = I915_READ(DSPCNTR(i));
16128 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016129 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016130 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016131 error->plane[i].pos = I915_READ(DSPPOS(i));
16132 }
Paulo Zanonica291362013-03-06 20:03:14 -030016133 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16134 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016135 if (INTEL_INFO(dev)->gen >= 4) {
16136 error->plane[i].surface = I915_READ(DSPSURF(i));
16137 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16138 }
16139
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016140 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016141
Sonika Jindal3abfce72014-07-21 15:23:43 +053016142 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016143 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016144 }
16145
16146 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16147 if (HAS_DDI(dev_priv->dev))
16148 error->num_transcoders++; /* Account for eDP. */
16149
16150 for (i = 0; i < error->num_transcoders; i++) {
16151 enum transcoder cpu_transcoder = transcoders[i];
16152
Imre Deakddf9c532013-11-27 22:02:02 +020016153 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016154 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016155 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016156 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016157 continue;
16158
Chris Wilson63b66e52013-08-08 15:12:06 +020016159 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16160
16161 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16162 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16163 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16164 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16165 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16166 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16167 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016168 }
16169
16170 return error;
16171}
16172
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016173#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16174
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016175void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016176intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016177 struct drm_device *dev,
16178 struct intel_display_error_state *error)
16179{
Damien Lespiau055e3932014-08-18 13:49:10 +010016180 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016181 int i;
16182
Chris Wilson63b66e52013-08-08 15:12:06 +020016183 if (!error)
16184 return;
16185
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016186 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016187 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016188 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016189 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016190 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016191 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016192 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016193 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016194 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016195 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016197 err_printf(m, "Plane [%d]:\n", i);
16198 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16199 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016200 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016201 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16202 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016203 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016204 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016205 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016206 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016207 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16208 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016209 }
16210
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016211 err_printf(m, "Cursor [%d]:\n", i);
16212 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16213 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16214 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016215 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016216
16217 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016218 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016219 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016220 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016221 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016222 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16223 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16224 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16225 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16226 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16227 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16228 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16229 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016230}