blob: 103972c131b614ed6309bc0ee49191220e7c934b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020097static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +030098static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010099
Dave Airlie0e32b392014-05-02 14:02:48 +1000100static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
101{
102 if (!connector->mst_port)
103 return connector->encoder;
104 else
105 return &connector->mst_port->mst_encoders[pipe]->base;
106}
107
Jesse Barnes79e53942008-11-07 14:24:08 -0800108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800110} intel_range_t;
111
112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int dot_limit;
114 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_p2_t;
116
Ma Lingd4906092009-03-18 20:13:27 +0800117typedef struct intel_limit intel_limit_t;
118struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 intel_range_t dot, vco, n, m, m1, m2, p, p1;
120 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800121};
Jesse Barnes79e53942008-11-07 14:24:08 -0800122
Daniel Vetterd2acd212012-10-20 20:57:43 +0200123int
124intel_pch_rawclk(struct drm_device *dev)
125{
126 struct drm_i915_private *dev_priv = dev->dev_private;
127
128 WARN_ON(!HAS_PCH_SPLIT(dev));
129
130 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
131}
132
Chris Wilson021357a2010-09-07 20:54:59 +0100133static inline u32 /* units of 100MHz */
134intel_fdi_link_freq(struct drm_device *dev)
135{
Chris Wilson8b99e682010-10-13 09:59:17 +0100136 if (IS_GEN5(dev)) {
137 struct drm_i915_private *dev_priv = dev->dev_private;
138 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
139 } else
140 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100141}
142
Daniel Vetter5d536e22013-07-06 12:52:06 +0200143static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200145 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200146 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .m = { .min = 96, .max = 140 },
148 .m1 = { .min = 18, .max = 26 },
149 .m2 = { .min = 6, .max = 16 },
150 .p = { .min = 4, .max = 128 },
151 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 165000,
153 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dvo = {
157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 4 },
167};
168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
Eric Anholt273e27c2011-03-30 13:01:10 -0700181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 5, .max = 80 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 200000,
192 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 7, .max = 98 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 112000,
205 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
Eric Anholt273e27c2011-03-30 13:01:10 -0700208
Keith Packarde4b36692009-06-05 19:22:17 -0700209static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 25000, .max = 270000 },
211 .vco = { .min = 1750000, .max = 3500000},
212 .n = { .min = 1, .max = 4 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 10, .max = 30 },
217 .p1 = { .min = 1, .max = 3},
218 .p2 = { .dot_limit = 270000,
219 .p2_slow = 10,
220 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 22000, .max = 400000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 16, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 5, .max = 80 },
232 .p1 = { .min = 1, .max = 8},
233 .p2 = { .dot_limit = 165000,
234 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 115000 },
239 .vco = { .min = 1750000, .max = 3500000 },
240 .n = { .min = 1, .max = 3 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 17, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 28, .max = 112 },
245 .p1 = { .min = 2, .max = 8 },
246 .p2 = { .dot_limit = 0,
247 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800248 },
Keith Packarde4b36692009-06-05 19:22:17 -0700249};
250
251static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .dot = { .min = 80000, .max = 224000 },
253 .vco = { .min = 1750000, .max = 3500000 },
254 .n = { .min = 1, .max = 3 },
255 .m = { .min = 104, .max = 138 },
256 .m1 = { .min = 17, .max = 23 },
257 .m2 = { .min = 5, .max = 11 },
258 .p = { .min = 14, .max = 42 },
259 .p1 = { .min = 2, .max = 6 },
260 .p2 = { .dot_limit = 0,
261 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800262 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500265static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000},
267 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .n = { .min = 3, .max = 6 },
270 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m1 = { .min = 0, .max = 0 },
273 .m2 = { .min = 0, .max = 254 },
274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1700000, .max = 3500000 },
283 .n = { .min = 3, .max = 6 },
284 .m = { .min = 2, .max = 256 },
285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 7, .max = 112 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293/* Ironlake / Sandybridge
294 *
295 * We calculate clock using (register_value + 2) for N/M1/M2, so here
296 * the range value for them is (actual_value - 2).
297 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .dot = { .min = 25000, .max = 350000 },
300 .vco = { .min = 1760000, .max = 3510000 },
301 .n = { .min = 1, .max = 5 },
302 .m = { .min = 79, .max = 127 },
303 .m1 = { .min = 12, .max = 22 },
304 .m2 = { .min = 5, .max = 9 },
305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
307 .p2 = { .dot_limit = 225000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 79, .max = 118 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 28, .max = 112 },
319 .p1 = { .min = 2, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800322};
323
324static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 127 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 14, .max = 56 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
Eric Anholt273e27c2011-03-30 13:01:10 -0700337/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .dot = { .min = 25000, .max = 350000 },
340 .vco = { .min = 1760000, .max = 3510000 },
341 .n = { .min = 1, .max = 2 },
342 .m = { .min = 79, .max = 126 },
343 .m1 = { .min = 12, .max = 22 },
344 .m2 = { .min = 5, .max = 9 },
345 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700347 .p2 = { .dot_limit = 225000,
348 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349};
350
351static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800362};
363
Ville Syrjälädc730512013-09-24 21:26:30 +0300364static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300365 /*
366 * These are the data rate limits (measured in fast clocks)
367 * since those are the strictest limits we have. The fast
368 * clock and actual rate limits are more relaxed, so checking
369 * them would make no difference.
370 */
371 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374 .m1 = { .min = 2, .max = 3 },
375 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300376 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300377 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378};
379
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300380static const intel_limit_t intel_limits_chv = {
381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 540000 * 5},
388 .vco = { .min = 4860000, .max = 6700000 },
389 .n = { .min = 1, .max = 1 },
390 .m1 = { .min = 2, .max = 2 },
391 .m2 = { .min = 24 << 22, .max = 175 << 22 },
392 .p1 = { .min = 2, .max = 4 },
393 .p2 = { .p2_slow = 1, .p2_fast = 14 },
394};
395
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300396static void vlv_clock(int refclk, intel_clock_t *clock)
397{
398 clock->m = clock->m1 * clock->m2;
399 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200400 if (WARN_ON(clock->n == 0 || clock->p == 0))
401 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300402 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
403 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300404}
405
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300406/**
407 * Returns whether any output on the specified pipe is of the specified type
408 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300409static bool intel_pipe_has_type(struct intel_crtc *crtc, int type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300411 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412 struct intel_encoder *encoder;
413
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300414 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415 if (encoder->type == type)
416 return true;
417
418 return false;
419}
420
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300421static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300466static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 } else if (IS_CHERRYVIEW(dev)) {
481 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300483 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100484 } else if (!IS_GEN2(dev)) {
485 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
486 limit = &intel_limits_i9xx_lvds;
487 else
488 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 } else {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700491 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200492 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700493 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200494 else
495 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 }
497 return limit;
498}
499
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500/* m1 is reserved as 0 in Pineview, n is a ring counter */
501static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800502{
Shaohua Li21778322009-02-23 15:19:16 +0800503 clock->m = clock->m2 + 2;
504 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200505 if (WARN_ON(clock->n == 0 || clock->p == 0))
506 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300507 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
508 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800509}
510
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200511static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
512{
513 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
514}
515
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200516static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800517{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200520 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
521 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300522 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
523 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524}
525
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300526static void chv_clock(int refclk, intel_clock_t *clock)
527{
528 clock->m = clock->m1 * clock->m2;
529 clock->p = clock->p1 * clock->p2;
530 if (WARN_ON(clock->n == 0 || clock->p == 0))
531 return;
532 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
533 clock->n << 22);
534 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Chris Wilson1b894b52010-12-14 20:04:54 +0000543static bool intel_PLL_is_valid(struct drm_device *dev,
544 const intel_limit_t *limit,
545 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
556 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
557 if (clock->m1 <= clock->m2)
558 INTELPllInvalid("m1 <= m2\n");
559
560 if (!IS_VALLEYVIEW(dev)) {
561 if (clock->p < limit->p.min || limit->p.max < clock->p)
562 INTELPllInvalid("p out of range\n");
563 if (clock->m < limit->m.min || limit->m.max < clock->m)
564 INTELPllInvalid("m out of range\n");
565 }
566
Jesse Barnes79e53942008-11-07 14:24:08 -0800567 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
570 * connector, etc., rather than just a single range.
571 */
572 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574
575 return true;
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300579i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800580 int target, int refclk, intel_clock_t *match_clock,
581 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300583 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200610 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800611 break;
612 for (clock.n = limit->n.min;
613 clock.n <= limit->n.max; clock.n++) {
614 for (clock.p1 = limit->p1.min;
615 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 int this_err;
617
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200618 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000619 if (!intel_PLL_is_valid(dev, limit,
620 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800622 if (match_clock &&
623 clock.p != match_clock->p)
624 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
626 this_err = abs(clock.dot - target);
627 if (this_err < err) {
628 *best_clock = clock;
629 err = this_err;
630 }
631 }
632 }
633 }
634 }
635
636 return (err != target);
637}
638
Ma Lingd4906092009-03-18 20:13:27 +0800639static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300640pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200641 int target, int refclk, intel_clock_t *match_clock,
642 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200643{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300644 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200645 intel_clock_t clock;
646 int err = target;
647
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 /*
650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
653 */
654 if (intel_is_dual_link_lvds(dev))
655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
665 memset(best_clock, 0, sizeof(*best_clock));
666
667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 for (clock.n = limit->n.min;
672 clock.n <= limit->n.max; clock.n++) {
673 for (clock.p1 = limit->p1.min;
674 clock.p1 <= limit->p1.max; clock.p1++) {
675 int this_err;
676
677 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 if (!intel_PLL_is_valid(dev, limit,
679 &clock))
680 continue;
681 if (match_clock &&
682 clock.p != match_clock->p)
683 continue;
684
685 this_err = abs(clock.dot - target);
686 if (this_err < err) {
687 *best_clock = clock;
688 err = this_err;
689 }
690 }
691 }
692 }
693 }
694
695 return (err != target);
696}
697
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300699g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200700 int target, int refclk, intel_clock_t *match_clock,
701 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800702{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300703 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800704 intel_clock_t clock;
705 int max_n;
706 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400707 /* approximately equals target * 0.00585 */
708 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800709 found = false;
710
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300711 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100712 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800713 clock.p2 = limit->p2.p2_fast;
714 else
715 clock.p2 = limit->p2.p2_slow;
716 } else {
717 if (target < limit->p2.dot_limit)
718 clock.p2 = limit->p2.p2_slow;
719 else
720 clock.p2 = limit->p2.p2_fast;
721 }
722
723 memset(best_clock, 0, sizeof(*best_clock));
724 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200725 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200727 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800728 for (clock.m1 = limit->m1.max;
729 clock.m1 >= limit->m1.min; clock.m1--) {
730 for (clock.m2 = limit->m2.max;
731 clock.m2 >= limit->m2.min; clock.m2--) {
732 for (clock.p1 = limit->p1.max;
733 clock.p1 >= limit->p1.min; clock.p1--) {
734 int this_err;
735
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000737 if (!intel_PLL_is_valid(dev, limit,
738 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800739 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000740
741 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800742 if (this_err < err_most) {
743 *best_clock = clock;
744 err_most = this_err;
745 max_n = clock.n;
746 found = true;
747 }
748 }
749 }
750 }
751 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800752 return found;
753}
Ma Lingd4906092009-03-18 20:13:27 +0800754
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300756vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200757 int target, int refclk, intel_clock_t *match_clock,
758 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700759{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300760 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300762 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300763 /* min update 19.2 MHz */
764 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300767 target *= 5; /* fast clock */
768
769 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700770
771 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300772 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300773 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300774 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300775 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300776 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700777 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300779 unsigned int ppm, diff;
780
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
782 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 vlv_clock(refclk, &clock);
785
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300786 if (!intel_PLL_is_valid(dev, limit,
787 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788 continue;
789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 diff = abs(clock.dot - target);
791 ppm = div_u64(1000000ULL * diff, target);
792
793 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300794 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300796 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798
Ville Syrjäläc6861222013-09-24 21:26:21 +0300799 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300800 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300802 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700803 }
804 }
805 }
806 }
807 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300809 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700810}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300812static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300813chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
816{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300817 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300818 intel_clock_t clock;
819 uint64_t m2;
820 int found = false;
821
822 memset(best_clock, 0, sizeof(*best_clock));
823
824 /*
825 * Based on hardware doc, the n always set to 1, and m1 always
826 * set to 2. If requires to support 200Mhz refclk, we need to
827 * revisit this because n may not 1 anymore.
828 */
829 clock.n = 1, clock.m1 = 2;
830 target *= 5; /* fast clock */
831
832 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
833 for (clock.p2 = limit->p2.p2_fast;
834 clock.p2 >= limit->p2.p2_slow;
835 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
836
837 clock.p = clock.p1 * clock.p2;
838
839 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
840 clock.n) << 22, refclk * clock.m1);
841
842 if (m2 > INT_MAX/clock.m1)
843 continue;
844
845 clock.m2 = m2;
846
847 chv_clock(refclk, &clock);
848
849 if (!intel_PLL_is_valid(dev, limit, &clock))
850 continue;
851
852 /* based on hardware requirement, prefer bigger p
853 */
854 if (clock.p > best_clock->p) {
855 *best_clock = clock;
856 found = true;
857 }
858 }
859 }
860
861 return found;
862}
863
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300864bool intel_crtc_active(struct drm_crtc *crtc)
865{
866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
867
868 /* Be paranoid as we can arrive here with only partial
869 * state retrieved from the hardware during setup.
870 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100871 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300872 * as Haswell has gained clock readout/fastboot support.
873 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000874 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * properly reconstruct framebuffers.
876 */
Matt Roperf4510a22014-04-01 15:22:40 -0700877 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100878 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879}
880
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200881enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
882 enum pipe pipe)
883{
884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
886
Daniel Vetter3b117c82013-04-17 20:15:07 +0200887 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200888}
889
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300890static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
891{
892 struct drm_i915_private *dev_priv = dev->dev_private;
893 u32 reg = PIPEDSL(pipe);
894 u32 line1, line2;
895 u32 line_mask;
896
897 if (IS_GEN2(dev))
898 line_mask = DSL_LINEMASK_GEN2;
899 else
900 line_mask = DSL_LINEMASK_GEN3;
901
902 line1 = I915_READ(reg) & line_mask;
903 mdelay(5);
904 line2 = I915_READ(reg) & line_mask;
905
906 return line1 == line2;
907}
908
Keith Packardab7ad7f2010-10-03 00:33:06 -0700909/*
910 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300911 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700912 *
913 * After disabling a pipe, we can't wait for vblank in the usual way,
914 * spinning on the vblank interrupt status bit, since we won't actually
915 * see an interrupt when the pipe is disabled.
916 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700917 * On Gen4 and above:
918 * wait for the pipe register state bit to turn off
919 *
920 * Otherwise:
921 * wait for the display line value to settle (it usually
922 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100923 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700924 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300925static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300927 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300929 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
930 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200933 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100936 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
937 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200938 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300941 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200942 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800944}
945
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000946/*
947 * ibx_digital_port_connected - is the specified port connected?
948 * @dev_priv: i915 private structure
949 * @port: the port to test
950 *
951 * Returns true if @port is connected, false otherwise.
952 */
953bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
954 struct intel_digital_port *port)
955{
956 u32 bit;
957
Damien Lespiauc36346e2012-12-13 16:09:03 +0000958 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200959 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000960 case PORT_B:
961 bit = SDE_PORTB_HOTPLUG;
962 break;
963 case PORT_C:
964 bit = SDE_PORTC_HOTPLUG;
965 break;
966 case PORT_D:
967 bit = SDE_PORTD_HOTPLUG;
968 break;
969 default:
970 return true;
971 }
972 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200973 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000974 case PORT_B:
975 bit = SDE_PORTB_HOTPLUG_CPT;
976 break;
977 case PORT_C:
978 bit = SDE_PORTC_HOTPLUG_CPT;
979 break;
980 case PORT_D:
981 bit = SDE_PORTD_HOTPLUG_CPT;
982 break;
983 default:
984 return true;
985 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000986 }
987
988 return I915_READ(SDEISR) & bit;
989}
990
Jesse Barnesb24e7172011-01-04 15:09:30 -0800991static const char *state_string(bool enabled)
992{
993 return enabled ? "on" : "off";
994}
995
996/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200997void assert_pll(struct drm_i915_private *dev_priv,
998 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800999{
1000 int reg;
1001 u32 val;
1002 bool cur_state;
1003
1004 reg = DPLL(pipe);
1005 val = I915_READ(reg);
1006 cur_state = !!(val & DPLL_VCO_ENABLE);
1007 WARN(cur_state != state,
1008 "PLL state assertion failure (expected %s, current %s)\n",
1009 state_string(state), state_string(cur_state));
1010}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011
Jani Nikula23538ef2013-08-27 15:12:22 +03001012/* XXX: the dsi pll is shared between MIPI DSI ports */
1013static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1014{
1015 u32 val;
1016 bool cur_state;
1017
1018 mutex_lock(&dev_priv->dpio_lock);
1019 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1020 mutex_unlock(&dev_priv->dpio_lock);
1021
1022 cur_state = val & DSI_PLL_VCO_EN;
1023 WARN(cur_state != state,
1024 "DSI PLL state assertion failure (expected %s, current %s)\n",
1025 state_string(state), state_string(cur_state));
1026}
1027#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1028#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1029
Daniel Vetter55607e82013-06-16 21:42:39 +02001030struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001031intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001032{
Daniel Vettere2b78262013-06-07 23:10:03 +02001033 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1034
Daniel Vettera43f6e02013-06-07 23:10:32 +02001035 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 return NULL;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001039}
1040
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001042void assert_shared_dpll(struct drm_i915_private *dev_priv,
1043 struct intel_shared_dpll *pll,
1044 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001045{
Jesse Barnes040484a2011-01-03 12:14:26 -08001046 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001047 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001048
Chris Wilson92b27b02012-05-20 18:10:50 +01001049 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001050 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001051 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001052
Daniel Vetter53589012013-06-05 13:34:16 +02001053 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001054 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001055 "%s assertion failure (expected %s, current %s)\n",
1056 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001057}
Jesse Barnes040484a2011-01-03 12:14:26 -08001058
1059static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
1061{
1062 int reg;
1063 u32 val;
1064 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001065 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1066 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001067
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001068 if (HAS_DDI(dev_priv->dev)) {
1069 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001070 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001071 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001072 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001073 } else {
1074 reg = FDI_TX_CTL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001078 WARN(cur_state != state,
1079 "FDI TX state assertion failure (expected %s, current %s)\n",
1080 state_string(state), state_string(cur_state));
1081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 reg = FDI_RX_CTL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001095 WARN(cur_state != state,
1096 "FDI RX state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1100#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1101
1102static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg;
1106 u32 val;
1107
1108 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001109 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001110 return;
1111
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001112 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001113 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 return;
1115
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 reg = FDI_TX_CTL(pipe);
1117 val = I915_READ(reg);
1118 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1119}
1120
Daniel Vetter55607e82013-06-16 21:42:39 +02001121void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001123{
1124 int reg;
1125 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
1128 reg = FDI_RX_CTL(pipe);
1129 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001130 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1131 WARN(cur_state != state,
1132 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001134}
1135
Daniel Vetterb680c372014-09-19 18:27:27 +02001136void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001138{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001139 struct drm_device *dev = dev_priv->dev;
1140 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141 u32 val;
1142 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001143 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145 if (WARN_ON(HAS_DDI(dev)))
1146 return;
1147
1148 if (HAS_PCH_SPLIT(dev)) {
1149 u32 port_sel;
1150
Jesse Barnesea0760c2011-01-04 15:09:32 -08001151 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1153
1154 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1155 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1156 panel_pipe = PIPE_B;
1157 /* XXX: else fix for eDP */
1158 } else if (IS_VALLEYVIEW(dev)) {
1159 /* presumably write lock depends on pipe, not port select */
1160 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1161 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162 } else {
1163 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1165 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 }
1167
1168 val = I915_READ(pp_reg);
1169 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001170 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 locked = false;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 WARN(panel_pipe == pipe && locked,
1174 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001175 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176}
1177
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001178static void assert_cursor(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
1180{
1181 struct drm_device *dev = dev_priv->dev;
1182 bool cur_state;
1183
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001187 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001205 /* if we need the pipe quirk it must be always on */
1206 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1207 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001210 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001211 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001212 cur_state = false;
1213 } else {
1214 reg = PIPECONF(cpu_transcoder);
1215 val = I915_READ(reg);
1216 cur_state = !!(val & PIPECONF_ENABLE);
1217 }
1218
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001219 WARN(cur_state != state,
1220 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001221 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001222}
1223
Chris Wilson931872f2012-01-16 23:01:13 +00001224static void assert_plane(struct drm_i915_private *dev_priv,
1225 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
1227 int reg;
1228 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001229 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230
1231 reg = DSPCNTR(plane);
1232 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001233 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1234 WARN(cur_state != state,
1235 "plane %c assertion failure (expected %s, current %s)\n",
1236 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1240#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1241
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe)
1244{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001245 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 int reg, i;
1247 u32 val;
1248 int cur_pipe;
1249
Ville Syrjälä653e1022013-06-04 13:49:05 +03001250 /* Primary planes are fixed to pipes on gen4+ */
1251 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001252 reg = DSPCNTR(pipe);
1253 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001254 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001255 "plane %c assertion failure, should be disabled but not\n",
1256 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001257 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001258 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001261 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262 reg = DSPCNTR(i);
1263 val = I915_READ(reg);
1264 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1265 DISPPLANE_SEL_PIPE_SHIFT;
1266 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1268 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 }
1270}
1271
Jesse Barnes19332d72013-03-28 09:55:38 -07001272static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1273 enum pipe pipe)
1274{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001275 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001276 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001277 u32 val;
1278
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001279 if (INTEL_INFO(dev)->gen >= 9) {
1280 for_each_sprite(pipe, sprite) {
1281 val = I915_READ(PLANE_CTL(pipe, sprite));
1282 WARN(val & PLANE_CTL_ENABLE,
1283 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1284 sprite, pipe_name(pipe));
1285 }
1286 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001287 for_each_sprite(pipe, sprite) {
1288 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001289 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001290 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001292 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001293 }
1294 } else if (INTEL_INFO(dev)->gen >= 7) {
1295 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001296 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001297 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001298 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001299 plane_name(pipe), pipe_name(pipe));
1300 } else if (INTEL_INFO(dev)->gen >= 5) {
1301 reg = DVSCNTR(pipe);
1302 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001303 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001304 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1305 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001306 }
1307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
1311 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1312 drm_crtc_vblank_put(crtc);
1313}
1314
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001315static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 u32 val;
1318 bool enabled;
1319
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001320 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001321
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(PCH_DREF_CONTROL);
1323 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1324 DREF_SUPERSPREAD_SOURCE_MASK));
1325 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1326}
1327
Daniel Vetterab9412b2013-05-03 11:49:46 +02001328static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1329 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001330{
1331 int reg;
1332 u32 val;
1333 bool enabled;
1334
Daniel Vetterab9412b2013-05-03 11:49:46 +02001335 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001336 val = I915_READ(reg);
1337 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001338 WARN(enabled,
1339 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1340 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001341}
1342
Keith Packard4e634382011-08-06 10:39:45 -07001343static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001345{
1346 if ((val & DP_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1351 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1352 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1353 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001354 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1355 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1356 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001357 } else {
1358 if ((val & DP_PIPE_MASK) != (pipe << 30))
1359 return false;
1360 }
1361 return true;
1362}
1363
Keith Packard1519b992011-08-06 10:35:34 -07001364static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe, u32 val)
1366{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001367 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001368 return false;
1369
1370 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001371 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001372 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001373 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1374 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1375 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001376 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001377 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001378 return false;
1379 }
1380 return true;
1381}
1382
1383static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, u32 val)
1385{
1386 if ((val & LVDS_PORT_EN) == 0)
1387 return false;
1388
1389 if (HAS_PCH_CPT(dev_priv->dev)) {
1390 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1391 return false;
1392 } else {
1393 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1394 return false;
1395 }
1396 return true;
1397}
1398
1399static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe, u32 val)
1401{
1402 if ((val & ADPA_DAC_ENABLE) == 0)
1403 return false;
1404 if (HAS_PCH_CPT(dev_priv->dev)) {
1405 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1406 return false;
1407 } else {
1408 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1409 return false;
1410 }
1411 return true;
1412}
1413
Jesse Barnes291906f2011-02-02 12:28:03 -08001414static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001415 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001416{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001417 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001418 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001421
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1423 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001424 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001425}
1426
1427static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, int reg)
1429{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001430 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001431 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001432 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001434
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001435 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001436 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001437 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001438}
1439
1440static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1441 enum pipe pipe)
1442{
1443 int reg;
1444 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001445
Keith Packardf0575e92011-07-25 22:12:43 -07001446 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1447 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1448 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001449
1450 reg = PCH_ADPA;
1451 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001452 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001453 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001454 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001455
1456 reg = PCH_LVDS;
1457 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001458 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001459 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001461
Paulo Zanonie2debe92013-02-18 19:00:27 -03001462 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1463 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1464 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001465}
1466
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001467static void intel_init_dpio(struct drm_device *dev)
1468{
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470
1471 if (!IS_VALLEYVIEW(dev))
1472 return;
1473
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001474 /*
1475 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1476 * CHV x1 PHY (DP/HDMI D)
1477 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1478 */
1479 if (IS_CHERRYVIEW(dev)) {
1480 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1481 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1482 } else {
1483 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1484 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001485}
1486
Daniel Vetter426115c2013-07-11 22:13:42 +02001487static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488{
Daniel Vetter426115c2013-07-11 22:13:42 +02001489 struct drm_device *dev = crtc->base.dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int reg = DPLL(crtc->pipe);
1492 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493
Daniel Vetter426115c2013-07-11 22:13:42 +02001494 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001495
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001497 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1498
1499 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001500 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001501 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001502
Daniel Vetter426115c2013-07-11 22:13:42 +02001503 I915_WRITE(reg, dpll);
1504 POSTING_READ(reg);
1505 udelay(150);
1506
1507 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1508 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1509
1510 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1511 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
1513 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001514 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001515 POSTING_READ(reg);
1516 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 POSTING_READ(reg);
1519 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001520 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 POSTING_READ(reg);
1522 udelay(150); /* wait for warmup */
1523}
1524
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001525static void chv_enable_pll(struct intel_crtc *crtc)
1526{
1527 struct drm_device *dev = crtc->base.dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529 int pipe = crtc->pipe;
1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
1533 assert_pipe_disabled(dev_priv, crtc->pipe);
1534
1535 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1536
1537 mutex_lock(&dev_priv->dpio_lock);
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
1544 /*
1545 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1546 */
1547 udelay(1);
1548
1549 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001550 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551
1552 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001553 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
1555
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 /* not sure when this should be written */
1557 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1558 POSTING_READ(DPLL_MD(pipe));
1559
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560 mutex_unlock(&dev_priv->dpio_lock);
1561}
1562
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001563static int intel_num_dvo_pipes(struct drm_device *dev)
1564{
1565 struct intel_crtc *crtc;
1566 int count = 0;
1567
1568 for_each_intel_crtc(dev, crtc)
1569 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001570 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001571
1572 return count;
1573}
1574
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001575static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001576{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001577 struct drm_device *dev = crtc->base.dev;
1578 struct drm_i915_private *dev_priv = dev->dev_private;
1579 int reg = DPLL(crtc->pipe);
1580 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001581
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
1584 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001586
1587 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 if (IS_MOBILE(dev) && !IS_I830(dev))
1589 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001591 /* Enable DVO 2x clock on both PLLs if necessary */
1592 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1593 /*
1594 * It appears to be important that we don't enable this
1595 * for the current pipe before otherwise configuring the
1596 * PLL. No idea how this should be handled if multiple
1597 * DVO outputs are enabled simultaneosly.
1598 */
1599 dpll |= DPLL_DVO_2X_MODE;
1600 I915_WRITE(DPLL(!crtc->pipe),
1601 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1602 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001603
1604 /* Wait for the clocks to stabilize. */
1605 POSTING_READ(reg);
1606 udelay(150);
1607
1608 if (INTEL_INFO(dev)->gen >= 4) {
1609 I915_WRITE(DPLL_MD(crtc->pipe),
1610 crtc->config.dpll_hw_state.dpll_md);
1611 } else {
1612 /* The pixel multiplier can only be updated once the
1613 * DPLL is enabled and the clocks are stable.
1614 *
1615 * So write it again.
1616 */
1617 I915_WRITE(reg, dpll);
1618 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
1620 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
1632/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001633 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001634 * @dev_priv: i915 private structure
1635 * @pipe: pipe PLL to disable
1636 *
1637 * Disable the PLL for @pipe, making sure the pipe is off first.
1638 *
1639 * Note! This is for pre-ILK only.
1640 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001641static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 struct drm_device *dev = crtc->base.dev;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 enum pipe pipe = crtc->pipe;
1646
1647 /* Disable DVO 2x clock on both PLLs if necessary */
1648 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001649 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001650 intel_num_dvo_pipes(dev) == 1) {
1651 I915_WRITE(DPLL(PIPE_B),
1652 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1653 I915_WRITE(DPLL(PIPE_A),
1654 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1655 }
1656
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001657 /* Don't disable pipe or pipe PLLs if needed */
1658 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1659 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 return;
1661
1662 /* Make sure the pipe isn't still relying on us */
1663 assert_pipe_disabled(dev_priv, pipe);
1664
Daniel Vetter50b44a42013-06-05 13:34:33 +02001665 I915_WRITE(DPLL(pipe), 0);
1666 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667}
1668
Jesse Barnesf6071162013-10-01 10:41:38 -07001669static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1670{
1671 u32 val = 0;
1672
1673 /* Make sure the pipe isn't still relying on us */
1674 assert_pipe_disabled(dev_priv, pipe);
1675
Imre Deake5cbfbf2014-01-09 17:08:16 +02001676 /*
1677 * Leave integrated clock source and reference clock enabled for pipe B.
1678 * The latter is needed for VGA hotplug / manual detection.
1679 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001680 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001681 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001682 I915_WRITE(DPLL(pipe), val);
1683 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684
1685}
1686
1687static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1688{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001689 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690 u32 val;
1691
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 /* Make sure the pipe isn't still relying on us */
1693 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001694
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001695 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001696 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001697 if (pipe != PIPE_A)
1698 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1699 I915_WRITE(DPLL(pipe), val);
1700 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001701
1702 mutex_lock(&dev_priv->dpio_lock);
1703
1704 /* Disable 10bit clock to display controller */
1705 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1706 val &= ~DPIO_DCLKP_EN;
1707 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1708
Ville Syrjälä61407f62014-05-27 16:32:55 +03001709 /* disable left/right clock distribution */
1710 if (pipe != PIPE_B) {
1711 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1712 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1713 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1714 } else {
1715 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1716 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1717 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1718 }
1719
Ville Syrjäläd7520482014-04-09 13:28:59 +03001720 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001721}
1722
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1724 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001725{
1726 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001729 switch (dport->port) {
1730 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001732 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 break;
1734 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001735 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001736 dpll_reg = DPLL(0);
1737 break;
1738 case PORT_D:
1739 port_mask = DPLL_PORTD_READY_MASK;
1740 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001741 break;
1742 default:
1743 BUG();
1744 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001745
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001746 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749}
1750
Daniel Vetterb14b1052014-04-24 23:55:13 +02001751static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1752{
1753 struct drm_device *dev = crtc->base.dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1756
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001757 if (WARN_ON(pll == NULL))
1758 return;
1759
Daniel Vetterb14b1052014-04-24 23:55:13 +02001760 WARN_ON(!pll->refcount);
1761 if (pll->active == 0) {
1762 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1763 WARN_ON(pll->on);
1764 assert_shared_dpll_disabled(dev_priv, pll);
1765
1766 pll->mode_set(dev_priv, pll);
1767 }
1768}
1769
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001771 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001772 * @dev_priv: i915 private structure
1773 * @pipe: pipe PLL to enable
1774 *
1775 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1776 * drives the transcoder clock.
1777 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001778static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001779{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001780 struct drm_device *dev = crtc->base.dev;
1781 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001782 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001783
Daniel Vetter87a875b2013-06-05 13:34:19 +02001784 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001785 return;
1786
1787 if (WARN_ON(pll->refcount == 0))
1788 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789
Damien Lespiau74dd6922014-07-29 18:06:17 +01001790 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001791 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001793
Daniel Vettercdbd2312013-06-05 13:34:03 +02001794 if (pll->active++) {
1795 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001796 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
1798 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001799 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001801 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1802
Daniel Vetter46edb022013-06-05 13:34:12 +02001803 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001804 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001806}
1807
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001808static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001809{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001810 struct drm_device *dev = crtc->base.dev;
1811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001812 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001813
Jesse Barnes92f25842011-01-04 15:09:34 -08001814 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001815 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001816 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817 return;
1818
Chris Wilson48da64a2012-05-13 20:16:12 +01001819 if (WARN_ON(pll->refcount == 0))
1820 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821
Daniel Vetter46edb022013-06-05 13:34:12 +02001822 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1823 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001824 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Chris Wilson48da64a2012-05-13 20:16:12 +01001826 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001827 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001828 return;
1829 }
1830
Daniel Vettere9d69442013-06-05 13:34:15 +02001831 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001832 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001837 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001839
1840 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001841}
1842
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001843static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1844 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001845{
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001850
1851 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001852 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001855 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001857
1858 /* FDI must be feeding us bits for PCH ports */
1859 assert_fdi_tx_enabled(dev_priv, pipe);
1860 assert_fdi_rx_enabled(dev_priv, pipe);
1861
Daniel Vetter23670b322012-11-01 09:15:30 +01001862 if (HAS_PCH_CPT(dev)) {
1863 /* Workaround: Set the timing override bit before enabling the
1864 * pch transcoder. */
1865 reg = TRANS_CHICKEN2(pipe);
1866 val = I915_READ(reg);
1867 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1868 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001869 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001870
Daniel Vetterab9412b2013-05-03 11:49:46 +02001871 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001872 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001873 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001874
1875 if (HAS_PCH_IBX(dev_priv->dev)) {
1876 /*
1877 * make the BPC in transcoder be consistent with
1878 * that in pipeconf reg.
1879 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001880 val &= ~PIPECONF_BPC_MASK;
1881 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001882 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001883
1884 val &= ~TRANS_INTERLACE_MASK;
1885 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001886 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001887 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001888 val |= TRANS_LEGACY_INTERLACED_ILK;
1889 else
1890 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001891 else
1892 val |= TRANS_PROGRESSIVE;
1893
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 I915_WRITE(reg, val | TRANS_ENABLE);
1895 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001896 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001897}
1898
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001901{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903
1904 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001905 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001908 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001909 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001911 /* Workaround: set timing override bit. */
1912 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001913 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914 I915_WRITE(_TRANSA_CHICKEN2, val);
1915
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001916 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001917 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001919 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1920 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001921 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 else
1923 val |= TRANS_PROGRESSIVE;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 I915_WRITE(LPT_TRANSCONF, val);
1926 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001927 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928}
1929
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001930static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1931 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001932{
Daniel Vetter23670b322012-11-01 09:15:30 +01001933 struct drm_device *dev = dev_priv->dev;
1934 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001935
1936 /* FDI relies on the transcoder */
1937 assert_fdi_tx_disabled(dev_priv, pipe);
1938 assert_fdi_rx_disabled(dev_priv, pipe);
1939
Jesse Barnes291906f2011-02-02 12:28:03 -08001940 /* Ports must be off as well */
1941 assert_pch_ports_disabled(dev_priv, pipe);
1942
Daniel Vetterab9412b2013-05-03 11:49:46 +02001943 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001944 val = I915_READ(reg);
1945 val &= ~TRANS_ENABLE;
1946 I915_WRITE(reg, val);
1947 /* wait for PCH transcoder off, transcoder state */
1948 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001949 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001950
1951 if (!HAS_PCH_IBX(dev)) {
1952 /* Workaround: Clear the timing override chicken bit again. */
1953 reg = TRANS_CHICKEN2(pipe);
1954 val = I915_READ(reg);
1955 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1956 I915_WRITE(reg, val);
1957 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001958}
1959
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001960static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 u32 val;
1963
Daniel Vetterab9412b2013-05-03 11:49:46 +02001964 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001966 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001967 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001969 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001970
1971 /* Workaround: clear timing override bit. */
1972 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001974 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
1977/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001978 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001979 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001984static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985{
Paulo Zanoni03722642014-01-17 13:51:09 -02001986 struct drm_device *dev = crtc->base.dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1990 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001991 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 int reg;
1993 u32 val;
1994
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001995 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001996 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001997 assert_sprites_disabled(dev_priv, pipe);
1998
Paulo Zanoni681e5812012-12-06 11:12:38 -02001999 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002000 pch_transcoder = TRANSCODER_A;
2001 else
2002 pch_transcoder = pipe;
2003
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 /*
2005 * A pipe without a PLL won't actually be able to drive bits from
2006 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2007 * need the check.
2008 */
2009 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002011 assert_dsi_pll_enabled(dev_priv);
2012 else
2013 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002014 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002015 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002017 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002018 assert_fdi_tx_pll_enabled(dev_priv,
2019 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002020 }
2021 /* FIXME: assert CPU port conditions for SNB+ */
2022 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002027 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2028 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002029 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002030 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002031
2032 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002033 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034}
2035
2036/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002037 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002038 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002040 * Disable the pipe of @crtc, making sure that various hardware
2041 * specific requirements are met, if applicable, e.g. plane
2042 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043 *
2044 * Will wait until the pipe has shut down before returning.
2045 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2049 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2050 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 int reg;
2052 u32 val;
2053
2054 /*
2055 * Make sure planes won't keep trying to pump pixels to us,
2056 * or we might hang the display.
2057 */
2058 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002059 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002060 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002062 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 if ((val & PIPECONF_ENABLE) == 0)
2065 return;
2066
Ville Syrjälä67adc642014-08-15 01:21:57 +03002067 /*
2068 * Double wide has implications for planes
2069 * so best keep it disabled when not needed.
2070 */
2071 if (crtc->config.double_wide)
2072 val &= ~PIPECONF_DOUBLE_WIDE;
2073
2074 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002075 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2076 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 val &= ~PIPECONF_ENABLE;
2078
2079 I915_WRITE(reg, val);
2080 if ((val & PIPECONF_ENABLE) == 0)
2081 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082}
2083
Keith Packardd74362c2011-07-28 14:47:14 -07002084/*
2085 * Plane regs are double buffered, going from enabled->disabled needs a
2086 * trigger in order to latch. The display address reg provides this.
2087 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002088void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2089 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002090{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002091 struct drm_device *dev = dev_priv->dev;
2092 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093
2094 I915_WRITE(reg, I915_READ(reg));
2095 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002096}
2097
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002099 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002100 * @plane: plane to be enabled
2101 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002103 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002105static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2106 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002108 struct drm_device *dev = plane->dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111
2112 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002113 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002115 if (intel_crtc->primary_enabled)
2116 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002117
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002118 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002119
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002120 dev_priv->display.update_primary_plane(crtc, plane->fb,
2121 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002122
2123 /*
2124 * BDW signals flip done immediately if the plane
2125 * is disabled, even if the plane enable is already
2126 * armed to occur at the next vblank :(
2127 */
2128 if (IS_BROADWELL(dev))
2129 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002133 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002134 * @plane: plane to be disabled
2135 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002137 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002139static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2140 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002142 struct drm_device *dev = plane->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145
2146 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002148 if (!intel_crtc->primary_enabled)
2149 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002150
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002151 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002152
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002153 dev_priv->display.update_primary_plane(crtc, plane->fb,
2154 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Chris Wilson693db182013-03-05 14:52:39 +00002157static bool need_vtd_wa(struct drm_device *dev)
2158{
2159#ifdef CONFIG_INTEL_IOMMU
2160 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2161 return true;
2162#endif
2163 return false;
2164}
2165
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002166static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2167{
2168 int tile_height;
2169
2170 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2171 return ALIGN(height, tile_height);
2172}
2173
Chris Wilson127bd2a2010-07-23 23:32:05 +01002174int
Chris Wilson48b956c2010-09-14 12:50:34 +01002175intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002176 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002177 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178{
Chris Wilsonce453d82011-02-21 14:43:56 +00002179 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002180 u32 alignment;
2181 int ret;
2182
Matt Roperebcdd392014-07-09 16:22:11 -07002183 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002187 if (INTEL_INFO(dev)->gen >= 9)
2188 alignment = 256 * 1024;
2189 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002190 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002191 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002192 alignment = 4 * 1024;
2193 else
2194 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 break;
2196 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002197 if (INTEL_INFO(dev)->gen >= 9)
2198 alignment = 256 * 1024;
2199 else {
2200 /* pin() will align the object as required by fence */
2201 alignment = 0;
2202 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203 break;
2204 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002205 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 return -EINVAL;
2207 default:
2208 BUG();
2209 }
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211 /* Note that the w/a also requires 64 PTE of padding following the
2212 * bo. We currently fill all unused PTE with the shadow page and so
2213 * we should always have valid PTE following the scanout preventing
2214 * the VT-d warning.
2215 */
2216 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2217 alignment = 256 * 1024;
2218
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002219 /*
2220 * Global gtt pte registers are special registers which actually forward
2221 * writes to a chunk of system memory. Which means that there is no risk
2222 * that the register values disappear as soon as we call
2223 * intel_runtime_pm_put(), so it is correct to wrap only the
2224 * pin/unpin/fence and not more.
2225 */
2226 intel_runtime_pm_get(dev_priv);
2227
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002229 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002230 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232
2233 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2234 * fence, whereas 965+ only requires a fence if using
2235 * framebuffer compression. For simplicity, we always install
2236 * a fence as the cost is not that onerous.
2237 */
Chris Wilson06d98132012-04-17 15:31:24 +01002238 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002239 if (ret)
2240 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002247
2248err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002249 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002250err_interruptible:
2251 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002252 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002253 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254}
2255
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2257{
Matt Roperebcdd392014-07-09 16:22:11 -07002258 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2259
Chris Wilson1690e1e2011-12-14 13:57:08 +01002260 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002261 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262}
2263
Daniel Vetterc2c75132012-07-05 12:17:30 +02002264/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2265 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002266unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2267 unsigned int tiling_mode,
2268 unsigned int cpp,
2269 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002270{
Chris Wilsonbc752862013-02-21 20:04:31 +00002271 if (tiling_mode != I915_TILING_NONE) {
2272 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 tile_rows = *y / 8;
2275 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tiles = *x / (512/cpp);
2278 *x %= 512/cpp;
2279
2280 return tile_rows * pitch * 8 + tiles * 4096;
2281 } else {
2282 unsigned int offset;
2283
2284 offset = *y * pitch + *x * cpp;
2285 *y = 0;
2286 *x = (offset & 4095) / cpp;
2287 return offset & -4096;
2288 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002289}
2290
Jesse Barnes46f297f2014-03-07 08:57:48 -08002291int intel_format_to_fourcc(int format)
2292{
2293 switch (format) {
2294 case DISPPLANE_8BPP:
2295 return DRM_FORMAT_C8;
2296 case DISPPLANE_BGRX555:
2297 return DRM_FORMAT_XRGB1555;
2298 case DISPPLANE_BGRX565:
2299 return DRM_FORMAT_RGB565;
2300 default:
2301 case DISPPLANE_BGRX888:
2302 return DRM_FORMAT_XRGB8888;
2303 case DISPPLANE_RGBX888:
2304 return DRM_FORMAT_XBGR8888;
2305 case DISPPLANE_BGRX101010:
2306 return DRM_FORMAT_XRGB2101010;
2307 case DISPPLANE_RGBX101010:
2308 return DRM_FORMAT_XBGR2101010;
2309 }
2310}
2311
Jesse Barnes484b41d2014-03-07 08:57:55 -08002312static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313 struct intel_plane_config *plane_config)
2314{
2315 struct drm_device *dev = crtc->base.dev;
2316 struct drm_i915_gem_object *obj = NULL;
2317 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2318 u32 base = plane_config->base;
2319
Chris Wilsonff2652e2014-03-10 08:07:02 +00002320 if (plane_config->size == 0)
2321 return false;
2322
Jesse Barnes46f297f2014-03-07 08:57:48 -08002323 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2324 plane_config->size);
2325 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002326 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002327
2328 if (plane_config->tiled) {
2329 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002330 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331 }
2332
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2334 mode_cmd.width = crtc->base.primary->fb->width;
2335 mode_cmd.height = crtc->base.primary->fb->height;
2336 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337
2338 mutex_lock(&dev->struct_mutex);
2339
Dave Airlie66e514c2014-04-03 07:51:54 +10002340 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002341 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342 DRM_DEBUG_KMS("intel fb init failed\n");
2343 goto out_unref_obj;
2344 }
2345
Daniel Vettera071fa02014-06-18 23:28:09 +02002346 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348
2349 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2350 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352out_unref_obj:
2353 drm_gem_object_unreference(&obj->base);
2354 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002355 return false;
2356}
2357
2358static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2359 struct intel_plane_config *plane_config)
2360{
2361 struct drm_device *dev = intel_crtc->base.dev;
2362 struct drm_crtc *c;
2363 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002364 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365
Dave Airlie66e514c2014-04-03 07:51:54 +10002366 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002367 return;
2368
2369 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2370 return;
2371
Dave Airlie66e514c2014-04-03 07:51:54 +10002372 kfree(intel_crtc->base.primary->fb);
2373 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002374
2375 /*
2376 * Failed to alloc the obj, check to see if we should share
2377 * an fb with another CRTC instead
2378 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002379 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380 i = to_intel_crtc(c);
2381
2382 if (c == &intel_crtc->base)
2383 continue;
2384
Matt Roper2ff8fde2014-07-08 07:50:07 -07002385 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002386 continue;
2387
Matt Roper2ff8fde2014-07-08 07:50:07 -07002388 obj = intel_fb_obj(c->primary->fb);
2389 if (obj == NULL)
2390 continue;
2391
2392 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002393 drm_framebuffer_reference(c->primary->fb);
2394 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002395 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002396 break;
2397 }
2398 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002399}
2400
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002401static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2402 struct drm_framebuffer *fb,
2403 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002404{
2405 struct drm_device *dev = crtc->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002408 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002409 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002410 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002411 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002412 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302413 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002414
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002415 if (!intel_crtc->primary_enabled) {
2416 I915_WRITE(reg, 0);
2417 if (INTEL_INFO(dev)->gen >= 4)
2418 I915_WRITE(DSPSURF(plane), 0);
2419 else
2420 I915_WRITE(DSPADDR(plane), 0);
2421 POSTING_READ(reg);
2422 return;
2423 }
2424
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002425 obj = intel_fb_obj(fb);
2426 if (WARN_ON(obj == NULL))
2427 return;
2428
2429 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2430
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002431 dspcntr = DISPPLANE_GAMMA_ENABLE;
2432
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002433 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002434
2435 if (INTEL_INFO(dev)->gen < 4) {
2436 if (intel_crtc->pipe == PIPE_B)
2437 dspcntr |= DISPPLANE_SEL_PIPE_B;
2438
2439 /* pipesrc and dspsize control the size that is scaled from,
2440 * which should always be the user's requested size.
2441 */
2442 I915_WRITE(DSPSIZE(plane),
2443 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2444 (intel_crtc->config.pipe_src_w - 1));
2445 I915_WRITE(DSPPOS(plane), 0);
2446 }
2447
Ville Syrjälä57779d02012-10-31 17:50:14 +02002448 switch (fb->pixel_format) {
2449 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002450 dspcntr |= DISPPLANE_8BPP;
2451 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002452 case DRM_FORMAT_XRGB1555:
2453 case DRM_FORMAT_ARGB1555:
2454 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002455 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002456 case DRM_FORMAT_RGB565:
2457 dspcntr |= DISPPLANE_BGRX565;
2458 break;
2459 case DRM_FORMAT_XRGB8888:
2460 case DRM_FORMAT_ARGB8888:
2461 dspcntr |= DISPPLANE_BGRX888;
2462 break;
2463 case DRM_FORMAT_XBGR8888:
2464 case DRM_FORMAT_ABGR8888:
2465 dspcntr |= DISPPLANE_RGBX888;
2466 break;
2467 case DRM_FORMAT_XRGB2101010:
2468 case DRM_FORMAT_ARGB2101010:
2469 dspcntr |= DISPPLANE_BGRX101010;
2470 break;
2471 case DRM_FORMAT_XBGR2101010:
2472 case DRM_FORMAT_ABGR2101010:
2473 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002474 break;
2475 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002476 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002477 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002478
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002479 if (INTEL_INFO(dev)->gen >= 4 &&
2480 obj->tiling_mode != I915_TILING_NONE)
2481 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002482
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002483 if (IS_G4X(dev))
2484 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2485
Ville Syrjäläb98971272014-08-27 16:51:22 +03002486 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002487
Daniel Vetterc2c75132012-07-05 12:17:30 +02002488 if (INTEL_INFO(dev)->gen >= 4) {
2489 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002490 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002491 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002492 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002493 linear_offset -= intel_crtc->dspaddr_offset;
2494 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002495 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002496 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002497
Sonika Jindal48404c12014-08-22 14:06:04 +05302498 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2499 dspcntr |= DISPPLANE_ROTATE_180;
2500
2501 x += (intel_crtc->config.pipe_src_w - 1);
2502 y += (intel_crtc->config.pipe_src_h - 1);
2503
2504 /* Finding the last pixel of the last line of the display
2505 data and adding to linear_offset*/
2506 linear_offset +=
2507 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2508 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2509 }
2510
2511 I915_WRITE(reg, dspcntr);
2512
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002513 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2514 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2515 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002516 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002517 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002518 I915_WRITE(DSPSURF(plane),
2519 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002521 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002523 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002525}
2526
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002527static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2528 struct drm_framebuffer *fb,
2529 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002530{
2531 struct drm_device *dev = crtc->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002534 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002535 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002536 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002537 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302539 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002541 if (!intel_crtc->primary_enabled) {
2542 I915_WRITE(reg, 0);
2543 I915_WRITE(DSPSURF(plane), 0);
2544 POSTING_READ(reg);
2545 return;
2546 }
2547
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002548 obj = intel_fb_obj(fb);
2549 if (WARN_ON(obj == NULL))
2550 return;
2551
2552 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2553
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002554 dspcntr = DISPPLANE_GAMMA_ENABLE;
2555
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002556 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002557
2558 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2559 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2560
Ville Syrjälä57779d02012-10-31 17:50:14 +02002561 switch (fb->pixel_format) {
2562 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563 dspcntr |= DISPPLANE_8BPP;
2564 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002565 case DRM_FORMAT_RGB565:
2566 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002568 case DRM_FORMAT_XRGB8888:
2569 case DRM_FORMAT_ARGB8888:
2570 dspcntr |= DISPPLANE_BGRX888;
2571 break;
2572 case DRM_FORMAT_XBGR8888:
2573 case DRM_FORMAT_ABGR8888:
2574 dspcntr |= DISPPLANE_RGBX888;
2575 break;
2576 case DRM_FORMAT_XRGB2101010:
2577 case DRM_FORMAT_ARGB2101010:
2578 dspcntr |= DISPPLANE_BGRX101010;
2579 break;
2580 case DRM_FORMAT_XBGR2101010:
2581 case DRM_FORMAT_ABGR2101010:
2582 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583 break;
2584 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002585 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586 }
2587
2588 if (obj->tiling_mode != I915_TILING_NONE)
2589 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002590
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002592 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002593
Ville Syrjäläb98971272014-08-27 16:51:22 +03002594 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002595 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002596 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002597 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002598 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002599 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302600 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2601 dspcntr |= DISPPLANE_ROTATE_180;
2602
2603 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2604 x += (intel_crtc->config.pipe_src_w - 1);
2605 y += (intel_crtc->config.pipe_src_h - 1);
2606
2607 /* Finding the last pixel of the last line of the display
2608 data and adding to linear_offset*/
2609 linear_offset +=
2610 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2611 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2612 }
2613 }
2614
2615 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002616
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002617 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2618 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2619 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002620 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002621 I915_WRITE(DSPSURF(plane),
2622 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002623 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002624 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2625 } else {
2626 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2627 I915_WRITE(DSPLINOFF(plane), linear_offset);
2628 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002630}
2631
Damien Lespiau70d21f02013-07-03 21:06:04 +01002632static void skylake_update_primary_plane(struct drm_crtc *crtc,
2633 struct drm_framebuffer *fb,
2634 int x, int y)
2635{
2636 struct drm_device *dev = crtc->dev;
2637 struct drm_i915_private *dev_priv = dev->dev_private;
2638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2639 struct intel_framebuffer *intel_fb;
2640 struct drm_i915_gem_object *obj;
2641 int pipe = intel_crtc->pipe;
2642 u32 plane_ctl, stride;
2643
2644 if (!intel_crtc->primary_enabled) {
2645 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2646 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2647 POSTING_READ(PLANE_CTL(pipe, 0));
2648 return;
2649 }
2650
2651 plane_ctl = PLANE_CTL_ENABLE |
2652 PLANE_CTL_PIPE_GAMMA_ENABLE |
2653 PLANE_CTL_PIPE_CSC_ENABLE;
2654
2655 switch (fb->pixel_format) {
2656 case DRM_FORMAT_RGB565:
2657 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2658 break;
2659 case DRM_FORMAT_XRGB8888:
2660 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2661 break;
2662 case DRM_FORMAT_XBGR8888:
2663 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2664 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2665 break;
2666 case DRM_FORMAT_XRGB2101010:
2667 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2668 break;
2669 case DRM_FORMAT_XBGR2101010:
2670 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2671 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2672 break;
2673 default:
2674 BUG();
2675 }
2676
2677 intel_fb = to_intel_framebuffer(fb);
2678 obj = intel_fb->obj;
2679
2680 /*
2681 * The stride is either expressed as a multiple of 64 bytes chunks for
2682 * linear buffers or in number of tiles for tiled buffers.
2683 */
2684 switch (obj->tiling_mode) {
2685 case I915_TILING_NONE:
2686 stride = fb->pitches[0] >> 6;
2687 break;
2688 case I915_TILING_X:
2689 plane_ctl |= PLANE_CTL_TILED_X;
2690 stride = fb->pitches[0] >> 9;
2691 break;
2692 default:
2693 BUG();
2694 }
2695
2696 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002697 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2698 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002699
2700 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2701
2702 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2703 i915_gem_obj_ggtt_offset(obj),
2704 x, y, fb->width, fb->height,
2705 fb->pitches[0]);
2706
2707 I915_WRITE(PLANE_POS(pipe, 0), 0);
2708 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2709 I915_WRITE(PLANE_SIZE(pipe, 0),
2710 (intel_crtc->config.pipe_src_h - 1) << 16 |
2711 (intel_crtc->config.pipe_src_w - 1));
2712 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2713 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2714
2715 POSTING_READ(PLANE_SURF(pipe, 0));
2716}
2717
Jesse Barnes17638cd2011-06-24 12:19:23 -07002718/* Assume fb object is pinned & idle & fenced and just update base pointers */
2719static int
2720intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2721 int x, int y, enum mode_set_atomic state)
2722{
2723 struct drm_device *dev = crtc->dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002725
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002726 if (dev_priv->display.disable_fbc)
2727 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002729 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2730
2731 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002732}
2733
Ville Syrjälä96a02912013-02-18 19:08:49 +02002734void intel_display_handle_reset(struct drm_device *dev)
2735{
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 struct drm_crtc *crtc;
2738
2739 /*
2740 * Flips in the rings have been nuked by the reset,
2741 * so complete all pending flips so that user space
2742 * will get its events and not get stuck.
2743 *
2744 * Also update the base address of all primary
2745 * planes to the the last fb to make sure we're
2746 * showing the correct fb after a reset.
2747 *
2748 * Need to make two loops over the crtcs so that we
2749 * don't try to grab a crtc mutex before the
2750 * pending_flip_queue really got woken up.
2751 */
2752
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002753 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2755 enum plane plane = intel_crtc->plane;
2756
2757 intel_prepare_page_flip(dev, plane);
2758 intel_finish_page_flip_plane(dev, plane);
2759 }
2760
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002761 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2763
Rob Clark51fd3712013-11-19 12:10:12 -05002764 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002765 /*
2766 * FIXME: Once we have proper support for primary planes (and
2767 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002768 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002769 */
Matt Roperf4510a22014-04-01 15:22:40 -07002770 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002771 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002772 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002773 crtc->x,
2774 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002775 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002776 }
2777}
2778
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002779static int
Chris Wilson14667a42012-04-03 17:58:35 +01002780intel_finish_fb(struct drm_framebuffer *old_fb)
2781{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002782 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002783 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2784 bool was_interruptible = dev_priv->mm.interruptible;
2785 int ret;
2786
Chris Wilson14667a42012-04-03 17:58:35 +01002787 /* Big Hammer, we also need to ensure that any pending
2788 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2789 * current scanout is retired before unpinning the old
2790 * framebuffer.
2791 *
2792 * This should only fail upon a hung GPU, in which case we
2793 * can safely continue.
2794 */
2795 dev_priv->mm.interruptible = false;
2796 ret = i915_gem_object_finish_gpu(obj);
2797 dev_priv->mm.interruptible = was_interruptible;
2798
2799 return ret;
2800}
2801
Chris Wilson7d5e3792014-03-04 13:15:08 +00002802static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002807 bool pending;
2808
2809 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2810 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2811 return false;
2812
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002813 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002814 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002815 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002816
2817 return pending;
2818}
2819
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002820static void intel_update_pipe_size(struct intel_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->base.dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 const struct drm_display_mode *adjusted_mode;
2825
2826 if (!i915.fastboot)
2827 return;
2828
2829 /*
2830 * Update pipe size and adjust fitter if needed: the reason for this is
2831 * that in compute_mode_changes we check the native mode (not the pfit
2832 * mode) to see if we can flip rather than do a full mode set. In the
2833 * fastboot case, we'll flip, but if we don't update the pipesrc and
2834 * pfit state, we'll end up with a big fb scanned out into the wrong
2835 * sized surface.
2836 *
2837 * To fix this properly, we need to hoist the checks up into
2838 * compute_mode_changes (or above), check the actual pfit state and
2839 * whether the platform allows pfit disable with pipe active, and only
2840 * then update the pipesrc and pfit state, even on the flip path.
2841 */
2842
2843 adjusted_mode = &crtc->config.adjusted_mode;
2844
2845 I915_WRITE(PIPESRC(crtc->pipe),
2846 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2847 (adjusted_mode->crtc_vdisplay - 1));
2848 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002849 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2850 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002851 I915_WRITE(PF_CTL(crtc->pipe), 0);
2852 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2853 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2854 }
2855 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2856 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2857}
2858
Chris Wilson14667a42012-04-03 17:58:35 +01002859static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002860intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002861 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002862{
2863 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002864 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002866 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002867 struct drm_framebuffer *old_fb = crtc->primary->fb;
2868 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2869 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002870 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002871
Chris Wilson7d5e3792014-03-04 13:15:08 +00002872 if (intel_crtc_has_pending_flip(crtc)) {
2873 DRM_ERROR("pipe is still busy with an old pageflip\n");
2874 return -EBUSY;
2875 }
2876
Jesse Barnes79e53942008-11-07 14:24:08 -08002877 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002878 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002879 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002880 return 0;
2881 }
2882
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002883 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002884 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2885 plane_name(intel_crtc->plane),
2886 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002887 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002888 }
2889
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002890 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002891 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2892 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002893 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002894 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002895 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002896 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002897 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002898 return ret;
2899 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002900
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002901 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002902
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002903 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002904
Daniel Vetterf99d7062014-06-19 16:01:59 +02002905 if (intel_crtc->active)
2906 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2907
Matt Roperf4510a22014-04-01 15:22:40 -07002908 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002909 crtc->x = x;
2910 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002911
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002912 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002913 if (intel_crtc->active && old_fb != fb)
2914 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002915 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002916 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002917 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002918 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002919
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002920 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002921 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002922 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002923
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002924 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002925}
2926
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002927static void intel_fdi_normal_train(struct drm_crtc *crtc)
2928{
2929 struct drm_device *dev = crtc->dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2932 int pipe = intel_crtc->pipe;
2933 u32 reg, temp;
2934
2935 /* enable normal train */
2936 reg = FDI_TX_CTL(pipe);
2937 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002938 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002939 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2940 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002941 } else {
2942 temp &= ~FDI_LINK_TRAIN_NONE;
2943 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002944 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002945 I915_WRITE(reg, temp);
2946
2947 reg = FDI_RX_CTL(pipe);
2948 temp = I915_READ(reg);
2949 if (HAS_PCH_CPT(dev)) {
2950 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2951 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2952 } else {
2953 temp &= ~FDI_LINK_TRAIN_NONE;
2954 temp |= FDI_LINK_TRAIN_NONE;
2955 }
2956 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2957
2958 /* wait one idle pattern time */
2959 POSTING_READ(reg);
2960 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002961
2962 /* IVB wants error correction enabled */
2963 if (IS_IVYBRIDGE(dev))
2964 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2965 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002966}
2967
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002968static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002969{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002970 return crtc->base.enabled && crtc->active &&
2971 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002972}
2973
Daniel Vetter01a415f2012-10-27 15:58:40 +02002974static void ivb_modeset_global_resources(struct drm_device *dev)
2975{
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct intel_crtc *pipe_B_crtc =
2978 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2979 struct intel_crtc *pipe_C_crtc =
2980 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2981 uint32_t temp;
2982
Daniel Vetter1e833f42013-02-19 22:31:57 +01002983 /*
2984 * When everything is off disable fdi C so that we could enable fdi B
2985 * with all lanes. Note that we don't care about enabled pipes without
2986 * an enabled pch encoder.
2987 */
2988 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2989 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002990 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2991 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2992
2993 temp = I915_READ(SOUTH_CHICKEN1);
2994 temp &= ~FDI_BC_BIFURCATION_SELECT;
2995 DRM_DEBUG_KMS("disabling fdi C rx\n");
2996 I915_WRITE(SOUTH_CHICKEN1, temp);
2997 }
2998}
2999
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003000/* The FDI link training functions for ILK/Ibexpeak. */
3001static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3002{
3003 struct drm_device *dev = crtc->dev;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3006 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003007 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003009 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003010 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003011
Adam Jacksone1a44742010-06-25 15:32:14 -04003012 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3013 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 reg = FDI_RX_IMR(pipe);
3015 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003016 temp &= ~FDI_RX_SYMBOL_LOCK;
3017 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 I915_WRITE(reg, temp);
3019 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003020 udelay(150);
3021
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003022 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003023 reg = FDI_TX_CTL(pipe);
3024 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003025 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3026 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003027 temp &= ~FDI_LINK_TRAIN_NONE;
3028 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003029 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003030
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 reg = FDI_RX_CTL(pipe);
3032 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033 temp &= ~FDI_LINK_TRAIN_NONE;
3034 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003035 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3036
3037 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003038 udelay(150);
3039
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003040 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003041 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3042 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3043 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003044
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003046 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003048 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3049
3050 if ((temp & FDI_RX_BIT_LOCK)) {
3051 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003053 break;
3054 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003056 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003057 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003058
3059 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 reg = FDI_TX_CTL(pipe);
3061 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062 temp &= ~FDI_LINK_TRAIN_NONE;
3063 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 reg = FDI_RX_CTL(pipe);
3067 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003068 temp &= ~FDI_LINK_TRAIN_NONE;
3069 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 I915_WRITE(reg, temp);
3071
3072 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003073 udelay(150);
3074
Chris Wilson5eddb702010-09-11 13:48:45 +01003075 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003076 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003078 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3079
3080 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003082 DRM_DEBUG_KMS("FDI train 2 done.\n");
3083 break;
3084 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003085 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003086 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088
3089 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003090
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091}
3092
Akshay Joshi0206e352011-08-16 15:34:10 -04003093static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3095 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3096 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3097 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3098};
3099
3100/* The FDI link training functions for SNB/Cougarpoint. */
3101static void gen6_fdi_link_train(struct drm_crtc *crtc)
3102{
3103 struct drm_device *dev = crtc->dev;
3104 struct drm_i915_private *dev_priv = dev->dev_private;
3105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3106 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003107 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003108
Adam Jacksone1a44742010-06-25 15:32:14 -04003109 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3110 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 reg = FDI_RX_IMR(pipe);
3112 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003113 temp &= ~FDI_RX_SYMBOL_LOCK;
3114 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 I915_WRITE(reg, temp);
3116
3117 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003118 udelay(150);
3119
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003120 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003121 reg = FDI_TX_CTL(pipe);
3122 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003123 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3124 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125 temp &= ~FDI_LINK_TRAIN_NONE;
3126 temp |= FDI_LINK_TRAIN_PATTERN_1;
3127 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3128 /* SNB-B */
3129 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003131
Daniel Vetterd74cf322012-10-26 10:58:13 +02003132 I915_WRITE(FDI_RX_MISC(pipe),
3133 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3134
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 reg = FDI_RX_CTL(pipe);
3136 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003137 if (HAS_PCH_CPT(dev)) {
3138 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3139 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3140 } else {
3141 temp &= ~FDI_LINK_TRAIN_NONE;
3142 temp |= FDI_LINK_TRAIN_PATTERN_1;
3143 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003144 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3145
3146 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003147 udelay(150);
3148
Akshay Joshi0206e352011-08-16 15:34:10 -04003149 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 reg = FDI_TX_CTL(pipe);
3151 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3153 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 I915_WRITE(reg, temp);
3155
3156 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 udelay(500);
3158
Sean Paulfa37d392012-03-02 12:53:39 -05003159 for (retry = 0; retry < 5; retry++) {
3160 reg = FDI_RX_IIR(pipe);
3161 temp = I915_READ(reg);
3162 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3163 if (temp & FDI_RX_BIT_LOCK) {
3164 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3165 DRM_DEBUG_KMS("FDI train 1 done.\n");
3166 break;
3167 }
3168 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169 }
Sean Paulfa37d392012-03-02 12:53:39 -05003170 if (retry < 5)
3171 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003172 }
3173 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003174 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003175
3176 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 reg = FDI_TX_CTL(pipe);
3178 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179 temp &= ~FDI_LINK_TRAIN_NONE;
3180 temp |= FDI_LINK_TRAIN_PATTERN_2;
3181 if (IS_GEN6(dev)) {
3182 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3183 /* SNB-B */
3184 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3185 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003187
Chris Wilson5eddb702010-09-11 13:48:45 +01003188 reg = FDI_RX_CTL(pipe);
3189 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003190 if (HAS_PCH_CPT(dev)) {
3191 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3192 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3193 } else {
3194 temp &= ~FDI_LINK_TRAIN_NONE;
3195 temp |= FDI_LINK_TRAIN_PATTERN_2;
3196 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003197 I915_WRITE(reg, temp);
3198
3199 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003200 udelay(150);
3201
Akshay Joshi0206e352011-08-16 15:34:10 -04003202 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 reg = FDI_TX_CTL(pipe);
3204 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003205 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3206 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 I915_WRITE(reg, temp);
3208
3209 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003210 udelay(500);
3211
Sean Paulfa37d392012-03-02 12:53:39 -05003212 for (retry = 0; retry < 5; retry++) {
3213 reg = FDI_RX_IIR(pipe);
3214 temp = I915_READ(reg);
3215 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3216 if (temp & FDI_RX_SYMBOL_LOCK) {
3217 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3218 DRM_DEBUG_KMS("FDI train 2 done.\n");
3219 break;
3220 }
3221 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 }
Sean Paulfa37d392012-03-02 12:53:39 -05003223 if (retry < 5)
3224 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003225 }
3226 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003227 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003228
3229 DRM_DEBUG_KMS("FDI train done.\n");
3230}
3231
Jesse Barnes357555c2011-04-28 15:09:55 -07003232/* Manual link training for Ivy Bridge A0 parts */
3233static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3234{
3235 struct drm_device *dev = crtc->dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
3237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3238 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003239 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003240
3241 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3242 for train result */
3243 reg = FDI_RX_IMR(pipe);
3244 temp = I915_READ(reg);
3245 temp &= ~FDI_RX_SYMBOL_LOCK;
3246 temp &= ~FDI_RX_BIT_LOCK;
3247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(150);
3251
Daniel Vetter01a415f2012-10-27 15:58:40 +02003252 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3253 I915_READ(FDI_RX_IIR(pipe)));
3254
Jesse Barnes139ccd32013-08-19 11:04:55 -07003255 /* Try each vswing and preemphasis setting twice before moving on */
3256 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3257 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003258 reg = FDI_TX_CTL(pipe);
3259 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003260 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3261 temp &= ~FDI_TX_ENABLE;
3262 I915_WRITE(reg, temp);
3263
3264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
3266 temp &= ~FDI_LINK_TRAIN_AUTO;
3267 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3268 temp &= ~FDI_RX_ENABLE;
3269 I915_WRITE(reg, temp);
3270
3271 /* enable CPU FDI TX and PCH FDI RX */
3272 reg = FDI_TX_CTL(pipe);
3273 temp = I915_READ(reg);
3274 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3275 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3276 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003277 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003278 temp |= snb_b_fdi_train_param[j/2];
3279 temp |= FDI_COMPOSITE_SYNC;
3280 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3281
3282 I915_WRITE(FDI_RX_MISC(pipe),
3283 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3284
3285 reg = FDI_RX_CTL(pipe);
3286 temp = I915_READ(reg);
3287 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3288 temp |= FDI_COMPOSITE_SYNC;
3289 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3290
3291 POSTING_READ(reg);
3292 udelay(1); /* should be 0.5us */
3293
3294 for (i = 0; i < 4; i++) {
3295 reg = FDI_RX_IIR(pipe);
3296 temp = I915_READ(reg);
3297 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3298
3299 if (temp & FDI_RX_BIT_LOCK ||
3300 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3301 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3302 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3303 i);
3304 break;
3305 }
3306 udelay(1); /* should be 0.5us */
3307 }
3308 if (i == 4) {
3309 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3310 continue;
3311 }
3312
3313 /* Train 2 */
3314 reg = FDI_TX_CTL(pipe);
3315 temp = I915_READ(reg);
3316 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3317 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3318 I915_WRITE(reg, temp);
3319
3320 reg = FDI_RX_CTL(pipe);
3321 temp = I915_READ(reg);
3322 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3323 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003324 I915_WRITE(reg, temp);
3325
3326 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003327 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003328
Jesse Barnes139ccd32013-08-19 11:04:55 -07003329 for (i = 0; i < 4; i++) {
3330 reg = FDI_RX_IIR(pipe);
3331 temp = I915_READ(reg);
3332 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003333
Jesse Barnes139ccd32013-08-19 11:04:55 -07003334 if (temp & FDI_RX_SYMBOL_LOCK ||
3335 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3336 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3337 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3338 i);
3339 goto train_done;
3340 }
3341 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003342 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003343 if (i == 4)
3344 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003345 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003346
Jesse Barnes139ccd32013-08-19 11:04:55 -07003347train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003348 DRM_DEBUG_KMS("FDI train done.\n");
3349}
3350
Daniel Vetter88cefb62012-08-12 19:27:14 +02003351static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003352{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003353 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003354 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003355 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003357
Jesse Barnesc64e3112010-09-10 11:27:03 -07003358
Jesse Barnes0e23b992010-09-10 11:10:00 -07003359 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 reg = FDI_RX_CTL(pipe);
3361 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003362 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3363 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003364 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3366
3367 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003368 udelay(200);
3369
3370 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 temp = I915_READ(reg);
3372 I915_WRITE(reg, temp | FDI_PCDCLK);
3373
3374 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003375 udelay(200);
3376
Paulo Zanoni20749732012-11-23 15:30:38 -02003377 /* Enable CPU FDI TX PLL, always on for Ironlake */
3378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
3380 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3381 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003382
Paulo Zanoni20749732012-11-23 15:30:38 -02003383 POSTING_READ(reg);
3384 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385 }
3386}
3387
Daniel Vetter88cefb62012-08-12 19:27:14 +02003388static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3389{
3390 struct drm_device *dev = intel_crtc->base.dev;
3391 struct drm_i915_private *dev_priv = dev->dev_private;
3392 int pipe = intel_crtc->pipe;
3393 u32 reg, temp;
3394
3395 /* Switch from PCDclk to Rawclk */
3396 reg = FDI_RX_CTL(pipe);
3397 temp = I915_READ(reg);
3398 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3399
3400 /* Disable CPU FDI TX PLL */
3401 reg = FDI_TX_CTL(pipe);
3402 temp = I915_READ(reg);
3403 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3404
3405 POSTING_READ(reg);
3406 udelay(100);
3407
3408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
3410 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3411
3412 /* Wait for the clocks to turn off. */
3413 POSTING_READ(reg);
3414 udelay(100);
3415}
3416
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003417static void ironlake_fdi_disable(struct drm_crtc *crtc)
3418{
3419 struct drm_device *dev = crtc->dev;
3420 struct drm_i915_private *dev_priv = dev->dev_private;
3421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3422 int pipe = intel_crtc->pipe;
3423 u32 reg, temp;
3424
3425 /* disable CPU FDI tx and PCH FDI rx */
3426 reg = FDI_TX_CTL(pipe);
3427 temp = I915_READ(reg);
3428 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3429 POSTING_READ(reg);
3430
3431 reg = FDI_RX_CTL(pipe);
3432 temp = I915_READ(reg);
3433 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003434 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003435 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003441 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003442 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003443
3444 /* still set train pattern 1 */
3445 reg = FDI_TX_CTL(pipe);
3446 temp = I915_READ(reg);
3447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_1;
3449 I915_WRITE(reg, temp);
3450
3451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
3453 if (HAS_PCH_CPT(dev)) {
3454 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3455 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3456 } else {
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
3459 }
3460 /* BPC in FDI rx is consistent with that in PIPECONF */
3461 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003462 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
3466 udelay(100);
3467}
3468
Chris Wilson5dce5b932014-01-20 10:17:36 +00003469bool intel_has_pending_fb_unpin(struct drm_device *dev)
3470{
3471 struct intel_crtc *crtc;
3472
3473 /* Note that we don't need to be called with mode_config.lock here
3474 * as our list of CRTC objects is static for the lifetime of the
3475 * device and so cannot disappear as we iterate. Similarly, we can
3476 * happily treat the predicates as racy, atomic checks as userspace
3477 * cannot claim and pin a new fb without at least acquring the
3478 * struct_mutex and so serialising with us.
3479 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003480 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003481 if (atomic_read(&crtc->unpin_work_count) == 0)
3482 continue;
3483
3484 if (crtc->unpin_work)
3485 intel_wait_for_vblank(dev, crtc->pipe);
3486
3487 return true;
3488 }
3489
3490 return false;
3491}
3492
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003493static void page_flip_completed(struct intel_crtc *intel_crtc)
3494{
3495 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3496 struct intel_unpin_work *work = intel_crtc->unpin_work;
3497
3498 /* ensure that the unpin work is consistent wrt ->pending. */
3499 smp_rmb();
3500 intel_crtc->unpin_work = NULL;
3501
3502 if (work->event)
3503 drm_send_vblank_event(intel_crtc->base.dev,
3504 intel_crtc->pipe,
3505 work->event);
3506
3507 drm_crtc_vblank_put(&intel_crtc->base);
3508
3509 wake_up_all(&dev_priv->pending_flip_queue);
3510 queue_work(dev_priv->wq, &work->work);
3511
3512 trace_i915_flip_complete(intel_crtc->plane,
3513 work->pending_flip_obj);
3514}
3515
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003516void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003517{
Chris Wilson0f911282012-04-17 10:05:38 +01003518 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003519 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003520
Daniel Vetter2c10d572012-12-20 21:24:07 +01003521 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003522 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3523 !intel_crtc_has_pending_flip(crtc),
3524 60*HZ) == 0)) {
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003526
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003527 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003528 if (intel_crtc->unpin_work) {
3529 WARN_ONCE(1, "Removing stuck page flip\n");
3530 page_flip_completed(intel_crtc);
3531 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003532 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003533 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003534
Chris Wilson975d5682014-08-20 13:13:34 +01003535 if (crtc->primary->fb) {
3536 mutex_lock(&dev->struct_mutex);
3537 intel_finish_fb(crtc->primary->fb);
3538 mutex_unlock(&dev->struct_mutex);
3539 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003540}
3541
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003542/* Program iCLKIP clock to the desired frequency */
3543static void lpt_program_iclkip(struct drm_crtc *crtc)
3544{
3545 struct drm_device *dev = crtc->dev;
3546 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003547 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003548 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3549 u32 temp;
3550
Daniel Vetter09153002012-12-12 14:06:44 +01003551 mutex_lock(&dev_priv->dpio_lock);
3552
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003553 /* It is necessary to ungate the pixclk gate prior to programming
3554 * the divisors, and gate it back when it is done.
3555 */
3556 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3557
3558 /* Disable SSCCTL */
3559 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003560 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3561 SBI_SSCCTL_DISABLE,
3562 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003563
3564 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003565 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003566 auxdiv = 1;
3567 divsel = 0x41;
3568 phaseinc = 0x20;
3569 } else {
3570 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003571 * but the adjusted_mode->crtc_clock in in KHz. To get the
3572 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003573 * convert the virtual clock precision to KHz here for higher
3574 * precision.
3575 */
3576 u32 iclk_virtual_root_freq = 172800 * 1000;
3577 u32 iclk_pi_range = 64;
3578 u32 desired_divisor, msb_divisor_value, pi_value;
3579
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003580 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003581 msb_divisor_value = desired_divisor / iclk_pi_range;
3582 pi_value = desired_divisor % iclk_pi_range;
3583
3584 auxdiv = 0;
3585 divsel = msb_divisor_value - 2;
3586 phaseinc = pi_value;
3587 }
3588
3589 /* This should not happen with any sane values */
3590 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3591 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3592 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3593 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3594
3595 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003596 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003597 auxdiv,
3598 divsel,
3599 phasedir,
3600 phaseinc);
3601
3602 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003603 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003604 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3605 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3606 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3607 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3608 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3609 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003610 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003611
3612 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003613 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003614 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3615 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003616 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003617
3618 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003619 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003620 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003621 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003622
3623 /* Wait for initialization time */
3624 udelay(24);
3625
3626 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003627
3628 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003629}
3630
Daniel Vetter275f01b22013-05-03 11:49:47 +02003631static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3632 enum pipe pch_transcoder)
3633{
3634 struct drm_device *dev = crtc->base.dev;
3635 struct drm_i915_private *dev_priv = dev->dev_private;
3636 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3637
3638 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3639 I915_READ(HTOTAL(cpu_transcoder)));
3640 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3641 I915_READ(HBLANK(cpu_transcoder)));
3642 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3643 I915_READ(HSYNC(cpu_transcoder)));
3644
3645 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3646 I915_READ(VTOTAL(cpu_transcoder)));
3647 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3648 I915_READ(VBLANK(cpu_transcoder)));
3649 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3650 I915_READ(VSYNC(cpu_transcoder)));
3651 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3652 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3653}
3654
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003655static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3656{
3657 struct drm_i915_private *dev_priv = dev->dev_private;
3658 uint32_t temp;
3659
3660 temp = I915_READ(SOUTH_CHICKEN1);
3661 if (temp & FDI_BC_BIFURCATION_SELECT)
3662 return;
3663
3664 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3665 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3666
3667 temp |= FDI_BC_BIFURCATION_SELECT;
3668 DRM_DEBUG_KMS("enabling fdi C rx\n");
3669 I915_WRITE(SOUTH_CHICKEN1, temp);
3670 POSTING_READ(SOUTH_CHICKEN1);
3671}
3672
3673static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3674{
3675 struct drm_device *dev = intel_crtc->base.dev;
3676 struct drm_i915_private *dev_priv = dev->dev_private;
3677
3678 switch (intel_crtc->pipe) {
3679 case PIPE_A:
3680 break;
3681 case PIPE_B:
3682 if (intel_crtc->config.fdi_lanes > 2)
3683 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3684 else
3685 cpt_enable_fdi_bc_bifurcation(dev);
3686
3687 break;
3688 case PIPE_C:
3689 cpt_enable_fdi_bc_bifurcation(dev);
3690
3691 break;
3692 default:
3693 BUG();
3694 }
3695}
3696
Jesse Barnesf67a5592011-01-05 10:31:48 -08003697/*
3698 * Enable PCH resources required for PCH ports:
3699 * - PCH PLLs
3700 * - FDI training & RX/TX
3701 * - update transcoder timings
3702 * - DP transcoding bits
3703 * - transcoder
3704 */
3705static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003706{
3707 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3710 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003711 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003712
Daniel Vetterab9412b2013-05-03 11:49:46 +02003713 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003714
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003715 if (IS_IVYBRIDGE(dev))
3716 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3717
Daniel Vettercd986ab2012-10-26 10:58:12 +02003718 /* Write the TU size bits before fdi link training, so that error
3719 * detection works. */
3720 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3721 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3722
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003723 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003724 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003725
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003726 /* We need to program the right clock selection before writing the pixel
3727 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003728 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003729 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003730
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003731 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003732 temp |= TRANS_DPLL_ENABLE(pipe);
3733 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003734 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003735 temp |= sel;
3736 else
3737 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003738 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003739 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003741 /* XXX: pch pll's can be enabled any time before we enable the PCH
3742 * transcoder, and we actually should do this to not upset any PCH
3743 * transcoder that already use the clock when we share it.
3744 *
3745 * Note that enable_shared_dpll tries to do the right thing, but
3746 * get_shared_dpll unconditionally resets the pll - we need that to have
3747 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003748 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003749
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003750 /* set transcoder timing, panel must allow it */
3751 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003752 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003753
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003754 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003755
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003756 /* For PCH DP, enable TRANS_DP_CTL */
3757 if (HAS_PCH_CPT(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003758 (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3759 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003760 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 reg = TRANS_DP_CTL(pipe);
3762 temp = I915_READ(reg);
3763 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003764 TRANS_DP_SYNC_MASK |
3765 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp |= (TRANS_DP_OUTPUT_ENABLE |
3767 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003768 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003769
3770 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003774
3775 switch (intel_trans_dp_port_sel(crtc)) {
3776 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003778 break;
3779 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003781 break;
3782 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003784 break;
3785 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003786 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003787 }
3788
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003790 }
3791
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003792 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003793}
3794
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003795static void lpt_pch_enable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003800 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003801
Daniel Vetterab9412b2013-05-03 11:49:46 +02003802 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003803
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003804 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003805
Paulo Zanoni0540e482012-10-31 18:12:40 -02003806 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003807 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003808
Paulo Zanoni937bb612012-10-31 18:12:47 -02003809 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003810}
3811
Daniel Vetter716c2e52014-06-25 22:02:02 +03003812void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003813{
Daniel Vettere2b78262013-06-07 23:10:03 +02003814 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003815
3816 if (pll == NULL)
3817 return;
3818
3819 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003820 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003821 return;
3822 }
3823
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003824 if (--pll->refcount == 0) {
3825 WARN_ON(pll->on);
3826 WARN_ON(pll->active);
3827 }
3828
Daniel Vettera43f6e02013-06-07 23:10:32 +02003829 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830}
3831
Daniel Vetter716c2e52014-06-25 22:02:02 +03003832struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003833{
Daniel Vettere2b78262013-06-07 23:10:03 +02003834 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3835 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3836 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003837
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003838 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003839 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3840 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003841 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842 }
3843
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003844 if (HAS_PCH_IBX(dev_priv->dev)) {
3845 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003846 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003847 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003848
Daniel Vetter46edb022013-06-05 13:34:12 +02003849 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3850 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003851
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003852 WARN_ON(pll->refcount);
3853
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003854 goto found;
3855 }
3856
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003857 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3858 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003859
3860 /* Only want to check enabled timings first */
3861 if (pll->refcount == 0)
3862 continue;
3863
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003864 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3865 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003866 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003867 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003868 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003869
3870 goto found;
3871 }
3872 }
3873
3874 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003875 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3876 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003877 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003878 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3879 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003880 goto found;
3881 }
3882 }
3883
3884 return NULL;
3885
3886found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003887 if (pll->refcount == 0)
3888 pll->hw_state = crtc->config.dpll_hw_state;
3889
Daniel Vettera43f6e02013-06-07 23:10:32 +02003890 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003891 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3892 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003893
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896 return pll;
3897}
3898
Daniel Vettera1520312013-05-03 11:49:50 +02003899static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003900{
3901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003902 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003903 u32 temp;
3904
3905 temp = I915_READ(dslreg);
3906 udelay(500);
3907 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003908 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003909 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003910 }
3911}
3912
Jesse Barnesb074cec2013-04-25 12:55:02 -07003913static void ironlake_pfit_enable(struct intel_crtc *crtc)
3914{
3915 struct drm_device *dev = crtc->base.dev;
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917 int pipe = crtc->pipe;
3918
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003919 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003920 /* Force use of hard-coded filter coefficients
3921 * as some pre-programmed values are broken,
3922 * e.g. x201.
3923 */
3924 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3925 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3926 PF_PIPE_SEL_IVB(pipe));
3927 else
3928 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3929 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3930 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003931 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003932}
3933
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003934static void intel_enable_planes(struct drm_crtc *crtc)
3935{
3936 struct drm_device *dev = crtc->dev;
3937 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003938 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003939 struct intel_plane *intel_plane;
3940
Matt Roperaf2b6532014-04-01 15:22:32 -07003941 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3942 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003943 if (intel_plane->pipe == pipe)
3944 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003945 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003946}
3947
3948static void intel_disable_planes(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003952 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003953 struct intel_plane *intel_plane;
3954
Matt Roperaf2b6532014-04-01 15:22:32 -07003955 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3956 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003957 if (intel_plane->pipe == pipe)
3958 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003959 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003960}
3961
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003962void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003963{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003964 struct drm_device *dev = crtc->base.dev;
3965 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003966
3967 if (!crtc->config.ips_enabled)
3968 return;
3969
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003970 /* We can only enable IPS after we enable a plane and wait for a vblank */
3971 intel_wait_for_vblank(dev, crtc->pipe);
3972
Paulo Zanonid77e4532013-09-24 13:52:55 -03003973 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003974 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003975 mutex_lock(&dev_priv->rps.hw_lock);
3976 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3977 mutex_unlock(&dev_priv->rps.hw_lock);
3978 /* Quoting Art Runyan: "its not safe to expect any particular
3979 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003980 * mailbox." Moreover, the mailbox may return a bogus state,
3981 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003982 */
3983 } else {
3984 I915_WRITE(IPS_CTL, IPS_ENABLE);
3985 /* The bit only becomes 1 in the next vblank, so this wait here
3986 * is essentially intel_wait_for_vblank. If we don't have this
3987 * and don't wait for vblanks until the end of crtc_enable, then
3988 * the HW state readout code will complain that the expected
3989 * IPS_CTL value is not the one we read. */
3990 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3991 DRM_ERROR("Timed out waiting for IPS enable\n");
3992 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003993}
3994
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003995void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003996{
3997 struct drm_device *dev = crtc->base.dev;
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999
4000 if (!crtc->config.ips_enabled)
4001 return;
4002
4003 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004004 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004005 mutex_lock(&dev_priv->rps.hw_lock);
4006 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4007 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004008 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4009 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4010 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004011 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004012 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004013 POSTING_READ(IPS_CTL);
4014 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004015
4016 /* We need to wait for a vblank before we can disable the plane. */
4017 intel_wait_for_vblank(dev, crtc->pipe);
4018}
4019
4020/** Loads the palette/gamma unit for the CRTC with the prepared values */
4021static void intel_crtc_load_lut(struct drm_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4026 enum pipe pipe = intel_crtc->pipe;
4027 int palreg = PALETTE(pipe);
4028 int i;
4029 bool reenable_ips = false;
4030
4031 /* The clocks have to be on to load the palette. */
4032 if (!crtc->enabled || !intel_crtc->active)
4033 return;
4034
4035 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004036 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004037 assert_dsi_pll_enabled(dev_priv);
4038 else
4039 assert_pll_enabled(dev_priv, pipe);
4040 }
4041
4042 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304043 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004044 palreg = LGC_PALETTE(pipe);
4045
4046 /* Workaround : Do not read or write the pipe palette/gamma data while
4047 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4048 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004049 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004050 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4051 GAMMA_MODE_MODE_SPLIT)) {
4052 hsw_disable_ips(intel_crtc);
4053 reenable_ips = true;
4054 }
4055
4056 for (i = 0; i < 256; i++) {
4057 I915_WRITE(palreg + 4 * i,
4058 (intel_crtc->lut_r[i] << 16) |
4059 (intel_crtc->lut_g[i] << 8) |
4060 intel_crtc->lut_b[i]);
4061 }
4062
4063 if (reenable_ips)
4064 hsw_enable_ips(intel_crtc);
4065}
4066
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004067static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4068{
4069 if (!enable && intel_crtc->overlay) {
4070 struct drm_device *dev = intel_crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072
4073 mutex_lock(&dev->struct_mutex);
4074 dev_priv->mm.interruptible = false;
4075 (void) intel_overlay_switch_off(intel_crtc->overlay);
4076 dev_priv->mm.interruptible = true;
4077 mutex_unlock(&dev->struct_mutex);
4078 }
4079
4080 /* Let userspace switch the overlay on again. In most cases userspace
4081 * has to recompute where to put it anyway.
4082 */
4083}
4084
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004085static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004086{
4087 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4089 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004090
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004091 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004092 intel_enable_planes(crtc);
4093 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004094 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004095
4096 hsw_enable_ips(intel_crtc);
4097
4098 mutex_lock(&dev->struct_mutex);
4099 intel_update_fbc(dev);
4100 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004101
4102 /*
4103 * FIXME: Once we grow proper nuclear flip support out of this we need
4104 * to compute the mask of flip planes precisely. For the time being
4105 * consider this a flip from a NULL plane.
4106 */
4107 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004108}
4109
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004110static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004111{
4112 struct drm_device *dev = crtc->dev;
4113 struct drm_i915_private *dev_priv = dev->dev_private;
4114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4115 int pipe = intel_crtc->pipe;
4116 int plane = intel_crtc->plane;
4117
4118 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004119
4120 if (dev_priv->fbc.plane == plane)
4121 intel_disable_fbc(dev);
4122
4123 hsw_disable_ips(intel_crtc);
4124
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004125 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004126 intel_crtc_update_cursor(crtc, false);
4127 intel_disable_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004128 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004129
Daniel Vetterf99d7062014-06-19 16:01:59 +02004130 /*
4131 * FIXME: Once we grow proper nuclear flip support out of this we need
4132 * to compute the mask of flip planes precisely. For the time being
4133 * consider this a flip to a NULL plane.
4134 */
4135 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004136}
4137
Jesse Barnesf67a5592011-01-05 10:31:48 -08004138static void ironlake_crtc_enable(struct drm_crtc *crtc)
4139{
4140 struct drm_device *dev = crtc->dev;
4141 struct drm_i915_private *dev_priv = dev->dev_private;
4142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004143 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004144 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004145
Daniel Vetter08a48462012-07-02 11:43:47 +02004146 WARN_ON(!crtc->enabled);
4147
Jesse Barnesf67a5592011-01-05 10:31:48 -08004148 if (intel_crtc->active)
4149 return;
4150
Daniel Vetterb14b1052014-04-24 23:55:13 +02004151 if (intel_crtc->config.has_pch_encoder)
4152 intel_prepare_shared_dpll(intel_crtc);
4153
Daniel Vetter29407aa2014-04-24 23:55:08 +02004154 if (intel_crtc->config.has_dp_encoder)
4155 intel_dp_set_m_n(intel_crtc);
4156
4157 intel_set_pipe_timings(intel_crtc);
4158
4159 if (intel_crtc->config.has_pch_encoder) {
4160 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004161 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004162 }
4163
4164 ironlake_set_pipeconf(crtc);
4165
Jesse Barnesf67a5592011-01-05 10:31:48 -08004166 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004167
Daniel Vettera72e4c92014-09-30 10:56:47 +02004168 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4169 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004170
Daniel Vetterf6736a12013-06-05 13:34:30 +02004171 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004172 if (encoder->pre_enable)
4173 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004174
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004175 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004176 /* Note: FDI PLL enabling _must_ be done before we enable the
4177 * cpu pipes, hence this is separate from all the other fdi/pch
4178 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004179 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004180 } else {
4181 assert_fdi_tx_disabled(dev_priv, pipe);
4182 assert_fdi_rx_disabled(dev_priv, pipe);
4183 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004184
Jesse Barnesb074cec2013-04-25 12:55:02 -07004185 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004186
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004187 /*
4188 * On ILK+ LUT must be loaded before the pipe is running but with
4189 * clocks enabled
4190 */
4191 intel_crtc_load_lut(crtc);
4192
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004193 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004194 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004195
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004196 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004197 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004198
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004199 for_each_encoder_on_crtc(dev, crtc, encoder)
4200 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004201
4202 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004203 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004204
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004205 assert_vblank_disabled(crtc);
4206 drm_crtc_vblank_on(crtc);
4207
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004208 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004209}
4210
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004211/* IPS only exists on ULT machines and is tied to pipe A. */
4212static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4213{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004214 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004215}
4216
Paulo Zanonie4916942013-09-20 16:21:19 -03004217/*
4218 * This implements the workaround described in the "notes" section of the mode
4219 * set sequence documentation. When going from no pipes or single pipe to
4220 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4221 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4222 */
4223static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4224{
4225 struct drm_device *dev = crtc->base.dev;
4226 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4227
4228 /* We want to get the other_active_crtc only if there's only 1 other
4229 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004230 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004231 if (!crtc_it->active || crtc_it == crtc)
4232 continue;
4233
4234 if (other_active_crtc)
4235 return;
4236
4237 other_active_crtc = crtc_it;
4238 }
4239 if (!other_active_crtc)
4240 return;
4241
4242 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4243 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4244}
4245
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004246static void haswell_crtc_enable(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4251 struct intel_encoder *encoder;
4252 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004253
4254 WARN_ON(!crtc->enabled);
4255
4256 if (intel_crtc->active)
4257 return;
4258
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004259 if (intel_crtc_to_shared_dpll(intel_crtc))
4260 intel_enable_shared_dpll(intel_crtc);
4261
Daniel Vetter229fca92014-04-24 23:55:09 +02004262 if (intel_crtc->config.has_dp_encoder)
4263 intel_dp_set_m_n(intel_crtc);
4264
4265 intel_set_pipe_timings(intel_crtc);
4266
Clint Taylorebb69c92014-09-30 10:30:22 -07004267 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4268 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4269 intel_crtc->config.pixel_multiplier - 1);
4270 }
4271
Daniel Vetter229fca92014-04-24 23:55:09 +02004272 if (intel_crtc->config.has_pch_encoder) {
4273 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004274 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004275 }
4276
4277 haswell_set_pipeconf(crtc);
4278
4279 intel_set_pipe_csc(crtc);
4280
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004281 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004282
Daniel Vettera72e4c92014-09-30 10:56:47 +02004283 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004284 for_each_encoder_on_crtc(dev, crtc, encoder)
4285 if (encoder->pre_enable)
4286 encoder->pre_enable(encoder);
4287
Imre Deak4fe94672014-06-25 22:01:49 +03004288 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004289 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4290 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004291 dev_priv->display.fdi_link_train(crtc);
4292 }
4293
Paulo Zanoni1f544382012-10-24 11:32:00 -02004294 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004295
Jesse Barnesb074cec2013-04-25 12:55:02 -07004296 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004297
4298 /*
4299 * On ILK+ LUT must be loaded before the pipe is running but with
4300 * clocks enabled
4301 */
4302 intel_crtc_load_lut(crtc);
4303
Paulo Zanoni1f544382012-10-24 11:32:00 -02004304 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004305 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004306
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004307 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004308 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004309
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004310 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004311 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004312
Dave Airlie0e32b392014-05-02 14:02:48 +10004313 if (intel_crtc->config.dp_encoder_is_mst)
4314 intel_ddi_set_vc_payload_alloc(crtc, true);
4315
Jani Nikula8807e552013-08-30 19:40:32 +03004316 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004317 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004318 intel_opregion_notify_encoder(encoder, true);
4319 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004320
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004321 assert_vblank_disabled(crtc);
4322 drm_crtc_vblank_on(crtc);
4323
Paulo Zanonie4916942013-09-20 16:21:19 -03004324 /* If we change the relative order between pipe/planes enabling, we need
4325 * to change the workaround. */
4326 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004327 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004328}
4329
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004330static void ironlake_pfit_disable(struct intel_crtc *crtc)
4331{
4332 struct drm_device *dev = crtc->base.dev;
4333 struct drm_i915_private *dev_priv = dev->dev_private;
4334 int pipe = crtc->pipe;
4335
4336 /* To avoid upsetting the power well on haswell only disable the pfit if
4337 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004338 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004339 I915_WRITE(PF_CTL(pipe), 0);
4340 I915_WRITE(PF_WIN_POS(pipe), 0);
4341 I915_WRITE(PF_WIN_SZ(pipe), 0);
4342 }
4343}
4344
Jesse Barnes6be4a602010-09-10 10:26:01 -07004345static void ironlake_crtc_disable(struct drm_crtc *crtc)
4346{
4347 struct drm_device *dev = crtc->dev;
4348 struct drm_i915_private *dev_priv = dev->dev_private;
4349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004350 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004351 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004352 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004353
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004354 if (!intel_crtc->active)
4355 return;
4356
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004357 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004358
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004359 drm_crtc_vblank_off(crtc);
4360 assert_vblank_disabled(crtc);
4361
Daniel Vetterea9d7582012-07-10 10:42:52 +02004362 for_each_encoder_on_crtc(dev, crtc, encoder)
4363 encoder->disable(encoder);
4364
Daniel Vetterd925c592013-06-05 13:34:04 +02004365 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004366 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004367
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004368 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004369
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004370 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004371
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004372 for_each_encoder_on_crtc(dev, crtc, encoder)
4373 if (encoder->post_disable)
4374 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004375
Daniel Vetterd925c592013-06-05 13:34:04 +02004376 if (intel_crtc->config.has_pch_encoder) {
4377 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004378
Daniel Vetterd925c592013-06-05 13:34:04 +02004379 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004380 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004381
Daniel Vetterd925c592013-06-05 13:34:04 +02004382 if (HAS_PCH_CPT(dev)) {
4383 /* disable TRANS_DP_CTL */
4384 reg = TRANS_DP_CTL(pipe);
4385 temp = I915_READ(reg);
4386 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4387 TRANS_DP_PORT_SEL_MASK);
4388 temp |= TRANS_DP_PORT_SEL_NONE;
4389 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004390
Daniel Vetterd925c592013-06-05 13:34:04 +02004391 /* disable DPLL_SEL */
4392 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004393 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004394 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004395 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004396
4397 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004398 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004399
4400 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004401 }
4402
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004403 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004404 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004405
4406 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004407 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004408 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004409}
4410
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004411static void haswell_crtc_disable(struct drm_crtc *crtc)
4412{
4413 struct drm_device *dev = crtc->dev;
4414 struct drm_i915_private *dev_priv = dev->dev_private;
4415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4416 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004417 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004418
4419 if (!intel_crtc->active)
4420 return;
4421
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004422 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004423
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004424 drm_crtc_vblank_off(crtc);
4425 assert_vblank_disabled(crtc);
4426
Jani Nikula8807e552013-08-30 19:40:32 +03004427 for_each_encoder_on_crtc(dev, crtc, encoder) {
4428 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004429 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004430 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004431
Paulo Zanoni86642812013-04-12 17:57:57 -03004432 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004433 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4434 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004435 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004436
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004437 if (intel_crtc->config.dp_encoder_is_mst)
4438 intel_ddi_set_vc_payload_alloc(crtc, false);
4439
Paulo Zanoniad80a812012-10-24 16:06:19 -02004440 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004441
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004442 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004443
Paulo Zanoni1f544382012-10-24 11:32:00 -02004444 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004445
Daniel Vetter88adfff2013-03-28 10:42:01 +01004446 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004447 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004448 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4449 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004450 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004451 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004452
Imre Deak97b040a2014-06-25 22:01:50 +03004453 for_each_encoder_on_crtc(dev, crtc, encoder)
4454 if (encoder->post_disable)
4455 encoder->post_disable(encoder);
4456
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004457 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004458 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459
4460 mutex_lock(&dev->struct_mutex);
4461 intel_update_fbc(dev);
4462 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004463
4464 if (intel_crtc_to_shared_dpll(intel_crtc))
4465 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004466}
4467
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004468static void ironlake_crtc_off(struct drm_crtc *crtc)
4469{
4470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004471 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004472}
4473
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004474
Jesse Barnes2dd24552013-04-25 12:55:01 -07004475static void i9xx_pfit_enable(struct intel_crtc *crtc)
4476{
4477 struct drm_device *dev = crtc->base.dev;
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479 struct intel_crtc_config *pipe_config = &crtc->config;
4480
Daniel Vetter328d8e82013-05-08 10:36:31 +02004481 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004482 return;
4483
Daniel Vetterc0b03412013-05-28 12:05:54 +02004484 /*
4485 * The panel fitter should only be adjusted whilst the pipe is disabled,
4486 * according to register description and PRM.
4487 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004488 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4489 assert_pipe_disabled(dev_priv, crtc->pipe);
4490
Jesse Barnesb074cec2013-04-25 12:55:02 -07004491 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4492 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004493
4494 /* Border color in case we don't scale up to the full screen. Black by
4495 * default, change to something else for debugging. */
4496 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004497}
4498
Dave Airlied05410f2014-06-05 13:22:59 +10004499static enum intel_display_power_domain port_to_power_domain(enum port port)
4500{
4501 switch (port) {
4502 case PORT_A:
4503 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4504 case PORT_B:
4505 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4506 case PORT_C:
4507 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4508 case PORT_D:
4509 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4510 default:
4511 WARN_ON_ONCE(1);
4512 return POWER_DOMAIN_PORT_OTHER;
4513 }
4514}
4515
Imre Deak77d22dc2014-03-05 16:20:52 +02004516#define for_each_power_domain(domain, mask) \
4517 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4518 if ((1 << (domain)) & (mask))
4519
Imre Deak319be8a2014-03-04 19:22:57 +02004520enum intel_display_power_domain
4521intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004522{
Imre Deak319be8a2014-03-04 19:22:57 +02004523 struct drm_device *dev = intel_encoder->base.dev;
4524 struct intel_digital_port *intel_dig_port;
4525
4526 switch (intel_encoder->type) {
4527 case INTEL_OUTPUT_UNKNOWN:
4528 /* Only DDI platforms should ever use this output type */
4529 WARN_ON_ONCE(!HAS_DDI(dev));
4530 case INTEL_OUTPUT_DISPLAYPORT:
4531 case INTEL_OUTPUT_HDMI:
4532 case INTEL_OUTPUT_EDP:
4533 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004534 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004535 case INTEL_OUTPUT_DP_MST:
4536 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4537 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004538 case INTEL_OUTPUT_ANALOG:
4539 return POWER_DOMAIN_PORT_CRT;
4540 case INTEL_OUTPUT_DSI:
4541 return POWER_DOMAIN_PORT_DSI;
4542 default:
4543 return POWER_DOMAIN_PORT_OTHER;
4544 }
4545}
4546
4547static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->dev;
4550 struct intel_encoder *intel_encoder;
4551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4552 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004553 unsigned long mask;
4554 enum transcoder transcoder;
4555
4556 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4557
4558 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4559 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004560 if (intel_crtc->config.pch_pfit.enabled ||
4561 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004562 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4563
Imre Deak319be8a2014-03-04 19:22:57 +02004564 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4565 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4566
Imre Deak77d22dc2014-03-05 16:20:52 +02004567 return mask;
4568}
4569
Imre Deak77d22dc2014-03-05 16:20:52 +02004570static void modeset_update_crtc_power_domains(struct drm_device *dev)
4571{
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4574 struct intel_crtc *crtc;
4575
4576 /*
4577 * First get all needed power domains, then put all unneeded, to avoid
4578 * any unnecessary toggling of the power wells.
4579 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004580 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004581 enum intel_display_power_domain domain;
4582
4583 if (!crtc->base.enabled)
4584 continue;
4585
Imre Deak319be8a2014-03-04 19:22:57 +02004586 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004587
4588 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4589 intel_display_power_get(dev_priv, domain);
4590 }
4591
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004592 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004593 enum intel_display_power_domain domain;
4594
4595 for_each_power_domain(domain, crtc->enabled_power_domains)
4596 intel_display_power_put(dev_priv, domain);
4597
4598 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4599 }
4600
4601 intel_display_set_init_power(dev_priv, false);
4602}
4603
Ville Syrjälädfcab172014-06-13 13:37:47 +03004604/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004605static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004606{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004607 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004608
Jesse Barnes586f49d2013-11-04 16:06:59 -08004609 /* Obtain SKU information */
4610 mutex_lock(&dev_priv->dpio_lock);
4611 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4612 CCK_FUSE_HPLL_FREQ_MASK;
4613 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004614
Ville Syrjälädfcab172014-06-13 13:37:47 +03004615 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004616}
4617
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004618static void vlv_update_cdclk(struct drm_device *dev)
4619{
4620 struct drm_i915_private *dev_priv = dev->dev_private;
4621
4622 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004623 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004624 dev_priv->vlv_cdclk_freq);
4625
4626 /*
4627 * Program the gmbus_freq based on the cdclk frequency.
4628 * BSpec erroneously claims we should aim for 4MHz, but
4629 * in fact 1MHz is the correct frequency.
4630 */
4631 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4632}
4633
Jesse Barnes30a970c2013-11-04 13:48:12 -08004634/* Adjust CDclk dividers to allow high res or save power if possible */
4635static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4636{
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 u32 val, cmd;
4639
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004640 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004641
Ville Syrjälädfcab172014-06-13 13:37:47 +03004642 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004643 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004644 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004645 cmd = 1;
4646 else
4647 cmd = 0;
4648
4649 mutex_lock(&dev_priv->rps.hw_lock);
4650 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4651 val &= ~DSPFREQGUAR_MASK;
4652 val |= (cmd << DSPFREQGUAR_SHIFT);
4653 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4654 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4655 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4656 50)) {
4657 DRM_ERROR("timed out waiting for CDclk change\n");
4658 }
4659 mutex_unlock(&dev_priv->rps.hw_lock);
4660
Ville Syrjälädfcab172014-06-13 13:37:47 +03004661 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004662 u32 divider, vco;
4663
4664 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004665 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004666
4667 mutex_lock(&dev_priv->dpio_lock);
4668 /* adjust cdclk divider */
4669 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004670 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004671 val |= divider;
4672 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004673
4674 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4675 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4676 50))
4677 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004678 mutex_unlock(&dev_priv->dpio_lock);
4679 }
4680
4681 mutex_lock(&dev_priv->dpio_lock);
4682 /* adjust self-refresh exit latency value */
4683 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4684 val &= ~0x7f;
4685
4686 /*
4687 * For high bandwidth configs, we set a higher latency in the bunit
4688 * so that the core display fetch happens in time to avoid underruns.
4689 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004690 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004691 val |= 4500 / 250; /* 4.5 usec */
4692 else
4693 val |= 3000 / 250; /* 3.0 usec */
4694 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4695 mutex_unlock(&dev_priv->dpio_lock);
4696
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004697 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004698}
4699
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004700static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4701{
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 u32 val, cmd;
4704
4705 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4706
4707 switch (cdclk) {
4708 case 400000:
4709 cmd = 3;
4710 break;
4711 case 333333:
4712 case 320000:
4713 cmd = 2;
4714 break;
4715 case 266667:
4716 cmd = 1;
4717 break;
4718 case 200000:
4719 cmd = 0;
4720 break;
4721 default:
4722 WARN_ON(1);
4723 return;
4724 }
4725
4726 mutex_lock(&dev_priv->rps.hw_lock);
4727 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4728 val &= ~DSPFREQGUAR_MASK_CHV;
4729 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4730 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4731 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4732 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4733 50)) {
4734 DRM_ERROR("timed out waiting for CDclk change\n");
4735 }
4736 mutex_unlock(&dev_priv->rps.hw_lock);
4737
4738 vlv_update_cdclk(dev);
4739}
4740
Jesse Barnes30a970c2013-11-04 13:48:12 -08004741static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4742 int max_pixclk)
4743{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004744 int vco = valleyview_get_vco(dev_priv);
4745 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4746
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004747 /* FIXME: Punit isn't quite ready yet */
4748 if (IS_CHERRYVIEW(dev_priv->dev))
4749 return 400000;
4750
Jesse Barnes30a970c2013-11-04 13:48:12 -08004751 /*
4752 * Really only a few cases to deal with, as only 4 CDclks are supported:
4753 * 200MHz
4754 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004755 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004756 * 400MHz
4757 * So we check to see whether we're above 90% of the lower bin and
4758 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004759 *
4760 * We seem to get an unstable or solid color picture at 200MHz.
4761 * Not sure what's wrong. For now use 200MHz only when all pipes
4762 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004763 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004764 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004765 return 400000;
4766 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004767 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004768 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004769 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004770 else
4771 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772}
4773
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004774/* compute the max pixel clock for new configuration */
4775static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004776{
4777 struct drm_device *dev = dev_priv->dev;
4778 struct intel_crtc *intel_crtc;
4779 int max_pixclk = 0;
4780
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004781 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004782 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004783 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004784 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004785 }
4786
4787 return max_pixclk;
4788}
4789
4790static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004791 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792{
4793 struct drm_i915_private *dev_priv = dev->dev_private;
4794 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004795 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004796
Imre Deakd60c4472014-03-27 17:45:10 +02004797 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4798 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799 return;
4800
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004801 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004802 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004803 if (intel_crtc->base.enabled)
4804 *prepare_pipes |= (1 << intel_crtc->pipe);
4805}
4806
4807static void valleyview_modeset_global_resources(struct drm_device *dev)
4808{
4809 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004810 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004811 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4812
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004813 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4814 if (IS_CHERRYVIEW(dev))
4815 cherryview_set_cdclk(dev, req_cdclk);
4816 else
4817 valleyview_set_cdclk(dev, req_cdclk);
4818 }
4819
Imre Deak77961eb2014-03-05 16:20:56 +02004820 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004821}
4822
Jesse Barnes89b667f2013-04-18 14:51:36 -07004823static void valleyview_crtc_enable(struct drm_crtc *crtc)
4824{
4825 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004826 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4828 struct intel_encoder *encoder;
4829 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004830 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004831
4832 WARN_ON(!crtc->enabled);
4833
4834 if (intel_crtc->active)
4835 return;
4836
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004837 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304838
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004839 if (!is_dsi) {
4840 if (IS_CHERRYVIEW(dev))
4841 chv_prepare_pll(intel_crtc);
4842 else
4843 vlv_prepare_pll(intel_crtc);
4844 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004845
4846 if (intel_crtc->config.has_dp_encoder)
4847 intel_dp_set_m_n(intel_crtc);
4848
4849 intel_set_pipe_timings(intel_crtc);
4850
Daniel Vetter5b18e572014-04-24 23:55:06 +02004851 i9xx_set_pipeconf(intel_crtc);
4852
Jesse Barnes89b667f2013-04-18 14:51:36 -07004853 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004854
Daniel Vettera72e4c92014-09-30 10:56:47 +02004855 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004856
Jesse Barnes89b667f2013-04-18 14:51:36 -07004857 for_each_encoder_on_crtc(dev, crtc, encoder)
4858 if (encoder->pre_pll_enable)
4859 encoder->pre_pll_enable(encoder);
4860
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004861 if (!is_dsi) {
4862 if (IS_CHERRYVIEW(dev))
4863 chv_enable_pll(intel_crtc);
4864 else
4865 vlv_enable_pll(intel_crtc);
4866 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004867
4868 for_each_encoder_on_crtc(dev, crtc, encoder)
4869 if (encoder->pre_enable)
4870 encoder->pre_enable(encoder);
4871
Jesse Barnes2dd24552013-04-25 12:55:01 -07004872 i9xx_pfit_enable(intel_crtc);
4873
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004874 intel_crtc_load_lut(crtc);
4875
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004876 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004877 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004878
Jani Nikula50049452013-07-30 12:20:32 +03004879 for_each_encoder_on_crtc(dev, crtc, encoder)
4880 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004881
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004882 assert_vblank_disabled(crtc);
4883 drm_crtc_vblank_on(crtc);
4884
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004885 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004886
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004887 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004888 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004889}
4890
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004891static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4892{
4893 struct drm_device *dev = crtc->base.dev;
4894 struct drm_i915_private *dev_priv = dev->dev_private;
4895
4896 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4897 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4898}
4899
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004900static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004901{
4902 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004903 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004905 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004906 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004907
Daniel Vetter08a48462012-07-02 11:43:47 +02004908 WARN_ON(!crtc->enabled);
4909
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004910 if (intel_crtc->active)
4911 return;
4912
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004913 i9xx_set_pll_dividers(intel_crtc);
4914
Daniel Vetter5b18e572014-04-24 23:55:06 +02004915 if (intel_crtc->config.has_dp_encoder)
4916 intel_dp_set_m_n(intel_crtc);
4917
4918 intel_set_pipe_timings(intel_crtc);
4919
Daniel Vetter5b18e572014-04-24 23:55:06 +02004920 i9xx_set_pipeconf(intel_crtc);
4921
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004922 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004923
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004924 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004925 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004926
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004927 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004928 if (encoder->pre_enable)
4929 encoder->pre_enable(encoder);
4930
Daniel Vetterf6736a12013-06-05 13:34:30 +02004931 i9xx_enable_pll(intel_crtc);
4932
Jesse Barnes2dd24552013-04-25 12:55:01 -07004933 i9xx_pfit_enable(intel_crtc);
4934
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004935 intel_crtc_load_lut(crtc);
4936
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004937 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004938 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004939
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004942
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004943 assert_vblank_disabled(crtc);
4944 drm_crtc_vblank_on(crtc);
4945
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004946 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004947
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004948 /*
4949 * Gen2 reports pipe underruns whenever all planes are disabled.
4950 * So don't enable underrun reporting before at least some planes
4951 * are enabled.
4952 * FIXME: Need to fix the logic to work when we turn off all planes
4953 * but leave the pipe running.
4954 */
4955 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004957
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004958 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004959 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004960}
4961
Daniel Vetter87476d62013-04-11 16:29:06 +02004962static void i9xx_pfit_disable(struct intel_crtc *crtc)
4963{
4964 struct drm_device *dev = crtc->base.dev;
4965 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004966
4967 if (!crtc->config.gmch_pfit.control)
4968 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004969
4970 assert_pipe_disabled(dev_priv, crtc->pipe);
4971
Daniel Vetter328d8e82013-05-08 10:36:31 +02004972 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4973 I915_READ(PFIT_CONTROL));
4974 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004975}
4976
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004977static void i9xx_crtc_disable(struct drm_crtc *crtc)
4978{
4979 struct drm_device *dev = crtc->dev;
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004982 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004983 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004984
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004985 if (!intel_crtc->active)
4986 return;
4987
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004988 /*
4989 * Gen2 reports pipe underruns whenever all planes are disabled.
4990 * So diasble underrun reporting before all the planes get disabled.
4991 * FIXME: Need to fix the logic to work when we turn off all planes
4992 * but leave the pipe running.
4993 */
4994 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004995 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004996
Imre Deak564ed192014-06-13 14:54:21 +03004997 /*
4998 * Vblank time updates from the shadow to live plane control register
4999 * are blocked if the memory self-refresh mode is active at that
5000 * moment. So to make sure the plane gets truly disabled, disable
5001 * first the self-refresh mode. The self-refresh enable bit in turn
5002 * will be checked/applied by the HW only at the next frame start
5003 * event which is after the vblank start event, so we need to have a
5004 * wait-for-vblank between disabling the plane and the pipe.
5005 */
5006 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005007 intel_crtc_disable_planes(crtc);
5008
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005009 /*
5010 * On gen2 planes are double buffered but the pipe isn't, so we must
5011 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005012 * We also need to wait on all gmch platforms because of the
5013 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005014 */
Imre Deak564ed192014-06-13 14:54:21 +03005015 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005016
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005017 drm_crtc_vblank_off(crtc);
5018 assert_vblank_disabled(crtc);
5019
5020 for_each_encoder_on_crtc(dev, crtc, encoder)
5021 encoder->disable(encoder);
5022
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005023 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005024
Daniel Vetter87476d62013-04-11 16:29:06 +02005025 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005026
Jesse Barnes89b667f2013-04-18 14:51:36 -07005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 if (encoder->post_disable)
5029 encoder->post_disable(encoder);
5030
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005031 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005032 if (IS_CHERRYVIEW(dev))
5033 chv_disable_pll(dev_priv, pipe);
5034 else if (IS_VALLEYVIEW(dev))
5035 vlv_disable_pll(dev_priv, pipe);
5036 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005037 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005038 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005039
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005040 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005041 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005042
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005043 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005044 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005045
Daniel Vetterefa96242014-04-24 23:55:02 +02005046 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005047 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005048 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005049}
5050
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005051static void i9xx_crtc_off(struct drm_crtc *crtc)
5052{
5053}
5054
Daniel Vetter976f8a22012-07-08 22:34:21 +02005055static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5056 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005057{
5058 struct drm_device *dev = crtc->dev;
5059 struct drm_i915_master_private *master_priv;
5060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5061 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005062
5063 if (!dev->primary->master)
5064 return;
5065
5066 master_priv = dev->primary->master->driver_priv;
5067 if (!master_priv->sarea_priv)
5068 return;
5069
Jesse Barnes79e53942008-11-07 14:24:08 -08005070 switch (pipe) {
5071 case 0:
5072 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5073 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5074 break;
5075 case 1:
5076 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5077 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5078 break;
5079 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005080 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005081 break;
5082 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005083}
5084
Borun Fub04c5bd2014-07-12 10:02:27 +05305085/* Master function to enable/disable CRTC and corresponding power wells */
5086void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005087{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005088 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005089 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005091 enum intel_display_power_domain domain;
5092 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005093
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005094 if (enable) {
5095 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005096 domains = get_crtc_power_domains(crtc);
5097 for_each_power_domain(domain, domains)
5098 intel_display_power_get(dev_priv, domain);
5099 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005100
5101 dev_priv->display.crtc_enable(crtc);
5102 }
5103 } else {
5104 if (intel_crtc->active) {
5105 dev_priv->display.crtc_disable(crtc);
5106
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005107 domains = intel_crtc->enabled_power_domains;
5108 for_each_power_domain(domain, domains)
5109 intel_display_power_put(dev_priv, domain);
5110 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005111 }
5112 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305113}
5114
5115/**
5116 * Sets the power management mode of the pipe and plane.
5117 */
5118void intel_crtc_update_dpms(struct drm_crtc *crtc)
5119{
5120 struct drm_device *dev = crtc->dev;
5121 struct intel_encoder *intel_encoder;
5122 bool enable = false;
5123
5124 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5125 enable |= intel_encoder->connectors_active;
5126
5127 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005128
5129 intel_crtc_update_sarea(crtc, enable);
5130}
5131
Daniel Vetter976f8a22012-07-08 22:34:21 +02005132static void intel_crtc_disable(struct drm_crtc *crtc)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_connector *connector;
5136 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005137 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005138 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005139
5140 /* crtc should still be enabled when we disable it. */
5141 WARN_ON(!crtc->enabled);
5142
5143 dev_priv->display.crtc_disable(crtc);
5144 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005145 dev_priv->display.off(crtc);
5146
Matt Roperf4510a22014-04-01 15:22:40 -07005147 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005148 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005149 intel_unpin_fb_obj(old_obj);
5150 i915_gem_track_fb(old_obj, NULL,
5151 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005152 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005153 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005154 }
5155
5156 /* Update computed state. */
5157 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5158 if (!connector->encoder || !connector->encoder->crtc)
5159 continue;
5160
5161 if (connector->encoder->crtc != crtc)
5162 continue;
5163
5164 connector->dpms = DRM_MODE_DPMS_OFF;
5165 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005166 }
5167}
5168
Chris Wilsonea5b2132010-08-04 13:50:23 +01005169void intel_encoder_destroy(struct drm_encoder *encoder)
5170{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005171 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005172
Chris Wilsonea5b2132010-08-04 13:50:23 +01005173 drm_encoder_cleanup(encoder);
5174 kfree(intel_encoder);
5175}
5176
Damien Lespiau92373292013-08-08 22:28:57 +01005177/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005178 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5179 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005180static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005181{
5182 if (mode == DRM_MODE_DPMS_ON) {
5183 encoder->connectors_active = true;
5184
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005185 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005186 } else {
5187 encoder->connectors_active = false;
5188
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005189 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005190 }
5191}
5192
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005193/* Cross check the actual hw state with our own modeset state tracking (and it's
5194 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005195static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005196{
5197 if (connector->get_hw_state(connector)) {
5198 struct intel_encoder *encoder = connector->encoder;
5199 struct drm_crtc *crtc;
5200 bool encoder_enabled;
5201 enum pipe pipe;
5202
5203 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5204 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005205 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005206
Dave Airlie0e32b392014-05-02 14:02:48 +10005207 /* there is no real hw state for MST connectors */
5208 if (connector->mst_port)
5209 return;
5210
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005211 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5212 "wrong connector dpms state\n");
5213 WARN(connector->base.encoder != &encoder->base,
5214 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005215
Dave Airlie36cd7442014-05-02 13:44:18 +10005216 if (encoder) {
5217 WARN(!encoder->connectors_active,
5218 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005219
Dave Airlie36cd7442014-05-02 13:44:18 +10005220 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5221 WARN(!encoder_enabled, "encoder not enabled\n");
5222 if (WARN_ON(!encoder->base.crtc))
5223 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005224
Dave Airlie36cd7442014-05-02 13:44:18 +10005225 crtc = encoder->base.crtc;
5226
5227 WARN(!crtc->enabled, "crtc not enabled\n");
5228 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5229 WARN(pipe != to_intel_crtc(crtc)->pipe,
5230 "encoder active on the wrong pipe\n");
5231 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005232 }
5233}
5234
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005235/* Even simpler default implementation, if there's really no special case to
5236 * consider. */
5237void intel_connector_dpms(struct drm_connector *connector, int mode)
5238{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005239 /* All the simple cases only support two dpms states. */
5240 if (mode != DRM_MODE_DPMS_ON)
5241 mode = DRM_MODE_DPMS_OFF;
5242
5243 if (mode == connector->dpms)
5244 return;
5245
5246 connector->dpms = mode;
5247
5248 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005249 if (connector->encoder)
5250 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005251
Daniel Vetterb9805142012-08-31 17:37:33 +02005252 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005253}
5254
Daniel Vetterf0947c32012-07-02 13:10:34 +02005255/* Simple connector->get_hw_state implementation for encoders that support only
5256 * one connector and no cloning and hence the encoder state determines the state
5257 * of the connector. */
5258bool intel_connector_get_hw_state(struct intel_connector *connector)
5259{
Daniel Vetter24929352012-07-02 20:28:59 +02005260 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005261 struct intel_encoder *encoder = connector->encoder;
5262
5263 return encoder->get_hw_state(encoder, &pipe);
5264}
5265
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005266static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5267 struct intel_crtc_config *pipe_config)
5268{
5269 struct drm_i915_private *dev_priv = dev->dev_private;
5270 struct intel_crtc *pipe_B_crtc =
5271 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5272
5273 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5274 pipe_name(pipe), pipe_config->fdi_lanes);
5275 if (pipe_config->fdi_lanes > 4) {
5276 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5277 pipe_name(pipe), pipe_config->fdi_lanes);
5278 return false;
5279 }
5280
Paulo Zanonibafb6552013-11-02 21:07:44 -07005281 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005282 if (pipe_config->fdi_lanes > 2) {
5283 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5284 pipe_config->fdi_lanes);
5285 return false;
5286 } else {
5287 return true;
5288 }
5289 }
5290
5291 if (INTEL_INFO(dev)->num_pipes == 2)
5292 return true;
5293
5294 /* Ivybridge 3 pipe is really complicated */
5295 switch (pipe) {
5296 case PIPE_A:
5297 return true;
5298 case PIPE_B:
5299 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5300 pipe_config->fdi_lanes > 2) {
5301 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5302 pipe_name(pipe), pipe_config->fdi_lanes);
5303 return false;
5304 }
5305 return true;
5306 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005307 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005308 pipe_B_crtc->config.fdi_lanes <= 2) {
5309 if (pipe_config->fdi_lanes > 2) {
5310 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5311 pipe_name(pipe), pipe_config->fdi_lanes);
5312 return false;
5313 }
5314 } else {
5315 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5316 return false;
5317 }
5318 return true;
5319 default:
5320 BUG();
5321 }
5322}
5323
Daniel Vettere29c22c2013-02-21 00:00:16 +01005324#define RETRY 1
5325static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5326 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005327{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005328 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005329 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005330 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005331 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005332
Daniel Vettere29c22c2013-02-21 00:00:16 +01005333retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005334 /* FDI is a binary signal running at ~2.7GHz, encoding
5335 * each output octet as 10 bits. The actual frequency
5336 * is stored as a divider into a 100MHz clock, and the
5337 * mode pixel clock is stored in units of 1KHz.
5338 * Hence the bw of each lane in terms of the mode signal
5339 * is:
5340 */
5341 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5342
Damien Lespiau241bfc32013-09-25 16:45:37 +01005343 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005344
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005345 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005346 pipe_config->pipe_bpp);
5347
5348 pipe_config->fdi_lanes = lane;
5349
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005350 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005351 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005352
Daniel Vettere29c22c2013-02-21 00:00:16 +01005353 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5354 intel_crtc->pipe, pipe_config);
5355 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5356 pipe_config->pipe_bpp -= 2*3;
5357 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5358 pipe_config->pipe_bpp);
5359 needs_recompute = true;
5360 pipe_config->bw_constrained = true;
5361
5362 goto retry;
5363 }
5364
5365 if (needs_recompute)
5366 return RETRY;
5367
5368 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005369}
5370
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005371static void hsw_compute_ips_config(struct intel_crtc *crtc,
5372 struct intel_crtc_config *pipe_config)
5373{
Jani Nikulad330a952014-01-21 11:24:25 +02005374 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005375 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005376 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005377}
5378
Daniel Vettera43f6e02013-06-07 23:10:32 +02005379static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005380 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005381{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005382 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005383 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005384
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005385 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005386 if (INTEL_INFO(dev)->gen < 4) {
5387 struct drm_i915_private *dev_priv = dev->dev_private;
5388 int clock_limit =
5389 dev_priv->display.get_display_clock_speed(dev);
5390
5391 /*
5392 * Enable pixel doubling when the dot clock
5393 * is > 90% of the (display) core speed.
5394 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005395 * GDG double wide on either pipe,
5396 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005397 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005398 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005399 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005400 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005401 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005402 }
5403
Damien Lespiau241bfc32013-09-25 16:45:37 +01005404 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005405 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005406 }
Chris Wilson89749352010-09-12 18:25:19 +01005407
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005408 /*
5409 * Pipe horizontal size must be even in:
5410 * - DVO ganged mode
5411 * - LVDS dual channel mode
5412 * - Double wide pipe
5413 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005414 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005415 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5416 pipe_config->pipe_src_w &= ~1;
5417
Damien Lespiau8693a822013-05-03 18:48:11 +01005418 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5419 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005420 */
5421 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5422 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005423 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005424
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005425 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005426 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005427 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005428 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5429 * for lvds. */
5430 pipe_config->pipe_bpp = 8*3;
5431 }
5432
Damien Lespiauf5adf942013-06-24 18:29:34 +01005433 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005434 hsw_compute_ips_config(crtc, pipe_config);
5435
Daniel Vetter12030432014-06-25 22:02:00 +03005436 /*
5437 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5438 * old clock survives for now.
5439 */
5440 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005441 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005442
Daniel Vetter877d48d2013-04-19 11:24:43 +02005443 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005444 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005445
Daniel Vettere29c22c2013-02-21 00:00:16 +01005446 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005447}
5448
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005449static int valleyview_get_display_clock_speed(struct drm_device *dev)
5450{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005451 struct drm_i915_private *dev_priv = dev->dev_private;
5452 int vco = valleyview_get_vco(dev_priv);
5453 u32 val;
5454 int divider;
5455
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005456 /* FIXME: Punit isn't quite ready yet */
5457 if (IS_CHERRYVIEW(dev))
5458 return 400000;
5459
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005460 mutex_lock(&dev_priv->dpio_lock);
5461 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5462 mutex_unlock(&dev_priv->dpio_lock);
5463
5464 divider = val & DISPLAY_FREQUENCY_VALUES;
5465
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005466 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5467 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5468 "cdclk change in progress\n");
5469
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005470 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005471}
5472
Jesse Barnese70236a2009-09-21 10:42:27 -07005473static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005474{
Jesse Barnese70236a2009-09-21 10:42:27 -07005475 return 400000;
5476}
Jesse Barnes79e53942008-11-07 14:24:08 -08005477
Jesse Barnese70236a2009-09-21 10:42:27 -07005478static int i915_get_display_clock_speed(struct drm_device *dev)
5479{
5480 return 333000;
5481}
Jesse Barnes79e53942008-11-07 14:24:08 -08005482
Jesse Barnese70236a2009-09-21 10:42:27 -07005483static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5484{
5485 return 200000;
5486}
Jesse Barnes79e53942008-11-07 14:24:08 -08005487
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005488static int pnv_get_display_clock_speed(struct drm_device *dev)
5489{
5490 u16 gcfgc = 0;
5491
5492 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5493
5494 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5495 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5496 return 267000;
5497 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5498 return 333000;
5499 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5500 return 444000;
5501 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5502 return 200000;
5503 default:
5504 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5505 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5506 return 133000;
5507 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5508 return 167000;
5509 }
5510}
5511
Jesse Barnese70236a2009-09-21 10:42:27 -07005512static int i915gm_get_display_clock_speed(struct drm_device *dev)
5513{
5514 u16 gcfgc = 0;
5515
5516 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5517
5518 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005519 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005520 else {
5521 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5522 case GC_DISPLAY_CLOCK_333_MHZ:
5523 return 333000;
5524 default:
5525 case GC_DISPLAY_CLOCK_190_200_MHZ:
5526 return 190000;
5527 }
5528 }
5529}
Jesse Barnes79e53942008-11-07 14:24:08 -08005530
Jesse Barnese70236a2009-09-21 10:42:27 -07005531static int i865_get_display_clock_speed(struct drm_device *dev)
5532{
5533 return 266000;
5534}
5535
5536static int i855_get_display_clock_speed(struct drm_device *dev)
5537{
5538 u16 hpllcc = 0;
5539 /* Assume that the hardware is in the high speed state. This
5540 * should be the default.
5541 */
5542 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5543 case GC_CLOCK_133_200:
5544 case GC_CLOCK_100_200:
5545 return 200000;
5546 case GC_CLOCK_166_250:
5547 return 250000;
5548 case GC_CLOCK_100_133:
5549 return 133000;
5550 }
5551
5552 /* Shouldn't happen */
5553 return 0;
5554}
5555
5556static int i830_get_display_clock_speed(struct drm_device *dev)
5557{
5558 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005559}
5560
Zhenyu Wang2c072452009-06-05 15:38:42 +08005561static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005562intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005563{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005564 while (*num > DATA_LINK_M_N_MASK ||
5565 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005566 *num >>= 1;
5567 *den >>= 1;
5568 }
5569}
5570
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005571static void compute_m_n(unsigned int m, unsigned int n,
5572 uint32_t *ret_m, uint32_t *ret_n)
5573{
5574 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5575 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5576 intel_reduce_m_n_ratio(ret_m, ret_n);
5577}
5578
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005579void
5580intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5581 int pixel_clock, int link_clock,
5582 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005583{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005584 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005585
5586 compute_m_n(bits_per_pixel * pixel_clock,
5587 link_clock * nlanes * 8,
5588 &m_n->gmch_m, &m_n->gmch_n);
5589
5590 compute_m_n(pixel_clock, link_clock,
5591 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005592}
5593
Chris Wilsona7615032011-01-12 17:04:08 +00005594static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5595{
Jani Nikulad330a952014-01-21 11:24:25 +02005596 if (i915.panel_use_ssc >= 0)
5597 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005598 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005599 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005600}
5601
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005602static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005603{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005604 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005605 struct drm_i915_private *dev_priv = dev->dev_private;
5606 int refclk;
5607
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005608 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005609 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005610 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005611 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005612 refclk = dev_priv->vbt.lvds_ssc_freq;
5613 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005614 } else if (!IS_GEN2(dev)) {
5615 refclk = 96000;
5616 } else {
5617 refclk = 48000;
5618 }
5619
5620 return refclk;
5621}
5622
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005623static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005624{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005625 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005626}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005627
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005628static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5629{
5630 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005631}
5632
Daniel Vetterf47709a2013-03-28 10:42:02 +01005633static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005634 intel_clock_t *reduced_clock)
5635{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005636 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005637 u32 fp, fp2 = 0;
5638
5639 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005640 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005641 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005642 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005643 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005644 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005645 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005646 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005647 }
5648
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005649 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005650
Daniel Vetterf47709a2013-03-28 10:42:02 +01005651 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005653 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005654 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005655 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005656 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005657 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005658 }
5659}
5660
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005661static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5662 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663{
5664 u32 reg_val;
5665
5666 /*
5667 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5668 * and set it to a reasonable value instead.
5669 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005670 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671 reg_val &= 0xffffff00;
5672 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005673 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005674
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005675 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005676 reg_val &= 0x8cffffff;
5677 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005678 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005680 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005681 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005682 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005684 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005685 reg_val &= 0x00ffffff;
5686 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005687 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005688}
5689
Daniel Vetterb5518422013-05-03 11:49:48 +02005690static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5691 struct intel_link_m_n *m_n)
5692{
5693 struct drm_device *dev = crtc->base.dev;
5694 struct drm_i915_private *dev_priv = dev->dev_private;
5695 int pipe = crtc->pipe;
5696
Daniel Vettere3b95f12013-05-03 11:49:49 +02005697 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5698 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5699 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5700 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005701}
5702
5703static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005704 struct intel_link_m_n *m_n,
5705 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005706{
5707 struct drm_device *dev = crtc->base.dev;
5708 struct drm_i915_private *dev_priv = dev->dev_private;
5709 int pipe = crtc->pipe;
5710 enum transcoder transcoder = crtc->config.cpu_transcoder;
5711
5712 if (INTEL_INFO(dev)->gen >= 5) {
5713 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5714 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5715 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5716 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005717 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5718 * for gen < 8) and if DRRS is supported (to make sure the
5719 * registers are not unnecessarily accessed).
5720 */
5721 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5722 crtc->config.has_drrs) {
5723 I915_WRITE(PIPE_DATA_M2(transcoder),
5724 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5725 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5726 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5727 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5728 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005729 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005730 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5731 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5732 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5733 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005734 }
5735}
5736
Vandana Kannanf769cd22014-08-05 07:51:22 -07005737void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005738{
5739 if (crtc->config.has_pch_encoder)
5740 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5741 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005742 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5743 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005744}
5745
Daniel Vetterf47709a2013-03-28 10:42:02 +01005746static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005747{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005748 u32 dpll, dpll_md;
5749
5750 /*
5751 * Enable DPIO clock input. We should never disable the reference
5752 * clock for pipe B, since VGA hotplug / manual detection depends
5753 * on it.
5754 */
5755 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5756 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5757 /* We should never disable this, set it here for state tracking */
5758 if (crtc->pipe == PIPE_B)
5759 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5760 dpll |= DPLL_VCO_ENABLE;
5761 crtc->config.dpll_hw_state.dpll = dpll;
5762
5763 dpll_md = (crtc->config.pixel_multiplier - 1)
5764 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5765 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5766}
5767
5768static void vlv_prepare_pll(struct intel_crtc *crtc)
5769{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005770 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005771 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005772 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005773 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005774 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005775 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005776
Daniel Vetter09153002012-12-12 14:06:44 +01005777 mutex_lock(&dev_priv->dpio_lock);
5778
Daniel Vetterf47709a2013-03-28 10:42:02 +01005779 bestn = crtc->config.dpll.n;
5780 bestm1 = crtc->config.dpll.m1;
5781 bestm2 = crtc->config.dpll.m2;
5782 bestp1 = crtc->config.dpll.p1;
5783 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005784
Jesse Barnes89b667f2013-04-18 14:51:36 -07005785 /* See eDP HDMI DPIO driver vbios notes doc */
5786
5787 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005788 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005789 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005790
5791 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005792 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005793
5794 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005795 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005796 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005797 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005798
5799 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005800 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005801
5802 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005803 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5804 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5805 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005806 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005807
5808 /*
5809 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5810 * but we don't support that).
5811 * Note: don't use the DAC post divider as it seems unstable.
5812 */
5813 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005814 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005815
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005816 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005817 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005818
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005820 if (crtc->config.port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005821 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5822 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005823 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005824 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005825 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005826 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005828
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005829 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP) ||
5830 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005832 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005833 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005834 0x0df40000);
5835 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005836 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837 0x0df70000);
5838 } else { /* HDMI or VGA */
5839 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005840 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005841 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005842 0x0df70000);
5843 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005844 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005845 0x0df40000);
5846 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005847
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005848 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005849 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005850 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5851 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005852 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005853 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005854
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005855 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005856 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005857}
5858
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005859static void chv_update_pll(struct intel_crtc *crtc)
5860{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005861 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5862 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5863 DPLL_VCO_ENABLE;
5864 if (crtc->pipe != PIPE_A)
5865 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5866
5867 crtc->config.dpll_hw_state.dpll_md =
5868 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5869}
5870
5871static void chv_prepare_pll(struct intel_crtc *crtc)
5872{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005873 struct drm_device *dev = crtc->base.dev;
5874 struct drm_i915_private *dev_priv = dev->dev_private;
5875 int pipe = crtc->pipe;
5876 int dpll_reg = DPLL(crtc->pipe);
5877 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005878 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005879 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5880 int refclk;
5881
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005882 bestn = crtc->config.dpll.n;
5883 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5884 bestm1 = crtc->config.dpll.m1;
5885 bestm2 = crtc->config.dpll.m2 >> 22;
5886 bestp1 = crtc->config.dpll.p1;
5887 bestp2 = crtc->config.dpll.p2;
5888
5889 /*
5890 * Enable Refclk and SSC
5891 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005892 I915_WRITE(dpll_reg,
5893 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5894
5895 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005896
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005897 /* p1 and p2 divider */
5898 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5899 5 << DPIO_CHV_S1_DIV_SHIFT |
5900 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5901 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5902 1 << DPIO_CHV_K_DIV_SHIFT);
5903
5904 /* Feedback post-divider - m2 */
5905 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5906
5907 /* Feedback refclk divider - n and m1 */
5908 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5909 DPIO_CHV_M1_DIV_BY_2 |
5910 1 << DPIO_CHV_N_DIV_SHIFT);
5911
5912 /* M2 fraction division */
5913 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5914
5915 /* M2 fraction division enable */
5916 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5917 DPIO_CHV_FRAC_DIV_EN |
5918 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5919
5920 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005921 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005922 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5923 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5924 if (refclk == 100000)
5925 intcoeff = 11;
5926 else if (refclk == 38400)
5927 intcoeff = 10;
5928 else
5929 intcoeff = 9;
5930 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5931 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5932
5933 /* AFC Recal */
5934 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5935 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5936 DPIO_AFC_RECAL);
5937
5938 mutex_unlock(&dev_priv->dpio_lock);
5939}
5940
Daniel Vetterf47709a2013-03-28 10:42:02 +01005941static void i9xx_update_pll(struct intel_crtc *crtc,
5942 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005943 int num_connectors)
5944{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005945 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005946 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005947 u32 dpll;
5948 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005949 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005950
Daniel Vetterf47709a2013-03-28 10:42:02 +01005951 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305952
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005953 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
5954 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005955
5956 dpll = DPLL_VGA_MODE_DIS;
5957
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005958 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005959 dpll |= DPLLB_MODE_LVDS;
5960 else
5961 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005962
Daniel Vetteref1b4602013-06-01 17:17:04 +02005963 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005964 dpll |= (crtc->config.pixel_multiplier - 1)
5965 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005966 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005967
5968 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005969 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005970
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005971 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005972 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005973
5974 /* compute bitmask from p1 value */
5975 if (IS_PINEVIEW(dev))
5976 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5977 else {
5978 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5979 if (IS_G4X(dev) && reduced_clock)
5980 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5981 }
5982 switch (clock->p2) {
5983 case 5:
5984 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5985 break;
5986 case 7:
5987 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5988 break;
5989 case 10:
5990 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5991 break;
5992 case 14:
5993 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5994 break;
5995 }
5996 if (INTEL_INFO(dev)->gen >= 4)
5997 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5998
Daniel Vetter09ede542013-04-30 14:01:45 +02005999 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006000 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006001 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006002 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6003 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6004 else
6005 dpll |= PLL_REF_INPUT_DREFCLK;
6006
6007 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006008 crtc->config.dpll_hw_state.dpll = dpll;
6009
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006010 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02006011 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
6012 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006013 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006014 }
6015}
6016
Daniel Vetterf47709a2013-03-28 10:42:02 +01006017static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006018 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006019 int num_connectors)
6020{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006021 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006023 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006024 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006025
Daniel Vetterf47709a2013-03-28 10:42:02 +01006026 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306027
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006028 dpll = DPLL_VGA_MODE_DIS;
6029
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006030 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006031 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6032 } else {
6033 if (clock->p1 == 2)
6034 dpll |= PLL_P1_DIVIDE_BY_TWO;
6035 else
6036 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6037 if (clock->p2 == 4)
6038 dpll |= PLL_P2_DIVIDE_BY_4;
6039 }
6040
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006041 if (!IS_I830(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006042 dpll |= DPLL_DVO_2X_MODE;
6043
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006044 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006045 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6046 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6047 else
6048 dpll |= PLL_REF_INPUT_DREFCLK;
6049
6050 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006051 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006052}
6053
Daniel Vetter8a654f32013-06-01 17:16:22 +02006054static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006055{
6056 struct drm_device *dev = intel_crtc->base.dev;
6057 struct drm_i915_private *dev_priv = dev->dev_private;
6058 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006059 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006060 struct drm_display_mode *adjusted_mode =
6061 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006062 uint32_t crtc_vtotal, crtc_vblank_end;
6063 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006064
6065 /* We need to be careful not to changed the adjusted mode, for otherwise
6066 * the hw state checker will get angry at the mismatch. */
6067 crtc_vtotal = adjusted_mode->crtc_vtotal;
6068 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006069
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006070 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006071 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006072 crtc_vtotal -= 1;
6073 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006074
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006075 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006076 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6077 else
6078 vsyncshift = adjusted_mode->crtc_hsync_start -
6079 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006080 if (vsyncshift < 0)
6081 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006082 }
6083
6084 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006085 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006086
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006087 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006088 (adjusted_mode->crtc_hdisplay - 1) |
6089 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006090 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006091 (adjusted_mode->crtc_hblank_start - 1) |
6092 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006093 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006094 (adjusted_mode->crtc_hsync_start - 1) |
6095 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6096
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006097 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006098 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006099 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006100 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006101 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006102 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006103 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006104 (adjusted_mode->crtc_vsync_start - 1) |
6105 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6106
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006107 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6108 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6109 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6110 * bits. */
6111 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6112 (pipe == PIPE_B || pipe == PIPE_C))
6113 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6114
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006115 /* pipesrc controls the size that is scaled from, which should
6116 * always be the user's requested size.
6117 */
6118 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006119 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6120 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006121}
6122
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006123static void intel_get_pipe_timings(struct intel_crtc *crtc,
6124 struct intel_crtc_config *pipe_config)
6125{
6126 struct drm_device *dev = crtc->base.dev;
6127 struct drm_i915_private *dev_priv = dev->dev_private;
6128 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6129 uint32_t tmp;
6130
6131 tmp = I915_READ(HTOTAL(cpu_transcoder));
6132 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6133 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6134 tmp = I915_READ(HBLANK(cpu_transcoder));
6135 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6136 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6137 tmp = I915_READ(HSYNC(cpu_transcoder));
6138 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6139 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6140
6141 tmp = I915_READ(VTOTAL(cpu_transcoder));
6142 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6143 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6144 tmp = I915_READ(VBLANK(cpu_transcoder));
6145 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6146 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6147 tmp = I915_READ(VSYNC(cpu_transcoder));
6148 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6149 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6150
6151 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6152 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6153 pipe_config->adjusted_mode.crtc_vtotal += 1;
6154 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6155 }
6156
6157 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006158 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6159 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6160
6161 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6162 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006163}
6164
Daniel Vetterf6a83282014-02-11 15:28:57 -08006165void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6166 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006167{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006168 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6169 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6170 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6171 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006172
Daniel Vetterf6a83282014-02-11 15:28:57 -08006173 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6174 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6175 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6176 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006177
Daniel Vetterf6a83282014-02-11 15:28:57 -08006178 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006179
Daniel Vetterf6a83282014-02-11 15:28:57 -08006180 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6181 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006182}
6183
Daniel Vetter84b046f2013-02-19 18:48:54 +01006184static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6185{
6186 struct drm_device *dev = intel_crtc->base.dev;
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188 uint32_t pipeconf;
6189
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006190 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006191
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006192 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6193 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6194 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006195
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006196 if (intel_crtc->config.double_wide)
6197 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006198
Daniel Vetterff9ce462013-04-24 14:57:17 +02006199 /* only g4x and later have fancy bpc/dither controls */
6200 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006201 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6202 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6203 pipeconf |= PIPECONF_DITHER_EN |
6204 PIPECONF_DITHER_TYPE_SP;
6205
6206 switch (intel_crtc->config.pipe_bpp) {
6207 case 18:
6208 pipeconf |= PIPECONF_6BPC;
6209 break;
6210 case 24:
6211 pipeconf |= PIPECONF_8BPC;
6212 break;
6213 case 30:
6214 pipeconf |= PIPECONF_10BPC;
6215 break;
6216 default:
6217 /* Case prevented by intel_choose_pipe_bpp_dither. */
6218 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006219 }
6220 }
6221
6222 if (HAS_PIPE_CXSR(dev)) {
6223 if (intel_crtc->lowfreq_avail) {
6224 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6225 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6226 } else {
6227 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006228 }
6229 }
6230
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006231 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6232 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006233 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006234 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6235 else
6236 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6237 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006238 pipeconf |= PIPECONF_PROGRESSIVE;
6239
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006240 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6241 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006242
Daniel Vetter84b046f2013-02-19 18:48:54 +01006243 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6244 POSTING_READ(PIPECONF(intel_crtc->pipe));
6245}
6246
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006247static int i9xx_crtc_mode_set(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006248 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006249 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006250{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006251 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006252 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006253 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006254 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006255 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006256 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006257 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006258 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006259
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006260 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006261 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006262 case INTEL_OUTPUT_LVDS:
6263 is_lvds = true;
6264 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006265 case INTEL_OUTPUT_DSI:
6266 is_dsi = true;
6267 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006268 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006269
Eric Anholtc751ce42010-03-25 11:48:48 -07006270 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 }
6272
Jani Nikulaf2335332013-09-13 11:03:09 +03006273 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006274 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006275
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006276 if (!crtc->config.clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006277 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006278
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006279 /*
6280 * Returns a set of divisors for the desired target clock with
6281 * the given refclk, or FALSE. The returned values represent
6282 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6283 * 2) / p1 / p2.
6284 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006285 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006286 ok = dev_priv->display.find_dpll(limit, crtc,
6287 crtc->config.port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006288 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006289 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006290 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6291 return -EINVAL;
6292 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006293
Jani Nikulaf2335332013-09-13 11:03:09 +03006294 if (is_lvds && dev_priv->lvds_downclock_avail) {
6295 /*
6296 * Ensure we match the reduced clock's P to the target
6297 * clock. If the clocks don't match, we can't switch
6298 * the display clock by using the FP0/FP1. In such case
6299 * we will disable the LVDS downclock feature.
6300 */
6301 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006302 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006303 dev_priv->lvds_downclock,
6304 refclk, &clock,
6305 &reduced_clock);
6306 }
6307 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006308 crtc->config.dpll.n = clock.n;
6309 crtc->config.dpll.m1 = clock.m1;
6310 crtc->config.dpll.m2 = clock.m2;
6311 crtc->config.dpll.p1 = clock.p1;
6312 crtc->config.dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006313 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006314
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006315 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006316 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306317 has_reduced_clock ? &reduced_clock : NULL,
6318 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006319 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006320 chv_update_pll(crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006321 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006322 vlv_update_pll(crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006323 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006324 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006325 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006326 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006327 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006328
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006329 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006330}
6331
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006332static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6333 struct intel_crtc_config *pipe_config)
6334{
6335 struct drm_device *dev = crtc->base.dev;
6336 struct drm_i915_private *dev_priv = dev->dev_private;
6337 uint32_t tmp;
6338
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006339 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6340 return;
6341
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006342 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006343 if (!(tmp & PFIT_ENABLE))
6344 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006345
Daniel Vetter06922822013-07-11 13:35:40 +02006346 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006347 if (INTEL_INFO(dev)->gen < 4) {
6348 if (crtc->pipe != PIPE_B)
6349 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006350 } else {
6351 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6352 return;
6353 }
6354
Daniel Vetter06922822013-07-11 13:35:40 +02006355 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006356 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6357 if (INTEL_INFO(dev)->gen < 5)
6358 pipe_config->gmch_pfit.lvds_border_bits =
6359 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6360}
6361
Jesse Barnesacbec812013-09-20 11:29:32 -07006362static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6363 struct intel_crtc_config *pipe_config)
6364{
6365 struct drm_device *dev = crtc->base.dev;
6366 struct drm_i915_private *dev_priv = dev->dev_private;
6367 int pipe = pipe_config->cpu_transcoder;
6368 intel_clock_t clock;
6369 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006370 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006371
Shobhit Kumarf573de52014-07-30 20:32:37 +05306372 /* In case of MIPI DPLL will not even be used */
6373 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6374 return;
6375
Jesse Barnesacbec812013-09-20 11:29:32 -07006376 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006377 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006378 mutex_unlock(&dev_priv->dpio_lock);
6379
6380 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6381 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6382 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6383 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6384 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6385
Ville Syrjäläf6466282013-10-14 14:50:31 +03006386 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006387
Ville Syrjäläf6466282013-10-14 14:50:31 +03006388 /* clock.dot is the fast clock */
6389 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006390}
6391
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006392static void i9xx_get_plane_config(struct intel_crtc *crtc,
6393 struct intel_plane_config *plane_config)
6394{
6395 struct drm_device *dev = crtc->base.dev;
6396 struct drm_i915_private *dev_priv = dev->dev_private;
6397 u32 val, base, offset;
6398 int pipe = crtc->pipe, plane = crtc->plane;
6399 int fourcc, pixel_format;
6400 int aligned_height;
6401
Dave Airlie66e514c2014-04-03 07:51:54 +10006402 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6403 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006404 DRM_DEBUG_KMS("failed to alloc fb\n");
6405 return;
6406 }
6407
6408 val = I915_READ(DSPCNTR(plane));
6409
6410 if (INTEL_INFO(dev)->gen >= 4)
6411 if (val & DISPPLANE_TILED)
6412 plane_config->tiled = true;
6413
6414 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6415 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006416 crtc->base.primary->fb->pixel_format = fourcc;
6417 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006418 drm_format_plane_cpp(fourcc, 0) * 8;
6419
6420 if (INTEL_INFO(dev)->gen >= 4) {
6421 if (plane_config->tiled)
6422 offset = I915_READ(DSPTILEOFF(plane));
6423 else
6424 offset = I915_READ(DSPLINOFF(plane));
6425 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6426 } else {
6427 base = I915_READ(DSPADDR(plane));
6428 }
6429 plane_config->base = base;
6430
6431 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006432 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6433 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006434
6435 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006436 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006437
Dave Airlie66e514c2014-04-03 07:51:54 +10006438 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006439 plane_config->tiled);
6440
Fabian Frederick1267a262014-07-01 20:39:41 +02006441 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6442 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006443
6444 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006445 pipe, plane, crtc->base.primary->fb->width,
6446 crtc->base.primary->fb->height,
6447 crtc->base.primary->fb->bits_per_pixel, base,
6448 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006449 plane_config->size);
6450
6451}
6452
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006453static void chv_crtc_clock_get(struct intel_crtc *crtc,
6454 struct intel_crtc_config *pipe_config)
6455{
6456 struct drm_device *dev = crtc->base.dev;
6457 struct drm_i915_private *dev_priv = dev->dev_private;
6458 int pipe = pipe_config->cpu_transcoder;
6459 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6460 intel_clock_t clock;
6461 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6462 int refclk = 100000;
6463
6464 mutex_lock(&dev_priv->dpio_lock);
6465 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6466 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6467 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6468 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6469 mutex_unlock(&dev_priv->dpio_lock);
6470
6471 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6472 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6473 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6474 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6475 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6476
6477 chv_clock(refclk, &clock);
6478
6479 /* clock.dot is the fast clock */
6480 pipe_config->port_clock = clock.dot / 5;
6481}
6482
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006483static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6484 struct intel_crtc_config *pipe_config)
6485{
6486 struct drm_device *dev = crtc->base.dev;
6487 struct drm_i915_private *dev_priv = dev->dev_private;
6488 uint32_t tmp;
6489
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006490 if (!intel_display_power_is_enabled(dev_priv,
6491 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006492 return false;
6493
Daniel Vettere143a212013-07-04 12:01:15 +02006494 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006495 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006496
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006497 tmp = I915_READ(PIPECONF(crtc->pipe));
6498 if (!(tmp & PIPECONF_ENABLE))
6499 return false;
6500
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006501 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6502 switch (tmp & PIPECONF_BPC_MASK) {
6503 case PIPECONF_6BPC:
6504 pipe_config->pipe_bpp = 18;
6505 break;
6506 case PIPECONF_8BPC:
6507 pipe_config->pipe_bpp = 24;
6508 break;
6509 case PIPECONF_10BPC:
6510 pipe_config->pipe_bpp = 30;
6511 break;
6512 default:
6513 break;
6514 }
6515 }
6516
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006517 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6518 pipe_config->limited_color_range = true;
6519
Ville Syrjälä282740f2013-09-04 18:30:03 +03006520 if (INTEL_INFO(dev)->gen < 4)
6521 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6522
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006523 intel_get_pipe_timings(crtc, pipe_config);
6524
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006525 i9xx_get_pfit_config(crtc, pipe_config);
6526
Daniel Vetter6c49f242013-06-06 12:45:25 +02006527 if (INTEL_INFO(dev)->gen >= 4) {
6528 tmp = I915_READ(DPLL_MD(crtc->pipe));
6529 pipe_config->pixel_multiplier =
6530 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6531 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006532 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006533 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6534 tmp = I915_READ(DPLL(crtc->pipe));
6535 pipe_config->pixel_multiplier =
6536 ((tmp & SDVO_MULTIPLIER_MASK)
6537 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6538 } else {
6539 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6540 * port and will be fixed up in the encoder->get_config
6541 * function. */
6542 pipe_config->pixel_multiplier = 1;
6543 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006544 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6545 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006546 /*
6547 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6548 * on 830. Filter it out here so that we don't
6549 * report errors due to that.
6550 */
6551 if (IS_I830(dev))
6552 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6553
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006554 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6555 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006556 } else {
6557 /* Mask out read-only status bits. */
6558 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6559 DPLL_PORTC_READY_MASK |
6560 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006561 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006562
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006563 if (IS_CHERRYVIEW(dev))
6564 chv_crtc_clock_get(crtc, pipe_config);
6565 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006566 vlv_crtc_clock_get(crtc, pipe_config);
6567 else
6568 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006569
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006570 return true;
6571}
6572
Paulo Zanonidde86e22012-12-01 12:04:25 -02006573static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006574{
6575 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006576 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006577 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006578 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006579 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006580 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006581 bool has_ck505 = false;
6582 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006583
6584 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006585 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006586 switch (encoder->type) {
6587 case INTEL_OUTPUT_LVDS:
6588 has_panel = true;
6589 has_lvds = true;
6590 break;
6591 case INTEL_OUTPUT_EDP:
6592 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006593 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006594 has_cpu_edp = true;
6595 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006596 }
6597 }
6598
Keith Packard99eb6a02011-09-26 14:29:12 -07006599 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006600 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006601 can_ssc = has_ck505;
6602 } else {
6603 has_ck505 = false;
6604 can_ssc = true;
6605 }
6606
Imre Deak2de69052013-05-08 13:14:04 +03006607 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6608 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006609
6610 /* Ironlake: try to setup display ref clock before DPLL
6611 * enabling. This is only under driver's control after
6612 * PCH B stepping, previous chipset stepping should be
6613 * ignoring this setting.
6614 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006615 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006616
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006617 /* As we must carefully and slowly disable/enable each source in turn,
6618 * compute the final state we want first and check if we need to
6619 * make any changes at all.
6620 */
6621 final = val;
6622 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006623 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006624 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006625 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006626 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6627
6628 final &= ~DREF_SSC_SOURCE_MASK;
6629 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6630 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006631
Keith Packard199e5d72011-09-22 12:01:57 -07006632 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006633 final |= DREF_SSC_SOURCE_ENABLE;
6634
6635 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6636 final |= DREF_SSC1_ENABLE;
6637
6638 if (has_cpu_edp) {
6639 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6640 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6641 else
6642 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6643 } else
6644 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6645 } else {
6646 final |= DREF_SSC_SOURCE_DISABLE;
6647 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6648 }
6649
6650 if (final == val)
6651 return;
6652
6653 /* Always enable nonspread source */
6654 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6655
6656 if (has_ck505)
6657 val |= DREF_NONSPREAD_CK505_ENABLE;
6658 else
6659 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6660
6661 if (has_panel) {
6662 val &= ~DREF_SSC_SOURCE_MASK;
6663 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006664
Keith Packard199e5d72011-09-22 12:01:57 -07006665 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006666 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006667 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006668 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006669 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006670 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006671
6672 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006673 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006674 POSTING_READ(PCH_DREF_CONTROL);
6675 udelay(200);
6676
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006677 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006678
6679 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006680 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006681 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006682 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006683 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006684 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006685 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006686 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006687 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006688
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006689 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006690 POSTING_READ(PCH_DREF_CONTROL);
6691 udelay(200);
6692 } else {
6693 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6694
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006695 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006696
6697 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006698 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006699
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006700 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006701 POSTING_READ(PCH_DREF_CONTROL);
6702 udelay(200);
6703
6704 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006705 val &= ~DREF_SSC_SOURCE_MASK;
6706 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006707
6708 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006709 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006710
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006711 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006712 POSTING_READ(PCH_DREF_CONTROL);
6713 udelay(200);
6714 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006715
6716 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006717}
6718
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006719static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006720{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006721 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006722
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006723 tmp = I915_READ(SOUTH_CHICKEN2);
6724 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6725 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006726
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006727 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6728 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6729 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006730
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006731 tmp = I915_READ(SOUTH_CHICKEN2);
6732 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6733 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006734
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006735 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6736 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6737 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006738}
6739
6740/* WaMPhyProgramming:hsw */
6741static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6742{
6743 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006744
6745 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6746 tmp &= ~(0xFF << 24);
6747 tmp |= (0x12 << 24);
6748 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6749
Paulo Zanonidde86e22012-12-01 12:04:25 -02006750 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6751 tmp |= (1 << 11);
6752 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6753
6754 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6755 tmp |= (1 << 11);
6756 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6757
Paulo Zanonidde86e22012-12-01 12:04:25 -02006758 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6759 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6760 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6761
6762 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6763 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6764 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6765
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006766 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6767 tmp &= ~(7 << 13);
6768 tmp |= (5 << 13);
6769 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006770
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006771 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6772 tmp &= ~(7 << 13);
6773 tmp |= (5 << 13);
6774 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006775
6776 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6777 tmp &= ~0xFF;
6778 tmp |= 0x1C;
6779 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6780
6781 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6782 tmp &= ~0xFF;
6783 tmp |= 0x1C;
6784 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6785
6786 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6787 tmp &= ~(0xFF << 16);
6788 tmp |= (0x1C << 16);
6789 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6790
6791 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6792 tmp &= ~(0xFF << 16);
6793 tmp |= (0x1C << 16);
6794 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6795
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006796 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6797 tmp |= (1 << 27);
6798 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006799
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006800 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6801 tmp |= (1 << 27);
6802 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006803
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006804 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6805 tmp &= ~(0xF << 28);
6806 tmp |= (4 << 28);
6807 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006808
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006809 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6810 tmp &= ~(0xF << 28);
6811 tmp |= (4 << 28);
6812 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006813}
6814
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006815/* Implements 3 different sequences from BSpec chapter "Display iCLK
6816 * Programming" based on the parameters passed:
6817 * - Sequence to enable CLKOUT_DP
6818 * - Sequence to enable CLKOUT_DP without spread
6819 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6820 */
6821static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6822 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006823{
6824 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006825 uint32_t reg, tmp;
6826
6827 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6828 with_spread = true;
6829 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6830 with_fdi, "LP PCH doesn't have FDI\n"))
6831 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006832
6833 mutex_lock(&dev_priv->dpio_lock);
6834
6835 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6836 tmp &= ~SBI_SSCCTL_DISABLE;
6837 tmp |= SBI_SSCCTL_PATHALT;
6838 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6839
6840 udelay(24);
6841
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006842 if (with_spread) {
6843 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6844 tmp &= ~SBI_SSCCTL_PATHALT;
6845 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006846
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006847 if (with_fdi) {
6848 lpt_reset_fdi_mphy(dev_priv);
6849 lpt_program_fdi_mphy(dev_priv);
6850 }
6851 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006852
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006853 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6854 SBI_GEN0 : SBI_DBUFF0;
6855 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6856 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6857 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006858
6859 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006860}
6861
Paulo Zanoni47701c32013-07-23 11:19:25 -03006862/* Sequence to disable CLKOUT_DP */
6863static void lpt_disable_clkout_dp(struct drm_device *dev)
6864{
6865 struct drm_i915_private *dev_priv = dev->dev_private;
6866 uint32_t reg, tmp;
6867
6868 mutex_lock(&dev_priv->dpio_lock);
6869
6870 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6871 SBI_GEN0 : SBI_DBUFF0;
6872 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6873 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6874 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6875
6876 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6877 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6878 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6879 tmp |= SBI_SSCCTL_PATHALT;
6880 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6881 udelay(32);
6882 }
6883 tmp |= SBI_SSCCTL_DISABLE;
6884 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6885 }
6886
6887 mutex_unlock(&dev_priv->dpio_lock);
6888}
6889
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006890static void lpt_init_pch_refclk(struct drm_device *dev)
6891{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006892 struct intel_encoder *encoder;
6893 bool has_vga = false;
6894
Damien Lespiaub2784e12014-08-05 11:29:37 +01006895 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006896 switch (encoder->type) {
6897 case INTEL_OUTPUT_ANALOG:
6898 has_vga = true;
6899 break;
6900 }
6901 }
6902
Paulo Zanoni47701c32013-07-23 11:19:25 -03006903 if (has_vga)
6904 lpt_enable_clkout_dp(dev, true, true);
6905 else
6906 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006907}
6908
Paulo Zanonidde86e22012-12-01 12:04:25 -02006909/*
6910 * Initialize reference clocks when the driver loads
6911 */
6912void intel_init_pch_refclk(struct drm_device *dev)
6913{
6914 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6915 ironlake_init_pch_refclk(dev);
6916 else if (HAS_PCH_LPT(dev))
6917 lpt_init_pch_refclk(dev);
6918}
6919
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006920static int ironlake_get_refclk(struct drm_crtc *crtc)
6921{
6922 struct drm_device *dev = crtc->dev;
6923 struct drm_i915_private *dev_priv = dev->dev_private;
6924 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006925 int num_connectors = 0;
6926 bool is_lvds = false;
6927
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006928 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006929 switch (encoder->type) {
6930 case INTEL_OUTPUT_LVDS:
6931 is_lvds = true;
6932 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006933 }
6934 num_connectors++;
6935 }
6936
6937 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006938 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006939 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006940 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006941 }
6942
6943 return 120000;
6944}
6945
Daniel Vetter6ff93602013-04-19 11:24:36 +02006946static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006947{
6948 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6950 int pipe = intel_crtc->pipe;
6951 uint32_t val;
6952
Daniel Vetter78114072013-06-13 00:54:57 +02006953 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006954
Daniel Vetter965e0c42013-03-27 00:44:57 +01006955 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006956 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006957 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006958 break;
6959 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006960 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006961 break;
6962 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006963 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006964 break;
6965 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006966 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006967 break;
6968 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006969 /* Case prevented by intel_choose_pipe_bpp_dither. */
6970 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006971 }
6972
Daniel Vetterd8b32242013-04-25 17:54:44 +02006973 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006974 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6975
Daniel Vetter6ff93602013-04-19 11:24:36 +02006976 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006977 val |= PIPECONF_INTERLACED_ILK;
6978 else
6979 val |= PIPECONF_PROGRESSIVE;
6980
Daniel Vetter50f3b012013-03-27 00:44:56 +01006981 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006982 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006983
Paulo Zanonic8203562012-09-12 10:06:29 -03006984 I915_WRITE(PIPECONF(pipe), val);
6985 POSTING_READ(PIPECONF(pipe));
6986}
6987
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006988/*
6989 * Set up the pipe CSC unit.
6990 *
6991 * Currently only full range RGB to limited range RGB conversion
6992 * is supported, but eventually this should handle various
6993 * RGB<->YCbCr scenarios as well.
6994 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006995static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006996{
6997 struct drm_device *dev = crtc->dev;
6998 struct drm_i915_private *dev_priv = dev->dev_private;
6999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7000 int pipe = intel_crtc->pipe;
7001 uint16_t coeff = 0x7800; /* 1.0 */
7002
7003 /*
7004 * TODO: Check what kind of values actually come out of the pipe
7005 * with these coeff/postoff values and adjust to get the best
7006 * accuracy. Perhaps we even need to take the bpc value into
7007 * consideration.
7008 */
7009
Daniel Vetter50f3b012013-03-27 00:44:56 +01007010 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007011 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7012
7013 /*
7014 * GY/GU and RY/RU should be the other way around according
7015 * to BSpec, but reality doesn't agree. Just set them up in
7016 * a way that results in the correct picture.
7017 */
7018 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7019 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7020
7021 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7022 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7023
7024 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7025 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7026
7027 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7028 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7029 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7030
7031 if (INTEL_INFO(dev)->gen > 6) {
7032 uint16_t postoff = 0;
7033
Daniel Vetter50f3b012013-03-27 00:44:56 +01007034 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007035 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007036
7037 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7038 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7039 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7040
7041 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7042 } else {
7043 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7044
Daniel Vetter50f3b012013-03-27 00:44:56 +01007045 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007046 mode |= CSC_BLACK_SCREEN_OFFSET;
7047
7048 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7049 }
7050}
7051
Daniel Vetter6ff93602013-04-19 11:24:36 +02007052static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007053{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007054 struct drm_device *dev = crtc->dev;
7055 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007057 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007058 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007059 uint32_t val;
7060
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007061 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007062
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007063 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007064 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7065
Daniel Vetter6ff93602013-04-19 11:24:36 +02007066 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007067 val |= PIPECONF_INTERLACED_ILK;
7068 else
7069 val |= PIPECONF_PROGRESSIVE;
7070
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007071 I915_WRITE(PIPECONF(cpu_transcoder), val);
7072 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007073
7074 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7075 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007076
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307077 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007078 val = 0;
7079
7080 switch (intel_crtc->config.pipe_bpp) {
7081 case 18:
7082 val |= PIPEMISC_DITHER_6_BPC;
7083 break;
7084 case 24:
7085 val |= PIPEMISC_DITHER_8_BPC;
7086 break;
7087 case 30:
7088 val |= PIPEMISC_DITHER_10_BPC;
7089 break;
7090 case 36:
7091 val |= PIPEMISC_DITHER_12_BPC;
7092 break;
7093 default:
7094 /* Case prevented by pipe_config_set_bpp. */
7095 BUG();
7096 }
7097
7098 if (intel_crtc->config.dither)
7099 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7100
7101 I915_WRITE(PIPEMISC(pipe), val);
7102 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007103}
7104
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007105static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007106 intel_clock_t *clock,
7107 bool *has_reduced_clock,
7108 intel_clock_t *reduced_clock)
7109{
7110 struct drm_device *dev = crtc->dev;
7111 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007113 int refclk;
7114 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007115 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007116
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007117 is_lvds = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007118
7119 refclk = ironlake_get_refclk(crtc);
7120
7121 /*
7122 * Returns a set of divisors for the desired target clock with the given
7123 * refclk, or FALSE. The returned values represent the clock equation:
7124 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7125 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007126 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007127 ret = dev_priv->display.find_dpll(limit, intel_crtc,
7128 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007129 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007130 if (!ret)
7131 return false;
7132
7133 if (is_lvds && dev_priv->lvds_downclock_avail) {
7134 /*
7135 * Ensure we match the reduced clock's P to the target clock.
7136 * If the clocks don't match, we can't switch the display clock
7137 * by using the FP0/FP1. In such case we will disable the LVDS
7138 * downclock feature.
7139 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007140 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007141 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007142 dev_priv->lvds_downclock,
7143 refclk, clock,
7144 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007145 }
7146
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007147 return true;
7148}
7149
Paulo Zanonid4b19312012-11-29 11:29:32 -02007150int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7151{
7152 /*
7153 * Account for spread spectrum to avoid
7154 * oversubscribing the link. Max center spread
7155 * is 2.5%; use 5% for safety's sake.
7156 */
7157 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007158 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007159}
7160
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007161static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007162{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007163 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007164}
7165
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007166static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007167 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007168 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007169{
7170 struct drm_crtc *crtc = &intel_crtc->base;
7171 struct drm_device *dev = crtc->dev;
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 struct intel_encoder *intel_encoder;
7174 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007175 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007176 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007177
7178 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7179 switch (intel_encoder->type) {
7180 case INTEL_OUTPUT_LVDS:
7181 is_lvds = true;
7182 break;
7183 case INTEL_OUTPUT_SDVO:
7184 case INTEL_OUTPUT_HDMI:
7185 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007186 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007187 }
7188
7189 num_connectors++;
7190 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007191
Chris Wilsonc1858122010-12-03 21:35:48 +00007192 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007193 factor = 21;
7194 if (is_lvds) {
7195 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007196 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007197 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007198 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007199 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007200 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007201
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007202 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007203 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007204
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007205 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7206 *fp2 |= FP_CB_TUNE;
7207
Chris Wilson5eddb702010-09-11 13:48:45 +01007208 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007209
Eric Anholta07d6782011-03-30 13:01:08 -07007210 if (is_lvds)
7211 dpll |= DPLLB_MODE_LVDS;
7212 else
7213 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007214
Daniel Vetteref1b4602013-06-01 17:17:04 +02007215 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7216 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007217
7218 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007219 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007220 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007221 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007222
Eric Anholta07d6782011-03-30 13:01:08 -07007223 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007224 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007225 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007226 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007227
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007228 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007229 case 5:
7230 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7231 break;
7232 case 7:
7233 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7234 break;
7235 case 10:
7236 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7237 break;
7238 case 14:
7239 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7240 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007241 }
7242
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007243 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007244 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007245 else
7246 dpll |= PLL_REF_INPUT_DREFCLK;
7247
Daniel Vetter959e16d2013-06-05 13:34:21 +02007248 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007249}
7250
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007251static int ironlake_crtc_mode_set(struct intel_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007252 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007253 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007254{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007255 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007256 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007257 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007258 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007259 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007260 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007261
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007262 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007263
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007264 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7265 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7266
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007267 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007268 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007269 if (!ok && !crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007270 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7271 return -EINVAL;
7272 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007273 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007274 if (!crtc->config.clock_set) {
7275 crtc->config.dpll.n = clock.n;
7276 crtc->config.dpll.m1 = clock.m1;
7277 crtc->config.dpll.m2 = clock.m2;
7278 crtc->config.dpll.p1 = clock.p1;
7279 crtc->config.dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007280 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007281
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007282 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007283 if (crtc->config.has_pch_encoder) {
7284 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007285 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007286 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007287
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007288 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007289 &fp, &reduced_clock,
7290 has_reduced_clock ? &fp2 : NULL);
7291
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007292 crtc->config.dpll_hw_state.dpll = dpll;
7293 crtc->config.dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007294 if (has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007295 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007296 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007297 crtc->config.dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007298
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007299 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007300 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007301 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007302 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007303 return -EINVAL;
7304 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007305 } else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007306 intel_put_shared_dpll(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007307
Jani Nikulad330a952014-01-21 11:24:25 +02007308 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007309 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007310 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007311 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007312
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007313 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007314}
7315
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007316static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7317 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007318{
7319 struct drm_device *dev = crtc->base.dev;
7320 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007321 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007322
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007323 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7324 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7325 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7326 & ~TU_SIZE_MASK;
7327 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7328 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7329 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7330}
7331
7332static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7333 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007334 struct intel_link_m_n *m_n,
7335 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007336{
7337 struct drm_device *dev = crtc->base.dev;
7338 struct drm_i915_private *dev_priv = dev->dev_private;
7339 enum pipe pipe = crtc->pipe;
7340
7341 if (INTEL_INFO(dev)->gen >= 5) {
7342 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7343 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7344 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7345 & ~TU_SIZE_MASK;
7346 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7347 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7348 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007349 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7350 * gen < 8) and if DRRS is supported (to make sure the
7351 * registers are not unnecessarily read).
7352 */
7353 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7354 crtc->config.has_drrs) {
7355 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7356 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7357 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7358 & ~TU_SIZE_MASK;
7359 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7360 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7361 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7362 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007363 } else {
7364 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7365 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7366 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7367 & ~TU_SIZE_MASK;
7368 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7369 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7370 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7371 }
7372}
7373
7374void intel_dp_get_m_n(struct intel_crtc *crtc,
7375 struct intel_crtc_config *pipe_config)
7376{
7377 if (crtc->config.has_pch_encoder)
7378 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7379 else
7380 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007381 &pipe_config->dp_m_n,
7382 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007383}
7384
Daniel Vetter72419202013-04-04 13:28:53 +02007385static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7386 struct intel_crtc_config *pipe_config)
7387{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007388 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007389 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007390}
7391
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007392static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7393 struct intel_crtc_config *pipe_config)
7394{
7395 struct drm_device *dev = crtc->base.dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 uint32_t tmp;
7398
7399 tmp = I915_READ(PF_CTL(crtc->pipe));
7400
7401 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007402 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007403 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7404 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007405
7406 /* We currently do not free assignements of panel fitters on
7407 * ivb/hsw (since we don't use the higher upscaling modes which
7408 * differentiates them) so just WARN about this case for now. */
7409 if (IS_GEN7(dev)) {
7410 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7411 PF_PIPE_SEL_IVB(crtc->pipe));
7412 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007413 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007414}
7415
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007416static void ironlake_get_plane_config(struct intel_crtc *crtc,
7417 struct intel_plane_config *plane_config)
7418{
7419 struct drm_device *dev = crtc->base.dev;
7420 struct drm_i915_private *dev_priv = dev->dev_private;
7421 u32 val, base, offset;
7422 int pipe = crtc->pipe, plane = crtc->plane;
7423 int fourcc, pixel_format;
7424 int aligned_height;
7425
Dave Airlie66e514c2014-04-03 07:51:54 +10007426 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7427 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007428 DRM_DEBUG_KMS("failed to alloc fb\n");
7429 return;
7430 }
7431
7432 val = I915_READ(DSPCNTR(plane));
7433
7434 if (INTEL_INFO(dev)->gen >= 4)
7435 if (val & DISPPLANE_TILED)
7436 plane_config->tiled = true;
7437
7438 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7439 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007440 crtc->base.primary->fb->pixel_format = fourcc;
7441 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007442 drm_format_plane_cpp(fourcc, 0) * 8;
7443
7444 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7445 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7446 offset = I915_READ(DSPOFFSET(plane));
7447 } else {
7448 if (plane_config->tiled)
7449 offset = I915_READ(DSPTILEOFF(plane));
7450 else
7451 offset = I915_READ(DSPLINOFF(plane));
7452 }
7453 plane_config->base = base;
7454
7455 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007456 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7457 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007458
7459 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007460 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007461
Dave Airlie66e514c2014-04-03 07:51:54 +10007462 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007463 plane_config->tiled);
7464
Fabian Frederick1267a262014-07-01 20:39:41 +02007465 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7466 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007467
7468 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007469 pipe, plane, crtc->base.primary->fb->width,
7470 crtc->base.primary->fb->height,
7471 crtc->base.primary->fb->bits_per_pixel, base,
7472 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007473 plane_config->size);
7474}
7475
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007476static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7477 struct intel_crtc_config *pipe_config)
7478{
7479 struct drm_device *dev = crtc->base.dev;
7480 struct drm_i915_private *dev_priv = dev->dev_private;
7481 uint32_t tmp;
7482
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007483 if (!intel_display_power_is_enabled(dev_priv,
7484 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007485 return false;
7486
Daniel Vettere143a212013-07-04 12:01:15 +02007487 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007488 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007489
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007490 tmp = I915_READ(PIPECONF(crtc->pipe));
7491 if (!(tmp & PIPECONF_ENABLE))
7492 return false;
7493
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007494 switch (tmp & PIPECONF_BPC_MASK) {
7495 case PIPECONF_6BPC:
7496 pipe_config->pipe_bpp = 18;
7497 break;
7498 case PIPECONF_8BPC:
7499 pipe_config->pipe_bpp = 24;
7500 break;
7501 case PIPECONF_10BPC:
7502 pipe_config->pipe_bpp = 30;
7503 break;
7504 case PIPECONF_12BPC:
7505 pipe_config->pipe_bpp = 36;
7506 break;
7507 default:
7508 break;
7509 }
7510
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007511 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7512 pipe_config->limited_color_range = true;
7513
Daniel Vetterab9412b2013-05-03 11:49:46 +02007514 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007515 struct intel_shared_dpll *pll;
7516
Daniel Vetter88adfff2013-03-28 10:42:01 +01007517 pipe_config->has_pch_encoder = true;
7518
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007519 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7520 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7521 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007522
7523 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007524
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007525 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007526 pipe_config->shared_dpll =
7527 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007528 } else {
7529 tmp = I915_READ(PCH_DPLL_SEL);
7530 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7531 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7532 else
7533 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7534 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007535
7536 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7537
7538 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7539 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007540
7541 tmp = pipe_config->dpll_hw_state.dpll;
7542 pipe_config->pixel_multiplier =
7543 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7544 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007545
7546 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007547 } else {
7548 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007549 }
7550
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007551 intel_get_pipe_timings(crtc, pipe_config);
7552
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007553 ironlake_get_pfit_config(crtc, pipe_config);
7554
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007555 return true;
7556}
7557
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007558static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7559{
7560 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007561 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007562
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007563 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007564 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007565 pipe_name(crtc->pipe));
7566
7567 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007568 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7569 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7570 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007571 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7572 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7573 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007574 if (IS_HASWELL(dev))
7575 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7576 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007577 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7578 "PCH PWM1 enabled\n");
7579 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7580 "Utility pin enabled\n");
7581 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7582
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007583 /*
7584 * In theory we can still leave IRQs enabled, as long as only the HPD
7585 * interrupts remain enabled. We used to check for that, but since it's
7586 * gen-specific and since we only disable LCPLL after we fully disable
7587 * the interrupts, the check below should be enough.
7588 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007589 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007590}
7591
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007592static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7593{
7594 struct drm_device *dev = dev_priv->dev;
7595
7596 if (IS_HASWELL(dev))
7597 return I915_READ(D_COMP_HSW);
7598 else
7599 return I915_READ(D_COMP_BDW);
7600}
7601
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007602static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7603{
7604 struct drm_device *dev = dev_priv->dev;
7605
7606 if (IS_HASWELL(dev)) {
7607 mutex_lock(&dev_priv->rps.hw_lock);
7608 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7609 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007610 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007611 mutex_unlock(&dev_priv->rps.hw_lock);
7612 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007613 I915_WRITE(D_COMP_BDW, val);
7614 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007615 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007616}
7617
7618/*
7619 * This function implements pieces of two sequences from BSpec:
7620 * - Sequence for display software to disable LCPLL
7621 * - Sequence for display software to allow package C8+
7622 * The steps implemented here are just the steps that actually touch the LCPLL
7623 * register. Callers should take care of disabling all the display engine
7624 * functions, doing the mode unset, fixing interrupts, etc.
7625 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007626static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7627 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007628{
7629 uint32_t val;
7630
7631 assert_can_disable_lcpll(dev_priv);
7632
7633 val = I915_READ(LCPLL_CTL);
7634
7635 if (switch_to_fclk) {
7636 val |= LCPLL_CD_SOURCE_FCLK;
7637 I915_WRITE(LCPLL_CTL, val);
7638
7639 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7640 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7641 DRM_ERROR("Switching to FCLK failed\n");
7642
7643 val = I915_READ(LCPLL_CTL);
7644 }
7645
7646 val |= LCPLL_PLL_DISABLE;
7647 I915_WRITE(LCPLL_CTL, val);
7648 POSTING_READ(LCPLL_CTL);
7649
7650 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7651 DRM_ERROR("LCPLL still locked\n");
7652
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007653 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007654 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007655 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007656 ndelay(100);
7657
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007658 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7659 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007660 DRM_ERROR("D_COMP RCOMP still in progress\n");
7661
7662 if (allow_power_down) {
7663 val = I915_READ(LCPLL_CTL);
7664 val |= LCPLL_POWER_DOWN_ALLOW;
7665 I915_WRITE(LCPLL_CTL, val);
7666 POSTING_READ(LCPLL_CTL);
7667 }
7668}
7669
7670/*
7671 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7672 * source.
7673 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007674static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007675{
7676 uint32_t val;
7677
7678 val = I915_READ(LCPLL_CTL);
7679
7680 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7681 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7682 return;
7683
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007684 /*
7685 * Make sure we're not on PC8 state before disabling PC8, otherwise
7686 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7687 *
7688 * The other problem is that hsw_restore_lcpll() is called as part of
7689 * the runtime PM resume sequence, so we can't just call
7690 * gen6_gt_force_wake_get() because that function calls
7691 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7692 * while we are on the resume sequence. So to solve this problem we have
7693 * to call special forcewake code that doesn't touch runtime PM and
7694 * doesn't enable the forcewake delayed work.
7695 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007696 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007697 if (dev_priv->uncore.forcewake_count++ == 0)
7698 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007699 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007700
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007701 if (val & LCPLL_POWER_DOWN_ALLOW) {
7702 val &= ~LCPLL_POWER_DOWN_ALLOW;
7703 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007704 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007705 }
7706
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007707 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007708 val |= D_COMP_COMP_FORCE;
7709 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007710 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007711
7712 val = I915_READ(LCPLL_CTL);
7713 val &= ~LCPLL_PLL_DISABLE;
7714 I915_WRITE(LCPLL_CTL, val);
7715
7716 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7717 DRM_ERROR("LCPLL not locked yet\n");
7718
7719 if (val & LCPLL_CD_SOURCE_FCLK) {
7720 val = I915_READ(LCPLL_CTL);
7721 val &= ~LCPLL_CD_SOURCE_FCLK;
7722 I915_WRITE(LCPLL_CTL, val);
7723
7724 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7725 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7726 DRM_ERROR("Switching back to LCPLL failed\n");
7727 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007728
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007729 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007730 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007731 if (--dev_priv->uncore.forcewake_count == 0)
7732 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007733 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007734}
7735
Paulo Zanoni765dab672014-03-07 20:08:18 -03007736/*
7737 * Package states C8 and deeper are really deep PC states that can only be
7738 * reached when all the devices on the system allow it, so even if the graphics
7739 * device allows PC8+, it doesn't mean the system will actually get to these
7740 * states. Our driver only allows PC8+ when going into runtime PM.
7741 *
7742 * The requirements for PC8+ are that all the outputs are disabled, the power
7743 * well is disabled and most interrupts are disabled, and these are also
7744 * requirements for runtime PM. When these conditions are met, we manually do
7745 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7746 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7747 * hang the machine.
7748 *
7749 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7750 * the state of some registers, so when we come back from PC8+ we need to
7751 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7752 * need to take care of the registers kept by RC6. Notice that this happens even
7753 * if we don't put the device in PCI D3 state (which is what currently happens
7754 * because of the runtime PM support).
7755 *
7756 * For more, read "Display Sequences for Package C8" on the hardware
7757 * documentation.
7758 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007759void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007760{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007761 struct drm_device *dev = dev_priv->dev;
7762 uint32_t val;
7763
Paulo Zanonic67a4702013-08-19 13:18:09 -03007764 DRM_DEBUG_KMS("Enabling package C8+\n");
7765
Paulo Zanonic67a4702013-08-19 13:18:09 -03007766 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7767 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7768 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7769 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7770 }
7771
7772 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007773 hsw_disable_lcpll(dev_priv, true, true);
7774}
7775
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007776void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007777{
7778 struct drm_device *dev = dev_priv->dev;
7779 uint32_t val;
7780
Paulo Zanonic67a4702013-08-19 13:18:09 -03007781 DRM_DEBUG_KMS("Disabling package C8+\n");
7782
7783 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007784 lpt_init_pch_refclk(dev);
7785
7786 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7787 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7788 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7789 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7790 }
7791
7792 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007793}
7794
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007795static void snb_modeset_global_resources(struct drm_device *dev)
7796{
7797 modeset_update_crtc_power_domains(dev);
7798}
7799
Imre Deak4f074122013-10-16 17:25:51 +03007800static void haswell_modeset_global_resources(struct drm_device *dev)
7801{
Paulo Zanonida723562013-12-19 11:54:51 -02007802 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007803}
7804
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007805static int haswell_crtc_mode_set(struct intel_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007806 int x, int y,
7807 struct drm_framebuffer *fb)
7808{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007809 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007810 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007811
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007812 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007813
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007814 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007815}
7816
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007817static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7818 enum port port,
7819 struct intel_crtc_config *pipe_config)
7820{
7821 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7822
7823 switch (pipe_config->ddi_pll_sel) {
7824 case PORT_CLK_SEL_WRPLL1:
7825 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7826 break;
7827 case PORT_CLK_SEL_WRPLL2:
7828 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7829 break;
7830 }
7831}
7832
Daniel Vetter26804af2014-06-25 22:01:55 +03007833static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7834 struct intel_crtc_config *pipe_config)
7835{
7836 struct drm_device *dev = crtc->base.dev;
7837 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007838 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007839 enum port port;
7840 uint32_t tmp;
7841
7842 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7843
7844 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7845
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007846 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007847
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007848 if (pipe_config->shared_dpll >= 0) {
7849 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7850
7851 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7852 &pipe_config->dpll_hw_state));
7853 }
7854
Daniel Vetter26804af2014-06-25 22:01:55 +03007855 /*
7856 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7857 * DDI E. So just check whether this pipe is wired to DDI E and whether
7858 * the PCH transcoder is on.
7859 */
Damien Lespiauca370452013-12-03 13:56:24 +00007860 if (INTEL_INFO(dev)->gen < 9 &&
7861 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007862 pipe_config->has_pch_encoder = true;
7863
7864 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7865 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7866 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7867
7868 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7869 }
7870}
7871
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007872static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7873 struct intel_crtc_config *pipe_config)
7874{
7875 struct drm_device *dev = crtc->base.dev;
7876 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007877 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007878 uint32_t tmp;
7879
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007880 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007881 POWER_DOMAIN_PIPE(crtc->pipe)))
7882 return false;
7883
Daniel Vettere143a212013-07-04 12:01:15 +02007884 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007885 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7886
Daniel Vettereccb1402013-05-22 00:50:22 +02007887 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7888 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7889 enum pipe trans_edp_pipe;
7890 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7891 default:
7892 WARN(1, "unknown pipe linked to edp transcoder\n");
7893 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7894 case TRANS_DDI_EDP_INPUT_A_ON:
7895 trans_edp_pipe = PIPE_A;
7896 break;
7897 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7898 trans_edp_pipe = PIPE_B;
7899 break;
7900 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7901 trans_edp_pipe = PIPE_C;
7902 break;
7903 }
7904
7905 if (trans_edp_pipe == crtc->pipe)
7906 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7907 }
7908
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007909 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007910 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007911 return false;
7912
Daniel Vettereccb1402013-05-22 00:50:22 +02007913 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007914 if (!(tmp & PIPECONF_ENABLE))
7915 return false;
7916
Daniel Vetter26804af2014-06-25 22:01:55 +03007917 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007919 intel_get_pipe_timings(crtc, pipe_config);
7920
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007921 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007922 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007923 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007924
Jesse Barnese59150d2014-01-07 13:30:45 -08007925 if (IS_HASWELL(dev))
7926 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7927 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007928
Clint Taylorebb69c92014-09-30 10:30:22 -07007929 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
7930 pipe_config->pixel_multiplier =
7931 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
7932 } else {
7933 pipe_config->pixel_multiplier = 1;
7934 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007935
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007936 return true;
7937}
7938
Jani Nikula1a915102013-10-16 12:34:48 +03007939static struct {
7940 int clock;
7941 u32 config;
7942} hdmi_audio_clock[] = {
7943 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7944 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7945 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7946 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7947 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7948 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7949 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7950 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7951 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7952 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7953};
7954
7955/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7956static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7957{
7958 int i;
7959
7960 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7961 if (mode->clock == hdmi_audio_clock[i].clock)
7962 break;
7963 }
7964
7965 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7966 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7967 i = 1;
7968 }
7969
7970 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7971 hdmi_audio_clock[i].clock,
7972 hdmi_audio_clock[i].config);
7973
7974 return hdmi_audio_clock[i].config;
7975}
7976
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007977static bool intel_eld_uptodate(struct drm_connector *connector,
7978 int reg_eldv, uint32_t bits_eldv,
7979 int reg_elda, uint32_t bits_elda,
7980 int reg_edid)
7981{
7982 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7983 uint8_t *eld = connector->eld;
7984 uint32_t i;
7985
7986 i = I915_READ(reg_eldv);
7987 i &= bits_eldv;
7988
7989 if (!eld[0])
7990 return !i;
7991
7992 if (!i)
7993 return false;
7994
7995 i = I915_READ(reg_elda);
7996 i &= ~bits_elda;
7997 I915_WRITE(reg_elda, i);
7998
7999 for (i = 0; i < eld[2]; i++)
8000 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
8001 return false;
8002
8003 return true;
8004}
8005
Wu Fengguange0dac652011-09-05 14:25:34 +08008006static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008007 struct drm_crtc *crtc,
8008 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008009{
8010 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8011 uint8_t *eld = connector->eld;
8012 uint32_t eldv;
8013 uint32_t len;
8014 uint32_t i;
8015
8016 i = I915_READ(G4X_AUD_VID_DID);
8017
8018 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
8019 eldv = G4X_ELDV_DEVCL_DEVBLC;
8020 else
8021 eldv = G4X_ELDV_DEVCTG;
8022
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008023 if (intel_eld_uptodate(connector,
8024 G4X_AUD_CNTL_ST, eldv,
8025 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
8026 G4X_HDMIW_HDMIEDID))
8027 return;
8028
Wu Fengguange0dac652011-09-05 14:25:34 +08008029 i = I915_READ(G4X_AUD_CNTL_ST);
8030 i &= ~(eldv | G4X_ELD_ADDR);
8031 len = (i >> 9) & 0x1f; /* ELD buffer size */
8032 I915_WRITE(G4X_AUD_CNTL_ST, i);
8033
8034 if (!eld[0])
8035 return;
8036
8037 len = min_t(uint8_t, eld[2], len);
8038 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8039 for (i = 0; i < len; i++)
8040 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8041
8042 i = I915_READ(G4X_AUD_CNTL_ST);
8043 i |= eldv;
8044 I915_WRITE(G4X_AUD_CNTL_ST, i);
8045}
8046
Wang Xingchao83358c852012-08-16 22:43:37 +08008047static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008048 struct drm_crtc *crtc,
8049 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008050{
8051 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08008053 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008054 uint32_t eldv;
8055 uint32_t i;
8056 int len;
8057 int pipe = to_intel_crtc(crtc)->pipe;
8058 int tmp;
8059
8060 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8061 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8062 int aud_config = HSW_AUD_CFG(pipe);
8063 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8064
Wang Xingchao83358c852012-08-16 22:43:37 +08008065 /* Audio output enable */
8066 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8067 tmp = I915_READ(aud_cntrl_st2);
8068 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8069 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008070 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008071
Daniel Vetterc7905792014-04-16 16:56:09 +02008072 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008073
8074 /* Set ELD valid state */
8075 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008076 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008077 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8078 I915_WRITE(aud_cntrl_st2, tmp);
8079 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008080 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008081
8082 /* Enable HDMI mode */
8083 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008084 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008085 /* clear N_programing_enable and N_value_index */
8086 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8087 I915_WRITE(aud_config, tmp);
8088
8089 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8090
8091 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8092
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008093 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Wang Xingchao83358c852012-08-16 22:43:37 +08008094 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8095 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8096 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008097 } else {
8098 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8099 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008100
8101 if (intel_eld_uptodate(connector,
8102 aud_cntrl_st2, eldv,
8103 aud_cntl_st, IBX_ELD_ADDRESS,
8104 hdmiw_hdmiedid))
8105 return;
8106
8107 i = I915_READ(aud_cntrl_st2);
8108 i &= ~eldv;
8109 I915_WRITE(aud_cntrl_st2, i);
8110
8111 if (!eld[0])
8112 return;
8113
8114 i = I915_READ(aud_cntl_st);
8115 i &= ~IBX_ELD_ADDRESS;
8116 I915_WRITE(aud_cntl_st, i);
8117 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8118 DRM_DEBUG_DRIVER("port num:%d\n", i);
8119
8120 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8121 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8122 for (i = 0; i < len; i++)
8123 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8124
8125 i = I915_READ(aud_cntrl_st2);
8126 i |= eldv;
8127 I915_WRITE(aud_cntrl_st2, i);
8128
8129}
8130
Wu Fengguange0dac652011-09-05 14:25:34 +08008131static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008132 struct drm_crtc *crtc,
8133 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008134{
8135 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +08008137 uint8_t *eld = connector->eld;
8138 uint32_t eldv;
8139 uint32_t i;
8140 int len;
8141 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008142 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008143 int aud_cntl_st;
8144 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008145 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008146
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008147 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008148 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8149 aud_config = IBX_AUD_CFG(pipe);
8150 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008151 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008152 } else if (IS_VALLEYVIEW(connector->dev)) {
8153 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8154 aud_config = VLV_AUD_CFG(pipe);
8155 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8156 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008157 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008158 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8159 aud_config = CPT_AUD_CFG(pipe);
8160 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008161 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008162 }
8163
Wang Xingchao9b138a82012-08-09 16:52:18 +08008164 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008165
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008166 if (IS_VALLEYVIEW(connector->dev)) {
8167 struct intel_encoder *intel_encoder;
8168 struct intel_digital_port *intel_dig_port;
8169
8170 intel_encoder = intel_attached_encoder(connector);
8171 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8172 i = intel_dig_port->port;
8173 } else {
8174 i = I915_READ(aud_cntl_st);
8175 i = (i >> 29) & DIP_PORT_SEL_MASK;
8176 /* DIP_Port_Select, 0x1 = PortB */
8177 }
8178
Wu Fengguange0dac652011-09-05 14:25:34 +08008179 if (!i) {
8180 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8181 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008182 eldv = IBX_ELD_VALIDB;
8183 eldv |= IBX_ELD_VALIDB << 4;
8184 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008185 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008186 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008187 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008188 }
8189
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008190 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008191 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8192 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008193 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008194 } else {
8195 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8196 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008197
8198 if (intel_eld_uptodate(connector,
8199 aud_cntrl_st2, eldv,
8200 aud_cntl_st, IBX_ELD_ADDRESS,
8201 hdmiw_hdmiedid))
8202 return;
8203
Wu Fengguange0dac652011-09-05 14:25:34 +08008204 i = I915_READ(aud_cntrl_st2);
8205 i &= ~eldv;
8206 I915_WRITE(aud_cntrl_st2, i);
8207
8208 if (!eld[0])
8209 return;
8210
Wu Fengguange0dac652011-09-05 14:25:34 +08008211 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008212 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008213 I915_WRITE(aud_cntl_st, i);
8214
8215 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8216 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8217 for (i = 0; i < len; i++)
8218 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8219
8220 i = I915_READ(aud_cntrl_st2);
8221 i |= eldv;
8222 I915_WRITE(aud_cntrl_st2, i);
8223}
8224
8225void intel_write_eld(struct drm_encoder *encoder,
8226 struct drm_display_mode *mode)
8227{
8228 struct drm_crtc *crtc = encoder->crtc;
8229 struct drm_connector *connector;
8230 struct drm_device *dev = encoder->dev;
8231 struct drm_i915_private *dev_priv = dev->dev_private;
8232
8233 connector = drm_select_eld(encoder, mode);
8234 if (!connector)
8235 return;
8236
8237 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8238 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008239 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008240 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008241 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008242
8243 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8244
8245 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008246 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008247}
8248
Chris Wilson560b85b2010-08-07 11:01:38 +01008249static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8250{
8251 struct drm_device *dev = crtc->dev;
8252 struct drm_i915_private *dev_priv = dev->dev_private;
8253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008254 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008255
Ville Syrjälädc41c152014-08-13 11:57:05 +03008256 if (base) {
8257 unsigned int width = intel_crtc->cursor_width;
8258 unsigned int height = intel_crtc->cursor_height;
8259 unsigned int stride = roundup_pow_of_two(width) * 4;
8260
8261 switch (stride) {
8262 default:
8263 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8264 width, stride);
8265 stride = 256;
8266 /* fallthrough */
8267 case 256:
8268 case 512:
8269 case 1024:
8270 case 2048:
8271 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008272 }
8273
Ville Syrjälädc41c152014-08-13 11:57:05 +03008274 cntl |= CURSOR_ENABLE |
8275 CURSOR_GAMMA_ENABLE |
8276 CURSOR_FORMAT_ARGB |
8277 CURSOR_STRIDE(stride);
8278
8279 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008280 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008281
Ville Syrjälädc41c152014-08-13 11:57:05 +03008282 if (intel_crtc->cursor_cntl != 0 &&
8283 (intel_crtc->cursor_base != base ||
8284 intel_crtc->cursor_size != size ||
8285 intel_crtc->cursor_cntl != cntl)) {
8286 /* On these chipsets we can only modify the base/size/stride
8287 * whilst the cursor is disabled.
8288 */
8289 I915_WRITE(_CURACNTR, 0);
8290 POSTING_READ(_CURACNTR);
8291 intel_crtc->cursor_cntl = 0;
8292 }
8293
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008294 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008295 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008296 intel_crtc->cursor_base = base;
8297 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008298
8299 if (intel_crtc->cursor_size != size) {
8300 I915_WRITE(CURSIZE, size);
8301 intel_crtc->cursor_size = size;
8302 }
8303
Chris Wilson4b0e3332014-05-30 16:35:26 +03008304 if (intel_crtc->cursor_cntl != cntl) {
8305 I915_WRITE(_CURACNTR, cntl);
8306 POSTING_READ(_CURACNTR);
8307 intel_crtc->cursor_cntl = cntl;
8308 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008309}
8310
8311static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8312{
8313 struct drm_device *dev = crtc->dev;
8314 struct drm_i915_private *dev_priv = dev->dev_private;
8315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8316 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008317 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008318
Chris Wilson4b0e3332014-05-30 16:35:26 +03008319 cntl = 0;
8320 if (base) {
8321 cntl = MCURSOR_GAMMA_ENABLE;
8322 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308323 case 64:
8324 cntl |= CURSOR_MODE_64_ARGB_AX;
8325 break;
8326 case 128:
8327 cntl |= CURSOR_MODE_128_ARGB_AX;
8328 break;
8329 case 256:
8330 cntl |= CURSOR_MODE_256_ARGB_AX;
8331 break;
8332 default:
8333 WARN_ON(1);
8334 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008335 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008336 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008337
8338 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8339 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008340 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008341
8342 if (intel_crtc->cursor_cntl != cntl) {
8343 I915_WRITE(CURCNTR(pipe), cntl);
8344 POSTING_READ(CURCNTR(pipe));
8345 intel_crtc->cursor_cntl = cntl;
8346 }
8347
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008348 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008349 I915_WRITE(CURBASE(pipe), base);
8350 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008351
8352 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008353}
8354
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008355/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008356static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8357 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008358{
8359 struct drm_device *dev = crtc->dev;
8360 struct drm_i915_private *dev_priv = dev->dev_private;
8361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8362 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008363 int x = crtc->cursor_x;
8364 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008365 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008366
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008367 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008368 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008369
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008370 if (x >= intel_crtc->config.pipe_src_w)
8371 base = 0;
8372
8373 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008374 base = 0;
8375
8376 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008377 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008378 base = 0;
8379
8380 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8381 x = -x;
8382 }
8383 pos |= x << CURSOR_X_SHIFT;
8384
8385 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008386 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008387 base = 0;
8388
8389 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8390 y = -y;
8391 }
8392 pos |= y << CURSOR_Y_SHIFT;
8393
Chris Wilson4b0e3332014-05-30 16:35:26 +03008394 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008395 return;
8396
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008397 I915_WRITE(CURPOS(pipe), pos);
8398
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008399 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008400 i845_update_cursor(crtc, base);
8401 else
8402 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008403}
8404
Ville Syrjälädc41c152014-08-13 11:57:05 +03008405static bool cursor_size_ok(struct drm_device *dev,
8406 uint32_t width, uint32_t height)
8407{
8408 if (width == 0 || height == 0)
8409 return false;
8410
8411 /*
8412 * 845g/865g are special in that they are only limited by
8413 * the width of their cursors, the height is arbitrary up to
8414 * the precision of the register. Everything else requires
8415 * square cursors, limited to a few power-of-two sizes.
8416 */
8417 if (IS_845G(dev) || IS_I865G(dev)) {
8418 if ((width & 63) != 0)
8419 return false;
8420
8421 if (width > (IS_845G(dev) ? 64 : 512))
8422 return false;
8423
8424 if (height > 1023)
8425 return false;
8426 } else {
8427 switch (width | height) {
8428 case 256:
8429 case 128:
8430 if (IS_GEN2(dev))
8431 return false;
8432 case 64:
8433 break;
8434 default:
8435 return false;
8436 }
8437 }
8438
8439 return true;
8440}
8441
Matt Ropere3287952014-06-10 08:28:12 -07008442static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8443 struct drm_i915_gem_object *obj,
8444 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008445{
8446 struct drm_device *dev = crtc->dev;
8447 struct drm_i915_private *dev_priv = dev->dev_private;
8448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008449 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008450 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008451 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008452 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008453
Jesse Barnes79e53942008-11-07 14:24:08 -08008454 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008455 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008456 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008457 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008458 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008459 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008460 }
8461
Dave Airlie71acb5e2008-12-30 20:31:46 +10008462 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008463 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008464 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008465 unsigned alignment;
8466
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008467 /*
8468 * Global gtt pte registers are special registers which actually
8469 * forward writes to a chunk of system memory. Which means that
8470 * there is no risk that the register values disappear as soon
8471 * as we call intel_runtime_pm_put(), so it is correct to wrap
8472 * only the pin/unpin/fence and not more.
8473 */
8474 intel_runtime_pm_get(dev_priv);
8475
Chris Wilson693db182013-03-05 14:52:39 +00008476 /* Note that the w/a also requires 2 PTE of padding following
8477 * the bo. We currently fill all unused PTE with the shadow
8478 * page and so we should always have valid PTE following the
8479 * cursor preventing the VT-d warning.
8480 */
8481 alignment = 0;
8482 if (need_vtd_wa(dev))
8483 alignment = 64*1024;
8484
8485 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008486 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008487 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008488 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008489 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008490 }
8491
Chris Wilsond9e86c02010-11-10 16:40:20 +00008492 ret = i915_gem_object_put_fence(obj);
8493 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008494 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008495 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008496 goto fail_unpin;
8497 }
8498
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008499 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008500
8501 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008502 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008503 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008504 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008505 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008506 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008507 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008508 }
Chris Wilson00731152014-05-21 12:42:56 +01008509 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008510 }
8511
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008512 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008513 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008514 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008515 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008516 }
Jesse Barnes80824002009-09-10 15:28:06 -07008517
Daniel Vettera071fa02014-06-18 23:28:09 +02008518 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8519 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008520 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008521
Chris Wilson64f962e2014-03-26 12:38:15 +00008522 old_width = intel_crtc->cursor_width;
8523
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008524 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008525 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008526 intel_crtc->cursor_width = width;
8527 intel_crtc->cursor_height = height;
8528
Chris Wilson64f962e2014-03-26 12:38:15 +00008529 if (intel_crtc->active) {
8530 if (old_width != width)
8531 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008532 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008533 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008534
Daniel Vetterf99d7062014-06-19 16:01:59 +02008535 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8536
Jesse Barnes79e53942008-11-07 14:24:08 -08008537 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008538fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008539 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008540fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008541 mutex_unlock(&dev->struct_mutex);
8542 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008543}
8544
Jesse Barnes79e53942008-11-07 14:24:08 -08008545static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008546 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008547{
James Simmons72034252010-08-03 01:33:19 +01008548 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008550
James Simmons72034252010-08-03 01:33:19 +01008551 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008552 intel_crtc->lut_r[i] = red[i] >> 8;
8553 intel_crtc->lut_g[i] = green[i] >> 8;
8554 intel_crtc->lut_b[i] = blue[i] >> 8;
8555 }
8556
8557 intel_crtc_load_lut(crtc);
8558}
8559
Jesse Barnes79e53942008-11-07 14:24:08 -08008560/* VESA 640x480x72Hz mode to set on the pipe */
8561static struct drm_display_mode load_detect_mode = {
8562 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8563 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8564};
8565
Daniel Vettera8bb6812014-02-10 18:00:39 +01008566struct drm_framebuffer *
8567__intel_framebuffer_create(struct drm_device *dev,
8568 struct drm_mode_fb_cmd2 *mode_cmd,
8569 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008570{
8571 struct intel_framebuffer *intel_fb;
8572 int ret;
8573
8574 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8575 if (!intel_fb) {
8576 drm_gem_object_unreference_unlocked(&obj->base);
8577 return ERR_PTR(-ENOMEM);
8578 }
8579
8580 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008581 if (ret)
8582 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008583
8584 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008585err:
8586 drm_gem_object_unreference_unlocked(&obj->base);
8587 kfree(intel_fb);
8588
8589 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008590}
8591
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008592static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008593intel_framebuffer_create(struct drm_device *dev,
8594 struct drm_mode_fb_cmd2 *mode_cmd,
8595 struct drm_i915_gem_object *obj)
8596{
8597 struct drm_framebuffer *fb;
8598 int ret;
8599
8600 ret = i915_mutex_lock_interruptible(dev);
8601 if (ret)
8602 return ERR_PTR(ret);
8603 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8604 mutex_unlock(&dev->struct_mutex);
8605
8606 return fb;
8607}
8608
Chris Wilsond2dff872011-04-19 08:36:26 +01008609static u32
8610intel_framebuffer_pitch_for_width(int width, int bpp)
8611{
8612 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8613 return ALIGN(pitch, 64);
8614}
8615
8616static u32
8617intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8618{
8619 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008620 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008621}
8622
8623static struct drm_framebuffer *
8624intel_framebuffer_create_for_mode(struct drm_device *dev,
8625 struct drm_display_mode *mode,
8626 int depth, int bpp)
8627{
8628 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008629 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008630
8631 obj = i915_gem_alloc_object(dev,
8632 intel_framebuffer_size_for_mode(mode, bpp));
8633 if (obj == NULL)
8634 return ERR_PTR(-ENOMEM);
8635
8636 mode_cmd.width = mode->hdisplay;
8637 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008638 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8639 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008640 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008641
8642 return intel_framebuffer_create(dev, &mode_cmd, obj);
8643}
8644
8645static struct drm_framebuffer *
8646mode_fits_in_fbdev(struct drm_device *dev,
8647 struct drm_display_mode *mode)
8648{
Daniel Vetter4520f532013-10-09 09:18:51 +02008649#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008650 struct drm_i915_private *dev_priv = dev->dev_private;
8651 struct drm_i915_gem_object *obj;
8652 struct drm_framebuffer *fb;
8653
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008654 if (!dev_priv->fbdev)
8655 return NULL;
8656
8657 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008658 return NULL;
8659
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008660 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008661 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008662
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008663 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008664 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8665 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008666 return NULL;
8667
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008668 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008669 return NULL;
8670
8671 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008672#else
8673 return NULL;
8674#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008675}
8676
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008677bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008678 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008679 struct intel_load_detect_pipe *old,
8680 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008681{
8682 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008683 struct intel_encoder *intel_encoder =
8684 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008685 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008686 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008687 struct drm_crtc *crtc = NULL;
8688 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008689 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008690 struct drm_mode_config *config = &dev->mode_config;
8691 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692
Chris Wilsond2dff872011-04-19 08:36:26 +01008693 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008694 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008695 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008696
Rob Clark51fd3712013-11-19 12:10:12 -05008697retry:
8698 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8699 if (ret)
8700 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008701
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 /*
8703 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008704 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 * - if the connector already has an assigned crtc, use it (but make
8706 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008707 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008708 * - try to find the first unused crtc that can drive this connector,
8709 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008710 */
8711
8712 /* See if we already have a CRTC for this connector */
8713 if (encoder->crtc) {
8714 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008715
Rob Clark51fd3712013-11-19 12:10:12 -05008716 ret = drm_modeset_lock(&crtc->mutex, ctx);
8717 if (ret)
8718 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008719
Daniel Vetter24218aa2012-08-12 19:27:11 +02008720 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008721 old->load_detect_temp = false;
8722
8723 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008724 if (connector->dpms != DRM_MODE_DPMS_ON)
8725 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008726
Chris Wilson71731882011-04-19 23:10:58 +01008727 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 }
8729
8730 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008731 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 i++;
8733 if (!(encoder->possible_crtcs & (1 << i)))
8734 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008735 if (possible_crtc->enabled)
8736 continue;
8737 /* This can occur when applying the pipe A quirk on resume. */
8738 if (to_intel_crtc(possible_crtc)->new_enabled)
8739 continue;
8740
8741 crtc = possible_crtc;
8742 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 }
8744
8745 /*
8746 * If we didn't find an unused CRTC, don't use any.
8747 */
8748 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008749 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008750 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 }
8752
Rob Clark51fd3712013-11-19 12:10:12 -05008753 ret = drm_modeset_lock(&crtc->mutex, ctx);
8754 if (ret)
8755 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008756 intel_encoder->new_crtc = to_intel_crtc(crtc);
8757 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008758
8759 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008760 intel_crtc->new_enabled = true;
8761 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008762 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008763 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008764 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008765
Chris Wilson64927112011-04-20 07:25:26 +01008766 if (!mode)
8767 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008768
Chris Wilsond2dff872011-04-19 08:36:26 +01008769 /* We need a framebuffer large enough to accommodate all accesses
8770 * that the plane may generate whilst we perform load detection.
8771 * We can not rely on the fbcon either being present (we get called
8772 * during its initialisation to detect all boot displays, or it may
8773 * not even exist) or that it is large enough to satisfy the
8774 * requested mode.
8775 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008776 fb = mode_fits_in_fbdev(dev, mode);
8777 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008778 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008779 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8780 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008781 } else
8782 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008783 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008784 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008785 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008786 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008787
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008788 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008789 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008790 if (old->release_fb)
8791 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008792 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008793 }
Chris Wilson71731882011-04-19 23:10:58 +01008794
Jesse Barnes79e53942008-11-07 14:24:08 -08008795 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008796 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008797 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008798
8799 fail:
8800 intel_crtc->new_enabled = crtc->enabled;
8801 if (intel_crtc->new_enabled)
8802 intel_crtc->new_config = &intel_crtc->config;
8803 else
8804 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008805fail_unlock:
8806 if (ret == -EDEADLK) {
8807 drm_modeset_backoff(ctx);
8808 goto retry;
8809 }
8810
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008811 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008812}
8813
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008814void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008815 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008816{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008817 struct intel_encoder *intel_encoder =
8818 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008819 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008820 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008822
Chris Wilsond2dff872011-04-19 08:36:26 +01008823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008824 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008825 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008826
Chris Wilson8261b192011-04-19 23:18:09 +01008827 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008828 to_intel_connector(connector)->new_encoder = NULL;
8829 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008830 intel_crtc->new_enabled = false;
8831 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008832 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008833
Daniel Vetter36206362012-12-10 20:42:17 +01008834 if (old->release_fb) {
8835 drm_framebuffer_unregister_private(old->release_fb);
8836 drm_framebuffer_unreference(old->release_fb);
8837 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008838
Chris Wilson0622a532011-04-21 09:32:11 +01008839 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008840 }
8841
Eric Anholtc751ce42010-03-25 11:48:48 -07008842 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008843 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8844 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008845}
8846
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008847static int i9xx_pll_refclk(struct drm_device *dev,
8848 const struct intel_crtc_config *pipe_config)
8849{
8850 struct drm_i915_private *dev_priv = dev->dev_private;
8851 u32 dpll = pipe_config->dpll_hw_state.dpll;
8852
8853 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008854 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008855 else if (HAS_PCH_SPLIT(dev))
8856 return 120000;
8857 else if (!IS_GEN2(dev))
8858 return 96000;
8859 else
8860 return 48000;
8861}
8862
Jesse Barnes79e53942008-11-07 14:24:08 -08008863/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008864static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8865 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008866{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008867 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008869 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008870 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008871 u32 fp;
8872 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008873 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008874
8875 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008876 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008877 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008878 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008879
8880 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008881 if (IS_PINEVIEW(dev)) {
8882 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8883 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008884 } else {
8885 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8886 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8887 }
8888
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008889 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008890 if (IS_PINEVIEW(dev))
8891 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8892 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008893 else
8894 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008895 DPLL_FPA01_P1_POST_DIV_SHIFT);
8896
8897 switch (dpll & DPLL_MODE_MASK) {
8898 case DPLLB_MODE_DAC_SERIAL:
8899 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8900 5 : 10;
8901 break;
8902 case DPLLB_MODE_LVDS:
8903 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8904 7 : 14;
8905 break;
8906 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008907 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008908 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008909 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910 }
8911
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008912 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008913 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008914 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008915 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008916 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008917 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008918 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008919
8920 if (is_lvds) {
8921 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8922 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008923
8924 if (lvds & LVDS_CLKB_POWER_UP)
8925 clock.p2 = 7;
8926 else
8927 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008928 } else {
8929 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8930 clock.p1 = 2;
8931 else {
8932 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8933 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8934 }
8935 if (dpll & PLL_P2_DIVIDE_BY_4)
8936 clock.p2 = 4;
8937 else
8938 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008939 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008940
8941 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 }
8943
Ville Syrjälä18442d02013-09-13 16:00:08 +03008944 /*
8945 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008946 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008947 * encoder's get_config() function.
8948 */
8949 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008950}
8951
Ville Syrjälä6878da02013-09-13 15:59:11 +03008952int intel_dotclock_calculate(int link_freq,
8953 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008954{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008955 /*
8956 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008957 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008958 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008959 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008960 *
8961 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008962 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008963 */
8964
Ville Syrjälä6878da02013-09-13 15:59:11 +03008965 if (!m_n->link_n)
8966 return 0;
8967
8968 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8969}
8970
Ville Syrjälä18442d02013-09-13 16:00:08 +03008971static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8972 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008973{
8974 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008975
8976 /* read out port_clock from the DPLL */
8977 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008978
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008979 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008980 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008981 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008982 * agree once we know their relationship in the encoder's
8983 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008984 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008985 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008986 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8987 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988}
8989
8990/** Returns the currently programmed mode of the given pipe. */
8991struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8992 struct drm_crtc *crtc)
8993{
Jesse Barnes548f2452011-02-17 10:40:53 -08008994 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008996 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008998 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008999 int htot = I915_READ(HTOTAL(cpu_transcoder));
9000 int hsync = I915_READ(HSYNC(cpu_transcoder));
9001 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9002 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009003 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009004
9005 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9006 if (!mode)
9007 return NULL;
9008
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009009 /*
9010 * Construct a pipe_config sufficient for getting the clock info
9011 * back out of crtc_clock_get.
9012 *
9013 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9014 * to use a real value here instead.
9015 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009016 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009017 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009018 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9019 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9020 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009021 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9022
Ville Syrjälä773ae032013-09-23 17:48:20 +03009023 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009024 mode->hdisplay = (htot & 0xffff) + 1;
9025 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9026 mode->hsync_start = (hsync & 0xffff) + 1;
9027 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9028 mode->vdisplay = (vtot & 0xffff) + 1;
9029 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9030 mode->vsync_start = (vsync & 0xffff) + 1;
9031 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9032
9033 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009034
9035 return mode;
9036}
9037
Jesse Barnes652c3932009-08-17 13:31:43 -07009038static void intel_decrease_pllclock(struct drm_crtc *crtc)
9039{
9040 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009041 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009043
Sonika Jindalbaff2962014-07-22 11:16:35 +05309044 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009045 return;
9046
9047 if (!dev_priv->lvds_downclock_avail)
9048 return;
9049
9050 /*
9051 * Since this is called by a timer, we should never get here in
9052 * the manual case.
9053 */
9054 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009055 int pipe = intel_crtc->pipe;
9056 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009057 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009058
Zhao Yakui44d98a62009-10-09 11:39:40 +08009059 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009060
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009061 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009062
Chris Wilson074b5e12012-05-02 12:07:06 +01009063 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009064 dpll |= DISPLAY_RATE_SELECT_FPA1;
9065 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009066 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009067 dpll = I915_READ(dpll_reg);
9068 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009069 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009070 }
9071
9072}
9073
Chris Wilsonf047e392012-07-21 12:31:41 +01009074void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009075{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009076 struct drm_i915_private *dev_priv = dev->dev_private;
9077
Chris Wilsonf62a0072014-02-21 17:55:39 +00009078 if (dev_priv->mm.busy)
9079 return;
9080
Paulo Zanoni43694d62014-03-07 20:08:08 -03009081 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009082 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009083 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009084}
9085
9086void intel_mark_idle(struct drm_device *dev)
9087{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009089 struct drm_crtc *crtc;
9090
Chris Wilsonf62a0072014-02-21 17:55:39 +00009091 if (!dev_priv->mm.busy)
9092 return;
9093
9094 dev_priv->mm.busy = false;
9095
Jani Nikulad330a952014-01-21 11:24:25 +02009096 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009097 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009098
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009099 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009100 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009101 continue;
9102
9103 intel_decrease_pllclock(crtc);
9104 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009105
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009106 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009107 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009108
9109out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009110 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009111}
9112
Jesse Barnes79e53942008-11-07 14:24:08 -08009113static void intel_crtc_destroy(struct drm_crtc *crtc)
9114{
9115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009116 struct drm_device *dev = crtc->dev;
9117 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009118
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009119 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009120 work = intel_crtc->unpin_work;
9121 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009122 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009123
9124 if (work) {
9125 cancel_work_sync(&work->work);
9126 kfree(work);
9127 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009128
9129 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009130
Jesse Barnes79e53942008-11-07 14:24:08 -08009131 kfree(intel_crtc);
9132}
9133
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134static void intel_unpin_work_fn(struct work_struct *__work)
9135{
9136 struct intel_unpin_work *work =
9137 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009138 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009139 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009140
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009141 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009142 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009143 drm_gem_object_unreference(&work->pending_flip_obj->base);
9144 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009145
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009146 intel_update_fbc(dev);
9147 mutex_unlock(&dev->struct_mutex);
9148
Daniel Vetterf99d7062014-06-19 16:01:59 +02009149 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9150
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009151 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9152 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9153
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154 kfree(work);
9155}
9156
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009157static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009158 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009159{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9161 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009162 unsigned long flags;
9163
9164 /* Ignore early vblank irqs */
9165 if (intel_crtc == NULL)
9166 return;
9167
Daniel Vetterf3260382014-09-15 14:55:23 +02009168 /*
9169 * This is called both by irq handlers and the reset code (to complete
9170 * lost pageflips) so needs the full irqsave spinlocks.
9171 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009172 spin_lock_irqsave(&dev->event_lock, flags);
9173 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009174
9175 /* Ensure we don't miss a work->pending update ... */
9176 smp_rmb();
9177
9178 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179 spin_unlock_irqrestore(&dev->event_lock, flags);
9180 return;
9181 }
9182
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009183 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009184
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009185 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186}
9187
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009188void intel_finish_page_flip(struct drm_device *dev, int pipe)
9189{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009191 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9192
Mario Kleiner49b14a52010-12-09 07:00:07 +01009193 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009194}
9195
9196void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9197{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009198 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009199 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9200
Mario Kleiner49b14a52010-12-09 07:00:07 +01009201 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009202}
9203
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009204/* Is 'a' after or equal to 'b'? */
9205static bool g4x_flip_count_after_eq(u32 a, u32 b)
9206{
9207 return !((a - b) & 0x80000000);
9208}
9209
9210static bool page_flip_finished(struct intel_crtc *crtc)
9211{
9212 struct drm_device *dev = crtc->base.dev;
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214
9215 /*
9216 * The relevant registers doen't exist on pre-ctg.
9217 * As the flip done interrupt doesn't trigger for mmio
9218 * flips on gmch platforms, a flip count check isn't
9219 * really needed there. But since ctg has the registers,
9220 * include it in the check anyway.
9221 */
9222 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9223 return true;
9224
9225 /*
9226 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9227 * used the same base address. In that case the mmio flip might
9228 * have completed, but the CS hasn't even executed the flip yet.
9229 *
9230 * A flip count check isn't enough as the CS might have updated
9231 * the base address just after start of vblank, but before we
9232 * managed to process the interrupt. This means we'd complete the
9233 * CS flip too soon.
9234 *
9235 * Combining both checks should get us a good enough result. It may
9236 * still happen that the CS flip has been executed, but has not
9237 * yet actually completed. But in case the base address is the same
9238 * anyway, we don't really care.
9239 */
9240 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9241 crtc->unpin_work->gtt_offset &&
9242 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9243 crtc->unpin_work->flip_count);
9244}
9245
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009246void intel_prepare_page_flip(struct drm_device *dev, int plane)
9247{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009248 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009249 struct intel_crtc *intel_crtc =
9250 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9251 unsigned long flags;
9252
Daniel Vetterf3260382014-09-15 14:55:23 +02009253
9254 /*
9255 * This is called both by irq handlers and the reset code (to complete
9256 * lost pageflips) so needs the full irqsave spinlocks.
9257 *
9258 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009259 * generate a page-flip completion irq, i.e. every modeset
9260 * is also accompanied by a spurious intel_prepare_page_flip().
9261 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009262 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009263 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009264 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009265 spin_unlock_irqrestore(&dev->event_lock, flags);
9266}
9267
Robin Schroereba905b2014-05-18 02:24:50 +02009268static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009269{
9270 /* Ensure that the work item is consistent when activating it ... */
9271 smp_wmb();
9272 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9273 /* and that it is marked active as soon as the irq could fire. */
9274 smp_wmb();
9275}
9276
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009277static int intel_gen2_queue_flip(struct drm_device *dev,
9278 struct drm_crtc *crtc,
9279 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009280 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009281 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009282 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009283{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009285 u32 flip_mask;
9286 int ret;
9287
Daniel Vetter6d90c952012-04-26 23:28:05 +02009288 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009290 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291
9292 /* Can't queue multiple flips, so wait for the previous
9293 * one to finish before executing the next.
9294 */
9295 if (intel_crtc->plane)
9296 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9297 else
9298 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009299 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9300 intel_ring_emit(ring, MI_NOOP);
9301 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9302 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9303 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009304 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009305 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009306
9307 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009308 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009309 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009310}
9311
9312static int intel_gen3_queue_flip(struct drm_device *dev,
9313 struct drm_crtc *crtc,
9314 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009315 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009316 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009317 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009318{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009320 u32 flip_mask;
9321 int ret;
9322
Daniel Vetter6d90c952012-04-26 23:28:05 +02009323 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009325 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326
9327 if (intel_crtc->plane)
9328 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9329 else
9330 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009331 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9332 intel_ring_emit(ring, MI_NOOP);
9333 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9334 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9335 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009336 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009338
Chris Wilsone7d841c2012-12-03 11:36:30 +00009339 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009340 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009341 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342}
9343
9344static int intel_gen4_queue_flip(struct drm_device *dev,
9345 struct drm_crtc *crtc,
9346 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009347 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009348 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009349 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009350{
9351 struct drm_i915_private *dev_priv = dev->dev_private;
9352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9353 uint32_t pf, pipesrc;
9354 int ret;
9355
Daniel Vetter6d90c952012-04-26 23:28:05 +02009356 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009357 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009358 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009359
9360 /* i965+ uses the linear or tiled offsets from the
9361 * Display Registers (which do not change across a page-flip)
9362 * so we need only reprogram the base address.
9363 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009364 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9365 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9366 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009367 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009368 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369
9370 /* XXX Enabling the panel-fitter across page-flip is so far
9371 * untested on non-native modes, so ignore it for now.
9372 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9373 */
9374 pf = 0;
9375 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009376 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009377
9378 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009379 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009380 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009381}
9382
9383static int intel_gen6_queue_flip(struct drm_device *dev,
9384 struct drm_crtc *crtc,
9385 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009386 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009387 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009388 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009389{
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9392 uint32_t pf, pipesrc;
9393 int ret;
9394
Daniel Vetter6d90c952012-04-26 23:28:05 +02009395 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009396 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009397 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009398
Daniel Vetter6d90c952012-04-26 23:28:05 +02009399 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9400 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9401 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009402 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009403
Chris Wilson99d9acd2012-04-17 20:37:00 +01009404 /* Contrary to the suggestions in the documentation,
9405 * "Enable Panel Fitter" does not seem to be required when page
9406 * flipping with a non-native mode, and worse causes a normal
9407 * modeset to fail.
9408 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9409 */
9410 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009411 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009412 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009413
9414 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009415 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009416 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009417}
9418
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009419static int intel_gen7_queue_flip(struct drm_device *dev,
9420 struct drm_crtc *crtc,
9421 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009422 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009423 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009424 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009425{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009427 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009428 int len, ret;
9429
Robin Schroereba905b2014-05-18 02:24:50 +02009430 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009431 case PLANE_A:
9432 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9433 break;
9434 case PLANE_B:
9435 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9436 break;
9437 case PLANE_C:
9438 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9439 break;
9440 default:
9441 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009442 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009443 }
9444
Chris Wilsonffe74d72013-08-26 20:58:12 +01009445 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009446 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009447 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009448 /*
9449 * On Gen 8, SRM is now taking an extra dword to accommodate
9450 * 48bits addresses, and we need a NOOP for the batch size to
9451 * stay even.
9452 */
9453 if (IS_GEN8(dev))
9454 len += 2;
9455 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009456
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009457 /*
9458 * BSpec MI_DISPLAY_FLIP for IVB:
9459 * "The full packet must be contained within the same cache line."
9460 *
9461 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9462 * cacheline, if we ever start emitting more commands before
9463 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9464 * then do the cacheline alignment, and finally emit the
9465 * MI_DISPLAY_FLIP.
9466 */
9467 ret = intel_ring_cacheline_align(ring);
9468 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009469 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009470
Chris Wilsonffe74d72013-08-26 20:58:12 +01009471 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009472 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009473 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009474
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 /* Unmask the flip-done completion message. Note that the bspec says that
9476 * we should do this for both the BCS and RCS, and that we must not unmask
9477 * more than one flip event at any time (or ensure that one flip message
9478 * can be sent by waiting for flip-done prior to queueing new flips).
9479 * Experimentation says that BCS works despite DERRMR masking all
9480 * flip-done completion events and that unmasking all planes at once
9481 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9482 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9483 */
9484 if (ring->id == RCS) {
9485 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9486 intel_ring_emit(ring, DERRMR);
9487 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9488 DERRMR_PIPEB_PRI_FLIP_DONE |
9489 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009490 if (IS_GEN8(dev))
9491 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9492 MI_SRM_LRM_GLOBAL_GTT);
9493 else
9494 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9495 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009496 intel_ring_emit(ring, DERRMR);
9497 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009498 if (IS_GEN8(dev)) {
9499 intel_ring_emit(ring, 0);
9500 intel_ring_emit(ring, MI_NOOP);
9501 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009502 }
9503
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009504 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009505 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009506 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009507 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009508
9509 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009510 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009511 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009512}
9513
Sourab Gupta84c33a62014-06-02 16:47:17 +05309514static bool use_mmio_flip(struct intel_engine_cs *ring,
9515 struct drm_i915_gem_object *obj)
9516{
9517 /*
9518 * This is not being used for older platforms, because
9519 * non-availability of flip done interrupt forces us to use
9520 * CS flips. Older platforms derive flip done using some clever
9521 * tricks involving the flip_pending status bits and vblank irqs.
9522 * So using MMIO flips there would disrupt this mechanism.
9523 */
9524
Chris Wilson8e09bf82014-07-08 10:40:30 +01009525 if (ring == NULL)
9526 return true;
9527
Sourab Gupta84c33a62014-06-02 16:47:17 +05309528 if (INTEL_INFO(ring->dev)->gen < 5)
9529 return false;
9530
9531 if (i915.use_mmio_flip < 0)
9532 return false;
9533 else if (i915.use_mmio_flip > 0)
9534 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009535 else if (i915.enable_execlists)
9536 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309537 else
9538 return ring != obj->ring;
9539}
9540
9541static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9542{
9543 struct drm_device *dev = intel_crtc->base.dev;
9544 struct drm_i915_private *dev_priv = dev->dev_private;
9545 struct intel_framebuffer *intel_fb =
9546 to_intel_framebuffer(intel_crtc->base.primary->fb);
9547 struct drm_i915_gem_object *obj = intel_fb->obj;
9548 u32 dspcntr;
9549 u32 reg;
9550
9551 intel_mark_page_flip_active(intel_crtc);
9552
9553 reg = DSPCNTR(intel_crtc->plane);
9554 dspcntr = I915_READ(reg);
9555
9556 if (INTEL_INFO(dev)->gen >= 4) {
9557 if (obj->tiling_mode != I915_TILING_NONE)
9558 dspcntr |= DISPPLANE_TILED;
9559 else
9560 dspcntr &= ~DISPPLANE_TILED;
9561 }
9562 I915_WRITE(reg, dspcntr);
9563
9564 I915_WRITE(DSPSURF(intel_crtc->plane),
9565 intel_crtc->unpin_work->gtt_offset);
9566 POSTING_READ(DSPSURF(intel_crtc->plane));
9567}
9568
9569static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9570{
9571 struct intel_engine_cs *ring;
9572 int ret;
9573
9574 lockdep_assert_held(&obj->base.dev->struct_mutex);
9575
9576 if (!obj->last_write_seqno)
9577 return 0;
9578
9579 ring = obj->ring;
9580
9581 if (i915_seqno_passed(ring->get_seqno(ring, true),
9582 obj->last_write_seqno))
9583 return 0;
9584
9585 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9586 if (ret)
9587 return ret;
9588
9589 if (WARN_ON(!ring->irq_get(ring)))
9590 return 0;
9591
9592 return 1;
9593}
9594
9595void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9596{
9597 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9598 struct intel_crtc *intel_crtc;
9599 unsigned long irq_flags;
9600 u32 seqno;
9601
9602 seqno = ring->get_seqno(ring, false);
9603
9604 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9605 for_each_intel_crtc(ring->dev, intel_crtc) {
9606 struct intel_mmio_flip *mmio_flip;
9607
9608 mmio_flip = &intel_crtc->mmio_flip;
9609 if (mmio_flip->seqno == 0)
9610 continue;
9611
9612 if (ring->id != mmio_flip->ring_id)
9613 continue;
9614
9615 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9616 intel_do_mmio_flip(intel_crtc);
9617 mmio_flip->seqno = 0;
9618 ring->irq_put(ring);
9619 }
9620 }
9621 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9622}
9623
9624static int intel_queue_mmio_flip(struct drm_device *dev,
9625 struct drm_crtc *crtc,
9626 struct drm_framebuffer *fb,
9627 struct drm_i915_gem_object *obj,
9628 struct intel_engine_cs *ring,
9629 uint32_t flags)
9630{
9631 struct drm_i915_private *dev_priv = dev->dev_private;
9632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309633 int ret;
9634
9635 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9636 return -EBUSY;
9637
9638 ret = intel_postpone_flip(obj);
9639 if (ret < 0)
9640 return ret;
9641 if (ret == 0) {
9642 intel_do_mmio_flip(intel_crtc);
9643 return 0;
9644 }
9645
Daniel Vetter24955f22014-09-15 14:55:32 +02009646 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309647 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9648 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009649 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309650
9651 /*
9652 * Double check to catch cases where irq fired before
9653 * mmio flip data was ready
9654 */
9655 intel_notify_mmio_flip(obj->ring);
9656 return 0;
9657}
9658
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009659static int intel_default_queue_flip(struct drm_device *dev,
9660 struct drm_crtc *crtc,
9661 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009662 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009663 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009664 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009665{
9666 return -ENODEV;
9667}
9668
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009669static bool __intel_pageflip_stall_check(struct drm_device *dev,
9670 struct drm_crtc *crtc)
9671{
9672 struct drm_i915_private *dev_priv = dev->dev_private;
9673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9674 struct intel_unpin_work *work = intel_crtc->unpin_work;
9675 u32 addr;
9676
9677 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9678 return true;
9679
9680 if (!work->enable_stall_check)
9681 return false;
9682
9683 if (work->flip_ready_vblank == 0) {
9684 if (work->flip_queued_ring &&
9685 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9686 work->flip_queued_seqno))
9687 return false;
9688
9689 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9690 }
9691
9692 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9693 return false;
9694
9695 /* Potential stall - if we see that the flip has happened,
9696 * assume a missed interrupt. */
9697 if (INTEL_INFO(dev)->gen >= 4)
9698 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9699 else
9700 addr = I915_READ(DSPADDR(intel_crtc->plane));
9701
9702 /* There is a potential issue here with a false positive after a flip
9703 * to the same address. We could address this by checking for a
9704 * non-incrementing frame counter.
9705 */
9706 return addr == work->gtt_offset;
9707}
9708
9709void intel_check_page_flip(struct drm_device *dev, int pipe)
9710{
9711 struct drm_i915_private *dev_priv = dev->dev_private;
9712 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009714
9715 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009716
9717 if (crtc == NULL)
9718 return;
9719
Daniel Vetterf3260382014-09-15 14:55:23 +02009720 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009721 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9722 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9723 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9724 page_flip_completed(intel_crtc);
9725 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009726 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009727}
9728
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009729static int intel_crtc_page_flip(struct drm_crtc *crtc,
9730 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009731 struct drm_pending_vblank_event *event,
9732 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733{
9734 struct drm_device *dev = crtc->dev;
9735 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009736 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009737 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009739 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009740 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009741 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009742 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009743
Matt Roper2ff8fde2014-07-08 07:50:07 -07009744 /*
9745 * drm_mode_page_flip_ioctl() should already catch this, but double
9746 * check to be safe. In the future we may enable pageflipping from
9747 * a disabled primary plane.
9748 */
9749 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9750 return -EBUSY;
9751
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009752 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009753 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009754 return -EINVAL;
9755
9756 /*
9757 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9758 * Note that pitch changes could also affect these register.
9759 */
9760 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009761 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9762 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009763 return -EINVAL;
9764
Chris Wilsonf900db42014-02-20 09:26:13 +00009765 if (i915_terminally_wedged(&dev_priv->gpu_error))
9766 goto out_hang;
9767
Daniel Vetterb14c5672013-09-19 12:18:32 +02009768 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009769 if (work == NULL)
9770 return -ENOMEM;
9771
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009772 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009773 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009774 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009775 INIT_WORK(&work->work, intel_unpin_work_fn);
9776
Daniel Vetter87b6b102014-05-15 15:33:46 +02009777 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009778 if (ret)
9779 goto free_work;
9780
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009781 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009782 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009783 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009784 /* Before declaring the flip queue wedged, check if
9785 * the hardware completed the operation behind our backs.
9786 */
9787 if (__intel_pageflip_stall_check(dev, crtc)) {
9788 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9789 page_flip_completed(intel_crtc);
9790 } else {
9791 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009792 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009793
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009794 drm_crtc_vblank_put(crtc);
9795 kfree(work);
9796 return -EBUSY;
9797 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009798 }
9799 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009800 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009801
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009802 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9803 flush_workqueue(dev_priv->wq);
9804
Chris Wilson79158102012-05-23 11:13:58 +01009805 ret = i915_mutex_lock_interruptible(dev);
9806 if (ret)
9807 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009808
Jesse Barnes75dfca82010-02-10 15:09:44 -08009809 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009810 drm_gem_object_reference(&work->old_fb_obj->base);
9811 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009812
Matt Roperf4510a22014-04-01 15:22:40 -07009813 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009814
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009815 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009816
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009817 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009818 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009819
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009820 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009821 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009822
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009823 if (IS_VALLEYVIEW(dev)) {
9824 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009825 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9826 /* vlv: DISPLAY_FLIP fails to change tiling */
9827 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009828 } else if (IS_IVYBRIDGE(dev)) {
9829 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009830 } else if (INTEL_INFO(dev)->gen >= 7) {
9831 ring = obj->ring;
9832 if (ring == NULL || ring->id != RCS)
9833 ring = &dev_priv->ring[BCS];
9834 } else {
9835 ring = &dev_priv->ring[RCS];
9836 }
9837
9838 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009839 if (ret)
9840 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009841
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009842 work->gtt_offset =
9843 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9844
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009845 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309846 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9847 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009848 if (ret)
9849 goto cleanup_unpin;
9850
9851 work->flip_queued_seqno = obj->last_write_seqno;
9852 work->flip_queued_ring = obj->ring;
9853 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309854 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009855 page_flip_flags);
9856 if (ret)
9857 goto cleanup_unpin;
9858
9859 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9860 work->flip_queued_ring = ring;
9861 }
9862
9863 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9864 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009865
Daniel Vettera071fa02014-06-18 23:28:09 +02009866 i915_gem_track_fb(work->old_fb_obj, obj,
9867 INTEL_FRONTBUFFER_PRIMARY(pipe));
9868
Chris Wilson7782de32011-07-08 12:22:41 +01009869 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009870 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009871 mutex_unlock(&dev->struct_mutex);
9872
Jesse Barnese5510fa2010-07-01 16:48:37 -07009873 trace_i915_flip_request(intel_crtc->plane, obj);
9874
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009875 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009876
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009877cleanup_unpin:
9878 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009879cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009880 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009881 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009882 drm_gem_object_unreference(&work->old_fb_obj->base);
9883 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009884 mutex_unlock(&dev->struct_mutex);
9885
Chris Wilson79158102012-05-23 11:13:58 +01009886cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009887 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009888 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009889 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009890
Daniel Vetter87b6b102014-05-15 15:33:46 +02009891 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009892free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009893 kfree(work);
9894
Chris Wilsonf900db42014-02-20 09:26:13 +00009895 if (ret == -EIO) {
9896out_hang:
9897 intel_crtc_wait_for_pending_flips(crtc);
9898 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009899 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009900 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009901 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009902 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009903 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009904 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009905 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009906}
9907
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009908static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009909 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9910 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009911};
9912
Daniel Vetter9a935852012-07-05 22:34:27 +02009913/**
9914 * intel_modeset_update_staged_output_state
9915 *
9916 * Updates the staged output configuration state, e.g. after we've read out the
9917 * current hw state.
9918 */
9919static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9920{
Ville Syrjälä76688512014-01-10 11:28:06 +02009921 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009922 struct intel_encoder *encoder;
9923 struct intel_connector *connector;
9924
9925 list_for_each_entry(connector, &dev->mode_config.connector_list,
9926 base.head) {
9927 connector->new_encoder =
9928 to_intel_encoder(connector->base.encoder);
9929 }
9930
Damien Lespiaub2784e12014-08-05 11:29:37 +01009931 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009932 encoder->new_crtc =
9933 to_intel_crtc(encoder->base.crtc);
9934 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009935
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009936 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009937 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009938
9939 if (crtc->new_enabled)
9940 crtc->new_config = &crtc->config;
9941 else
9942 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009943 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009944}
9945
9946/**
9947 * intel_modeset_commit_output_state
9948 *
9949 * This function copies the stage display pipe configuration to the real one.
9950 */
9951static void intel_modeset_commit_output_state(struct drm_device *dev)
9952{
Ville Syrjälä76688512014-01-10 11:28:06 +02009953 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009954 struct intel_encoder *encoder;
9955 struct intel_connector *connector;
9956
9957 list_for_each_entry(connector, &dev->mode_config.connector_list,
9958 base.head) {
9959 connector->base.encoder = &connector->new_encoder->base;
9960 }
9961
Damien Lespiaub2784e12014-08-05 11:29:37 +01009962 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009963 encoder->base.crtc = &encoder->new_crtc->base;
9964 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009965
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009966 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009967 crtc->base.enabled = crtc->new_enabled;
9968 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009969}
9970
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009971static void
Robin Schroereba905b2014-05-18 02:24:50 +02009972connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009973 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009974{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009975 int bpp = pipe_config->pipe_bpp;
9976
9977 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9978 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009979 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009980
9981 /* Don't use an invalid EDID bpc value */
9982 if (connector->base.display_info.bpc &&
9983 connector->base.display_info.bpc * 3 < bpp) {
9984 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9985 bpp, connector->base.display_info.bpc*3);
9986 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9987 }
9988
9989 /* Clamp bpp to 8 on screens without EDID 1.4 */
9990 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9991 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9992 bpp);
9993 pipe_config->pipe_bpp = 24;
9994 }
9995}
9996
9997static int
9998compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9999 struct drm_framebuffer *fb,
10000 struct intel_crtc_config *pipe_config)
10001{
10002 struct drm_device *dev = crtc->base.dev;
10003 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010004 int bpp;
10005
Daniel Vetterd42264b2013-03-28 16:38:08 +010010006 switch (fb->pixel_format) {
10007 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010008 bpp = 8*3; /* since we go through a colormap */
10009 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010010 case DRM_FORMAT_XRGB1555:
10011 case DRM_FORMAT_ARGB1555:
10012 /* checked in intel_framebuffer_init already */
10013 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10014 return -EINVAL;
10015 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010016 bpp = 6*3; /* min is 18bpp */
10017 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010018 case DRM_FORMAT_XBGR8888:
10019 case DRM_FORMAT_ABGR8888:
10020 /* checked in intel_framebuffer_init already */
10021 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10022 return -EINVAL;
10023 case DRM_FORMAT_XRGB8888:
10024 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010025 bpp = 8*3;
10026 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010027 case DRM_FORMAT_XRGB2101010:
10028 case DRM_FORMAT_ARGB2101010:
10029 case DRM_FORMAT_XBGR2101010:
10030 case DRM_FORMAT_ABGR2101010:
10031 /* checked in intel_framebuffer_init already */
10032 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010033 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010034 bpp = 10*3;
10035 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010036 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010037 default:
10038 DRM_DEBUG_KMS("unsupported depth\n");
10039 return -EINVAL;
10040 }
10041
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010042 pipe_config->pipe_bpp = bpp;
10043
10044 /* Clamp display bpp to EDID value */
10045 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010046 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010047 if (!connector->new_encoder ||
10048 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010049 continue;
10050
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010051 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010052 }
10053
10054 return bpp;
10055}
10056
Daniel Vetter644db712013-09-19 14:53:58 +020010057static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10058{
10059 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10060 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010061 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010062 mode->crtc_hdisplay, mode->crtc_hsync_start,
10063 mode->crtc_hsync_end, mode->crtc_htotal,
10064 mode->crtc_vdisplay, mode->crtc_vsync_start,
10065 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10066}
10067
Daniel Vetterc0b03412013-05-28 12:05:54 +020010068static void intel_dump_pipe_config(struct intel_crtc *crtc,
10069 struct intel_crtc_config *pipe_config,
10070 const char *context)
10071{
10072 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10073 context, pipe_name(crtc->pipe));
10074
10075 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10076 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10077 pipe_config->pipe_bpp, pipe_config->dither);
10078 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10079 pipe_config->has_pch_encoder,
10080 pipe_config->fdi_lanes,
10081 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10082 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10083 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010084 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10085 pipe_config->has_dp_encoder,
10086 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10087 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10088 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010089
10090 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10091 pipe_config->has_dp_encoder,
10092 pipe_config->dp_m2_n2.gmch_m,
10093 pipe_config->dp_m2_n2.gmch_n,
10094 pipe_config->dp_m2_n2.link_m,
10095 pipe_config->dp_m2_n2.link_n,
10096 pipe_config->dp_m2_n2.tu);
10097
Daniel Vetterc0b03412013-05-28 12:05:54 +020010098 DRM_DEBUG_KMS("requested mode:\n");
10099 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10100 DRM_DEBUG_KMS("adjusted mode:\n");
10101 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010102 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010103 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010104 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10105 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010106 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10107 pipe_config->gmch_pfit.control,
10108 pipe_config->gmch_pfit.pgm_ratios,
10109 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010110 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010111 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010112 pipe_config->pch_pfit.size,
10113 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010114 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010115 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010116}
10117
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010118static bool encoders_cloneable(const struct intel_encoder *a,
10119 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010120{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010121 /* masks could be asymmetric, so check both ways */
10122 return a == b || (a->cloneable & (1 << b->type) &&
10123 b->cloneable & (1 << a->type));
10124}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010125
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010126static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10127 struct intel_encoder *encoder)
10128{
10129 struct drm_device *dev = crtc->base.dev;
10130 struct intel_encoder *source_encoder;
10131
Damien Lespiaub2784e12014-08-05 11:29:37 +010010132 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010133 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010134 continue;
10135
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010136 if (!encoders_cloneable(encoder, source_encoder))
10137 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010138 }
10139
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010140 return true;
10141}
10142
10143static bool check_encoder_cloning(struct intel_crtc *crtc)
10144{
10145 struct drm_device *dev = crtc->base.dev;
10146 struct intel_encoder *encoder;
10147
Damien Lespiaub2784e12014-08-05 11:29:37 +010010148 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010149 if (encoder->new_crtc != crtc)
10150 continue;
10151
10152 if (!check_single_encoder_cloning(crtc, encoder))
10153 return false;
10154 }
10155
10156 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010157}
10158
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010159static struct intel_crtc_config *
10160intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010161 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010162 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010163{
10164 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010165 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010166 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010167 int plane_bpp, ret = -EINVAL;
10168 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010169
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010170 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010171 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10172 return ERR_PTR(-EINVAL);
10173 }
10174
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010175 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10176 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010177 return ERR_PTR(-ENOMEM);
10178
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010179 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10180 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010181
Daniel Vettere143a212013-07-04 12:01:15 +020010182 pipe_config->cpu_transcoder =
10183 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010184 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010185
Imre Deak2960bc92013-07-30 13:36:32 +030010186 /*
10187 * Sanitize sync polarity flags based on requested ones. If neither
10188 * positive or negative polarity is requested, treat this as meaning
10189 * negative polarity.
10190 */
10191 if (!(pipe_config->adjusted_mode.flags &
10192 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10193 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10194
10195 if (!(pipe_config->adjusted_mode.flags &
10196 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10197 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10198
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010199 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10200 * plane pixel format and any sink constraints into account. Returns the
10201 * source plane bpp so that dithering can be selected on mismatches
10202 * after encoders and crtc also have had their say. */
10203 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10204 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010205 if (plane_bpp < 0)
10206 goto fail;
10207
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010208 /*
10209 * Determine the real pipe dimensions. Note that stereo modes can
10210 * increase the actual pipe size due to the frame doubling and
10211 * insertion of additional space for blanks between the frame. This
10212 * is stored in the crtc timings. We use the requested mode to do this
10213 * computation to clearly distinguish it from the adjusted mode, which
10214 * can be changed by the connectors in the below retry loop.
10215 */
10216 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10217 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10218 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10219
Daniel Vettere29c22c2013-02-21 00:00:16 +010010220encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010221 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010222 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010223 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010224
Daniel Vetter135c81b2013-07-21 21:37:09 +020010225 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010226 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010227
Daniel Vetter7758a112012-07-08 19:40:39 +020010228 /* Pass our mode to the connectors and the CRTC to give them a chance to
10229 * adjust it according to limitations or connector properties, and also
10230 * a chance to reject the mode entirely.
10231 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010232 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010233
10234 if (&encoder->new_crtc->base != crtc)
10235 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010236
Daniel Vetterefea6e82013-07-21 21:36:59 +020010237 if (!(encoder->compute_config(encoder, pipe_config))) {
10238 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010239 goto fail;
10240 }
10241 }
10242
Daniel Vetterff9a6752013-06-01 17:16:21 +020010243 /* Set default port clock if not overwritten by the encoder. Needs to be
10244 * done afterwards in case the encoder adjusts the mode. */
10245 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010246 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10247 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010248
Daniel Vettera43f6e02013-06-07 23:10:32 +020010249 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010250 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010251 DRM_DEBUG_KMS("CRTC fixup failed\n");
10252 goto fail;
10253 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010254
10255 if (ret == RETRY) {
10256 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10257 ret = -EINVAL;
10258 goto fail;
10259 }
10260
10261 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10262 retry = false;
10263 goto encoder_retry;
10264 }
10265
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010266 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10267 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10268 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10269
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010270 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010271fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010272 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010273 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010274}
10275
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010276/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10277 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10278static void
10279intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10280 unsigned *prepare_pipes, unsigned *disable_pipes)
10281{
10282 struct intel_crtc *intel_crtc;
10283 struct drm_device *dev = crtc->dev;
10284 struct intel_encoder *encoder;
10285 struct intel_connector *connector;
10286 struct drm_crtc *tmp_crtc;
10287
10288 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10289
10290 /* Check which crtcs have changed outputs connected to them, these need
10291 * to be part of the prepare_pipes mask. We don't (yet) support global
10292 * modeset across multiple crtcs, so modeset_pipes will only have one
10293 * bit set at most. */
10294 list_for_each_entry(connector, &dev->mode_config.connector_list,
10295 base.head) {
10296 if (connector->base.encoder == &connector->new_encoder->base)
10297 continue;
10298
10299 if (connector->base.encoder) {
10300 tmp_crtc = connector->base.encoder->crtc;
10301
10302 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10303 }
10304
10305 if (connector->new_encoder)
10306 *prepare_pipes |=
10307 1 << connector->new_encoder->new_crtc->pipe;
10308 }
10309
Damien Lespiaub2784e12014-08-05 11:29:37 +010010310 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010311 if (encoder->base.crtc == &encoder->new_crtc->base)
10312 continue;
10313
10314 if (encoder->base.crtc) {
10315 tmp_crtc = encoder->base.crtc;
10316
10317 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10318 }
10319
10320 if (encoder->new_crtc)
10321 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10322 }
10323
Ville Syrjälä76688512014-01-10 11:28:06 +020010324 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010325 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010326 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010327 continue;
10328
Ville Syrjälä76688512014-01-10 11:28:06 +020010329 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010330 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010331 else
10332 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010333 }
10334
10335
10336 /* set_mode is also used to update properties on life display pipes. */
10337 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010338 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010339 *prepare_pipes |= 1 << intel_crtc->pipe;
10340
Daniel Vetterb6c51642013-04-12 18:48:43 +020010341 /*
10342 * For simplicity do a full modeset on any pipe where the output routing
10343 * changed. We could be more clever, but that would require us to be
10344 * more careful with calling the relevant encoder->mode_set functions.
10345 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010346 if (*prepare_pipes)
10347 *modeset_pipes = *prepare_pipes;
10348
10349 /* ... and mask these out. */
10350 *modeset_pipes &= ~(*disable_pipes);
10351 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010352
10353 /*
10354 * HACK: We don't (yet) fully support global modesets. intel_set_config
10355 * obies this rule, but the modeset restore mode of
10356 * intel_modeset_setup_hw_state does not.
10357 */
10358 *modeset_pipes &= 1 << intel_crtc->pipe;
10359 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010360
10361 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10362 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010363}
10364
Daniel Vetterea9d7582012-07-10 10:42:52 +020010365static bool intel_crtc_in_use(struct drm_crtc *crtc)
10366{
10367 struct drm_encoder *encoder;
10368 struct drm_device *dev = crtc->dev;
10369
10370 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10371 if (encoder->crtc == crtc)
10372 return true;
10373
10374 return false;
10375}
10376
10377static void
10378intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10379{
10380 struct intel_encoder *intel_encoder;
10381 struct intel_crtc *intel_crtc;
10382 struct drm_connector *connector;
10383
Damien Lespiaub2784e12014-08-05 11:29:37 +010010384 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010385 if (!intel_encoder->base.crtc)
10386 continue;
10387
10388 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10389
10390 if (prepare_pipes & (1 << intel_crtc->pipe))
10391 intel_encoder->connectors_active = false;
10392 }
10393
10394 intel_modeset_commit_output_state(dev);
10395
Ville Syrjälä76688512014-01-10 11:28:06 +020010396 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010397 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010398 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010399 WARN_ON(intel_crtc->new_config &&
10400 intel_crtc->new_config != &intel_crtc->config);
10401 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010402 }
10403
10404 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10405 if (!connector->encoder || !connector->encoder->crtc)
10406 continue;
10407
10408 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10409
10410 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010411 struct drm_property *dpms_property =
10412 dev->mode_config.dpms_property;
10413
Daniel Vetterea9d7582012-07-10 10:42:52 +020010414 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010415 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010416 dpms_property,
10417 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010418
10419 intel_encoder = to_intel_encoder(connector->encoder);
10420 intel_encoder->connectors_active = true;
10421 }
10422 }
10423
10424}
10425
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010426static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010427{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010428 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010429
10430 if (clock1 == clock2)
10431 return true;
10432
10433 if (!clock1 || !clock2)
10434 return false;
10435
10436 diff = abs(clock1 - clock2);
10437
10438 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10439 return true;
10440
10441 return false;
10442}
10443
Daniel Vetter25c5b262012-07-08 22:08:04 +020010444#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10445 list_for_each_entry((intel_crtc), \
10446 &(dev)->mode_config.crtc_list, \
10447 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010448 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010449
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010450static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010451intel_pipe_config_compare(struct drm_device *dev,
10452 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010453 struct intel_crtc_config *pipe_config)
10454{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010455#define PIPE_CONF_CHECK_X(name) \
10456 if (current_config->name != pipe_config->name) { \
10457 DRM_ERROR("mismatch in " #name " " \
10458 "(expected 0x%08x, found 0x%08x)\n", \
10459 current_config->name, \
10460 pipe_config->name); \
10461 return false; \
10462 }
10463
Daniel Vetter08a24032013-04-19 11:25:34 +020010464#define PIPE_CONF_CHECK_I(name) \
10465 if (current_config->name != pipe_config->name) { \
10466 DRM_ERROR("mismatch in " #name " " \
10467 "(expected %i, found %i)\n", \
10468 current_config->name, \
10469 pipe_config->name); \
10470 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010471 }
10472
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010473/* This is required for BDW+ where there is only one set of registers for
10474 * switching between high and low RR.
10475 * This macro can be used whenever a comparison has to be made between one
10476 * hw state and multiple sw state variables.
10477 */
10478#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10479 if ((current_config->name != pipe_config->name) && \
10480 (current_config->alt_name != pipe_config->name)) { \
10481 DRM_ERROR("mismatch in " #name " " \
10482 "(expected %i or %i, found %i)\n", \
10483 current_config->name, \
10484 current_config->alt_name, \
10485 pipe_config->name); \
10486 return false; \
10487 }
10488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010489#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10490 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010491 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010492 "(expected %i, found %i)\n", \
10493 current_config->name & (mask), \
10494 pipe_config->name & (mask)); \
10495 return false; \
10496 }
10497
Ville Syrjälä5e550652013-09-06 23:29:07 +030010498#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10499 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10500 DRM_ERROR("mismatch in " #name " " \
10501 "(expected %i, found %i)\n", \
10502 current_config->name, \
10503 pipe_config->name); \
10504 return false; \
10505 }
10506
Daniel Vetterbb760062013-06-06 14:55:52 +020010507#define PIPE_CONF_QUIRK(quirk) \
10508 ((current_config->quirks | pipe_config->quirks) & (quirk))
10509
Daniel Vettereccb1402013-05-22 00:50:22 +020010510 PIPE_CONF_CHECK_I(cpu_transcoder);
10511
Daniel Vetter08a24032013-04-19 11:25:34 +020010512 PIPE_CONF_CHECK_I(has_pch_encoder);
10513 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010514 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10515 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10516 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10517 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10518 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010519
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010520 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010521
10522 if (INTEL_INFO(dev)->gen < 8) {
10523 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10524 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10525 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10526 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10527 PIPE_CONF_CHECK_I(dp_m_n.tu);
10528
10529 if (current_config->has_drrs) {
10530 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10531 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10532 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10533 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10534 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10535 }
10536 } else {
10537 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10538 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10539 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10540 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10541 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10542 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010543
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010544 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10545 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10546 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10547 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10548 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10549 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10550
10551 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10552 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10553 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10554 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10555 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10556 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10557
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010558 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010559 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010560 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10561 IS_VALLEYVIEW(dev))
10562 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010563
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010564 PIPE_CONF_CHECK_I(has_audio);
10565
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010566 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10567 DRM_MODE_FLAG_INTERLACE);
10568
Daniel Vetterbb760062013-06-06 14:55:52 +020010569 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10570 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10571 DRM_MODE_FLAG_PHSYNC);
10572 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10573 DRM_MODE_FLAG_NHSYNC);
10574 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10575 DRM_MODE_FLAG_PVSYNC);
10576 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10577 DRM_MODE_FLAG_NVSYNC);
10578 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010579
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010580 PIPE_CONF_CHECK_I(pipe_src_w);
10581 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010582
Daniel Vetter99535992014-04-13 12:00:33 +020010583 /*
10584 * FIXME: BIOS likes to set up a cloned config with lvds+external
10585 * screen. Since we don't yet re-compute the pipe config when moving
10586 * just the lvds port away to another pipe the sw tracking won't match.
10587 *
10588 * Proper atomic modesets with recomputed global state will fix this.
10589 * Until then just don't check gmch state for inherited modes.
10590 */
10591 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10592 PIPE_CONF_CHECK_I(gmch_pfit.control);
10593 /* pfit ratios are autocomputed by the hw on gen4+ */
10594 if (INTEL_INFO(dev)->gen < 4)
10595 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10596 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10597 }
10598
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010599 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10600 if (current_config->pch_pfit.enabled) {
10601 PIPE_CONF_CHECK_I(pch_pfit.pos);
10602 PIPE_CONF_CHECK_I(pch_pfit.size);
10603 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010604
Jesse Barnese59150d2014-01-07 13:30:45 -080010605 /* BDW+ don't expose a synchronous way to read the state */
10606 if (IS_HASWELL(dev))
10607 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010608
Ville Syrjälä282740f2013-09-04 18:30:03 +030010609 PIPE_CONF_CHECK_I(double_wide);
10610
Daniel Vetter26804af2014-06-25 22:01:55 +030010611 PIPE_CONF_CHECK_X(ddi_pll_sel);
10612
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010613 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010614 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010615 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010616 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10617 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010618 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010619
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010620 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10621 PIPE_CONF_CHECK_I(pipe_bpp);
10622
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010623 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10624 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010625
Daniel Vetter66e985c2013-06-05 13:34:20 +020010626#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010627#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010628#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010629#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010630#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010631#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010632
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010633 return true;
10634}
10635
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010636static void
10637check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010638{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010639 struct intel_connector *connector;
10640
10641 list_for_each_entry(connector, &dev->mode_config.connector_list,
10642 base.head) {
10643 /* This also checks the encoder/connector hw state with the
10644 * ->get_hw_state callbacks. */
10645 intel_connector_check_state(connector);
10646
10647 WARN(&connector->new_encoder->base != connector->base.encoder,
10648 "connector's staged encoder doesn't match current encoder\n");
10649 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010650}
10651
10652static void
10653check_encoder_state(struct drm_device *dev)
10654{
10655 struct intel_encoder *encoder;
10656 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010657
Damien Lespiaub2784e12014-08-05 11:29:37 +010010658 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010659 bool enabled = false;
10660 bool active = false;
10661 enum pipe pipe, tracked_pipe;
10662
10663 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10664 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010665 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010666
10667 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10668 "encoder's stage crtc doesn't match current crtc\n");
10669 WARN(encoder->connectors_active && !encoder->base.crtc,
10670 "encoder's active_connectors set, but no crtc\n");
10671
10672 list_for_each_entry(connector, &dev->mode_config.connector_list,
10673 base.head) {
10674 if (connector->base.encoder != &encoder->base)
10675 continue;
10676 enabled = true;
10677 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10678 active = true;
10679 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010680 /*
10681 * for MST connectors if we unplug the connector is gone
10682 * away but the encoder is still connected to a crtc
10683 * until a modeset happens in response to the hotplug.
10684 */
10685 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10686 continue;
10687
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010688 WARN(!!encoder->base.crtc != enabled,
10689 "encoder's enabled state mismatch "
10690 "(expected %i, found %i)\n",
10691 !!encoder->base.crtc, enabled);
10692 WARN(active && !encoder->base.crtc,
10693 "active encoder with no crtc\n");
10694
10695 WARN(encoder->connectors_active != active,
10696 "encoder's computed active state doesn't match tracked active state "
10697 "(expected %i, found %i)\n", active, encoder->connectors_active);
10698
10699 active = encoder->get_hw_state(encoder, &pipe);
10700 WARN(active != encoder->connectors_active,
10701 "encoder's hw state doesn't match sw tracking "
10702 "(expected %i, found %i)\n",
10703 encoder->connectors_active, active);
10704
10705 if (!encoder->base.crtc)
10706 continue;
10707
10708 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10709 WARN(active && pipe != tracked_pipe,
10710 "active encoder's pipe doesn't match"
10711 "(expected %i, found %i)\n",
10712 tracked_pipe, pipe);
10713
10714 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010715}
10716
10717static void
10718check_crtc_state(struct drm_device *dev)
10719{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010721 struct intel_crtc *crtc;
10722 struct intel_encoder *encoder;
10723 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010724
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010725 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010726 bool enabled = false;
10727 bool active = false;
10728
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010729 memset(&pipe_config, 0, sizeof(pipe_config));
10730
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010731 DRM_DEBUG_KMS("[CRTC:%d]\n",
10732 crtc->base.base.id);
10733
10734 WARN(crtc->active && !crtc->base.enabled,
10735 "active crtc, but not enabled in sw tracking\n");
10736
Damien Lespiaub2784e12014-08-05 11:29:37 +010010737 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010738 if (encoder->base.crtc != &crtc->base)
10739 continue;
10740 enabled = true;
10741 if (encoder->connectors_active)
10742 active = true;
10743 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010744
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010745 WARN(active != crtc->active,
10746 "crtc's computed active state doesn't match tracked active state "
10747 "(expected %i, found %i)\n", active, crtc->active);
10748 WARN(enabled != crtc->base.enabled,
10749 "crtc's computed enabled state doesn't match tracked enabled state "
10750 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10751
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010752 active = dev_priv->display.get_pipe_config(crtc,
10753 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010754
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010755 /* hw state is inconsistent with the pipe quirk */
10756 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10757 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010758 active = crtc->active;
10759
Damien Lespiaub2784e12014-08-05 11:29:37 +010010760 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010761 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010762 if (encoder->base.crtc != &crtc->base)
10763 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010764 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010765 encoder->get_config(encoder, &pipe_config);
10766 }
10767
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010768 WARN(crtc->active != active,
10769 "crtc active state doesn't match with hw state "
10770 "(expected %i, found %i)\n", crtc->active, active);
10771
Daniel Vetterc0b03412013-05-28 12:05:54 +020010772 if (active &&
10773 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10774 WARN(1, "pipe state doesn't match!\n");
10775 intel_dump_pipe_config(crtc, &pipe_config,
10776 "[hw state]");
10777 intel_dump_pipe_config(crtc, &crtc->config,
10778 "[sw state]");
10779 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 }
10781}
10782
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010783static void
10784check_shared_dpll_state(struct drm_device *dev)
10785{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010786 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010787 struct intel_crtc *crtc;
10788 struct intel_dpll_hw_state dpll_hw_state;
10789 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010790
10791 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10792 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10793 int enabled_crtcs = 0, active_crtcs = 0;
10794 bool active;
10795
10796 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10797
10798 DRM_DEBUG_KMS("%s\n", pll->name);
10799
10800 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10801
10802 WARN(pll->active > pll->refcount,
10803 "more active pll users than references: %i vs %i\n",
10804 pll->active, pll->refcount);
10805 WARN(pll->active && !pll->on,
10806 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010807 WARN(pll->on && !pll->active,
10808 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010809 WARN(pll->on != active,
10810 "pll on state mismatch (expected %i, found %i)\n",
10811 pll->on, active);
10812
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010813 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010814 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10815 enabled_crtcs++;
10816 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10817 active_crtcs++;
10818 }
10819 WARN(pll->active != active_crtcs,
10820 "pll active crtcs mismatch (expected %i, found %i)\n",
10821 pll->active, active_crtcs);
10822 WARN(pll->refcount != enabled_crtcs,
10823 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10824 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010825
10826 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10827 sizeof(dpll_hw_state)),
10828 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010829 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010830}
10831
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010832void
10833intel_modeset_check_state(struct drm_device *dev)
10834{
10835 check_connector_state(dev);
10836 check_encoder_state(dev);
10837 check_crtc_state(dev);
10838 check_shared_dpll_state(dev);
10839}
10840
Ville Syrjälä18442d02013-09-13 16:00:08 +030010841void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10842 int dotclock)
10843{
10844 /*
10845 * FDI already provided one idea for the dotclock.
10846 * Yell if the encoder disagrees.
10847 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010848 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010849 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010850 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010851}
10852
Ville Syrjälä80715b22014-05-15 20:23:23 +030010853static void update_scanline_offset(struct intel_crtc *crtc)
10854{
10855 struct drm_device *dev = crtc->base.dev;
10856
10857 /*
10858 * The scanline counter increments at the leading edge of hsync.
10859 *
10860 * On most platforms it starts counting from vtotal-1 on the
10861 * first active line. That means the scanline counter value is
10862 * always one less than what we would expect. Ie. just after
10863 * start of vblank, which also occurs at start of hsync (on the
10864 * last active line), the scanline counter will read vblank_start-1.
10865 *
10866 * On gen2 the scanline counter starts counting from 1 instead
10867 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10868 * to keep the value positive), instead of adding one.
10869 *
10870 * On HSW+ the behaviour of the scanline counter depends on the output
10871 * type. For DP ports it behaves like most other platforms, but on HDMI
10872 * there's an extra 1 line difference. So we need to add two instead of
10873 * one to the value.
10874 */
10875 if (IS_GEN2(dev)) {
10876 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10877 int vtotal;
10878
10879 vtotal = mode->crtc_vtotal;
10880 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10881 vtotal /= 2;
10882
10883 crtc->scanline_offset = vtotal - 1;
10884 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010885 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010886 crtc->scanline_offset = 2;
10887 } else
10888 crtc->scanline_offset = 1;
10889}
10890
Daniel Vetterf30da182013-04-11 20:22:50 +020010891static int __intel_set_mode(struct drm_crtc *crtc,
10892 struct drm_display_mode *mode,
10893 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010894{
10895 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010896 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010897 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010898 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010899 struct intel_crtc *intel_crtc;
10900 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010901 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010902
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010903 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010904 if (!saved_mode)
10905 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010906
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010907 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010908 &prepare_pipes, &disable_pipes);
10909
Tim Gardner3ac18232012-12-07 07:54:26 -070010910 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010911
Daniel Vetter25c5b262012-07-08 22:08:04 +020010912 /* Hack: Because we don't (yet) support global modeset on multiple
10913 * crtcs, we don't keep track of the new mode for more than one crtc.
10914 * Hence simply check whether any bit is set in modeset_pipes in all the
10915 * pieces of code that are not yet converted to deal with mutliple crtcs
10916 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010917 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010918 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010919 if (IS_ERR(pipe_config)) {
10920 ret = PTR_ERR(pipe_config);
10921 pipe_config = NULL;
10922
Tim Gardner3ac18232012-12-07 07:54:26 -070010923 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010924 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010925 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10926 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010927 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010928 }
10929
Jesse Barnes30a970c2013-11-04 13:48:12 -080010930 /*
10931 * See if the config requires any additional preparation, e.g.
10932 * to adjust global state with pipes off. We need to do this
10933 * here so we can get the modeset_pipe updated config for the new
10934 * mode set on this crtc. For other crtcs we need to use the
10935 * adjusted_mode bits in the crtc directly.
10936 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010937 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010938 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010939
Ville Syrjäläc164f832013-11-05 22:34:12 +020010940 /* may have added more to prepare_pipes than we should */
10941 prepare_pipes &= ~disable_pipes;
10942 }
10943
Daniel Vetter460da9162013-03-27 00:44:51 +010010944 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10945 intel_crtc_disable(&intel_crtc->base);
10946
Daniel Vetterea9d7582012-07-10 10:42:52 +020010947 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10948 if (intel_crtc->base.enabled)
10949 dev_priv->display.crtc_disable(&intel_crtc->base);
10950 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010951
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010952 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10953 * to set it here already despite that we pass it down the callchain.
10954 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010955 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010956 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010957 /* mode_set/enable/disable functions rely on a correct pipe
10958 * config. */
10959 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010960 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010961
10962 /*
10963 * Calculate and store various constants which
10964 * are later needed by vblank and swap-completion
10965 * timestamping. They are derived from true hwmode.
10966 */
10967 drm_calc_timestamping_constants(crtc,
10968 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010969 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010970
Daniel Vetterea9d7582012-07-10 10:42:52 +020010971 /* Only after disabling all output pipelines that will be changed can we
10972 * update the the output configuration. */
10973 intel_modeset_update_state(dev, prepare_pipes);
10974
Daniel Vetter47fab732012-10-26 10:58:18 +020010975 if (dev_priv->display.modeset_global_resources)
10976 dev_priv->display.modeset_global_resources(dev);
10977
Daniel Vettera6778b32012-07-02 09:56:42 +020010978 /* Set up the DPLL and any encoders state that needs to adjust or depend
10979 * on the DPLL.
10980 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010981 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010982 struct drm_framebuffer *old_fb = crtc->primary->fb;
10983 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10984 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010985
10986 mutex_lock(&dev->struct_mutex);
10987 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010988 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010989 NULL);
10990 if (ret != 0) {
10991 DRM_ERROR("pin & fence failed\n");
10992 mutex_unlock(&dev->struct_mutex);
10993 goto done;
10994 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010995 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010996 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010997 i915_gem_track_fb(old_obj, obj,
10998 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010999 mutex_unlock(&dev->struct_mutex);
11000
11001 crtc->primary->fb = fb;
11002 crtc->x = x;
11003 crtc->y = y;
11004
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030011005 ret = dev_priv->display.crtc_mode_set(intel_crtc, x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011006 if (ret)
11007 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011008 }
11009
11010 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011011 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11012 update_scanline_offset(intel_crtc);
11013
Daniel Vetter25c5b262012-07-08 22:08:04 +020011014 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011015 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011016
Daniel Vettera6778b32012-07-02 09:56:42 +020011017 /* FIXME: add subpixel order */
11018done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011019 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011020 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011021
Tim Gardner3ac18232012-12-07 07:54:26 -070011022out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011023 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011024 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011025 return ret;
11026}
11027
Damien Lespiaue7457a92013-08-08 22:28:59 +010011028static int intel_set_mode(struct drm_crtc *crtc,
11029 struct drm_display_mode *mode,
11030 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011031{
11032 int ret;
11033
11034 ret = __intel_set_mode(crtc, mode, x, y, fb);
11035
11036 if (ret == 0)
11037 intel_modeset_check_state(crtc->dev);
11038
11039 return ret;
11040}
11041
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011042void intel_crtc_restore_mode(struct drm_crtc *crtc)
11043{
Matt Roperf4510a22014-04-01 15:22:40 -070011044 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011045}
11046
Daniel Vetter25c5b262012-07-08 22:08:04 +020011047#undef for_each_intel_crtc_masked
11048
Daniel Vetterd9e55602012-07-04 22:16:09 +020011049static void intel_set_config_free(struct intel_set_config *config)
11050{
11051 if (!config)
11052 return;
11053
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011054 kfree(config->save_connector_encoders);
11055 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011056 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011057 kfree(config);
11058}
11059
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011060static int intel_set_config_save_state(struct drm_device *dev,
11061 struct intel_set_config *config)
11062{
Ville Syrjälä76688512014-01-10 11:28:06 +020011063 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011064 struct drm_encoder *encoder;
11065 struct drm_connector *connector;
11066 int count;
11067
Ville Syrjälä76688512014-01-10 11:28:06 +020011068 config->save_crtc_enabled =
11069 kcalloc(dev->mode_config.num_crtc,
11070 sizeof(bool), GFP_KERNEL);
11071 if (!config->save_crtc_enabled)
11072 return -ENOMEM;
11073
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011074 config->save_encoder_crtcs =
11075 kcalloc(dev->mode_config.num_encoder,
11076 sizeof(struct drm_crtc *), GFP_KERNEL);
11077 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011078 return -ENOMEM;
11079
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011080 config->save_connector_encoders =
11081 kcalloc(dev->mode_config.num_connector,
11082 sizeof(struct drm_encoder *), GFP_KERNEL);
11083 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011084 return -ENOMEM;
11085
11086 /* Copy data. Note that driver private data is not affected.
11087 * Should anything bad happen only the expected state is
11088 * restored, not the drivers personal bookkeeping.
11089 */
11090 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011091 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011092 config->save_crtc_enabled[count++] = crtc->enabled;
11093 }
11094
11095 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011096 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011097 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011098 }
11099
11100 count = 0;
11101 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011102 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011103 }
11104
11105 return 0;
11106}
11107
11108static void intel_set_config_restore_state(struct drm_device *dev,
11109 struct intel_set_config *config)
11110{
Ville Syrjälä76688512014-01-10 11:28:06 +020011111 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011112 struct intel_encoder *encoder;
11113 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011114 int count;
11115
11116 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011117 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011118 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011119
11120 if (crtc->new_enabled)
11121 crtc->new_config = &crtc->config;
11122 else
11123 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011124 }
11125
11126 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011127 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011128 encoder->new_crtc =
11129 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011130 }
11131
11132 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011133 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11134 connector->new_encoder =
11135 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011136 }
11137}
11138
Imre Deake3de42b2013-05-03 19:44:07 +020011139static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011140is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011141{
11142 int i;
11143
Chris Wilson2e57f472013-07-17 12:14:40 +010011144 if (set->num_connectors == 0)
11145 return false;
11146
11147 if (WARN_ON(set->connectors == NULL))
11148 return false;
11149
11150 for (i = 0; i < set->num_connectors; i++)
11151 if (set->connectors[i]->encoder &&
11152 set->connectors[i]->encoder->crtc == set->crtc &&
11153 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011154 return true;
11155
11156 return false;
11157}
11158
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011159static void
11160intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11161 struct intel_set_config *config)
11162{
11163
11164 /* We should be able to check here if the fb has the same properties
11165 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011166 if (is_crtc_connector_off(set)) {
11167 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011168 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011169 /*
11170 * If we have no fb, we can only flip as long as the crtc is
11171 * active, otherwise we need a full mode set. The crtc may
11172 * be active if we've only disabled the primary plane, or
11173 * in fastboot situations.
11174 */
Matt Roperf4510a22014-04-01 15:22:40 -070011175 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011176 struct intel_crtc *intel_crtc =
11177 to_intel_crtc(set->crtc);
11178
Matt Roper3b150f02014-05-29 08:06:53 -070011179 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011180 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11181 config->fb_changed = true;
11182 } else {
11183 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11184 config->mode_changed = true;
11185 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011186 } else if (set->fb == NULL) {
11187 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011188 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011189 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011190 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011191 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011192 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011193 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011194 }
11195
Daniel Vetter835c5872012-07-10 18:11:08 +020011196 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011197 config->fb_changed = true;
11198
11199 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11200 DRM_DEBUG_KMS("modes are different, full mode set\n");
11201 drm_mode_debug_printmodeline(&set->crtc->mode);
11202 drm_mode_debug_printmodeline(set->mode);
11203 config->mode_changed = true;
11204 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011205
11206 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11207 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011208}
11209
Daniel Vetter2e431052012-07-04 22:42:15 +020011210static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011211intel_modeset_stage_output_state(struct drm_device *dev,
11212 struct drm_mode_set *set,
11213 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011214{
Daniel Vetter9a935852012-07-05 22:34:27 +020011215 struct intel_connector *connector;
11216 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011217 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011218 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011219
Damien Lespiau9abdda72013-02-13 13:29:23 +000011220 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011221 * of connectors. For paranoia, double-check this. */
11222 WARN_ON(!set->fb && (set->num_connectors != 0));
11223 WARN_ON(set->fb && (set->num_connectors == 0));
11224
Daniel Vetter9a935852012-07-05 22:34:27 +020011225 list_for_each_entry(connector, &dev->mode_config.connector_list,
11226 base.head) {
11227 /* Otherwise traverse passed in connector list and get encoders
11228 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011229 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011230 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011231 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011232 break;
11233 }
11234 }
11235
Daniel Vetter9a935852012-07-05 22:34:27 +020011236 /* If we disable the crtc, disable all its connectors. Also, if
11237 * the connector is on the changing crtc but not on the new
11238 * connector list, disable it. */
11239 if ((!set->fb || ro == set->num_connectors) &&
11240 connector->base.encoder &&
11241 connector->base.encoder->crtc == set->crtc) {
11242 connector->new_encoder = NULL;
11243
11244 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11245 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011246 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011247 }
11248
11249
11250 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011251 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011252 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011253 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011254 }
11255 /* connector->new_encoder is now updated for all connectors. */
11256
11257 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011258 list_for_each_entry(connector, &dev->mode_config.connector_list,
11259 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011260 struct drm_crtc *new_crtc;
11261
Daniel Vetter9a935852012-07-05 22:34:27 +020011262 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011263 continue;
11264
Daniel Vetter9a935852012-07-05 22:34:27 +020011265 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011266
11267 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011268 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011269 new_crtc = set->crtc;
11270 }
11271
11272 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011273 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11274 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011275 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011276 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011277 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011278
11279 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11280 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011281 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011282 new_crtc->base.id);
11283 }
11284
11285 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011286 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011287 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011288 list_for_each_entry(connector,
11289 &dev->mode_config.connector_list,
11290 base.head) {
11291 if (connector->new_encoder == encoder) {
11292 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011293 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011294 }
11295 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011296
11297 if (num_connectors == 0)
11298 encoder->new_crtc = NULL;
11299 else if (num_connectors > 1)
11300 return -EINVAL;
11301
Daniel Vetter9a935852012-07-05 22:34:27 +020011302 /* Only now check for crtc changes so we don't miss encoders
11303 * that will be disabled. */
11304 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011305 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011306 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011307 }
11308 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011309 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011310 list_for_each_entry(connector, &dev->mode_config.connector_list,
11311 base.head) {
11312 if (connector->new_encoder)
11313 if (connector->new_encoder != connector->encoder)
11314 connector->encoder = connector->new_encoder;
11315 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011316 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011317 crtc->new_enabled = false;
11318
Damien Lespiaub2784e12014-08-05 11:29:37 +010011319 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011320 if (encoder->new_crtc == crtc) {
11321 crtc->new_enabled = true;
11322 break;
11323 }
11324 }
11325
11326 if (crtc->new_enabled != crtc->base.enabled) {
11327 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11328 crtc->new_enabled ? "en" : "dis");
11329 config->mode_changed = true;
11330 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011331
11332 if (crtc->new_enabled)
11333 crtc->new_config = &crtc->config;
11334 else
11335 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011336 }
11337
Daniel Vetter2e431052012-07-04 22:42:15 +020011338 return 0;
11339}
11340
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011341static void disable_crtc_nofb(struct intel_crtc *crtc)
11342{
11343 struct drm_device *dev = crtc->base.dev;
11344 struct intel_encoder *encoder;
11345 struct intel_connector *connector;
11346
11347 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11348 pipe_name(crtc->pipe));
11349
11350 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11351 if (connector->new_encoder &&
11352 connector->new_encoder->new_crtc == crtc)
11353 connector->new_encoder = NULL;
11354 }
11355
Damien Lespiaub2784e12014-08-05 11:29:37 +010011356 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011357 if (encoder->new_crtc == crtc)
11358 encoder->new_crtc = NULL;
11359 }
11360
11361 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011362 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011363}
11364
Daniel Vetter2e431052012-07-04 22:42:15 +020011365static int intel_crtc_set_config(struct drm_mode_set *set)
11366{
11367 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011368 struct drm_mode_set save_set;
11369 struct intel_set_config *config;
11370 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011371
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011372 BUG_ON(!set);
11373 BUG_ON(!set->crtc);
11374 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011375
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011376 /* Enforce sane interface api - has been abused by the fb helper. */
11377 BUG_ON(!set->mode && set->fb);
11378 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011379
Daniel Vetter2e431052012-07-04 22:42:15 +020011380 if (set->fb) {
11381 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11382 set->crtc->base.id, set->fb->base.id,
11383 (int)set->num_connectors, set->x, set->y);
11384 } else {
11385 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011386 }
11387
11388 dev = set->crtc->dev;
11389
11390 ret = -ENOMEM;
11391 config = kzalloc(sizeof(*config), GFP_KERNEL);
11392 if (!config)
11393 goto out_config;
11394
11395 ret = intel_set_config_save_state(dev, config);
11396 if (ret)
11397 goto out_config;
11398
11399 save_set.crtc = set->crtc;
11400 save_set.mode = &set->crtc->mode;
11401 save_set.x = set->crtc->x;
11402 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011403 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011404
11405 /* Compute whether we need a full modeset, only an fb base update or no
11406 * change at all. In the future we might also check whether only the
11407 * mode changed, e.g. for LVDS where we only change the panel fitter in
11408 * such cases. */
11409 intel_set_config_compute_mode_changes(set, config);
11410
Daniel Vetter9a935852012-07-05 22:34:27 +020011411 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011412 if (ret)
11413 goto fail;
11414
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011415 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011416 ret = intel_set_mode(set->crtc, set->mode,
11417 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011418 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011419 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11420
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011421 intel_crtc_wait_for_pending_flips(set->crtc);
11422
Daniel Vetter4f660f42012-07-02 09:47:37 +020011423 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011424 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011425
11426 /*
11427 * We need to make sure the primary plane is re-enabled if it
11428 * has previously been turned off.
11429 */
11430 if (!intel_crtc->primary_enabled && ret == 0) {
11431 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011432 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011433 }
11434
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011435 /*
11436 * In the fastboot case this may be our only check of the
11437 * state after boot. It would be better to only do it on
11438 * the first update, but we don't have a nice way of doing that
11439 * (and really, set_config isn't used much for high freq page
11440 * flipping, so increasing its cost here shouldn't be a big
11441 * deal).
11442 */
Jani Nikulad330a952014-01-21 11:24:25 +020011443 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011444 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011445 }
11446
Chris Wilson2d05eae2013-05-03 17:36:25 +010011447 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011448 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11449 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011450fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011451 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011452
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011453 /*
11454 * HACK: if the pipe was on, but we didn't have a framebuffer,
11455 * force the pipe off to avoid oopsing in the modeset code
11456 * due to fb==NULL. This should only happen during boot since
11457 * we don't yet reconstruct the FB from the hardware state.
11458 */
11459 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11460 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11461
Chris Wilson2d05eae2013-05-03 17:36:25 +010011462 /* Try to restore the config */
11463 if (config->mode_changed &&
11464 intel_set_mode(save_set.crtc, save_set.mode,
11465 save_set.x, save_set.y, save_set.fb))
11466 DRM_ERROR("failed to restore config after modeset failure\n");
11467 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011468
Daniel Vetterd9e55602012-07-04 22:16:09 +020011469out_config:
11470 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011471 return ret;
11472}
11473
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011474static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011475 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011476 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011477 .destroy = intel_crtc_destroy,
11478 .page_flip = intel_crtc_page_flip,
11479};
11480
Daniel Vetter53589012013-06-05 13:34:16 +020011481static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11482 struct intel_shared_dpll *pll,
11483 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011484{
Daniel Vetter53589012013-06-05 13:34:16 +020011485 uint32_t val;
11486
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011487 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011488 return false;
11489
Daniel Vetter53589012013-06-05 13:34:16 +020011490 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011491 hw_state->dpll = val;
11492 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11493 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011494
11495 return val & DPLL_VCO_ENABLE;
11496}
11497
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011498static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11499 struct intel_shared_dpll *pll)
11500{
11501 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11502 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11503}
11504
Daniel Vettere7b903d2013-06-05 13:34:14 +020011505static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11506 struct intel_shared_dpll *pll)
11507{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011508 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011509 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011510
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011511 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11512
11513 /* Wait for the clocks to stabilize. */
11514 POSTING_READ(PCH_DPLL(pll->id));
11515 udelay(150);
11516
11517 /* The pixel multiplier can only be updated once the
11518 * DPLL is enabled and the clocks are stable.
11519 *
11520 * So write it again.
11521 */
11522 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11523 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011524 udelay(200);
11525}
11526
11527static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11528 struct intel_shared_dpll *pll)
11529{
11530 struct drm_device *dev = dev_priv->dev;
11531 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011532
11533 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011534 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011535 if (intel_crtc_to_shared_dpll(crtc) == pll)
11536 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11537 }
11538
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011539 I915_WRITE(PCH_DPLL(pll->id), 0);
11540 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011541 udelay(200);
11542}
11543
Daniel Vetter46edb022013-06-05 13:34:12 +020011544static char *ibx_pch_dpll_names[] = {
11545 "PCH DPLL A",
11546 "PCH DPLL B",
11547};
11548
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011549static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011550{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011551 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011552 int i;
11553
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011554 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011555
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011556 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011557 dev_priv->shared_dplls[i].id = i;
11558 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011559 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011560 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11561 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011562 dev_priv->shared_dplls[i].get_hw_state =
11563 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011564 }
11565}
11566
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011567static void intel_shared_dpll_init(struct drm_device *dev)
11568{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011570
Daniel Vetter9cd86932014-06-25 22:01:57 +030011571 if (HAS_DDI(dev))
11572 intel_ddi_pll_init(dev);
11573 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011574 ibx_pch_dpll_init(dev);
11575 else
11576 dev_priv->num_shared_dpll = 0;
11577
11578 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011579}
11580
Matt Roper465c1202014-05-29 08:06:54 -070011581static int
11582intel_primary_plane_disable(struct drm_plane *plane)
11583{
11584 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011585 struct intel_crtc *intel_crtc;
11586
11587 if (!plane->fb)
11588 return 0;
11589
11590 BUG_ON(!plane->crtc);
11591
11592 intel_crtc = to_intel_crtc(plane->crtc);
11593
11594 /*
11595 * Even though we checked plane->fb above, it's still possible that
11596 * the primary plane has been implicitly disabled because the crtc
11597 * coordinates given weren't visible, or because we detected
11598 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11599 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11600 * In either case, we need to unpin the FB and let the fb pointer get
11601 * updated, but otherwise we don't need to touch the hardware.
11602 */
11603 if (!intel_crtc->primary_enabled)
11604 goto disable_unpin;
11605
11606 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011607 intel_disable_primary_hw_plane(plane, plane->crtc);
11608
Matt Roper465c1202014-05-29 08:06:54 -070011609disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011610 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011611 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011612 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011613 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011614 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011615 plane->fb = NULL;
11616
11617 return 0;
11618}
11619
11620static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011621intel_check_primary_plane(struct drm_plane *plane,
11622 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011623{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011624 struct drm_crtc *crtc = state->crtc;
11625 struct drm_framebuffer *fb = state->fb;
11626 struct drm_rect *dest = &state->dst;
11627 struct drm_rect *src = &state->src;
11628 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011629 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011630
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011631 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011632 src, dest, clip,
11633 DRM_PLANE_HELPER_NO_SCALING,
11634 DRM_PLANE_HELPER_NO_SCALING,
11635 false, true, &state->visible);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011636 if (ret)
11637 return ret;
11638
11639 /* no fb bound */
11640 if (state->visible && !fb) {
11641 DRM_ERROR("No FB bound\n");
11642 return -EINVAL;
11643 }
11644
11645 return 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011646}
11647
11648static int
11649intel_commit_primary_plane(struct drm_plane *plane,
11650 struct intel_plane_state *state)
11651{
11652 struct drm_crtc *crtc = state->crtc;
11653 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011654 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011655 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011657 enum pipe pipe = intel_crtc->pipe;
11658 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011659 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11660 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011661 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011662 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011663 int ret;
11664
Matt Roper465c1202014-05-29 08:06:54 -070011665 intel_crtc_wait_for_pending_flips(crtc);
11666
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011667 if (intel_crtc_has_pending_flip(crtc)) {
11668 DRM_ERROR("pipe is still busy with an old pageflip\n");
11669 return -EBUSY;
Matt Roper465c1202014-05-29 08:06:54 -070011670 }
11671
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011672 if (plane->fb != fb) {
11673 mutex_lock(&dev->struct_mutex);
11674 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11675 if (ret == 0)
11676 i915_gem_track_fb(old_obj, obj,
11677 INTEL_FRONTBUFFER_PRIMARY(pipe));
11678 mutex_unlock(&dev->struct_mutex);
11679 if (ret != 0) {
11680 DRM_DEBUG_KMS("pin & fence failed\n");
11681 return ret;
11682 }
11683 }
11684
11685 crtc->primary->fb = fb;
11686 crtc->x = src->x1;
11687 crtc->y = src->y1;
11688
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011689 intel_plane->crtc_x = state->orig_dst.x1;
11690 intel_plane->crtc_y = state->orig_dst.y1;
11691 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11692 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11693 intel_plane->src_x = state->orig_src.x1;
11694 intel_plane->src_y = state->orig_src.y1;
11695 intel_plane->src_w = drm_rect_width(&state->orig_src);
11696 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011697 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011698
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011699 if (intel_crtc->active) {
11700 /*
11701 * FBC does not work on some platforms for rotated
11702 * planes, so disable it when rotation is not 0 and
11703 * update it when rotation is set back to 0.
11704 *
11705 * FIXME: This is redundant with the fbc update done in
11706 * the primary plane enable function except that that
11707 * one is done too late. We eventually need to unify
11708 * this.
11709 */
11710 if (intel_crtc->primary_enabled &&
11711 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11712 dev_priv->fbc.plane == intel_crtc->plane &&
11713 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11714 intel_disable_fbc(dev);
11715 }
11716
11717 if (state->visible) {
11718 bool was_enabled = intel_crtc->primary_enabled;
11719
11720 /* FIXME: kill this fastboot hack */
11721 intel_update_pipe_size(intel_crtc);
11722
11723 intel_crtc->primary_enabled = true;
11724
11725 dev_priv->display.update_primary_plane(crtc, plane->fb,
11726 crtc->x, crtc->y);
11727
11728 /*
11729 * BDW signals flip done immediately if the plane
11730 * is disabled, even if the plane enable is already
11731 * armed to occur at the next vblank :(
11732 */
11733 if (IS_BROADWELL(dev) && !was_enabled)
11734 intel_wait_for_vblank(dev, intel_crtc->pipe);
11735 } else {
11736 /*
11737 * If clipping results in a non-visible primary plane,
11738 * we'll disable the primary plane. Note that this is
11739 * a bit different than what happens if userspace
11740 * explicitly disables the plane by passing fb=0
11741 * because plane->fb still gets set and pinned.
11742 */
11743 intel_disable_primary_hw_plane(plane, crtc);
11744 }
11745
11746 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11747
11748 mutex_lock(&dev->struct_mutex);
11749 intel_update_fbc(dev);
11750 mutex_unlock(&dev->struct_mutex);
11751 }
11752
11753 if (old_fb && old_fb != fb) {
11754 if (intel_crtc->active)
11755 intel_wait_for_vblank(dev, intel_crtc->pipe);
11756
11757 mutex_lock(&dev->struct_mutex);
11758 intel_unpin_fb_obj(old_obj);
11759 mutex_unlock(&dev->struct_mutex);
11760 }
11761
Matt Roper465c1202014-05-29 08:06:54 -070011762 return 0;
11763}
11764
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011765static int
11766intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11767 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11768 unsigned int crtc_w, unsigned int crtc_h,
11769 uint32_t src_x, uint32_t src_y,
11770 uint32_t src_w, uint32_t src_h)
11771{
11772 struct intel_plane_state state;
11773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11774 int ret;
11775
11776 state.crtc = crtc;
11777 state.fb = fb;
11778
11779 /* sample coordinates in 16.16 fixed point */
11780 state.src.x1 = src_x;
11781 state.src.x2 = src_x + src_w;
11782 state.src.y1 = src_y;
11783 state.src.y2 = src_y + src_h;
11784
11785 /* integer pixels */
11786 state.dst.x1 = crtc_x;
11787 state.dst.x2 = crtc_x + crtc_w;
11788 state.dst.y1 = crtc_y;
11789 state.dst.y2 = crtc_y + crtc_h;
11790
11791 state.clip.x1 = 0;
11792 state.clip.y1 = 0;
11793 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11794 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11795
11796 state.orig_src = state.src;
11797 state.orig_dst = state.dst;
11798
11799 ret = intel_check_primary_plane(plane, &state);
11800 if (ret)
11801 return ret;
11802
11803 intel_commit_primary_plane(plane, &state);
11804
11805 return 0;
11806}
11807
Matt Roper3d7d6512014-06-10 08:28:13 -070011808/* Common destruction function for both primary and cursor planes */
11809static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011810{
11811 struct intel_plane *intel_plane = to_intel_plane(plane);
11812 drm_plane_cleanup(plane);
11813 kfree(intel_plane);
11814}
11815
11816static const struct drm_plane_funcs intel_primary_plane_funcs = {
11817 .update_plane = intel_primary_plane_setplane,
11818 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011819 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011820 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011821};
11822
11823static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11824 int pipe)
11825{
11826 struct intel_plane *primary;
11827 const uint32_t *intel_primary_formats;
11828 int num_formats;
11829
11830 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11831 if (primary == NULL)
11832 return NULL;
11833
11834 primary->can_scale = false;
11835 primary->max_downscale = 1;
11836 primary->pipe = pipe;
11837 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011838 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011839 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11840 primary->plane = !pipe;
11841
11842 if (INTEL_INFO(dev)->gen <= 3) {
11843 intel_primary_formats = intel_primary_formats_gen2;
11844 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11845 } else {
11846 intel_primary_formats = intel_primary_formats_gen4;
11847 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11848 }
11849
11850 drm_universal_plane_init(dev, &primary->base, 0,
11851 &intel_primary_plane_funcs,
11852 intel_primary_formats, num_formats,
11853 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011854
11855 if (INTEL_INFO(dev)->gen >= 4) {
11856 if (!dev->mode_config.rotation_property)
11857 dev->mode_config.rotation_property =
11858 drm_mode_create_rotation_property(dev,
11859 BIT(DRM_ROTATE_0) |
11860 BIT(DRM_ROTATE_180));
11861 if (dev->mode_config.rotation_property)
11862 drm_object_attach_property(&primary->base.base,
11863 dev->mode_config.rotation_property,
11864 primary->rotation);
11865 }
11866
Matt Roper465c1202014-05-29 08:06:54 -070011867 return &primary->base;
11868}
11869
Matt Roper3d7d6512014-06-10 08:28:13 -070011870static int
11871intel_cursor_plane_disable(struct drm_plane *plane)
11872{
11873 if (!plane->fb)
11874 return 0;
11875
11876 BUG_ON(!plane->crtc);
11877
11878 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11879}
11880
11881static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011882intel_check_cursor_plane(struct drm_plane *plane,
11883 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011884{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011885 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011886 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011887 struct drm_framebuffer *fb = state->fb;
11888 struct drm_rect *dest = &state->dst;
11889 struct drm_rect *src = &state->src;
11890 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011891 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11892 int crtc_w, crtc_h;
11893 unsigned stride;
11894 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011895
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011896 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011897 src, dest, clip,
11898 DRM_PLANE_HELPER_NO_SCALING,
11899 DRM_PLANE_HELPER_NO_SCALING,
11900 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011901 if (ret)
11902 return ret;
11903
11904
11905 /* if we want to turn off the cursor ignore width and height */
11906 if (!obj)
11907 return 0;
11908
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011909 /* Check for which cursor types we support */
11910 crtc_w = drm_rect_width(&state->orig_dst);
11911 crtc_h = drm_rect_height(&state->orig_dst);
11912 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11913 DRM_DEBUG("Cursor dimension not supported\n");
11914 return -EINVAL;
11915 }
11916
11917 stride = roundup_pow_of_two(crtc_w) * 4;
11918 if (obj->base.size < stride * crtc_h) {
11919 DRM_DEBUG_KMS("buffer is too small\n");
11920 return -ENOMEM;
11921 }
11922
Gustavo Padovane391ea82014-09-24 14:20:25 -030011923 if (fb == crtc->cursor->fb)
11924 return 0;
11925
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011926 /* we only need to pin inside GTT if cursor is non-phy */
11927 mutex_lock(&dev->struct_mutex);
11928 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11929 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11930 ret = -EINVAL;
11931 }
11932 mutex_unlock(&dev->struct_mutex);
11933
11934 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011935}
11936
11937static int
11938intel_commit_cursor_plane(struct drm_plane *plane,
11939 struct intel_plane_state *state)
11940{
11941 struct drm_crtc *crtc = state->crtc;
11942 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11944 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11945 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011946 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011947
Gustavo Padovan852e7872014-09-05 17:22:31 -030011948 crtc->cursor_x = state->orig_dst.x1;
11949 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011950 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011951 crtc_w = drm_rect_width(&state->orig_dst);
11952 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011953 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11954 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011955 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011956
11957 intel_frontbuffer_flip(crtc->dev,
11958 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11959
Matt Roper3d7d6512014-06-10 08:28:13 -070011960 return 0;
11961 }
11962}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011963
11964static int
11965intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11966 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11967 unsigned int crtc_w, unsigned int crtc_h,
11968 uint32_t src_x, uint32_t src_y,
11969 uint32_t src_w, uint32_t src_h)
11970{
11971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11972 struct intel_plane_state state;
11973 int ret;
11974
11975 state.crtc = crtc;
11976 state.fb = fb;
11977
11978 /* sample coordinates in 16.16 fixed point */
11979 state.src.x1 = src_x;
11980 state.src.x2 = src_x + src_w;
11981 state.src.y1 = src_y;
11982 state.src.y2 = src_y + src_h;
11983
11984 /* integer pixels */
11985 state.dst.x1 = crtc_x;
11986 state.dst.x2 = crtc_x + crtc_w;
11987 state.dst.y1 = crtc_y;
11988 state.dst.y2 = crtc_y + crtc_h;
11989
11990 state.clip.x1 = 0;
11991 state.clip.y1 = 0;
11992 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11993 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11994
11995 state.orig_src = state.src;
11996 state.orig_dst = state.dst;
11997
11998 ret = intel_check_cursor_plane(plane, &state);
11999 if (ret)
12000 return ret;
12001
12002 return intel_commit_cursor_plane(plane, &state);
12003}
12004
Matt Roper3d7d6512014-06-10 08:28:13 -070012005static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12006 .update_plane = intel_cursor_plane_update,
12007 .disable_plane = intel_cursor_plane_disable,
12008 .destroy = intel_plane_destroy,
12009};
12010
12011static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12012 int pipe)
12013{
12014 struct intel_plane *cursor;
12015
12016 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12017 if (cursor == NULL)
12018 return NULL;
12019
12020 cursor->can_scale = false;
12021 cursor->max_downscale = 1;
12022 cursor->pipe = pipe;
12023 cursor->plane = pipe;
12024
12025 drm_universal_plane_init(dev, &cursor->base, 0,
12026 &intel_cursor_plane_funcs,
12027 intel_cursor_formats,
12028 ARRAY_SIZE(intel_cursor_formats),
12029 DRM_PLANE_TYPE_CURSOR);
12030 return &cursor->base;
12031}
12032
Hannes Ederb358d0a2008-12-18 21:18:47 +010012033static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012034{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012035 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012036 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012037 struct drm_plane *primary = NULL;
12038 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012039 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012040
Daniel Vetter955382f2013-09-19 14:05:45 +020012041 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012042 if (intel_crtc == NULL)
12043 return;
12044
Matt Roper465c1202014-05-29 08:06:54 -070012045 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012046 if (!primary)
12047 goto fail;
12048
12049 cursor = intel_cursor_plane_create(dev, pipe);
12050 if (!cursor)
12051 goto fail;
12052
Matt Roper465c1202014-05-29 08:06:54 -070012053 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012054 cursor, &intel_crtc_funcs);
12055 if (ret)
12056 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012057
12058 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012059 for (i = 0; i < 256; i++) {
12060 intel_crtc->lut_r[i] = i;
12061 intel_crtc->lut_g[i] = i;
12062 intel_crtc->lut_b[i] = i;
12063 }
12064
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012065 /*
12066 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012067 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012068 */
Jesse Barnes80824002009-09-10 15:28:06 -070012069 intel_crtc->pipe = pipe;
12070 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012071 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012072 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012073 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012074 }
12075
Chris Wilson4b0e3332014-05-30 16:35:26 +030012076 intel_crtc->cursor_base = ~0;
12077 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012078 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012079
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012080 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12081 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12082 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12083 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12084
Jesse Barnes79e53942008-11-07 14:24:08 -080012085 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012086
12087 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012088 return;
12089
12090fail:
12091 if (primary)
12092 drm_plane_cleanup(primary);
12093 if (cursor)
12094 drm_plane_cleanup(cursor);
12095 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012096}
12097
Jesse Barnes752aa882013-10-31 18:55:49 +020012098enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12099{
12100 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012101 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012102
Rob Clark51fd3712013-11-19 12:10:12 -050012103 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012104
12105 if (!encoder)
12106 return INVALID_PIPE;
12107
12108 return to_intel_crtc(encoder->crtc)->pipe;
12109}
12110
Carl Worth08d7b3d2009-04-29 14:43:54 -070012111int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012112 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012113{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012114 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012115 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012116 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012117
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012118 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12119 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012120
Rob Clark7707e652014-07-17 23:30:04 -040012121 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012122
Rob Clark7707e652014-07-17 23:30:04 -040012123 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012124 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012125 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012126 }
12127
Rob Clark7707e652014-07-17 23:30:04 -040012128 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012129 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012130
Daniel Vetterc05422d2009-08-11 16:05:30 +020012131 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012132}
12133
Daniel Vetter66a92782012-07-12 20:08:18 +020012134static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012135{
Daniel Vetter66a92782012-07-12 20:08:18 +020012136 struct drm_device *dev = encoder->base.dev;
12137 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012138 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012139 int entry = 0;
12140
Damien Lespiaub2784e12014-08-05 11:29:37 +010012141 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012142 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012143 index_mask |= (1 << entry);
12144
Jesse Barnes79e53942008-11-07 14:24:08 -080012145 entry++;
12146 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012147
Jesse Barnes79e53942008-11-07 14:24:08 -080012148 return index_mask;
12149}
12150
Chris Wilson4d302442010-12-14 19:21:29 +000012151static bool has_edp_a(struct drm_device *dev)
12152{
12153 struct drm_i915_private *dev_priv = dev->dev_private;
12154
12155 if (!IS_MOBILE(dev))
12156 return false;
12157
12158 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12159 return false;
12160
Damien Lespiaue3589902014-02-07 19:12:50 +000012161 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012162 return false;
12163
12164 return true;
12165}
12166
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012167const char *intel_output_name(int output)
12168{
12169 static const char *names[] = {
12170 [INTEL_OUTPUT_UNUSED] = "Unused",
12171 [INTEL_OUTPUT_ANALOG] = "Analog",
12172 [INTEL_OUTPUT_DVO] = "DVO",
12173 [INTEL_OUTPUT_SDVO] = "SDVO",
12174 [INTEL_OUTPUT_LVDS] = "LVDS",
12175 [INTEL_OUTPUT_TVOUT] = "TV",
12176 [INTEL_OUTPUT_HDMI] = "HDMI",
12177 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12178 [INTEL_OUTPUT_EDP] = "eDP",
12179 [INTEL_OUTPUT_DSI] = "DSI",
12180 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12181 };
12182
12183 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12184 return "Invalid";
12185
12186 return names[output];
12187}
12188
Jesse Barnes84b4e042014-06-25 08:24:29 -070012189static bool intel_crt_present(struct drm_device *dev)
12190{
12191 struct drm_i915_private *dev_priv = dev->dev_private;
12192
Damien Lespiau884497e2013-12-03 13:56:23 +000012193 if (INTEL_INFO(dev)->gen >= 9)
12194 return false;
12195
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012196 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012197 return false;
12198
12199 if (IS_CHERRYVIEW(dev))
12200 return false;
12201
12202 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12203 return false;
12204
12205 return true;
12206}
12207
Jesse Barnes79e53942008-11-07 14:24:08 -080012208static void intel_setup_outputs(struct drm_device *dev)
12209{
Eric Anholt725e30a2009-01-22 13:01:02 -080012210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012211 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012212 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012213
Daniel Vetterc9093352013-06-06 22:22:47 +020012214 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012215
Jesse Barnes84b4e042014-06-25 08:24:29 -070012216 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012217 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012218
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012219 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012220 int found;
12221
12222 /* Haswell uses DDI functions to detect digital outputs */
12223 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12224 /* DDI A only supports eDP */
12225 if (found)
12226 intel_ddi_init(dev, PORT_A);
12227
12228 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12229 * register */
12230 found = I915_READ(SFUSE_STRAP);
12231
12232 if (found & SFUSE_STRAP_DDIB_DETECTED)
12233 intel_ddi_init(dev, PORT_B);
12234 if (found & SFUSE_STRAP_DDIC_DETECTED)
12235 intel_ddi_init(dev, PORT_C);
12236 if (found & SFUSE_STRAP_DDID_DETECTED)
12237 intel_ddi_init(dev, PORT_D);
12238 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012239 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012240 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012241
12242 if (has_edp_a(dev))
12243 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012244
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012245 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012246 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012247 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012248 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012249 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012250 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012251 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012252 }
12253
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012254 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012255 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012256
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012257 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012258 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012259
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012260 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012261 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012262
Daniel Vetter270b3042012-10-27 15:52:05 +020012263 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012264 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012265 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012266 /*
12267 * The DP_DETECTED bit is the latched state of the DDC
12268 * SDA pin at boot. However since eDP doesn't require DDC
12269 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12270 * eDP ports may have been muxed to an alternate function.
12271 * Thus we can't rely on the DP_DETECTED bit alone to detect
12272 * eDP ports. Consult the VBT as well as DP_DETECTED to
12273 * detect eDP ports.
12274 */
12275 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012276 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12277 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012278 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12279 intel_dp_is_edp(dev, PORT_B))
12280 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012281
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012282 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012283 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12284 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012285 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12286 intel_dp_is_edp(dev, PORT_C))
12287 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012288
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012289 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012290 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012291 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12292 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012293 /* eDP not supported on port D, so don't check VBT */
12294 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12295 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012296 }
12297
Jani Nikula3cfca972013-08-27 15:12:26 +030012298 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012299 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012300 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012301
Paulo Zanonie2debe92013-02-18 19:00:27 -030012302 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012303 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012304 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012305 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12306 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012307 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012308 }
Ma Ling27185ae2009-08-24 13:50:23 +080012309
Imre Deake7281ea2013-05-08 13:14:08 +030012310 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012311 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012312 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012313
12314 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012315
Paulo Zanonie2debe92013-02-18 19:00:27 -030012316 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012317 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012318 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012319 }
Ma Ling27185ae2009-08-24 13:50:23 +080012320
Paulo Zanonie2debe92013-02-18 19:00:27 -030012321 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012322
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012323 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12324 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012325 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012326 }
Imre Deake7281ea2013-05-08 13:14:08 +030012327 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012328 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012329 }
Ma Ling27185ae2009-08-24 13:50:23 +080012330
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012331 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012332 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012333 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012334 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012335 intel_dvo_init(dev);
12336
Zhenyu Wang103a1962009-11-27 11:44:36 +080012337 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012338 intel_tv_init(dev);
12339
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012340 intel_edp_psr_init(dev);
12341
Damien Lespiaub2784e12014-08-05 11:29:37 +010012342 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012343 encoder->base.possible_crtcs = encoder->crtc_mask;
12344 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012345 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012346 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012347
Paulo Zanonidde86e22012-12-01 12:04:25 -020012348 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012349
12350 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012351}
12352
12353static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12354{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012355 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012356 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012357
Daniel Vetteref2d6332014-02-10 18:00:38 +010012358 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012359 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012360 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012361 drm_gem_object_unreference(&intel_fb->obj->base);
12362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012363 kfree(intel_fb);
12364}
12365
12366static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012367 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012368 unsigned int *handle)
12369{
12370 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012371 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012372
Chris Wilson05394f32010-11-08 19:18:58 +000012373 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012374}
12375
12376static const struct drm_framebuffer_funcs intel_fb_funcs = {
12377 .destroy = intel_user_framebuffer_destroy,
12378 .create_handle = intel_user_framebuffer_create_handle,
12379};
12380
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012381static int intel_framebuffer_init(struct drm_device *dev,
12382 struct intel_framebuffer *intel_fb,
12383 struct drm_mode_fb_cmd2 *mode_cmd,
12384 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012385{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012386 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012387 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012388 int ret;
12389
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012390 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12391
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012392 if (obj->tiling_mode == I915_TILING_Y) {
12393 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012394 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012395 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012396
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012397 if (mode_cmd->pitches[0] & 63) {
12398 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12399 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012400 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012401 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012402
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012403 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12404 pitch_limit = 32*1024;
12405 } else if (INTEL_INFO(dev)->gen >= 4) {
12406 if (obj->tiling_mode)
12407 pitch_limit = 16*1024;
12408 else
12409 pitch_limit = 32*1024;
12410 } else if (INTEL_INFO(dev)->gen >= 3) {
12411 if (obj->tiling_mode)
12412 pitch_limit = 8*1024;
12413 else
12414 pitch_limit = 16*1024;
12415 } else
12416 /* XXX DSPC is limited to 4k tiled */
12417 pitch_limit = 8*1024;
12418
12419 if (mode_cmd->pitches[0] > pitch_limit) {
12420 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12421 obj->tiling_mode ? "tiled" : "linear",
12422 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012423 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012424 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012425
12426 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012427 mode_cmd->pitches[0] != obj->stride) {
12428 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12429 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012430 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012431 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012432
Ville Syrjälä57779d02012-10-31 17:50:14 +020012433 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012434 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012435 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012436 case DRM_FORMAT_RGB565:
12437 case DRM_FORMAT_XRGB8888:
12438 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012439 break;
12440 case DRM_FORMAT_XRGB1555:
12441 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012442 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012443 DRM_DEBUG("unsupported pixel format: %s\n",
12444 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012445 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012446 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012447 break;
12448 case DRM_FORMAT_XBGR8888:
12449 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012450 case DRM_FORMAT_XRGB2101010:
12451 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012452 case DRM_FORMAT_XBGR2101010:
12453 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012454 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012455 DRM_DEBUG("unsupported pixel format: %s\n",
12456 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012457 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012458 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012459 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012460 case DRM_FORMAT_YUYV:
12461 case DRM_FORMAT_UYVY:
12462 case DRM_FORMAT_YVYU:
12463 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012464 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012465 DRM_DEBUG("unsupported pixel format: %s\n",
12466 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012467 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012468 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012469 break;
12470 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012471 DRM_DEBUG("unsupported pixel format: %s\n",
12472 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012473 return -EINVAL;
12474 }
12475
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012476 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12477 if (mode_cmd->offsets[0] != 0)
12478 return -EINVAL;
12479
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012480 aligned_height = intel_align_height(dev, mode_cmd->height,
12481 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012482 /* FIXME drm helper for size checks (especially planar formats)? */
12483 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12484 return -EINVAL;
12485
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012486 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12487 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012488 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012489
Jesse Barnes79e53942008-11-07 14:24:08 -080012490 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12491 if (ret) {
12492 DRM_ERROR("framebuffer init failed %d\n", ret);
12493 return ret;
12494 }
12495
Jesse Barnes79e53942008-11-07 14:24:08 -080012496 return 0;
12497}
12498
Jesse Barnes79e53942008-11-07 14:24:08 -080012499static struct drm_framebuffer *
12500intel_user_framebuffer_create(struct drm_device *dev,
12501 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012502 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012503{
Chris Wilson05394f32010-11-08 19:18:58 +000012504 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012505
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012506 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12507 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012508 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012509 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012510
Chris Wilsond2dff872011-04-19 08:36:26 +010012511 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012512}
12513
Daniel Vetter4520f532013-10-09 09:18:51 +020012514#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012515static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012516{
12517}
12518#endif
12519
Jesse Barnes79e53942008-11-07 14:24:08 -080012520static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012521 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012522 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012523};
12524
Jesse Barnese70236a2009-09-21 10:42:27 -070012525/* Set up chip specific display functions */
12526static void intel_init_display(struct drm_device *dev)
12527{
12528 struct drm_i915_private *dev_priv = dev->dev_private;
12529
Daniel Vetteree9300b2013-06-03 22:40:22 +020012530 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12531 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012532 else if (IS_CHERRYVIEW(dev))
12533 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012534 else if (IS_VALLEYVIEW(dev))
12535 dev_priv->display.find_dpll = vlv_find_best_dpll;
12536 else if (IS_PINEVIEW(dev))
12537 dev_priv->display.find_dpll = pnv_find_best_dpll;
12538 else
12539 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12540
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012541 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012542 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012543 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012544 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012545 dev_priv->display.crtc_enable = haswell_crtc_enable;
12546 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012547 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012548 if (INTEL_INFO(dev)->gen >= 9)
12549 dev_priv->display.update_primary_plane =
12550 skylake_update_primary_plane;
12551 else
12552 dev_priv->display.update_primary_plane =
12553 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012554 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012555 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012556 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012557 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012558 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12559 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012560 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012561 dev_priv->display.update_primary_plane =
12562 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012563 } else if (IS_VALLEYVIEW(dev)) {
12564 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012565 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012566 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12567 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12568 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12569 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012570 dev_priv->display.update_primary_plane =
12571 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012572 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012573 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012574 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012575 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012576 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12577 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012578 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012579 dev_priv->display.update_primary_plane =
12580 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012581 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012582
Jesse Barnese70236a2009-09-21 10:42:27 -070012583 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012584 if (IS_VALLEYVIEW(dev))
12585 dev_priv->display.get_display_clock_speed =
12586 valleyview_get_display_clock_speed;
12587 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012588 dev_priv->display.get_display_clock_speed =
12589 i945_get_display_clock_speed;
12590 else if (IS_I915G(dev))
12591 dev_priv->display.get_display_clock_speed =
12592 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012593 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012594 dev_priv->display.get_display_clock_speed =
12595 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012596 else if (IS_PINEVIEW(dev))
12597 dev_priv->display.get_display_clock_speed =
12598 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012599 else if (IS_I915GM(dev))
12600 dev_priv->display.get_display_clock_speed =
12601 i915gm_get_display_clock_speed;
12602 else if (IS_I865G(dev))
12603 dev_priv->display.get_display_clock_speed =
12604 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012605 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012606 dev_priv->display.get_display_clock_speed =
12607 i855_get_display_clock_speed;
12608 else /* 852, 830 */
12609 dev_priv->display.get_display_clock_speed =
12610 i830_get_display_clock_speed;
12611
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012612 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012613 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012614 } else if (IS_GEN5(dev)) {
12615 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12616 dev_priv->display.write_eld = ironlake_write_eld;
12617 } else if (IS_GEN6(dev)) {
12618 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12619 dev_priv->display.write_eld = ironlake_write_eld;
12620 dev_priv->display.modeset_global_resources =
12621 snb_modeset_global_resources;
12622 } else if (IS_IVYBRIDGE(dev)) {
12623 /* FIXME: detect B0+ stepping and use auto training */
12624 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12625 dev_priv->display.write_eld = ironlake_write_eld;
12626 dev_priv->display.modeset_global_resources =
12627 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012628 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012629 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12630 dev_priv->display.write_eld = haswell_write_eld;
12631 dev_priv->display.modeset_global_resources =
12632 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012633 } else if (IS_VALLEYVIEW(dev)) {
12634 dev_priv->display.modeset_global_resources =
12635 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012636 dev_priv->display.write_eld = ironlake_write_eld;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012637 } else if (INTEL_INFO(dev)->gen >= 9) {
12638 dev_priv->display.write_eld = haswell_write_eld;
12639 dev_priv->display.modeset_global_resources =
12640 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012641 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012642
12643 /* Default just returns -ENODEV to indicate unsupported */
12644 dev_priv->display.queue_flip = intel_default_queue_flip;
12645
12646 switch (INTEL_INFO(dev)->gen) {
12647 case 2:
12648 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12649 break;
12650
12651 case 3:
12652 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12653 break;
12654
12655 case 4:
12656 case 5:
12657 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12658 break;
12659
12660 case 6:
12661 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12662 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012663 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012664 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012665 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12666 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012667 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012668
12669 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012670
12671 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012672}
12673
Jesse Barnesb690e962010-07-19 13:53:12 -070012674/*
12675 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12676 * resume, or other times. This quirk makes sure that's the case for
12677 * affected systems.
12678 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012679static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012680{
12681 struct drm_i915_private *dev_priv = dev->dev_private;
12682
12683 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012684 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012685}
12686
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012687static void quirk_pipeb_force(struct drm_device *dev)
12688{
12689 struct drm_i915_private *dev_priv = dev->dev_private;
12690
12691 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12692 DRM_INFO("applying pipe b force quirk\n");
12693}
12694
Keith Packard435793d2011-07-12 14:56:22 -070012695/*
12696 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12697 */
12698static void quirk_ssc_force_disable(struct drm_device *dev)
12699{
12700 struct drm_i915_private *dev_priv = dev->dev_private;
12701 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012702 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012703}
12704
Carsten Emde4dca20e2012-03-15 15:56:26 +010012705/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012706 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12707 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012708 */
12709static void quirk_invert_brightness(struct drm_device *dev)
12710{
12711 struct drm_i915_private *dev_priv = dev->dev_private;
12712 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012713 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012714}
12715
Scot Doyle9c72cc62014-07-03 23:27:50 +000012716/* Some VBT's incorrectly indicate no backlight is present */
12717static void quirk_backlight_present(struct drm_device *dev)
12718{
12719 struct drm_i915_private *dev_priv = dev->dev_private;
12720 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12721 DRM_INFO("applying backlight present quirk\n");
12722}
12723
Jesse Barnesb690e962010-07-19 13:53:12 -070012724struct intel_quirk {
12725 int device;
12726 int subsystem_vendor;
12727 int subsystem_device;
12728 void (*hook)(struct drm_device *dev);
12729};
12730
Egbert Eich5f85f172012-10-14 15:46:38 +020012731/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12732struct intel_dmi_quirk {
12733 void (*hook)(struct drm_device *dev);
12734 const struct dmi_system_id (*dmi_id_list)[];
12735};
12736
12737static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12738{
12739 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12740 return 1;
12741}
12742
12743static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12744 {
12745 .dmi_id_list = &(const struct dmi_system_id[]) {
12746 {
12747 .callback = intel_dmi_reverse_brightness,
12748 .ident = "NCR Corporation",
12749 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12750 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12751 },
12752 },
12753 { } /* terminating entry */
12754 },
12755 .hook = quirk_invert_brightness,
12756 },
12757};
12758
Ben Widawskyc43b5632012-04-16 14:07:40 -070012759static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012760 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012761 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012762
Jesse Barnesb690e962010-07-19 13:53:12 -070012763 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12764 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12765
Jesse Barnesb690e962010-07-19 13:53:12 -070012766 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12767 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12768
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012769 /* 830 needs to leave pipe A & dpll A up */
12770 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12771
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012772 /* 830 needs to leave pipe B & dpll B up */
12773 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12774
Keith Packard435793d2011-07-12 14:56:22 -070012775 /* Lenovo U160 cannot use SSC on LVDS */
12776 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012777
12778 /* Sony Vaio Y cannot use SSC on LVDS */
12779 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012780
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012781 /* Acer Aspire 5734Z must invert backlight brightness */
12782 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12783
12784 /* Acer/eMachines G725 */
12785 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12786
12787 /* Acer/eMachines e725 */
12788 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12789
12790 /* Acer/Packard Bell NCL20 */
12791 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12792
12793 /* Acer Aspire 4736Z */
12794 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012795
12796 /* Acer Aspire 5336 */
12797 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012798
12799 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12800 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012801
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012802 /* Acer C720 Chromebook (Core i3 4005U) */
12803 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12804
Scot Doyled4967d82014-07-03 23:27:52 +000012805 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12806 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012807
12808 /* HP Chromebook 14 (Celeron 2955U) */
12809 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012810};
12811
12812static void intel_init_quirks(struct drm_device *dev)
12813{
12814 struct pci_dev *d = dev->pdev;
12815 int i;
12816
12817 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12818 struct intel_quirk *q = &intel_quirks[i];
12819
12820 if (d->device == q->device &&
12821 (d->subsystem_vendor == q->subsystem_vendor ||
12822 q->subsystem_vendor == PCI_ANY_ID) &&
12823 (d->subsystem_device == q->subsystem_device ||
12824 q->subsystem_device == PCI_ANY_ID))
12825 q->hook(dev);
12826 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012827 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12828 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12829 intel_dmi_quirks[i].hook(dev);
12830 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012831}
12832
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012833/* Disable the VGA plane that we never use */
12834static void i915_disable_vga(struct drm_device *dev)
12835{
12836 struct drm_i915_private *dev_priv = dev->dev_private;
12837 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012838 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012839
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012840 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012841 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012842 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012843 sr1 = inb(VGA_SR_DATA);
12844 outb(sr1 | 1<<5, VGA_SR_DATA);
12845 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12846 udelay(300);
12847
Ville Syrjälä69769f92014-08-15 01:22:08 +030012848 /*
12849 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12850 * from S3 without preserving (some of?) the other bits.
12851 */
12852 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012853 POSTING_READ(vga_reg);
12854}
12855
Daniel Vetterf8175862012-04-10 15:50:11 +020012856void intel_modeset_init_hw(struct drm_device *dev)
12857{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012858 intel_prepare_ddi(dev);
12859
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012860 if (IS_VALLEYVIEW(dev))
12861 vlv_update_cdclk(dev);
12862
Daniel Vetterf8175862012-04-10 15:50:11 +020012863 intel_init_clock_gating(dev);
12864
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012865 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012866}
12867
Jesse Barnes79e53942008-11-07 14:24:08 -080012868void intel_modeset_init(struct drm_device *dev)
12869{
Jesse Barnes652c3932009-08-17 13:31:43 -070012870 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012871 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012872 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012873 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012874
12875 drm_mode_config_init(dev);
12876
12877 dev->mode_config.min_width = 0;
12878 dev->mode_config.min_height = 0;
12879
Dave Airlie019d96c2011-09-29 16:20:42 +010012880 dev->mode_config.preferred_depth = 24;
12881 dev->mode_config.prefer_shadow = 1;
12882
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012883 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012884
Jesse Barnesb690e962010-07-19 13:53:12 -070012885 intel_init_quirks(dev);
12886
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012887 intel_init_pm(dev);
12888
Ben Widawskye3c74752013-04-05 13:12:39 -070012889 if (INTEL_INFO(dev)->num_pipes == 0)
12890 return;
12891
Jesse Barnese70236a2009-09-21 10:42:27 -070012892 intel_init_display(dev);
12893
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012894 if (IS_GEN2(dev)) {
12895 dev->mode_config.max_width = 2048;
12896 dev->mode_config.max_height = 2048;
12897 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012898 dev->mode_config.max_width = 4096;
12899 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012900 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012901 dev->mode_config.max_width = 8192;
12902 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012903 }
Damien Lespiau068be562014-03-28 14:17:49 +000012904
Ville Syrjälädc41c152014-08-13 11:57:05 +030012905 if (IS_845G(dev) || IS_I865G(dev)) {
12906 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12907 dev->mode_config.cursor_height = 1023;
12908 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012909 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12910 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12911 } else {
12912 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12913 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12914 }
12915
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012916 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012917
Zhao Yakui28c97732009-10-09 11:39:41 +080012918 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012919 INTEL_INFO(dev)->num_pipes,
12920 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012921
Damien Lespiau055e3932014-08-18 13:49:10 +010012922 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012923 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012924 for_each_sprite(pipe, sprite) {
12925 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012926 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012927 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012928 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012929 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012930 }
12931
Jesse Barnesf42bb702013-12-16 16:34:23 -080012932 intel_init_dpio(dev);
12933
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012934 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012935
Ville Syrjälä69769f92014-08-15 01:22:08 +030012936 /* save the BIOS value before clobbering it */
12937 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012938 /* Just disable it once at startup */
12939 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012940 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012941
12942 /* Just in case the BIOS is doing something questionable. */
12943 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012944
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012945 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012946 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012947 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012948
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012949 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012950 if (!crtc->active)
12951 continue;
12952
Jesse Barnes46f297f2014-03-07 08:57:48 -080012953 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012954 * Note that reserving the BIOS fb up front prevents us
12955 * from stuffing other stolen allocations like the ring
12956 * on top. This prevents some ugliness at boot time, and
12957 * can even allow for smooth boot transitions if the BIOS
12958 * fb is large enough for the active pipe configuration.
12959 */
12960 if (dev_priv->display.get_plane_config) {
12961 dev_priv->display.get_plane_config(crtc,
12962 &crtc->plane_config);
12963 /*
12964 * If the fb is shared between multiple heads, we'll
12965 * just get the first one.
12966 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012967 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012968 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012969 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012970}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012971
Daniel Vetter7fad7982012-07-04 17:51:47 +020012972static void intel_enable_pipe_a(struct drm_device *dev)
12973{
12974 struct intel_connector *connector;
12975 struct drm_connector *crt = NULL;
12976 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012977 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012978
12979 /* We can't just switch on the pipe A, we need to set things up with a
12980 * proper mode and output configuration. As a gross hack, enable pipe A
12981 * by enabling the load detect pipe once. */
12982 list_for_each_entry(connector,
12983 &dev->mode_config.connector_list,
12984 base.head) {
12985 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12986 crt = &connector->base;
12987 break;
12988 }
12989 }
12990
12991 if (!crt)
12992 return;
12993
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012994 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12995 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012996}
12997
Daniel Vetterfa555832012-10-10 23:14:00 +020012998static bool
12999intel_check_plane_mapping(struct intel_crtc *crtc)
13000{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013001 struct drm_device *dev = crtc->base.dev;
13002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013003 u32 reg, val;
13004
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013005 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013006 return true;
13007
13008 reg = DSPCNTR(!crtc->plane);
13009 val = I915_READ(reg);
13010
13011 if ((val & DISPLAY_PLANE_ENABLE) &&
13012 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13013 return false;
13014
13015 return true;
13016}
13017
Daniel Vetter24929352012-07-02 20:28:59 +020013018static void intel_sanitize_crtc(struct intel_crtc *crtc)
13019{
13020 struct drm_device *dev = crtc->base.dev;
13021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013022 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013023
Daniel Vetter24929352012-07-02 20:28:59 +020013024 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013025 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013026 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13027
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013028 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013029 if (crtc->active) {
13030 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013031 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013032 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013033 drm_vblank_off(dev, crtc->pipe);
13034
Daniel Vetter24929352012-07-02 20:28:59 +020013035 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013036 * disable the crtc (and hence change the state) if it is wrong. Note
13037 * that gen4+ has a fixed plane -> pipe mapping. */
13038 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013039 struct intel_connector *connector;
13040 bool plane;
13041
Daniel Vetter24929352012-07-02 20:28:59 +020013042 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13043 crtc->base.base.id);
13044
13045 /* Pipe has the wrong plane attached and the plane is active.
13046 * Temporarily change the plane mapping and disable everything
13047 * ... */
13048 plane = crtc->plane;
13049 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013050 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013051 dev_priv->display.crtc_disable(&crtc->base);
13052 crtc->plane = plane;
13053
13054 /* ... and break all links. */
13055 list_for_each_entry(connector, &dev->mode_config.connector_list,
13056 base.head) {
13057 if (connector->encoder->base.crtc != &crtc->base)
13058 continue;
13059
Egbert Eich7f1950f2014-04-25 10:56:22 +020013060 connector->base.dpms = DRM_MODE_DPMS_OFF;
13061 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013062 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013063 /* multiple connectors may have the same encoder:
13064 * handle them and break crtc link separately */
13065 list_for_each_entry(connector, &dev->mode_config.connector_list,
13066 base.head)
13067 if (connector->encoder->base.crtc == &crtc->base) {
13068 connector->encoder->base.crtc = NULL;
13069 connector->encoder->connectors_active = false;
13070 }
Daniel Vetter24929352012-07-02 20:28:59 +020013071
13072 WARN_ON(crtc->active);
13073 crtc->base.enabled = false;
13074 }
Daniel Vetter24929352012-07-02 20:28:59 +020013075
Daniel Vetter7fad7982012-07-04 17:51:47 +020013076 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13077 crtc->pipe == PIPE_A && !crtc->active) {
13078 /* BIOS forgot to enable pipe A, this mostly happens after
13079 * resume. Force-enable the pipe to fix this, the update_dpms
13080 * call below we restore the pipe to the right state, but leave
13081 * the required bits on. */
13082 intel_enable_pipe_a(dev);
13083 }
13084
Daniel Vetter24929352012-07-02 20:28:59 +020013085 /* Adjust the state of the output pipe according to whether we
13086 * have active connectors/encoders. */
13087 intel_crtc_update_dpms(&crtc->base);
13088
13089 if (crtc->active != crtc->base.enabled) {
13090 struct intel_encoder *encoder;
13091
13092 /* This can happen either due to bugs in the get_hw_state
13093 * functions or because the pipe is force-enabled due to the
13094 * pipe A quirk. */
13095 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13096 crtc->base.base.id,
13097 crtc->base.enabled ? "enabled" : "disabled",
13098 crtc->active ? "enabled" : "disabled");
13099
13100 crtc->base.enabled = crtc->active;
13101
13102 /* Because we only establish the connector -> encoder ->
13103 * crtc links if something is active, this means the
13104 * crtc is now deactivated. Break the links. connector
13105 * -> encoder links are only establish when things are
13106 * actually up, hence no need to break them. */
13107 WARN_ON(crtc->active);
13108
13109 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13110 WARN_ON(encoder->connectors_active);
13111 encoder->base.crtc = NULL;
13112 }
13113 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013114
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013115 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013116 /*
13117 * We start out with underrun reporting disabled to avoid races.
13118 * For correct bookkeeping mark this on active crtcs.
13119 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013120 * Also on gmch platforms we dont have any hardware bits to
13121 * disable the underrun reporting. Which means we need to start
13122 * out with underrun reporting disabled also on inactive pipes,
13123 * since otherwise we'll complain about the garbage we read when
13124 * e.g. coming up after runtime pm.
13125 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013126 * No protection against concurrent access is required - at
13127 * worst a fifo underrun happens which also sets this to false.
13128 */
13129 crtc->cpu_fifo_underrun_disabled = true;
13130 crtc->pch_fifo_underrun_disabled = true;
13131 }
Daniel Vetter24929352012-07-02 20:28:59 +020013132}
13133
13134static void intel_sanitize_encoder(struct intel_encoder *encoder)
13135{
13136 struct intel_connector *connector;
13137 struct drm_device *dev = encoder->base.dev;
13138
13139 /* We need to check both for a crtc link (meaning that the
13140 * encoder is active and trying to read from a pipe) and the
13141 * pipe itself being active. */
13142 bool has_active_crtc = encoder->base.crtc &&
13143 to_intel_crtc(encoder->base.crtc)->active;
13144
13145 if (encoder->connectors_active && !has_active_crtc) {
13146 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13147 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013148 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013149
13150 /* Connector is active, but has no active pipe. This is
13151 * fallout from our resume register restoring. Disable
13152 * the encoder manually again. */
13153 if (encoder->base.crtc) {
13154 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13155 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013156 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013157 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013158 if (encoder->post_disable)
13159 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013160 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013161 encoder->base.crtc = NULL;
13162 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013163
13164 /* Inconsistent output/port/pipe state happens presumably due to
13165 * a bug in one of the get_hw_state functions. Or someplace else
13166 * in our code, like the register restore mess on resume. Clamp
13167 * things to off as a safer default. */
13168 list_for_each_entry(connector,
13169 &dev->mode_config.connector_list,
13170 base.head) {
13171 if (connector->encoder != encoder)
13172 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013173 connector->base.dpms = DRM_MODE_DPMS_OFF;
13174 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013175 }
13176 }
13177 /* Enabled encoders without active connectors will be fixed in
13178 * the crtc fixup. */
13179}
13180
Imre Deak04098752014-02-18 00:02:16 +020013181void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013182{
13183 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013184 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013185
Imre Deak04098752014-02-18 00:02:16 +020013186 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13187 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13188 i915_disable_vga(dev);
13189 }
13190}
13191
13192void i915_redisable_vga(struct drm_device *dev)
13193{
13194 struct drm_i915_private *dev_priv = dev->dev_private;
13195
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013196 /* This function can be called both from intel_modeset_setup_hw_state or
13197 * at a very early point in our resume sequence, where the power well
13198 * structures are not yet restored. Since this function is at a very
13199 * paranoid "someone might have enabled VGA while we were not looking"
13200 * level, just check if the power well is enabled instead of trying to
13201 * follow the "don't touch the power well if we don't need it" policy
13202 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013203 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013204 return;
13205
Imre Deak04098752014-02-18 00:02:16 +020013206 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013207}
13208
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013209static bool primary_get_hw_state(struct intel_crtc *crtc)
13210{
13211 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13212
13213 if (!crtc->active)
13214 return false;
13215
13216 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13217}
13218
Daniel Vetter30e984d2013-06-05 13:34:17 +020013219static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013220{
13221 struct drm_i915_private *dev_priv = dev->dev_private;
13222 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013223 struct intel_crtc *crtc;
13224 struct intel_encoder *encoder;
13225 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013226 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013227
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013228 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013229 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013230
Daniel Vetter99535992014-04-13 12:00:33 +020013231 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13232
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013233 crtc->active = dev_priv->display.get_pipe_config(crtc,
13234 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013235
13236 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013237 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013238
13239 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13240 crtc->base.base.id,
13241 crtc->active ? "enabled" : "disabled");
13242 }
13243
Daniel Vetter53589012013-06-05 13:34:16 +020013244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13245 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13246
13247 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13248 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013249 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013250 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13251 pll->active++;
13252 }
13253 pll->refcount = pll->active;
13254
Daniel Vetter35c95372013-07-17 06:55:04 +020013255 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13256 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013257
13258 if (pll->refcount)
13259 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013260 }
13261
Damien Lespiaub2784e12014-08-05 11:29:37 +010013262 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013263 pipe = 0;
13264
13265 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013266 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13267 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013268 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013269 } else {
13270 encoder->base.crtc = NULL;
13271 }
13272
13273 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013274 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013275 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013276 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013277 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013278 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013279 }
13280
13281 list_for_each_entry(connector, &dev->mode_config.connector_list,
13282 base.head) {
13283 if (connector->get_hw_state(connector)) {
13284 connector->base.dpms = DRM_MODE_DPMS_ON;
13285 connector->encoder->connectors_active = true;
13286 connector->base.encoder = &connector->encoder->base;
13287 } else {
13288 connector->base.dpms = DRM_MODE_DPMS_OFF;
13289 connector->base.encoder = NULL;
13290 }
13291 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13292 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013293 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013294 connector->base.encoder ? "enabled" : "disabled");
13295 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013296}
13297
13298/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13299 * and i915 state tracking structures. */
13300void intel_modeset_setup_hw_state(struct drm_device *dev,
13301 bool force_restore)
13302{
13303 struct drm_i915_private *dev_priv = dev->dev_private;
13304 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013305 struct intel_crtc *crtc;
13306 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013307 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013308
13309 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013310
Jesse Barnesbabea612013-06-26 18:57:38 +030013311 /*
13312 * Now that we have the config, copy it to each CRTC struct
13313 * Note that this could go away if we move to using crtc_config
13314 * checking everywhere.
13315 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013316 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013317 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013318 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013319 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13320 crtc->base.base.id);
13321 drm_mode_debug_printmodeline(&crtc->base.mode);
13322 }
13323 }
13324
Daniel Vetter24929352012-07-02 20:28:59 +020013325 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013326 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013327 intel_sanitize_encoder(encoder);
13328 }
13329
Damien Lespiau055e3932014-08-18 13:49:10 +010013330 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013331 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13332 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013333 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013334 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013335
Daniel Vetter35c95372013-07-17 06:55:04 +020013336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13337 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13338
13339 if (!pll->on || pll->active)
13340 continue;
13341
13342 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13343
13344 pll->disable(dev_priv, pll);
13345 pll->on = false;
13346 }
13347
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013348 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013349 ilk_wm_get_hw_state(dev);
13350
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013351 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013352 i915_redisable_vga(dev);
13353
Daniel Vetterf30da182013-04-11 20:22:50 +020013354 /*
13355 * We need to use raw interfaces for restoring state to avoid
13356 * checking (bogus) intermediate states.
13357 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013358 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013359 struct drm_crtc *crtc =
13360 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013361
13362 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013363 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013364 }
13365 } else {
13366 intel_modeset_update_staged_output_state(dev);
13367 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013368
13369 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013370}
13371
13372void intel_modeset_gem_init(struct drm_device *dev)
13373{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013374 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013375 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013376
Imre Deakae484342014-03-31 15:10:44 +030013377 mutex_lock(&dev->struct_mutex);
13378 intel_init_gt_powersave(dev);
13379 mutex_unlock(&dev->struct_mutex);
13380
Chris Wilson1833b132012-05-09 11:56:28 +010013381 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013382
13383 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013384
13385 /*
13386 * Make sure any fbs we allocated at startup are properly
13387 * pinned & fenced. When we do the allocation it's too early
13388 * for this.
13389 */
13390 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013391 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013392 obj = intel_fb_obj(c->primary->fb);
13393 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013394 continue;
13395
Matt Roper2ff8fde2014-07-08 07:50:07 -070013396 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013397 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13398 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013399 drm_framebuffer_unreference(c->primary->fb);
13400 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013401 }
13402 }
13403 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013404}
13405
Imre Deak4932e2c2014-02-11 17:12:48 +020013406void intel_connector_unregister(struct intel_connector *intel_connector)
13407{
13408 struct drm_connector *connector = &intel_connector->base;
13409
13410 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013411 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013412}
13413
Jesse Barnes79e53942008-11-07 14:24:08 -080013414void intel_modeset_cleanup(struct drm_device *dev)
13415{
Jesse Barnes652c3932009-08-17 13:31:43 -070013416 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013417 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013418
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013419 /*
13420 * Interrupts and polling as the first thing to avoid creating havoc.
13421 * Too much stuff here (turning of rps, connectors, ...) would
13422 * experience fancy races otherwise.
13423 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013424 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013425
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013426 /*
13427 * Due to the hpd irq storm handling the hotplug work can re-arm the
13428 * poll handlers. Hence disable polling after hpd handling is shut down.
13429 */
Keith Packardf87ea762010-10-03 19:36:26 -070013430 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013431
Jesse Barnes652c3932009-08-17 13:31:43 -070013432 mutex_lock(&dev->struct_mutex);
13433
Jesse Barnes723bfd72010-10-07 16:01:13 -070013434 intel_unregister_dsm_handler();
13435
Chris Wilson973d04f2011-07-08 12:22:37 +010013436 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013437
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013438 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013439
Daniel Vetter930ebb42012-06-29 23:32:16 +020013440 ironlake_teardown_rc6(dev);
13441
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013442 mutex_unlock(&dev->struct_mutex);
13443
Chris Wilson1630fe72011-07-08 12:22:42 +010013444 /* flush any delayed tasks or pending work */
13445 flush_scheduled_work();
13446
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013447 /* destroy the backlight and sysfs files before encoders/connectors */
13448 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013449 struct intel_connector *intel_connector;
13450
13451 intel_connector = to_intel_connector(connector);
13452 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013453 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013454
Jesse Barnes79e53942008-11-07 14:24:08 -080013455 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013456
13457 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013458
13459 mutex_lock(&dev->struct_mutex);
13460 intel_cleanup_gt_powersave(dev);
13461 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013462}
13463
Dave Airlie28d52042009-09-21 14:33:58 +100013464/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013465 * Return which encoder is currently attached for connector.
13466 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013467struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013468{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013469 return &intel_attached_encoder(connector)->base;
13470}
Jesse Barnes79e53942008-11-07 14:24:08 -080013471
Chris Wilsondf0e9242010-09-09 16:20:55 +010013472void intel_connector_attach_encoder(struct intel_connector *connector,
13473 struct intel_encoder *encoder)
13474{
13475 connector->encoder = encoder;
13476 drm_mode_connector_attach_encoder(&connector->base,
13477 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013478}
Dave Airlie28d52042009-09-21 14:33:58 +100013479
13480/*
13481 * set vga decode state - true == enable VGA decode
13482 */
13483int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13484{
13485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013486 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013487 u16 gmch_ctrl;
13488
Chris Wilson75fa0412014-02-07 18:37:02 -020013489 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13490 DRM_ERROR("failed to read control word\n");
13491 return -EIO;
13492 }
13493
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013494 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13495 return 0;
13496
Dave Airlie28d52042009-09-21 14:33:58 +100013497 if (state)
13498 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13499 else
13500 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013501
13502 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13503 DRM_ERROR("failed to write control word\n");
13504 return -EIO;
13505 }
13506
Dave Airlie28d52042009-09-21 14:33:58 +100013507 return 0;
13508}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013509
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013510struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013511
13512 u32 power_well_driver;
13513
Chris Wilson63b66e52013-08-08 15:12:06 +020013514 int num_transcoders;
13515
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013516 struct intel_cursor_error_state {
13517 u32 control;
13518 u32 position;
13519 u32 base;
13520 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013521 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013522
13523 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013524 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013525 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013526 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013527 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013528
13529 struct intel_plane_error_state {
13530 u32 control;
13531 u32 stride;
13532 u32 size;
13533 u32 pos;
13534 u32 addr;
13535 u32 surface;
13536 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013537 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013538
13539 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013540 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013541 enum transcoder cpu_transcoder;
13542
13543 u32 conf;
13544
13545 u32 htotal;
13546 u32 hblank;
13547 u32 hsync;
13548 u32 vtotal;
13549 u32 vblank;
13550 u32 vsync;
13551 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013552};
13553
13554struct intel_display_error_state *
13555intel_display_capture_error_state(struct drm_device *dev)
13556{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013558 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013559 int transcoders[] = {
13560 TRANSCODER_A,
13561 TRANSCODER_B,
13562 TRANSCODER_C,
13563 TRANSCODER_EDP,
13564 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013565 int i;
13566
Chris Wilson63b66e52013-08-08 15:12:06 +020013567 if (INTEL_INFO(dev)->num_pipes == 0)
13568 return NULL;
13569
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013570 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013571 if (error == NULL)
13572 return NULL;
13573
Imre Deak190be112013-11-25 17:15:31 +020013574 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013575 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13576
Damien Lespiau055e3932014-08-18 13:49:10 +010013577 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013578 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013579 __intel_display_power_is_enabled(dev_priv,
13580 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013581 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013582 continue;
13583
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013584 error->cursor[i].control = I915_READ(CURCNTR(i));
13585 error->cursor[i].position = I915_READ(CURPOS(i));
13586 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013587
13588 error->plane[i].control = I915_READ(DSPCNTR(i));
13589 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013590 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013591 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013592 error->plane[i].pos = I915_READ(DSPPOS(i));
13593 }
Paulo Zanonica291362013-03-06 20:03:14 -030013594 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13595 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013596 if (INTEL_INFO(dev)->gen >= 4) {
13597 error->plane[i].surface = I915_READ(DSPSURF(i));
13598 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13599 }
13600
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013601 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013602
Sonika Jindal3abfce72014-07-21 15:23:43 +053013603 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013604 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013605 }
13606
13607 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13608 if (HAS_DDI(dev_priv->dev))
13609 error->num_transcoders++; /* Account for eDP. */
13610
13611 for (i = 0; i < error->num_transcoders; i++) {
13612 enum transcoder cpu_transcoder = transcoders[i];
13613
Imre Deakddf9c532013-11-27 22:02:02 +020013614 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013615 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013616 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013617 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013618 continue;
13619
Chris Wilson63b66e52013-08-08 15:12:06 +020013620 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13621
13622 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13623 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13624 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13625 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13626 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13627 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13628 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013629 }
13630
13631 return error;
13632}
13633
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013634#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13635
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013636void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013637intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013638 struct drm_device *dev,
13639 struct intel_display_error_state *error)
13640{
Damien Lespiau055e3932014-08-18 13:49:10 +010013641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013642 int i;
13643
Chris Wilson63b66e52013-08-08 15:12:06 +020013644 if (!error)
13645 return;
13646
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013647 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013648 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013649 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013650 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013651 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013652 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013653 err_printf(m, " Power: %s\n",
13654 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013655 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013656 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013657
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013658 err_printf(m, "Plane [%d]:\n", i);
13659 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13660 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013661 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013662 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13663 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013664 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013665 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013666 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013667 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013668 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13669 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013670 }
13671
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013672 err_printf(m, "Cursor [%d]:\n", i);
13673 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13674 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13675 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013676 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013677
13678 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013679 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013680 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013681 err_printf(m, " Power: %s\n",
13682 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013683 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13684 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13685 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13686 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13687 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13688 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13689 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13690 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013691}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013692
13693void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13694{
13695 struct intel_crtc *crtc;
13696
13697 for_each_intel_crtc(dev, crtc) {
13698 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013699
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013700 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013701
13702 work = crtc->unpin_work;
13703
13704 if (work && work->event &&
13705 work->event->base.file_priv == file) {
13706 kfree(work->event);
13707 work->event = NULL;
13708 }
13709
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013710 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013711 }
13712}