blob: 789c526a486803511883cb2cd541618df74d2b5e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
Ville Syrjäläc4656132015-10-29 21:25:56 +02002062 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002100 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002101 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 int reg;
2103 u32 val;
2104
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002105 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2106
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002107 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002108 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_sprites_disabled(dev_priv, pipe);
2110
Paulo Zanoni681e5812012-12-06 11:12:38 -02002111 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002112 pch_transcoder = TRANSCODER_A;
2113 else
2114 pch_transcoder = pipe;
2115
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 /*
2117 * A pipe without a PLL won't actually be able to drive bits from
2118 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2119 * need the check.
2120 */
Imre Deak50360402015-01-16 00:55:16 -08002121 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002122 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002123 assert_dsi_pll_enabled(dev_priv);
2124 else
2125 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002126 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002127 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002130 assert_fdi_tx_pll_enabled(dev_priv,
2131 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002132 }
2133 /* FIXME: assert CPU port conditions for SNB+ */
2134 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002136 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002138 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002139 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2140 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002141 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002142 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002143
2144 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002145 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146}
2147
2148/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002149 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002150 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002152 * Disable the pipe of @crtc, making sure that various hardware
2153 * specific requirements are met, if applicable, e.g. plane
2154 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155 *
2156 * Will wait until the pipe has shut down before returning.
2157 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002161 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002162 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 int reg;
2164 u32 val;
2165
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002166 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2167
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 /*
2169 * Make sure planes won't keep trying to pump pixels to us,
2170 * or we might hang the display.
2171 */
2172 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002173 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002174 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002176 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002178 if ((val & PIPECONF_ENABLE) == 0)
2179 return;
2180
Ville Syrjälä67adc642014-08-15 01:21:57 +03002181 /*
2182 * Double wide has implications for planes
2183 * so best keep it disabled when not needed.
2184 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002186 val &= ~PIPECONF_DOUBLE_WIDE;
2187
2188 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002189 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2190 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002191 val &= ~PIPECONF_ENABLE;
2192
2193 I915_WRITE(reg, val);
2194 if ((val & PIPECONF_ENABLE) == 0)
2195 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196}
2197
Chris Wilson693db182013-03-05 14:52:39 +00002198static bool need_vtd_wa(struct drm_device *dev)
2199{
2200#ifdef CONFIG_INTEL_IOMMU
2201 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2202 return true;
2203#endif
2204 return false;
2205}
2206
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002207unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002208intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002209 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002210{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002211 unsigned int tile_height;
2212 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002213
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002214 switch (fb_format_modifier) {
2215 case DRM_FORMAT_MOD_NONE:
2216 tile_height = 1;
2217 break;
2218 case I915_FORMAT_MOD_X_TILED:
2219 tile_height = IS_GEN2(dev) ? 16 : 8;
2220 break;
2221 case I915_FORMAT_MOD_Y_TILED:
2222 tile_height = 32;
2223 break;
2224 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002225 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002226 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002229 tile_height = 64;
2230 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 case 2:
2232 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002233 tile_height = 32;
2234 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002236 tile_height = 16;
2237 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002238 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002239 WARN_ONCE(1,
2240 "128-bit pixels are not supported for display!");
2241 tile_height = 16;
2242 break;
2243 }
2244 break;
2245 default:
2246 MISSING_CASE(fb_format_modifier);
2247 tile_height = 1;
2248 break;
2249 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002250
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 return tile_height;
2252}
2253
2254unsigned int
2255intel_fb_align_height(struct drm_device *dev, unsigned int height,
2256 uint32_t pixel_format, uint64_t fb_format_modifier)
2257{
2258 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002259 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002260}
2261
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002262static int
2263intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2264 const struct drm_plane_state *plane_state)
2265{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002266 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002267 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002268
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 *view = i915_ggtt_view_normal;
2270
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002271 if (!plane_state)
2272 return 0;
2273
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002274 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002275 return 0;
2276
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002277 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002278
2279 info->height = fb->height;
2280 info->pixel_format = fb->pixel_format;
2281 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002282 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002283 info->fb_modifier = fb->modifier[0];
2284
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002285 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002286 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 tile_pitch = PAGE_SIZE / tile_height;
2288 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2289 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2290 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2291
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002292 if (info->pixel_format == DRM_FORMAT_NV12) {
2293 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2294 fb->modifier[0], 1);
2295 tile_pitch = PAGE_SIZE / tile_height;
2296 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2297 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2298 tile_height);
2299 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2300 PAGE_SIZE;
2301 }
2302
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002303 return 0;
2304}
2305
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002306static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2307{
2308 if (INTEL_INFO(dev_priv)->gen >= 9)
2309 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002310 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2311 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002312 return 128 * 1024;
2313 else if (INTEL_INFO(dev_priv)->gen >= 4)
2314 return 4 * 1024;
2315 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002316 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317}
2318
Chris Wilson127bd2a2010-07-23 23:32:05 +01002319int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002320intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2321 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002322 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002325 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002327 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002328 u32 alignment;
2329 int ret;
2330
Matt Roperebcdd392014-07-09 16:22:11 -07002331 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2332
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002333 switch (fb->modifier[0]) {
2334 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002335 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002336 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002338 if (INTEL_INFO(dev)->gen >= 9)
2339 alignment = 256 * 1024;
2340 else {
2341 /* pin() will align the object as required by fence */
2342 alignment = 0;
2343 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002345 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002346 case I915_FORMAT_MOD_Yf_TILED:
2347 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2348 "Y tiling bo slipped through, driver bug!\n"))
2349 return -EINVAL;
2350 alignment = 1 * 1024 * 1024;
2351 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 MISSING_CASE(fb->modifier[0]);
2354 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 }
2356
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002357 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2358 if (ret)
2359 return ret;
2360
Chris Wilson693db182013-03-05 14:52:39 +00002361 /* Note that the w/a also requires 64 PTE of padding following the
2362 * bo. We currently fill all unused PTE with the shadow page and so
2363 * we should always have valid PTE following the scanout preventing
2364 * the VT-d warning.
2365 */
2366 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2367 alignment = 256 * 1024;
2368
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002369 /*
2370 * Global gtt pte registers are special registers which actually forward
2371 * writes to a chunk of system memory. Which means that there is no risk
2372 * that the register values disappear as soon as we call
2373 * intel_runtime_pm_put(), so it is correct to wrap only the
2374 * pin/unpin/fence and not more.
2375 */
2376 intel_runtime_pm_get(dev_priv);
2377
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002378 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2379 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002380 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002381 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382
2383 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2384 * fence, whereas 965+ only requires a fence if using
2385 * framebuffer compression. For simplicity, we always install
2386 * a fence as the cost is not that onerous.
2387 */
Chris Wilson06d98132012-04-17 15:31:24 +01002388 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002389 if (ret == -EDEADLK) {
2390 /*
2391 * -EDEADLK means there are no free fences
2392 * no pending flips.
2393 *
2394 * This is propagated to atomic, but it uses
2395 * -EDEADLK to force a locking recovery, so
2396 * change the returned error to -EBUSY.
2397 */
2398 ret = -EBUSY;
2399 goto err_unpin;
2400 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002401 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002405 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002407
2408err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002410err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002411 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002412 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413}
2414
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002415static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2416 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002419 struct i915_ggtt_view view;
2420 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421
Matt Roperebcdd392014-07-09 16:22:11 -07002422 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2423
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2425 WARN_ONCE(ret, "Couldn't get view from plane state!");
2426
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429}
2430
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2432 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002433unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2434 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 unsigned int tiling_mode,
2436 unsigned int cpp,
2437 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002438{
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 if (tiling_mode != I915_TILING_NONE) {
2440 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 tile_rows = *y / 8;
2443 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tiles = *x / (512/cpp);
2446 *x %= 512/cpp;
2447
2448 return tile_rows * pitch * 8 + tiles * 4096;
2449 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002450 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 unsigned int offset;
2452
2453 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002454 *y = (offset & alignment) / pitch;
2455 *x = ((offset & alignment) - *y * pitch) / cpp;
2456 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458}
2459
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002460static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002461{
2462 switch (format) {
2463 case DISPPLANE_8BPP:
2464 return DRM_FORMAT_C8;
2465 case DISPPLANE_BGRX555:
2466 return DRM_FORMAT_XRGB1555;
2467 case DISPPLANE_BGRX565:
2468 return DRM_FORMAT_RGB565;
2469 default:
2470 case DISPPLANE_BGRX888:
2471 return DRM_FORMAT_XRGB8888;
2472 case DISPPLANE_RGBX888:
2473 return DRM_FORMAT_XBGR8888;
2474 case DISPPLANE_BGRX101010:
2475 return DRM_FORMAT_XRGB2101010;
2476 case DISPPLANE_RGBX101010:
2477 return DRM_FORMAT_XBGR2101010;
2478 }
2479}
2480
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002481static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2482{
2483 switch (format) {
2484 case PLANE_CTL_FORMAT_RGB_565:
2485 return DRM_FORMAT_RGB565;
2486 default:
2487 case PLANE_CTL_FORMAT_XRGB_8888:
2488 if (rgb_order) {
2489 if (alpha)
2490 return DRM_FORMAT_ABGR8888;
2491 else
2492 return DRM_FORMAT_XBGR8888;
2493 } else {
2494 if (alpha)
2495 return DRM_FORMAT_ARGB8888;
2496 else
2497 return DRM_FORMAT_XRGB8888;
2498 }
2499 case PLANE_CTL_FORMAT_XRGB_2101010:
2500 if (rgb_order)
2501 return DRM_FORMAT_XBGR2101010;
2502 else
2503 return DRM_FORMAT_XRGB2101010;
2504 }
2505}
2506
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002507static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002508intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2509 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510{
2511 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002512 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 struct drm_i915_gem_object *obj = NULL;
2514 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002515 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002516 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2517 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2518 PAGE_SIZE);
2519
2520 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Chris Wilsonff2652e2014-03-10 08:07:02 +00002522 if (plane_config->size == 0)
2523 return false;
2524
Paulo Zanoni3badb492015-09-23 12:52:23 -03002525 /* If the FB is too big, just don't use it since fbdev is not very
2526 * important and we should probably use that space with FBC or other
2527 * features. */
2528 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2529 return false;
2530
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002536 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau49af4492015-01-20 12:51:44 +00002538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002540 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
2549 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556
Daniel Vetterf6936e22015-03-26 12:17:05 +01002557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return false;
2564}
2565
Matt Roperafd65eb2015-02-03 13:10:04 -08002566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002580static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583{
2584 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 struct drm_crtc *c;
2587 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002590 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592
Damien Lespiau2d140302015-02-05 17:22:18 +00002593 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 return;
2595
Daniel Vetterf6936e22015-03-26 12:17:05 +01002596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 fb = &plane_config->fb->base;
2598 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002599 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 continue;
2615
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = c->primary->fb;
2617 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 }
2625 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626
2627 return;
2628
2629valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_x = plane_state->src_y = 0;
2631 plane_state->src_w = fb->width << 16;
2632 plane_state->src_h = fb->height << 16;
2633
2634 plane_state->crtc_x = plane_state->src_y = 0;
2635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Daniel Vetter88595ac2015-03-26 12:42:24 +01002638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002642 drm_framebuffer_reference(fb);
2643 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002644 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002645 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002646 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002741 intel_gen4_compute_page_offset(dev_priv,
2742 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 linear_offset -= intel_crtc->dspaddr_offset;
2746 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002747 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749
Matt Roper8e7d6882015-01-21 16:35:41 -08002750 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 dspcntr |= DISPPLANE_ROTATE_180;
2752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002753 x += (intel_crtc->config->pipe_src_w - 1);
2754 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302755
2756 /* Finding the last pixel of the last line of the display
2757 data and adding to linear_offset*/
2758 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2760 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 }
2762
Paulo Zanoni2db33662015-09-14 15:20:03 -03002763 intel_crtc->adjusted_x = x;
2764 intel_crtc->adjusted_y = y;
2765
Sonika Jindal48404c12014-08-22 14:06:04 +05302766 I915_WRITE(reg, dspcntr);
2767
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002768 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002769 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002770 I915_WRITE(DSPSURF(plane),
2771 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002773 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002775 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777}
2778
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002779static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2780 struct drm_framebuffer *fb,
2781 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002786 struct drm_plane *primary = crtc->primary;
2787 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002788 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002789 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002792 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302793 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002795 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002796 I915_WRITE(reg, 0);
2797 I915_WRITE(DSPSURF(plane), 0);
2798 POSTING_READ(reg);
2799 return;
2800 }
2801
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002802 obj = intel_fb_obj(fb);
2803 if (WARN_ON(obj == NULL))
2804 return;
2805
2806 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
2809
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002810 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811
2812 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2813 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2814
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 switch (fb->pixel_format) {
2816 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 dspcntr |= DISPPLANE_8BPP;
2818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_RGB565:
2820 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_BGRX888;
2824 break;
2825 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_RGBX888;
2827 break;
2828 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 break;
2834 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002835 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 }
2837
2838 if (obj->tiling_mode != I915_TILING_NONE)
2839 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002842 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläb98971272014-08-27 16:51:22 +03002844 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002846 intel_gen4_compute_page_offset(dev_priv,
2847 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
Paulo Zanoni2db33662015-09-14 15:20:03 -03002866 intel_crtc->adjusted_x = x;
2867 intel_crtc->adjusted_y = y;
2868
Sonika Jindal48404c12014-08-22 14:06:04 +05302869 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002871 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002872 I915_WRITE(DSPSURF(plane),
2873 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002874 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002875 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2876 } else {
2877 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2878 I915_WRITE(DSPLINOFF(plane), linear_offset);
2879 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881}
2882
Damien Lespiaub3218032015-02-27 11:15:18 +00002883u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2884 uint32_t pixel_format)
2885{
2886 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2887
2888 /*
2889 * The stride is either expressed as a multiple of 64 bytes
2890 * chunks for linear buffers or in number of tiles for tiled
2891 * buffers.
2892 */
2893 switch (fb_modifier) {
2894 case DRM_FORMAT_MOD_NONE:
2895 return 64;
2896 case I915_FORMAT_MOD_X_TILED:
2897 if (INTEL_INFO(dev)->gen == 2)
2898 return 128;
2899 return 512;
2900 case I915_FORMAT_MOD_Y_TILED:
2901 /* No need to check for old gens and Y tiling since this is
2902 * about the display engine and those will be blocked before
2903 * we get here.
2904 */
2905 return 128;
2906 case I915_FORMAT_MOD_Yf_TILED:
2907 if (bits_per_pixel == 8)
2908 return 64;
2909 else
2910 return 128;
2911 default:
2912 MISSING_CASE(fb_modifier);
2913 return 64;
2914 }
2915}
2916
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002917u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2918 struct drm_i915_gem_object *obj,
2919 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002921 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002922 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002923 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002924
2925 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002928 vma = i915_gem_obj_to_ggtt_view(obj, view);
2929 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2930 view->type))
2931 return -1;
2932
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002933 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002934
2935 if (plane == 1) {
2936 offset += vma->ggtt_view.rotation_info.uv_start_page *
2937 PAGE_SIZE;
2938 }
2939
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002940 WARN_ON(upper_32_bits(offset));
2941
2942 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002943}
2944
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002945static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2946{
2947 struct drm_device *dev = intel_crtc->base.dev;
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949
2950 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2951 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002953}
2954
Chandra Kondurua1b22782015-04-07 15:28:45 -07002955/*
2956 * This function detaches (aka. unbinds) unused scalers in hardware
2957 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002958static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002959{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960 struct intel_crtc_scaler_state *scaler_state;
2961 int i;
2962
Chandra Kondurua1b22782015-04-07 15:28:45 -07002963 scaler_state = &intel_crtc->config->scaler_state;
2964
2965 /* loop through and disable scalers that aren't in use */
2966 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967 if (!scaler_state->scalers[i].in_use)
2968 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969 }
2970}
2971
Chandra Konduru6156a452015-04-27 13:48:39 -07002972u32 skl_plane_ctl_format(uint32_t pixel_format)
2973{
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002975 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 /*
2984 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2985 * to be already pre-multiplied. We need to add a knob (or a different
2986 * DRM_FORMAT) for user-space to configure that.
2987 */
2988 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003007 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003009
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011}
3012
3013u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3014{
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 switch (fb_modifier) {
3016 case DRM_FORMAT_MOD_NONE:
3017 break;
3018 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
3025 MISSING_CASE(fb_modifier);
3026 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
3031u32 skl_plane_ctl_rotation(unsigned int rotation)
3032{
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 switch (rotation) {
3034 case BIT(DRM_ROTATE_0):
3035 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303036 /*
3037 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3038 * while i915 HW rotation is clockwise, thats why this swapping.
3039 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303041 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303045 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 default:
3047 MISSING_CASE(rotation);
3048 }
3049
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051}
3052
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053static void skylake_update_primary_plane(struct drm_crtc *crtc,
3054 struct drm_framebuffer *fb,
3055 int x, int y)
3056{
3057 struct drm_device *dev = crtc->dev;
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003060 struct drm_plane *plane = crtc->primary;
3061 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062 struct drm_i915_gem_object *obj;
3063 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 u32 plane_ctl, stride_div, stride;
3065 u32 tile_height, plane_offset, plane_size;
3066 unsigned int rotation;
3067 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003068 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 struct intel_crtc_state *crtc_state = intel_crtc->config;
3070 struct intel_plane_state *plane_state;
3071 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3072 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3073 int scaler_id = -1;
3074
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003077 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3079 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3080 POSTING_READ(PLANE_CTL(pipe, 0));
3081 return;
3082 }
3083
3084 plane_ctl = PLANE_CTL_ENABLE |
3085 PLANE_CTL_PIPE_GAMMA_ENABLE |
3086 PLANE_CTL_PIPE_CSC_ENABLE;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3089 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003090 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003094
Damien Lespiaub3218032015-02-27 11:15:18 +00003095 obj = intel_fb_obj(fb);
3096 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3097 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003098 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003100 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003101
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003102 scaler_id = plane_state->scaler_id;
3103 src_x = plane_state->src.x1 >> 16;
3104 src_y = plane_state->src.y1 >> 16;
3105 src_w = drm_rect_width(&plane_state->src) >> 16;
3106 src_h = drm_rect_height(&plane_state->src) >> 16;
3107 dst_x = plane_state->dst.x1;
3108 dst_y = plane_state->dst.y1;
3109 dst_w = drm_rect_width(&plane_state->dst);
3110 dst_h = drm_rect_height(&plane_state->dst);
3111
3112 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
3115 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003116 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003117 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 } else {
3123 stride = fb->pitches[0] / stride_div;
3124 x_offset = x;
3125 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 }
3128 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003129
Paulo Zanoni2db33662015-09-14 15:20:03 -03003130 intel_crtc->adjusted_x = x_offset;
3131 intel_crtc->adjusted_y = y_offset;
3132
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303134 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3135 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3136 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003137
3138 if (scaler_id >= 0) {
3139 uint32_t ps_ctrl = 0;
3140
3141 WARN_ON(!dst_w || !dst_h);
3142 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3143 crtc_state->scaler_state.scalers[scaler_id].mode;
3144 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3145 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3146 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3147 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3148 I915_WRITE(PLANE_POS(pipe, 0), 0);
3149 } else {
3150 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3151 }
3152
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003153 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003154
3155 POSTING_READ(PLANE_SURF(pipe, 0));
3156}
3157
Jesse Barnes17638cd2011-06-24 12:19:23 -07003158/* Assume fb object is pinned & idle & fenced and just update base pointers */
3159static int
3160intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3161 int x, int y, enum mode_set_atomic state)
3162{
3163 struct drm_device *dev = crtc->dev;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003165
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003166 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003167 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003168
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003169 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3170
3171 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003172}
3173
Ville Syrjälä75147472014-11-24 18:28:11 +02003174static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176 struct drm_crtc *crtc;
3177
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003178 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3180 enum plane plane = intel_crtc->plane;
3181
3182 intel_prepare_page_flip(dev, plane);
3183 intel_finish_page_flip_plane(dev, plane);
3184 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003185}
3186
3187static void intel_update_primary_planes(struct drm_device *dev)
3188{
Ville Syrjälä75147472014-11-24 18:28:11 +02003189 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003192 struct intel_plane *plane = to_intel_plane(crtc->primary);
3193 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003195 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 plane_state = to_intel_plane_state(plane->base.state);
3197
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003198 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003199 plane->commit_plane(&plane->base, plane_state);
3200
3201 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202 }
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3213 return;
3214
3215 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003216 /*
3217 * Disabling the crtcs gracefully seems nicer. Also the
3218 * g33 docs say we should at least disable all the planes.
3219 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003220 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003221}
3222
3223void intel_finish_reset(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = to_i915(dev);
3226
3227 /*
3228 * Flips in the rings will be nuked by the reset,
3229 * so complete all pending flips so that user space
3230 * will get its events and not get stuck.
3231 */
3232 intel_complete_page_flips(dev);
3233
3234 /* no reset support for gen2 */
3235 if (IS_GEN2(dev))
3236 return;
3237
3238 /* reset doesn't touch the display */
3239 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3240 /*
3241 * Flips in the rings have been nuked by the reset,
3242 * so update the base address of all primary
3243 * planes to the the last fb to make sure we're
3244 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003245 *
3246 * FIXME: Atomic will make this obsolete since we won't schedule
3247 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003248 */
3249 intel_update_primary_planes(dev);
3250 return;
3251 }
3252
3253 /*
3254 * The display has been reset as well,
3255 * so need a full re-initialization.
3256 */
3257 intel_runtime_pm_disable_interrupts(dev_priv);
3258 intel_runtime_pm_enable_interrupts(dev_priv);
3259
3260 intel_modeset_init_hw(dev);
3261
3262 spin_lock_irq(&dev_priv->irq_lock);
3263 if (dev_priv->display.hpd_irq_setup)
3264 dev_priv->display.hpd_irq_setup(dev);
3265 spin_unlock_irq(&dev_priv->irq_lock);
3266
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003267 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003268
3269 intel_hpd_init(dev_priv);
3270
3271 drm_modeset_unlock_all(dev);
3272}
3273
Chris Wilson7d5e3792014-03-04 13:15:08 +00003274static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003279 bool pending;
3280
3281 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3282 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3283 return false;
3284
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003285 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003287 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003288
3289 return pending;
3290}
3291
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003292static void intel_update_pipe_config(struct intel_crtc *crtc,
3293 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003297 struct intel_crtc_state *pipe_config =
3298 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003300 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3301 crtc->base.mode = crtc->base.state->mode;
3302
3303 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3304 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3305 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003307 if (HAS_DDI(dev))
3308 intel_set_pipe_csc(&crtc->base);
3309
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310 /*
3311 * Update pipe size and adjust fitter if needed: the reason for this is
3312 * that in compute_mode_changes we check the native mode (not the pfit
3313 * mode) to see if we can flip rather than do a full mode set. In the
3314 * fastboot case, we'll flip, but if we don't update the pipesrc and
3315 * pfit state, we'll end up with a big fb scanned out into the wrong
3316 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317 */
3318
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003320 ((pipe_config->pipe_src_w - 1) << 16) |
3321 (pipe_config->pipe_src_h - 1));
3322
3323 /* on skylake this is done by detaching scalers */
3324 if (INTEL_INFO(dev)->gen >= 9) {
3325 skl_detach_scalers(crtc);
3326
3327 if (pipe_config->pch_pfit.enabled)
3328 skylake_pfit_enable(crtc);
3329 } else if (HAS_PCH_SPLIT(dev)) {
3330 if (pipe_config->pch_pfit.enabled)
3331 ironlake_pfit_enable(crtc);
3332 else if (old_crtc_state->pch_pfit.enabled)
3333 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335}
3336
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003337static void intel_fdi_normal_train(struct drm_crtc *crtc)
3338{
3339 struct drm_device *dev = crtc->dev;
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3342 int pipe = intel_crtc->pipe;
3343 u32 reg, temp;
3344
3345 /* enable normal train */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003348 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003351 } else {
3352 temp &= ~FDI_LINK_TRAIN_NONE;
3353 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003354 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355 I915_WRITE(reg, temp);
3356
3357 reg = FDI_RX_CTL(pipe);
3358 temp = I915_READ(reg);
3359 if (HAS_PCH_CPT(dev)) {
3360 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3361 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE;
3365 }
3366 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3367
3368 /* wait one idle pattern time */
3369 POSTING_READ(reg);
3370 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003371
3372 /* IVB wants error correction enabled */
3373 if (IS_IVYBRIDGE(dev))
3374 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3375 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003376}
3377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003378/* The FDI link training functions for ILK/Ibexpeak. */
3379static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3384 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003387 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003388 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3391 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_IMR(pipe);
3393 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003394 temp &= ~FDI_RX_SYMBOL_LOCK;
3395 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp);
3397 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 udelay(150);
3399
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 reg = FDI_TX_CTL(pipe);
3402 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003403 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003404 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 temp &= ~FDI_LINK_TRAIN_NONE;
3406 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_CTL(pipe);
3410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 temp &= ~FDI_LINK_TRAIN_NONE;
3412 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 udelay(150);
3417
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003418 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003419 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3421 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003422
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003424 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3427
3428 if ((temp & FDI_RX_BIT_LOCK)) {
3429 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 break;
3432 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003434 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
3437 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_TX_CTL(pipe);
3439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_CTL(pipe);
3445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp);
3449
3450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 udelay(150);
3452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003454 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3457
3458 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 DRM_DEBUG_KMS("FDI train 2 done.\n");
3461 break;
3462 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003464 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
3467 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003468
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469}
3470
Akshay Joshi0206e352011-08-16 15:34:10 -04003471static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3473 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3474 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3475 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3476};
3477
3478/* The FDI link training functions for SNB/Cougarpoint. */
3479static void gen6_fdi_link_train(struct drm_crtc *crtc)
3480{
3481 struct drm_device *dev = crtc->dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3484 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003485 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486
Adam Jacksone1a44742010-06-25 15:32:14 -04003487 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3488 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 reg = FDI_RX_IMR(pipe);
3490 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 temp &= ~FDI_RX_SYMBOL_LOCK;
3492 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 I915_WRITE(reg, temp);
3494
3495 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 udelay(150);
3497
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 reg = FDI_TX_CTL(pipe);
3500 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003501 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003502 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 temp &= ~FDI_LINK_TRAIN_NONE;
3504 temp |= FDI_LINK_TRAIN_PATTERN_1;
3505 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3506 /* SNB-B */
3507 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509
Daniel Vetterd74cf322012-10-26 10:58:13 +02003510 I915_WRITE(FDI_RX_MISC(pipe),
3511 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3512
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_RX_CTL(pipe);
3514 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 if (HAS_PCH_CPT(dev)) {
3516 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3518 } else {
3519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3523
3524 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 udelay(150);
3526
Akshay Joshi0206e352011-08-16 15:34:10 -04003527 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3531 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(500);
3536
Sean Paulfa37d392012-03-02 12:53:39 -05003537 for (retry = 0; retry < 5; retry++) {
3538 reg = FDI_RX_IIR(pipe);
3539 temp = I915_READ(reg);
3540 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3541 if (temp & FDI_RX_BIT_LOCK) {
3542 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3543 DRM_DEBUG_KMS("FDI train 1 done.\n");
3544 break;
3545 }
3546 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 }
Sean Paulfa37d392012-03-02 12:53:39 -05003548 if (retry < 5)
3549 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 }
3551 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553
3554 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_NONE;
3558 temp |= FDI_LINK_TRAIN_PATTERN_2;
3559 if (IS_GEN6(dev)) {
3560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3561 /* SNB-B */
3562 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3563 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 reg = FDI_RX_CTL(pipe);
3567 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 if (HAS_PCH_CPT(dev)) {
3569 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3570 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3571 } else {
3572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(150);
3579
Akshay Joshi0206e352011-08-16 15:34:10 -04003580 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_TX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3584 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 I915_WRITE(reg, temp);
3586
3587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 udelay(500);
3589
Sean Paulfa37d392012-03-02 12:53:39 -05003590 for (retry = 0; retry < 5; retry++) {
3591 reg = FDI_RX_IIR(pipe);
3592 temp = I915_READ(reg);
3593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3594 if (temp & FDI_RX_SYMBOL_LOCK) {
3595 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3596 DRM_DEBUG_KMS("FDI train 2 done.\n");
3597 break;
3598 }
3599 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 }
Sean Paulfa37d392012-03-02 12:53:39 -05003601 if (retry < 5)
3602 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 }
3604 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003605 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606
3607 DRM_DEBUG_KMS("FDI train done.\n");
3608}
3609
Jesse Barnes357555c2011-04-28 15:09:55 -07003610/* Manual link training for Ivy Bridge A0 parts */
3611static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3612{
3613 struct drm_device *dev = crtc->dev;
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3616 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003618
3619 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3620 for train result */
3621 reg = FDI_RX_IMR(pipe);
3622 temp = I915_READ(reg);
3623 temp &= ~FDI_RX_SYMBOL_LOCK;
3624 temp &= ~FDI_RX_BIT_LOCK;
3625 I915_WRITE(reg, temp);
3626
3627 POSTING_READ(reg);
3628 udelay(150);
3629
Daniel Vetter01a415f2012-10-27 15:58:40 +02003630 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3631 I915_READ(FDI_RX_IIR(pipe)));
3632
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 /* Try each vswing and preemphasis setting twice before moving on */
3634 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3635 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003636 reg = FDI_TX_CTL(pipe);
3637 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003638 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3639 temp &= ~FDI_TX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 reg = FDI_RX_CTL(pipe);
3643 temp = I915_READ(reg);
3644 temp &= ~FDI_LINK_TRAIN_AUTO;
3645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3646 temp &= ~FDI_RX_ENABLE;
3647 I915_WRITE(reg, temp);
3648
3649 /* enable CPU FDI TX and PCH FDI RX */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003653 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003654 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003655 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003656 temp |= snb_b_fdi_train_param[j/2];
3657 temp |= FDI_COMPOSITE_SYNC;
3658 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3659
3660 I915_WRITE(FDI_RX_MISC(pipe),
3661 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3662
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3666 temp |= FDI_COMPOSITE_SYNC;
3667 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3668
3669 POSTING_READ(reg);
3670 udelay(1); /* should be 0.5us */
3671
3672 for (i = 0; i < 4; i++) {
3673 reg = FDI_RX_IIR(pipe);
3674 temp = I915_READ(reg);
3675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3676
3677 if (temp & FDI_RX_BIT_LOCK ||
3678 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3679 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3680 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3681 i);
3682 break;
3683 }
3684 udelay(1); /* should be 0.5us */
3685 }
3686 if (i == 4) {
3687 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3688 continue;
3689 }
3690
3691 /* Train 2 */
3692 reg = FDI_TX_CTL(pipe);
3693 temp = I915_READ(reg);
3694 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3695 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3696 I915_WRITE(reg, temp);
3697
3698 reg = FDI_RX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3701 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003702 I915_WRITE(reg, temp);
3703
3704 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 for (i = 0; i < 4; i++) {
3708 reg = FDI_RX_IIR(pipe);
3709 temp = I915_READ(reg);
3710 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003711
Jesse Barnes139ccd32013-08-19 11:04:55 -07003712 if (temp & FDI_RX_SYMBOL_LOCK ||
3713 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3714 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3715 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3716 i);
3717 goto train_done;
3718 }
3719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 if (i == 4)
3722 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003723 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003724
Jesse Barnes139ccd32013-08-19 11:04:55 -07003725train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 DRM_DEBUG_KMS("FDI train done.\n");
3727}
3728
Daniel Vetter88cefb62012-08-12 19:27:14 +02003729static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003735
Jesse Barnesc64e3112010-09-10 11:27:03 -07003736
Jesse Barnes0e23b992010-09-10 11:10:00 -07003737 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 reg = FDI_RX_CTL(pipe);
3739 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003740 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003741 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003742 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
3748 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 temp = I915_READ(reg);
3750 I915_WRITE(reg, temp | FDI_PCDCLK);
3751
3752 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 udelay(200);
3754
Paulo Zanoni20749732012-11-23 15:30:38 -02003755 /* Enable CPU FDI TX PLL, always on for Ironlake */
3756 reg = FDI_TX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3759 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003760
Paulo Zanoni20749732012-11-23 15:30:38 -02003761 POSTING_READ(reg);
3762 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 }
3764}
3765
Daniel Vetter88cefb62012-08-12 19:27:14 +02003766static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3767{
3768 struct drm_device *dev = intel_crtc->base.dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 int pipe = intel_crtc->pipe;
3771 u32 reg, temp;
3772
3773 /* Switch from PCDclk to Rawclk */
3774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3777
3778 /* Disable CPU FDI TX PLL */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3789
3790 /* Wait for the clocks to turn off. */
3791 POSTING_READ(reg);
3792 udelay(100);
3793}
3794
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003795static void ironlake_fdi_disable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
3801 u32 reg, temp;
3802
3803 /* disable CPU FDI tx and PCH FDI rx */
3804 reg = FDI_TX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3807 POSTING_READ(reg);
3808
3809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
3811 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003812 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
3816 udelay(100);
3817
3818 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003819 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* still set train pattern 1 */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1;
3827 I915_WRITE(reg, temp);
3828
3829 reg = FDI_RX_CTL(pipe);
3830 temp = I915_READ(reg);
3831 if (HAS_PCH_CPT(dev)) {
3832 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3833 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3834 } else {
3835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_PATTERN_1;
3837 }
3838 /* BPC in FDI rx is consistent with that in PIPECONF */
3839 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003840 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841 I915_WRITE(reg, temp);
3842
3843 POSTING_READ(reg);
3844 udelay(100);
3845}
3846
Chris Wilson5dce5b932014-01-20 10:17:36 +00003847bool intel_has_pending_fb_unpin(struct drm_device *dev)
3848{
3849 struct intel_crtc *crtc;
3850
3851 /* Note that we don't need to be called with mode_config.lock here
3852 * as our list of CRTC objects is static for the lifetime of the
3853 * device and so cannot disappear as we iterate. Similarly, we can
3854 * happily treat the predicates as racy, atomic checks as userspace
3855 * cannot claim and pin a new fb without at least acquring the
3856 * struct_mutex and so serialising with us.
3857 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003858 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003859 if (atomic_read(&crtc->unpin_work_count) == 0)
3860 continue;
3861
3862 if (crtc->unpin_work)
3863 intel_wait_for_vblank(dev, crtc->pipe);
3864
3865 return true;
3866 }
3867
3868 return false;
3869}
3870
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003871static void page_flip_completed(struct intel_crtc *intel_crtc)
3872{
3873 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3874 struct intel_unpin_work *work = intel_crtc->unpin_work;
3875
3876 /* ensure that the unpin work is consistent wrt ->pending. */
3877 smp_rmb();
3878 intel_crtc->unpin_work = NULL;
3879
3880 if (work->event)
3881 drm_send_vblank_event(intel_crtc->base.dev,
3882 intel_crtc->pipe,
3883 work->event);
3884
3885 drm_crtc_vblank_put(&intel_crtc->base);
3886
3887 wake_up_all(&dev_priv->pending_flip_queue);
3888 queue_work(dev_priv->wq, &work->work);
3889
3890 trace_i915_flip_complete(intel_crtc->plane,
3891 work->pending_flip_obj);
3892}
3893
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003894static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003895{
Chris Wilson0f911282012-04-17 10:05:38 +01003896 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003897 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003898 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003899
Daniel Vetter2c10d572012-12-20 21:24:07 +01003900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003901
3902 ret = wait_event_interruptible_timeout(
3903 dev_priv->pending_flip_queue,
3904 !intel_crtc_has_pending_flip(crtc),
3905 60*HZ);
3906
3907 if (ret < 0)
3908 return ret;
3909
3910 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003913 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003914 if (intel_crtc->unpin_work) {
3915 WARN_ONCE(1, "Removing stuck page flip\n");
3916 page_flip_completed(intel_crtc);
3917 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003918 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003919 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003920
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003921 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922}
3923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924/* Program iCLKIP clock to the desired frequency */
3925static void lpt_program_iclkip(struct drm_crtc *crtc)
3926{
3927 struct drm_device *dev = crtc->dev;
3928 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003929 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003930 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3931 u32 temp;
3932
Ville Syrjäläa5805162015-05-26 20:42:30 +03003933 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935 /* It is necessary to ungate the pixclk gate prior to programming
3936 * the divisors, and gate it back when it is done.
3937 */
3938 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3939
3940 /* Disable SSCCTL */
3941 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003942 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3943 SBI_SSCCTL_DISABLE,
3944 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945
3946 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003947 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 auxdiv = 1;
3949 divsel = 0x41;
3950 phaseinc = 0x20;
3951 } else {
3952 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003953 * but the adjusted_mode->crtc_clock in in KHz. To get the
3954 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955 * convert the virtual clock precision to KHz here for higher
3956 * precision.
3957 */
3958 u32 iclk_virtual_root_freq = 172800 * 1000;
3959 u32 iclk_pi_range = 64;
3960 u32 desired_divisor, msb_divisor_value, pi_value;
3961
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003962 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963 msb_divisor_value = desired_divisor / iclk_pi_range;
3964 pi_value = desired_divisor % iclk_pi_range;
3965
3966 auxdiv = 0;
3967 divsel = msb_divisor_value - 2;
3968 phaseinc = pi_value;
3969 }
3970
3971 /* This should not happen with any sane values */
3972 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3973 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3974 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3975 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3976
3977 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003978 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 auxdiv,
3980 divsel,
3981 phasedir,
3982 phaseinc);
3983
3984 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003985 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3987 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3988 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3989 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3990 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3991 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003995 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3997 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999
4000 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004001 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Wait for initialization time */
4006 udelay(24);
4007
4008 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004009
Ville Syrjäläa5805162015-05-26 20:42:30 +03004010 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011}
4012
Daniel Vetter275f01b22013-05-03 11:49:47 +02004013static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4014 enum pipe pch_transcoder)
4015{
4016 struct drm_device *dev = crtc->base.dev;
4017 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004018 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004019
4020 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4021 I915_READ(HTOTAL(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4023 I915_READ(HBLANK(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4025 I915_READ(HSYNC(cpu_transcoder)));
4026
4027 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4028 I915_READ(VTOTAL(cpu_transcoder)));
4029 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4030 I915_READ(VBLANK(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4032 I915_READ(VSYNC(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4034 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4035}
4036
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004037static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 uint32_t temp;
4041
4042 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004043 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004044 return;
4045
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4047 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4048
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004049 temp &= ~FDI_BC_BIFURCATION_SELECT;
4050 if (enable)
4051 temp |= FDI_BC_BIFURCATION_SELECT;
4052
4053 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054 I915_WRITE(SOUTH_CHICKEN1, temp);
4055 POSTING_READ(SOUTH_CHICKEN1);
4056}
4057
4058static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4059{
4060 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 switch (intel_crtc->pipe) {
4063 case PIPE_A:
4064 break;
4065 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004066 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004068 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004069 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 break;
4072 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074
4075 break;
4076 default:
4077 BUG();
4078 }
4079}
4080
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004081/* Return which DP Port should be selected for Transcoder DP control */
4082static enum port
4083intel_trans_dp_port_sel(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct intel_encoder *encoder;
4087
4088 for_each_encoder_on_crtc(dev, crtc, encoder) {
4089 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4090 encoder->type == INTEL_OUTPUT_EDP)
4091 return enc_to_dig_port(&encoder->base)->port;
4092 }
4093
4094 return -1;
4095}
4096
Jesse Barnesf67a5592011-01-05 10:31:48 -08004097/*
4098 * Enable PCH resources required for PCH ports:
4099 * - PCH PLLs
4100 * - FDI training & RX/TX
4101 * - update transcoder timings
4102 * - DP transcoding bits
4103 * - transcoder
4104 */
4105static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004106{
4107 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004108 struct drm_i915_private *dev_priv = dev->dev_private;
4109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4110 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004111 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004112
Daniel Vetterab9412b2013-05-03 11:49:46 +02004113 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004114
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004115 if (IS_IVYBRIDGE(dev))
4116 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4117
Daniel Vettercd986ab2012-10-26 10:58:12 +02004118 /* Write the TU size bits before fdi link training, so that error
4119 * detection works. */
4120 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4121 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4122
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004124 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004125
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004126 /* We need to program the right clock selection before writing the pixel
4127 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004128 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004129 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004132 temp |= TRANS_DPLL_ENABLE(pipe);
4133 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004134 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004135 temp |= sel;
4136 else
4137 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* XXX: pch pll's can be enabled any time before we enable the PCH
4142 * transcoder, and we actually should do this to not upset any PCH
4143 * transcoder that already use the clock when we share it.
4144 *
4145 * Note that enable_shared_dpll tries to do the right thing, but
4146 * get_shared_dpll unconditionally resets the pll - we need that to have
4147 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004148 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004150 /* set transcoder timing, panel must allow it */
4151 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004152 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004154 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004158 const struct drm_display_mode *adjusted_mode =
4159 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004160 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 reg = TRANS_DP_CTL(pipe);
4162 temp = I915_READ(reg);
4163 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004164 TRANS_DP_SYNC_MASK |
4165 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004166 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004167 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004175 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004178 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004181 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004185 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 }
4187
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 }
4190
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004191 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194static void lpt_pch_enable(struct drm_crtc *crtc)
4195{
4196 struct drm_device *dev = crtc->dev;
4197 struct drm_i915_private *dev_priv = dev->dev_private;
4198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004199 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Daniel Vetterab9412b2013-05-03 11:49:46 +02004201 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004203 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004204
Paulo Zanoni0540e482012-10-31 18:12:40 -02004205 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004206 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni937bb612012-10-31 18:12:47 -02004208 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004209}
4210
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004211struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4212 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004213{
Daniel Vettere2b78262013-06-07 23:10:03 +02004214 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004215 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004216 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004217 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004218
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004219 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4220
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004221 if (HAS_PCH_IBX(dev_priv->dev)) {
4222 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004223 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004224 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004225
Daniel Vetter46edb022013-06-05 13:34:12 +02004226 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4227 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004228
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004229 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004230
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004231 goto found;
4232 }
4233
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304234 if (IS_BROXTON(dev_priv->dev)) {
4235 /* PLL is attached to port in bxt */
4236 struct intel_encoder *encoder;
4237 struct intel_digital_port *intel_dig_port;
4238
4239 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4240 if (WARN_ON(!encoder))
4241 return NULL;
4242
4243 intel_dig_port = enc_to_dig_port(&encoder->base);
4244 /* 1:1 mapping between ports and PLLs */
4245 i = (enum intel_dpll_id)intel_dig_port->port;
4246 pll = &dev_priv->shared_dplls[i];
4247 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4248 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004249 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304250
4251 goto found;
4252 }
4253
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004254 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4255 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004256
4257 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004259 continue;
4260
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004261 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004262 &shared_dpll[i].hw_state,
4263 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004264 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004265 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004267 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 goto found;
4269 }
4270 }
4271
4272 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004273 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4274 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004276 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4277 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004278 goto found;
4279 }
4280 }
4281
4282 return NULL;
4283
4284found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004285 if (shared_dpll[i].crtc_mask == 0)
4286 shared_dpll[i].hw_state =
4287 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004288
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004289 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004290 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4291 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004292
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004294
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004295 return pll;
4296}
4297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004300 struct drm_i915_private *dev_priv = to_i915(state->dev);
4301 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004302 struct intel_shared_dpll *pll;
4303 enum intel_dpll_id i;
4304
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (!to_intel_atomic_state(state)->dpll_set)
4306 return;
4307
4308 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4310 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004312 }
4313}
4314
Daniel Vettera1520312013-05-03 11:49:50 +02004315static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004316{
4317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004318 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004319 u32 temp;
4320
4321 temp = I915_READ(dslreg);
4322 udelay(500);
4323 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004324 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004325 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004326 }
4327}
4328
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329static int
4330skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4331 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4332 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334 struct intel_crtc_scaler_state *scaler_state =
4335 &crtc_state->scaler_state;
4336 struct intel_crtc *intel_crtc =
4337 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004338 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004339
4340 need_scaling = intel_rotation_90_or_270(rotation) ?
4341 (src_h != dst_w || src_w != dst_h):
4342 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004343
4344 /*
4345 * if plane is being disabled or scaler is no more required or force detach
4346 * - free scaler binded to this plane/crtc
4347 * - in order to do this, update crtc->scaler_usage
4348 *
4349 * Here scaler state in crtc_state is set free so that
4350 * scaler can be assigned to other user. Actual register
4351 * update to free the scaler is done in plane/panel-fit programming.
4352 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4353 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004354 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004355 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004356 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 scaler_state->scalers[*scaler_id].in_use = 0;
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4360 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4361 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362 scaler_state->scaler_users);
4363 *scaler_id = -1;
4364 }
4365 return 0;
4366 }
4367
4368 /* range checks */
4369 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4370 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4371
4372 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4373 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004376 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 return -EINVAL;
4378 }
4379
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004380 /* mark this plane as a scaler user in crtc_state */
4381 scaler_state->scaler_users |= (1 << scaler_user);
4382 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4383 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4384 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4385 scaler_state->scaler_users);
4386
4387 return 0;
4388}
4389
4390/**
4391 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4392 *
4393 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004394 *
4395 * Return
4396 * 0 - scaler_usage updated successfully
4397 * error - requested scaling cannot be supported or other error condition
4398 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004399int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400{
4401 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004402 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403
4404 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4405 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4406
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004407 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4409 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004410 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411}
4412
4413/**
4414 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4415 *
4416 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417 * @plane_state: atomic plane state to update
4418 *
4419 * Return
4420 * 0 - scaler_usage updated successfully
4421 * error - requested scaling cannot be supported or other error condition
4422 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004423static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4424 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004425{
4426
4427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004428 struct intel_plane *intel_plane =
4429 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430 struct drm_framebuffer *fb = plane_state->base.fb;
4431 int ret;
4432
4433 bool force_detach = !fb || !plane_state->visible;
4434
4435 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4436 intel_plane->base.base.id, intel_crtc->pipe,
4437 drm_plane_index(&intel_plane->base));
4438
4439 ret = skl_update_scaler(crtc_state, force_detach,
4440 drm_plane_index(&intel_plane->base),
4441 &plane_state->scaler_id,
4442 plane_state->base.rotation,
4443 drm_rect_width(&plane_state->src) >> 16,
4444 drm_rect_height(&plane_state->src) >> 16,
4445 drm_rect_width(&plane_state->dst),
4446 drm_rect_height(&plane_state->dst));
4447
4448 if (ret || plane_state->scaler_id < 0)
4449 return ret;
4450
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004452 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004454 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004455 return -EINVAL;
4456 }
4457
4458 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004459 switch (fb->pixel_format) {
4460 case DRM_FORMAT_RGB565:
4461 case DRM_FORMAT_XBGR8888:
4462 case DRM_FORMAT_XRGB8888:
4463 case DRM_FORMAT_ABGR8888:
4464 case DRM_FORMAT_ARGB8888:
4465 case DRM_FORMAT_XRGB2101010:
4466 case DRM_FORMAT_XBGR2101010:
4467 case DRM_FORMAT_YUYV:
4468 case DRM_FORMAT_YVYU:
4469 case DRM_FORMAT_UYVY:
4470 case DRM_FORMAT_VYUY:
4471 break;
4472 default:
4473 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4474 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4475 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004476 }
4477
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 return 0;
4479}
4480
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004481static void skylake_scaler_disable(struct intel_crtc *crtc)
4482{
4483 int i;
4484
4485 for (i = 0; i < crtc->num_scalers; i++)
4486 skl_detach_scaler(crtc, i);
4487}
4488
4489static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004490{
4491 struct drm_device *dev = crtc->base.dev;
4492 struct drm_i915_private *dev_priv = dev->dev_private;
4493 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004494 struct intel_crtc_scaler_state *scaler_state =
4495 &crtc->config->scaler_state;
4496
4497 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004499 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004500 int id;
4501
4502 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4503 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4504 return;
4505 }
4506
4507 id = scaler_state->scaler_id;
4508 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4509 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4510 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4511 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4512
4513 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004514 }
4515}
4516
Jesse Barnesb074cec2013-04-25 12:55:02 -07004517static void ironlake_pfit_enable(struct intel_crtc *crtc)
4518{
4519 struct drm_device *dev = crtc->base.dev;
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521 int pipe = crtc->pipe;
4522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004523 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004524 /* Force use of hard-coded filter coefficients
4525 * as some pre-programmed values are broken,
4526 * e.g. x201.
4527 */
4528 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4529 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4530 PF_PIPE_SEL_IVB(pipe));
4531 else
4532 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004533 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4534 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004535 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004536}
4537
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004538void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004539{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004540 struct drm_device *dev = crtc->base.dev;
4541 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004543 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544 return;
4545
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004546 /* We can only enable IPS after we enable a plane and wait for a vblank */
4547 intel_wait_for_vblank(dev, crtc->pipe);
4548
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004550 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004551 mutex_lock(&dev_priv->rps.hw_lock);
4552 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4553 mutex_unlock(&dev_priv->rps.hw_lock);
4554 /* Quoting Art Runyan: "its not safe to expect any particular
4555 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004556 * mailbox." Moreover, the mailbox may return a bogus state,
4557 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004558 */
4559 } else {
4560 I915_WRITE(IPS_CTL, IPS_ENABLE);
4561 /* The bit only becomes 1 in the next vblank, so this wait here
4562 * is essentially intel_wait_for_vblank. If we don't have this
4563 * and don't wait for vblanks until the end of crtc_enable, then
4564 * the HW state readout code will complain that the expected
4565 * IPS_CTL value is not the one we read. */
4566 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4567 DRM_ERROR("Timed out waiting for IPS enable\n");
4568 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569}
4570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004571void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572{
4573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 return;
4578
4579 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004584 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4585 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4586 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004587 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 POSTING_READ(IPS_CTL);
4590 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004591
4592 /* We need to wait for a vblank before we can disable the plane. */
4593 intel_wait_for_vblank(dev, crtc->pipe);
4594}
4595
4596/** Loads the palette/gamma unit for the CRTC with the prepared values */
4597static void intel_crtc_load_lut(struct drm_crtc *crtc)
4598{
4599 struct drm_device *dev = crtc->dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4602 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 int i;
4604 bool reenable_ips = false;
4605
4606 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004607 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004608 return;
4609
Imre Deak50360402015-01-16 00:55:16 -08004610 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004611 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004612 assert_dsi_pll_enabled(dev_priv);
4613 else
4614 assert_pll_enabled(dev_priv, pipe);
4615 }
4616
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617 /* Workaround : Do not read or write the pipe palette/gamma data while
4618 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4619 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004620 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4622 GAMMA_MODE_MODE_SPLIT)) {
4623 hsw_disable_ips(intel_crtc);
4624 reenable_ips = true;
4625 }
4626
4627 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004628 u32 palreg;
4629
4630 if (HAS_GMCH_DISPLAY(dev))
4631 palreg = PALETTE(pipe, i);
4632 else
4633 palreg = LGC_PALETTE(pipe, i);
4634
4635 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 (intel_crtc->lut_r[i] << 16) |
4637 (intel_crtc->lut_g[i] << 8) |
4638 intel_crtc->lut_b[i]);
4639 }
4640
4641 if (reenable_ips)
4642 hsw_enable_ips(intel_crtc);
4643}
4644
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004645static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004646{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004647 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004648 struct drm_device *dev = intel_crtc->base.dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650
4651 mutex_lock(&dev->struct_mutex);
4652 dev_priv->mm.interruptible = false;
4653 (void) intel_overlay_switch_off(intel_crtc->overlay);
4654 dev_priv->mm.interruptible = true;
4655 mutex_unlock(&dev->struct_mutex);
4656 }
4657
4658 /* Let userspace switch the overlay on again. In most cases userspace
4659 * has to recompute where to put it anyway.
4660 */
4661}
4662
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004663/**
4664 * intel_post_enable_primary - Perform operations after enabling primary plane
4665 * @crtc: the CRTC whose primary plane was just enabled
4666 *
4667 * Performs potentially sleeping operations that must be done after the primary
4668 * plane is enabled, such as updating FBC and IPS. Note that this may be
4669 * called due to an explicit primary plane update, or due to an implicit
4670 * re-enable that is caused when a sprite plane is updated to no longer
4671 * completely hide the primary plane.
4672 */
4673static void
4674intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004675{
4676 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004677 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4679 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 /*
4682 * BDW signals flip done immediately if the plane
4683 * is disabled, even if the plane enable is already
4684 * armed to occur at the next vblank :(
4685 */
4686 if (IS_BROADWELL(dev))
4687 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004688
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689 /*
4690 * FIXME IPS should be fine as long as one plane is
4691 * enabled, but in practice it seems to have problems
4692 * when going from primary only to sprite only and vice
4693 * versa.
4694 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004695 hsw_enable_ips(intel_crtc);
4696
Daniel Vetterf99d7062014-06-19 16:01:59 +02004697 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004698 * Gen2 reports pipe underruns whenever all planes are disabled.
4699 * So don't enable underrun reporting before at least some planes
4700 * are enabled.
4701 * FIXME: Need to fix the logic to work when we turn off all planes
4702 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004703 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004704 if (IS_GEN2(dev))
4705 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4706
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004707 /* Underruns don't always raise interrupts, so check manually. */
4708 intel_check_cpu_fifo_underruns(dev_priv);
4709 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710}
4711
4712/**
4713 * intel_pre_disable_primary - Perform operations before disabling primary plane
4714 * @crtc: the CRTC whose primary plane is to be disabled
4715 *
4716 * Performs potentially sleeping operations that must be done before the
4717 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4718 * be called due to an explicit primary plane update, or due to an implicit
4719 * disable that is caused when a sprite plane completely hides the primary
4720 * plane.
4721 */
4722static void
4723intel_pre_disable_primary(struct drm_crtc *crtc)
4724{
4725 struct drm_device *dev = crtc->dev;
4726 struct drm_i915_private *dev_priv = dev->dev_private;
4727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4728 int pipe = intel_crtc->pipe;
4729
4730 /*
4731 * Gen2 reports pipe underruns whenever all planes are disabled.
4732 * So diasble underrun reporting before all the planes get disabled.
4733 * FIXME: Need to fix the logic to work when we turn off all planes
4734 * but leave the pipe running.
4735 */
4736 if (IS_GEN2(dev))
4737 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4738
4739 /*
4740 * Vblank time updates from the shadow to live plane control register
4741 * are blocked if the memory self-refresh mode is active at that
4742 * moment. So to make sure the plane gets truly disabled, disable
4743 * first the self-refresh mode. The self-refresh enable bit in turn
4744 * will be checked/applied by the HW only at the next frame start
4745 * event which is after the vblank start event, so we need to have a
4746 * wait-for-vblank between disabling the plane and the pipe.
4747 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004748 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004749 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004750 dev_priv->wm.vlv.cxsr = false;
4751 intel_wait_for_vblank(dev, pipe);
4752 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004753
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754 /*
4755 * FIXME IPS should be fine as long as one plane is
4756 * enabled, but in practice it seems to have problems
4757 * when going from primary only to sprite only and vice
4758 * versa.
4759 */
4760 hsw_disable_ips(intel_crtc);
4761}
4762
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004763static void intel_post_plane_update(struct intel_crtc *crtc)
4764{
4765 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4766 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004767 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004768
4769 if (atomic->wait_vblank)
4770 intel_wait_for_vblank(dev, crtc->pipe);
4771
4772 intel_frontbuffer_flip(dev, atomic->fb_bits);
4773
Ville Syrjälä852eb002015-06-24 22:00:07 +03004774 if (atomic->disable_cxsr)
4775 crtc->wm.cxsr_allowed = true;
4776
Ville Syrjäläf015c552015-06-24 22:00:02 +03004777 if (crtc->atomic.update_wm_post)
4778 intel_update_watermarks(&crtc->base);
4779
Paulo Zanonic80ac852015-07-02 19:25:13 -03004780 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004781 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004782
4783 if (atomic->post_enable_primary)
4784 intel_post_enable_primary(&crtc->base);
4785
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786 memset(atomic, 0, sizeof(*atomic));
4787}
4788
4789static void intel_pre_plane_update(struct intel_crtc *crtc)
4790{
4791 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004792 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
Paulo Zanonic80ac852015-07-02 19:25:13 -03004795 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004796 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004798 if (crtc->atomic.disable_ips)
4799 hsw_disable_ips(crtc);
4800
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004801 if (atomic->pre_disable_primary)
4802 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004803
4804 if (atomic->disable_cxsr) {
4805 crtc->wm.cxsr_allowed = false;
4806 intel_set_memory_cxsr(dev_priv, false);
4807 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808}
4809
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004810static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811{
4812 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004814 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004815 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004816
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004817 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004818
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004819 drm_for_each_plane_mask(p, dev, plane_mask)
4820 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004821
Daniel Vetterf99d7062014-06-19 16:01:59 +02004822 /*
4823 * FIXME: Once we grow proper nuclear flip support out of this we need
4824 * to compute the mask of flip planes precisely. For the time being
4825 * consider this a flip to a NULL plane.
4826 */
4827 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004828}
4829
Jesse Barnesf67a5592011-01-05 10:31:48 -08004830static void ironlake_crtc_enable(struct drm_crtc *crtc)
4831{
4832 struct drm_device *dev = crtc->dev;
4833 struct drm_i915_private *dev_priv = dev->dev_private;
4834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004835 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004836 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004837
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004838 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004839 return;
4840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004842 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4843
4844 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004845 intel_prepare_shared_dpll(intel_crtc);
4846
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004847 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304848 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004849
4850 intel_set_pipe_timings(intel_crtc);
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004853 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004855 }
4856
4857 ironlake_set_pipeconf(crtc);
4858
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004860
Daniel Vettera72e4c92014-09-30 10:56:47 +02004861 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004862
Daniel Vetterf6736a12013-06-05 13:34:30 +02004863 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004864 if (encoder->pre_enable)
4865 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004868 /* Note: FDI PLL enabling _must_ be done before we enable the
4869 * cpu pipes, hence this is separate from all the other fdi/pch
4870 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004871 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004872 } else {
4873 assert_fdi_tx_disabled(dev_priv, pipe);
4874 assert_fdi_rx_disabled(dev_priv, pipe);
4875 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876
Jesse Barnesb074cec2013-04-25 12:55:02 -07004877 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004878
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004879 /*
4880 * On ILK+ LUT must be loaded before the pipe is running but with
4881 * clocks enabled
4882 */
4883 intel_crtc_load_lut(crtc);
4884
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004885 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004886 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004889 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004890
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004891 assert_vblank_disabled(crtc);
4892 drm_crtc_vblank_on(crtc);
4893
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004894 for_each_encoder_on_crtc(dev, crtc, encoder)
4895 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004896
4897 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004898 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004899
4900 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4901 if (intel_crtc->config->has_pch_encoder)
4902 intel_wait_for_vblank(dev, pipe);
4903 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004904}
4905
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004906/* IPS only exists on ULT machines and is tied to pipe A. */
4907static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4908{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004909 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004910}
4911
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004912static void haswell_crtc_enable(struct drm_crtc *crtc)
4913{
4914 struct drm_device *dev = crtc->dev;
4915 struct drm_i915_private *dev_priv = dev->dev_private;
4916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4917 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004918 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4919 struct intel_crtc_state *pipe_config =
4920 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304921 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004922
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004923 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924 return;
4925
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004926 if (intel_crtc->config->has_pch_encoder)
4927 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4928 false);
4929
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004930 if (intel_crtc_to_shared_dpll(intel_crtc))
4931 intel_enable_shared_dpll(intel_crtc);
4932
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004933 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304934 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004935
4936 intel_set_pipe_timings(intel_crtc);
4937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4939 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4940 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004941 }
4942
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004943 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004944 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004945 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004946 }
4947
4948 haswell_set_pipeconf(crtc);
4949
4950 intel_set_pipe_csc(crtc);
4951
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004953
Daniel Vettera72e4c92014-09-30 10:56:47 +02004954 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304955 for_each_encoder_on_crtc(dev, crtc, encoder) {
4956 if (encoder->pre_pll_enable)
4957 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958 if (encoder->pre_enable)
4959 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304960 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004962 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004963 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004964
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304965 if (!is_dsi)
4966 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004968 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004969 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004970 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004971 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
4973 /*
4974 * On ILK+ LUT must be loaded before the pipe is running but with
4975 * clocks enabled
4976 */
4977 intel_crtc_load_lut(crtc);
4978
Paulo Zanoni1f544382012-10-24 11:32:00 -02004979 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304980 if (!is_dsi)
4981 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004983 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004984 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004987 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004990 intel_ddi_set_vc_payload_alloc(crtc, true);
4991
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004992 assert_vblank_disabled(crtc);
4993 drm_crtc_vblank_on(crtc);
4994
Jani Nikula8807e552013-08-30 19:40:32 +03004995 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004997 intel_opregion_notify_encoder(encoder, true);
4998 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005000 if (intel_crtc->config->has_pch_encoder)
5001 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5002 true);
5003
Paulo Zanonie4916942013-09-20 16:21:19 -03005004 /* If we change the relative order between pipe/planes enabling, we need
5005 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005006 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5007 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5008 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5009 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5010 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005011}
5012
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005013static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005014{
5015 struct drm_device *dev = crtc->base.dev;
5016 struct drm_i915_private *dev_priv = dev->dev_private;
5017 int pipe = crtc->pipe;
5018
5019 /* To avoid upsetting the power well on haswell only disable the pfit if
5020 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005021 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005022 I915_WRITE(PF_CTL(pipe), 0);
5023 I915_WRITE(PF_WIN_POS(pipe), 0);
5024 I915_WRITE(PF_WIN_SZ(pipe), 0);
5025 }
5026}
5027
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028static void ironlake_crtc_disable(struct drm_crtc *crtc)
5029{
5030 struct drm_device *dev = crtc->dev;
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005033 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005034 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005035 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005036
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005037 if (intel_crtc->config->has_pch_encoder)
5038 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5039
Daniel Vetterea9d7582012-07-10 10:42:52 +02005040 for_each_encoder_on_crtc(dev, crtc, encoder)
5041 encoder->disable(encoder);
5042
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005043 drm_crtc_vblank_off(crtc);
5044 assert_vblank_disabled(crtc);
5045
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005046 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005047
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005048 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005050 if (intel_crtc->config->has_pch_encoder)
5051 ironlake_fdi_disable(crtc);
5052
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005053 for_each_encoder_on_crtc(dev, crtc, encoder)
5054 if (encoder->post_disable)
5055 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005057 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005058 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005059
Daniel Vetterd925c592013-06-05 13:34:04 +02005060 if (HAS_PCH_CPT(dev)) {
5061 /* disable TRANS_DP_CTL */
5062 reg = TRANS_DP_CTL(pipe);
5063 temp = I915_READ(reg);
5064 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5065 TRANS_DP_PORT_SEL_MASK);
5066 temp |= TRANS_DP_PORT_SEL_NONE;
5067 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068
Daniel Vetterd925c592013-06-05 13:34:04 +02005069 /* disable DPLL_SEL */
5070 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005071 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005072 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005073 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005074
Daniel Vetterd925c592013-06-05 13:34:04 +02005075 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005077
5078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079}
5080
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081static void haswell_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305088 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005090 if (intel_crtc->config->has_pch_encoder)
5091 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5092 false);
5093
Jani Nikula8807e552013-08-30 19:40:32 +03005094 for_each_encoder_on_crtc(dev, crtc, encoder) {
5095 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005096 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005097 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005099 drm_crtc_vblank_off(crtc);
5100 assert_vblank_disabled(crtc);
5101
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005102 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005104 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005105 intel_ddi_set_vc_payload_alloc(crtc, false);
5106
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305107 if (!is_dsi)
5108 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005110 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005111 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005112 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005113 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005114
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305115 if (!is_dsi)
5116 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005117
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005118 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005119 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005120 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005121 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005122
Imre Deak97b040a2014-06-25 22:01:50 +03005123 for_each_encoder_on_crtc(dev, crtc, encoder)
5124 if (encoder->post_disable)
5125 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005126
5127 if (intel_crtc->config->has_pch_encoder)
5128 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5129 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005130}
5131
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132static void i9xx_pfit_enable(struct intel_crtc *crtc)
5133{
5134 struct drm_device *dev = crtc->base.dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005136 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005137
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005138 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005139 return;
5140
Daniel Vetterc0b03412013-05-28 12:05:54 +02005141 /*
5142 * The panel fitter should only be adjusted whilst the pipe is disabled,
5143 * according to register description and PRM.
5144 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005145 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5146 assert_pipe_disabled(dev_priv, crtc->pipe);
5147
Jesse Barnesb074cec2013-04-25 12:55:02 -07005148 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5149 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005150
5151 /* Border color in case we don't scale up to the full screen. Black by
5152 * default, change to something else for debugging. */
5153 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005154}
5155
Dave Airlied05410f2014-06-05 13:22:59 +10005156static enum intel_display_power_domain port_to_power_domain(enum port port)
5157{
5158 switch (port) {
5159 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005160 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005161 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005162 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005163 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005164 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005165 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005166 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005167 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005168 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005169 default:
5170 WARN_ON_ONCE(1);
5171 return POWER_DOMAIN_PORT_OTHER;
5172 }
5173}
5174
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005175static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5176{
5177 switch (port) {
5178 case PORT_A:
5179 return POWER_DOMAIN_AUX_A;
5180 case PORT_B:
5181 return POWER_DOMAIN_AUX_B;
5182 case PORT_C:
5183 return POWER_DOMAIN_AUX_C;
5184 case PORT_D:
5185 return POWER_DOMAIN_AUX_D;
5186 case PORT_E:
5187 /* FIXME: Check VBT for actual wiring of PORT E */
5188 return POWER_DOMAIN_AUX_D;
5189 default:
5190 WARN_ON_ONCE(1);
5191 return POWER_DOMAIN_AUX_A;
5192 }
5193}
5194
Imre Deak77d22dc2014-03-05 16:20:52 +02005195#define for_each_power_domain(domain, mask) \
5196 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5197 if ((1 << (domain)) & (mask))
5198
Imre Deak319be8a2014-03-04 19:22:57 +02005199enum intel_display_power_domain
5200intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005201{
Imre Deak319be8a2014-03-04 19:22:57 +02005202 struct drm_device *dev = intel_encoder->base.dev;
5203 struct intel_digital_port *intel_dig_port;
5204
5205 switch (intel_encoder->type) {
5206 case INTEL_OUTPUT_UNKNOWN:
5207 /* Only DDI platforms should ever use this output type */
5208 WARN_ON_ONCE(!HAS_DDI(dev));
5209 case INTEL_OUTPUT_DISPLAYPORT:
5210 case INTEL_OUTPUT_HDMI:
5211 case INTEL_OUTPUT_EDP:
5212 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005213 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005214 case INTEL_OUTPUT_DP_MST:
5215 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5216 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005217 case INTEL_OUTPUT_ANALOG:
5218 return POWER_DOMAIN_PORT_CRT;
5219 case INTEL_OUTPUT_DSI:
5220 return POWER_DOMAIN_PORT_DSI;
5221 default:
5222 return POWER_DOMAIN_PORT_OTHER;
5223 }
5224}
5225
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005226enum intel_display_power_domain
5227intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5228{
5229 struct drm_device *dev = intel_encoder->base.dev;
5230 struct intel_digital_port *intel_dig_port;
5231
5232 switch (intel_encoder->type) {
5233 case INTEL_OUTPUT_UNKNOWN:
5234 /* Only DDI platforms should ever use this output type */
5235 WARN_ON_ONCE(!HAS_DDI(dev));
5236 case INTEL_OUTPUT_DISPLAYPORT:
5237 case INTEL_OUTPUT_EDP:
5238 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5239 return port_to_aux_power_domain(intel_dig_port->port);
5240 case INTEL_OUTPUT_DP_MST:
5241 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5242 return port_to_aux_power_domain(intel_dig_port->port);
5243 default:
5244 WARN_ON_ONCE(1);
5245 return POWER_DOMAIN_AUX_A;
5246 }
5247}
5248
Imre Deak319be8a2014-03-04 19:22:57 +02005249static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5250{
5251 struct drm_device *dev = crtc->dev;
5252 struct intel_encoder *intel_encoder;
5253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5254 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005255 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005256 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005257
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005258 if (!crtc->state->active)
5259 return 0;
5260
Imre Deak77d22dc2014-03-05 16:20:52 +02005261 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5262 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005263 if (intel_crtc->config->pch_pfit.enabled ||
5264 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005265 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5266
Imre Deak319be8a2014-03-04 19:22:57 +02005267 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5268 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5269
Imre Deak77d22dc2014-03-05 16:20:52 +02005270 return mask;
5271}
5272
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005273static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5274{
5275 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5277 enum intel_display_power_domain domain;
5278 unsigned long domains, new_domains, old_domains;
5279
5280 old_domains = intel_crtc->enabled_power_domains;
5281 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5282
5283 domains = new_domains & ~old_domains;
5284
5285 for_each_power_domain(domain, domains)
5286 intel_display_power_get(dev_priv, domain);
5287
5288 return old_domains & ~new_domains;
5289}
5290
5291static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5292 unsigned long domains)
5293{
5294 enum intel_display_power_domain domain;
5295
5296 for_each_power_domain(domain, domains)
5297 intel_display_power_put(dev_priv, domain);
5298}
5299
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005300static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005301{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005302 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005303 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005304 unsigned long put_domains[I915_MAX_PIPES] = {};
5305 struct drm_crtc_state *crtc_state;
5306 struct drm_crtc *crtc;
5307 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005308
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005309 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5310 if (needs_modeset(crtc->state))
5311 put_domains[to_intel_crtc(crtc)->pipe] =
5312 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005313 }
5314
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005315 if (dev_priv->display.modeset_commit_cdclk) {
5316 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5317
5318 if (cdclk != dev_priv->cdclk_freq &&
5319 !WARN_ON(!state->allow_modeset))
5320 dev_priv->display.modeset_commit_cdclk(state);
5321 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005322
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005323 for (i = 0; i < I915_MAX_PIPES; i++)
5324 if (put_domains[i])
5325 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005326}
5327
Mika Kaholaadafdc62015-08-18 14:36:59 +03005328static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5329{
5330 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5331
5332 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5333 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5334 return max_cdclk_freq;
5335 else if (IS_CHERRYVIEW(dev_priv))
5336 return max_cdclk_freq*95/100;
5337 else if (INTEL_INFO(dev_priv)->gen < 4)
5338 return 2*max_cdclk_freq*90/100;
5339 else
5340 return max_cdclk_freq*90/100;
5341}
5342
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005343static void intel_update_max_cdclk(struct drm_device *dev)
5344{
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005347 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005348 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5349
5350 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5351 dev_priv->max_cdclk_freq = 675000;
5352 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5353 dev_priv->max_cdclk_freq = 540000;
5354 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5355 dev_priv->max_cdclk_freq = 450000;
5356 else
5357 dev_priv->max_cdclk_freq = 337500;
5358 } else if (IS_BROADWELL(dev)) {
5359 /*
5360 * FIXME with extra cooling we can allow
5361 * 540 MHz for ULX and 675 Mhz for ULT.
5362 * How can we know if extra cooling is
5363 * available? PCI ID, VTB, something else?
5364 */
5365 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5366 dev_priv->max_cdclk_freq = 450000;
5367 else if (IS_BDW_ULX(dev))
5368 dev_priv->max_cdclk_freq = 450000;
5369 else if (IS_BDW_ULT(dev))
5370 dev_priv->max_cdclk_freq = 540000;
5371 else
5372 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005373 } else if (IS_CHERRYVIEW(dev)) {
5374 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005375 } else if (IS_VALLEYVIEW(dev)) {
5376 dev_priv->max_cdclk_freq = 400000;
5377 } else {
5378 /* otherwise assume cdclk is fixed */
5379 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5380 }
5381
Mika Kaholaadafdc62015-08-18 14:36:59 +03005382 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5383
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005384 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5385 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005386
5387 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5388 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005389}
5390
5391static void intel_update_cdclk(struct drm_device *dev)
5392{
5393 struct drm_i915_private *dev_priv = dev->dev_private;
5394
5395 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5396 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5397 dev_priv->cdclk_freq);
5398
5399 /*
5400 * Program the gmbus_freq based on the cdclk frequency.
5401 * BSpec erroneously claims we should aim for 4MHz, but
5402 * in fact 1MHz is the correct frequency.
5403 */
5404 if (IS_VALLEYVIEW(dev)) {
5405 /*
5406 * Program the gmbus_freq based on the cdclk frequency.
5407 * BSpec erroneously claims we should aim for 4MHz, but
5408 * in fact 1MHz is the correct frequency.
5409 */
5410 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5411 }
5412
5413 if (dev_priv->max_cdclk_freq == 0)
5414 intel_update_max_cdclk(dev);
5415}
5416
Damien Lespiau70d0c572015-06-04 18:21:29 +01005417static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305418{
5419 struct drm_i915_private *dev_priv = dev->dev_private;
5420 uint32_t divider;
5421 uint32_t ratio;
5422 uint32_t current_freq;
5423 int ret;
5424
5425 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5426 switch (frequency) {
5427 case 144000:
5428 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5429 ratio = BXT_DE_PLL_RATIO(60);
5430 break;
5431 case 288000:
5432 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5433 ratio = BXT_DE_PLL_RATIO(60);
5434 break;
5435 case 384000:
5436 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5437 ratio = BXT_DE_PLL_RATIO(60);
5438 break;
5439 case 576000:
5440 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5441 ratio = BXT_DE_PLL_RATIO(60);
5442 break;
5443 case 624000:
5444 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5445 ratio = BXT_DE_PLL_RATIO(65);
5446 break;
5447 case 19200:
5448 /*
5449 * Bypass frequency with DE PLL disabled. Init ratio, divider
5450 * to suppress GCC warning.
5451 */
5452 ratio = 0;
5453 divider = 0;
5454 break;
5455 default:
5456 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5457
5458 return;
5459 }
5460
5461 mutex_lock(&dev_priv->rps.hw_lock);
5462 /* Inform power controller of upcoming frequency change */
5463 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5464 0x80000000);
5465 mutex_unlock(&dev_priv->rps.hw_lock);
5466
5467 if (ret) {
5468 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5469 ret, frequency);
5470 return;
5471 }
5472
5473 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5474 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5475 current_freq = current_freq * 500 + 1000;
5476
5477 /*
5478 * DE PLL has to be disabled when
5479 * - setting to 19.2MHz (bypass, PLL isn't used)
5480 * - before setting to 624MHz (PLL needs toggling)
5481 * - before setting to any frequency from 624MHz (PLL needs toggling)
5482 */
5483 if (frequency == 19200 || frequency == 624000 ||
5484 current_freq == 624000) {
5485 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5486 /* Timeout 200us */
5487 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5488 1))
5489 DRM_ERROR("timout waiting for DE PLL unlock\n");
5490 }
5491
5492 if (frequency != 19200) {
5493 uint32_t val;
5494
5495 val = I915_READ(BXT_DE_PLL_CTL);
5496 val &= ~BXT_DE_PLL_RATIO_MASK;
5497 val |= ratio;
5498 I915_WRITE(BXT_DE_PLL_CTL, val);
5499
5500 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5501 /* Timeout 200us */
5502 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5503 DRM_ERROR("timeout waiting for DE PLL lock\n");
5504
5505 val = I915_READ(CDCLK_CTL);
5506 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5507 val |= divider;
5508 /*
5509 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5510 * enable otherwise.
5511 */
5512 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5513 if (frequency >= 500000)
5514 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5515
5516 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5517 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5518 val |= (frequency - 1000) / 500;
5519 I915_WRITE(CDCLK_CTL, val);
5520 }
5521
5522 mutex_lock(&dev_priv->rps.hw_lock);
5523 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5524 DIV_ROUND_UP(frequency, 25000));
5525 mutex_unlock(&dev_priv->rps.hw_lock);
5526
5527 if (ret) {
5528 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5529 ret, frequency);
5530 return;
5531 }
5532
Damien Lespiaua47871b2015-06-04 18:21:34 +01005533 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305534}
5535
5536void broxton_init_cdclk(struct drm_device *dev)
5537{
5538 struct drm_i915_private *dev_priv = dev->dev_private;
5539 uint32_t val;
5540
5541 /*
5542 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5543 * or else the reset will hang because there is no PCH to respond.
5544 * Move the handshake programming to initialization sequence.
5545 * Previously was left up to BIOS.
5546 */
5547 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5548 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5549 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5550
5551 /* Enable PG1 for cdclk */
5552 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5553
5554 /* check if cd clock is enabled */
5555 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5556 DRM_DEBUG_KMS("Display already initialized\n");
5557 return;
5558 }
5559
5560 /*
5561 * FIXME:
5562 * - The initial CDCLK needs to be read from VBT.
5563 * Need to make this change after VBT has changes for BXT.
5564 * - check if setting the max (or any) cdclk freq is really necessary
5565 * here, it belongs to modeset time
5566 */
5567 broxton_set_cdclk(dev, 624000);
5568
5569 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005570 POSTING_READ(DBUF_CTL);
5571
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305572 udelay(10);
5573
5574 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5575 DRM_ERROR("DBuf power enable timeout!\n");
5576}
5577
5578void broxton_uninit_cdclk(struct drm_device *dev)
5579{
5580 struct drm_i915_private *dev_priv = dev->dev_private;
5581
5582 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005583 POSTING_READ(DBUF_CTL);
5584
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305585 udelay(10);
5586
5587 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5588 DRM_ERROR("DBuf power disable timeout!\n");
5589
5590 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5591 broxton_set_cdclk(dev, 19200);
5592
5593 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5594}
5595
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005596static const struct skl_cdclk_entry {
5597 unsigned int freq;
5598 unsigned int vco;
5599} skl_cdclk_frequencies[] = {
5600 { .freq = 308570, .vco = 8640 },
5601 { .freq = 337500, .vco = 8100 },
5602 { .freq = 432000, .vco = 8640 },
5603 { .freq = 450000, .vco = 8100 },
5604 { .freq = 540000, .vco = 8100 },
5605 { .freq = 617140, .vco = 8640 },
5606 { .freq = 675000, .vco = 8100 },
5607};
5608
5609static unsigned int skl_cdclk_decimal(unsigned int freq)
5610{
5611 return (freq - 1000) / 500;
5612}
5613
5614static unsigned int skl_cdclk_get_vco(unsigned int freq)
5615{
5616 unsigned int i;
5617
5618 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5619 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5620
5621 if (e->freq == freq)
5622 return e->vco;
5623 }
5624
5625 return 8100;
5626}
5627
5628static void
5629skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5630{
5631 unsigned int min_freq;
5632 u32 val;
5633
5634 /* select the minimum CDCLK before enabling DPLL 0 */
5635 val = I915_READ(CDCLK_CTL);
5636 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5637 val |= CDCLK_FREQ_337_308;
5638
5639 if (required_vco == 8640)
5640 min_freq = 308570;
5641 else
5642 min_freq = 337500;
5643
5644 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5645
5646 I915_WRITE(CDCLK_CTL, val);
5647 POSTING_READ(CDCLK_CTL);
5648
5649 /*
5650 * We always enable DPLL0 with the lowest link rate possible, but still
5651 * taking into account the VCO required to operate the eDP panel at the
5652 * desired frequency. The usual DP link rates operate with a VCO of
5653 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5654 * The modeset code is responsible for the selection of the exact link
5655 * rate later on, with the constraint of choosing a frequency that
5656 * works with required_vco.
5657 */
5658 val = I915_READ(DPLL_CTRL1);
5659
5660 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5661 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5662 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5663 if (required_vco == 8640)
5664 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5665 SKL_DPLL0);
5666 else
5667 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5668 SKL_DPLL0);
5669
5670 I915_WRITE(DPLL_CTRL1, val);
5671 POSTING_READ(DPLL_CTRL1);
5672
5673 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5674
5675 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5676 DRM_ERROR("DPLL0 not locked\n");
5677}
5678
5679static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5680{
5681 int ret;
5682 u32 val;
5683
5684 /* inform PCU we want to change CDCLK */
5685 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5686 mutex_lock(&dev_priv->rps.hw_lock);
5687 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5688 mutex_unlock(&dev_priv->rps.hw_lock);
5689
5690 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5691}
5692
5693static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5694{
5695 unsigned int i;
5696
5697 for (i = 0; i < 15; i++) {
5698 if (skl_cdclk_pcu_ready(dev_priv))
5699 return true;
5700 udelay(10);
5701 }
5702
5703 return false;
5704}
5705
5706static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5707{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005708 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005709 u32 freq_select, pcu_ack;
5710
5711 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5712
5713 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5714 DRM_ERROR("failed to inform PCU about cdclk change\n");
5715 return;
5716 }
5717
5718 /* set CDCLK_CTL */
5719 switch(freq) {
5720 case 450000:
5721 case 432000:
5722 freq_select = CDCLK_FREQ_450_432;
5723 pcu_ack = 1;
5724 break;
5725 case 540000:
5726 freq_select = CDCLK_FREQ_540;
5727 pcu_ack = 2;
5728 break;
5729 case 308570:
5730 case 337500:
5731 default:
5732 freq_select = CDCLK_FREQ_337_308;
5733 pcu_ack = 0;
5734 break;
5735 case 617140:
5736 case 675000:
5737 freq_select = CDCLK_FREQ_675_617;
5738 pcu_ack = 3;
5739 break;
5740 }
5741
5742 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5743 POSTING_READ(CDCLK_CTL);
5744
5745 /* inform PCU of the change */
5746 mutex_lock(&dev_priv->rps.hw_lock);
5747 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5748 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005749
5750 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005751}
5752
5753void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5754{
5755 /* disable DBUF power */
5756 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5757 POSTING_READ(DBUF_CTL);
5758
5759 udelay(10);
5760
5761 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5762 DRM_ERROR("DBuf power disable timeout\n");
5763
Imre Deakab96c1ee2015-11-04 19:24:18 +02005764 /* disable DPLL0 */
5765 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5766 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5767 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005768}
5769
5770void skl_init_cdclk(struct drm_i915_private *dev_priv)
5771{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005772 unsigned int required_vco;
5773
Gary Wang39d9b852015-08-28 16:40:34 +08005774 /* DPLL0 not enabled (happens on early BIOS versions) */
5775 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5776 /* enable DPLL0 */
5777 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5778 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005779 }
5780
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005781 /* set CDCLK to the frequency the BIOS chose */
5782 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5783
5784 /* enable DBUF power */
5785 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5786 POSTING_READ(DBUF_CTL);
5787
5788 udelay(10);
5789
5790 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5791 DRM_ERROR("DBuf power enable timeout\n");
5792}
5793
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305794int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5795{
5796 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5797 uint32_t cdctl = I915_READ(CDCLK_CTL);
5798 int freq = dev_priv->skl_boot_cdclk;
5799
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305800 /*
5801 * check if the pre-os intialized the display
5802 * There is SWF18 scratchpad register defined which is set by the
5803 * pre-os which can be used by the OS drivers to check the status
5804 */
5805 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5806 goto sanitize;
5807
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305808 /* Is PLL enabled and locked ? */
5809 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5810 goto sanitize;
5811
5812 /* DPLL okay; verify the cdclock
5813 *
5814 * Noticed in some instances that the freq selection is correct but
5815 * decimal part is programmed wrong from BIOS where pre-os does not
5816 * enable display. Verify the same as well.
5817 */
5818 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5819 /* All well; nothing to sanitize */
5820 return false;
5821sanitize:
5822 /*
5823 * As of now initialize with max cdclk till
5824 * we get dynamic cdclk support
5825 * */
5826 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5827 skl_init_cdclk(dev_priv);
5828
5829 /* we did have to sanitize */
5830 return true;
5831}
5832
Jesse Barnes30a970c2013-11-04 13:48:12 -08005833/* Adjust CDclk dividers to allow high res or save power if possible */
5834static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 u32 val, cmd;
5838
Vandana Kannan164dfd22014-11-24 13:37:41 +05305839 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5840 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005841
Ville Syrjälädfcab172014-06-13 13:37:47 +03005842 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005844 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005845 cmd = 1;
5846 else
5847 cmd = 0;
5848
5849 mutex_lock(&dev_priv->rps.hw_lock);
5850 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5851 val &= ~DSPFREQGUAR_MASK;
5852 val |= (cmd << DSPFREQGUAR_SHIFT);
5853 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5854 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5855 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5856 50)) {
5857 DRM_ERROR("timed out waiting for CDclk change\n");
5858 }
5859 mutex_unlock(&dev_priv->rps.hw_lock);
5860
Ville Syrjälä54433e92015-05-26 20:42:31 +03005861 mutex_lock(&dev_priv->sb_lock);
5862
Ville Syrjälädfcab172014-06-13 13:37:47 +03005863 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005864 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005865
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005866 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005867
Jesse Barnes30a970c2013-11-04 13:48:12 -08005868 /* adjust cdclk divider */
5869 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005870 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871 val |= divider;
5872 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005873
5874 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005875 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005876 50))
5877 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005878 }
5879
Jesse Barnes30a970c2013-11-04 13:48:12 -08005880 /* adjust self-refresh exit latency value */
5881 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5882 val &= ~0x7f;
5883
5884 /*
5885 * For high bandwidth configs, we set a higher latency in the bunit
5886 * so that the core display fetch happens in time to avoid underruns.
5887 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005888 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889 val |= 4500 / 250; /* 4.5 usec */
5890 else
5891 val |= 3000 / 250; /* 3.0 usec */
5892 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005893
Ville Syrjäläa5805162015-05-26 20:42:30 +03005894 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895
Ville Syrjäläb6283052015-06-03 15:45:07 +03005896 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897}
5898
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005899static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5900{
5901 struct drm_i915_private *dev_priv = dev->dev_private;
5902 u32 val, cmd;
5903
Vandana Kannan164dfd22014-11-24 13:37:41 +05305904 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5905 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005906
5907 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005908 case 333333:
5909 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005910 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005911 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005912 break;
5913 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005914 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005915 return;
5916 }
5917
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005918 /*
5919 * Specs are full of misinformation, but testing on actual
5920 * hardware has shown that we just need to write the desired
5921 * CCK divider into the Punit register.
5922 */
5923 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5924
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005925 mutex_lock(&dev_priv->rps.hw_lock);
5926 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5927 val &= ~DSPFREQGUAR_MASK_CHV;
5928 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5929 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5930 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5931 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5932 50)) {
5933 DRM_ERROR("timed out waiting for CDclk change\n");
5934 }
5935 mutex_unlock(&dev_priv->rps.hw_lock);
5936
Ville Syrjäläb6283052015-06-03 15:45:07 +03005937 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005938}
5939
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5941 int max_pixclk)
5942{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005943 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005944 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005945
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946 /*
5947 * Really only a few cases to deal with, as only 4 CDclks are supported:
5948 * 200MHz
5949 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005950 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005951 * 400MHz (VLV only)
5952 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5953 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005954 *
5955 * We seem to get an unstable or solid color picture at 200MHz.
5956 * Not sure what's wrong. For now use 200MHz only when all pipes
5957 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005959 if (!IS_CHERRYVIEW(dev_priv) &&
5960 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005961 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005962 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005963 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005964 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005965 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005966 else
5967 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968}
5969
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305970static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5971 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305973 /*
5974 * FIXME:
5975 * - remove the guardband, it's not needed on BXT
5976 * - set 19.2MHz bypass frequency if there are no active pipes
5977 */
5978 if (max_pixclk > 576000*9/10)
5979 return 624000;
5980 else if (max_pixclk > 384000*9/10)
5981 return 576000;
5982 else if (max_pixclk > 288000*9/10)
5983 return 384000;
5984 else if (max_pixclk > 144000*9/10)
5985 return 288000;
5986 else
5987 return 144000;
5988}
5989
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005990/* Compute the max pixel clock for new configuration. Uses atomic state if
5991 * that's non-NULL, look at current state otherwise. */
5992static int intel_mode_max_pixclk(struct drm_device *dev,
5993 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005994{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005995 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005996 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997 int max_pixclk = 0;
5998
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005999 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006000 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006001 if (IS_ERR(crtc_state))
6002 return PTR_ERR(crtc_state);
6003
6004 if (!crtc_state->base.enable)
6005 continue;
6006
6007 max_pixclk = max(max_pixclk,
6008 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006009 }
6010
6011 return max_pixclk;
6012}
6013
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006014static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006016 struct drm_device *dev = state->dev;
6017 struct drm_i915_private *dev_priv = dev->dev_private;
6018 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006019
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006020 if (max_pixclk < 0)
6021 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006023 to_intel_atomic_state(state)->cdclk =
6024 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306025
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006026 return 0;
6027}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006029static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6030{
6031 struct drm_device *dev = state->dev;
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 if (max_pixclk < 0)
6036 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006037
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006038 to_intel_atomic_state(state)->cdclk =
6039 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006040
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006041 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006042}
6043
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006044static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6045{
6046 unsigned int credits, default_credits;
6047
6048 if (IS_CHERRYVIEW(dev_priv))
6049 default_credits = PFI_CREDIT(12);
6050 else
6051 default_credits = PFI_CREDIT(8);
6052
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006053 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006054 /* CHV suggested value is 31 or 63 */
6055 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006056 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006057 else
6058 credits = PFI_CREDIT(15);
6059 } else {
6060 credits = default_credits;
6061 }
6062
6063 /*
6064 * WA - write default credits before re-programming
6065 * FIXME: should we also set the resend bit here?
6066 */
6067 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6068 default_credits);
6069
6070 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6071 credits | PFI_CREDIT_RESEND);
6072
6073 /*
6074 * FIXME is this guaranteed to clear
6075 * immediately or should we poll for it?
6076 */
6077 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6078}
6079
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006080static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006081{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006082 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006083 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006084 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006085
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006086 /*
6087 * FIXME: We can end up here with all power domains off, yet
6088 * with a CDCLK frequency other than the minimum. To account
6089 * for this take the PIPE-A power domain, which covers the HW
6090 * blocks needed for the following programming. This can be
6091 * removed once it's guaranteed that we get here either with
6092 * the minimum CDCLK set, or the required power domains
6093 * enabled.
6094 */
6095 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006096
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006097 if (IS_CHERRYVIEW(dev))
6098 cherryview_set_cdclk(dev, req_cdclk);
6099 else
6100 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006101
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006102 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006103
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006104 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006105}
6106
Jesse Barnes89b667f2013-04-18 14:51:36 -07006107static void valleyview_crtc_enable(struct drm_crtc *crtc)
6108{
6109 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006110 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6112 struct intel_encoder *encoder;
6113 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006114 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006115
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006116 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117 return;
6118
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006119 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006121 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306122 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006123
6124 intel_set_pipe_timings(intel_crtc);
6125
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006126 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6127 struct drm_i915_private *dev_priv = dev->dev_private;
6128
6129 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6130 I915_WRITE(CHV_CANVAS(pipe), 0);
6131 }
6132
Daniel Vetter5b18e572014-04-24 23:55:06 +02006133 i9xx_set_pipeconf(intel_crtc);
6134
Jesse Barnes89b667f2013-04-18 14:51:36 -07006135 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136
Daniel Vettera72e4c92014-09-30 10:56:47 +02006137 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006138
Jesse Barnes89b667f2013-04-18 14:51:36 -07006139 for_each_encoder_on_crtc(dev, crtc, encoder)
6140 if (encoder->pre_pll_enable)
6141 encoder->pre_pll_enable(encoder);
6142
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006143 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006144 if (IS_CHERRYVIEW(dev)) {
6145 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006146 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006147 } else {
6148 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006149 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006150 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006151 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152
6153 for_each_encoder_on_crtc(dev, crtc, encoder)
6154 if (encoder->pre_enable)
6155 encoder->pre_enable(encoder);
6156
Jesse Barnes2dd24552013-04-25 12:55:01 -07006157 i9xx_pfit_enable(intel_crtc);
6158
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006159 intel_crtc_load_lut(crtc);
6160
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006161 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006162
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006163 assert_vblank_disabled(crtc);
6164 drm_crtc_vblank_on(crtc);
6165
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006166 for_each_encoder_on_crtc(dev, crtc, encoder)
6167 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006168}
6169
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006170static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6171{
6172 struct drm_device *dev = crtc->base.dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
6174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006175 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6176 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006177}
6178
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006179static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006180{
6181 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006182 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006184 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006185 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006186
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006187 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006188 return;
6189
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006190 i9xx_set_pll_dividers(intel_crtc);
6191
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006192 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306193 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006194
6195 intel_set_pipe_timings(intel_crtc);
6196
Daniel Vetter5b18e572014-04-24 23:55:06 +02006197 i9xx_set_pipeconf(intel_crtc);
6198
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006199 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006200
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006201 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006202 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006203
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006204 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006205 if (encoder->pre_enable)
6206 encoder->pre_enable(encoder);
6207
Daniel Vetterf6736a12013-06-05 13:34:30 +02006208 i9xx_enable_pll(intel_crtc);
6209
Jesse Barnes2dd24552013-04-25 12:55:01 -07006210 i9xx_pfit_enable(intel_crtc);
6211
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006212 intel_crtc_load_lut(crtc);
6213
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006214 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006215 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006216
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006217 assert_vblank_disabled(crtc);
6218 drm_crtc_vblank_on(crtc);
6219
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006220 for_each_encoder_on_crtc(dev, crtc, encoder)
6221 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006222}
6223
Daniel Vetter87476d62013-04-11 16:29:06 +02006224static void i9xx_pfit_disable(struct intel_crtc *crtc)
6225{
6226 struct drm_device *dev = crtc->base.dev;
6227 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006229 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006230 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006231
6232 assert_pipe_disabled(dev_priv, crtc->pipe);
6233
Daniel Vetter328d8e82013-05-08 10:36:31 +02006234 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6235 I915_READ(PFIT_CONTROL));
6236 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006237}
6238
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006239static void i9xx_crtc_disable(struct drm_crtc *crtc)
6240{
6241 struct drm_device *dev = crtc->dev;
6242 struct drm_i915_private *dev_priv = dev->dev_private;
6243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006244 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006245 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006246
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006247 /*
6248 * On gen2 planes are double buffered but the pipe isn't, so we must
6249 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006250 * We also need to wait on all gmch platforms because of the
6251 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006252 */
Imre Deak564ed192014-06-13 14:54:21 +03006253 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006254
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006255 for_each_encoder_on_crtc(dev, crtc, encoder)
6256 encoder->disable(encoder);
6257
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006258 drm_crtc_vblank_off(crtc);
6259 assert_vblank_disabled(crtc);
6260
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006261 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006262
Daniel Vetter87476d62013-04-11 16:29:06 +02006263 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006264
Jesse Barnes89b667f2013-04-18 14:51:36 -07006265 for_each_encoder_on_crtc(dev, crtc, encoder)
6266 if (encoder->post_disable)
6267 encoder->post_disable(encoder);
6268
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006269 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006270 if (IS_CHERRYVIEW(dev))
6271 chv_disable_pll(dev_priv, pipe);
6272 else if (IS_VALLEYVIEW(dev))
6273 vlv_disable_pll(dev_priv, pipe);
6274 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006275 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006276 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006277
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006278 for_each_encoder_on_crtc(dev, crtc, encoder)
6279 if (encoder->post_pll_disable)
6280 encoder->post_pll_disable(encoder);
6281
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006282 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006283 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006284}
6285
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006286static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006287{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006289 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006290 enum intel_display_power_domain domain;
6291 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006292
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006293 if (!intel_crtc->active)
6294 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006295
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006296 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006297 WARN_ON(intel_crtc->unpin_work);
6298
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006299 intel_pre_disable_primary(crtc);
6300 }
6301
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006302 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006303 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006304 intel_crtc->active = false;
6305 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006306 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006307
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006308 domains = intel_crtc->enabled_power_domains;
6309 for_each_power_domain(domain, domains)
6310 intel_display_power_put(dev_priv, domain);
6311 intel_crtc->enabled_power_domains = 0;
6312}
6313
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006314/*
6315 * turn all crtc's off, but do not adjust state
6316 * This has to be paired with a call to intel_modeset_setup_hw_state.
6317 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006318int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006319{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006320 struct drm_mode_config *config = &dev->mode_config;
6321 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6322 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006323 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006324 unsigned crtc_mask = 0;
6325 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006326
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006327 if (WARN_ON(!ctx))
6328 return 0;
6329
6330 lockdep_assert_held(&ctx->ww_ctx);
6331 state = drm_atomic_state_alloc(dev);
6332 if (WARN_ON(!state))
6333 return -ENOMEM;
6334
6335 state->acquire_ctx = ctx;
6336 state->allow_modeset = true;
6337
6338 for_each_crtc(dev, crtc) {
6339 struct drm_crtc_state *crtc_state =
6340 drm_atomic_get_crtc_state(state, crtc);
6341
6342 ret = PTR_ERR_OR_ZERO(crtc_state);
6343 if (ret)
6344 goto free;
6345
6346 if (!crtc_state->active)
6347 continue;
6348
6349 crtc_state->active = false;
6350 crtc_mask |= 1 << drm_crtc_index(crtc);
6351 }
6352
6353 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006354 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006355
6356 if (!ret) {
6357 for_each_crtc(dev, crtc)
6358 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6359 crtc->state->active = true;
6360
6361 return ret;
6362 }
6363 }
6364
6365free:
6366 if (ret)
6367 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6368 drm_atomic_state_free(state);
6369 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006370}
6371
Chris Wilsonea5b2132010-08-04 13:50:23 +01006372void intel_encoder_destroy(struct drm_encoder *encoder)
6373{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006374 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006375
Chris Wilsonea5b2132010-08-04 13:50:23 +01006376 drm_encoder_cleanup(encoder);
6377 kfree(intel_encoder);
6378}
6379
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380/* Cross check the actual hw state with our own modeset state tracking (and it's
6381 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006382static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006384 struct drm_crtc *crtc = connector->base.state->crtc;
6385
6386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6387 connector->base.base.id,
6388 connector->base.name);
6389
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006390 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006391 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006392 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006393
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006394 I915_STATE_WARN(!crtc,
6395 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006396
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006397 if (!crtc)
6398 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006399
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006400 I915_STATE_WARN(!crtc->state->active,
6401 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006402
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006403 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006404 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006405
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006406 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006407 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006408
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006409 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006410 "attached encoder crtc differs from connector crtc\n");
6411 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006412 I915_STATE_WARN(crtc && crtc->state->active,
6413 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006414 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6415 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006416 }
6417}
6418
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006419int intel_connector_init(struct intel_connector *connector)
6420{
6421 struct drm_connector_state *connector_state;
6422
6423 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6424 if (!connector_state)
6425 return -ENOMEM;
6426
6427 connector->base.state = connector_state;
6428 return 0;
6429}
6430
6431struct intel_connector *intel_connector_alloc(void)
6432{
6433 struct intel_connector *connector;
6434
6435 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6436 if (!connector)
6437 return NULL;
6438
6439 if (intel_connector_init(connector) < 0) {
6440 kfree(connector);
6441 return NULL;
6442 }
6443
6444 return connector;
6445}
6446
Daniel Vetterf0947c32012-07-02 13:10:34 +02006447/* Simple connector->get_hw_state implementation for encoders that support only
6448 * one connector and no cloning and hence the encoder state determines the state
6449 * of the connector. */
6450bool intel_connector_get_hw_state(struct intel_connector *connector)
6451{
Daniel Vetter24929352012-07-02 20:28:59 +02006452 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006453 struct intel_encoder *encoder = connector->encoder;
6454
6455 return encoder->get_hw_state(encoder, &pipe);
6456}
6457
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006458static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006459{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6461 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006462
6463 return 0;
6464}
6465
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006467 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 struct drm_atomic_state *state = pipe_config->base.state;
6470 struct intel_crtc *other_crtc;
6471 struct intel_crtc_state *other_crtc_state;
6472
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6474 pipe_name(pipe), pipe_config->fdi_lanes);
6475 if (pipe_config->fdi_lanes > 4) {
6476 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006479 }
6480
Paulo Zanonibafb6552013-11-02 21:07:44 -07006481 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 if (pipe_config->fdi_lanes > 2) {
6483 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6484 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006486 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 }
6489 }
6490
6491 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493
6494 /* Ivybridge 3 pipe is really complicated */
6495 switch (pipe) {
6496 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 if (pipe_config->fdi_lanes <= 2)
6500 return 0;
6501
6502 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6503 other_crtc_state =
6504 intel_atomic_get_crtc_state(state, other_crtc);
6505 if (IS_ERR(other_crtc_state))
6506 return PTR_ERR(other_crtc_state);
6507
6508 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6510 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006511 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006512 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006515 if (pipe_config->fdi_lanes > 2) {
6516 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6517 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006519 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520
6521 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6522 other_crtc_state =
6523 intel_atomic_get_crtc_state(state, other_crtc);
6524 if (IS_ERR(other_crtc_state))
6525 return PTR_ERR(other_crtc_state);
6526
6527 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006528 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006529 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006530 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006531 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006532 default:
6533 BUG();
6534 }
6535}
6536
Daniel Vettere29c22c2013-02-21 00:00:16 +01006537#define RETRY 1
6538static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006539 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006540{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006542 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 int lane, link_bw, fdi_dotclock, ret;
6544 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006545
Daniel Vettere29c22c2013-02-21 00:00:16 +01006546retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006547 /* FDI is a binary signal running at ~2.7GHz, encoding
6548 * each output octet as 10 bits. The actual frequency
6549 * is stored as a divider into a 100MHz clock, and the
6550 * mode pixel clock is stored in units of 1KHz.
6551 * Hence the bw of each lane in terms of the mode signal
6552 * is:
6553 */
6554 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6555
Damien Lespiau241bfc32013-09-25 16:45:37 +01006556 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006557
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006558 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006559 pipe_config->pipe_bpp);
6560
6561 pipe_config->fdi_lanes = lane;
6562
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006563 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6567 intel_crtc->pipe, pipe_config);
6568 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006569 pipe_config->pipe_bpp -= 2*3;
6570 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6571 pipe_config->pipe_bpp);
6572 needs_recompute = true;
6573 pipe_config->bw_constrained = true;
6574
6575 goto retry;
6576 }
6577
6578 if (needs_recompute)
6579 return RETRY;
6580
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006581 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582}
6583
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006584static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6585 struct intel_crtc_state *pipe_config)
6586{
6587 if (pipe_config->pipe_bpp > 24)
6588 return false;
6589
6590 /* HSW can handle pixel rate up to cdclk? */
6591 if (IS_HASWELL(dev_priv->dev))
6592 return true;
6593
6594 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006595 * We compare against max which means we must take
6596 * the increased cdclk requirement into account when
6597 * calculating the new cdclk.
6598 *
6599 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006600 */
6601 return ilk_pipe_pixel_rate(pipe_config) <=
6602 dev_priv->max_cdclk_freq * 95 / 100;
6603}
6604
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006605static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006606 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006607{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006608 struct drm_device *dev = crtc->base.dev;
6609 struct drm_i915_private *dev_priv = dev->dev_private;
6610
Jani Nikulad330a952014-01-21 11:24:25 +02006611 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006612 hsw_crtc_supports_ips(crtc) &&
6613 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006614}
6615
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006616static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6617{
6618 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6619
6620 /* GDG double wide on either pipe, otherwise pipe A only */
6621 return INTEL_INFO(dev_priv)->gen < 4 &&
6622 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6623}
6624
Daniel Vettera43f6e02013-06-07 23:10:32 +02006625static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006626 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006627{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006628 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006629 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006630 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006631
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006632 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006633 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006634 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006635
6636 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006637 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006638 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006639 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006640 if (intel_crtc_supports_double_wide(crtc) &&
6641 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006642 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006643 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006644 }
6645
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006646 if (adjusted_mode->crtc_clock > clock_limit) {
6647 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6648 adjusted_mode->crtc_clock, clock_limit,
6649 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006650 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006651 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006652 }
Chris Wilson89749352010-09-12 18:25:19 +01006653
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006654 /*
6655 * Pipe horizontal size must be even in:
6656 * - DVO ganged mode
6657 * - LVDS dual channel mode
6658 * - Double wide pipe
6659 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006660 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006661 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6662 pipe_config->pipe_src_w &= ~1;
6663
Damien Lespiau8693a822013-05-03 18:48:11 +01006664 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6665 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006666 */
6667 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006668 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006669 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006670
Damien Lespiauf5adf942013-06-24 18:29:34 +01006671 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006672 hsw_compute_ips_config(crtc, pipe_config);
6673
Daniel Vetter877d48d2013-04-19 11:24:43 +02006674 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006675 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006676
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006677 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006678}
6679
Ville Syrjälä1652d192015-03-31 14:12:01 +03006680static int skylake_get_display_clock_speed(struct drm_device *dev)
6681{
6682 struct drm_i915_private *dev_priv = to_i915(dev);
6683 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6684 uint32_t cdctl = I915_READ(CDCLK_CTL);
6685 uint32_t linkrate;
6686
Damien Lespiau414355a2015-06-04 18:21:31 +01006687 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006688 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006689
6690 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6691 return 540000;
6692
6693 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006694 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006695
Damien Lespiau71cd8422015-04-30 16:39:17 +01006696 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6697 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006698 /* vco 8640 */
6699 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6700 case CDCLK_FREQ_450_432:
6701 return 432000;
6702 case CDCLK_FREQ_337_308:
6703 return 308570;
6704 case CDCLK_FREQ_675_617:
6705 return 617140;
6706 default:
6707 WARN(1, "Unknown cd freq selection\n");
6708 }
6709 } else {
6710 /* vco 8100 */
6711 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6712 case CDCLK_FREQ_450_432:
6713 return 450000;
6714 case CDCLK_FREQ_337_308:
6715 return 337500;
6716 case CDCLK_FREQ_675_617:
6717 return 675000;
6718 default:
6719 WARN(1, "Unknown cd freq selection\n");
6720 }
6721 }
6722
6723 /* error case, do as if DPLL0 isn't enabled */
6724 return 24000;
6725}
6726
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006727static int broxton_get_display_clock_speed(struct drm_device *dev)
6728{
6729 struct drm_i915_private *dev_priv = to_i915(dev);
6730 uint32_t cdctl = I915_READ(CDCLK_CTL);
6731 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6732 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6733 int cdclk;
6734
6735 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6736 return 19200;
6737
6738 cdclk = 19200 * pll_ratio / 2;
6739
6740 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6741 case BXT_CDCLK_CD2X_DIV_SEL_1:
6742 return cdclk; /* 576MHz or 624MHz */
6743 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6744 return cdclk * 2 / 3; /* 384MHz */
6745 case BXT_CDCLK_CD2X_DIV_SEL_2:
6746 return cdclk / 2; /* 288MHz */
6747 case BXT_CDCLK_CD2X_DIV_SEL_4:
6748 return cdclk / 4; /* 144MHz */
6749 }
6750
6751 /* error case, do as if DE PLL isn't enabled */
6752 return 19200;
6753}
6754
Ville Syrjälä1652d192015-03-31 14:12:01 +03006755static int broadwell_get_display_clock_speed(struct drm_device *dev)
6756{
6757 struct drm_i915_private *dev_priv = dev->dev_private;
6758 uint32_t lcpll = I915_READ(LCPLL_CTL);
6759 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6760
6761 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6762 return 800000;
6763 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6764 return 450000;
6765 else if (freq == LCPLL_CLK_FREQ_450)
6766 return 450000;
6767 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6768 return 540000;
6769 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6770 return 337500;
6771 else
6772 return 675000;
6773}
6774
6775static int haswell_get_display_clock_speed(struct drm_device *dev)
6776{
6777 struct drm_i915_private *dev_priv = dev->dev_private;
6778 uint32_t lcpll = I915_READ(LCPLL_CTL);
6779 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6780
6781 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6782 return 800000;
6783 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6784 return 450000;
6785 else if (freq == LCPLL_CLK_FREQ_450)
6786 return 450000;
6787 else if (IS_HSW_ULT(dev))
6788 return 337500;
6789 else
6790 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006791}
6792
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006793static int valleyview_get_display_clock_speed(struct drm_device *dev)
6794{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006795 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6796 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006797}
6798
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006799static int ilk_get_display_clock_speed(struct drm_device *dev)
6800{
6801 return 450000;
6802}
6803
Jesse Barnese70236a2009-09-21 10:42:27 -07006804static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006805{
Jesse Barnese70236a2009-09-21 10:42:27 -07006806 return 400000;
6807}
Jesse Barnes79e53942008-11-07 14:24:08 -08006808
Jesse Barnese70236a2009-09-21 10:42:27 -07006809static int i915_get_display_clock_speed(struct drm_device *dev)
6810{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006811 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006812}
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6815{
6816 return 200000;
6817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006819static int pnv_get_display_clock_speed(struct drm_device *dev)
6820{
6821 u16 gcfgc = 0;
6822
6823 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6824
6825 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6826 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006827 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006828 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006829 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006830 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006831 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006832 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6833 return 200000;
6834 default:
6835 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6836 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006838 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006839 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006840 }
6841}
6842
Jesse Barnese70236a2009-09-21 10:42:27 -07006843static int i915gm_get_display_clock_speed(struct drm_device *dev)
6844{
6845 u16 gcfgc = 0;
6846
6847 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6848
6849 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006851 else {
6852 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6853 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006854 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006855 default:
6856 case GC_DISPLAY_CLOCK_190_200_MHZ:
6857 return 190000;
6858 }
6859 }
6860}
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
Jesse Barnese70236a2009-09-21 10:42:27 -07006862static int i865_get_display_clock_speed(struct drm_device *dev)
6863{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006864 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006865}
6866
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006867static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006868{
6869 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006870
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006871 /*
6872 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6873 * encoding is different :(
6874 * FIXME is this the right way to detect 852GM/852GMV?
6875 */
6876 if (dev->pdev->revision == 0x1)
6877 return 133333;
6878
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006879 pci_bus_read_config_word(dev->pdev->bus,
6880 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6881
Jesse Barnese70236a2009-09-21 10:42:27 -07006882 /* Assume that the hardware is in the high speed state. This
6883 * should be the default.
6884 */
6885 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6886 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006887 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006888 case GC_CLOCK_100_200:
6889 return 200000;
6890 case GC_CLOCK_166_250:
6891 return 250000;
6892 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006893 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006894 case GC_CLOCK_133_266:
6895 case GC_CLOCK_133_266_2:
6896 case GC_CLOCK_166_266:
6897 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006898 }
6899
6900 /* Shouldn't happen */
6901 return 0;
6902}
6903
6904static int i830_get_display_clock_speed(struct drm_device *dev)
6905{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006906 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006907}
6908
Ville Syrjälä34edce22015-05-22 11:22:33 +03006909static unsigned int intel_hpll_vco(struct drm_device *dev)
6910{
6911 struct drm_i915_private *dev_priv = dev->dev_private;
6912 static const unsigned int blb_vco[8] = {
6913 [0] = 3200000,
6914 [1] = 4000000,
6915 [2] = 5333333,
6916 [3] = 4800000,
6917 [4] = 6400000,
6918 };
6919 static const unsigned int pnv_vco[8] = {
6920 [0] = 3200000,
6921 [1] = 4000000,
6922 [2] = 5333333,
6923 [3] = 4800000,
6924 [4] = 2666667,
6925 };
6926 static const unsigned int cl_vco[8] = {
6927 [0] = 3200000,
6928 [1] = 4000000,
6929 [2] = 5333333,
6930 [3] = 6400000,
6931 [4] = 3333333,
6932 [5] = 3566667,
6933 [6] = 4266667,
6934 };
6935 static const unsigned int elk_vco[8] = {
6936 [0] = 3200000,
6937 [1] = 4000000,
6938 [2] = 5333333,
6939 [3] = 4800000,
6940 };
6941 static const unsigned int ctg_vco[8] = {
6942 [0] = 3200000,
6943 [1] = 4000000,
6944 [2] = 5333333,
6945 [3] = 6400000,
6946 [4] = 2666667,
6947 [5] = 4266667,
6948 };
6949 const unsigned int *vco_table;
6950 unsigned int vco;
6951 uint8_t tmp = 0;
6952
6953 /* FIXME other chipsets? */
6954 if (IS_GM45(dev))
6955 vco_table = ctg_vco;
6956 else if (IS_G4X(dev))
6957 vco_table = elk_vco;
6958 else if (IS_CRESTLINE(dev))
6959 vco_table = cl_vco;
6960 else if (IS_PINEVIEW(dev))
6961 vco_table = pnv_vco;
6962 else if (IS_G33(dev))
6963 vco_table = blb_vco;
6964 else
6965 return 0;
6966
6967 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6968
6969 vco = vco_table[tmp & 0x7];
6970 if (vco == 0)
6971 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6972 else
6973 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6974
6975 return vco;
6976}
6977
6978static int gm45_get_display_clock_speed(struct drm_device *dev)
6979{
6980 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6981 uint16_t tmp = 0;
6982
6983 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6984
6985 cdclk_sel = (tmp >> 12) & 0x1;
6986
6987 switch (vco) {
6988 case 2666667:
6989 case 4000000:
6990 case 5333333:
6991 return cdclk_sel ? 333333 : 222222;
6992 case 3200000:
6993 return cdclk_sel ? 320000 : 228571;
6994 default:
6995 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6996 return 222222;
6997 }
6998}
6999
7000static int i965gm_get_display_clock_speed(struct drm_device *dev)
7001{
7002 static const uint8_t div_3200[] = { 16, 10, 8 };
7003 static const uint8_t div_4000[] = { 20, 12, 10 };
7004 static const uint8_t div_5333[] = { 24, 16, 14 };
7005 const uint8_t *div_table;
7006 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7007 uint16_t tmp = 0;
7008
7009 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7010
7011 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7012
7013 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7014 goto fail;
7015
7016 switch (vco) {
7017 case 3200000:
7018 div_table = div_3200;
7019 break;
7020 case 4000000:
7021 div_table = div_4000;
7022 break;
7023 case 5333333:
7024 div_table = div_5333;
7025 break;
7026 default:
7027 goto fail;
7028 }
7029
7030 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7031
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007032fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007033 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7034 return 200000;
7035}
7036
7037static int g33_get_display_clock_speed(struct drm_device *dev)
7038{
7039 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7040 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7041 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7042 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7043 const uint8_t *div_table;
7044 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7045 uint16_t tmp = 0;
7046
7047 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7048
7049 cdclk_sel = (tmp >> 4) & 0x7;
7050
7051 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7052 goto fail;
7053
7054 switch (vco) {
7055 case 3200000:
7056 div_table = div_3200;
7057 break;
7058 case 4000000:
7059 div_table = div_4000;
7060 break;
7061 case 4800000:
7062 div_table = div_4800;
7063 break;
7064 case 5333333:
7065 div_table = div_5333;
7066 break;
7067 default:
7068 goto fail;
7069 }
7070
7071 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7072
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007073fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007074 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7075 return 190476;
7076}
7077
Zhenyu Wang2c072452009-06-05 15:38:42 +08007078static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007079intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007080{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007081 while (*num > DATA_LINK_M_N_MASK ||
7082 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007083 *num >>= 1;
7084 *den >>= 1;
7085 }
7086}
7087
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007088static void compute_m_n(unsigned int m, unsigned int n,
7089 uint32_t *ret_m, uint32_t *ret_n)
7090{
7091 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7092 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7093 intel_reduce_m_n_ratio(ret_m, ret_n);
7094}
7095
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007096void
7097intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7098 int pixel_clock, int link_clock,
7099 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007100{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007101 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007102
7103 compute_m_n(bits_per_pixel * pixel_clock,
7104 link_clock * nlanes * 8,
7105 &m_n->gmch_m, &m_n->gmch_n);
7106
7107 compute_m_n(pixel_clock, link_clock,
7108 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007109}
7110
Chris Wilsona7615032011-01-12 17:04:08 +00007111static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7112{
Jani Nikulad330a952014-01-21 11:24:25 +02007113 if (i915.panel_use_ssc >= 0)
7114 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007115 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007116 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007117}
7118
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007119static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7120 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007121{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007122 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007123 struct drm_i915_private *dev_priv = dev->dev_private;
7124 int refclk;
7125
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007126 WARN_ON(!crtc_state->base.state);
7127
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007128 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007129 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007130 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007131 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007132 refclk = dev_priv->vbt.lvds_ssc_freq;
7133 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007134 } else if (!IS_GEN2(dev)) {
7135 refclk = 96000;
7136 } else {
7137 refclk = 48000;
7138 }
7139
7140 return refclk;
7141}
7142
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007143static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007144{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007145 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007146}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007147
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007148static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7149{
7150 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007151}
7152
Daniel Vetterf47709a2013-03-28 10:42:02 +01007153static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007154 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007155 intel_clock_t *reduced_clock)
7156{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007157 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007158 u32 fp, fp2 = 0;
7159
7160 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007161 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007162 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007163 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007164 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007165 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007166 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007167 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007168 }
7169
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007170 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007171
Daniel Vetterf47709a2013-03-28 10:42:02 +01007172 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007173 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007174 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007175 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007176 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007177 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007178 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007179 }
7180}
7181
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007182static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7183 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007184{
7185 u32 reg_val;
7186
7187 /*
7188 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7189 * and set it to a reasonable value instead.
7190 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007191 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007192 reg_val &= 0xffffff00;
7193 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007195
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007196 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007197 reg_val &= 0x8cffffff;
7198 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007199 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007200
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007201 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007202 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007203 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007204
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007206 reg_val &= 0x00ffffff;
7207 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007208 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007209}
7210
Daniel Vetterb5518422013-05-03 11:49:48 +02007211static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7212 struct intel_link_m_n *m_n)
7213{
7214 struct drm_device *dev = crtc->base.dev;
7215 struct drm_i915_private *dev_priv = dev->dev_private;
7216 int pipe = crtc->pipe;
7217
Daniel Vettere3b95f12013-05-03 11:49:49 +02007218 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7219 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7220 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7221 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007222}
7223
7224static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007225 struct intel_link_m_n *m_n,
7226 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007227{
7228 struct drm_device *dev = crtc->base.dev;
7229 struct drm_i915_private *dev_priv = dev->dev_private;
7230 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007231 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007232
7233 if (INTEL_INFO(dev)->gen >= 5) {
7234 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7235 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7236 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7237 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007238 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7239 * for gen < 8) and if DRRS is supported (to make sure the
7240 * registers are not unnecessarily accessed).
7241 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307242 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007243 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007244 I915_WRITE(PIPE_DATA_M2(transcoder),
7245 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7246 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7247 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7248 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7249 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007250 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007251 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7252 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7253 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7254 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007255 }
7256}
7257
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307258void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007259{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307260 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7261
7262 if (m_n == M1_N1) {
7263 dp_m_n = &crtc->config->dp_m_n;
7264 dp_m2_n2 = &crtc->config->dp_m2_n2;
7265 } else if (m_n == M2_N2) {
7266
7267 /*
7268 * M2_N2 registers are not supported. Hence m2_n2 divider value
7269 * needs to be programmed into M1_N1.
7270 */
7271 dp_m_n = &crtc->config->dp_m2_n2;
7272 } else {
7273 DRM_ERROR("Unsupported divider value\n");
7274 return;
7275 }
7276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007277 if (crtc->config->has_pch_encoder)
7278 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007279 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307280 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007281}
7282
Daniel Vetter251ac862015-06-18 10:30:24 +02007283static void vlv_compute_dpll(struct intel_crtc *crtc,
7284 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007285{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007286 u32 dpll, dpll_md;
7287
7288 /*
7289 * Enable DPIO clock input. We should never disable the reference
7290 * clock for pipe B, since VGA hotplug / manual detection depends
7291 * on it.
7292 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007293 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7294 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007295 /* We should never disable this, set it here for state tracking */
7296 if (crtc->pipe == PIPE_B)
7297 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7298 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007299 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007300
Ville Syrjäläd288f652014-10-28 13:20:22 +02007301 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007302 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007303 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304}
7305
Ville Syrjäläd288f652014-10-28 13:20:22 +02007306static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007307 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007308{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007309 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007311 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007313 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007315
Ville Syrjäläa5805162015-05-26 20:42:30 +03007316 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007317
Ville Syrjäläd288f652014-10-28 13:20:22 +02007318 bestn = pipe_config->dpll.n;
7319 bestm1 = pipe_config->dpll.m1;
7320 bestm2 = pipe_config->dpll.m2;
7321 bestp1 = pipe_config->dpll.p1;
7322 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007323
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 /* See eDP HDMI DPIO driver vbios notes doc */
7325
7326 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007327 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007328 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329
7330 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332
7333 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007334 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337
7338 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340
7341 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7343 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7344 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007346
7347 /*
7348 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7349 * but we don't support that).
7350 * Note: don't use the DAC post divider as it seems unstable.
7351 */
7352 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007353 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007354
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007355 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007357
Jesse Barnes89b667f2013-04-18 14:51:36 -07007358 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007360 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7361 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007362 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007363 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007365 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007366 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007367
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007368 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007370 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007371 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007372 0x0df40000);
7373 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007374 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375 0x0df70000);
7376 } else { /* HDMI or VGA */
7377 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007378 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007379 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380 0x0df70000);
7381 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383 0x0df40000);
7384 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007385
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007386 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007388 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7389 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007393 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007394 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007395}
7396
Daniel Vetter251ac862015-06-18 10:30:24 +02007397static void chv_compute_dpll(struct intel_crtc *crtc,
7398 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007399{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007400 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7401 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007402 DPLL_VCO_ENABLE;
7403 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007404 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007405
Ville Syrjäläd288f652014-10-28 13:20:22 +02007406 pipe_config->dpll_hw_state.dpll_md =
7407 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007408}
7409
Ville Syrjäläd288f652014-10-28 13:20:22 +02007410static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007411 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007412{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007413 struct drm_device *dev = crtc->base.dev;
7414 struct drm_i915_private *dev_priv = dev->dev_private;
7415 int pipe = crtc->pipe;
7416 int dpll_reg = DPLL(crtc->pipe);
7417 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307418 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007419 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307420 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307421 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007422
Ville Syrjäläd288f652014-10-28 13:20:22 +02007423 bestn = pipe_config->dpll.n;
7424 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7425 bestm1 = pipe_config->dpll.m1;
7426 bestm2 = pipe_config->dpll.m2 >> 22;
7427 bestp1 = pipe_config->dpll.p1;
7428 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307429 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307430 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307431 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432
7433 /*
7434 * Enable Refclk and SSC
7435 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007436 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007437 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007438
Ville Syrjäläa5805162015-05-26 20:42:30 +03007439 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007440
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007441 /* p1 and p2 divider */
7442 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7443 5 << DPIO_CHV_S1_DIV_SHIFT |
7444 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7445 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7446 1 << DPIO_CHV_K_DIV_SHIFT);
7447
7448 /* Feedback post-divider - m2 */
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7450
7451 /* Feedback refclk divider - n and m1 */
7452 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7453 DPIO_CHV_M1_DIV_BY_2 |
7454 1 << DPIO_CHV_N_DIV_SHIFT);
7455
7456 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458
7459 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307460 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7461 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7462 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7463 if (bestm2_frac)
7464 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7465 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007466
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307467 /* Program digital lock detect threshold */
7468 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7469 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7470 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7471 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7472 if (!bestm2_frac)
7473 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7474 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7475
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307477 if (vco == 5400000) {
7478 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7479 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7480 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7481 tribuf_calcntr = 0x9;
7482 } else if (vco <= 6200000) {
7483 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7484 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7485 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7486 tribuf_calcntr = 0x9;
7487 } else if (vco <= 6480000) {
7488 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7489 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7490 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7491 tribuf_calcntr = 0x8;
7492 } else {
7493 /* Not supported. Apply the same limits as in the max case */
7494 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7495 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7496 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7497 tribuf_calcntr = 0;
7498 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007499 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7500
Ville Syrjälä968040b2015-03-11 22:52:08 +02007501 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307502 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7503 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7504 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7505
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007506 /* AFC Recal */
7507 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7508 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7509 DPIO_AFC_RECAL);
7510
Ville Syrjäläa5805162015-05-26 20:42:30 +03007511 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007512}
7513
Ville Syrjäläd288f652014-10-28 13:20:22 +02007514/**
7515 * vlv_force_pll_on - forcibly enable just the PLL
7516 * @dev_priv: i915 private structure
7517 * @pipe: pipe PLL to enable
7518 * @dpll: PLL configuration
7519 *
7520 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7521 * in cases where we need the PLL enabled even when @pipe is not going to
7522 * be enabled.
7523 */
7524void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7525 const struct dpll *dpll)
7526{
7527 struct intel_crtc *crtc =
7528 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007529 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007530 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007531 .pixel_multiplier = 1,
7532 .dpll = *dpll,
7533 };
7534
7535 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007536 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007537 chv_prepare_pll(crtc, &pipe_config);
7538 chv_enable_pll(crtc, &pipe_config);
7539 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007540 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007541 vlv_prepare_pll(crtc, &pipe_config);
7542 vlv_enable_pll(crtc, &pipe_config);
7543 }
7544}
7545
7546/**
7547 * vlv_force_pll_off - forcibly disable just the PLL
7548 * @dev_priv: i915 private structure
7549 * @pipe: pipe PLL to disable
7550 *
7551 * Disable the PLL for @pipe. To be used in cases where we need
7552 * the PLL enabled even when @pipe is not going to be enabled.
7553 */
7554void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7555{
7556 if (IS_CHERRYVIEW(dev))
7557 chv_disable_pll(to_i915(dev), pipe);
7558 else
7559 vlv_disable_pll(to_i915(dev), pipe);
7560}
7561
Daniel Vetter251ac862015-06-18 10:30:24 +02007562static void i9xx_compute_dpll(struct intel_crtc *crtc,
7563 struct intel_crtc_state *crtc_state,
7564 intel_clock_t *reduced_clock,
7565 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007567 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 u32 dpll;
7570 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307574
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007575 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7576 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577
7578 dpll = DPLL_VGA_MODE_DIS;
7579
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007580 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 dpll |= DPLLB_MODE_LVDS;
7582 else
7583 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007584
Daniel Vetteref1b4602013-06-01 17:17:04 +02007585 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007586 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007587 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007589
7590 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007591 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007592
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007594 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595
7596 /* compute bitmask from p1 value */
7597 if (IS_PINEVIEW(dev))
7598 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7599 else {
7600 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7601 if (IS_G4X(dev) && reduced_clock)
7602 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7603 }
7604 switch (clock->p2) {
7605 case 5:
7606 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7607 break;
7608 case 7:
7609 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7610 break;
7611 case 10:
7612 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7613 break;
7614 case 14:
7615 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7616 break;
7617 }
7618 if (INTEL_INFO(dev)->gen >= 4)
7619 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7620
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007621 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007622 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007623 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7625 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7626 else
7627 dpll |= PLL_REF_INPUT_DREFCLK;
7628
7629 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007630 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007631
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007633 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007634 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007635 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 }
7637}
7638
Daniel Vetter251ac862015-06-18 10:30:24 +02007639static void i8xx_compute_dpll(struct intel_crtc *crtc,
7640 struct intel_crtc_state *crtc_state,
7641 intel_clock_t *reduced_clock,
7642 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007644 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007646 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007647 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007648
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007649 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307650
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651 dpll = DPLL_VGA_MODE_DIS;
7652
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007653 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007654 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7655 } else {
7656 if (clock->p1 == 2)
7657 dpll |= PLL_P1_DIVIDE_BY_TWO;
7658 else
7659 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7660 if (clock->p2 == 4)
7661 dpll |= PLL_P2_DIVIDE_BY_4;
7662 }
7663
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007664 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007665 dpll |= DPLL_DVO_2X_MODE;
7666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007668 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7669 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7670 else
7671 dpll |= PLL_REF_INPUT_DREFCLK;
7672
7673 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007674 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007675}
7676
Daniel Vetter8a654f32013-06-01 17:16:22 +02007677static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007678{
7679 struct drm_device *dev = intel_crtc->base.dev;
7680 struct drm_i915_private *dev_priv = dev->dev_private;
7681 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007682 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007683 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007684 uint32_t crtc_vtotal, crtc_vblank_end;
7685 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007686
7687 /* We need to be careful not to changed the adjusted mode, for otherwise
7688 * the hw state checker will get angry at the mismatch. */
7689 crtc_vtotal = adjusted_mode->crtc_vtotal;
7690 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007691
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007692 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007693 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007694 crtc_vtotal -= 1;
7695 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007696
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007697 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007698 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7699 else
7700 vsyncshift = adjusted_mode->crtc_hsync_start -
7701 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007702 if (vsyncshift < 0)
7703 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007704 }
7705
7706 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007707 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007708
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007709 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007710 (adjusted_mode->crtc_hdisplay - 1) |
7711 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007712 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007713 (adjusted_mode->crtc_hblank_start - 1) |
7714 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007715 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007716 (adjusted_mode->crtc_hsync_start - 1) |
7717 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7718
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007719 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007720 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007721 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007722 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007723 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007724 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007725 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726 (adjusted_mode->crtc_vsync_start - 1) |
7727 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7728
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007729 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7730 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7731 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7732 * bits. */
7733 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7734 (pipe == PIPE_B || pipe == PIPE_C))
7735 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7736
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007737 /* pipesrc controls the size that is scaled from, which should
7738 * always be the user's requested size.
7739 */
7740 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007741 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7742 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007743}
7744
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007745static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007746 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007747{
7748 struct drm_device *dev = crtc->base.dev;
7749 struct drm_i915_private *dev_priv = dev->dev_private;
7750 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7751 uint32_t tmp;
7752
7753 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007754 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7755 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007756 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007757 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7758 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007759 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007760 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7761 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007762
7763 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007764 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7765 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007766 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007767 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7768 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007769 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007770 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7771 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007772
7773 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007774 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7775 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7776 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007777 }
7778
7779 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007780 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7781 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7782
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007783 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7784 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007785}
7786
Daniel Vetterf6a83282014-02-11 15:28:57 -08007787void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007788 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007789{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007790 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7791 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7792 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7793 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007794
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007795 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7796 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7797 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7798 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007799
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007801 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007802
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7804 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007805
7806 mode->hsync = drm_mode_hsync(mode);
7807 mode->vrefresh = drm_mode_vrefresh(mode);
7808 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007809}
7810
Daniel Vetter84b046f2013-02-19 18:48:54 +01007811static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7812{
7813 struct drm_device *dev = intel_crtc->base.dev;
7814 struct drm_i915_private *dev_priv = dev->dev_private;
7815 uint32_t pipeconf;
7816
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007817 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007818
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007819 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7820 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7821 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007823 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007824 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007825
Daniel Vetterff9ce462013-04-24 14:57:17 +02007826 /* only g4x and later have fancy bpc/dither controls */
7827 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007828 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007829 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007830 pipeconf |= PIPECONF_DITHER_EN |
7831 PIPECONF_DITHER_TYPE_SP;
7832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007833 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007834 case 18:
7835 pipeconf |= PIPECONF_6BPC;
7836 break;
7837 case 24:
7838 pipeconf |= PIPECONF_8BPC;
7839 break;
7840 case 30:
7841 pipeconf |= PIPECONF_10BPC;
7842 break;
7843 default:
7844 /* Case prevented by intel_choose_pipe_bpp_dither. */
7845 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007846 }
7847 }
7848
7849 if (HAS_PIPE_CXSR(dev)) {
7850 if (intel_crtc->lowfreq_avail) {
7851 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7852 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7853 } else {
7854 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007855 }
7856 }
7857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007858 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007859 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007860 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007861 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7862 else
7863 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7864 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007865 pipeconf |= PIPECONF_PROGRESSIVE;
7866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007867 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007868 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007869
Daniel Vetter84b046f2013-02-19 18:48:54 +01007870 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7871 POSTING_READ(PIPECONF(intel_crtc->pipe));
7872}
7873
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007874static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7875 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007876{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007877 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007878 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007879 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007880 intel_clock_t clock;
7881 bool ok;
7882 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007883 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007884 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007885 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007886 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007887 struct drm_connector_state *connector_state;
7888 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007889
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007890 memset(&crtc_state->dpll_hw_state, 0,
7891 sizeof(crtc_state->dpll_hw_state));
7892
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007893 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007894 if (connector_state->crtc != &crtc->base)
7895 continue;
7896
7897 encoder = to_intel_encoder(connector_state->best_encoder);
7898
Chris Wilson5eddb702010-09-11 13:48:45 +01007899 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007900 case INTEL_OUTPUT_DSI:
7901 is_dsi = true;
7902 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007903 default:
7904 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007905 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007906
Eric Anholtc751ce42010-03-25 11:48:48 -07007907 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007908 }
7909
Jani Nikulaf2335332013-09-13 11:03:09 +03007910 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007911 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007912
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007913 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007914 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007915
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007916 /*
7917 * Returns a set of divisors for the desired target clock with
7918 * the given refclk, or FALSE. The returned values represent
7919 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7920 * 2) / p1 / p2.
7921 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007922 limit = intel_limit(crtc_state, refclk);
7923 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007924 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007925 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007926 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007927 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7928 return -EINVAL;
7929 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007930
Jani Nikulaf2335332013-09-13 11:03:09 +03007931 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007932 crtc_state->dpll.n = clock.n;
7933 crtc_state->dpll.m1 = clock.m1;
7934 crtc_state->dpll.m2 = clock.m2;
7935 crtc_state->dpll.p1 = clock.p1;
7936 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007937 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007938
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007939 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007940 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007941 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007942 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007943 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007944 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007945 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007946 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007947 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007948 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007950
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007951 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007952}
7953
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007954static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007955 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007956{
7957 struct drm_device *dev = crtc->base.dev;
7958 struct drm_i915_private *dev_priv = dev->dev_private;
7959 uint32_t tmp;
7960
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007961 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7962 return;
7963
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007964 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007965 if (!(tmp & PFIT_ENABLE))
7966 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007967
Daniel Vetter06922822013-07-11 13:35:40 +02007968 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007969 if (INTEL_INFO(dev)->gen < 4) {
7970 if (crtc->pipe != PIPE_B)
7971 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007972 } else {
7973 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7974 return;
7975 }
7976
Daniel Vetter06922822013-07-11 13:35:40 +02007977 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007978 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7979 if (INTEL_INFO(dev)->gen < 5)
7980 pipe_config->gmch_pfit.lvds_border_bits =
7981 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7982}
7983
Jesse Barnesacbec812013-09-20 11:29:32 -07007984static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007985 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 int pipe = pipe_config->cpu_transcoder;
7990 intel_clock_t clock;
7991 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007992 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007993
Shobhit Kumarf573de52014-07-30 20:32:37 +05307994 /* In case of MIPI DPLL will not even be used */
7995 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7996 return;
7997
Ville Syrjäläa5805162015-05-26 20:42:30 +03007998 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007999 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008000 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008001
8002 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8003 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8004 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8005 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8006 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8007
Imre Deakdccbea32015-06-22 23:35:51 +03008008 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008009}
8010
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008011static void
8012i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8013 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014{
8015 struct drm_device *dev = crtc->base.dev;
8016 struct drm_i915_private *dev_priv = dev->dev_private;
8017 u32 val, base, offset;
8018 int pipe = crtc->pipe, plane = crtc->plane;
8019 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008020 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008021 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008022 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008023
Damien Lespiau42a7b082015-02-05 19:35:13 +00008024 val = I915_READ(DSPCNTR(plane));
8025 if (!(val & DISPLAY_PLANE_ENABLE))
8026 return;
8027
Damien Lespiaud9806c92015-01-21 14:07:19 +00008028 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008029 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030 DRM_DEBUG_KMS("failed to alloc fb\n");
8031 return;
8032 }
8033
Damien Lespiau1b842c82015-01-21 13:50:54 +00008034 fb = &intel_fb->base;
8035
Daniel Vetter18c52472015-02-10 17:16:09 +00008036 if (INTEL_INFO(dev)->gen >= 4) {
8037 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008038 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008039 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8040 }
8041 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008042
8043 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008044 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008045 fb->pixel_format = fourcc;
8046 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008047
8048 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008049 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008050 offset = I915_READ(DSPTILEOFF(plane));
8051 else
8052 offset = I915_READ(DSPLINOFF(plane));
8053 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8054 } else {
8055 base = I915_READ(DSPADDR(plane));
8056 }
8057 plane_config->base = base;
8058
8059 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008060 fb->width = ((val >> 16) & 0xfff) + 1;
8061 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008062
8063 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008064 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008065
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008066 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008067 fb->pixel_format,
8068 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008069
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008070 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071
Damien Lespiau2844a922015-01-20 12:51:48 +00008072 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8073 pipe_name(pipe), plane, fb->width, fb->height,
8074 fb->bits_per_pixel, base, fb->pitches[0],
8075 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
Damien Lespiau2d140302015-02-05 17:22:18 +00008077 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078}
8079
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008080static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008081 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008082{
8083 struct drm_device *dev = crtc->base.dev;
8084 struct drm_i915_private *dev_priv = dev->dev_private;
8085 int pipe = pipe_config->cpu_transcoder;
8086 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8087 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008088 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008089 int refclk = 100000;
8090
Ville Syrjäläa5805162015-05-26 20:42:30 +03008091 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008092 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8093 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8094 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8095 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008096 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008097 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008098
8099 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008100 clock.m2 = (pll_dw0 & 0xff) << 22;
8101 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8102 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008103 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8104 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8105 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8106
Imre Deakdccbea32015-06-22 23:35:51 +03008107 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008108}
8109
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008110static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008111 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008112{
8113 struct drm_device *dev = crtc->base.dev;
8114 struct drm_i915_private *dev_priv = dev->dev_private;
8115 uint32_t tmp;
8116
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008117 if (!intel_display_power_is_enabled(dev_priv,
8118 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008119 return false;
8120
Daniel Vettere143a212013-07-04 12:01:15 +02008121 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008122 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008123
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008124 tmp = I915_READ(PIPECONF(crtc->pipe));
8125 if (!(tmp & PIPECONF_ENABLE))
8126 return false;
8127
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008128 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8129 switch (tmp & PIPECONF_BPC_MASK) {
8130 case PIPECONF_6BPC:
8131 pipe_config->pipe_bpp = 18;
8132 break;
8133 case PIPECONF_8BPC:
8134 pipe_config->pipe_bpp = 24;
8135 break;
8136 case PIPECONF_10BPC:
8137 pipe_config->pipe_bpp = 30;
8138 break;
8139 default:
8140 break;
8141 }
8142 }
8143
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008144 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8145 pipe_config->limited_color_range = true;
8146
Ville Syrjälä282740f2013-09-04 18:30:03 +03008147 if (INTEL_INFO(dev)->gen < 4)
8148 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8149
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008150 intel_get_pipe_timings(crtc, pipe_config);
8151
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008152 i9xx_get_pfit_config(crtc, pipe_config);
8153
Daniel Vetter6c49f242013-06-06 12:45:25 +02008154 if (INTEL_INFO(dev)->gen >= 4) {
8155 tmp = I915_READ(DPLL_MD(crtc->pipe));
8156 pipe_config->pixel_multiplier =
8157 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8158 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008159 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008160 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8161 tmp = I915_READ(DPLL(crtc->pipe));
8162 pipe_config->pixel_multiplier =
8163 ((tmp & SDVO_MULTIPLIER_MASK)
8164 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8165 } else {
8166 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8167 * port and will be fixed up in the encoder->get_config
8168 * function. */
8169 pipe_config->pixel_multiplier = 1;
8170 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008171 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8172 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008173 /*
8174 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8175 * on 830. Filter it out here so that we don't
8176 * report errors due to that.
8177 */
8178 if (IS_I830(dev))
8179 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8180
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008181 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8182 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008183 } else {
8184 /* Mask out read-only status bits. */
8185 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8186 DPLL_PORTC_READY_MASK |
8187 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008188 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008189
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008190 if (IS_CHERRYVIEW(dev))
8191 chv_crtc_clock_get(crtc, pipe_config);
8192 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008193 vlv_crtc_clock_get(crtc, pipe_config);
8194 else
8195 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008196
Ville Syrjälä0f646142015-08-26 19:39:18 +03008197 /*
8198 * Normally the dotclock is filled in by the encoder .get_config()
8199 * but in case the pipe is enabled w/o any ports we need a sane
8200 * default.
8201 */
8202 pipe_config->base.adjusted_mode.crtc_clock =
8203 pipe_config->port_clock / pipe_config->pixel_multiplier;
8204
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008205 return true;
8206}
8207
Paulo Zanonidde86e22012-12-01 12:04:25 -02008208static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008209{
8210 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008211 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008212 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008213 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008214 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008215 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008216 bool has_ck505 = false;
8217 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008218
8219 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008220 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008221 switch (encoder->type) {
8222 case INTEL_OUTPUT_LVDS:
8223 has_panel = true;
8224 has_lvds = true;
8225 break;
8226 case INTEL_OUTPUT_EDP:
8227 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008228 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008229 has_cpu_edp = true;
8230 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008231 default:
8232 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008233 }
8234 }
8235
Keith Packard99eb6a02011-09-26 14:29:12 -07008236 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008237 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008238 can_ssc = has_ck505;
8239 } else {
8240 has_ck505 = false;
8241 can_ssc = true;
8242 }
8243
Imre Deak2de69052013-05-08 13:14:04 +03008244 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8245 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008246
8247 /* Ironlake: try to setup display ref clock before DPLL
8248 * enabling. This is only under driver's control after
8249 * PCH B stepping, previous chipset stepping should be
8250 * ignoring this setting.
8251 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 /* As we must carefully and slowly disable/enable each source in turn,
8255 * compute the final state we want first and check if we need to
8256 * make any changes at all.
8257 */
8258 final = val;
8259 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008260 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008262 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8264
8265 final &= ~DREF_SSC_SOURCE_MASK;
8266 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8267 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
Keith Packard199e5d72011-09-22 12:01:57 -07008269 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 final |= DREF_SSC_SOURCE_ENABLE;
8271
8272 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8273 final |= DREF_SSC1_ENABLE;
8274
8275 if (has_cpu_edp) {
8276 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8277 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8278 else
8279 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8280 } else
8281 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8282 } else {
8283 final |= DREF_SSC_SOURCE_DISABLE;
8284 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8285 }
8286
8287 if (final == val)
8288 return;
8289
8290 /* Always enable nonspread source */
8291 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8292
8293 if (has_ck505)
8294 val |= DREF_NONSPREAD_CK505_ENABLE;
8295 else
8296 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8297
8298 if (has_panel) {
8299 val &= ~DREF_SSC_SOURCE_MASK;
8300 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008301
Keith Packard199e5d72011-09-22 12:01:57 -07008302 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008304 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008306 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008307 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008308
8309 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008311 POSTING_READ(PCH_DREF_CONTROL);
8312 udelay(200);
8313
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008315
8316 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008317 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008318 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008319 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008321 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008323 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008325
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008326 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008327 POSTING_READ(PCH_DREF_CONTROL);
8328 udelay(200);
8329 } else {
8330 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8331
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008333
8334 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008335 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008336
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008337 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008338 POSTING_READ(PCH_DREF_CONTROL);
8339 udelay(200);
8340
8341 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008342 val &= ~DREF_SSC_SOURCE_MASK;
8343 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008344
8345 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008347
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008349 POSTING_READ(PCH_DREF_CONTROL);
8350 udelay(200);
8351 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352
8353 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008354}
8355
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008356static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008358 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = I915_READ(SOUTH_CHICKEN2);
8361 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8362 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008363
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008364 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8365 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8366 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008367
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008368 tmp = I915_READ(SOUTH_CHICKEN2);
8369 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8370 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008371
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008372 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8373 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8374 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008375}
8376
8377/* WaMPhyProgramming:hsw */
8378static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8379{
8380 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
8382 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8383 tmp &= ~(0xFF << 24);
8384 tmp |= (0x12 << 24);
8385 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8386
Paulo Zanonidde86e22012-12-01 12:04:25 -02008387 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8388 tmp |= (1 << 11);
8389 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8390
8391 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8392 tmp |= (1 << 11);
8393 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8394
Paulo Zanonidde86e22012-12-01 12:04:25 -02008395 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8396 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8397 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8398
8399 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8400 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8401 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8404 tmp &= ~(7 << 13);
8405 tmp |= (5 << 13);
8406 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8409 tmp &= ~(7 << 13);
8410 tmp |= (5 << 13);
8411 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
8413 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8414 tmp &= ~0xFF;
8415 tmp |= 0x1C;
8416 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8417
8418 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8419 tmp &= ~0xFF;
8420 tmp |= 0x1C;
8421 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8422
8423 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8424 tmp &= ~(0xFF << 16);
8425 tmp |= (0x1C << 16);
8426 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8429 tmp &= ~(0xFF << 16);
8430 tmp |= (0x1C << 16);
8431 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8432
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008433 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8434 tmp |= (1 << 27);
8435 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008437 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8438 tmp |= (1 << 27);
8439 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008440
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008441 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8442 tmp &= ~(0xF << 28);
8443 tmp |= (4 << 28);
8444 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008445
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008446 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8447 tmp &= ~(0xF << 28);
8448 tmp |= (4 << 28);
8449 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008450}
8451
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008452/* Implements 3 different sequences from BSpec chapter "Display iCLK
8453 * Programming" based on the parameters passed:
8454 * - Sequence to enable CLKOUT_DP
8455 * - Sequence to enable CLKOUT_DP without spread
8456 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8457 */
8458static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8459 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008460{
8461 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008462 uint32_t reg, tmp;
8463
8464 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8465 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008466 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008467 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468
Ville Syrjäläa5805162015-05-26 20:42:30 +03008469 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470
8471 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8472 tmp &= ~SBI_SSCCTL_DISABLE;
8473 tmp |= SBI_SSCCTL_PATHALT;
8474 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8475
8476 udelay(24);
8477
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008478 if (with_spread) {
8479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8480 tmp &= ~SBI_SSCCTL_PATHALT;
8481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008483 if (with_fdi) {
8484 lpt_reset_fdi_mphy(dev_priv);
8485 lpt_program_fdi_mphy(dev_priv);
8486 }
8487 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Ville Syrjäläc2699522015-08-27 23:55:59 +03008489 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008490 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8491 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8492 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008493
Ville Syrjäläa5805162015-05-26 20:42:30 +03008494 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008495}
8496
Paulo Zanoni47701c32013-07-23 11:19:25 -03008497/* Sequence to disable CLKOUT_DP */
8498static void lpt_disable_clkout_dp(struct drm_device *dev)
8499{
8500 struct drm_i915_private *dev_priv = dev->dev_private;
8501 uint32_t reg, tmp;
8502
Ville Syrjäläa5805162015-05-26 20:42:30 +03008503 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008504
Ville Syrjäläc2699522015-08-27 23:55:59 +03008505 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008506 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8507 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8508 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8509
8510 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8511 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8512 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8513 tmp |= SBI_SSCCTL_PATHALT;
8514 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8515 udelay(32);
8516 }
8517 tmp |= SBI_SSCCTL_DISABLE;
8518 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8519 }
8520
Ville Syrjäläa5805162015-05-26 20:42:30 +03008521 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008522}
8523
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008524static void lpt_init_pch_refclk(struct drm_device *dev)
8525{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008526 struct intel_encoder *encoder;
8527 bool has_vga = false;
8528
Damien Lespiaub2784e12014-08-05 11:29:37 +01008529 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008530 switch (encoder->type) {
8531 case INTEL_OUTPUT_ANALOG:
8532 has_vga = true;
8533 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008534 default:
8535 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008536 }
8537 }
8538
Paulo Zanoni47701c32013-07-23 11:19:25 -03008539 if (has_vga)
8540 lpt_enable_clkout_dp(dev, true, true);
8541 else
8542 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008543}
8544
Paulo Zanonidde86e22012-12-01 12:04:25 -02008545/*
8546 * Initialize reference clocks when the driver loads
8547 */
8548void intel_init_pch_refclk(struct drm_device *dev)
8549{
8550 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8551 ironlake_init_pch_refclk(dev);
8552 else if (HAS_PCH_LPT(dev))
8553 lpt_init_pch_refclk(dev);
8554}
8555
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008556static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008557{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008558 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008559 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008560 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008561 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008563 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008565 bool is_lvds = false;
8566
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008567 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 if (connector_state->crtc != crtc_state->base.crtc)
8569 continue;
8570
8571 encoder = to_intel_encoder(connector_state->best_encoder);
8572
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008573 switch (encoder->type) {
8574 case INTEL_OUTPUT_LVDS:
8575 is_lvds = true;
8576 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008577 default:
8578 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008579 }
8580 num_connectors++;
8581 }
8582
8583 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008584 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008585 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008586 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008587 }
8588
8589 return 120000;
8590}
8591
Daniel Vetter6ff93602013-04-19 11:24:36 +02008592static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008593{
8594 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8596 int pipe = intel_crtc->pipe;
8597 uint32_t val;
8598
Daniel Vetter78114072013-06-13 00:54:57 +02008599 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008600
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008601 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008602 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008603 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008604 break;
8605 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008606 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008607 break;
8608 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008609 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008610 break;
8611 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008612 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008613 break;
8614 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008615 /* Case prevented by intel_choose_pipe_bpp_dither. */
8616 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008617 }
8618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008619 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008620 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8621
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008622 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008623 val |= PIPECONF_INTERLACED_ILK;
8624 else
8625 val |= PIPECONF_PROGRESSIVE;
8626
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008627 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008628 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008629
Paulo Zanonic8203562012-09-12 10:06:29 -03008630 I915_WRITE(PIPECONF(pipe), val);
8631 POSTING_READ(PIPECONF(pipe));
8632}
8633
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008634/*
8635 * Set up the pipe CSC unit.
8636 *
8637 * Currently only full range RGB to limited range RGB conversion
8638 * is supported, but eventually this should handle various
8639 * RGB<->YCbCr scenarios as well.
8640 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008641static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008642{
8643 struct drm_device *dev = crtc->dev;
8644 struct drm_i915_private *dev_priv = dev->dev_private;
8645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8646 int pipe = intel_crtc->pipe;
8647 uint16_t coeff = 0x7800; /* 1.0 */
8648
8649 /*
8650 * TODO: Check what kind of values actually come out of the pipe
8651 * with these coeff/postoff values and adjust to get the best
8652 * accuracy. Perhaps we even need to take the bpc value into
8653 * consideration.
8654 */
8655
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008656 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008657 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8658
8659 /*
8660 * GY/GU and RY/RU should be the other way around according
8661 * to BSpec, but reality doesn't agree. Just set them up in
8662 * a way that results in the correct picture.
8663 */
8664 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8665 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8666
8667 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8668 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8669
8670 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8671 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8672
8673 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8674 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8675 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8676
8677 if (INTEL_INFO(dev)->gen > 6) {
8678 uint16_t postoff = 0;
8679
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008680 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008681 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008682
8683 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8684 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8685 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8686
8687 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8688 } else {
8689 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8690
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008691 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008692 mode |= CSC_BLACK_SCREEN_OFFSET;
8693
8694 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8695 }
8696}
8697
Daniel Vetter6ff93602013-04-19 11:24:36 +02008698static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008699{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008700 struct drm_device *dev = crtc->dev;
8701 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008703 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008705 uint32_t val;
8706
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008707 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008709 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008710 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8711
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008712 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008713 val |= PIPECONF_INTERLACED_ILK;
8714 else
8715 val |= PIPECONF_PROGRESSIVE;
8716
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008717 I915_WRITE(PIPECONF(cpu_transcoder), val);
8718 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008719
8720 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8721 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008722
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308723 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008724 val = 0;
8725
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008726 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008727 case 18:
8728 val |= PIPEMISC_DITHER_6_BPC;
8729 break;
8730 case 24:
8731 val |= PIPEMISC_DITHER_8_BPC;
8732 break;
8733 case 30:
8734 val |= PIPEMISC_DITHER_10_BPC;
8735 break;
8736 case 36:
8737 val |= PIPEMISC_DITHER_12_BPC;
8738 break;
8739 default:
8740 /* Case prevented by pipe_config_set_bpp. */
8741 BUG();
8742 }
8743
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008744 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008745 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8746
8747 I915_WRITE(PIPEMISC(pipe), val);
8748 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008749}
8750
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008751static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008752 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008753 intel_clock_t *clock,
8754 bool *has_reduced_clock,
8755 intel_clock_t *reduced_clock)
8756{
8757 struct drm_device *dev = crtc->dev;
8758 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008759 int refclk;
8760 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008761 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008762
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008763 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008764
8765 /*
8766 * Returns a set of divisors for the desired target clock with the given
8767 * refclk, or FALSE. The returned values represent the clock equation:
8768 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8769 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008770 limit = intel_limit(crtc_state, refclk);
8771 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008772 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008773 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008774 if (!ret)
8775 return false;
8776
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008777 return true;
8778}
8779
Paulo Zanonid4b19312012-11-29 11:29:32 -02008780int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8781{
8782 /*
8783 * Account for spread spectrum to avoid
8784 * oversubscribing the link. Max center spread
8785 * is 2.5%; use 5% for safety's sake.
8786 */
8787 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008788 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008789}
8790
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008791static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008792{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008793 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008794}
8795
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008796static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008798 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008799 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008800{
8801 struct drm_crtc *crtc = &intel_crtc->base;
8802 struct drm_device *dev = crtc->dev;
8803 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008804 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008805 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008806 struct drm_connector_state *connector_state;
8807 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008808 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008809 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008810 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008812 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008813 if (connector_state->crtc != crtc_state->base.crtc)
8814 continue;
8815
8816 encoder = to_intel_encoder(connector_state->best_encoder);
8817
8818 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008819 case INTEL_OUTPUT_LVDS:
8820 is_lvds = true;
8821 break;
8822 case INTEL_OUTPUT_SDVO:
8823 case INTEL_OUTPUT_HDMI:
8824 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008825 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008826 default:
8827 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008828 }
8829
8830 num_connectors++;
8831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008832
Chris Wilsonc1858122010-12-03 21:35:48 +00008833 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008834 factor = 21;
8835 if (is_lvds) {
8836 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008837 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008838 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008839 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008841 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008842
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008843 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008844 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008845
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008846 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8847 *fp2 |= FP_CB_TUNE;
8848
Chris Wilson5eddb702010-09-11 13:48:45 +01008849 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008850
Eric Anholta07d6782011-03-30 13:01:08 -07008851 if (is_lvds)
8852 dpll |= DPLLB_MODE_LVDS;
8853 else
8854 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008857 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008858
8859 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008860 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008862 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008863
Eric Anholta07d6782011-03-30 13:01:08 -07008864 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008866 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008868
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008870 case 5:
8871 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8872 break;
8873 case 7:
8874 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8875 break;
8876 case 10:
8877 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8878 break;
8879 case 14:
8880 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8881 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 }
8883
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008884 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008885 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 else
8887 dpll |= PLL_REF_INPUT_DREFCLK;
8888
Daniel Vetter959e16d2013-06-05 13:34:21 +02008889 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008890}
8891
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008892static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8893 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008894{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008895 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008897 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008898 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008899 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008900 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008901
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008902 memset(&crtc_state->dpll_hw_state, 0,
8903 sizeof(crtc_state->dpll_hw_state));
8904
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008905 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008907 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8908 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8909
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008911 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008913 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8914 return -EINVAL;
8915 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008916 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008917 if (!crtc_state->clock_set) {
8918 crtc_state->dpll.n = clock.n;
8919 crtc_state->dpll.m1 = clock.m1;
8920 crtc_state->dpll.m2 = clock.m2;
8921 crtc_state->dpll.p1 = clock.p1;
8922 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008923 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008924
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008925 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008926 if (crtc_state->has_pch_encoder) {
8927 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008928 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008929 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008930
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008931 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008932 &fp, &reduced_clock,
8933 has_reduced_clock ? &fp2 : NULL);
8934
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008935 crtc_state->dpll_hw_state.dpll = dpll;
8936 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008937 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008938 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008939 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008940 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008941
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008942 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008943 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008944 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008945 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008946 return -EINVAL;
8947 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008948 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008949
Rodrigo Viviab585de2015-03-24 12:40:09 -07008950 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008951 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008952 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008953 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008954
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008955 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008956}
8957
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8959 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008960{
8961 struct drm_device *dev = crtc->base.dev;
8962 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008963 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008964
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008965 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8966 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8967 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8968 & ~TU_SIZE_MASK;
8969 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8970 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8971 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8972}
8973
8974static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8975 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008976 struct intel_link_m_n *m_n,
8977 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008978{
8979 struct drm_device *dev = crtc->base.dev;
8980 struct drm_i915_private *dev_priv = dev->dev_private;
8981 enum pipe pipe = crtc->pipe;
8982
8983 if (INTEL_INFO(dev)->gen >= 5) {
8984 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8985 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8986 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8987 & ~TU_SIZE_MASK;
8988 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8989 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8990 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008991 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8992 * gen < 8) and if DRRS is supported (to make sure the
8993 * registers are not unnecessarily read).
8994 */
8995 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008996 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008997 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8998 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8999 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9000 & ~TU_SIZE_MASK;
9001 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9002 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9003 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9004 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009005 } else {
9006 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9007 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9008 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9009 & ~TU_SIZE_MASK;
9010 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9011 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9012 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9013 }
9014}
9015
9016void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009017 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009018{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009019 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009020 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9021 else
9022 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009023 &pipe_config->dp_m_n,
9024 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009025}
9026
Daniel Vetter72419202013-04-04 13:28:53 +02009027static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009028 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009029{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009030 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009031 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009032}
9033
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009034static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009035 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009036{
9037 struct drm_device *dev = crtc->base.dev;
9038 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009039 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9040 uint32_t ps_ctrl = 0;
9041 int id = -1;
9042 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009043
Chandra Kondurua1b22782015-04-07 15:28:45 -07009044 /* find scaler attached to this pipe */
9045 for (i = 0; i < crtc->num_scalers; i++) {
9046 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9047 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9048 id = i;
9049 pipe_config->pch_pfit.enabled = true;
9050 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9051 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9052 break;
9053 }
9054 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009055
Chandra Kondurua1b22782015-04-07 15:28:45 -07009056 scaler_state->scaler_id = id;
9057 if (id >= 0) {
9058 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9059 } else {
9060 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009061 }
9062}
9063
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009064static void
9065skylake_get_initial_plane_config(struct intel_crtc *crtc,
9066 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009067{
9068 struct drm_device *dev = crtc->base.dev;
9069 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009070 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071 int pipe = crtc->pipe;
9072 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009073 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009074 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009075 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009076
Damien Lespiaud9806c92015-01-21 14:07:19 +00009077 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009078 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009079 DRM_DEBUG_KMS("failed to alloc fb\n");
9080 return;
9081 }
9082
Damien Lespiau1b842c82015-01-21 13:50:54 +00009083 fb = &intel_fb->base;
9084
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009085 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009086 if (!(val & PLANE_CTL_ENABLE))
9087 goto error;
9088
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9090 fourcc = skl_format_to_fourcc(pixel_format,
9091 val & PLANE_CTL_ORDER_RGBX,
9092 val & PLANE_CTL_ALPHA_MASK);
9093 fb->pixel_format = fourcc;
9094 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9095
Damien Lespiau40f46282015-02-27 11:15:21 +00009096 tiling = val & PLANE_CTL_TILED_MASK;
9097 switch (tiling) {
9098 case PLANE_CTL_TILED_LINEAR:
9099 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9100 break;
9101 case PLANE_CTL_TILED_X:
9102 plane_config->tiling = I915_TILING_X;
9103 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9104 break;
9105 case PLANE_CTL_TILED_Y:
9106 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9107 break;
9108 case PLANE_CTL_TILED_YF:
9109 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9110 break;
9111 default:
9112 MISSING_CASE(tiling);
9113 goto error;
9114 }
9115
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009116 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9117 plane_config->base = base;
9118
9119 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9120
9121 val = I915_READ(PLANE_SIZE(pipe, 0));
9122 fb->height = ((val >> 16) & 0xfff) + 1;
9123 fb->width = ((val >> 0) & 0x1fff) + 1;
9124
9125 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009126 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9127 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009128 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9129
9130 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009131 fb->pixel_format,
9132 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009133
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009134 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009135
9136 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9137 pipe_name(pipe), fb->width, fb->height,
9138 fb->bits_per_pixel, base, fb->pitches[0],
9139 plane_config->size);
9140
Damien Lespiau2d140302015-02-05 17:22:18 +00009141 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009142 return;
9143
9144error:
9145 kfree(fb);
9146}
9147
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009148static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009149 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009150{
9151 struct drm_device *dev = crtc->base.dev;
9152 struct drm_i915_private *dev_priv = dev->dev_private;
9153 uint32_t tmp;
9154
9155 tmp = I915_READ(PF_CTL(crtc->pipe));
9156
9157 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009158 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009159 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9160 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009161
9162 /* We currently do not free assignements of panel fitters on
9163 * ivb/hsw (since we don't use the higher upscaling modes which
9164 * differentiates them) so just WARN about this case for now. */
9165 if (IS_GEN7(dev)) {
9166 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9167 PF_PIPE_SEL_IVB(crtc->pipe));
9168 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009169 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009170}
9171
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009172static void
9173ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9174 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009175{
9176 struct drm_device *dev = crtc->base.dev;
9177 struct drm_i915_private *dev_priv = dev->dev_private;
9178 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009179 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009180 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009181 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009182 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009183 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009184
Damien Lespiau42a7b082015-02-05 19:35:13 +00009185 val = I915_READ(DSPCNTR(pipe));
9186 if (!(val & DISPLAY_PLANE_ENABLE))
9187 return;
9188
Damien Lespiaud9806c92015-01-21 14:07:19 +00009189 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009190 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009191 DRM_DEBUG_KMS("failed to alloc fb\n");
9192 return;
9193 }
9194
Damien Lespiau1b842c82015-01-21 13:50:54 +00009195 fb = &intel_fb->base;
9196
Daniel Vetter18c52472015-02-10 17:16:09 +00009197 if (INTEL_INFO(dev)->gen >= 4) {
9198 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009199 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009200 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9201 }
9202 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009203
9204 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009205 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009206 fb->pixel_format = fourcc;
9207 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009208
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009209 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009211 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009213 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009214 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009215 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009216 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009217 }
9218 plane_config->base = base;
9219
9220 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009221 fb->width = ((val >> 16) & 0xfff) + 1;
9222 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009223
9224 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009225 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009226
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009227 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009228 fb->pixel_format,
9229 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009231 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232
Damien Lespiau2844a922015-01-20 12:51:48 +00009233 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9234 pipe_name(pipe), fb->width, fb->height,
9235 fb->bits_per_pixel, base, fb->pitches[0],
9236 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009237
Damien Lespiau2d140302015-02-05 17:22:18 +00009238 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009239}
9240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009242 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009243{
9244 struct drm_device *dev = crtc->base.dev;
9245 struct drm_i915_private *dev_priv = dev->dev_private;
9246 uint32_t tmp;
9247
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009248 if (!intel_display_power_is_enabled(dev_priv,
9249 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009250 return false;
9251
Daniel Vettere143a212013-07-04 12:01:15 +02009252 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009253 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009254
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009255 tmp = I915_READ(PIPECONF(crtc->pipe));
9256 if (!(tmp & PIPECONF_ENABLE))
9257 return false;
9258
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009259 switch (tmp & PIPECONF_BPC_MASK) {
9260 case PIPECONF_6BPC:
9261 pipe_config->pipe_bpp = 18;
9262 break;
9263 case PIPECONF_8BPC:
9264 pipe_config->pipe_bpp = 24;
9265 break;
9266 case PIPECONF_10BPC:
9267 pipe_config->pipe_bpp = 30;
9268 break;
9269 case PIPECONF_12BPC:
9270 pipe_config->pipe_bpp = 36;
9271 break;
9272 default:
9273 break;
9274 }
9275
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009276 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9277 pipe_config->limited_color_range = true;
9278
Daniel Vetterab9412b2013-05-03 11:49:46 +02009279 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009280 struct intel_shared_dpll *pll;
9281
Daniel Vetter88adfff2013-03-28 10:42:01 +01009282 pipe_config->has_pch_encoder = true;
9283
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009284 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9285 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9286 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009287
9288 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009289
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009290 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009291 pipe_config->shared_dpll =
9292 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009293 } else {
9294 tmp = I915_READ(PCH_DPLL_SEL);
9295 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9296 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9297 else
9298 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9299 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009300
9301 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9302
9303 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9304 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009305
9306 tmp = pipe_config->dpll_hw_state.dpll;
9307 pipe_config->pixel_multiplier =
9308 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9309 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009310
9311 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009312 } else {
9313 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009314 }
9315
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009316 intel_get_pipe_timings(crtc, pipe_config);
9317
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009318 ironlake_get_pfit_config(crtc, pipe_config);
9319
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009320 return true;
9321}
9322
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009323static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9324{
9325 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009326 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009328 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009329 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009330 pipe_name(crtc->pipe));
9331
Rob Clarke2c719b2014-12-15 13:56:32 -05009332 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9333 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009334 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9335 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009336 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9337 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009339 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009340 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009341 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009342 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009343 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009344 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009347
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009348 /*
9349 * In theory we can still leave IRQs enabled, as long as only the HPD
9350 * interrupts remain enabled. We used to check for that, but since it's
9351 * gen-specific and since we only disable LCPLL after we fully disable
9352 * the interrupts, the check below should be enough.
9353 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355}
9356
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009357static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9358{
9359 struct drm_device *dev = dev_priv->dev;
9360
9361 if (IS_HASWELL(dev))
9362 return I915_READ(D_COMP_HSW);
9363 else
9364 return I915_READ(D_COMP_BDW);
9365}
9366
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009367static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9368{
9369 struct drm_device *dev = dev_priv->dev;
9370
9371 if (IS_HASWELL(dev)) {
9372 mutex_lock(&dev_priv->rps.hw_lock);
9373 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9374 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009375 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009376 mutex_unlock(&dev_priv->rps.hw_lock);
9377 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009378 I915_WRITE(D_COMP_BDW, val);
9379 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009380 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381}
9382
9383/*
9384 * This function implements pieces of two sequences from BSpec:
9385 * - Sequence for display software to disable LCPLL
9386 * - Sequence for display software to allow package C8+
9387 * The steps implemented here are just the steps that actually touch the LCPLL
9388 * register. Callers should take care of disabling all the display engine
9389 * functions, doing the mode unset, fixing interrupts, etc.
9390 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009391static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9392 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393{
9394 uint32_t val;
9395
9396 assert_can_disable_lcpll(dev_priv);
9397
9398 val = I915_READ(LCPLL_CTL);
9399
9400 if (switch_to_fclk) {
9401 val |= LCPLL_CD_SOURCE_FCLK;
9402 I915_WRITE(LCPLL_CTL, val);
9403
9404 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9405 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9406 DRM_ERROR("Switching to FCLK failed\n");
9407
9408 val = I915_READ(LCPLL_CTL);
9409 }
9410
9411 val |= LCPLL_PLL_DISABLE;
9412 I915_WRITE(LCPLL_CTL, val);
9413 POSTING_READ(LCPLL_CTL);
9414
9415 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9416 DRM_ERROR("LCPLL still locked\n");
9417
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009418 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009419 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009420 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009421 ndelay(100);
9422
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009423 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9424 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009425 DRM_ERROR("D_COMP RCOMP still in progress\n");
9426
9427 if (allow_power_down) {
9428 val = I915_READ(LCPLL_CTL);
9429 val |= LCPLL_POWER_DOWN_ALLOW;
9430 I915_WRITE(LCPLL_CTL, val);
9431 POSTING_READ(LCPLL_CTL);
9432 }
9433}
9434
9435/*
9436 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9437 * source.
9438 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009439static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440{
9441 uint32_t val;
9442
9443 val = I915_READ(LCPLL_CTL);
9444
9445 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9446 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9447 return;
9448
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009449 /*
9450 * Make sure we're not on PC8 state before disabling PC8, otherwise
9451 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009452 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009453 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009454
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455 if (val & LCPLL_POWER_DOWN_ALLOW) {
9456 val &= ~LCPLL_POWER_DOWN_ALLOW;
9457 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009458 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009459 }
9460
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009461 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 val |= D_COMP_COMP_FORCE;
9463 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009464 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009465
9466 val = I915_READ(LCPLL_CTL);
9467 val &= ~LCPLL_PLL_DISABLE;
9468 I915_WRITE(LCPLL_CTL, val);
9469
9470 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9471 DRM_ERROR("LCPLL not locked yet\n");
9472
9473 if (val & LCPLL_CD_SOURCE_FCLK) {
9474 val = I915_READ(LCPLL_CTL);
9475 val &= ~LCPLL_CD_SOURCE_FCLK;
9476 I915_WRITE(LCPLL_CTL, val);
9477
9478 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9479 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9480 DRM_ERROR("Switching back to LCPLL failed\n");
9481 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009482
Mika Kuoppala59bad942015-01-16 11:34:40 +02009483 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009484 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009485}
9486
Paulo Zanoni765dab672014-03-07 20:08:18 -03009487/*
9488 * Package states C8 and deeper are really deep PC states that can only be
9489 * reached when all the devices on the system allow it, so even if the graphics
9490 * device allows PC8+, it doesn't mean the system will actually get to these
9491 * states. Our driver only allows PC8+ when going into runtime PM.
9492 *
9493 * The requirements for PC8+ are that all the outputs are disabled, the power
9494 * well is disabled and most interrupts are disabled, and these are also
9495 * requirements for runtime PM. When these conditions are met, we manually do
9496 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9497 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9498 * hang the machine.
9499 *
9500 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9501 * the state of some registers, so when we come back from PC8+ we need to
9502 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9503 * need to take care of the registers kept by RC6. Notice that this happens even
9504 * if we don't put the device in PCI D3 state (which is what currently happens
9505 * because of the runtime PM support).
9506 *
9507 * For more, read "Display Sequences for Package C8" on the hardware
9508 * documentation.
9509 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009510void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009511{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009512 struct drm_device *dev = dev_priv->dev;
9513 uint32_t val;
9514
Paulo Zanonic67a4702013-08-19 13:18:09 -03009515 DRM_DEBUG_KMS("Enabling package C8+\n");
9516
Ville Syrjäläc2699522015-08-27 23:55:59 +03009517 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009518 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9519 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9520 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9521 }
9522
9523 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009524 hsw_disable_lcpll(dev_priv, true, true);
9525}
9526
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009527void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009528{
9529 struct drm_device *dev = dev_priv->dev;
9530 uint32_t val;
9531
Paulo Zanonic67a4702013-08-19 13:18:09 -03009532 DRM_DEBUG_KMS("Disabling package C8+\n");
9533
9534 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009535 lpt_init_pch_refclk(dev);
9536
Ville Syrjäläc2699522015-08-27 23:55:59 +03009537 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009538 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9539 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9540 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9541 }
9542
9543 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009544}
9545
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009546static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309547{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009548 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009549 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309550
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009551 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309552}
9553
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009554/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009555static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009556{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009557 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009558 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009559 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009560
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009561 for_each_intel_crtc(state->dev, intel_crtc) {
9562 int pixel_rate;
9563
9564 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9565 if (IS_ERR(crtc_state))
9566 return PTR_ERR(crtc_state);
9567
9568 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569 continue;
9570
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009571 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009572
9573 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009574 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009575 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9576
9577 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9578 }
9579
9580 return max_pixel_rate;
9581}
9582
9583static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9584{
9585 struct drm_i915_private *dev_priv = dev->dev_private;
9586 uint32_t val, data;
9587 int ret;
9588
9589 if (WARN((I915_READ(LCPLL_CTL) &
9590 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9591 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9592 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9593 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9594 "trying to change cdclk frequency with cdclk not enabled\n"))
9595 return;
9596
9597 mutex_lock(&dev_priv->rps.hw_lock);
9598 ret = sandybridge_pcode_write(dev_priv,
9599 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9600 mutex_unlock(&dev_priv->rps.hw_lock);
9601 if (ret) {
9602 DRM_ERROR("failed to inform pcode about cdclk change\n");
9603 return;
9604 }
9605
9606 val = I915_READ(LCPLL_CTL);
9607 val |= LCPLL_CD_SOURCE_FCLK;
9608 I915_WRITE(LCPLL_CTL, val);
9609
9610 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9611 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9612 DRM_ERROR("Switching to FCLK failed\n");
9613
9614 val = I915_READ(LCPLL_CTL);
9615 val &= ~LCPLL_CLK_FREQ_MASK;
9616
9617 switch (cdclk) {
9618 case 450000:
9619 val |= LCPLL_CLK_FREQ_450;
9620 data = 0;
9621 break;
9622 case 540000:
9623 val |= LCPLL_CLK_FREQ_54O_BDW;
9624 data = 1;
9625 break;
9626 case 337500:
9627 val |= LCPLL_CLK_FREQ_337_5_BDW;
9628 data = 2;
9629 break;
9630 case 675000:
9631 val |= LCPLL_CLK_FREQ_675_BDW;
9632 data = 3;
9633 break;
9634 default:
9635 WARN(1, "invalid cdclk frequency\n");
9636 return;
9637 }
9638
9639 I915_WRITE(LCPLL_CTL, val);
9640
9641 val = I915_READ(LCPLL_CTL);
9642 val &= ~LCPLL_CD_SOURCE_FCLK;
9643 I915_WRITE(LCPLL_CTL, val);
9644
9645 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9646 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9647 DRM_ERROR("Switching back to LCPLL failed\n");
9648
9649 mutex_lock(&dev_priv->rps.hw_lock);
9650 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9651 mutex_unlock(&dev_priv->rps.hw_lock);
9652
9653 intel_update_cdclk(dev);
9654
9655 WARN(cdclk != dev_priv->cdclk_freq,
9656 "cdclk requested %d kHz but got %d kHz\n",
9657 cdclk, dev_priv->cdclk_freq);
9658}
9659
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009660static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009661{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009662 struct drm_i915_private *dev_priv = to_i915(state->dev);
9663 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009664 int cdclk;
9665
9666 /*
9667 * FIXME should also account for plane ratio
9668 * once 64bpp pixel formats are supported.
9669 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009670 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009672 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009674 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009675 cdclk = 450000;
9676 else
9677 cdclk = 337500;
9678
9679 /*
9680 * FIXME move the cdclk caclulation to
9681 * compute_config() so we can fail gracegully.
9682 */
9683 if (cdclk > dev_priv->max_cdclk_freq) {
9684 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9685 cdclk, dev_priv->max_cdclk_freq);
9686 cdclk = dev_priv->max_cdclk_freq;
9687 }
9688
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009689 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009690
9691 return 0;
9692}
9693
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009696 struct drm_device *dev = old_state->dev;
9697 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700}
9701
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009702static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9703 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009704{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009705 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009706 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009707
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009708 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009709
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009710 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009711}
9712
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309713static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9714 enum port port,
9715 struct intel_crtc_state *pipe_config)
9716{
9717 switch (port) {
9718 case PORT_A:
9719 pipe_config->ddi_pll_sel = SKL_DPLL0;
9720 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9721 break;
9722 case PORT_B:
9723 pipe_config->ddi_pll_sel = SKL_DPLL1;
9724 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9725 break;
9726 case PORT_C:
9727 pipe_config->ddi_pll_sel = SKL_DPLL2;
9728 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9729 break;
9730 default:
9731 DRM_ERROR("Incorrect port type\n");
9732 }
9733}
9734
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009735static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9736 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009737 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009738{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009739 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009740
9741 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9742 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9743
9744 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009745 case SKL_DPLL0:
9746 /*
9747 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9748 * of the shared DPLL framework and thus needs to be read out
9749 * separately
9750 */
9751 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9752 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9753 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009754 case SKL_DPLL1:
9755 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9756 break;
9757 case SKL_DPLL2:
9758 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9759 break;
9760 case SKL_DPLL3:
9761 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9762 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009763 }
9764}
9765
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009766static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9767 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009768 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009769{
9770 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9771
9772 switch (pipe_config->ddi_pll_sel) {
9773 case PORT_CLK_SEL_WRPLL1:
9774 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9775 break;
9776 case PORT_CLK_SEL_WRPLL2:
9777 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9778 break;
9779 }
9780}
9781
Daniel Vetter26804af2014-06-25 22:01:55 +03009782static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009783 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009784{
9785 struct drm_device *dev = crtc->base.dev;
9786 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009787 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009788 enum port port;
9789 uint32_t tmp;
9790
9791 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9792
9793 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9794
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009795 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009796 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309797 else if (IS_BROXTON(dev))
9798 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009799 else
9800 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009801
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009802 if (pipe_config->shared_dpll >= 0) {
9803 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9804
9805 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9806 &pipe_config->dpll_hw_state));
9807 }
9808
Daniel Vetter26804af2014-06-25 22:01:55 +03009809 /*
9810 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9811 * DDI E. So just check whether this pipe is wired to DDI E and whether
9812 * the PCH transcoder is on.
9813 */
Damien Lespiauca370452013-12-03 13:56:24 +00009814 if (INTEL_INFO(dev)->gen < 9 &&
9815 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009816 pipe_config->has_pch_encoder = true;
9817
9818 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9819 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9820 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9821
9822 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9823 }
9824}
9825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009826static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009827 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009828{
9829 struct drm_device *dev = crtc->base.dev;
9830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009831 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009832 uint32_t tmp;
9833
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009834 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009835 POWER_DOMAIN_PIPE(crtc->pipe)))
9836 return false;
9837
Daniel Vettere143a212013-07-04 12:01:15 +02009838 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009839 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9840
Daniel Vettereccb1402013-05-22 00:50:22 +02009841 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9842 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9843 enum pipe trans_edp_pipe;
9844 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9845 default:
9846 WARN(1, "unknown pipe linked to edp transcoder\n");
9847 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9848 case TRANS_DDI_EDP_INPUT_A_ON:
9849 trans_edp_pipe = PIPE_A;
9850 break;
9851 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9852 trans_edp_pipe = PIPE_B;
9853 break;
9854 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9855 trans_edp_pipe = PIPE_C;
9856 break;
9857 }
9858
9859 if (trans_edp_pipe == crtc->pipe)
9860 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9861 }
9862
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009863 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009864 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009865 return false;
9866
Daniel Vettereccb1402013-05-22 00:50:22 +02009867 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009868 if (!(tmp & PIPECONF_ENABLE))
9869 return false;
9870
Daniel Vetter26804af2014-06-25 22:01:55 +03009871 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009872
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009873 intel_get_pipe_timings(crtc, pipe_config);
9874
Chandra Kondurua1b22782015-04-07 15:28:45 -07009875 if (INTEL_INFO(dev)->gen >= 9) {
9876 skl_init_scalers(dev, crtc, pipe_config);
9877 }
9878
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009879 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009880
9881 if (INTEL_INFO(dev)->gen >= 9) {
9882 pipe_config->scaler_state.scaler_id = -1;
9883 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9884 }
9885
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009886 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009887 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009888 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009889 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009890 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009891 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009892
Jesse Barnese59150d2014-01-07 13:30:45 -08009893 if (IS_HASWELL(dev))
9894 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9895 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009896
Clint Taylorebb69c92014-09-30 10:30:22 -07009897 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9898 pipe_config->pixel_multiplier =
9899 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9900 } else {
9901 pipe_config->pixel_multiplier = 1;
9902 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009904 return true;
9905}
9906
Chris Wilson560b85b2010-08-07 11:01:38 +01009907static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9908{
9909 struct drm_device *dev = crtc->dev;
9910 struct drm_i915_private *dev_priv = dev->dev_private;
9911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009912 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009913
Ville Syrjälädc41c152014-08-13 11:57:05 +03009914 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009915 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9916 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009917 unsigned int stride = roundup_pow_of_two(width) * 4;
9918
9919 switch (stride) {
9920 default:
9921 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9922 width, stride);
9923 stride = 256;
9924 /* fallthrough */
9925 case 256:
9926 case 512:
9927 case 1024:
9928 case 2048:
9929 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009930 }
9931
Ville Syrjälädc41c152014-08-13 11:57:05 +03009932 cntl |= CURSOR_ENABLE |
9933 CURSOR_GAMMA_ENABLE |
9934 CURSOR_FORMAT_ARGB |
9935 CURSOR_STRIDE(stride);
9936
9937 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009938 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009939
Ville Syrjälädc41c152014-08-13 11:57:05 +03009940 if (intel_crtc->cursor_cntl != 0 &&
9941 (intel_crtc->cursor_base != base ||
9942 intel_crtc->cursor_size != size ||
9943 intel_crtc->cursor_cntl != cntl)) {
9944 /* On these chipsets we can only modify the base/size/stride
9945 * whilst the cursor is disabled.
9946 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009947 I915_WRITE(CURCNTR(PIPE_A), 0);
9948 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009949 intel_crtc->cursor_cntl = 0;
9950 }
9951
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009952 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009953 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009954 intel_crtc->cursor_base = base;
9955 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009956
9957 if (intel_crtc->cursor_size != size) {
9958 I915_WRITE(CURSIZE, size);
9959 intel_crtc->cursor_size = size;
9960 }
9961
Chris Wilson4b0e3332014-05-30 16:35:26 +03009962 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009963 I915_WRITE(CURCNTR(PIPE_A), cntl);
9964 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009965 intel_crtc->cursor_cntl = cntl;
9966 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009967}
9968
9969static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9970{
9971 struct drm_device *dev = crtc->dev;
9972 struct drm_i915_private *dev_priv = dev->dev_private;
9973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9974 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009975 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009976
Chris Wilson4b0e3332014-05-30 16:35:26 +03009977 cntl = 0;
9978 if (base) {
9979 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009980 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309981 case 64:
9982 cntl |= CURSOR_MODE_64_ARGB_AX;
9983 break;
9984 case 128:
9985 cntl |= CURSOR_MODE_128_ARGB_AX;
9986 break;
9987 case 256:
9988 cntl |= CURSOR_MODE_256_ARGB_AX;
9989 break;
9990 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009991 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309992 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009993 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009994 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009995
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009996 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009997 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009998 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009999
Matt Roper8e7d6882015-01-21 16:35:41 -080010000 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010001 cntl |= CURSOR_ROTATE_180;
10002
Chris Wilson4b0e3332014-05-30 16:35:26 +030010003 if (intel_crtc->cursor_cntl != cntl) {
10004 I915_WRITE(CURCNTR(pipe), cntl);
10005 POSTING_READ(CURCNTR(pipe));
10006 intel_crtc->cursor_cntl = cntl;
10007 }
10008
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010009 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010010 I915_WRITE(CURBASE(pipe), base);
10011 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010012
10013 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010014}
10015
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010016/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010017static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10018 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010019{
10020 struct drm_device *dev = crtc->dev;
10021 struct drm_i915_private *dev_priv = dev->dev_private;
10022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10023 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010024 struct drm_plane_state *cursor_state = crtc->cursor->state;
10025 int x = cursor_state->crtc_x;
10026 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010027 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010028
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010029 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010030 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010032 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010033 base = 0;
10034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010035 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010036 base = 0;
10037
10038 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010039 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010040 base = 0;
10041
10042 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10043 x = -x;
10044 }
10045 pos |= x << CURSOR_X_SHIFT;
10046
10047 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010048 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010049 base = 0;
10050
10051 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10052 y = -y;
10053 }
10054 pos |= y << CURSOR_Y_SHIFT;
10055
Chris Wilson4b0e3332014-05-30 16:35:26 +030010056 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010057 return;
10058
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010059 I915_WRITE(CURPOS(pipe), pos);
10060
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010061 /* ILK+ do this automagically */
10062 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010063 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010064 base += (cursor_state->crtc_h *
10065 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010066 }
10067
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010068 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010069 i845_update_cursor(crtc, base);
10070 else
10071 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010072}
10073
Ville Syrjälädc41c152014-08-13 11:57:05 +030010074static bool cursor_size_ok(struct drm_device *dev,
10075 uint32_t width, uint32_t height)
10076{
10077 if (width == 0 || height == 0)
10078 return false;
10079
10080 /*
10081 * 845g/865g are special in that they are only limited by
10082 * the width of their cursors, the height is arbitrary up to
10083 * the precision of the register. Everything else requires
10084 * square cursors, limited to a few power-of-two sizes.
10085 */
10086 if (IS_845G(dev) || IS_I865G(dev)) {
10087 if ((width & 63) != 0)
10088 return false;
10089
10090 if (width > (IS_845G(dev) ? 64 : 512))
10091 return false;
10092
10093 if (height > 1023)
10094 return false;
10095 } else {
10096 switch (width | height) {
10097 case 256:
10098 case 128:
10099 if (IS_GEN2(dev))
10100 return false;
10101 case 64:
10102 break;
10103 default:
10104 return false;
10105 }
10106 }
10107
10108 return true;
10109}
10110
Jesse Barnes79e53942008-11-07 14:24:08 -080010111static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010112 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010113{
James Simmons72034252010-08-03 01:33:19 +010010114 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010116
James Simmons72034252010-08-03 01:33:19 +010010117 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010118 intel_crtc->lut_r[i] = red[i] >> 8;
10119 intel_crtc->lut_g[i] = green[i] >> 8;
10120 intel_crtc->lut_b[i] = blue[i] >> 8;
10121 }
10122
10123 intel_crtc_load_lut(crtc);
10124}
10125
Jesse Barnes79e53942008-11-07 14:24:08 -080010126/* VESA 640x480x72Hz mode to set on the pipe */
10127static struct drm_display_mode load_detect_mode = {
10128 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10129 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10130};
10131
Daniel Vettera8bb6812014-02-10 18:00:39 +010010132struct drm_framebuffer *
10133__intel_framebuffer_create(struct drm_device *dev,
10134 struct drm_mode_fb_cmd2 *mode_cmd,
10135 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010136{
10137 struct intel_framebuffer *intel_fb;
10138 int ret;
10139
10140 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010141 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010142 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010143
10144 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010145 if (ret)
10146 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010147
10148 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010149
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010150err:
10151 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010152 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010153}
10154
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010155static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010156intel_framebuffer_create(struct drm_device *dev,
10157 struct drm_mode_fb_cmd2 *mode_cmd,
10158 struct drm_i915_gem_object *obj)
10159{
10160 struct drm_framebuffer *fb;
10161 int ret;
10162
10163 ret = i915_mutex_lock_interruptible(dev);
10164 if (ret)
10165 return ERR_PTR(ret);
10166 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10167 mutex_unlock(&dev->struct_mutex);
10168
10169 return fb;
10170}
10171
Chris Wilsond2dff872011-04-19 08:36:26 +010010172static u32
10173intel_framebuffer_pitch_for_width(int width, int bpp)
10174{
10175 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10176 return ALIGN(pitch, 64);
10177}
10178
10179static u32
10180intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10181{
10182 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010183 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010184}
10185
10186static struct drm_framebuffer *
10187intel_framebuffer_create_for_mode(struct drm_device *dev,
10188 struct drm_display_mode *mode,
10189 int depth, int bpp)
10190{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010191 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010192 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010193 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010194
10195 obj = i915_gem_alloc_object(dev,
10196 intel_framebuffer_size_for_mode(mode, bpp));
10197 if (obj == NULL)
10198 return ERR_PTR(-ENOMEM);
10199
10200 mode_cmd.width = mode->hdisplay;
10201 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010202 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10203 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010204 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010205
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010206 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10207 if (IS_ERR(fb))
10208 drm_gem_object_unreference_unlocked(&obj->base);
10209
10210 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010211}
10212
10213static struct drm_framebuffer *
10214mode_fits_in_fbdev(struct drm_device *dev,
10215 struct drm_display_mode *mode)
10216{
Daniel Vetter06957262015-08-10 13:34:08 +020010217#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010218 struct drm_i915_private *dev_priv = dev->dev_private;
10219 struct drm_i915_gem_object *obj;
10220 struct drm_framebuffer *fb;
10221
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010222 if (!dev_priv->fbdev)
10223 return NULL;
10224
10225 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010226 return NULL;
10227
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010228 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010229 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010230
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010231 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010232 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10233 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010234 return NULL;
10235
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010236 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010237 return NULL;
10238
10239 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010240#else
10241 return NULL;
10242#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010243}
10244
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010245static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10246 struct drm_crtc *crtc,
10247 struct drm_display_mode *mode,
10248 struct drm_framebuffer *fb,
10249 int x, int y)
10250{
10251 struct drm_plane_state *plane_state;
10252 int hdisplay, vdisplay;
10253 int ret;
10254
10255 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10256 if (IS_ERR(plane_state))
10257 return PTR_ERR(plane_state);
10258
10259 if (mode)
10260 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10261 else
10262 hdisplay = vdisplay = 0;
10263
10264 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10265 if (ret)
10266 return ret;
10267 drm_atomic_set_fb_for_plane(plane_state, fb);
10268 plane_state->crtc_x = 0;
10269 plane_state->crtc_y = 0;
10270 plane_state->crtc_w = hdisplay;
10271 plane_state->crtc_h = vdisplay;
10272 plane_state->src_x = x << 16;
10273 plane_state->src_y = y << 16;
10274 plane_state->src_w = hdisplay << 16;
10275 plane_state->src_h = vdisplay << 16;
10276
10277 return 0;
10278}
10279
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010280bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010281 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010282 struct intel_load_detect_pipe *old,
10283 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010284{
10285 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010286 struct intel_encoder *intel_encoder =
10287 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010288 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010289 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010290 struct drm_crtc *crtc = NULL;
10291 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010292 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010293 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010294 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010295 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010296 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010297 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
Chris Wilsond2dff872011-04-19 08:36:26 +010010299 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010300 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010301 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010302
Rob Clark51fd3712013-11-19 12:10:12 -050010303retry:
10304 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10305 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010306 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010307
Jesse Barnes79e53942008-11-07 14:24:08 -080010308 /*
10309 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010310 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010311 * - if the connector already has an assigned crtc, use it (but make
10312 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010313 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010314 * - try to find the first unused crtc that can drive this connector,
10315 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010316 */
10317
10318 /* See if we already have a CRTC for this connector */
10319 if (encoder->crtc) {
10320 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010321
Rob Clark51fd3712013-11-19 12:10:12 -050010322 ret = drm_modeset_lock(&crtc->mutex, ctx);
10323 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010324 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010325 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10326 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010327 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010328
Daniel Vetter24218aa2012-08-12 19:27:11 +020010329 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010330 old->load_detect_temp = false;
10331
10332 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010333 if (connector->dpms != DRM_MODE_DPMS_ON)
10334 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010335
Chris Wilson71731882011-04-19 23:10:58 +010010336 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 }
10338
10339 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010340 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010341 i++;
10342 if (!(encoder->possible_crtcs & (1 << i)))
10343 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010344 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010345 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010346
10347 crtc = possible_crtc;
10348 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010349 }
10350
10351 /*
10352 * If we didn't find an unused CRTC, don't use any.
10353 */
10354 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010355 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010356 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010357 }
10358
Rob Clark51fd3712013-11-19 12:10:12 -050010359 ret = drm_modeset_lock(&crtc->mutex, ctx);
10360 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010361 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010362 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10363 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010364 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010365
10366 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010367 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010368 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010369 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010370
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010371 state = drm_atomic_state_alloc(dev);
10372 if (!state)
10373 return false;
10374
10375 state->acquire_ctx = ctx;
10376
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010377 connector_state = drm_atomic_get_connector_state(state, connector);
10378 if (IS_ERR(connector_state)) {
10379 ret = PTR_ERR(connector_state);
10380 goto fail;
10381 }
10382
10383 connector_state->crtc = crtc;
10384 connector_state->best_encoder = &intel_encoder->base;
10385
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010386 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10387 if (IS_ERR(crtc_state)) {
10388 ret = PTR_ERR(crtc_state);
10389 goto fail;
10390 }
10391
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010392 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010393
Chris Wilson64927112011-04-20 07:25:26 +010010394 if (!mode)
10395 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010396
Chris Wilsond2dff872011-04-19 08:36:26 +010010397 /* We need a framebuffer large enough to accommodate all accesses
10398 * that the plane may generate whilst we perform load detection.
10399 * We can not rely on the fbcon either being present (we get called
10400 * during its initialisation to detect all boot displays, or it may
10401 * not even exist) or that it is large enough to satisfy the
10402 * requested mode.
10403 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010404 fb = mode_fits_in_fbdev(dev, mode);
10405 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010406 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010407 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10408 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010409 } else
10410 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010411 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010413 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010414 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010415
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010416 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10417 if (ret)
10418 goto fail;
10419
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010420 drm_mode_copy(&crtc_state->base.mode, mode);
10421
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010422 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010423 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010424 if (old->release_fb)
10425 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010426 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010427 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010428 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010429
Jesse Barnes79e53942008-11-07 14:24:08 -080010430 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010431 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010432 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010433
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010434fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010435 drm_atomic_state_free(state);
10436 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010437
Rob Clark51fd3712013-11-19 12:10:12 -050010438 if (ret == -EDEADLK) {
10439 drm_modeset_backoff(ctx);
10440 goto retry;
10441 }
10442
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010443 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444}
10445
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010446void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010447 struct intel_load_detect_pipe *old,
10448 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010449{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010450 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010451 struct intel_encoder *intel_encoder =
10452 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010453 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010454 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010456 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010457 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010458 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010459 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010460
Chris Wilsond2dff872011-04-19 08:36:26 +010010461 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010462 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010463 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010464
Chris Wilson8261b192011-04-19 23:18:09 +010010465 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010466 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010467 if (!state)
10468 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010469
10470 state->acquire_ctx = ctx;
10471
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010472 connector_state = drm_atomic_get_connector_state(state, connector);
10473 if (IS_ERR(connector_state))
10474 goto fail;
10475
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010476 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10477 if (IS_ERR(crtc_state))
10478 goto fail;
10479
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010480 connector_state->best_encoder = NULL;
10481 connector_state->crtc = NULL;
10482
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010483 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010484
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010485 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10486 0, 0);
10487 if (ret)
10488 goto fail;
10489
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010490 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010491 if (ret)
10492 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010493
Daniel Vetter36206362012-12-10 20:42:17 +010010494 if (old->release_fb) {
10495 drm_framebuffer_unregister_private(old->release_fb);
10496 drm_framebuffer_unreference(old->release_fb);
10497 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010498
Chris Wilson0622a532011-04-21 09:32:11 +010010499 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 }
10501
Eric Anholtc751ce42010-03-25 11:48:48 -070010502 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010503 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10504 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010505
10506 return;
10507fail:
10508 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10509 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010510}
10511
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010512static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010513 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010514{
10515 struct drm_i915_private *dev_priv = dev->dev_private;
10516 u32 dpll = pipe_config->dpll_hw_state.dpll;
10517
10518 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010519 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010520 else if (HAS_PCH_SPLIT(dev))
10521 return 120000;
10522 else if (!IS_GEN2(dev))
10523 return 96000;
10524 else
10525 return 48000;
10526}
10527
Jesse Barnes79e53942008-11-07 14:24:08 -080010528/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010529static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010530 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010531{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010532 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010534 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010535 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 u32 fp;
10537 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010538 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010539 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010540
10541 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010542 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010544 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010545
10546 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010547 if (IS_PINEVIEW(dev)) {
10548 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10549 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010550 } else {
10551 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10552 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10553 }
10554
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010555 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010556 if (IS_PINEVIEW(dev))
10557 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10558 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010559 else
10560 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 DPLL_FPA01_P1_POST_DIV_SHIFT);
10562
10563 switch (dpll & DPLL_MODE_MASK) {
10564 case DPLLB_MODE_DAC_SERIAL:
10565 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10566 5 : 10;
10567 break;
10568 case DPLLB_MODE_LVDS:
10569 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10570 7 : 14;
10571 break;
10572 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010573 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010575 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 }
10577
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010578 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010579 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010580 else
Imre Deakdccbea32015-06-22 23:35:51 +030010581 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010583 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010584 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010585
10586 if (is_lvds) {
10587 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10588 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010589
10590 if (lvds & LVDS_CLKB_POWER_UP)
10591 clock.p2 = 7;
10592 else
10593 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 } else {
10595 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10596 clock.p1 = 2;
10597 else {
10598 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10599 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10600 }
10601 if (dpll & PLL_P2_DIVIDE_BY_4)
10602 clock.p2 = 4;
10603 else
10604 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010606
Imre Deakdccbea32015-06-22 23:35:51 +030010607 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 }
10609
Ville Syrjälä18442d02013-09-13 16:00:08 +030010610 /*
10611 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010612 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010613 * encoder's get_config() function.
10614 */
Imre Deakdccbea32015-06-22 23:35:51 +030010615 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010616}
10617
Ville Syrjälä6878da02013-09-13 15:59:11 +030010618int intel_dotclock_calculate(int link_freq,
10619 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010620{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621 /*
10622 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010623 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010624 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010625 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 *
10627 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010628 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 */
10630
Ville Syrjälä6878da02013-09-13 15:59:11 +030010631 if (!m_n->link_n)
10632 return 0;
10633
10634 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10635}
10636
Ville Syrjälä18442d02013-09-13 16:00:08 +030010637static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010638 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010639{
10640 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010641
10642 /* read out port_clock from the DPLL */
10643 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010644
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010645 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010646 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010647 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010648 * agree once we know their relationship in the encoder's
10649 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010651 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010652 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10653 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010654}
10655
10656/** Returns the currently programmed mode of the given pipe. */
10657struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10658 struct drm_crtc *crtc)
10659{
Jesse Barnes548f2452011-02-17 10:40:53 -080010660 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010662 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010663 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010664 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010665 int htot = I915_READ(HTOTAL(cpu_transcoder));
10666 int hsync = I915_READ(HSYNC(cpu_transcoder));
10667 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10668 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010669 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670
10671 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10672 if (!mode)
10673 return NULL;
10674
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010675 /*
10676 * Construct a pipe_config sufficient for getting the clock info
10677 * back out of crtc_clock_get.
10678 *
10679 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10680 * to use a real value here instead.
10681 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010682 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010684 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10685 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10686 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010687 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10688
Ville Syrjälä773ae032013-09-23 17:48:20 +030010689 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010690 mode->hdisplay = (htot & 0xffff) + 1;
10691 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10692 mode->hsync_start = (hsync & 0xffff) + 1;
10693 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10694 mode->vdisplay = (vtot & 0xffff) + 1;
10695 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10696 mode->vsync_start = (vsync & 0xffff) + 1;
10697 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10698
10699 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010700
10701 return mode;
10702}
10703
Chris Wilsonf047e392012-07-21 12:31:41 +010010704void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010705{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010706 struct drm_i915_private *dev_priv = dev->dev_private;
10707
Chris Wilsonf62a0072014-02-21 17:55:39 +000010708 if (dev_priv->mm.busy)
10709 return;
10710
Paulo Zanoni43694d62014-03-07 20:08:08 -030010711 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010712 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010713 if (INTEL_INFO(dev)->gen >= 6)
10714 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010715 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010716}
10717
10718void intel_mark_idle(struct drm_device *dev)
10719{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010721
Chris Wilsonf62a0072014-02-21 17:55:39 +000010722 if (!dev_priv->mm.busy)
10723 return;
10724
10725 dev_priv->mm.busy = false;
10726
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010727 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010728 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010729
Paulo Zanoni43694d62014-03-07 20:08:08 -030010730 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010731}
10732
Jesse Barnes79e53942008-11-07 14:24:08 -080010733static void intel_crtc_destroy(struct drm_crtc *crtc)
10734{
10735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010736 struct drm_device *dev = crtc->dev;
10737 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010738
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010739 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010740 work = intel_crtc->unpin_work;
10741 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010742 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010743
10744 if (work) {
10745 cancel_work_sync(&work->work);
10746 kfree(work);
10747 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010748
10749 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010750
Jesse Barnes79e53942008-11-07 14:24:08 -080010751 kfree(intel_crtc);
10752}
10753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010754static void intel_unpin_work_fn(struct work_struct *__work)
10755{
10756 struct intel_unpin_work *work =
10757 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010758 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10759 struct drm_device *dev = crtc->base.dev;
10760 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010761
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010762 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010763 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010764 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010765
John Harrisonf06cc1b2014-11-24 18:49:37 +000010766 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010767 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010768 mutex_unlock(&dev->struct_mutex);
10769
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010770 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010771 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010772
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010773 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10774 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010775
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010776 kfree(work);
10777}
10778
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010779static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010780 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010781{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10783 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010784 unsigned long flags;
10785
10786 /* Ignore early vblank irqs */
10787 if (intel_crtc == NULL)
10788 return;
10789
Daniel Vetterf3260382014-09-15 14:55:23 +020010790 /*
10791 * This is called both by irq handlers and the reset code (to complete
10792 * lost pageflips) so needs the full irqsave spinlocks.
10793 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010794 spin_lock_irqsave(&dev->event_lock, flags);
10795 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010796
10797 /* Ensure we don't miss a work->pending update ... */
10798 smp_rmb();
10799
10800 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010801 spin_unlock_irqrestore(&dev->event_lock, flags);
10802 return;
10803 }
10804
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010805 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808}
10809
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010810void intel_finish_page_flip(struct drm_device *dev, int pipe)
10811{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010813 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10814
Mario Kleiner49b14a52010-12-09 07:00:07 +010010815 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010816}
10817
10818void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010820 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010821 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10822
Mario Kleiner49b14a52010-12-09 07:00:07 +010010823 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010824}
10825
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010826/* Is 'a' after or equal to 'b'? */
10827static bool g4x_flip_count_after_eq(u32 a, u32 b)
10828{
10829 return !((a - b) & 0x80000000);
10830}
10831
10832static bool page_flip_finished(struct intel_crtc *crtc)
10833{
10834 struct drm_device *dev = crtc->base.dev;
10835 struct drm_i915_private *dev_priv = dev->dev_private;
10836
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010837 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10838 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10839 return true;
10840
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010841 /*
10842 * The relevant registers doen't exist on pre-ctg.
10843 * As the flip done interrupt doesn't trigger for mmio
10844 * flips on gmch platforms, a flip count check isn't
10845 * really needed there. But since ctg has the registers,
10846 * include it in the check anyway.
10847 */
10848 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10849 return true;
10850
10851 /*
10852 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10853 * used the same base address. In that case the mmio flip might
10854 * have completed, but the CS hasn't even executed the flip yet.
10855 *
10856 * A flip count check isn't enough as the CS might have updated
10857 * the base address just after start of vblank, but before we
10858 * managed to process the interrupt. This means we'd complete the
10859 * CS flip too soon.
10860 *
10861 * Combining both checks should get us a good enough result. It may
10862 * still happen that the CS flip has been executed, but has not
10863 * yet actually completed. But in case the base address is the same
10864 * anyway, we don't really care.
10865 */
10866 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10867 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010868 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010869 crtc->unpin_work->flip_count);
10870}
10871
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872void intel_prepare_page_flip(struct drm_device *dev, int plane)
10873{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010874 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010875 struct intel_crtc *intel_crtc =
10876 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10877 unsigned long flags;
10878
Daniel Vetterf3260382014-09-15 14:55:23 +020010879
10880 /*
10881 * This is called both by irq handlers and the reset code (to complete
10882 * lost pageflips) so needs the full irqsave spinlocks.
10883 *
10884 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010885 * generate a page-flip completion irq, i.e. every modeset
10886 * is also accompanied by a spurious intel_prepare_page_flip().
10887 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010888 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010889 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010890 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010891 spin_unlock_irqrestore(&dev->event_lock, flags);
10892}
10893
Chris Wilson60426392015-10-10 10:44:32 +010010894static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010895{
10896 /* Ensure that the work item is consistent when activating it ... */
10897 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010898 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010899 /* and that it is marked active as soon as the irq could fire. */
10900 smp_wmb();
10901}
10902
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903static int intel_gen2_queue_flip(struct drm_device *dev,
10904 struct drm_crtc *crtc,
10905 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010906 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010907 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010908 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909{
John Harrison6258fbe2015-05-29 17:43:48 +010010910 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912 u32 flip_mask;
10913 int ret;
10914
John Harrison5fb9de12015-05-29 17:44:07 +010010915 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010917 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010918
10919 /* Can't queue multiple flips, so wait for the previous
10920 * one to finish before executing the next.
10921 */
10922 if (intel_crtc->plane)
10923 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10924 else
10925 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010926 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10927 intel_ring_emit(ring, MI_NOOP);
10928 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10929 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10930 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010931 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010932 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010933
Chris Wilson60426392015-10-10 10:44:32 +010010934 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010935 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936}
10937
10938static int intel_gen3_queue_flip(struct drm_device *dev,
10939 struct drm_crtc *crtc,
10940 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010941 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010942 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010943 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944{
John Harrison6258fbe2015-05-29 17:43:48 +010010945 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947 u32 flip_mask;
10948 int ret;
10949
John Harrison5fb9de12015-05-29 17:44:07 +010010950 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010952 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953
10954 if (intel_crtc->plane)
10955 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10956 else
10957 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010958 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10959 intel_ring_emit(ring, MI_NOOP);
10960 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10961 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10962 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010963 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010964 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010965
Chris Wilson60426392015-10-10 10:44:32 +010010966 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010967 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010968}
10969
10970static int intel_gen4_queue_flip(struct drm_device *dev,
10971 struct drm_crtc *crtc,
10972 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010973 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010974 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010975 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976{
John Harrison6258fbe2015-05-29 17:43:48 +010010977 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010978 struct drm_i915_private *dev_priv = dev->dev_private;
10979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10980 uint32_t pf, pipesrc;
10981 int ret;
10982
John Harrison5fb9de12015-05-29 17:44:07 +010010983 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010985 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986
10987 /* i965+ uses the linear or tiled offsets from the
10988 * Display Registers (which do not change across a page-flip)
10989 * so we need only reprogram the base address.
10990 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010991 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10992 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10993 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010994 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010995 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010996
10997 /* XXX Enabling the panel-fitter across page-flip is so far
10998 * untested on non-native modes, so ignore it for now.
10999 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11000 */
11001 pf = 0;
11002 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011003 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011004
Chris Wilson60426392015-10-10 10:44:32 +010011005 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011006 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007}
11008
11009static int intel_gen6_queue_flip(struct drm_device *dev,
11010 struct drm_crtc *crtc,
11011 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011012 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011013 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011014 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015{
John Harrison6258fbe2015-05-29 17:43:48 +010011016 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017 struct drm_i915_private *dev_priv = dev->dev_private;
11018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11019 uint32_t pf, pipesrc;
11020 int ret;
11021
John Harrison5fb9de12015-05-29 17:44:07 +010011022 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011024 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025
Daniel Vetter6d90c952012-04-26 23:28:05 +020011026 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11027 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11028 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011029 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030
Chris Wilson99d9acd2012-04-17 20:37:00 +010011031 /* Contrary to the suggestions in the documentation,
11032 * "Enable Panel Fitter" does not seem to be required when page
11033 * flipping with a non-native mode, and worse causes a normal
11034 * modeset to fail.
11035 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11036 */
11037 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011039 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011040
Chris Wilson60426392015-10-10 10:44:32 +010011041 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011042 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043}
11044
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011045static int intel_gen7_queue_flip(struct drm_device *dev,
11046 struct drm_crtc *crtc,
11047 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011048 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011049 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011050 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011051{
John Harrison6258fbe2015-05-29 17:43:48 +010011052 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011054 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011055 int len, ret;
11056
Robin Schroereba905b2014-05-18 02:24:50 +020011057 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011058 case PLANE_A:
11059 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11060 break;
11061 case PLANE_B:
11062 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11063 break;
11064 case PLANE_C:
11065 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11066 break;
11067 default:
11068 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011069 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011070 }
11071
Chris Wilsonffe74d72013-08-26 20:58:12 +010011072 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011073 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011074 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011075 /*
11076 * On Gen 8, SRM is now taking an extra dword to accommodate
11077 * 48bits addresses, and we need a NOOP for the batch size to
11078 * stay even.
11079 */
11080 if (IS_GEN8(dev))
11081 len += 2;
11082 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011083
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011084 /*
11085 * BSpec MI_DISPLAY_FLIP for IVB:
11086 * "The full packet must be contained within the same cache line."
11087 *
11088 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11089 * cacheline, if we ever start emitting more commands before
11090 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11091 * then do the cacheline alignment, and finally emit the
11092 * MI_DISPLAY_FLIP.
11093 */
John Harrisonbba09b12015-05-29 17:44:06 +010011094 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011095 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011096 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011097
John Harrison5fb9de12015-05-29 17:44:07 +010011098 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011099 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011100 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011101
Chris Wilsonffe74d72013-08-26 20:58:12 +010011102 /* Unmask the flip-done completion message. Note that the bspec says that
11103 * we should do this for both the BCS and RCS, and that we must not unmask
11104 * more than one flip event at any time (or ensure that one flip message
11105 * can be sent by waiting for flip-done prior to queueing new flips).
11106 * Experimentation says that BCS works despite DERRMR masking all
11107 * flip-done completion events and that unmasking all planes at once
11108 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11109 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11110 */
11111 if (ring->id == RCS) {
11112 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011113 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011114 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11115 DERRMR_PIPEB_PRI_FLIP_DONE |
11116 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011117 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011118 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011119 MI_SRM_LRM_GLOBAL_GTT);
11120 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011121 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011122 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011123 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011124 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011125 if (IS_GEN8(dev)) {
11126 intel_ring_emit(ring, 0);
11127 intel_ring_emit(ring, MI_NOOP);
11128 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011129 }
11130
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011131 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011132 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011133 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011134 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011135
Chris Wilson60426392015-10-10 10:44:32 +010011136 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011137 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011138}
11139
Sourab Gupta84c33a62014-06-02 16:47:17 +053011140static bool use_mmio_flip(struct intel_engine_cs *ring,
11141 struct drm_i915_gem_object *obj)
11142{
11143 /*
11144 * This is not being used for older platforms, because
11145 * non-availability of flip done interrupt forces us to use
11146 * CS flips. Older platforms derive flip done using some clever
11147 * tricks involving the flip_pending status bits and vblank irqs.
11148 * So using MMIO flips there would disrupt this mechanism.
11149 */
11150
Chris Wilson8e09bf82014-07-08 10:40:30 +010011151 if (ring == NULL)
11152 return true;
11153
Sourab Gupta84c33a62014-06-02 16:47:17 +053011154 if (INTEL_INFO(ring->dev)->gen < 5)
11155 return false;
11156
11157 if (i915.use_mmio_flip < 0)
11158 return false;
11159 else if (i915.use_mmio_flip > 0)
11160 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011161 else if (i915.enable_execlists)
11162 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011163 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011164 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011165}
11166
Chris Wilson60426392015-10-10 10:44:32 +010011167static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011168 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011169 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011170{
11171 struct drm_device *dev = intel_crtc->base.dev;
11172 struct drm_i915_private *dev_priv = dev->dev_private;
11173 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011174 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011175 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011176
11177 ctl = I915_READ(PLANE_CTL(pipe, 0));
11178 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011179 switch (fb->modifier[0]) {
11180 case DRM_FORMAT_MOD_NONE:
11181 break;
11182 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011183 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011184 break;
11185 case I915_FORMAT_MOD_Y_TILED:
11186 ctl |= PLANE_CTL_TILED_Y;
11187 break;
11188 case I915_FORMAT_MOD_Yf_TILED:
11189 ctl |= PLANE_CTL_TILED_YF;
11190 break;
11191 default:
11192 MISSING_CASE(fb->modifier[0]);
11193 }
Damien Lespiauff944562014-11-20 14:58:16 +000011194
11195 /*
11196 * The stride is either expressed as a multiple of 64 bytes chunks for
11197 * linear buffers or in number of tiles for tiled buffers.
11198 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011199 if (intel_rotation_90_or_270(rotation)) {
11200 /* stride = Surface height in tiles */
11201 tile_height = intel_tile_height(dev, fb->pixel_format,
11202 fb->modifier[0], 0);
11203 stride = DIV_ROUND_UP(fb->height, tile_height);
11204 } else {
11205 stride = fb->pitches[0] /
11206 intel_fb_stride_alignment(dev, fb->modifier[0],
11207 fb->pixel_format);
11208 }
Damien Lespiauff944562014-11-20 14:58:16 +000011209
11210 /*
11211 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11212 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11213 */
11214 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11215 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11216
Chris Wilson60426392015-10-10 10:44:32 +010011217 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011218 POSTING_READ(PLANE_SURF(pipe, 0));
11219}
11220
Chris Wilson60426392015-10-10 10:44:32 +010011221static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11222 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011223{
11224 struct drm_device *dev = intel_crtc->base.dev;
11225 struct drm_i915_private *dev_priv = dev->dev_private;
11226 struct intel_framebuffer *intel_fb =
11227 to_intel_framebuffer(intel_crtc->base.primary->fb);
11228 struct drm_i915_gem_object *obj = intel_fb->obj;
11229 u32 dspcntr;
11230 u32 reg;
11231
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232 reg = DSPCNTR(intel_crtc->plane);
11233 dspcntr = I915_READ(reg);
11234
Damien Lespiauc5d97472014-10-25 00:11:11 +010011235 if (obj->tiling_mode != I915_TILING_NONE)
11236 dspcntr |= DISPPLANE_TILED;
11237 else
11238 dspcntr &= ~DISPPLANE_TILED;
11239
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240 I915_WRITE(reg, dspcntr);
11241
Chris Wilson60426392015-10-10 10:44:32 +010011242 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011244}
11245
11246/*
11247 * XXX: This is the temporary way to update the plane registers until we get
11248 * around to using the usual plane update functions for MMIO flips
11249 */
Chris Wilson60426392015-10-10 10:44:32 +010011250static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011251{
Chris Wilson60426392015-10-10 10:44:32 +010011252 struct intel_crtc *crtc = mmio_flip->crtc;
11253 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011254
Chris Wilson60426392015-10-10 10:44:32 +010011255 spin_lock_irq(&crtc->base.dev->event_lock);
11256 work = crtc->unpin_work;
11257 spin_unlock_irq(&crtc->base.dev->event_lock);
11258 if (work == NULL)
11259 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011260
Chris Wilson60426392015-10-10 10:44:32 +010011261 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011262
Chris Wilson60426392015-10-10 10:44:32 +010011263 intel_pipe_update_start(crtc);
11264
11265 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011266 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011267 else
11268 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011269 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011270
Chris Wilson60426392015-10-10 10:44:32 +010011271 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272}
11273
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011274static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011275{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011276 struct intel_mmio_flip *mmio_flip =
11277 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011278
Chris Wilson60426392015-10-10 10:44:32 +010011279 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011280 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011281 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011282 false, NULL,
11283 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011284 i915_gem_request_unreference__unlocked(mmio_flip->req);
11285 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011286
Chris Wilson60426392015-10-10 10:44:32 +010011287 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011288 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011289}
11290
11291static int intel_queue_mmio_flip(struct drm_device *dev,
11292 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011293 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011294{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011295 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011296
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011297 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11298 if (mmio_flip == NULL)
11299 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011300
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011301 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011302 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011303 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011304 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011305
11306 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11307 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011308
Sourab Gupta84c33a62014-06-02 16:47:17 +053011309 return 0;
11310}
11311
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011312static int intel_default_queue_flip(struct drm_device *dev,
11313 struct drm_crtc *crtc,
11314 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011315 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011316 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011317 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011318{
11319 return -ENODEV;
11320}
11321
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011322static bool __intel_pageflip_stall_check(struct drm_device *dev,
11323 struct drm_crtc *crtc)
11324{
11325 struct drm_i915_private *dev_priv = dev->dev_private;
11326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11327 struct intel_unpin_work *work = intel_crtc->unpin_work;
11328 u32 addr;
11329
11330 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11331 return true;
11332
Chris Wilson908565c2015-08-12 13:08:22 +010011333 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11334 return false;
11335
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011336 if (!work->enable_stall_check)
11337 return false;
11338
11339 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011340 if (work->flip_queued_req &&
11341 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011342 return false;
11343
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011344 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011345 }
11346
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011347 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011348 return false;
11349
11350 /* Potential stall - if we see that the flip has happened,
11351 * assume a missed interrupt. */
11352 if (INTEL_INFO(dev)->gen >= 4)
11353 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11354 else
11355 addr = I915_READ(DSPADDR(intel_crtc->plane));
11356
11357 /* There is a potential issue here with a false positive after a flip
11358 * to the same address. We could address this by checking for a
11359 * non-incrementing frame counter.
11360 */
11361 return addr == work->gtt_offset;
11362}
11363
11364void intel_check_page_flip(struct drm_device *dev, int pipe)
11365{
11366 struct drm_i915_private *dev_priv = dev->dev_private;
11367 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011369 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011370
Dave Gordon6c51d462015-03-06 15:34:26 +000011371 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011372
11373 if (crtc == NULL)
11374 return;
11375
Daniel Vetterf3260382014-09-15 14:55:23 +020011376 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011377 work = intel_crtc->unpin_work;
11378 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011379 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011380 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011381 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011382 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011383 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011384 if (work != NULL &&
11385 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11386 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011387 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011388}
11389
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011390static int intel_crtc_page_flip(struct drm_crtc *crtc,
11391 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011392 struct drm_pending_vblank_event *event,
11393 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011394{
11395 struct drm_device *dev = crtc->dev;
11396 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011397 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011398 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011400 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011401 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011402 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011403 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011404 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011405 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011406 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011407
Matt Roper2ff8fde2014-07-08 07:50:07 -070011408 /*
11409 * drm_mode_page_flip_ioctl() should already catch this, but double
11410 * check to be safe. In the future we may enable pageflipping from
11411 * a disabled primary plane.
11412 */
11413 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11414 return -EBUSY;
11415
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011416 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011417 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011418 return -EINVAL;
11419
11420 /*
11421 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11422 * Note that pitch changes could also affect these register.
11423 */
11424 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011425 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11426 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011427 return -EINVAL;
11428
Chris Wilsonf900db42014-02-20 09:26:13 +000011429 if (i915_terminally_wedged(&dev_priv->gpu_error))
11430 goto out_hang;
11431
Daniel Vetterb14c5672013-09-19 12:18:32 +020011432 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011433 if (work == NULL)
11434 return -ENOMEM;
11435
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011436 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011437 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011438 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011439 INIT_WORK(&work->work, intel_unpin_work_fn);
11440
Daniel Vetter87b6b102014-05-15 15:33:46 +020011441 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011442 if (ret)
11443 goto free_work;
11444
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011445 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011446 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011447 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 /* Before declaring the flip queue wedged, check if
11449 * the hardware completed the operation behind our backs.
11450 */
11451 if (__intel_pageflip_stall_check(dev, crtc)) {
11452 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11453 page_flip_completed(intel_crtc);
11454 } else {
11455 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011456 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011457
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011458 drm_crtc_vblank_put(crtc);
11459 kfree(work);
11460 return -EBUSY;
11461 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011462 }
11463 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011464 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011465
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011466 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11467 flush_workqueue(dev_priv->wq);
11468
Jesse Barnes75dfca82010-02-10 15:09:44 -080011469 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011470 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011471 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011472
Matt Roperf4510a22014-04-01 15:22:40 -070011473 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011474 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011475
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011476 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011477
Chris Wilson89ed88b2015-02-16 14:31:49 +000011478 ret = i915_mutex_lock_interruptible(dev);
11479 if (ret)
11480 goto cleanup;
11481
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011482 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011483 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011484
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011485 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011486 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011487
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011488 if (IS_VALLEYVIEW(dev)) {
11489 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011490 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011491 /* vlv: DISPLAY_FLIP fails to change tiling */
11492 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011493 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011494 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011495 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011496 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011497 if (ring == NULL || ring->id != RCS)
11498 ring = &dev_priv->ring[BCS];
11499 } else {
11500 ring = &dev_priv->ring[RCS];
11501 }
11502
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011503 mmio_flip = use_mmio_flip(ring, obj);
11504
11505 /* When using CS flips, we want to emit semaphores between rings.
11506 * However, when using mmio flips we will create a task to do the
11507 * synchronisation, so all we want here is to pin the framebuffer
11508 * into the display plane and skip any waits.
11509 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011510 if (!mmio_flip) {
11511 ret = i915_gem_object_sync(obj, ring, &request);
11512 if (ret)
11513 goto cleanup_pending;
11514 }
11515
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011516 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011517 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011518 if (ret)
11519 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011520
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011521 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11522 obj, 0);
11523 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011524
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011525 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011526 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011527 if (ret)
11528 goto cleanup_unpin;
11529
John Harrisonf06cc1b2014-11-24 18:49:37 +000011530 i915_gem_request_assign(&work->flip_queued_req,
11531 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011532 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011533 if (!request) {
11534 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11535 if (ret)
11536 goto cleanup_unpin;
11537 }
11538
11539 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011540 page_flip_flags);
11541 if (ret)
11542 goto cleanup_unpin;
11543
John Harrison6258fbe2015-05-29 17:43:48 +010011544 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011545 }
11546
John Harrison91af1272015-06-18 13:14:56 +010011547 if (request)
John Harrison75289872015-05-29 17:43:49 +010011548 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011549
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011550 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011551 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011552
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011553 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011554 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011555 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011556
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011557 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011558 intel_frontbuffer_flip_prepare(dev,
11559 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560
Jesse Barnese5510fa2010-07-01 16:48:37 -070011561 trace_i915_flip_request(intel_crtc->plane, obj);
11562
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011564
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011565cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011566 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011567cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011568 if (request)
11569 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011570 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011571 mutex_unlock(&dev->struct_mutex);
11572cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011573 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011574 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011575
Chris Wilson89ed88b2015-02-16 14:31:49 +000011576 drm_gem_object_unreference_unlocked(&obj->base);
11577 drm_framebuffer_unreference(work->old_fb);
11578
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011579 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011580 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011581 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011582
Daniel Vetter87b6b102014-05-15 15:33:46 +020011583 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011584free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011585 kfree(work);
11586
Chris Wilsonf900db42014-02-20 09:26:13 +000011587 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011588 struct drm_atomic_state *state;
11589 struct drm_plane_state *plane_state;
11590
Chris Wilsonf900db42014-02-20 09:26:13 +000011591out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011592 state = drm_atomic_state_alloc(dev);
11593 if (!state)
11594 return -ENOMEM;
11595 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11596
11597retry:
11598 plane_state = drm_atomic_get_plane_state(state, primary);
11599 ret = PTR_ERR_OR_ZERO(plane_state);
11600 if (!ret) {
11601 drm_atomic_set_fb_for_plane(plane_state, fb);
11602
11603 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11604 if (!ret)
11605 ret = drm_atomic_commit(state);
11606 }
11607
11608 if (ret == -EDEADLK) {
11609 drm_modeset_backoff(state->acquire_ctx);
11610 drm_atomic_state_clear(state);
11611 goto retry;
11612 }
11613
11614 if (ret)
11615 drm_atomic_state_free(state);
11616
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011617 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011618 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011619 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011620 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011621 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011622 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011623 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011624}
11625
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011626
11627/**
11628 * intel_wm_need_update - Check whether watermarks need updating
11629 * @plane: drm plane
11630 * @state: new plane state
11631 *
11632 * Check current plane state versus the new one to determine whether
11633 * watermarks need to be recalculated.
11634 *
11635 * Returns true or false.
11636 */
11637static bool intel_wm_need_update(struct drm_plane *plane,
11638 struct drm_plane_state *state)
11639{
Matt Roperd21fbe82015-09-24 15:53:12 -070011640 struct intel_plane_state *new = to_intel_plane_state(state);
11641 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11642
11643 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011644 if (!plane->state->fb || !state->fb ||
11645 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011646 plane->state->rotation != state->rotation ||
11647 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11648 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11649 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11650 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011651 return true;
11652
11653 return false;
11654}
11655
Matt Roperd21fbe82015-09-24 15:53:12 -070011656static bool needs_scaling(struct intel_plane_state *state)
11657{
11658 int src_w = drm_rect_width(&state->src) >> 16;
11659 int src_h = drm_rect_height(&state->src) >> 16;
11660 int dst_w = drm_rect_width(&state->dst);
11661 int dst_h = drm_rect_height(&state->dst);
11662
11663 return (src_w != dst_w || src_h != dst_h);
11664}
11665
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011666int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11667 struct drm_plane_state *plane_state)
11668{
11669 struct drm_crtc *crtc = crtc_state->crtc;
11670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11671 struct drm_plane *plane = plane_state->plane;
11672 struct drm_device *dev = crtc->dev;
11673 struct drm_i915_private *dev_priv = dev->dev_private;
11674 struct intel_plane_state *old_plane_state =
11675 to_intel_plane_state(plane->state);
11676 int idx = intel_crtc->base.base.id, ret;
11677 int i = drm_plane_index(plane);
11678 bool mode_changed = needs_modeset(crtc_state);
11679 bool was_crtc_enabled = crtc->state->active;
11680 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011681 bool turn_off, turn_on, visible, was_visible;
11682 struct drm_framebuffer *fb = plane_state->fb;
11683
11684 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11685 plane->type != DRM_PLANE_TYPE_CURSOR) {
11686 ret = skl_update_scaler_plane(
11687 to_intel_crtc_state(crtc_state),
11688 to_intel_plane_state(plane_state));
11689 if (ret)
11690 return ret;
11691 }
11692
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011693 was_visible = old_plane_state->visible;
11694 visible = to_intel_plane_state(plane_state)->visible;
11695
11696 if (!was_crtc_enabled && WARN_ON(was_visible))
11697 was_visible = false;
11698
11699 if (!is_crtc_enabled && WARN_ON(visible))
11700 visible = false;
11701
11702 if (!was_visible && !visible)
11703 return 0;
11704
11705 turn_off = was_visible && (!visible || mode_changed);
11706 turn_on = visible && (!was_visible || mode_changed);
11707
11708 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11709 plane->base.id, fb ? fb->base.id : -1);
11710
11711 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11712 plane->base.id, was_visible, visible,
11713 turn_off, turn_on, mode_changed);
11714
Ville Syrjälä852eb002015-06-24 22:00:07 +030011715 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011716 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011717 /* must disable cxsr around plane enable/disable */
11718 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11719 intel_crtc->atomic.disable_cxsr = true;
11720 /* to potentially re-enable cxsr */
11721 intel_crtc->atomic.wait_vblank = true;
11722 intel_crtc->atomic.update_wm_post = true;
11723 }
11724 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011725 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011726 /* must disable cxsr around plane enable/disable */
11727 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11728 if (is_crtc_enabled)
11729 intel_crtc->atomic.wait_vblank = true;
11730 intel_crtc->atomic.disable_cxsr = true;
11731 }
11732 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011733 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011734 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011735
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011736 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011737 intel_crtc->atomic.fb_bits |=
11738 to_intel_plane(plane)->frontbuffer_bit;
11739
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011740 switch (plane->type) {
11741 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011742 intel_crtc->atomic.pre_disable_primary = turn_off;
11743 intel_crtc->atomic.post_enable_primary = turn_on;
11744
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011745 if (turn_off) {
11746 /*
11747 * FIXME: Actually if we will still have any other
11748 * plane enabled on the pipe we could let IPS enabled
11749 * still, but for now lets consider that when we make
11750 * primary invisible by setting DSPCNTR to 0 on
11751 * update_primary_plane function IPS needs to be
11752 * disable.
11753 */
11754 intel_crtc->atomic.disable_ips = true;
11755
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011756 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011757 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011758
11759 /*
11760 * FBC does not work on some platforms for rotated
11761 * planes, so disable it when rotation is not 0 and
11762 * update it when rotation is set back to 0.
11763 *
11764 * FIXME: This is redundant with the fbc update done in
11765 * the primary plane enable function except that that
11766 * one is done too late. We eventually need to unify
11767 * this.
11768 */
11769
11770 if (visible &&
11771 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11772 dev_priv->fbc.crtc == intel_crtc &&
11773 plane_state->rotation != BIT(DRM_ROTATE_0))
11774 intel_crtc->atomic.disable_fbc = true;
11775
11776 /*
11777 * BDW signals flip done immediately if the plane
11778 * is disabled, even if the plane enable is already
11779 * armed to occur at the next vblank :(
11780 */
11781 if (turn_on && IS_BROADWELL(dev))
11782 intel_crtc->atomic.wait_vblank = true;
11783
11784 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11785 break;
11786 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011787 break;
11788 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011789 /*
11790 * WaCxSRDisabledForSpriteScaling:ivb
11791 *
11792 * cstate->update_wm was already set above, so this flag will
11793 * take effect when we commit and program watermarks.
11794 */
11795 if (IS_IVYBRIDGE(dev) &&
11796 needs_scaling(to_intel_plane_state(plane_state)) &&
11797 !needs_scaling(old_plane_state)) {
11798 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11799 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011800 intel_crtc->atomic.wait_vblank = true;
11801 intel_crtc->atomic.update_sprite_watermarks |=
11802 1 << i;
11803 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011804
11805 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011806 }
11807 return 0;
11808}
11809
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011810static bool encoders_cloneable(const struct intel_encoder *a,
11811 const struct intel_encoder *b)
11812{
11813 /* masks could be asymmetric, so check both ways */
11814 return a == b || (a->cloneable & (1 << b->type) &&
11815 b->cloneable & (1 << a->type));
11816}
11817
11818static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11819 struct intel_crtc *crtc,
11820 struct intel_encoder *encoder)
11821{
11822 struct intel_encoder *source_encoder;
11823 struct drm_connector *connector;
11824 struct drm_connector_state *connector_state;
11825 int i;
11826
11827 for_each_connector_in_state(state, connector, connector_state, i) {
11828 if (connector_state->crtc != &crtc->base)
11829 continue;
11830
11831 source_encoder =
11832 to_intel_encoder(connector_state->best_encoder);
11833 if (!encoders_cloneable(encoder, source_encoder))
11834 return false;
11835 }
11836
11837 return true;
11838}
11839
11840static bool check_encoder_cloning(struct drm_atomic_state *state,
11841 struct intel_crtc *crtc)
11842{
11843 struct intel_encoder *encoder;
11844 struct drm_connector *connector;
11845 struct drm_connector_state *connector_state;
11846 int i;
11847
11848 for_each_connector_in_state(state, connector, connector_state, i) {
11849 if (connector_state->crtc != &crtc->base)
11850 continue;
11851
11852 encoder = to_intel_encoder(connector_state->best_encoder);
11853 if (!check_single_encoder_cloning(state, crtc, encoder))
11854 return false;
11855 }
11856
11857 return true;
11858}
11859
11860static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11861 struct drm_crtc_state *crtc_state)
11862{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011863 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011864 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011866 struct intel_crtc_state *pipe_config =
11867 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011868 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011869 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011870 bool mode_changed = needs_modeset(crtc_state);
11871
11872 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11873 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11874 return -EINVAL;
11875 }
11876
Ville Syrjälä852eb002015-06-24 22:00:07 +030011877 if (mode_changed && !crtc_state->active)
11878 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011879
Maarten Lankhorstad421372015-06-15 12:33:42 +020011880 if (mode_changed && crtc_state->enable &&
11881 dev_priv->display.crtc_compute_clock &&
11882 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11883 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11884 pipe_config);
11885 if (ret)
11886 return ret;
11887 }
11888
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011889 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011890 if (dev_priv->display.compute_pipe_wm) {
11891 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11892 if (ret)
11893 return ret;
11894 }
11895
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011896 if (INTEL_INFO(dev)->gen >= 9) {
11897 if (mode_changed)
11898 ret = skl_update_scaler_crtc(pipe_config);
11899
11900 if (!ret)
11901 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11902 pipe_config);
11903 }
11904
11905 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011906}
11907
Jani Nikula65b38e02015-04-13 11:26:56 +030011908static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011909 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11910 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011911 .atomic_begin = intel_begin_crtc_commit,
11912 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011913 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011914};
11915
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011916static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11917{
11918 struct intel_connector *connector;
11919
11920 for_each_intel_connector(dev, connector) {
11921 if (connector->base.encoder) {
11922 connector->base.state->best_encoder =
11923 connector->base.encoder;
11924 connector->base.state->crtc =
11925 connector->base.encoder->crtc;
11926 } else {
11927 connector->base.state->best_encoder = NULL;
11928 connector->base.state->crtc = NULL;
11929 }
11930 }
11931}
11932
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011933static void
Robin Schroereba905b2014-05-18 02:24:50 +020011934connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011935 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011936{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011937 int bpp = pipe_config->pipe_bpp;
11938
11939 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11940 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011941 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011942
11943 /* Don't use an invalid EDID bpc value */
11944 if (connector->base.display_info.bpc &&
11945 connector->base.display_info.bpc * 3 < bpp) {
11946 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11947 bpp, connector->base.display_info.bpc*3);
11948 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11949 }
11950
11951 /* Clamp bpp to 8 on screens without EDID 1.4 */
11952 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11953 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11954 bpp);
11955 pipe_config->pipe_bpp = 24;
11956 }
11957}
11958
11959static int
11960compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011961 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011962{
11963 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011964 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011965 struct drm_connector *connector;
11966 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011967 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011968
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011969 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011970 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011971 else if (INTEL_INFO(dev)->gen >= 5)
11972 bpp = 12*3;
11973 else
11974 bpp = 8*3;
11975
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011976
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011977 pipe_config->pipe_bpp = bpp;
11978
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011979 state = pipe_config->base.state;
11980
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011981 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011982 for_each_connector_in_state(state, connector, connector_state, i) {
11983 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011984 continue;
11985
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011986 connected_sink_compute_bpp(to_intel_connector(connector),
11987 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011988 }
11989
11990 return bpp;
11991}
11992
Daniel Vetter644db712013-09-19 14:53:58 +020011993static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11994{
11995 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11996 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011997 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011998 mode->crtc_hdisplay, mode->crtc_hsync_start,
11999 mode->crtc_hsync_end, mode->crtc_htotal,
12000 mode->crtc_vdisplay, mode->crtc_vsync_start,
12001 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12002}
12003
Daniel Vetterc0b03412013-05-28 12:05:54 +020012004static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012005 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012006 const char *context)
12007{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012008 struct drm_device *dev = crtc->base.dev;
12009 struct drm_plane *plane;
12010 struct intel_plane *intel_plane;
12011 struct intel_plane_state *state;
12012 struct drm_framebuffer *fb;
12013
12014 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12015 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012016
12017 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12018 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12019 pipe_config->pipe_bpp, pipe_config->dither);
12020 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12021 pipe_config->has_pch_encoder,
12022 pipe_config->fdi_lanes,
12023 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12024 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12025 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012026 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012027 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012028 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012029 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12030 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12031 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012032
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012033 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012034 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012035 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012036 pipe_config->dp_m2_n2.gmch_m,
12037 pipe_config->dp_m2_n2.gmch_n,
12038 pipe_config->dp_m2_n2.link_m,
12039 pipe_config->dp_m2_n2.link_n,
12040 pipe_config->dp_m2_n2.tu);
12041
Daniel Vetter55072d12014-11-20 16:10:28 +010012042 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12043 pipe_config->has_audio,
12044 pipe_config->has_infoframe);
12045
Daniel Vetterc0b03412013-05-28 12:05:54 +020012046 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012047 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012048 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012049 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12050 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012051 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012052 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12053 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012054 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12055 crtc->num_scalers,
12056 pipe_config->scaler_state.scaler_users,
12057 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012058 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12059 pipe_config->gmch_pfit.control,
12060 pipe_config->gmch_pfit.pgm_ratios,
12061 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012062 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012063 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012064 pipe_config->pch_pfit.size,
12065 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012066 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012067 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012068
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012069 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012070 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012071 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012072 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012073 pipe_config->ddi_pll_sel,
12074 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012075 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012076 pipe_config->dpll_hw_state.pll0,
12077 pipe_config->dpll_hw_state.pll1,
12078 pipe_config->dpll_hw_state.pll2,
12079 pipe_config->dpll_hw_state.pll3,
12080 pipe_config->dpll_hw_state.pll6,
12081 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012082 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012083 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012084 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012085 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012086 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12087 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12088 pipe_config->ddi_pll_sel,
12089 pipe_config->dpll_hw_state.ctrl1,
12090 pipe_config->dpll_hw_state.cfgcr1,
12091 pipe_config->dpll_hw_state.cfgcr2);
12092 } else if (HAS_DDI(dev)) {
12093 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12094 pipe_config->ddi_pll_sel,
12095 pipe_config->dpll_hw_state.wrpll);
12096 } else {
12097 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12098 "fp0: 0x%x, fp1: 0x%x\n",
12099 pipe_config->dpll_hw_state.dpll,
12100 pipe_config->dpll_hw_state.dpll_md,
12101 pipe_config->dpll_hw_state.fp0,
12102 pipe_config->dpll_hw_state.fp1);
12103 }
12104
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012105 DRM_DEBUG_KMS("planes on this crtc\n");
12106 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12107 intel_plane = to_intel_plane(plane);
12108 if (intel_plane->pipe != crtc->pipe)
12109 continue;
12110
12111 state = to_intel_plane_state(plane->state);
12112 fb = state->base.fb;
12113 if (!fb) {
12114 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12115 "disabled, scaler_id = %d\n",
12116 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12117 plane->base.id, intel_plane->pipe,
12118 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12119 drm_plane_index(plane), state->scaler_id);
12120 continue;
12121 }
12122
12123 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12124 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12125 plane->base.id, intel_plane->pipe,
12126 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12127 drm_plane_index(plane));
12128 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12129 fb->base.id, fb->width, fb->height, fb->pixel_format);
12130 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12131 state->scaler_id,
12132 state->src.x1 >> 16, state->src.y1 >> 16,
12133 drm_rect_width(&state->src) >> 16,
12134 drm_rect_height(&state->src) >> 16,
12135 state->dst.x1, state->dst.y1,
12136 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12137 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012138}
12139
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012140static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012141{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012142 struct drm_device *dev = state->dev;
12143 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012144 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012145 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012146 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012147 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012148
12149 /*
12150 * Walk the connector list instead of the encoder
12151 * list to detect the problem on ddi platforms
12152 * where there's just one encoder per digital port.
12153 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012154 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012155 if (!connector_state->best_encoder)
12156 continue;
12157
12158 encoder = to_intel_encoder(connector_state->best_encoder);
12159
12160 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012161
12162 switch (encoder->type) {
12163 unsigned int port_mask;
12164 case INTEL_OUTPUT_UNKNOWN:
12165 if (WARN_ON(!HAS_DDI(dev)))
12166 break;
12167 case INTEL_OUTPUT_DISPLAYPORT:
12168 case INTEL_OUTPUT_HDMI:
12169 case INTEL_OUTPUT_EDP:
12170 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12171
12172 /* the same port mustn't appear more than once */
12173 if (used_ports & port_mask)
12174 return false;
12175
12176 used_ports |= port_mask;
12177 default:
12178 break;
12179 }
12180 }
12181
12182 return true;
12183}
12184
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012185static void
12186clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12187{
12188 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012189 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012190 struct intel_dpll_hw_state dpll_hw_state;
12191 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012192 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012193 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012194
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012195 /* FIXME: before the switch to atomic started, a new pipe_config was
12196 * kzalloc'd. Code that depends on any field being zero should be
12197 * fixed, so that the crtc_state can be safely duplicated. For now,
12198 * only fields that are know to not cause problems are preserved. */
12199
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012200 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012201 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012202 shared_dpll = crtc_state->shared_dpll;
12203 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012204 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012205 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012206
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012207 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012208
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012209 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012210 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012211 crtc_state->shared_dpll = shared_dpll;
12212 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012213 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012214 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012215}
12216
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012217static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012218intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012219 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012220{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012221 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012222 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012223 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012224 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012225 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012226 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012227 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012228
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012229 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012230
Daniel Vettere143a212013-07-04 12:01:15 +020012231 pipe_config->cpu_transcoder =
12232 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012233
Imre Deak2960bc92013-07-30 13:36:32 +030012234 /*
12235 * Sanitize sync polarity flags based on requested ones. If neither
12236 * positive or negative polarity is requested, treat this as meaning
12237 * negative polarity.
12238 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012239 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012240 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012241 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012242
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012243 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012244 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012245 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012246
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012247 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12248 pipe_config);
12249 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012250 goto fail;
12251
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012252 /*
12253 * Determine the real pipe dimensions. Note that stereo modes can
12254 * increase the actual pipe size due to the frame doubling and
12255 * insertion of additional space for blanks between the frame. This
12256 * is stored in the crtc timings. We use the requested mode to do this
12257 * computation to clearly distinguish it from the adjusted mode, which
12258 * can be changed by the connectors in the below retry loop.
12259 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012260 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012261 &pipe_config->pipe_src_w,
12262 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012263
Daniel Vettere29c22c2013-02-21 00:00:16 +010012264encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012265 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012266 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012267 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012268
Daniel Vetter135c81b2013-07-21 21:37:09 +020012269 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012270 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12271 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012272
Daniel Vetter7758a112012-07-08 19:40:39 +020012273 /* Pass our mode to the connectors and the CRTC to give them a chance to
12274 * adjust it according to limitations or connector properties, and also
12275 * a chance to reject the mode entirely.
12276 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012277 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012278 if (connector_state->crtc != crtc)
12279 continue;
12280
12281 encoder = to_intel_encoder(connector_state->best_encoder);
12282
Daniel Vetterefea6e82013-07-21 21:36:59 +020012283 if (!(encoder->compute_config(encoder, pipe_config))) {
12284 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012285 goto fail;
12286 }
12287 }
12288
Daniel Vetterff9a6752013-06-01 17:16:21 +020012289 /* Set default port clock if not overwritten by the encoder. Needs to be
12290 * done afterwards in case the encoder adjusts the mode. */
12291 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012292 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012293 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012294
Daniel Vettera43f6e02013-06-07 23:10:32 +020012295 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012296 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012297 DRM_DEBUG_KMS("CRTC fixup failed\n");
12298 goto fail;
12299 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012300
12301 if (ret == RETRY) {
12302 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12303 ret = -EINVAL;
12304 goto fail;
12305 }
12306
12307 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12308 retry = false;
12309 goto encoder_retry;
12310 }
12311
Daniel Vettere8fa4272015-08-12 11:43:34 +020012312 /* Dithering seems to not pass-through bits correctly when it should, so
12313 * only enable it on 6bpc panels. */
12314 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012315 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012316 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012317
Daniel Vetter7758a112012-07-08 19:40:39 +020012318fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012319 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012320}
12321
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012322static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012323intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012324{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012325 struct drm_crtc *crtc;
12326 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012327 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012328
Ville Syrjälä76688512014-01-10 11:28:06 +020012329 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012330 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012331 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012332
12333 /* Update hwmode for vblank functions */
12334 if (crtc->state->active)
12335 crtc->hwmode = crtc->state->adjusted_mode;
12336 else
12337 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012338
12339 /*
12340 * Update legacy state to satisfy fbc code. This can
12341 * be removed when fbc uses the atomic state.
12342 */
12343 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12344 struct drm_plane_state *plane_state = crtc->primary->state;
12345
12346 crtc->primary->fb = plane_state->fb;
12347 crtc->x = plane_state->src_x >> 16;
12348 crtc->y = plane_state->src_y >> 16;
12349 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012350 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012351}
12352
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012353static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012354{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012355 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012356
12357 if (clock1 == clock2)
12358 return true;
12359
12360 if (!clock1 || !clock2)
12361 return false;
12362
12363 diff = abs(clock1 - clock2);
12364
12365 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12366 return true;
12367
12368 return false;
12369}
12370
Daniel Vetter25c5b262012-07-08 22:08:04 +020012371#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12372 list_for_each_entry((intel_crtc), \
12373 &(dev)->mode_config.crtc_list, \
12374 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012375 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012376
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012377static bool
12378intel_compare_m_n(unsigned int m, unsigned int n,
12379 unsigned int m2, unsigned int n2,
12380 bool exact)
12381{
12382 if (m == m2 && n == n2)
12383 return true;
12384
12385 if (exact || !m || !n || !m2 || !n2)
12386 return false;
12387
12388 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12389
12390 if (m > m2) {
12391 while (m > m2) {
12392 m2 <<= 1;
12393 n2 <<= 1;
12394 }
12395 } else if (m < m2) {
12396 while (m < m2) {
12397 m <<= 1;
12398 n <<= 1;
12399 }
12400 }
12401
12402 return m == m2 && n == n2;
12403}
12404
12405static bool
12406intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12407 struct intel_link_m_n *m2_n2,
12408 bool adjust)
12409{
12410 if (m_n->tu == m2_n2->tu &&
12411 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12412 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12413 intel_compare_m_n(m_n->link_m, m_n->link_n,
12414 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12415 if (adjust)
12416 *m2_n2 = *m_n;
12417
12418 return true;
12419 }
12420
12421 return false;
12422}
12423
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012424static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012425intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012426 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012427 struct intel_crtc_state *pipe_config,
12428 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012429{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012430 bool ret = true;
12431
12432#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12433 do { \
12434 if (!adjust) \
12435 DRM_ERROR(fmt, ##__VA_ARGS__); \
12436 else \
12437 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12438 } while (0)
12439
Daniel Vetter66e985c2013-06-05 13:34:20 +020012440#define PIPE_CONF_CHECK_X(name) \
12441 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012442 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012443 "(expected 0x%08x, found 0x%08x)\n", \
12444 current_config->name, \
12445 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012446 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012447 }
12448
Daniel Vetter08a24032013-04-19 11:25:34 +020012449#define PIPE_CONF_CHECK_I(name) \
12450 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012451 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012452 "(expected %i, found %i)\n", \
12453 current_config->name, \
12454 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012455 ret = false; \
12456 }
12457
12458#define PIPE_CONF_CHECK_M_N(name) \
12459 if (!intel_compare_link_m_n(&current_config->name, \
12460 &pipe_config->name,\
12461 adjust)) { \
12462 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12463 "(expected tu %i gmch %i/%i link %i/%i, " \
12464 "found tu %i, gmch %i/%i link %i/%i)\n", \
12465 current_config->name.tu, \
12466 current_config->name.gmch_m, \
12467 current_config->name.gmch_n, \
12468 current_config->name.link_m, \
12469 current_config->name.link_n, \
12470 pipe_config->name.tu, \
12471 pipe_config->name.gmch_m, \
12472 pipe_config->name.gmch_n, \
12473 pipe_config->name.link_m, \
12474 pipe_config->name.link_n); \
12475 ret = false; \
12476 }
12477
12478#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12479 if (!intel_compare_link_m_n(&current_config->name, \
12480 &pipe_config->name, adjust) && \
12481 !intel_compare_link_m_n(&current_config->alt_name, \
12482 &pipe_config->name, adjust)) { \
12483 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12484 "(expected tu %i gmch %i/%i link %i/%i, " \
12485 "or tu %i gmch %i/%i link %i/%i, " \
12486 "found tu %i, gmch %i/%i link %i/%i)\n", \
12487 current_config->name.tu, \
12488 current_config->name.gmch_m, \
12489 current_config->name.gmch_n, \
12490 current_config->name.link_m, \
12491 current_config->name.link_n, \
12492 current_config->alt_name.tu, \
12493 current_config->alt_name.gmch_m, \
12494 current_config->alt_name.gmch_n, \
12495 current_config->alt_name.link_m, \
12496 current_config->alt_name.link_n, \
12497 pipe_config->name.tu, \
12498 pipe_config->name.gmch_m, \
12499 pipe_config->name.gmch_n, \
12500 pipe_config->name.link_m, \
12501 pipe_config->name.link_n); \
12502 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012503 }
12504
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012505/* This is required for BDW+ where there is only one set of registers for
12506 * switching between high and low RR.
12507 * This macro can be used whenever a comparison has to be made between one
12508 * hw state and multiple sw state variables.
12509 */
12510#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12511 if ((current_config->name != pipe_config->name) && \
12512 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012514 "(expected %i or %i, found %i)\n", \
12515 current_config->name, \
12516 current_config->alt_name, \
12517 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012518 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012519 }
12520
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012521#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12522 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012523 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012524 "(expected %i, found %i)\n", \
12525 current_config->name & (mask), \
12526 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012527 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012528 }
12529
Ville Syrjälä5e550652013-09-06 23:29:07 +030012530#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12531 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012532 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012533 "(expected %i, found %i)\n", \
12534 current_config->name, \
12535 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012536 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012537 }
12538
Daniel Vetterbb760062013-06-06 14:55:52 +020012539#define PIPE_CONF_QUIRK(quirk) \
12540 ((current_config->quirks | pipe_config->quirks) & (quirk))
12541
Daniel Vettereccb1402013-05-22 00:50:22 +020012542 PIPE_CONF_CHECK_I(cpu_transcoder);
12543
Daniel Vetter08a24032013-04-19 11:25:34 +020012544 PIPE_CONF_CHECK_I(has_pch_encoder);
12545 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012546 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012547
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012548 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012549 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012550
12551 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012552 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012553
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012554 PIPE_CONF_CHECK_I(has_drrs);
12555 if (current_config->has_drrs)
12556 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12557 } else
12558 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012559
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012560 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12561 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12562 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12563 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12564 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12565 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012566
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12568 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012573
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012574 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012575 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012576 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12577 IS_VALLEYVIEW(dev))
12578 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012579 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012580
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012581 PIPE_CONF_CHECK_I(has_audio);
12582
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012583 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012584 DRM_MODE_FLAG_INTERLACE);
12585
Daniel Vetterbb760062013-06-06 14:55:52 +020012586 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012587 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012588 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012589 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012590 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012591 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012592 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012593 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012594 DRM_MODE_FLAG_NVSYNC);
12595 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012596
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012597 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012598 /* pfit ratios are autocomputed by the hw on gen4+ */
12599 if (INTEL_INFO(dev)->gen < 4)
12600 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012601 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012602
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012603 if (!adjust) {
12604 PIPE_CONF_CHECK_I(pipe_src_w);
12605 PIPE_CONF_CHECK_I(pipe_src_h);
12606
12607 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12608 if (current_config->pch_pfit.enabled) {
12609 PIPE_CONF_CHECK_X(pch_pfit.pos);
12610 PIPE_CONF_CHECK_X(pch_pfit.size);
12611 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012612
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012613 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12614 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012615
Jesse Barnese59150d2014-01-07 13:30:45 -080012616 /* BDW+ don't expose a synchronous way to read the state */
12617 if (IS_HASWELL(dev))
12618 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012619
Ville Syrjälä282740f2013-09-04 18:30:03 +030012620 PIPE_CONF_CHECK_I(double_wide);
12621
Daniel Vetter26804af2014-06-25 22:01:55 +030012622 PIPE_CONF_CHECK_X(ddi_pll_sel);
12623
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012624 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012625 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012626 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012627 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12628 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012629 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012630 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12631 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12632 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012633
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012634 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12635 PIPE_CONF_CHECK_I(pipe_bpp);
12636
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012637 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012638 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012639
Daniel Vetter66e985c2013-06-05 13:34:20 +020012640#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012641#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012642#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012643#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012644#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012645#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012646#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012647
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012648 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012649}
12650
Damien Lespiau08db6652014-11-04 17:06:52 +000012651static void check_wm_state(struct drm_device *dev)
12652{
12653 struct drm_i915_private *dev_priv = dev->dev_private;
12654 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12655 struct intel_crtc *intel_crtc;
12656 int plane;
12657
12658 if (INTEL_INFO(dev)->gen < 9)
12659 return;
12660
12661 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12662 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12663
12664 for_each_intel_crtc(dev, intel_crtc) {
12665 struct skl_ddb_entry *hw_entry, *sw_entry;
12666 const enum pipe pipe = intel_crtc->pipe;
12667
12668 if (!intel_crtc->active)
12669 continue;
12670
12671 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012672 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012673 hw_entry = &hw_ddb.plane[pipe][plane];
12674 sw_entry = &sw_ddb->plane[pipe][plane];
12675
12676 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12677 continue;
12678
12679 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12680 "(expected (%u,%u), found (%u,%u))\n",
12681 pipe_name(pipe), plane + 1,
12682 sw_entry->start, sw_entry->end,
12683 hw_entry->start, hw_entry->end);
12684 }
12685
12686 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012687 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12688 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012689
12690 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12691 continue;
12692
12693 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12694 "(expected (%u,%u), found (%u,%u))\n",
12695 pipe_name(pipe),
12696 sw_entry->start, sw_entry->end,
12697 hw_entry->start, hw_entry->end);
12698 }
12699}
12700
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012701static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012702check_connector_state(struct drm_device *dev,
12703 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012704{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012705 struct drm_connector_state *old_conn_state;
12706 struct drm_connector *connector;
12707 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012708
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012709 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12710 struct drm_encoder *encoder = connector->encoder;
12711 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012712
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012713 /* This also checks the encoder/connector hw state with the
12714 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012715 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012716
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012717 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012718 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012720}
12721
12722static void
12723check_encoder_state(struct drm_device *dev)
12724{
12725 struct intel_encoder *encoder;
12726 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012727
Damien Lespiaub2784e12014-08-05 11:29:37 +010012728 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012729 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012730 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012731
12732 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12733 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012734 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012735
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012736 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012737 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012738 continue;
12739 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012740
12741 I915_STATE_WARN(connector->base.state->crtc !=
12742 encoder->base.crtc,
12743 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012745
Rob Clarke2c719b2014-12-15 13:56:32 -050012746 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012747 "encoder's enabled state mismatch "
12748 "(expected %i, found %i)\n",
12749 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012750
12751 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012752 bool active;
12753
12754 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012755 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012756 "encoder detached but still enabled on pipe %c.\n",
12757 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012758 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012759 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012760}
12761
12762static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012763check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012764{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012766 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012767 struct drm_crtc_state *old_crtc_state;
12768 struct drm_crtc *crtc;
12769 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012770
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012771 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12773 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012774 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012775
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012776 if (!needs_modeset(crtc->state) &&
12777 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012778 continue;
12779
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012780 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12781 pipe_config = to_intel_crtc_state(old_crtc_state);
12782 memset(pipe_config, 0, sizeof(*pipe_config));
12783 pipe_config->base.crtc = crtc;
12784 pipe_config->base.state = old_state;
12785
12786 DRM_DEBUG_KMS("[CRTC:%d]\n",
12787 crtc->base.id);
12788
12789 active = dev_priv->display.get_pipe_config(intel_crtc,
12790 pipe_config);
12791
12792 /* hw state is inconsistent with the pipe quirk */
12793 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12794 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12795 active = crtc->state->active;
12796
12797 I915_STATE_WARN(crtc->state->active != active,
12798 "crtc active state doesn't match with hw state "
12799 "(expected %i, found %i)\n", crtc->state->active, active);
12800
12801 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12802 "transitional active state does not match atomic hw state "
12803 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12804
12805 for_each_encoder_on_crtc(dev, crtc, encoder) {
12806 enum pipe pipe;
12807
12808 active = encoder->get_hw_state(encoder, &pipe);
12809 I915_STATE_WARN(active != crtc->state->active,
12810 "[ENCODER:%i] active %i with crtc active %i\n",
12811 encoder->base.base.id, active, crtc->state->active);
12812
12813 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12814 "Encoder connected to wrong pipe %c\n",
12815 pipe_name(pipe));
12816
12817 if (active)
12818 encoder->get_config(encoder, pipe_config);
12819 }
12820
12821 if (!crtc->state->active)
12822 continue;
12823
12824 sw_config = to_intel_crtc_state(crtc->state);
12825 if (!intel_pipe_config_compare(dev, sw_config,
12826 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012827 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012828 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012829 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012830 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012831 "[sw state]");
12832 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012833 }
12834}
12835
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012836static void
12837check_shared_dpll_state(struct drm_device *dev)
12838{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012839 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012840 struct intel_crtc *crtc;
12841 struct intel_dpll_hw_state dpll_hw_state;
12842 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012843
12844 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12845 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12846 int enabled_crtcs = 0, active_crtcs = 0;
12847 bool active;
12848
12849 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12850
12851 DRM_DEBUG_KMS("%s\n", pll->name);
12852
12853 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12854
Rob Clarke2c719b2014-12-15 13:56:32 -050012855 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012856 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012857 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012858 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012859 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012860 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012861 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012862 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012863 "pll on state mismatch (expected %i, found %i)\n",
12864 pll->on, active);
12865
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012866 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012867 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012868 enabled_crtcs++;
12869 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12870 active_crtcs++;
12871 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012872 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012873 "pll active crtcs mismatch (expected %i, found %i)\n",
12874 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012875 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012876 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012877 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012878
Rob Clarke2c719b2014-12-15 13:56:32 -050012879 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012880 sizeof(dpll_hw_state)),
12881 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012882 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012883}
12884
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012885static void
12886intel_modeset_check_state(struct drm_device *dev,
12887 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012888{
Damien Lespiau08db6652014-11-04 17:06:52 +000012889 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012890 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012891 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012892 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012893 check_shared_dpll_state(dev);
12894}
12895
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012896void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012897 int dotclock)
12898{
12899 /*
12900 * FDI already provided one idea for the dotclock.
12901 * Yell if the encoder disagrees.
12902 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012903 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012904 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012905 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012906}
12907
Ville Syrjälä80715b22014-05-15 20:23:23 +030012908static void update_scanline_offset(struct intel_crtc *crtc)
12909{
12910 struct drm_device *dev = crtc->base.dev;
12911
12912 /*
12913 * The scanline counter increments at the leading edge of hsync.
12914 *
12915 * On most platforms it starts counting from vtotal-1 on the
12916 * first active line. That means the scanline counter value is
12917 * always one less than what we would expect. Ie. just after
12918 * start of vblank, which also occurs at start of hsync (on the
12919 * last active line), the scanline counter will read vblank_start-1.
12920 *
12921 * On gen2 the scanline counter starts counting from 1 instead
12922 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12923 * to keep the value positive), instead of adding one.
12924 *
12925 * On HSW+ the behaviour of the scanline counter depends on the output
12926 * type. For DP ports it behaves like most other platforms, but on HDMI
12927 * there's an extra 1 line difference. So we need to add two instead of
12928 * one to the value.
12929 */
12930 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012931 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012932 int vtotal;
12933
Ville Syrjälä124abe02015-09-08 13:40:45 +030012934 vtotal = adjusted_mode->crtc_vtotal;
12935 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012936 vtotal /= 2;
12937
12938 crtc->scanline_offset = vtotal - 1;
12939 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012940 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012941 crtc->scanline_offset = 2;
12942 } else
12943 crtc->scanline_offset = 1;
12944}
12945
Maarten Lankhorstad421372015-06-15 12:33:42 +020012946static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012947{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012948 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012949 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012950 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012951 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012952 struct intel_crtc_state *intel_crtc_state;
12953 struct drm_crtc *crtc;
12954 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012955 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012956
12957 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012958 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012959
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012960 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012961 int dpll;
12962
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012963 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012964 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012965 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012966
Maarten Lankhorstad421372015-06-15 12:33:42 +020012967 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012968 continue;
12969
Maarten Lankhorstad421372015-06-15 12:33:42 +020012970 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012971
Maarten Lankhorstad421372015-06-15 12:33:42 +020012972 if (!shared_dpll)
12973 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12974
12975 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012976 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012977}
12978
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012979/*
12980 * This implements the workaround described in the "notes" section of the mode
12981 * set sequence documentation. When going from no pipes or single pipe to
12982 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12983 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12984 */
12985static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12986{
12987 struct drm_crtc_state *crtc_state;
12988 struct intel_crtc *intel_crtc;
12989 struct drm_crtc *crtc;
12990 struct intel_crtc_state *first_crtc_state = NULL;
12991 struct intel_crtc_state *other_crtc_state = NULL;
12992 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12993 int i;
12994
12995 /* look at all crtc's that are going to be enabled in during modeset */
12996 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12997 intel_crtc = to_intel_crtc(crtc);
12998
12999 if (!crtc_state->active || !needs_modeset(crtc_state))
13000 continue;
13001
13002 if (first_crtc_state) {
13003 other_crtc_state = to_intel_crtc_state(crtc_state);
13004 break;
13005 } else {
13006 first_crtc_state = to_intel_crtc_state(crtc_state);
13007 first_pipe = intel_crtc->pipe;
13008 }
13009 }
13010
13011 /* No workaround needed? */
13012 if (!first_crtc_state)
13013 return 0;
13014
13015 /* w/a possibly needed, check how many crtc's are already enabled. */
13016 for_each_intel_crtc(state->dev, intel_crtc) {
13017 struct intel_crtc_state *pipe_config;
13018
13019 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13020 if (IS_ERR(pipe_config))
13021 return PTR_ERR(pipe_config);
13022
13023 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13024
13025 if (!pipe_config->base.active ||
13026 needs_modeset(&pipe_config->base))
13027 continue;
13028
13029 /* 2 or more enabled crtcs means no need for w/a */
13030 if (enabled_pipe != INVALID_PIPE)
13031 return 0;
13032
13033 enabled_pipe = intel_crtc->pipe;
13034 }
13035
13036 if (enabled_pipe != INVALID_PIPE)
13037 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13038 else if (other_crtc_state)
13039 other_crtc_state->hsw_workaround_pipe = first_pipe;
13040
13041 return 0;
13042}
13043
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013044static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13045{
13046 struct drm_crtc *crtc;
13047 struct drm_crtc_state *crtc_state;
13048 int ret = 0;
13049
13050 /* add all active pipes to the state */
13051 for_each_crtc(state->dev, crtc) {
13052 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13053 if (IS_ERR(crtc_state))
13054 return PTR_ERR(crtc_state);
13055
13056 if (!crtc_state->active || needs_modeset(crtc_state))
13057 continue;
13058
13059 crtc_state->mode_changed = true;
13060
13061 ret = drm_atomic_add_affected_connectors(state, crtc);
13062 if (ret)
13063 break;
13064
13065 ret = drm_atomic_add_affected_planes(state, crtc);
13066 if (ret)
13067 break;
13068 }
13069
13070 return ret;
13071}
13072
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013073static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013074{
13075 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013076 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013077 int ret;
13078
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013079 if (!check_digital_port_conflicts(state)) {
13080 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13081 return -EINVAL;
13082 }
13083
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013084 /*
13085 * See if the config requires any additional preparation, e.g.
13086 * to adjust global state with pipes off. We need to do this
13087 * here so we can get the modeset_pipe updated config for the new
13088 * mode set on this crtc. For other crtcs we need to use the
13089 * adjusted_mode bits in the crtc directly.
13090 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013091 if (dev_priv->display.modeset_calc_cdclk) {
13092 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013094 ret = dev_priv->display.modeset_calc_cdclk(state);
13095
13096 cdclk = to_intel_atomic_state(state)->cdclk;
13097 if (!ret && cdclk != dev_priv->cdclk_freq)
13098 ret = intel_modeset_all_pipes(state);
13099
13100 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013101 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013102 } else
13103 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013104
Maarten Lankhorstad421372015-06-15 12:33:42 +020013105 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013106
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013107 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013108 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013109
Maarten Lankhorstad421372015-06-15 12:33:42 +020013110 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013111}
13112
Matt Roperaa363132015-09-24 15:53:18 -070013113/*
13114 * Handle calculation of various watermark data at the end of the atomic check
13115 * phase. The code here should be run after the per-crtc and per-plane 'check'
13116 * handlers to ensure that all derived state has been updated.
13117 */
13118static void calc_watermark_data(struct drm_atomic_state *state)
13119{
13120 struct drm_device *dev = state->dev;
13121 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13122 struct drm_crtc *crtc;
13123 struct drm_crtc_state *cstate;
13124 struct drm_plane *plane;
13125 struct drm_plane_state *pstate;
13126
13127 /*
13128 * Calculate watermark configuration details now that derived
13129 * plane/crtc state is all properly updated.
13130 */
13131 drm_for_each_crtc(crtc, dev) {
13132 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13133 crtc->state;
13134
13135 if (cstate->active)
13136 intel_state->wm_config.num_pipes_active++;
13137 }
13138 drm_for_each_legacy_plane(plane, dev) {
13139 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13140 plane->state;
13141
13142 if (!to_intel_plane_state(pstate)->visible)
13143 continue;
13144
13145 intel_state->wm_config.sprites_enabled = true;
13146 if (pstate->crtc_w != pstate->src_w >> 16 ||
13147 pstate->crtc_h != pstate->src_h >> 16)
13148 intel_state->wm_config.sprites_scaled = true;
13149 }
13150}
13151
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013152/**
13153 * intel_atomic_check - validate state object
13154 * @dev: drm device
13155 * @state: state to validate
13156 */
13157static int intel_atomic_check(struct drm_device *dev,
13158 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013159{
Matt Roperaa363132015-09-24 15:53:18 -070013160 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013161 struct drm_crtc *crtc;
13162 struct drm_crtc_state *crtc_state;
13163 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013164 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013165
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013166 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013167 if (ret)
13168 return ret;
13169
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013170 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013171 struct intel_crtc_state *pipe_config =
13172 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013173
13174 /* Catch I915_MODE_FLAG_INHERITED */
13175 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13176 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013177
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013178 if (!crtc_state->enable) {
13179 if (needs_modeset(crtc_state))
13180 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013181 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013182 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013183
Daniel Vetter26495482015-07-15 14:15:52 +020013184 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013185 continue;
13186
Daniel Vetter26495482015-07-15 14:15:52 +020013187 /* FIXME: For only active_changed we shouldn't need to do any
13188 * state recomputation at all. */
13189
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013190 ret = drm_atomic_add_affected_connectors(state, crtc);
13191 if (ret)
13192 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013193
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013194 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013195 if (ret)
13196 return ret;
13197
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013198 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013199 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013200 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013201 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013202 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013203 }
13204
13205 if (needs_modeset(crtc_state)) {
13206 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013207
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013208 ret = drm_atomic_add_affected_planes(state, crtc);
13209 if (ret)
13210 return ret;
13211 }
13212
Daniel Vetter26495482015-07-15 14:15:52 +020013213 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13214 needs_modeset(crtc_state) ?
13215 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013216 }
13217
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013218 if (any_ms) {
13219 ret = intel_modeset_checks(state);
13220
13221 if (ret)
13222 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013223 } else
Matt Roperaa363132015-09-24 15:53:18 -070013224 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013225
Matt Roperaa363132015-09-24 15:53:18 -070013226 ret = drm_atomic_helper_check_planes(state->dev, state);
13227 if (ret)
13228 return ret;
13229
13230 calc_watermark_data(state);
13231
13232 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013233}
13234
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013235static int intel_atomic_prepare_commit(struct drm_device *dev,
13236 struct drm_atomic_state *state,
13237 bool async)
13238{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013239 struct drm_i915_private *dev_priv = dev->dev_private;
13240 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013241 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013242 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013243 struct drm_crtc *crtc;
13244 int i, ret;
13245
13246 if (async) {
13247 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13248 return -EINVAL;
13249 }
13250
13251 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13252 ret = intel_crtc_wait_for_pending_flips(crtc);
13253 if (ret)
13254 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013255
13256 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13257 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013258 }
13259
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013260 ret = mutex_lock_interruptible(&dev->struct_mutex);
13261 if (ret)
13262 return ret;
13263
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013264 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013265 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13266 u32 reset_counter;
13267
13268 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13269 mutex_unlock(&dev->struct_mutex);
13270
13271 for_each_plane_in_state(state, plane, plane_state, i) {
13272 struct intel_plane_state *intel_plane_state =
13273 to_intel_plane_state(plane_state);
13274
13275 if (!intel_plane_state->wait_req)
13276 continue;
13277
13278 ret = __i915_wait_request(intel_plane_state->wait_req,
13279 reset_counter, true,
13280 NULL, NULL);
13281
13282 /* Swallow -EIO errors to allow updates during hw lockup. */
13283 if (ret == -EIO)
13284 ret = 0;
13285
13286 if (ret)
13287 break;
13288 }
13289
13290 if (!ret)
13291 return 0;
13292
13293 mutex_lock(&dev->struct_mutex);
13294 drm_atomic_helper_cleanup_planes(dev, state);
13295 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013296
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013297 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013298 return ret;
13299}
13300
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013301/**
13302 * intel_atomic_commit - commit validated state object
13303 * @dev: DRM device
13304 * @state: the top-level driver state object
13305 * @async: asynchronous commit
13306 *
13307 * This function commits a top-level state object that has been validated
13308 * with drm_atomic_helper_check().
13309 *
13310 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13311 * we can only handle plane-related operations and do not yet support
13312 * asynchronous commit.
13313 *
13314 * RETURNS
13315 * Zero for success or -errno.
13316 */
13317static int intel_atomic_commit(struct drm_device *dev,
13318 struct drm_atomic_state *state,
13319 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013320{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013321 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013322 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013323 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013324 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013325 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013326 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013327
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013328 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013329 if (ret) {
13330 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013331 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013332 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013333
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013334 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013335 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013336
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013337 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13339
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013340 if (!needs_modeset(crtc->state))
13341 continue;
13342
13343 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013344 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013345
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013346 if (crtc_state->active) {
13347 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13348 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013349 intel_crtc->active = false;
13350 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013351 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013352 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013353
Daniel Vetterea9d7582012-07-10 10:42:52 +020013354 /* Only after disabling all output pipelines that will be changed can we
13355 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013356 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013357
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013358 if (any_ms) {
13359 intel_shared_dpll_commit(state);
13360
13361 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013362 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013363 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013364
Daniel Vettera6778b32012-07-02 09:56:42 +020013365 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013366 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13368 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013369 bool update_pipe = !modeset &&
13370 to_intel_crtc_state(crtc->state)->update_pipe;
13371 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013372
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013373 if (modeset)
13374 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13375
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013376 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013377 update_scanline_offset(to_intel_crtc(crtc));
13378 dev_priv->display.crtc_enable(crtc);
13379 }
13380
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013381 if (update_pipe) {
13382 put_domains = modeset_get_crtc_power_domains(crtc);
13383
13384 /* make sure intel_modeset_check_state runs */
13385 any_ms = true;
13386 }
13387
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013388 if (!modeset)
13389 intel_pre_plane_update(intel_crtc);
13390
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013391 if (crtc->state->active &&
13392 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013393 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013394
13395 if (put_domains)
13396 modeset_put_power_domains(dev_priv, put_domains);
13397
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013398 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013399
13400 if (modeset)
13401 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013402 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013403
Daniel Vettera6778b32012-07-02 09:56:42 +020013404 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013405
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013406 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013407
13408 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013409 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013410 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013411
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013412 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013413 intel_modeset_check_state(dev, state);
13414
13415 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013416
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013417 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013418}
13419
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013420void intel_crtc_restore_mode(struct drm_crtc *crtc)
13421{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013422 struct drm_device *dev = crtc->dev;
13423 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013424 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013425 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013426
13427 state = drm_atomic_state_alloc(dev);
13428 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013429 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013430 crtc->base.id);
13431 return;
13432 }
13433
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013434 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013435
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013436retry:
13437 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13438 ret = PTR_ERR_OR_ZERO(crtc_state);
13439 if (!ret) {
13440 if (!crtc_state->active)
13441 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013442
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013443 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013444 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013445 }
13446
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013447 if (ret == -EDEADLK) {
13448 drm_atomic_state_clear(state);
13449 drm_modeset_backoff(state->acquire_ctx);
13450 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013451 }
13452
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013453 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013454out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013455 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013456}
13457
Daniel Vetter25c5b262012-07-08 22:08:04 +020013458#undef for_each_intel_crtc_masked
13459
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013460static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013461 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013462 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013463 .destroy = intel_crtc_destroy,
13464 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013465 .atomic_duplicate_state = intel_crtc_duplicate_state,
13466 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013467};
13468
Daniel Vetter53589012013-06-05 13:34:16 +020013469static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13470 struct intel_shared_dpll *pll,
13471 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013472{
Daniel Vetter53589012013-06-05 13:34:16 +020013473 uint32_t val;
13474
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013475 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013476 return false;
13477
Daniel Vetter53589012013-06-05 13:34:16 +020013478 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013479 hw_state->dpll = val;
13480 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13481 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013482
13483 return val & DPLL_VCO_ENABLE;
13484}
13485
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013486static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13487 struct intel_shared_dpll *pll)
13488{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013489 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13490 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013491}
13492
Daniel Vettere7b903d2013-06-05 13:34:14 +020013493static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13494 struct intel_shared_dpll *pll)
13495{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013496 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013497 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013498
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013499 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013500
13501 /* Wait for the clocks to stabilize. */
13502 POSTING_READ(PCH_DPLL(pll->id));
13503 udelay(150);
13504
13505 /* The pixel multiplier can only be updated once the
13506 * DPLL is enabled and the clocks are stable.
13507 *
13508 * So write it again.
13509 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013510 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013511 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013512 udelay(200);
13513}
13514
13515static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13516 struct intel_shared_dpll *pll)
13517{
13518 struct drm_device *dev = dev_priv->dev;
13519 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013520
13521 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013522 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013523 if (intel_crtc_to_shared_dpll(crtc) == pll)
13524 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13525 }
13526
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013527 I915_WRITE(PCH_DPLL(pll->id), 0);
13528 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013529 udelay(200);
13530}
13531
Daniel Vetter46edb022013-06-05 13:34:12 +020013532static char *ibx_pch_dpll_names[] = {
13533 "PCH DPLL A",
13534 "PCH DPLL B",
13535};
13536
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013537static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013538{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013539 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013540 int i;
13541
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013542 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013543
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013544 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013545 dev_priv->shared_dplls[i].id = i;
13546 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013547 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013548 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13549 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013550 dev_priv->shared_dplls[i].get_hw_state =
13551 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013552 }
13553}
13554
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013555static void intel_shared_dpll_init(struct drm_device *dev)
13556{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013557 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013558
Daniel Vetter9cd86932014-06-25 22:01:57 +030013559 if (HAS_DDI(dev))
13560 intel_ddi_pll_init(dev);
13561 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013562 ibx_pch_dpll_init(dev);
13563 else
13564 dev_priv->num_shared_dpll = 0;
13565
13566 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567}
13568
Matt Roper6beb8c232014-12-01 15:40:14 -080013569/**
13570 * intel_prepare_plane_fb - Prepare fb for usage on plane
13571 * @plane: drm plane to prepare for
13572 * @fb: framebuffer to prepare for presentation
13573 *
13574 * Prepares a framebuffer for usage on a display plane. Generally this
13575 * involves pinning the underlying object and updating the frontbuffer tracking
13576 * bits. Some older platforms need special physical address handling for
13577 * cursor planes.
13578 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013579 * Must be called with struct_mutex held.
13580 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013581 * Returns 0 on success, negative error code on failure.
13582 */
13583int
13584intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013585 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013586{
13587 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013588 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013589 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013590 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013591 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013592 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013593
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013594 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013595 return 0;
13596
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013597 if (old_obj) {
13598 struct drm_crtc_state *crtc_state =
13599 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13600
13601 /* Big Hammer, we also need to ensure that any pending
13602 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13603 * current scanout is retired before unpinning the old
13604 * framebuffer. Note that we rely on userspace rendering
13605 * into the buffer attached to the pipe they are waiting
13606 * on. If not, userspace generates a GPU hang with IPEHR
13607 * point to the MI_WAIT_FOR_EVENT.
13608 *
13609 * This should only fail upon a hung GPU, in which case we
13610 * can safely continue.
13611 */
13612 if (needs_modeset(crtc_state))
13613 ret = i915_gem_object_wait_rendering(old_obj, true);
13614
13615 /* Swallow -EIO errors to allow updates during hw lockup. */
13616 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013617 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013618 }
13619
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013620 if (!obj) {
13621 ret = 0;
13622 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013623 INTEL_INFO(dev)->cursor_needs_physical) {
13624 int align = IS_I830(dev) ? 16 * 1024 : 256;
13625 ret = i915_gem_object_attach_phys(obj, align);
13626 if (ret)
13627 DRM_DEBUG_KMS("failed to attach phys object\n");
13628 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013629 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013630 }
13631
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013632 if (ret == 0) {
13633 if (obj) {
13634 struct intel_plane_state *plane_state =
13635 to_intel_plane_state(new_state);
13636
13637 i915_gem_request_assign(&plane_state->wait_req,
13638 obj->last_write_req);
13639 }
13640
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013641 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013642 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013643
Matt Roper6beb8c232014-12-01 15:40:14 -080013644 return ret;
13645}
13646
Matt Roper38f3ce32014-12-02 07:45:25 -080013647/**
13648 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13649 * @plane: drm plane to clean up for
13650 * @fb: old framebuffer that was on plane
13651 *
13652 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013653 *
13654 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013655 */
13656void
13657intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013658 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013659{
13660 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013661 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013662 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013663 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13664 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013665
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013666 old_intel_state = to_intel_plane_state(old_state);
13667
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013668 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013669 return;
13670
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013671 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13672 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013673 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013674
13675 /* prepare_fb aborted? */
13676 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13677 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13678 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013679
13680 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13681
Matt Roper465c1202014-05-29 08:06:54 -070013682}
13683
Chandra Konduru6156a452015-04-27 13:48:39 -070013684int
13685skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13686{
13687 int max_scale;
13688 struct drm_device *dev;
13689 struct drm_i915_private *dev_priv;
13690 int crtc_clock, cdclk;
13691
13692 if (!intel_crtc || !crtc_state)
13693 return DRM_PLANE_HELPER_NO_SCALING;
13694
13695 dev = intel_crtc->base.dev;
13696 dev_priv = dev->dev_private;
13697 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013698 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013699
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013700 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013701 return DRM_PLANE_HELPER_NO_SCALING;
13702
13703 /*
13704 * skl max scale is lower of:
13705 * close to 3 but not 3, -1 is for that purpose
13706 * or
13707 * cdclk/crtc_clock
13708 */
13709 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13710
13711 return max_scale;
13712}
13713
Matt Roper465c1202014-05-29 08:06:54 -070013714static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013715intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013716 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013717 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013718{
Matt Roper2b875c22014-12-01 15:40:13 -080013719 struct drm_crtc *crtc = state->base.crtc;
13720 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013721 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013722 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13723 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013724
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013725 /* use scaler when colorkey is not required */
13726 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013727 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013728 min_scale = 1;
13729 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013730 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013731 }
Sonika Jindald8106362015-04-10 14:37:28 +053013732
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013733 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13734 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013735 min_scale, max_scale,
13736 can_position, true,
13737 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013738}
13739
Gustavo Padovan14af2932014-10-24 14:51:31 +010013740static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013741intel_commit_primary_plane(struct drm_plane *plane,
13742 struct intel_plane_state *state)
13743{
Matt Roper2b875c22014-12-01 15:40:13 -080013744 struct drm_crtc *crtc = state->base.crtc;
13745 struct drm_framebuffer *fb = state->base.fb;
13746 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013747 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013748
Matt Roperea2c67b2014-12-23 10:41:52 -080013749 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013750
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013751 dev_priv->display.update_primary_plane(crtc, fb,
13752 state->src.x1 >> 16,
13753 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013754}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013755
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013756static void
13757intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013758 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013759{
13760 struct drm_device *dev = plane->dev;
13761 struct drm_i915_private *dev_priv = dev->dev_private;
13762
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013763 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13764}
13765
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013766static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13767 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013768{
13769 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013771 struct intel_crtc_state *old_intel_state =
13772 to_intel_crtc_state(old_crtc_state);
13773 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013774
Ville Syrjäläf015c552015-06-24 22:00:02 +030013775 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013776 intel_update_watermarks(crtc);
13777
Matt Roperc34c9ee2014-12-23 10:41:50 -080013778 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013779 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013780
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013781 if (modeset)
13782 return;
13783
13784 if (to_intel_crtc_state(crtc->state)->update_pipe)
13785 intel_update_pipe_config(intel_crtc, old_intel_state);
13786 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013787 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013788}
13789
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013790static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13791 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013792{
Matt Roper32b7eee2014-12-24 07:59:06 -080013793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013794
Maarten Lankhorst62852622015-09-23 16:29:38 +020013795 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013796}
13797
Matt Ropercf4c7c12014-12-04 10:27:42 -080013798/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013799 * intel_plane_destroy - destroy a plane
13800 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013801 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013802 * Common destruction function for all types of planes (primary, cursor,
13803 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013804 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013805void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013806{
13807 struct intel_plane *intel_plane = to_intel_plane(plane);
13808 drm_plane_cleanup(plane);
13809 kfree(intel_plane);
13810}
13811
Matt Roper65a3fea2015-01-21 16:35:42 -080013812const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013813 .update_plane = drm_atomic_helper_update_plane,
13814 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013815 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013816 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013817 .atomic_get_property = intel_plane_atomic_get_property,
13818 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013819 .atomic_duplicate_state = intel_plane_duplicate_state,
13820 .atomic_destroy_state = intel_plane_destroy_state,
13821
Matt Roper465c1202014-05-29 08:06:54 -070013822};
13823
13824static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13825 int pipe)
13826{
13827 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013828 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013829 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013830 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013831
13832 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13833 if (primary == NULL)
13834 return NULL;
13835
Matt Roper8e7d6882015-01-21 16:35:41 -080013836 state = intel_create_plane_state(&primary->base);
13837 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013838 kfree(primary);
13839 return NULL;
13840 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013841 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013842
Matt Roper465c1202014-05-29 08:06:54 -070013843 primary->can_scale = false;
13844 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013845 if (INTEL_INFO(dev)->gen >= 9) {
13846 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013847 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013848 }
Matt Roper465c1202014-05-29 08:06:54 -070013849 primary->pipe = pipe;
13850 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013851 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013852 primary->check_plane = intel_check_primary_plane;
13853 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013854 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013855 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13856 primary->plane = !pipe;
13857
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013858 if (INTEL_INFO(dev)->gen >= 9) {
13859 intel_primary_formats = skl_primary_formats;
13860 num_formats = ARRAY_SIZE(skl_primary_formats);
13861 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013862 intel_primary_formats = i965_primary_formats;
13863 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013864 } else {
13865 intel_primary_formats = i8xx_primary_formats;
13866 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013867 }
13868
13869 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013870 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013871 intel_primary_formats, num_formats,
13872 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013873
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013874 if (INTEL_INFO(dev)->gen >= 4)
13875 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013876
Matt Roperea2c67b2014-12-23 10:41:52 -080013877 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13878
Matt Roper465c1202014-05-29 08:06:54 -070013879 return &primary->base;
13880}
13881
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013882void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13883{
13884 if (!dev->mode_config.rotation_property) {
13885 unsigned long flags = BIT(DRM_ROTATE_0) |
13886 BIT(DRM_ROTATE_180);
13887
13888 if (INTEL_INFO(dev)->gen >= 9)
13889 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13890
13891 dev->mode_config.rotation_property =
13892 drm_mode_create_rotation_property(dev, flags);
13893 }
13894 if (dev->mode_config.rotation_property)
13895 drm_object_attach_property(&plane->base.base,
13896 dev->mode_config.rotation_property,
13897 plane->base.state->rotation);
13898}
13899
Matt Roper3d7d6512014-06-10 08:28:13 -070013900static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013901intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013902 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013903 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013904{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013905 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013906 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013907 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013908 unsigned stride;
13909 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013910
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013911 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13912 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013913 DRM_PLANE_HELPER_NO_SCALING,
13914 DRM_PLANE_HELPER_NO_SCALING,
13915 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013916 if (ret)
13917 return ret;
13918
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013919 /* if we want to turn off the cursor ignore width and height */
13920 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013921 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013922
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013923 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013924 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013925 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13926 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013927 return -EINVAL;
13928 }
13929
Matt Roperea2c67b2014-12-23 10:41:52 -080013930 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13931 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013932 DRM_DEBUG_KMS("buffer is too small\n");
13933 return -ENOMEM;
13934 }
13935
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013936 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013937 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013938 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013939 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013940
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013941 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013942}
13943
Matt Roperf4a2cf22014-12-01 15:40:12 -080013944static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013945intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013946 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013947{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013948 intel_crtc_update_cursor(crtc, false);
13949}
13950
13951static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013952intel_commit_cursor_plane(struct drm_plane *plane,
13953 struct intel_plane_state *state)
13954{
Matt Roper2b875c22014-12-01 15:40:13 -080013955 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013956 struct drm_device *dev = plane->dev;
13957 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013958 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013959 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013960
Matt Roperea2c67b2014-12-23 10:41:52 -080013961 crtc = crtc ? crtc : plane->crtc;
13962 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013963
Gustavo Padovana912f122014-12-01 15:40:10 -080013964 if (intel_crtc->cursor_bo == obj)
13965 goto update;
13966
Matt Roperf4a2cf22014-12-01 15:40:12 -080013967 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013968 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013969 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013970 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013971 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013972 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013973
Gustavo Padovana912f122014-12-01 15:40:10 -080013974 intel_crtc->cursor_addr = addr;
13975 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013976
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013977update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013978 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013979}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013980
Matt Roper3d7d6512014-06-10 08:28:13 -070013981static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13982 int pipe)
13983{
13984 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013985 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013986
13987 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13988 if (cursor == NULL)
13989 return NULL;
13990
Matt Roper8e7d6882015-01-21 16:35:41 -080013991 state = intel_create_plane_state(&cursor->base);
13992 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013993 kfree(cursor);
13994 return NULL;
13995 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013996 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013997
Matt Roper3d7d6512014-06-10 08:28:13 -070013998 cursor->can_scale = false;
13999 cursor->max_downscale = 1;
14000 cursor->pipe = pipe;
14001 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014002 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014003 cursor->check_plane = intel_check_cursor_plane;
14004 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014005 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014006
14007 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014008 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014009 intel_cursor_formats,
14010 ARRAY_SIZE(intel_cursor_formats),
14011 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014012
14013 if (INTEL_INFO(dev)->gen >= 4) {
14014 if (!dev->mode_config.rotation_property)
14015 dev->mode_config.rotation_property =
14016 drm_mode_create_rotation_property(dev,
14017 BIT(DRM_ROTATE_0) |
14018 BIT(DRM_ROTATE_180));
14019 if (dev->mode_config.rotation_property)
14020 drm_object_attach_property(&cursor->base.base,
14021 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014022 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014023 }
14024
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014025 if (INTEL_INFO(dev)->gen >=9)
14026 state->scaler_id = -1;
14027
Matt Roperea2c67b2014-12-23 10:41:52 -080014028 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14029
Matt Roper3d7d6512014-06-10 08:28:13 -070014030 return &cursor->base;
14031}
14032
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014033static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14034 struct intel_crtc_state *crtc_state)
14035{
14036 int i;
14037 struct intel_scaler *intel_scaler;
14038 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14039
14040 for (i = 0; i < intel_crtc->num_scalers; i++) {
14041 intel_scaler = &scaler_state->scalers[i];
14042 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014043 intel_scaler->mode = PS_SCALER_MODE_DYN;
14044 }
14045
14046 scaler_state->scaler_id = -1;
14047}
14048
Hannes Ederb358d0a2008-12-18 21:18:47 +010014049static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014050{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014051 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014052 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014053 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014054 struct drm_plane *primary = NULL;
14055 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014056 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014057
Daniel Vetter955382f2013-09-19 14:05:45 +020014058 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014059 if (intel_crtc == NULL)
14060 return;
14061
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014062 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14063 if (!crtc_state)
14064 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014065 intel_crtc->config = crtc_state;
14066 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014067 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014068
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014069 /* initialize shared scalers */
14070 if (INTEL_INFO(dev)->gen >= 9) {
14071 if (pipe == PIPE_C)
14072 intel_crtc->num_scalers = 1;
14073 else
14074 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14075
14076 skl_init_scalers(dev, intel_crtc, crtc_state);
14077 }
14078
Matt Roper465c1202014-05-29 08:06:54 -070014079 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014080 if (!primary)
14081 goto fail;
14082
14083 cursor = intel_cursor_plane_create(dev, pipe);
14084 if (!cursor)
14085 goto fail;
14086
Matt Roper465c1202014-05-29 08:06:54 -070014087 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014088 cursor, &intel_crtc_funcs);
14089 if (ret)
14090 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014091
14092 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014093 for (i = 0; i < 256; i++) {
14094 intel_crtc->lut_r[i] = i;
14095 intel_crtc->lut_g[i] = i;
14096 intel_crtc->lut_b[i] = i;
14097 }
14098
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014099 /*
14100 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014101 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014102 */
Jesse Barnes80824002009-09-10 15:28:06 -070014103 intel_crtc->pipe = pipe;
14104 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014105 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014106 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014107 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014108 }
14109
Chris Wilson4b0e3332014-05-30 16:35:26 +030014110 intel_crtc->cursor_base = ~0;
14111 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014112 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014113
Ville Syrjälä852eb002015-06-24 22:00:07 +030014114 intel_crtc->wm.cxsr_allowed = true;
14115
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014116 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14117 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14118 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14119 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14120
Jesse Barnes79e53942008-11-07 14:24:08 -080014121 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014122
14123 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014124 return;
14125
14126fail:
14127 if (primary)
14128 drm_plane_cleanup(primary);
14129 if (cursor)
14130 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014131 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014132 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014133}
14134
Jesse Barnes752aa882013-10-31 18:55:49 +020014135enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14136{
14137 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014138 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014139
Rob Clark51fd3712013-11-19 12:10:12 -050014140 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014141
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014142 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014143 return INVALID_PIPE;
14144
14145 return to_intel_crtc(encoder->crtc)->pipe;
14146}
14147
Carl Worth08d7b3d2009-04-29 14:43:54 -070014148int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014149 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014150{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014151 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014152 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014153 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014154
Rob Clark7707e652014-07-17 23:30:04 -040014155 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014156
Rob Clark7707e652014-07-17 23:30:04 -040014157 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014158 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014159 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014160 }
14161
Rob Clark7707e652014-07-17 23:30:04 -040014162 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014163 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014164
Daniel Vetterc05422d2009-08-11 16:05:30 +020014165 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014166}
14167
Daniel Vetter66a92782012-07-12 20:08:18 +020014168static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014169{
Daniel Vetter66a92782012-07-12 20:08:18 +020014170 struct drm_device *dev = encoder->base.dev;
14171 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014172 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014173 int entry = 0;
14174
Damien Lespiaub2784e12014-08-05 11:29:37 +010014175 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014176 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014177 index_mask |= (1 << entry);
14178
Jesse Barnes79e53942008-11-07 14:24:08 -080014179 entry++;
14180 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014181
Jesse Barnes79e53942008-11-07 14:24:08 -080014182 return index_mask;
14183}
14184
Chris Wilson4d302442010-12-14 19:21:29 +000014185static bool has_edp_a(struct drm_device *dev)
14186{
14187 struct drm_i915_private *dev_priv = dev->dev_private;
14188
14189 if (!IS_MOBILE(dev))
14190 return false;
14191
14192 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14193 return false;
14194
Damien Lespiaue3589902014-02-07 19:12:50 +000014195 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014196 return false;
14197
14198 return true;
14199}
14200
Jesse Barnes84b4e042014-06-25 08:24:29 -070014201static bool intel_crt_present(struct drm_device *dev)
14202{
14203 struct drm_i915_private *dev_priv = dev->dev_private;
14204
Damien Lespiau884497e2013-12-03 13:56:23 +000014205 if (INTEL_INFO(dev)->gen >= 9)
14206 return false;
14207
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014208 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014209 return false;
14210
14211 if (IS_CHERRYVIEW(dev))
14212 return false;
14213
14214 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14215 return false;
14216
14217 return true;
14218}
14219
Jesse Barnes79e53942008-11-07 14:24:08 -080014220static void intel_setup_outputs(struct drm_device *dev)
14221{
Eric Anholt725e30a2009-01-22 13:01:02 -080014222 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014223 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014224 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014225
Daniel Vetterc9093352013-06-06 22:22:47 +020014226 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014227
Jesse Barnes84b4e042014-06-25 08:24:29 -070014228 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014229 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014230
Vandana Kannanc776eb22014-08-19 12:05:01 +053014231 if (IS_BROXTON(dev)) {
14232 /*
14233 * FIXME: Broxton doesn't support port detection via the
14234 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14235 * detect the ports.
14236 */
14237 intel_ddi_init(dev, PORT_A);
14238 intel_ddi_init(dev, PORT_B);
14239 intel_ddi_init(dev, PORT_C);
14240 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014241 int found;
14242
Jesse Barnesde31fac2015-03-06 15:53:32 -080014243 /*
14244 * Haswell uses DDI functions to detect digital outputs.
14245 * On SKL pre-D0 the strap isn't connected, so we assume
14246 * it's there.
14247 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014248 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014249 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014250 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014251 intel_ddi_init(dev, PORT_A);
14252
14253 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14254 * register */
14255 found = I915_READ(SFUSE_STRAP);
14256
14257 if (found & SFUSE_STRAP_DDIB_DETECTED)
14258 intel_ddi_init(dev, PORT_B);
14259 if (found & SFUSE_STRAP_DDIC_DETECTED)
14260 intel_ddi_init(dev, PORT_C);
14261 if (found & SFUSE_STRAP_DDID_DETECTED)
14262 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014263 /*
14264 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14265 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014266 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014267 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14268 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14269 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14270 intel_ddi_init(dev, PORT_E);
14271
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014272 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014273 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014274 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014275
14276 if (has_edp_a(dev))
14277 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014278
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014279 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014280 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014281 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014282 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014283 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014284 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014285 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014286 }
14287
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014288 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014289 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014290
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014291 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014292 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014293
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014294 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014295 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014296
Daniel Vetter270b3042012-10-27 15:52:05 +020014297 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014298 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014299 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014300 /*
14301 * The DP_DETECTED bit is the latched state of the DDC
14302 * SDA pin at boot. However since eDP doesn't require DDC
14303 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14304 * eDP ports may have been muxed to an alternate function.
14305 * Thus we can't rely on the DP_DETECTED bit alone to detect
14306 * eDP ports. Consult the VBT as well as DP_DETECTED to
14307 * detect eDP ports.
14308 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014309 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014310 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014311 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14312 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014313 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014314 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014315
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014316 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014317 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014318 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14319 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014320 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014321 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014322
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014323 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014324 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014325 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14326 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14327 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14328 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014329 }
14330
Jani Nikula3cfca972013-08-27 15:12:26 +030014331 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014332 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014333 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014334
Paulo Zanonie2debe92013-02-18 19:00:27 -030014335 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014336 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014337 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014338 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014339 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014340 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014341 }
Ma Ling27185ae2009-08-24 13:50:23 +080014342
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014343 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014344 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014345 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014346
14347 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014348
Paulo Zanonie2debe92013-02-18 19:00:27 -030014349 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014350 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014351 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014352 }
Ma Ling27185ae2009-08-24 13:50:23 +080014353
Paulo Zanonie2debe92013-02-18 19:00:27 -030014354 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014355
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014356 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014357 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014358 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014359 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014360 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014361 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014362 }
Ma Ling27185ae2009-08-24 13:50:23 +080014363
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014364 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014365 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014366 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014367 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 intel_dvo_init(dev);
14369
Zhenyu Wang103a1962009-11-27 11:44:36 +080014370 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014371 intel_tv_init(dev);
14372
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014373 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014374
Damien Lespiaub2784e12014-08-05 11:29:37 +010014375 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014376 encoder->base.possible_crtcs = encoder->crtc_mask;
14377 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014378 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014379 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014380
Paulo Zanonidde86e22012-12-01 12:04:25 -020014381 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014382
14383 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014384}
14385
14386static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14387{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014388 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014389 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014390
Daniel Vetteref2d6332014-02-10 18:00:38 +010014391 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014392 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014393 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014394 drm_gem_object_unreference(&intel_fb->obj->base);
14395 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014396 kfree(intel_fb);
14397}
14398
14399static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014400 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014401 unsigned int *handle)
14402{
14403 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014404 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014405
Chris Wilson05394f32010-11-08 19:18:58 +000014406 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014407}
14408
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014409static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14410 struct drm_file *file,
14411 unsigned flags, unsigned color,
14412 struct drm_clip_rect *clips,
14413 unsigned num_clips)
14414{
14415 struct drm_device *dev = fb->dev;
14416 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14417 struct drm_i915_gem_object *obj = intel_fb->obj;
14418
14419 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014420 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014421 mutex_unlock(&dev->struct_mutex);
14422
14423 return 0;
14424}
14425
Jesse Barnes79e53942008-11-07 14:24:08 -080014426static const struct drm_framebuffer_funcs intel_fb_funcs = {
14427 .destroy = intel_user_framebuffer_destroy,
14428 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014429 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014430};
14431
Damien Lespiaub3218032015-02-27 11:15:18 +000014432static
14433u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14434 uint32_t pixel_format)
14435{
14436 u32 gen = INTEL_INFO(dev)->gen;
14437
14438 if (gen >= 9) {
14439 /* "The stride in bytes must not exceed the of the size of 8K
14440 * pixels and 32K bytes."
14441 */
14442 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14443 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14444 return 32*1024;
14445 } else if (gen >= 4) {
14446 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14447 return 16*1024;
14448 else
14449 return 32*1024;
14450 } else if (gen >= 3) {
14451 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14452 return 8*1024;
14453 else
14454 return 16*1024;
14455 } else {
14456 /* XXX DSPC is limited to 4k tiled */
14457 return 8*1024;
14458 }
14459}
14460
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014461static int intel_framebuffer_init(struct drm_device *dev,
14462 struct intel_framebuffer *intel_fb,
14463 struct drm_mode_fb_cmd2 *mode_cmd,
14464 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014465{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014466 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014467 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014468 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014470 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14471
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014472 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14473 /* Enforce that fb modifier and tiling mode match, but only for
14474 * X-tiled. This is needed for FBC. */
14475 if (!!(obj->tiling_mode == I915_TILING_X) !=
14476 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14477 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14478 return -EINVAL;
14479 }
14480 } else {
14481 if (obj->tiling_mode == I915_TILING_X)
14482 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14483 else if (obj->tiling_mode == I915_TILING_Y) {
14484 DRM_DEBUG("No Y tiling for legacy addfb\n");
14485 return -EINVAL;
14486 }
14487 }
14488
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014489 /* Passed in modifier sanity checking. */
14490 switch (mode_cmd->modifier[0]) {
14491 case I915_FORMAT_MOD_Y_TILED:
14492 case I915_FORMAT_MOD_Yf_TILED:
14493 if (INTEL_INFO(dev)->gen < 9) {
14494 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14495 mode_cmd->modifier[0]);
14496 return -EINVAL;
14497 }
14498 case DRM_FORMAT_MOD_NONE:
14499 case I915_FORMAT_MOD_X_TILED:
14500 break;
14501 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014502 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14503 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014504 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014505 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014506
Damien Lespiaub3218032015-02-27 11:15:18 +000014507 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14508 mode_cmd->pixel_format);
14509 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14510 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14511 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014512 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014513 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014514
Damien Lespiaub3218032015-02-27 11:15:18 +000014515 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14516 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014517 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014518 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14519 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014520 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014521 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014522 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014523 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014524
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014525 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014526 mode_cmd->pitches[0] != obj->stride) {
14527 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14528 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014529 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014530 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014531
Ville Syrjälä57779d02012-10-31 17:50:14 +020014532 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014533 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014534 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014535 case DRM_FORMAT_RGB565:
14536 case DRM_FORMAT_XRGB8888:
14537 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014538 break;
14539 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014540 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014541 DRM_DEBUG("unsupported pixel format: %s\n",
14542 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014543 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014544 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014545 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014546 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014547 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14548 DRM_DEBUG("unsupported pixel format: %s\n",
14549 drm_get_format_name(mode_cmd->pixel_format));
14550 return -EINVAL;
14551 }
14552 break;
14553 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014554 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014555 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014556 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014557 DRM_DEBUG("unsupported pixel format: %s\n",
14558 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014559 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014560 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014561 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014562 case DRM_FORMAT_ABGR2101010:
14563 if (!IS_VALLEYVIEW(dev)) {
14564 DRM_DEBUG("unsupported pixel format: %s\n",
14565 drm_get_format_name(mode_cmd->pixel_format));
14566 return -EINVAL;
14567 }
14568 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014569 case DRM_FORMAT_YUYV:
14570 case DRM_FORMAT_UYVY:
14571 case DRM_FORMAT_YVYU:
14572 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014573 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014574 DRM_DEBUG("unsupported pixel format: %s\n",
14575 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014576 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014577 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014578 break;
14579 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014580 DRM_DEBUG("unsupported pixel format: %s\n",
14581 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014582 return -EINVAL;
14583 }
14584
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014585 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14586 if (mode_cmd->offsets[0] != 0)
14587 return -EINVAL;
14588
Damien Lespiauec2c9812015-01-20 12:51:45 +000014589 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014590 mode_cmd->pixel_format,
14591 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014592 /* FIXME drm helper for size checks (especially planar formats)? */
14593 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14594 return -EINVAL;
14595
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014596 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14597 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014598 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014599
Jesse Barnes79e53942008-11-07 14:24:08 -080014600 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14601 if (ret) {
14602 DRM_ERROR("framebuffer init failed %d\n", ret);
14603 return ret;
14604 }
14605
Jesse Barnes79e53942008-11-07 14:24:08 -080014606 return 0;
14607}
14608
Jesse Barnes79e53942008-11-07 14:24:08 -080014609static struct drm_framebuffer *
14610intel_user_framebuffer_create(struct drm_device *dev,
14611 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014612 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014613{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014614 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014615 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014616
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014617 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14618 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014619 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014620 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014621
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014622 fb = intel_framebuffer_create(dev, mode_cmd, obj);
14623 if (IS_ERR(fb))
14624 drm_gem_object_unreference_unlocked(&obj->base);
14625
14626 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014627}
14628
Daniel Vetter06957262015-08-10 13:34:08 +020014629#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014630static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014631{
14632}
14633#endif
14634
Jesse Barnes79e53942008-11-07 14:24:08 -080014635static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014636 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014637 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014638 .atomic_check = intel_atomic_check,
14639 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014640 .atomic_state_alloc = intel_atomic_state_alloc,
14641 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014642};
14643
Jesse Barnese70236a2009-09-21 10:42:27 -070014644/* Set up chip specific display functions */
14645static void intel_init_display(struct drm_device *dev)
14646{
14647 struct drm_i915_private *dev_priv = dev->dev_private;
14648
Daniel Vetteree9300b2013-06-03 22:40:22 +020014649 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14650 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014651 else if (IS_CHERRYVIEW(dev))
14652 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014653 else if (IS_VALLEYVIEW(dev))
14654 dev_priv->display.find_dpll = vlv_find_best_dpll;
14655 else if (IS_PINEVIEW(dev))
14656 dev_priv->display.find_dpll = pnv_find_best_dpll;
14657 else
14658 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14659
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014660 if (INTEL_INFO(dev)->gen >= 9) {
14661 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014662 dev_priv->display.get_initial_plane_config =
14663 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014664 dev_priv->display.crtc_compute_clock =
14665 haswell_crtc_compute_clock;
14666 dev_priv->display.crtc_enable = haswell_crtc_enable;
14667 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014668 dev_priv->display.update_primary_plane =
14669 skylake_update_primary_plane;
14670 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014671 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014672 dev_priv->display.get_initial_plane_config =
14673 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014674 dev_priv->display.crtc_compute_clock =
14675 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014676 dev_priv->display.crtc_enable = haswell_crtc_enable;
14677 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014678 dev_priv->display.update_primary_plane =
14679 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014680 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014681 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014682 dev_priv->display.get_initial_plane_config =
14683 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014684 dev_priv->display.crtc_compute_clock =
14685 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014686 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14687 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014688 dev_priv->display.update_primary_plane =
14689 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014690 } else if (IS_VALLEYVIEW(dev)) {
14691 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014692 dev_priv->display.get_initial_plane_config =
14693 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014694 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014695 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14696 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014697 dev_priv->display.update_primary_plane =
14698 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014699 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014700 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014701 dev_priv->display.get_initial_plane_config =
14702 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014703 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014704 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14705 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014706 dev_priv->display.update_primary_plane =
14707 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014708 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014709
Jesse Barnese70236a2009-09-21 10:42:27 -070014710 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014711 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014712 dev_priv->display.get_display_clock_speed =
14713 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014714 else if (IS_BROXTON(dev))
14715 dev_priv->display.get_display_clock_speed =
14716 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014717 else if (IS_BROADWELL(dev))
14718 dev_priv->display.get_display_clock_speed =
14719 broadwell_get_display_clock_speed;
14720 else if (IS_HASWELL(dev))
14721 dev_priv->display.get_display_clock_speed =
14722 haswell_get_display_clock_speed;
14723 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014724 dev_priv->display.get_display_clock_speed =
14725 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014726 else if (IS_GEN5(dev))
14727 dev_priv->display.get_display_clock_speed =
14728 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014729 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014730 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014731 dev_priv->display.get_display_clock_speed =
14732 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014733 else if (IS_GM45(dev))
14734 dev_priv->display.get_display_clock_speed =
14735 gm45_get_display_clock_speed;
14736 else if (IS_CRESTLINE(dev))
14737 dev_priv->display.get_display_clock_speed =
14738 i965gm_get_display_clock_speed;
14739 else if (IS_PINEVIEW(dev))
14740 dev_priv->display.get_display_clock_speed =
14741 pnv_get_display_clock_speed;
14742 else if (IS_G33(dev) || IS_G4X(dev))
14743 dev_priv->display.get_display_clock_speed =
14744 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014745 else if (IS_I915G(dev))
14746 dev_priv->display.get_display_clock_speed =
14747 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014748 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014749 dev_priv->display.get_display_clock_speed =
14750 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014751 else if (IS_PINEVIEW(dev))
14752 dev_priv->display.get_display_clock_speed =
14753 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014754 else if (IS_I915GM(dev))
14755 dev_priv->display.get_display_clock_speed =
14756 i915gm_get_display_clock_speed;
14757 else if (IS_I865G(dev))
14758 dev_priv->display.get_display_clock_speed =
14759 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014760 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014761 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014762 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014763 else { /* 830 */
14764 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014765 dev_priv->display.get_display_clock_speed =
14766 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014767 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014768
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014769 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014770 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014771 } else if (IS_GEN6(dev)) {
14772 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014773 } else if (IS_IVYBRIDGE(dev)) {
14774 /* FIXME: detect B0+ stepping and use auto training */
14775 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014776 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014777 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014778 if (IS_BROADWELL(dev)) {
14779 dev_priv->display.modeset_commit_cdclk =
14780 broadwell_modeset_commit_cdclk;
14781 dev_priv->display.modeset_calc_cdclk =
14782 broadwell_modeset_calc_cdclk;
14783 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014784 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014785 dev_priv->display.modeset_commit_cdclk =
14786 valleyview_modeset_commit_cdclk;
14787 dev_priv->display.modeset_calc_cdclk =
14788 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014789 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014790 dev_priv->display.modeset_commit_cdclk =
14791 broxton_modeset_commit_cdclk;
14792 dev_priv->display.modeset_calc_cdclk =
14793 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014794 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014795
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014796 switch (INTEL_INFO(dev)->gen) {
14797 case 2:
14798 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14799 break;
14800
14801 case 3:
14802 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14803 break;
14804
14805 case 4:
14806 case 5:
14807 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14808 break;
14809
14810 case 6:
14811 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14812 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014813 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014814 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014815 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14816 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014817 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014818 /* Drop through - unsupported since execlist only. */
14819 default:
14820 /* Default just returns -ENODEV to indicate unsupported */
14821 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014822 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014823
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014824 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014825}
14826
Jesse Barnesb690e962010-07-19 13:53:12 -070014827/*
14828 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14829 * resume, or other times. This quirk makes sure that's the case for
14830 * affected systems.
14831 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014832static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014833{
14834 struct drm_i915_private *dev_priv = dev->dev_private;
14835
14836 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014837 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014838}
14839
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014840static void quirk_pipeb_force(struct drm_device *dev)
14841{
14842 struct drm_i915_private *dev_priv = dev->dev_private;
14843
14844 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14845 DRM_INFO("applying pipe b force quirk\n");
14846}
14847
Keith Packard435793d2011-07-12 14:56:22 -070014848/*
14849 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14850 */
14851static void quirk_ssc_force_disable(struct drm_device *dev)
14852{
14853 struct drm_i915_private *dev_priv = dev->dev_private;
14854 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014855 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014856}
14857
Carsten Emde4dca20e2012-03-15 15:56:26 +010014858/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014859 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14860 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014861 */
14862static void quirk_invert_brightness(struct drm_device *dev)
14863{
14864 struct drm_i915_private *dev_priv = dev->dev_private;
14865 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014866 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014867}
14868
Scot Doyle9c72cc62014-07-03 23:27:50 +000014869/* Some VBT's incorrectly indicate no backlight is present */
14870static void quirk_backlight_present(struct drm_device *dev)
14871{
14872 struct drm_i915_private *dev_priv = dev->dev_private;
14873 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14874 DRM_INFO("applying backlight present quirk\n");
14875}
14876
Jesse Barnesb690e962010-07-19 13:53:12 -070014877struct intel_quirk {
14878 int device;
14879 int subsystem_vendor;
14880 int subsystem_device;
14881 void (*hook)(struct drm_device *dev);
14882};
14883
Egbert Eich5f85f172012-10-14 15:46:38 +020014884/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14885struct intel_dmi_quirk {
14886 void (*hook)(struct drm_device *dev);
14887 const struct dmi_system_id (*dmi_id_list)[];
14888};
14889
14890static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14891{
14892 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14893 return 1;
14894}
14895
14896static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14897 {
14898 .dmi_id_list = &(const struct dmi_system_id[]) {
14899 {
14900 .callback = intel_dmi_reverse_brightness,
14901 .ident = "NCR Corporation",
14902 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14903 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14904 },
14905 },
14906 { } /* terminating entry */
14907 },
14908 .hook = quirk_invert_brightness,
14909 },
14910};
14911
Ben Widawskyc43b5632012-04-16 14:07:40 -070014912static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014913 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14914 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14915
Jesse Barnesb690e962010-07-19 13:53:12 -070014916 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14917 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14918
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014919 /* 830 needs to leave pipe A & dpll A up */
14920 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14921
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014922 /* 830 needs to leave pipe B & dpll B up */
14923 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14924
Keith Packard435793d2011-07-12 14:56:22 -070014925 /* Lenovo U160 cannot use SSC on LVDS */
14926 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014927
14928 /* Sony Vaio Y cannot use SSC on LVDS */
14929 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014930
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014931 /* Acer Aspire 5734Z must invert backlight brightness */
14932 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14933
14934 /* Acer/eMachines G725 */
14935 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14936
14937 /* Acer/eMachines e725 */
14938 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14939
14940 /* Acer/Packard Bell NCL20 */
14941 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14942
14943 /* Acer Aspire 4736Z */
14944 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014945
14946 /* Acer Aspire 5336 */
14947 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014948
14949 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14950 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014951
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014952 /* Acer C720 Chromebook (Core i3 4005U) */
14953 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14954
jens steinb2a96012014-10-28 20:25:53 +010014955 /* Apple Macbook 2,1 (Core 2 T7400) */
14956 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14957
Scot Doyled4967d82014-07-03 23:27:52 +000014958 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14959 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014960
14961 /* HP Chromebook 14 (Celeron 2955U) */
14962 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014963
14964 /* Dell Chromebook 11 */
14965 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014966};
14967
14968static void intel_init_quirks(struct drm_device *dev)
14969{
14970 struct pci_dev *d = dev->pdev;
14971 int i;
14972
14973 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14974 struct intel_quirk *q = &intel_quirks[i];
14975
14976 if (d->device == q->device &&
14977 (d->subsystem_vendor == q->subsystem_vendor ||
14978 q->subsystem_vendor == PCI_ANY_ID) &&
14979 (d->subsystem_device == q->subsystem_device ||
14980 q->subsystem_device == PCI_ANY_ID))
14981 q->hook(dev);
14982 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014983 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14984 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14985 intel_dmi_quirks[i].hook(dev);
14986 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014987}
14988
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014989/* Disable the VGA plane that we never use */
14990static void i915_disable_vga(struct drm_device *dev)
14991{
14992 struct drm_i915_private *dev_priv = dev->dev_private;
14993 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014994 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014995
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014996 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014997 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014998 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014999 sr1 = inb(VGA_SR_DATA);
15000 outb(sr1 | 1<<5, VGA_SR_DATA);
15001 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15002 udelay(300);
15003
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015004 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015005 POSTING_READ(vga_reg);
15006}
15007
Daniel Vetterf8175862012-04-10 15:50:11 +020015008void intel_modeset_init_hw(struct drm_device *dev)
15009{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015010 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015011 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015012 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015013 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015014}
15015
Jesse Barnes79e53942008-11-07 14:24:08 -080015016void intel_modeset_init(struct drm_device *dev)
15017{
Jesse Barnes652c3932009-08-17 13:31:43 -070015018 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015019 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015020 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015021 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015022
15023 drm_mode_config_init(dev);
15024
15025 dev->mode_config.min_width = 0;
15026 dev->mode_config.min_height = 0;
15027
Dave Airlie019d96c2011-09-29 16:20:42 +010015028 dev->mode_config.preferred_depth = 24;
15029 dev->mode_config.prefer_shadow = 1;
15030
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015031 dev->mode_config.allow_fb_modifiers = true;
15032
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015033 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015034
Jesse Barnesb690e962010-07-19 13:53:12 -070015035 intel_init_quirks(dev);
15036
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015037 intel_init_pm(dev);
15038
Ben Widawskye3c74752013-04-05 13:12:39 -070015039 if (INTEL_INFO(dev)->num_pipes == 0)
15040 return;
15041
Lukas Wunner69f92f62015-07-15 13:57:35 +020015042 /*
15043 * There may be no VBT; and if the BIOS enabled SSC we can
15044 * just keep using it to avoid unnecessary flicker. Whereas if the
15045 * BIOS isn't using it, don't assume it will work even if the VBT
15046 * indicates as much.
15047 */
15048 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15049 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15050 DREF_SSC1_ENABLE);
15051
15052 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15053 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15054 bios_lvds_use_ssc ? "en" : "dis",
15055 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15056 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15057 }
15058 }
15059
Jesse Barnese70236a2009-09-21 10:42:27 -070015060 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015061 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015062
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015063 if (IS_GEN2(dev)) {
15064 dev->mode_config.max_width = 2048;
15065 dev->mode_config.max_height = 2048;
15066 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015067 dev->mode_config.max_width = 4096;
15068 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015069 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015070 dev->mode_config.max_width = 8192;
15071 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015072 }
Damien Lespiau068be562014-03-28 14:17:49 +000015073
Ville Syrjälädc41c152014-08-13 11:57:05 +030015074 if (IS_845G(dev) || IS_I865G(dev)) {
15075 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15076 dev->mode_config.cursor_height = 1023;
15077 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015078 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15079 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15080 } else {
15081 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15082 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15083 }
15084
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015085 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015086
Zhao Yakui28c97732009-10-09 11:39:41 +080015087 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015088 INTEL_INFO(dev)->num_pipes,
15089 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015090
Damien Lespiau055e3932014-08-18 13:49:10 +010015091 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015092 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015093 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015094 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015095 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015096 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015097 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015098 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015099 }
15100
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015101 intel_update_czclk(dev_priv);
15102 intel_update_cdclk(dev);
15103
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015104 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015105
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015106 /* Just disable it once at startup */
15107 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015108 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015109
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015110 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015111 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015112 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015113
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015114 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015115 struct intel_initial_plane_config plane_config = {};
15116
Jesse Barnes46f297f2014-03-07 08:57:48 -080015117 if (!crtc->active)
15118 continue;
15119
Jesse Barnes46f297f2014-03-07 08:57:48 -080015120 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015121 * Note that reserving the BIOS fb up front prevents us
15122 * from stuffing other stolen allocations like the ring
15123 * on top. This prevents some ugliness at boot time, and
15124 * can even allow for smooth boot transitions if the BIOS
15125 * fb is large enough for the active pipe configuration.
15126 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015127 dev_priv->display.get_initial_plane_config(crtc,
15128 &plane_config);
15129
15130 /*
15131 * If the fb is shared between multiple heads, we'll
15132 * just get the first one.
15133 */
15134 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015135 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015136}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015137
Daniel Vetter7fad7982012-07-04 17:51:47 +020015138static void intel_enable_pipe_a(struct drm_device *dev)
15139{
15140 struct intel_connector *connector;
15141 struct drm_connector *crt = NULL;
15142 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015143 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015144
15145 /* We can't just switch on the pipe A, we need to set things up with a
15146 * proper mode and output configuration. As a gross hack, enable pipe A
15147 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015148 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015149 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15150 crt = &connector->base;
15151 break;
15152 }
15153 }
15154
15155 if (!crt)
15156 return;
15157
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015158 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015159 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015160}
15161
Daniel Vetterfa555832012-10-10 23:14:00 +020015162static bool
15163intel_check_plane_mapping(struct intel_crtc *crtc)
15164{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015165 struct drm_device *dev = crtc->base.dev;
15166 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015167 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015168
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015169 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015170 return true;
15171
Ville Syrjälä649636e2015-09-22 19:50:01 +030015172 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015173
15174 if ((val & DISPLAY_PLANE_ENABLE) &&
15175 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15176 return false;
15177
15178 return true;
15179}
15180
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015181static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15182{
15183 struct drm_device *dev = crtc->base.dev;
15184 struct intel_encoder *encoder;
15185
15186 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15187 return true;
15188
15189 return false;
15190}
15191
Daniel Vetter24929352012-07-02 20:28:59 +020015192static void intel_sanitize_crtc(struct intel_crtc *crtc)
15193{
15194 struct drm_device *dev = crtc->base.dev;
15195 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015196 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015197
Daniel Vetter24929352012-07-02 20:28:59 +020015198 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015199 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015200 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15201
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015202 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015203 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015204 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015205 struct intel_plane *plane;
15206
Daniel Vetter96256042015-02-13 21:03:42 +010015207 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015208
15209 /* Disable everything but the primary plane */
15210 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15211 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15212 continue;
15213
15214 plane->disable_plane(&plane->base, &crtc->base);
15215 }
Daniel Vetter96256042015-02-13 21:03:42 +010015216 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015217
Daniel Vetter24929352012-07-02 20:28:59 +020015218 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015219 * disable the crtc (and hence change the state) if it is wrong. Note
15220 * that gen4+ has a fixed plane -> pipe mapping. */
15221 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015222 bool plane;
15223
Daniel Vetter24929352012-07-02 20:28:59 +020015224 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15225 crtc->base.base.id);
15226
15227 /* Pipe has the wrong plane attached and the plane is active.
15228 * Temporarily change the plane mapping and disable everything
15229 * ... */
15230 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015231 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015232 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015233 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015234 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015235 }
Daniel Vetter24929352012-07-02 20:28:59 +020015236
Daniel Vetter7fad7982012-07-04 17:51:47 +020015237 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15238 crtc->pipe == PIPE_A && !crtc->active) {
15239 /* BIOS forgot to enable pipe A, this mostly happens after
15240 * resume. Force-enable the pipe to fix this, the update_dpms
15241 * call below we restore the pipe to the right state, but leave
15242 * the required bits on. */
15243 intel_enable_pipe_a(dev);
15244 }
15245
Daniel Vetter24929352012-07-02 20:28:59 +020015246 /* Adjust the state of the output pipe according to whether we
15247 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015248 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015249 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015250
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015251 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015252 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015253
15254 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015255 * functions or because of calls to intel_crtc_disable_noatomic,
15256 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015257 * pipe A quirk. */
15258 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15259 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015260 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015261 crtc->active ? "enabled" : "disabled");
15262
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015263 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015264 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015265 crtc->base.enabled = crtc->active;
15266
15267 /* Because we only establish the connector -> encoder ->
15268 * crtc links if something is active, this means the
15269 * crtc is now deactivated. Break the links. connector
15270 * -> encoder links are only establish when things are
15271 * actually up, hence no need to break them. */
15272 WARN_ON(crtc->active);
15273
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015274 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015275 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015276 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015277
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015278 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015279 /*
15280 * We start out with underrun reporting disabled to avoid races.
15281 * For correct bookkeeping mark this on active crtcs.
15282 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015283 * Also on gmch platforms we dont have any hardware bits to
15284 * disable the underrun reporting. Which means we need to start
15285 * out with underrun reporting disabled also on inactive pipes,
15286 * since otherwise we'll complain about the garbage we read when
15287 * e.g. coming up after runtime pm.
15288 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015289 * No protection against concurrent access is required - at
15290 * worst a fifo underrun happens which also sets this to false.
15291 */
15292 crtc->cpu_fifo_underrun_disabled = true;
15293 crtc->pch_fifo_underrun_disabled = true;
15294 }
Daniel Vetter24929352012-07-02 20:28:59 +020015295}
15296
15297static void intel_sanitize_encoder(struct intel_encoder *encoder)
15298{
15299 struct intel_connector *connector;
15300 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015301 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015302
15303 /* We need to check both for a crtc link (meaning that the
15304 * encoder is active and trying to read from a pipe) and the
15305 * pipe itself being active. */
15306 bool has_active_crtc = encoder->base.crtc &&
15307 to_intel_crtc(encoder->base.crtc)->active;
15308
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015309 for_each_intel_connector(dev, connector) {
15310 if (connector->base.encoder != &encoder->base)
15311 continue;
15312
15313 active = true;
15314 break;
15315 }
15316
15317 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015318 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15319 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015320 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015321
15322 /* Connector is active, but has no active pipe. This is
15323 * fallout from our resume register restoring. Disable
15324 * the encoder manually again. */
15325 if (encoder->base.crtc) {
15326 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15327 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015328 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015329 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015330 if (encoder->post_disable)
15331 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015332 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015333 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015334
15335 /* Inconsistent output/port/pipe state happens presumably due to
15336 * a bug in one of the get_hw_state functions. Or someplace else
15337 * in our code, like the register restore mess on resume. Clamp
15338 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015339 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015340 if (connector->encoder != encoder)
15341 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015342 connector->base.dpms = DRM_MODE_DPMS_OFF;
15343 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015344 }
15345 }
15346 /* Enabled encoders without active connectors will be fixed in
15347 * the crtc fixup. */
15348}
15349
Imre Deak04098752014-02-18 00:02:16 +020015350void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015351{
15352 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015353 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015354
Imre Deak04098752014-02-18 00:02:16 +020015355 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15356 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15357 i915_disable_vga(dev);
15358 }
15359}
15360
15361void i915_redisable_vga(struct drm_device *dev)
15362{
15363 struct drm_i915_private *dev_priv = dev->dev_private;
15364
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015365 /* This function can be called both from intel_modeset_setup_hw_state or
15366 * at a very early point in our resume sequence, where the power well
15367 * structures are not yet restored. Since this function is at a very
15368 * paranoid "someone might have enabled VGA while we were not looking"
15369 * level, just check if the power well is enabled instead of trying to
15370 * follow the "don't touch the power well if we don't need it" policy
15371 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015372 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015373 return;
15374
Imre Deak04098752014-02-18 00:02:16 +020015375 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015376}
15377
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015378static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015379{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015380 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015381
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015382 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015383}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015384
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015385/* FIXME read out full plane state for all planes */
15386static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015387{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015388 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015389 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015390 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015391
Matt Roper19b8d382015-09-24 15:53:17 -070015392 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015393 primary_get_hw_state(to_intel_plane(primary));
15394
15395 if (plane_state->visible)
15396 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015397}
15398
Daniel Vetter30e984d2013-06-05 13:34:17 +020015399static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015400{
15401 struct drm_i915_private *dev_priv = dev->dev_private;
15402 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015403 struct intel_crtc *crtc;
15404 struct intel_encoder *encoder;
15405 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015406 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015407
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015408 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015409 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015410 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015411 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015412
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015413 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015414 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015415
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015416 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015417 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015418
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015419 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015420
15421 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15422 crtc->base.base.id,
15423 crtc->active ? "enabled" : "disabled");
15424 }
15425
Daniel Vetter53589012013-06-05 13:34:16 +020015426 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15427 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15428
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015429 pll->on = pll->get_hw_state(dev_priv, pll,
15430 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015431 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015432 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015433 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015434 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015435 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015436 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015437 }
Daniel Vetter53589012013-06-05 13:34:16 +020015438 }
Daniel Vetter53589012013-06-05 13:34:16 +020015439
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015440 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015441 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015442
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015443 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015444 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015445 }
15446
Damien Lespiaub2784e12014-08-05 11:29:37 +010015447 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015448 pipe = 0;
15449
15450 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015451 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15452 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015453 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015454 } else {
15455 encoder->base.crtc = NULL;
15456 }
15457
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015458 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015459 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015460 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015461 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015462 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015463 }
15464
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015465 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015466 if (connector->get_hw_state(connector)) {
15467 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015468 connector->base.encoder = &connector->encoder->base;
15469 } else {
15470 connector->base.dpms = DRM_MODE_DPMS_OFF;
15471 connector->base.encoder = NULL;
15472 }
15473 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15474 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015475 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015476 connector->base.encoder ? "enabled" : "disabled");
15477 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015478
15479 for_each_intel_crtc(dev, crtc) {
15480 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15481
15482 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15483 if (crtc->base.state->active) {
15484 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15485 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15486 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15487
15488 /*
15489 * The initial mode needs to be set in order to keep
15490 * the atomic core happy. It wants a valid mode if the
15491 * crtc's enabled, so we do the above call.
15492 *
15493 * At this point some state updated by the connectors
15494 * in their ->detect() callback has not run yet, so
15495 * no recalculation can be done yet.
15496 *
15497 * Even if we could do a recalculation and modeset
15498 * right now it would cause a double modeset if
15499 * fbdev or userspace chooses a different initial mode.
15500 *
15501 * If that happens, someone indicated they wanted a
15502 * mode change, which means it's safe to do a full
15503 * recalculation.
15504 */
15505 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015506
15507 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15508 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015509 }
15510 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015511}
15512
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015513/* Scan out the current hw modeset state,
15514 * and sanitizes it to the current state
15515 */
15516static void
15517intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015518{
15519 struct drm_i915_private *dev_priv = dev->dev_private;
15520 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015521 struct intel_crtc *crtc;
15522 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015523 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015524
15525 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015526
15527 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015528 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015529 intel_sanitize_encoder(encoder);
15530 }
15531
Damien Lespiau055e3932014-08-18 13:49:10 +010015532 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015533 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15534 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015535 intel_dump_pipe_config(crtc, crtc->config,
15536 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015537 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015538
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015539 intel_modeset_update_connector_atomic_state(dev);
15540
Daniel Vetter35c95372013-07-17 06:55:04 +020015541 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15542 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15543
15544 if (!pll->on || pll->active)
15545 continue;
15546
15547 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15548
15549 pll->disable(dev_priv, pll);
15550 pll->on = false;
15551 }
15552
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015553 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015554 vlv_wm_get_hw_state(dev);
15555 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015556 skl_wm_get_hw_state(dev);
15557 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015558 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015559
15560 for_each_intel_crtc(dev, crtc) {
15561 unsigned long put_domains;
15562
15563 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15564 if (WARN_ON(put_domains))
15565 modeset_put_power_domains(dev_priv, put_domains);
15566 }
15567 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015568}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015569
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015570void intel_display_resume(struct drm_device *dev)
15571{
15572 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15573 struct intel_connector *conn;
15574 struct intel_plane *plane;
15575 struct drm_crtc *crtc;
15576 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015577
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578 if (!state)
15579 return;
15580
15581 state->acquire_ctx = dev->mode_config.acquire_ctx;
15582
15583 /* preserve complete old state, including dpll */
15584 intel_atomic_get_shared_dpll_state(state);
15585
15586 for_each_crtc(dev, crtc) {
15587 struct drm_crtc_state *crtc_state =
15588 drm_atomic_get_crtc_state(state, crtc);
15589
15590 ret = PTR_ERR_OR_ZERO(crtc_state);
15591 if (ret)
15592 goto err;
15593
15594 /* force a restore */
15595 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015596 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015597
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015598 for_each_intel_plane(dev, plane) {
15599 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15600 if (ret)
15601 goto err;
15602 }
15603
15604 for_each_intel_connector(dev, conn) {
15605 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15606 if (ret)
15607 goto err;
15608 }
15609
15610 intel_modeset_setup_hw_state(dev);
15611
15612 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015613 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015614 if (!ret)
15615 return;
15616
15617err:
15618 DRM_ERROR("Restoring old state failed with %i\n", ret);
15619 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015620}
15621
15622void intel_modeset_gem_init(struct drm_device *dev)
15623{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015624 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015625 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015626 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015627
Imre Deakae484342014-03-31 15:10:44 +030015628 mutex_lock(&dev->struct_mutex);
15629 intel_init_gt_powersave(dev);
15630 mutex_unlock(&dev->struct_mutex);
15631
Chris Wilson1833b132012-05-09 11:56:28 +010015632 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015633
15634 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015635
15636 /*
15637 * Make sure any fbs we allocated at startup are properly
15638 * pinned & fenced. When we do the allocation it's too early
15639 * for this.
15640 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015641 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015642 obj = intel_fb_obj(c->primary->fb);
15643 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015644 continue;
15645
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015646 mutex_lock(&dev->struct_mutex);
15647 ret = intel_pin_and_fence_fb_obj(c->primary,
15648 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015649 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015650 mutex_unlock(&dev->struct_mutex);
15651 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015652 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15653 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015654 drm_framebuffer_unreference(c->primary->fb);
15655 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015656 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015657 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015658 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015659 }
15660 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015661
15662 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015663}
15664
Imre Deak4932e2c2014-02-11 17:12:48 +020015665void intel_connector_unregister(struct intel_connector *intel_connector)
15666{
15667 struct drm_connector *connector = &intel_connector->base;
15668
15669 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015670 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015671}
15672
Jesse Barnes79e53942008-11-07 14:24:08 -080015673void intel_modeset_cleanup(struct drm_device *dev)
15674{
Jesse Barnes652c3932009-08-17 13:31:43 -070015675 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015676 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015677
Imre Deak2eb52522014-11-19 15:30:05 +020015678 intel_disable_gt_powersave(dev);
15679
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015680 intel_backlight_unregister(dev);
15681
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015682 /*
15683 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015684 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015685 * experience fancy races otherwise.
15686 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015687 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015688
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015689 /*
15690 * Due to the hpd irq storm handling the hotplug work can re-arm the
15691 * poll handlers. Hence disable polling after hpd handling is shut down.
15692 */
Keith Packardf87ea762010-10-03 19:36:26 -070015693 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015694
Jesse Barnes723bfd72010-10-07 16:01:13 -070015695 intel_unregister_dsm_handler();
15696
Paulo Zanoni7733b492015-07-07 15:26:04 -030015697 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015698
Chris Wilson1630fe72011-07-08 12:22:42 +010015699 /* flush any delayed tasks or pending work */
15700 flush_scheduled_work();
15701
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015702 /* destroy the backlight and sysfs files before encoders/connectors */
15703 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015704 struct intel_connector *intel_connector;
15705
15706 intel_connector = to_intel_connector(connector);
15707 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015708 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015709
Jesse Barnes79e53942008-11-07 14:24:08 -080015710 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015711
15712 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015713
15714 mutex_lock(&dev->struct_mutex);
15715 intel_cleanup_gt_powersave(dev);
15716 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015717}
15718
Dave Airlie28d52042009-09-21 14:33:58 +100015719/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015720 * Return which encoder is currently attached for connector.
15721 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015722struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015723{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015724 return &intel_attached_encoder(connector)->base;
15725}
Jesse Barnes79e53942008-11-07 14:24:08 -080015726
Chris Wilsondf0e9242010-09-09 16:20:55 +010015727void intel_connector_attach_encoder(struct intel_connector *connector,
15728 struct intel_encoder *encoder)
15729{
15730 connector->encoder = encoder;
15731 drm_mode_connector_attach_encoder(&connector->base,
15732 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015733}
Dave Airlie28d52042009-09-21 14:33:58 +100015734
15735/*
15736 * set vga decode state - true == enable VGA decode
15737 */
15738int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15739{
15740 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015741 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015742 u16 gmch_ctrl;
15743
Chris Wilson75fa0412014-02-07 18:37:02 -020015744 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15745 DRM_ERROR("failed to read control word\n");
15746 return -EIO;
15747 }
15748
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015749 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15750 return 0;
15751
Dave Airlie28d52042009-09-21 14:33:58 +100015752 if (state)
15753 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15754 else
15755 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015756
15757 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15758 DRM_ERROR("failed to write control word\n");
15759 return -EIO;
15760 }
15761
Dave Airlie28d52042009-09-21 14:33:58 +100015762 return 0;
15763}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015765struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015766
15767 u32 power_well_driver;
15768
Chris Wilson63b66e52013-08-08 15:12:06 +020015769 int num_transcoders;
15770
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771 struct intel_cursor_error_state {
15772 u32 control;
15773 u32 position;
15774 u32 base;
15775 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015776 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015777
15778 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015779 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015780 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015781 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015782 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015783
15784 struct intel_plane_error_state {
15785 u32 control;
15786 u32 stride;
15787 u32 size;
15788 u32 pos;
15789 u32 addr;
15790 u32 surface;
15791 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015792 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015793
15794 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015795 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015796 enum transcoder cpu_transcoder;
15797
15798 u32 conf;
15799
15800 u32 htotal;
15801 u32 hblank;
15802 u32 hsync;
15803 u32 vtotal;
15804 u32 vblank;
15805 u32 vsync;
15806 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015807};
15808
15809struct intel_display_error_state *
15810intel_display_capture_error_state(struct drm_device *dev)
15811{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015813 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015814 int transcoders[] = {
15815 TRANSCODER_A,
15816 TRANSCODER_B,
15817 TRANSCODER_C,
15818 TRANSCODER_EDP,
15819 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820 int i;
15821
Chris Wilson63b66e52013-08-08 15:12:06 +020015822 if (INTEL_INFO(dev)->num_pipes == 0)
15823 return NULL;
15824
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015825 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 if (error == NULL)
15827 return NULL;
15828
Imre Deak190be112013-11-25 17:15:31 +020015829 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015830 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15831
Damien Lespiau055e3932014-08-18 13:49:10 +010015832 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015833 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015834 __intel_display_power_is_enabled(dev_priv,
15835 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015836 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015837 continue;
15838
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015839 error->cursor[i].control = I915_READ(CURCNTR(i));
15840 error->cursor[i].position = I915_READ(CURPOS(i));
15841 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015842
15843 error->plane[i].control = I915_READ(DSPCNTR(i));
15844 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015845 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015846 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015847 error->plane[i].pos = I915_READ(DSPPOS(i));
15848 }
Paulo Zanonica291362013-03-06 20:03:14 -030015849 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15850 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015851 if (INTEL_INFO(dev)->gen >= 4) {
15852 error->plane[i].surface = I915_READ(DSPSURF(i));
15853 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15854 }
15855
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015857
Sonika Jindal3abfce72014-07-21 15:23:43 +053015858 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015859 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015860 }
15861
15862 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15863 if (HAS_DDI(dev_priv->dev))
15864 error->num_transcoders++; /* Account for eDP. */
15865
15866 for (i = 0; i < error->num_transcoders; i++) {
15867 enum transcoder cpu_transcoder = transcoders[i];
15868
Imre Deakddf9c532013-11-27 22:02:02 +020015869 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015870 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015871 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015872 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015873 continue;
15874
Chris Wilson63b66e52013-08-08 15:12:06 +020015875 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15876
15877 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15878 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15879 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15880 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15881 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15882 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15883 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015884 }
15885
15886 return error;
15887}
15888
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015889#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15890
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015891void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015892intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015893 struct drm_device *dev,
15894 struct intel_display_error_state *error)
15895{
Damien Lespiau055e3932014-08-18 13:49:10 +010015896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015897 int i;
15898
Chris Wilson63b66e52013-08-08 15:12:06 +020015899 if (!error)
15900 return;
15901
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015902 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015903 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015904 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015905 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015906 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015907 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015908 err_printf(m, " Power: %s\n",
15909 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015910 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015911 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015912
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015913 err_printf(m, "Plane [%d]:\n", i);
15914 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15915 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015916 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015917 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15918 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015919 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015920 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015921 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015922 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015923 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15924 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015925 }
15926
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015927 err_printf(m, "Cursor [%d]:\n", i);
15928 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15929 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15930 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015931 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015932
15933 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015934 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015935 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015936 err_printf(m, " Power: %s\n",
15937 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015938 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15939 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15940 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15941 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15942 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15943 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15944 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15945 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015946}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015947
15948void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15949{
15950 struct intel_crtc *crtc;
15951
15952 for_each_intel_crtc(dev, crtc) {
15953 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015954
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015955 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015956
15957 work = crtc->unpin_work;
15958
15959 if (work && work->event &&
15960 work->event->base.file_priv == file) {
15961 kfree(work->event);
15962 work->event = NULL;
15963 }
15964
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015965 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015966 }
15967}