blob: 5a3370798ba3f1df283262fbd263fcfc3a6683fa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001098 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001138 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001484 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1488 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001489 } else {
1490 if ((val & DP_PIPE_MASK) != (pipe << 30))
1491 return false;
1492 }
1493 return true;
1494}
1495
Keith Packard1519b992011-08-06 10:35:34 -07001496static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001505 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1506 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1507 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001508 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001509 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001510 return false;
1511 }
1512 return true;
1513}
1514
1515static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1516 enum pipe pipe, u32 val)
1517{
1518 if ((val & LVDS_PORT_EN) == 0)
1519 return false;
1520
1521 if (HAS_PCH_CPT(dev_priv->dev)) {
1522 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1523 return false;
1524 } else {
1525 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1526 return false;
1527 }
1528 return true;
1529}
1530
1531static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1532 enum pipe pipe, u32 val)
1533{
1534 if ((val & ADPA_DAC_ENABLE) == 0)
1535 return false;
1536 if (HAS_PCH_CPT(dev_priv->dev)) {
1537 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1538 return false;
1539 } else {
1540 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1541 return false;
1542 }
1543 return true;
1544}
1545
Jesse Barnes291906f2011-02-02 12:28:03 -08001546static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001547 enum pipe pipe, i915_reg_t reg,
1548 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001553 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001561 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001602 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001723 I915_WRITE(reg, dpll);
1724
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001731 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740
1741 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001754 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001762static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001763{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001771 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001787 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788}
1789
Jesse Barnesf6071162013-10-01 10:41:38 -07001790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Imre Deake5cbfbf2014-01-09 17:08:16 +02001797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001801 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001802 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812 u32 val;
1813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
Ville Syrjäläa5805162015-05-26 20:42:30 +03001825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001840 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (pll == NULL)
1933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937
Daniel Vetter46edb022013-06-05 13:34:12 +02001938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001940 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001943 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 return;
1945 }
1946
Daniel Vettere9d69442013-06-05 13:34:15 +02001947 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001948 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001949 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001953 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001957}
1958
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001961{
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
1966 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001969 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001972 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001973 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001974
1975 /* FDI must be feeding us bits for PCH ports */
1976 assert_fdi_tx_enabled(dev_priv, pipe);
1977 assert_fdi_rx_enabled(dev_priv, pipe);
1978
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 if (HAS_PCH_CPT(dev)) {
1980 /* Workaround: Set the timing override bit before enabling the
1981 * pch transcoder. */
1982 reg = TRANS_CHICKEN2(pipe);
1983 val = I915_READ(reg);
1984 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1985 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001986 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001990 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991
1992 if (HAS_PCH_IBX(dev_priv->dev)) {
1993 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001994 * Make the BPC in transcoder be consistent with
1995 * that in pipeconf reg. For HDMI we must use 8bpc
1996 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001998 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001999 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2000 val |= PIPECONF_8BPC;
2001 else
2002 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002004
2005 val &= ~TRANS_INTERLACE_MASK;
2006 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002007 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002008 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 val |= TRANS_LEGACY_INTERLACED_ILK;
2010 else
2011 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012 else
2013 val |= TRANS_PROGRESSIVE;
2014
Jesse Barnes040484a2011-01-03 12:14:26 -08002015 I915_WRITE(reg, val | TRANS_ENABLE);
2016 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002017 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002018}
2019
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002022{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002023 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
2025 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002026 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002029 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002032 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002033 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002034 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002036
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002037 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002040 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2041 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002042 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 else
2044 val |= TRANS_PROGRESSIVE;
2045
Daniel Vetterab9412b2013-05-03 11:49:46 +02002046 I915_WRITE(LPT_TRANSCONF, val);
2047 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002048 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002049}
2050
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002051static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2052 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002053{
Daniel Vetter23670b322012-11-01 09:15:30 +01002054 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002055 i915_reg_t reg;
2056 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002057
2058 /* FDI relies on the transcoder */
2059 assert_fdi_tx_disabled(dev_priv, pipe);
2060 assert_fdi_rx_disabled(dev_priv, pipe);
2061
Jesse Barnes291906f2011-02-02 12:28:03 -08002062 /* Ports must be off as well */
2063 assert_pch_ports_disabled(dev_priv, pipe);
2064
Daniel Vetterab9412b2013-05-03 11:49:46 +02002065 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 val = I915_READ(reg);
2067 val &= ~TRANS_ENABLE;
2068 I915_WRITE(reg, val);
2069 /* wait for PCH transcoder off, transcoder state */
2070 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002071 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002072
Ville Syrjäläc4656132015-10-29 21:25:56 +02002073 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002074 /* Workaround: Clear the timing override chicken bit again. */
2075 reg = TRANS_CHICKEN2(pipe);
2076 val = I915_READ(reg);
2077 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2078 I915_WRITE(reg, val);
2079 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002080}
2081
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002082static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 u32 val;
2085
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002091 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002092
2093 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002094 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002095 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002097}
2098
2099/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002100 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002101 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002106static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 struct drm_device *dev = crtc->base.dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002111 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002112 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002113 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 u32 val;
2115
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002116 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2117
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002118 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002119 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_sprites_disabled(dev_priv, pipe);
2121
Paulo Zanoni681e5812012-12-06 11:12:38 -02002122 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002123 pch_transcoder = TRANSCODER_A;
2124 else
2125 pch_transcoder = pipe;
2126
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 /*
2128 * A pipe without a PLL won't actually be able to drive bits from
2129 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2130 * need the check.
2131 */
Imre Deak50360402015-01-16 00:55:16 -08002132 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002133 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002134 assert_dsi_pll_enabled(dev_priv);
2135 else
2136 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002138 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002140 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002141 assert_fdi_tx_pll_enabled(dev_priv,
2142 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 }
2144 /* FIXME: assert CPU port conditions for SNB+ */
2145 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002147 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002149 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002150 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2151 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002152 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002153 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002154
2155 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002156 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157}
2158
2159/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002160 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * Disable the pipe of @crtc, making sure that various hardware
2164 * specific requirements are met, if applicable, e.g. plane
2165 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166 *
2167 * Will wait until the pipe has shut down before returning.
2168 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002172 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 u32 val;
2176
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002177 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2178
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 /*
2180 * Make sure planes won't keep trying to pump pixels to us,
2181 * or we might hang the display.
2182 */
2183 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002184 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002185 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002187 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002189 if ((val & PIPECONF_ENABLE) == 0)
2190 return;
2191
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 /*
2193 * Double wide has implications for planes
2194 * so best keep it disabled when not needed.
2195 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002196 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 val &= ~PIPECONF_DOUBLE_WIDE;
2198
2199 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002200 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2201 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_ENABLE;
2203
2204 I915_WRITE(reg, val);
2205 if ((val & PIPECONF_ENABLE) == 0)
2206 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Chris Wilson693db182013-03-05 14:52:39 +00002209static bool need_vtd_wa(struct drm_device *dev)
2210{
2211#ifdef CONFIG_INTEL_IOMMU
2212 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2213 return true;
2214#endif
2215 return false;
2216}
2217
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002218unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002220 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 unsigned int tile_height;
2223 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002224
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002225 switch (fb_format_modifier) {
2226 case DRM_FORMAT_MOD_NONE:
2227 tile_height = 1;
2228 break;
2229 case I915_FORMAT_MOD_X_TILED:
2230 tile_height = IS_GEN2(dev) ? 16 : 8;
2231 break;
2232 case I915_FORMAT_MOD_Y_TILED:
2233 tile_height = 32;
2234 break;
2235 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002236 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 tile_height = 64;
2241 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002242 case 2:
2243 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 32;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 tile_height = 16;
2248 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002250 WARN_ONCE(1,
2251 "128-bit pixels are not supported for display!");
2252 tile_height = 16;
2253 break;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_format_modifier);
2258 tile_height = 1;
2259 break;
2260 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002261
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 return tile_height;
2263}
2264
2265unsigned int
2266intel_fb_align_height(struct drm_device *dev, unsigned int height,
2267 uint32_t pixel_format, uint64_t fb_format_modifier)
2268{
2269 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002270 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002271}
2272
Daniel Vetter75c82a52015-10-14 16:51:04 +02002273static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002274intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2275 const struct drm_plane_state *plane_state)
2276{
Daniel Vettera6d09182015-10-14 16:51:05 +02002277 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002278 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002280 *view = i915_ggtt_view_normal;
2281
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002282 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002283 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002285 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002286 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002287
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002288 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
2290 info->height = fb->height;
2291 info->pixel_format = fb->pixel_format;
2292 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294 info->fb_modifier = fb->modifier[0];
2295
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002296 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002297 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_pitch = PAGE_SIZE / tile_height;
2299 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2300 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2301 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2302
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 if (info->pixel_format == DRM_FORMAT_NV12) {
2304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0], 1);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2309 tile_height);
2310 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2311 PAGE_SIZE;
2312 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313}
2314
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002315static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2316{
2317 if (INTEL_INFO(dev_priv)->gen >= 9)
2318 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002319 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2320 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002321 return 128 * 1024;
2322 else if (INTEL_INFO(dev_priv)->gen >= 4)
2323 return 4 * 1024;
2324 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002325 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326}
2327
Chris Wilson127bd2a2010-07-23 23:32:05 +01002328int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002331 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002333 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002334 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002336 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337 u32 alignment;
2338 int ret;
2339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2341
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002342 switch (fb->modifier[0]) {
2343 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002344 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002345 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002346 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002347 if (INTEL_INFO(dev)->gen >= 9)
2348 alignment = 256 * 1024;
2349 else {
2350 /* pin() will align the object as required by fence */
2351 alignment = 0;
2352 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002354 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002355 case I915_FORMAT_MOD_Yf_TILED:
2356 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2357 "Y tiling bo slipped through, driver bug!\n"))
2358 return -EINVAL;
2359 alignment = 1 * 1024 * 1024;
2360 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002362 MISSING_CASE(fb->modifier[0]);
2363 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 }
2365
Daniel Vetter75c82a52015-10-14 16:51:04 +02002366 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367
Chris Wilson693db182013-03-05 14:52:39 +00002368 /* Note that the w/a also requires 64 PTE of padding following the
2369 * bo. We currently fill all unused PTE with the shadow page and so
2370 * we should always have valid PTE following the scanout preventing
2371 * the VT-d warning.
2372 */
2373 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2374 alignment = 256 * 1024;
2375
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002376 /*
2377 * Global gtt pte registers are special registers which actually forward
2378 * writes to a chunk of system memory. Which means that there is no risk
2379 * that the register values disappear as soon as we call
2380 * intel_runtime_pm_put(), so it is correct to wrap only the
2381 * pin/unpin/fence and not more.
2382 */
2383 intel_runtime_pm_get(dev_priv);
2384
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002385 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2386 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002387 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002388 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002389
2390 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2391 * fence, whereas 965+ only requires a fence if using
2392 * framebuffer compression. For simplicity, we always install
2393 * a fence as the cost is not that onerous.
2394 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002395 if (view.type == I915_GGTT_VIEW_NORMAL) {
2396 ret = i915_gem_object_get_fence(obj);
2397 if (ret == -EDEADLK) {
2398 /*
2399 * -EDEADLK means there are no free fences
2400 * no pending flips.
2401 *
2402 * This is propagated to atomic, but it uses
2403 * -EDEADLK to force a locking recovery, so
2404 * change the returned error to -EBUSY.
2405 */
2406 ret = -EBUSY;
2407 goto err_unpin;
2408 } else if (ret)
2409 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002410
Vivek Kasireddy98072162015-10-29 18:54:38 -07002411 i915_gem_object_pin_fence(obj);
2412 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002416
2417err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002418 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002419err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422}
2423
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002426{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Daniel Vetter75c82a52015-10-14 16:51:04 +02002432 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433
Vivek Kasireddy98072162015-10-29 18:54:38 -07002434 if (view.type == I915_GGTT_VIEW_NORMAL)
2435 i915_gem_object_unpin_fence(obj);
2436
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438}
2439
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2443 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 unsigned int tiling_mode,
2445 unsigned int cpp,
2446 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447{
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 if (tiling_mode != I915_TILING_NONE) {
2449 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tile_rows = *y / 8;
2452 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002453
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 tiles = *x / (512/cpp);
2455 *x %= 512/cpp;
2456
2457 return tile_rows * pitch * 8 + tiles * 4096;
2458 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002459 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 unsigned int offset;
2461
2462 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002463 *y = (offset & alignment) / pitch;
2464 *x = ((offset & alignment) - *y * pitch) / cpp;
2465 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002466 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467}
2468
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002469static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002470{
2471 switch (format) {
2472 case DISPPLANE_8BPP:
2473 return DRM_FORMAT_C8;
2474 case DISPPLANE_BGRX555:
2475 return DRM_FORMAT_XRGB1555;
2476 case DISPPLANE_BGRX565:
2477 return DRM_FORMAT_RGB565;
2478 default:
2479 case DISPPLANE_BGRX888:
2480 return DRM_FORMAT_XRGB8888;
2481 case DISPPLANE_RGBX888:
2482 return DRM_FORMAT_XBGR8888;
2483 case DISPPLANE_BGRX101010:
2484 return DRM_FORMAT_XRGB2101010;
2485 case DISPPLANE_RGBX101010:
2486 return DRM_FORMAT_XBGR2101010;
2487 }
2488}
2489
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002490static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2491{
2492 switch (format) {
2493 case PLANE_CTL_FORMAT_RGB_565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case PLANE_CTL_FORMAT_XRGB_8888:
2497 if (rgb_order) {
2498 if (alpha)
2499 return DRM_FORMAT_ABGR8888;
2500 else
2501 return DRM_FORMAT_XBGR8888;
2502 } else {
2503 if (alpha)
2504 return DRM_FORMAT_ARGB8888;
2505 else
2506 return DRM_FORMAT_XRGB8888;
2507 }
2508 case PLANE_CTL_FORMAT_XRGB_2101010:
2509 if (rgb_order)
2510 return DRM_FORMAT_XBGR2101010;
2511 else
2512 return DRM_FORMAT_XRGB2101010;
2513 }
2514}
2515
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002516static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002517intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2518 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519{
2520 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002521 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522 struct drm_i915_gem_object *obj = NULL;
2523 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002524 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002525 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2526 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2527 PAGE_SIZE);
2528
2529 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Chris Wilsonff2652e2014-03-10 08:07:02 +00002531 if (plane_config->size == 0)
2532 return false;
2533
Paulo Zanoni3badb492015-09-23 12:52:23 -03002534 /* If the FB is too big, just don't use it since fbdev is not very
2535 * important and we should probably use that space with FBC or other
2536 * features. */
2537 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
Damien Lespiau2d140302015-02-05 17:22:18 +00002602 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 return;
2604
Daniel Vetterf6936e22015-03-26 12:17:05 +01002605 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 fb = &plane_config->fb->base;
2607 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002608 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
2612 /*
2613 * Failed to alloc the obj, check to see if we should share
2614 * an fb with another CRTC instead
2615 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002616 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 i = to_intel_crtc(c);
2618
2619 if (c == &intel_crtc->base)
2620 continue;
2621
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 continue;
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 fb = c->primary->fb;
2626 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 continue;
2628
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002630 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 drm_framebuffer_reference(fb);
2632 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 }
2634 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635
2636 return;
2637
2638valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002639 plane_state->src_x = 0;
2640 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002641 plane_state->src_w = fb->width << 16;
2642 plane_state->src_h = fb->height << 16;
2643
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002644 plane_state->crtc_x = 0;
2645 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002646 plane_state->crtc_w = fb->width;
2647 plane_state->crtc_h = fb->height;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002660static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2661 struct drm_framebuffer *fb,
2662 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
2664 struct drm_device *dev = crtc->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 struct drm_plane *primary = crtc->primary;
2668 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002669 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002670 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002671 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302674 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002675
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002676 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002677 I915_WRITE(reg, 0);
2678 if (INTEL_INFO(dev)->gen >= 4)
2679 I915_WRITE(DSPSURF(plane), 0);
2680 else
2681 I915_WRITE(DSPADDR(plane), 0);
2682 POSTING_READ(reg);
2683 return;
2684 }
2685
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002686 obj = intel_fb_obj(fb);
2687 if (WARN_ON(obj == NULL))
2688 return;
2689
2690 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2691
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 dspcntr = DISPPLANE_GAMMA_ENABLE;
2693
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002694 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695
2696 if (INTEL_INFO(dev)->gen < 4) {
2697 if (intel_crtc->pipe == PIPE_B)
2698 dspcntr |= DISPPLANE_SEL_PIPE_B;
2699
2700 /* pipesrc and dspsize control the size that is scaled from,
2701 * which should always be the user's requested size.
2702 */
2703 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002706 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002707 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2708 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2710 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002711 I915_WRITE(PRIMPOS(plane), 0);
2712 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002713 }
2714
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 switch (fb->pixel_format) {
2716 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002717 dspcntr |= DISPPLANE_8BPP;
2718 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002721 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 case DRM_FORMAT_RGB565:
2723 dspcntr |= DISPPLANE_BGRX565;
2724 break;
2725 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_BGRX888;
2727 break;
2728 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 dspcntr |= DISPPLANE_RGBX888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002736 break;
2737 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002738 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002739 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002740
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 if (INTEL_INFO(dev)->gen >= 4 &&
2742 obj->tiling_mode != I915_TILING_NONE)
2743 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002745 if (IS_G4X(dev))
2746 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2747
Ville Syrjäläb98971272014-08-27 16:51:22 +03002748 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002749
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 if (INTEL_INFO(dev)->gen >= 4) {
2751 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002752 intel_gen4_compute_page_offset(dev_priv,
2753 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002755 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002759 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760
Matt Roper8e7d6882015-01-21 16:35:41 -08002761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302762 dspcntr |= DISPPLANE_ROTATE_180;
2763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 }
2773
Paulo Zanoni2db33662015-09-14 15:20:03 -03002774 intel_crtc->adjusted_x = x;
2775 intel_crtc->adjusted_y = y;
2776
Sonika Jindal48404c12014-08-22 14:06:04 +05302777 I915_WRITE(reg, dspcntr);
2778
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002779 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002780 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002781 I915_WRITE(DSPSURF(plane),
2782 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002784 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002786 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788}
2789
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002790static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2791 struct drm_framebuffer *fb,
2792 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793{
2794 struct drm_device *dev = crtc->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002797 struct drm_plane *primary = crtc->primary;
2798 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002801 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002803 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002805
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002806 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002807 I915_WRITE(reg, 0);
2808 I915_WRITE(DSPSURF(plane), 0);
2809 POSTING_READ(reg);
2810 return;
2811 }
2812
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002813 obj = intel_fb_obj(fb);
2814 if (WARN_ON(obj == NULL))
2815 return;
2816
2817 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2818
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002819 dspcntr = DISPPLANE_GAMMA_ENABLE;
2820
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002821 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002822
2823 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2824 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2825
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 switch (fb->pixel_format) {
2827 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 dspcntr |= DISPPLANE_8BPP;
2829 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 case DRM_FORMAT_RGB565:
2831 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002833 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 dspcntr |= DISPPLANE_BGRX888;
2835 break;
2836 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002837 dspcntr |= DISPPLANE_RGBX888;
2838 break;
2839 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002840 dspcntr |= DISPPLANE_BGRX101010;
2841 break;
2842 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002843 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 break;
2845 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002846 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 }
2848
2849 if (obj->tiling_mode != I915_TILING_NONE)
2850 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002852 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002853 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjäläb98971272014-08-27 16:51:22 +03002855 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002856 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002857 intel_gen4_compute_page_offset(dev_priv,
2858 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002859 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002860 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002861 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002862 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 dspcntr |= DISPPLANE_ROTATE_180;
2864
2865 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002866 x += (intel_crtc->config->pipe_src_w - 1);
2867 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302868
2869 /* Finding the last pixel of the last line of the display
2870 data and adding to linear_offset*/
2871 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002872 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2873 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302874 }
2875 }
2876
Paulo Zanoni2db33662015-09-14 15:20:03 -03002877 intel_crtc->adjusted_x = x;
2878 intel_crtc->adjusted_y = y;
2879
Sonika Jindal48404c12014-08-22 14:06:04 +05302880 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002882 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002883 I915_WRITE(DSPSURF(plane),
2884 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002885 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002886 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2887 } else {
2888 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2889 I915_WRITE(DSPLINOFF(plane), linear_offset);
2890 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892}
2893
Damien Lespiaub3218032015-02-27 11:15:18 +00002894u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2895 uint32_t pixel_format)
2896{
2897 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2898
2899 /*
2900 * The stride is either expressed as a multiple of 64 bytes
2901 * chunks for linear buffers or in number of tiles for tiled
2902 * buffers.
2903 */
2904 switch (fb_modifier) {
2905 case DRM_FORMAT_MOD_NONE:
2906 return 64;
2907 case I915_FORMAT_MOD_X_TILED:
2908 if (INTEL_INFO(dev)->gen == 2)
2909 return 128;
2910 return 512;
2911 case I915_FORMAT_MOD_Y_TILED:
2912 /* No need to check for old gens and Y tiling since this is
2913 * about the display engine and those will be blocked before
2914 * we get here.
2915 */
2916 return 128;
2917 case I915_FORMAT_MOD_Yf_TILED:
2918 if (bits_per_pixel == 8)
2919 return 64;
2920 else
2921 return 128;
2922 default:
2923 MISSING_CASE(fb_modifier);
2924 return 64;
2925 }
2926}
2927
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002928u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2929 struct drm_i915_gem_object *obj,
2930 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002931{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002932 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002933 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002934 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002935
Daniel Vetterce7f1722015-10-14 16:51:06 +02002936 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2937 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Daniel Vetterce7f1722015-10-14 16:51:06 +02002939 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002940 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 return -1;
2943
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945
2946 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002947 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948 PAGE_SIZE;
2949 }
2950
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002951 WARN_ON(upper_32_bits(offset));
2952
2953 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002954}
2955
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002956static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2957{
2958 struct drm_device *dev = intel_crtc->base.dev;
2959 struct drm_i915_private *dev_priv = dev->dev_private;
2960
2961 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2962 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2963 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002964}
2965
Chandra Kondurua1b22782015-04-07 15:28:45 -07002966/*
2967 * This function detaches (aka. unbinds) unused scalers in hardware
2968 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002969static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002971 struct intel_crtc_scaler_state *scaler_state;
2972 int i;
2973
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 scaler_state = &intel_crtc->config->scaler_state;
2975
2976 /* loop through and disable scalers that aren't in use */
2977 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002978 if (!scaler_state->scalers[i].in_use)
2979 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980 }
2981}
2982
Chandra Konduru6156a452015-04-27 13:48:39 -07002983u32 skl_plane_ctl_format(uint32_t pixel_format)
2984{
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002986 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 /*
2995 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2996 * to be already pre-multiplied. We need to add a knob (or a different
2997 * DRM_FORMAT) for user-space to configure that.
2998 */
2999 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003018 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003020
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022}
3023
3024u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3025{
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 switch (fb_modifier) {
3027 case DRM_FORMAT_MOD_NONE:
3028 break;
3029 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 default:
3036 MISSING_CASE(fb_modifier);
3037 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003038
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003039 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040}
3041
3042u32 skl_plane_ctl_rotation(unsigned int rotation)
3043{
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 switch (rotation) {
3045 case BIT(DRM_ROTATE_0):
3046 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303047 /*
3048 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3049 * while i915 HW rotation is clockwise, thats why this swapping.
3050 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303052 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303056 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 default:
3058 MISSING_CASE(rotation);
3059 }
3060
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062}
3063
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064static void skylake_update_primary_plane(struct drm_crtc *crtc,
3065 struct drm_framebuffer *fb,
3066 int x, int y)
3067{
3068 struct drm_device *dev = crtc->dev;
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003071 struct drm_plane *plane = crtc->primary;
3072 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003073 struct drm_i915_gem_object *obj;
3074 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 u32 plane_ctl, stride_div, stride;
3076 u32 tile_height, plane_offset, plane_size;
3077 unsigned int rotation;
3078 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003079 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003080 struct intel_crtc_state *crtc_state = intel_crtc->config;
3081 struct intel_plane_state *plane_state;
3082 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3083 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3084 int scaler_id = -1;
3085
Chandra Konduru6156a452015-04-27 13:48:39 -07003086 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003088 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3090 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3091 POSTING_READ(PLANE_CTL(pipe, 0));
3092 return;
3093 }
3094
3095 plane_ctl = PLANE_CTL_ENABLE |
3096 PLANE_CTL_PIPE_GAMMA_ENABLE |
3097 PLANE_CTL_PIPE_CSC_ENABLE;
3098
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3100 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105
Damien Lespiaub3218032015-02-27 11:15:18 +00003106 obj = intel_fb_obj(fb);
3107 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3108 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003109 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003111 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 scaler_id = plane_state->scaler_id;
3114 src_x = plane_state->src.x1 >> 16;
3115 src_y = plane_state->src.y1 >> 16;
3116 src_w = drm_rect_width(&plane_state->src) >> 16;
3117 src_h = drm_rect_height(&plane_state->src) >> 16;
3118 dst_x = plane_state->dst.x1;
3119 dst_y = plane_state->dst.y1;
3120 dst_w = drm_rect_width(&plane_state->dst);
3121 dst_h = drm_rect_height(&plane_state->dst);
3122
3123 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003124
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 if (intel_rotation_90_or_270(rotation)) {
3126 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003127 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003128 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003130 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 } else {
3134 stride = fb->pitches[0] / stride_div;
3135 x_offset = x;
3136 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003137 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303138 }
3139 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003140
Paulo Zanoni2db33662015-09-14 15:20:03 -03003141 intel_crtc->adjusted_x = x_offset;
3142 intel_crtc->adjusted_y = y_offset;
3143
Damien Lespiau70d21f02013-07-03 21:06:04 +01003144 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303145 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3146 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3147 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003148
3149 if (scaler_id >= 0) {
3150 uint32_t ps_ctrl = 0;
3151
3152 WARN_ON(!dst_w || !dst_h);
3153 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3154 crtc_state->scaler_state.scalers[scaler_id].mode;
3155 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3156 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3157 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3158 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3159 I915_WRITE(PLANE_POS(pipe, 0), 0);
3160 } else {
3161 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3162 }
3163
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003164 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003165
3166 POSTING_READ(PLANE_SURF(pipe, 0));
3167}
3168
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169/* Assume fb object is pinned & idle & fenced and just update base pointers */
3170static int
3171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3172 int x, int y, enum mode_set_atomic state)
3173{
3174 struct drm_device *dev = crtc->dev;
3175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003177 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003178 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003179
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003180 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3181
3182 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003183}
3184
Ville Syrjälä75147472014-11-24 18:28:11 +02003185static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct drm_crtc *crtc;
3188
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003189 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3191 enum plane plane = intel_crtc->plane;
3192
3193 intel_prepare_page_flip(dev, plane);
3194 intel_finish_page_flip_plane(dev, plane);
3195 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003196}
3197
3198static void intel_update_primary_planes(struct drm_device *dev)
3199{
Ville Syrjälä75147472014-11-24 18:28:11 +02003200 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003201
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003202 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 struct intel_plane *plane = to_intel_plane(crtc->primary);
3204 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003205
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003206 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 plane_state = to_intel_plane_state(plane->base.state);
3208
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003209 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210 plane->commit_plane(&plane->base, plane_state);
3211
3212 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213 }
3214}
3215
Ville Syrjälä75147472014-11-24 18:28:11 +02003216void intel_prepare_reset(struct drm_device *dev)
3217{
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3224 return;
3225
3226 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003227 /*
3228 * Disabling the crtcs gracefully seems nicer. Also the
3229 * g33 docs say we should at least disable all the planes.
3230 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003231 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003232}
3233
3234void intel_finish_reset(struct drm_device *dev)
3235{
3236 struct drm_i915_private *dev_priv = to_i915(dev);
3237
3238 /*
3239 * Flips in the rings will be nuked by the reset,
3240 * so complete all pending flips so that user space
3241 * will get its events and not get stuck.
3242 */
3243 intel_complete_page_flips(dev);
3244
3245 /* no reset support for gen2 */
3246 if (IS_GEN2(dev))
3247 return;
3248
3249 /* reset doesn't touch the display */
3250 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3251 /*
3252 * Flips in the rings have been nuked by the reset,
3253 * so update the base address of all primary
3254 * planes to the the last fb to make sure we're
3255 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003256 *
3257 * FIXME: Atomic will make this obsolete since we won't schedule
3258 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003259 */
3260 intel_update_primary_planes(dev);
3261 return;
3262 }
3263
3264 /*
3265 * The display has been reset as well,
3266 * so need a full re-initialization.
3267 */
3268 intel_runtime_pm_disable_interrupts(dev_priv);
3269 intel_runtime_pm_enable_interrupts(dev_priv);
3270
3271 intel_modeset_init_hw(dev);
3272
3273 spin_lock_irq(&dev_priv->irq_lock);
3274 if (dev_priv->display.hpd_irq_setup)
3275 dev_priv->display.hpd_irq_setup(dev);
3276 spin_unlock_irq(&dev_priv->irq_lock);
3277
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003278 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003279
3280 intel_hpd_init(dev_priv);
3281
3282 drm_modeset_unlock_all(dev);
3283}
3284
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3286{
3287 struct drm_device *dev = crtc->dev;
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003290 bool pending;
3291
3292 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3293 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3294 return false;
3295
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003296 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003297 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299
3300 return pending;
3301}
3302
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303static void intel_update_pipe_config(struct intel_crtc *crtc,
3304 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003305{
3306 struct drm_device *dev = crtc->base.dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003308 struct intel_crtc_state *pipe_config =
3309 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003311 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3312 crtc->base.mode = crtc->base.state->mode;
3313
3314 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3315 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3316 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003318 if (HAS_DDI(dev))
3319 intel_set_pipe_csc(&crtc->base);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320
3321 /*
3322 * Update pipe size and adjust fitter if needed: the reason for this is
3323 * that in compute_mode_changes we check the native mode (not the pfit
3324 * mode) to see if we can flip rather than do a full mode set. In the
3325 * fastboot case, we'll flip, but if we don't update the pipesrc and
3326 * pfit state, we'll end up with a big fb scanned out into the wrong
3327 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328 */
3329
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003331 ((pipe_config->pipe_src_w - 1) << 16) |
3332 (pipe_config->pipe_src_h - 1));
3333
3334 /* on skylake this is done by detaching scalers */
3335 if (INTEL_INFO(dev)->gen >= 9) {
3336 skl_detach_scalers(crtc);
3337
3338 if (pipe_config->pch_pfit.enabled)
3339 skylake_pfit_enable(crtc);
3340 } else if (HAS_PCH_SPLIT(dev)) {
3341 if (pipe_config->pch_pfit.enabled)
3342 ironlake_pfit_enable(crtc);
3343 else if (old_crtc_state->pch_pfit.enabled)
3344 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346}
3347
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348static void intel_fdi_normal_train(struct drm_crtc *crtc)
3349{
3350 struct drm_device *dev = crtc->dev;
3351 struct drm_i915_private *dev_priv = dev->dev_private;
3352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3353 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003354 i915_reg_t reg;
3355 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356
3357 /* enable normal train */
3358 reg = FDI_TX_CTL(pipe);
3359 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003360 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003361 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3362 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003367 I915_WRITE(reg, temp);
3368
3369 reg = FDI_RX_CTL(pipe);
3370 temp = I915_READ(reg);
3371 if (HAS_PCH_CPT(dev)) {
3372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3373 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3374 } else {
3375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_NONE;
3377 }
3378 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3379
3380 /* wait one idle pattern time */
3381 POSTING_READ(reg);
3382 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003383
3384 /* IVB wants error correction enabled */
3385 if (IS_IVYBRIDGE(dev))
3386 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3387 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003388}
3389
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390/* The FDI link training functions for ILK/Ibexpeak. */
3391static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3396 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003397 i915_reg_t reg;
3398 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003400 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003402
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 udelay(150);
3412
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 udelay(150);
3430
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003437 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 break;
3445 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449
3450 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 udelay(150);
3465
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003467 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003477 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
3480 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003481
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482}
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498 i915_reg_t reg;
3499 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500
Adam Jacksone1a44742010-06-25 15:32:14 -04003501 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3502 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 reg = FDI_RX_IMR(pipe);
3504 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003505 temp &= ~FDI_RX_SYMBOL_LOCK;
3506 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 I915_WRITE(reg, temp);
3508
3509 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003510 udelay(150);
3511
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_TX_CTL(pipe);
3514 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003515 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003516 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517 temp &= ~FDI_LINK_TRAIN_NONE;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1;
3519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3520 /* SNB-B */
3521 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523
Daniel Vetterd74cf322012-10-26 10:58:13 +02003524 I915_WRITE(FDI_RX_MISC(pipe),
3525 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3526
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_RX_CTL(pipe);
3528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 if (HAS_PCH_CPT(dev)) {
3530 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3532 } else {
3533 temp &= ~FDI_LINK_TRAIN_NONE;
3534 temp |= FDI_LINK_TRAIN_PATTERN_1;
3535 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3537
3538 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 udelay(150);
3540
Akshay Joshi0206e352011-08-16 15:34:10 -04003541 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3545 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 I915_WRITE(reg, temp);
3547
3548 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 udelay(500);
3550
Sean Paulfa37d392012-03-02 12:53:39 -05003551 for (retry = 0; retry < 5; retry++) {
3552 reg = FDI_RX_IIR(pipe);
3553 temp = I915_READ(reg);
3554 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3555 if (temp & FDI_RX_BIT_LOCK) {
3556 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3557 DRM_DEBUG_KMS("FDI train 1 done.\n");
3558 break;
3559 }
3560 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 }
Sean Paulfa37d392012-03-02 12:53:39 -05003562 if (retry < 5)
3563 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003564 }
3565 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567
3568 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 reg = FDI_TX_CTL(pipe);
3570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 temp &= ~FDI_LINK_TRAIN_NONE;
3572 temp |= FDI_LINK_TRAIN_PATTERN_2;
3573 if (IS_GEN6(dev)) {
3574 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3575 /* SNB-B */
3576 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3577 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 reg = FDI_RX_CTL(pipe);
3581 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 if (HAS_PCH_CPT(dev)) {
3583 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3584 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3585 } else {
3586 temp &= ~FDI_LINK_TRAIN_NONE;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2;
3588 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 I915_WRITE(reg, temp);
3590
3591 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 udelay(150);
3593
Akshay Joshi0206e352011-08-16 15:34:10 -04003594 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 reg = FDI_TX_CTL(pipe);
3596 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3598 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 I915_WRITE(reg, temp);
3600
3601 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 udelay(500);
3603
Sean Paulfa37d392012-03-02 12:53:39 -05003604 for (retry = 0; retry < 5; retry++) {
3605 reg = FDI_RX_IIR(pipe);
3606 temp = I915_READ(reg);
3607 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3608 if (temp & FDI_RX_SYMBOL_LOCK) {
3609 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3610 DRM_DEBUG_KMS("FDI train 2 done.\n");
3611 break;
3612 }
3613 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 }
Sean Paulfa37d392012-03-02 12:53:39 -05003615 if (retry < 5)
3616 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003617 }
3618 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003620
3621 DRM_DEBUG_KMS("FDI train done.\n");
3622}
3623
Jesse Barnes357555c2011-04-28 15:09:55 -07003624/* Manual link training for Ivy Bridge A0 parts */
3625static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3626{
3627 struct drm_device *dev = crtc->dev;
3628 struct drm_i915_private *dev_priv = dev->dev_private;
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3630 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003631 i915_reg_t reg;
3632 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003749 i915_reg_t reg;
3750 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786 i915_reg_t reg;
3787 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003788
3789 /* Switch from PCDclk to Rawclk */
3790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
3792 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3793
3794 /* Disable CPU FDI TX PLL */
3795 reg = FDI_TX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3798
3799 POSTING_READ(reg);
3800 udelay(100);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3805
3806 /* Wait for the clocks to turn off. */
3807 POSTING_READ(reg);
3808 udelay(100);
3809}
3810
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811static void ironlake_fdi_disable(struct drm_crtc *crtc)
3812{
3813 struct drm_device *dev = crtc->dev;
3814 struct drm_i915_private *dev_priv = dev->dev_private;
3815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3816 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817 i915_reg_t reg;
3818 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003819
3820 /* disable CPU FDI tx and PCH FDI rx */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3824 POSTING_READ(reg);
3825
3826 reg = FDI_RX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3831
3832 POSTING_READ(reg);
3833 udelay(100);
3834
3835 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003836 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003838
3839 /* still set train pattern 1 */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
3844 I915_WRITE(reg, temp);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 if (HAS_PCH_CPT(dev)) {
3849 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3851 } else {
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 }
3855 /* BPC in FDI rx is consistent with that in PIPECONF */
3856 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003857 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003858 I915_WRITE(reg, temp);
3859
3860 POSTING_READ(reg);
3861 udelay(100);
3862}
3863
Chris Wilson5dce5b932014-01-20 10:17:36 +00003864bool intel_has_pending_fb_unpin(struct drm_device *dev)
3865{
3866 struct intel_crtc *crtc;
3867
3868 /* Note that we don't need to be called with mode_config.lock here
3869 * as our list of CRTC objects is static for the lifetime of the
3870 * device and so cannot disappear as we iterate. Similarly, we can
3871 * happily treat the predicates as racy, atomic checks as userspace
3872 * cannot claim and pin a new fb without at least acquring the
3873 * struct_mutex and so serialising with us.
3874 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003875 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003876 if (atomic_read(&crtc->unpin_work_count) == 0)
3877 continue;
3878
3879 if (crtc->unpin_work)
3880 intel_wait_for_vblank(dev, crtc->pipe);
3881
3882 return true;
3883 }
3884
3885 return false;
3886}
3887
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003888static void page_flip_completed(struct intel_crtc *intel_crtc)
3889{
3890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3891 struct intel_unpin_work *work = intel_crtc->unpin_work;
3892
3893 /* ensure that the unpin work is consistent wrt ->pending. */
3894 smp_rmb();
3895 intel_crtc->unpin_work = NULL;
3896
3897 if (work->event)
3898 drm_send_vblank_event(intel_crtc->base.dev,
3899 intel_crtc->pipe,
3900 work->event);
3901
3902 drm_crtc_vblank_put(&intel_crtc->base);
3903
3904 wake_up_all(&dev_priv->pending_flip_queue);
3905 queue_work(dev_priv->wq, &work->work);
3906
3907 trace_i915_flip_complete(intel_crtc->plane,
3908 work->pending_flip_obj);
3909}
3910
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003911static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003912{
Chris Wilson0f911282012-04-17 10:05:38 +01003913 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003914 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003915 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003916
Daniel Vetter2c10d572012-12-20 21:24:07 +01003917 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003918
3919 ret = wait_event_interruptible_timeout(
3920 dev_priv->pending_flip_queue,
3921 !intel_crtc_has_pending_flip(crtc),
3922 60*HZ);
3923
3924 if (ret < 0)
3925 return ret;
3926
3927 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003929
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003930 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003931 if (intel_crtc->unpin_work) {
3932 WARN_ONCE(1, "Removing stuck page flip\n");
3933 page_flip_completed(intel_crtc);
3934 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003935 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003936 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003937
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003938 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003939}
3940
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941/* Program iCLKIP clock to the desired frequency */
3942static void lpt_program_iclkip(struct drm_crtc *crtc)
3943{
3944 struct drm_device *dev = crtc->dev;
3945 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003946 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3948 u32 temp;
3949
Ville Syrjäläa5805162015-05-26 20:42:30 +03003950 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003951
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 /* It is necessary to ungate the pixclk gate prior to programming
3953 * the divisors, and gate it back when it is done.
3954 */
3955 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3956
3957 /* Disable SSCCTL */
3958 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003959 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3960 SBI_SSCCTL_DISABLE,
3961 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003962
3963 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003964 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965 auxdiv = 1;
3966 divsel = 0x41;
3967 phaseinc = 0x20;
3968 } else {
3969 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003970 * but the adjusted_mode->crtc_clock in in KHz. To get the
3971 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 * convert the virtual clock precision to KHz here for higher
3973 * precision.
3974 */
3975 u32 iclk_virtual_root_freq = 172800 * 1000;
3976 u32 iclk_pi_range = 64;
3977 u32 desired_divisor, msb_divisor_value, pi_value;
3978
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003979 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 msb_divisor_value = desired_divisor / iclk_pi_range;
3981 pi_value = desired_divisor % iclk_pi_range;
3982
3983 auxdiv = 0;
3984 divsel = msb_divisor_value - 2;
3985 phaseinc = pi_value;
3986 }
3987
3988 /* This should not happen with any sane values */
3989 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3990 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3992 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3993
3994 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003995 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 auxdiv,
3997 divsel,
3998 phasedir,
3999 phaseinc);
4000
4001 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004002 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4005 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4007 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4008 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4014 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004026
Ville Syrjäläa5805162015-05-26 20:42:30 +03004027 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028}
4029
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4031 enum pipe pch_transcoder)
4032{
4033 struct drm_device *dev = crtc->base.dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036
4037 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4038 I915_READ(HTOTAL(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4040 I915_READ(HBLANK(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4042 I915_READ(HSYNC(cpu_transcoder)));
4043
4044 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4045 I915_READ(VTOTAL(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4047 I915_READ(VBLANK(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4049 I915_READ(VSYNC(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4051 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4052}
4053
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055{
4056 struct drm_i915_private *dev_priv = dev->dev_private;
4057 uint32_t temp;
4058
4059 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061 return;
4062
4063 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4064 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4065
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 temp &= ~FDI_BC_BIFURCATION_SELECT;
4067 if (enable)
4068 temp |= FDI_BC_BIFURCATION_SELECT;
4069
4070 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071 I915_WRITE(SOUTH_CHICKEN1, temp);
4072 POSTING_READ(SOUTH_CHICKEN1);
4073}
4074
4075static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4076{
4077 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 switch (intel_crtc->pipe) {
4080 case PIPE_A:
4081 break;
4082 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004083 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087
4088 break;
4089 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091
4092 break;
4093 default:
4094 BUG();
4095 }
4096}
4097
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004098/* Return which DP Port should be selected for Transcoder DP control */
4099static enum port
4100intel_trans_dp_port_sel(struct drm_crtc *crtc)
4101{
4102 struct drm_device *dev = crtc->dev;
4103 struct intel_encoder *encoder;
4104
4105 for_each_encoder_on_crtc(dev, crtc, encoder) {
4106 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4107 encoder->type == INTEL_OUTPUT_EDP)
4108 return enc_to_dig_port(&encoder->base)->port;
4109 }
4110
4111 return -1;
4112}
4113
Jesse Barnesf67a5592011-01-05 10:31:48 -08004114/*
4115 * Enable PCH resources required for PCH ports:
4116 * - PCH PLLs
4117 * - FDI training & RX/TX
4118 * - update transcoder timings
4119 * - DP transcoding bits
4120 * - transcoder
4121 */
4122static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004123{
4124 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004125 struct drm_i915_private *dev_priv = dev->dev_private;
4126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4127 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004129
Daniel Vetterab9412b2013-05-03 11:49:46 +02004130 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004131
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004132 if (IS_IVYBRIDGE(dev))
4133 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4134
Daniel Vettercd986ab2012-10-26 10:58:12 +02004135 /* Write the TU size bits before fdi link training, so that error
4136 * detection works. */
4137 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4138 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4139
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004141 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004142
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004143 /* We need to program the right clock selection before writing the pixel
4144 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004145 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004146 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004149 temp |= TRANS_DPLL_ENABLE(pipe);
4150 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004151 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004152 temp |= sel;
4153 else
4154 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004158 /* XXX: pch pll's can be enabled any time before we enable the PCH
4159 * transcoder, and we actually should do this to not upset any PCH
4160 * transcoder that already use the clock when we share it.
4161 *
4162 * Note that enable_shared_dpll tries to do the right thing, but
4163 * get_shared_dpll unconditionally resets the pll - we need that to have
4164 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004165 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004167 /* set transcoder timing, panel must allow it */
4168 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004169 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004171 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004172
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004174 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004175 const struct drm_display_mode *adjusted_mode =
4176 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004177 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004178 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp = I915_READ(reg);
4180 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004181 TRANS_DP_SYNC_MASK |
4182 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004183 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004184 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004186 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004188 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004190
4191 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004192 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004195 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004196 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004197 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004198 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200 break;
4201 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004202 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203 }
4204
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206 }
4207
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004208 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004209}
4210
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004211static void lpt_pch_enable(struct drm_crtc *crtc)
4212{
4213 struct drm_device *dev = crtc->dev;
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004216 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004217
Daniel Vetterab9412b2013-05-03 11:49:46 +02004218 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004219
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004220 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221
Paulo Zanoni0540e482012-10-31 18:12:40 -02004222 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004223 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224
Paulo Zanoni937bb612012-10-31 18:12:47 -02004225 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004226}
4227
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004228struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4229 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004230{
Daniel Vettere2b78262013-06-07 23:10:03 +02004231 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004232 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004234 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004235 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4238
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004239 if (HAS_PCH_IBX(dev_priv->dev)) {
4240 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004241 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004242 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004243
Daniel Vetter46edb022013-06-05 13:34:12 +02004244 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4245 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 goto found;
4250 }
4251
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304252 if (IS_BROXTON(dev_priv->dev)) {
4253 /* PLL is attached to port in bxt */
4254 struct intel_encoder *encoder;
4255 struct intel_digital_port *intel_dig_port;
4256
4257 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4258 if (WARN_ON(!encoder))
4259 return NULL;
4260
4261 intel_dig_port = enc_to_dig_port(&encoder->base);
4262 /* 1:1 mapping between ports and PLLs */
4263 i = (enum intel_dpll_id)intel_dig_port->port;
4264 pll = &dev_priv->shared_dplls[i];
4265 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4266 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004267 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304268
4269 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004270 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4271 /* Do not consider SPLL */
4272 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304273
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004274 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004275 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004276
4277 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279 continue;
4280
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004281 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282 &shared_dpll[i].hw_state,
4283 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004284 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004285 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004287 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288 goto found;
4289 }
4290 }
4291
4292 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004293 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4294 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004296 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4297 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 return NULL;
4303
4304found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0)
4306 shared_dpll[i].hw_state =
4307 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004308
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004309 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004310 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4311 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004312
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004314
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004315 return pll;
4316}
4317
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004319{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004320 struct drm_i915_private *dev_priv = to_i915(state->dev);
4321 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004322 struct intel_shared_dpll *pll;
4323 enum intel_dpll_id i;
4324
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004325 if (!to_intel_atomic_state(state)->dpll_set)
4326 return;
4327
4328 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4330 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 }
4333}
4334
Daniel Vettera1520312013-05-03 11:49:50 +02004335static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004336{
4337 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004338 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004339 u32 temp;
4340
4341 temp = I915_READ(dslreg);
4342 udelay(500);
4343 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004344 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004345 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346 }
4347}
4348
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349static int
4350skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4351 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4352 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004353{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004354 struct intel_crtc_scaler_state *scaler_state =
4355 &crtc_state->scaler_state;
4356 struct intel_crtc *intel_crtc =
4357 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004358 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004359
4360 need_scaling = intel_rotation_90_or_270(rotation) ?
4361 (src_h != dst_w || src_w != dst_h):
4362 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363
4364 /*
4365 * if plane is being disabled or scaler is no more required or force detach
4366 * - free scaler binded to this plane/crtc
4367 * - in order to do this, update crtc->scaler_usage
4368 *
4369 * Here scaler state in crtc_state is set free so that
4370 * scaler can be assigned to other user. Actual register
4371 * update to free the scaler is done in plane/panel-fit programming.
4372 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4373 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004376 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 scaler_state->scalers[*scaler_id].in_use = 0;
4378
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4380 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4381 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004382 scaler_state->scaler_users);
4383 *scaler_id = -1;
4384 }
4385 return 0;
4386 }
4387
4388 /* range checks */
4389 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4390 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4391
4392 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4393 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004394 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004396 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004397 return -EINVAL;
4398 }
4399
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400 /* mark this plane as a scaler user in crtc_state */
4401 scaler_state->scaler_users |= (1 << scaler_user);
4402 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4403 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4404 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4405 scaler_state->scaler_users);
4406
4407 return 0;
4408}
4409
4410/**
4411 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4412 *
4413 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414 *
4415 * Return
4416 * 0 - scaler_usage updated successfully
4417 * error - requested scaling cannot be supported or other error condition
4418 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004419int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004420{
4421 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004422 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004423
4424 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4425 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4426
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004427 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4429 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004430 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004431}
4432
4433/**
4434 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4435 *
4436 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 * @plane_state: atomic plane state to update
4438 *
4439 * Return
4440 * 0 - scaler_usage updated successfully
4441 * error - requested scaling cannot be supported or other error condition
4442 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004443static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4444 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004445{
4446
4447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004448 struct intel_plane *intel_plane =
4449 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 struct drm_framebuffer *fb = plane_state->base.fb;
4451 int ret;
4452
4453 bool force_detach = !fb || !plane_state->visible;
4454
4455 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4456 intel_plane->base.base.id, intel_crtc->pipe,
4457 drm_plane_index(&intel_plane->base));
4458
4459 ret = skl_update_scaler(crtc_state, force_detach,
4460 drm_plane_index(&intel_plane->base),
4461 &plane_state->scaler_id,
4462 plane_state->base.rotation,
4463 drm_rect_width(&plane_state->src) >> 16,
4464 drm_rect_height(&plane_state->src) >> 16,
4465 drm_rect_width(&plane_state->dst),
4466 drm_rect_height(&plane_state->dst));
4467
4468 if (ret || plane_state->scaler_id < 0)
4469 return ret;
4470
Chandra Kondurua1b22782015-04-07 15:28:45 -07004471 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004472 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004473 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004474 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004475 return -EINVAL;
4476 }
4477
4478 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004479 switch (fb->pixel_format) {
4480 case DRM_FORMAT_RGB565:
4481 case DRM_FORMAT_XBGR8888:
4482 case DRM_FORMAT_XRGB8888:
4483 case DRM_FORMAT_ABGR8888:
4484 case DRM_FORMAT_ARGB8888:
4485 case DRM_FORMAT_XRGB2101010:
4486 case DRM_FORMAT_XBGR2101010:
4487 case DRM_FORMAT_YUYV:
4488 case DRM_FORMAT_YVYU:
4489 case DRM_FORMAT_UYVY:
4490 case DRM_FORMAT_VYUY:
4491 break;
4492 default:
4493 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4494 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4495 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004496 }
4497
Chandra Kondurua1b22782015-04-07 15:28:45 -07004498 return 0;
4499}
4500
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004501static void skylake_scaler_disable(struct intel_crtc *crtc)
4502{
4503 int i;
4504
4505 for (i = 0; i < crtc->num_scalers; i++)
4506 skl_detach_scaler(crtc, i);
4507}
4508
4509static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004510{
4511 struct drm_device *dev = crtc->base.dev;
4512 struct drm_i915_private *dev_priv = dev->dev_private;
4513 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004514 struct intel_crtc_scaler_state *scaler_state =
4515 &crtc->config->scaler_state;
4516
4517 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004519 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004520 int id;
4521
4522 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4523 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4524 return;
4525 }
4526
4527 id = scaler_state->scaler_id;
4528 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4529 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4530 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4531 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4532
4533 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004534 }
4535}
4536
Jesse Barnesb074cec2013-04-25 12:55:02 -07004537static void ironlake_pfit_enable(struct intel_crtc *crtc)
4538{
4539 struct drm_device *dev = crtc->base.dev;
4540 struct drm_i915_private *dev_priv = dev->dev_private;
4541 int pipe = crtc->pipe;
4542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004543 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004544 /* Force use of hard-coded filter coefficients
4545 * as some pre-programmed values are broken,
4546 * e.g. x201.
4547 */
4548 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4549 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4550 PF_PIPE_SEL_IVB(pipe));
4551 else
4552 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4554 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004555 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004556}
4557
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004558void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004559{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004560 struct drm_device *dev = crtc->base.dev;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004564 return;
4565
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004566 /* We can only enable IPS after we enable a plane and wait for a vblank */
4567 intel_wait_for_vblank(dev, crtc->pipe);
4568
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004571 mutex_lock(&dev_priv->rps.hw_lock);
4572 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4573 mutex_unlock(&dev_priv->rps.hw_lock);
4574 /* Quoting Art Runyan: "its not safe to expect any particular
4575 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004576 * mailbox." Moreover, the mailbox may return a bogus state,
4577 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004578 */
4579 } else {
4580 I915_WRITE(IPS_CTL, IPS_ENABLE);
4581 /* The bit only becomes 1 in the next vblank, so this wait here
4582 * is essentially intel_wait_for_vblank. If we don't have this
4583 * and don't wait for vblanks until the end of crtc_enable, then
4584 * the HW state readout code will complain that the expected
4585 * IPS_CTL value is not the one we read. */
4586 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4587 DRM_ERROR("Timed out waiting for IPS enable\n");
4588 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004589}
4590
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004591void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592{
4593 struct drm_device *dev = crtc->base.dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004596 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004597 return;
4598
4599 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004600 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004601 mutex_lock(&dev_priv->rps.hw_lock);
4602 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4603 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004604 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4605 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4606 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004607 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004608 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004609 POSTING_READ(IPS_CTL);
4610 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611
4612 /* We need to wait for a vblank before we can disable the plane. */
4613 intel_wait_for_vblank(dev, crtc->pipe);
4614}
4615
4616/** Loads the palette/gamma unit for the CRTC with the prepared values */
4617static void intel_crtc_load_lut(struct drm_crtc *crtc)
4618{
4619 struct drm_device *dev = crtc->dev;
4620 struct drm_i915_private *dev_priv = dev->dev_private;
4621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4622 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004623 int i;
4624 bool reenable_ips = false;
4625
4626 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004627 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004628 return;
4629
Imre Deak50360402015-01-16 00:55:16 -08004630 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004631 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004632 assert_dsi_pll_enabled(dev_priv);
4633 else
4634 assert_pll_enabled(dev_priv, pipe);
4635 }
4636
Paulo Zanonid77e4532013-09-24 13:52:55 -03004637 /* Workaround : Do not read or write the pipe palette/gamma data while
4638 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4639 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004640 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4642 GAMMA_MODE_MODE_SPLIT)) {
4643 hsw_disable_ips(intel_crtc);
4644 reenable_ips = true;
4645 }
4646
4647 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004648 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004649
4650 if (HAS_GMCH_DISPLAY(dev))
4651 palreg = PALETTE(pipe, i);
4652 else
4653 palreg = LGC_PALETTE(pipe, i);
4654
4655 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004656 (intel_crtc->lut_r[i] << 16) |
4657 (intel_crtc->lut_g[i] << 8) |
4658 intel_crtc->lut_b[i]);
4659 }
4660
4661 if (reenable_ips)
4662 hsw_enable_ips(intel_crtc);
4663}
4664
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004665static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004666{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004667 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004668 struct drm_device *dev = intel_crtc->base.dev;
4669 struct drm_i915_private *dev_priv = dev->dev_private;
4670
4671 mutex_lock(&dev->struct_mutex);
4672 dev_priv->mm.interruptible = false;
4673 (void) intel_overlay_switch_off(intel_crtc->overlay);
4674 dev_priv->mm.interruptible = true;
4675 mutex_unlock(&dev->struct_mutex);
4676 }
4677
4678 /* Let userspace switch the overlay on again. In most cases userspace
4679 * has to recompute where to put it anyway.
4680 */
4681}
4682
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004683/**
4684 * intel_post_enable_primary - Perform operations after enabling primary plane
4685 * @crtc: the CRTC whose primary plane was just enabled
4686 *
4687 * Performs potentially sleeping operations that must be done after the primary
4688 * plane is enabled, such as updating FBC and IPS. Note that this may be
4689 * called due to an explicit primary plane update, or due to an implicit
4690 * re-enable that is caused when a sprite plane is updated to no longer
4691 * completely hide the primary plane.
4692 */
4693static void
4694intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004695{
4696 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004697 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4699 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004700
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004701 /*
4702 * BDW signals flip done immediately if the plane
4703 * is disabled, even if the plane enable is already
4704 * armed to occur at the next vblank :(
4705 */
4706 if (IS_BROADWELL(dev))
4707 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709 /*
4710 * FIXME IPS should be fine as long as one plane is
4711 * enabled, but in practice it seems to have problems
4712 * when going from primary only to sprite only and vice
4713 * versa.
4714 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004715 hsw_enable_ips(intel_crtc);
4716
Daniel Vetterf99d7062014-06-19 16:01:59 +02004717 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004718 * Gen2 reports pipe underruns whenever all planes are disabled.
4719 * So don't enable underrun reporting before at least some planes
4720 * are enabled.
4721 * FIXME: Need to fix the logic to work when we turn off all planes
4722 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004723 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 if (IS_GEN2(dev))
4725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4726
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004727 /* Underruns don't always raise interrupts, so check manually. */
4728 intel_check_cpu_fifo_underruns(dev_priv);
4729 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004730}
4731
4732/**
4733 * intel_pre_disable_primary - Perform operations before disabling primary plane
4734 * @crtc: the CRTC whose primary plane is to be disabled
4735 *
4736 * Performs potentially sleeping operations that must be done before the
4737 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4738 * be called due to an explicit primary plane update, or due to an implicit
4739 * disable that is caused when a sprite plane completely hides the primary
4740 * plane.
4741 */
4742static void
4743intel_pre_disable_primary(struct drm_crtc *crtc)
4744{
4745 struct drm_device *dev = crtc->dev;
4746 struct drm_i915_private *dev_priv = dev->dev_private;
4747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4748 int pipe = intel_crtc->pipe;
4749
4750 /*
4751 * Gen2 reports pipe underruns whenever all planes are disabled.
4752 * So diasble underrun reporting before all the planes get disabled.
4753 * FIXME: Need to fix the logic to work when we turn off all planes
4754 * but leave the pipe running.
4755 */
4756 if (IS_GEN2(dev))
4757 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4758
4759 /*
4760 * Vblank time updates from the shadow to live plane control register
4761 * are blocked if the memory self-refresh mode is active at that
4762 * moment. So to make sure the plane gets truly disabled, disable
4763 * first the self-refresh mode. The self-refresh enable bit in turn
4764 * will be checked/applied by the HW only at the next frame start
4765 * event which is after the vblank start event, so we need to have a
4766 * wait-for-vblank between disabling the plane and the pipe.
4767 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004768 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004769 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004770 dev_priv->wm.vlv.cxsr = false;
4771 intel_wait_for_vblank(dev, pipe);
4772 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004773
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 /*
4775 * FIXME IPS should be fine as long as one plane is
4776 * enabled, but in practice it seems to have problems
4777 * when going from primary only to sprite only and vice
4778 * versa.
4779 */
4780 hsw_disable_ips(intel_crtc);
4781}
4782
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004783static void intel_post_plane_update(struct intel_crtc *crtc)
4784{
4785 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4786 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004787 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788
4789 if (atomic->wait_vblank)
4790 intel_wait_for_vblank(dev, crtc->pipe);
4791
4792 intel_frontbuffer_flip(dev, atomic->fb_bits);
4793
Ville Syrjälä852eb002015-06-24 22:00:07 +03004794 if (atomic->disable_cxsr)
4795 crtc->wm.cxsr_allowed = true;
4796
Ville Syrjäläf015c552015-06-24 22:00:02 +03004797 if (crtc->atomic.update_wm_post)
4798 intel_update_watermarks(&crtc->base);
4799
Paulo Zanonic80ac852015-07-02 19:25:13 -03004800 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004801 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004802
4803 if (atomic->post_enable_primary)
4804 intel_post_enable_primary(&crtc->base);
4805
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004806 memset(atomic, 0, sizeof(*atomic));
4807}
4808
4809static void intel_pre_plane_update(struct intel_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004812 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004813 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814
Paulo Zanonic80ac852015-07-02 19:25:13 -03004815 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004816 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004818 if (crtc->atomic.disable_ips)
4819 hsw_disable_ips(crtc);
4820
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 if (atomic->pre_disable_primary)
4822 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004823
4824 if (atomic->disable_cxsr) {
4825 crtc->wm.cxsr_allowed = false;
4826 intel_set_memory_cxsr(dev_priv, false);
4827 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004828}
4829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004831{
4832 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004834 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004835 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004837 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004838
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004839 drm_for_each_plane_mask(p, dev, plane_mask)
4840 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004841
Daniel Vetterf99d7062014-06-19 16:01:59 +02004842 /*
4843 * FIXME: Once we grow proper nuclear flip support out of this we need
4844 * to compute the mask of flip planes precisely. For the time being
4845 * consider this a flip to a NULL plane.
4846 */
4847 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004848}
4849
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850static void ironlake_crtc_enable(struct drm_crtc *crtc)
4851{
4852 struct drm_device *dev = crtc->dev;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004855 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004858 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859 return;
4860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004862 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4863
4864 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004865 intel_prepare_shared_dpll(intel_crtc);
4866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304868 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004869
4870 intel_set_pipe_timings(intel_crtc);
4871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004873 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004875 }
4876
4877 ironlake_set_pipeconf(crtc);
4878
Jesse Barnesf67a5592011-01-05 10:31:48 -08004879 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004880
Daniel Vettera72e4c92014-09-30 10:56:47 +02004881 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004882
Daniel Vetterf6736a12013-06-05 13:34:30 +02004883 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004884 if (encoder->pre_enable)
4885 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004888 /* Note: FDI PLL enabling _must_ be done before we enable the
4889 * cpu pipes, hence this is separate from all the other fdi/pch
4890 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004891 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004892 } else {
4893 assert_fdi_tx_disabled(dev_priv, pipe);
4894 assert_fdi_rx_disabled(dev_priv, pipe);
4895 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Jesse Barnesb074cec2013-04-25 12:55:02 -07004897 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004899 /*
4900 * On ILK+ LUT must be loaded before the pipe is running but with
4901 * clocks enabled
4902 */
4903 intel_crtc_load_lut(crtc);
4904
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004905 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004906 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004910
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004911 assert_vblank_disabled(crtc);
4912 drm_crtc_vblank_on(crtc);
4913
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004914 for_each_encoder_on_crtc(dev, crtc, encoder)
4915 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004916
4917 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004918 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004919
4920 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4921 if (intel_crtc->config->has_pch_encoder)
4922 intel_wait_for_vblank(dev, pipe);
4923 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004924}
4925
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004926/* IPS only exists on ULT machines and is tied to pipe A. */
4927static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4928{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004929 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004930}
4931
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932static void haswell_crtc_enable(struct drm_crtc *crtc)
4933{
4934 struct drm_device *dev = crtc->dev;
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4937 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004938 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4939 struct intel_crtc_state *pipe_config =
4940 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304941 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004943 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944 return;
4945
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004946 if (intel_crtc->config->has_pch_encoder)
4947 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4948 false);
4949
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004950 if (intel_crtc_to_shared_dpll(intel_crtc))
4951 intel_enable_shared_dpll(intel_crtc);
4952
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004953 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304954 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004955
4956 intel_set_pipe_timings(intel_crtc);
4957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4959 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4960 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004961 }
4962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004964 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004966 }
4967
4968 haswell_set_pipeconf(crtc);
4969
4970 intel_set_pipe_csc(crtc);
4971
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004973
Daniel Vettera72e4c92014-09-30 10:56:47 +02004974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304975 for_each_encoder_on_crtc(dev, crtc, encoder) {
4976 if (encoder->pre_pll_enable)
4977 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978 if (encoder->pre_enable)
4979 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304980 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004981
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004982 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004983 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004984
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304985 if (!is_dsi)
4986 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004988 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004989 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004990 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004991 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992
4993 /*
4994 * On ILK+ LUT must be loaded before the pipe is running but with
4995 * clocks enabled
4996 */
4997 intel_crtc_load_lut(crtc);
4998
Paulo Zanoni1f544382012-10-24 11:32:00 -02004999 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305000 if (!is_dsi)
5001 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005003 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005004 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005006 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005007 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305009 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10005010 intel_ddi_set_vc_payload_alloc(crtc, true);
5011
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005012 assert_vblank_disabled(crtc);
5013 drm_crtc_vblank_on(crtc);
5014
Jani Nikula8807e552013-08-30 19:40:32 +03005015 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005017 intel_opregion_notify_encoder(encoder, true);
5018 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005020 if (intel_crtc->config->has_pch_encoder)
5021 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5022 true);
5023
Paulo Zanonie4916942013-09-20 16:21:19 -03005024 /* If we change the relative order between pipe/planes enabling, we need
5025 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005026 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5027 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5028 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5029 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5030 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031}
5032
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005033static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005034{
5035 struct drm_device *dev = crtc->base.dev;
5036 struct drm_i915_private *dev_priv = dev->dev_private;
5037 int pipe = crtc->pipe;
5038
5039 /* To avoid upsetting the power well on haswell only disable the pfit if
5040 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005041 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005042 I915_WRITE(PF_CTL(pipe), 0);
5043 I915_WRITE(PF_WIN_POS(pipe), 0);
5044 I915_WRITE(PF_WIN_SZ(pipe), 0);
5045 }
5046}
5047
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048static void ironlake_crtc_disable(struct drm_crtc *crtc)
5049{
5050 struct drm_device *dev = crtc->dev;
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005053 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005054 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005055
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005056 if (intel_crtc->config->has_pch_encoder)
5057 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005058
Daniel Vetterea9d7582012-07-10 10:42:52 +02005059 for_each_encoder_on_crtc(dev, crtc, encoder)
5060 encoder->disable(encoder);
5061
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005062 drm_crtc_vblank_off(crtc);
5063 assert_vblank_disabled(crtc);
5064
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005065 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005066
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005067 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005069 if (intel_crtc->config->has_pch_encoder)
5070 ironlake_fdi_disable(crtc);
5071
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005072 for_each_encoder_on_crtc(dev, crtc, encoder)
5073 if (encoder->post_disable)
5074 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005075
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005076 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005077 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005078
Daniel Vetterd925c592013-06-05 13:34:04 +02005079 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005080 i915_reg_t reg;
5081 u32 temp;
5082
Daniel Vetterd925c592013-06-05 13:34:04 +02005083 /* disable TRANS_DP_CTL */
5084 reg = TRANS_DP_CTL(pipe);
5085 temp = I915_READ(reg);
5086 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5087 TRANS_DP_PORT_SEL_MASK);
5088 temp |= TRANS_DP_PORT_SEL_NONE;
5089 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Daniel Vetterd925c592013-06-05 13:34:04 +02005091 /* disable DPLL_SEL */
5092 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005093 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005094 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005095 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005096
Daniel Vetterd925c592013-06-05 13:34:04 +02005097 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005098 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005099
5100 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101}
5102
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005103static void haswell_crtc_disable(struct drm_crtc *crtc)
5104{
5105 struct drm_device *dev = crtc->dev;
5106 struct drm_i915_private *dev_priv = dev->dev_private;
5107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5108 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005109 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305110 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005111
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005112 if (intel_crtc->config->has_pch_encoder)
5113 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5114 false);
5115
Jani Nikula8807e552013-08-30 19:40:32 +03005116 for_each_encoder_on_crtc(dev, crtc, encoder) {
5117 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005118 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005119 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005121 drm_crtc_vblank_off(crtc);
5122 assert_vblank_disabled(crtc);
5123
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005124 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005126 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005127 intel_ddi_set_vc_payload_alloc(crtc, false);
5128
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305129 if (!is_dsi)
5130 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005131
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005132 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005133 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005134 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005135 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005136
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305137 if (!is_dsi)
5138 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005140 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005141 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005142 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005143 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005144
Imre Deak97b040a2014-06-25 22:01:50 +03005145 for_each_encoder_on_crtc(dev, crtc, encoder)
5146 if (encoder->post_disable)
5147 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005148
5149 if (intel_crtc->config->has_pch_encoder)
5150 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5151 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152}
5153
Jesse Barnes2dd24552013-04-25 12:55:01 -07005154static void i9xx_pfit_enable(struct intel_crtc *crtc)
5155{
5156 struct drm_device *dev = crtc->base.dev;
5157 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005158 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005159
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005160 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005161 return;
5162
Daniel Vetterc0b03412013-05-28 12:05:54 +02005163 /*
5164 * The panel fitter should only be adjusted whilst the pipe is disabled,
5165 * according to register description and PRM.
5166 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005167 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5168 assert_pipe_disabled(dev_priv, crtc->pipe);
5169
Jesse Barnesb074cec2013-04-25 12:55:02 -07005170 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5171 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005172
5173 /* Border color in case we don't scale up to the full screen. Black by
5174 * default, change to something else for debugging. */
5175 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005176}
5177
Dave Airlied05410f2014-06-05 13:22:59 +10005178static enum intel_display_power_domain port_to_power_domain(enum port port)
5179{
5180 switch (port) {
5181 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005182 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005183 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005184 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005185 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005186 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005187 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005188 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005189 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005190 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005191 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005192 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005193 return POWER_DOMAIN_PORT_OTHER;
5194 }
5195}
5196
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005197static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5198{
5199 switch (port) {
5200 case PORT_A:
5201 return POWER_DOMAIN_AUX_A;
5202 case PORT_B:
5203 return POWER_DOMAIN_AUX_B;
5204 case PORT_C:
5205 return POWER_DOMAIN_AUX_C;
5206 case PORT_D:
5207 return POWER_DOMAIN_AUX_D;
5208 case PORT_E:
5209 /* FIXME: Check VBT for actual wiring of PORT E */
5210 return POWER_DOMAIN_AUX_D;
5211 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005212 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005213 return POWER_DOMAIN_AUX_A;
5214 }
5215}
5216
Imre Deak77d22dc2014-03-05 16:20:52 +02005217#define for_each_power_domain(domain, mask) \
5218 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5219 if ((1 << (domain)) & (mask))
5220
Imre Deak319be8a2014-03-04 19:22:57 +02005221enum intel_display_power_domain
5222intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005223{
Imre Deak319be8a2014-03-04 19:22:57 +02005224 struct drm_device *dev = intel_encoder->base.dev;
5225 struct intel_digital_port *intel_dig_port;
5226
5227 switch (intel_encoder->type) {
5228 case INTEL_OUTPUT_UNKNOWN:
5229 /* Only DDI platforms should ever use this output type */
5230 WARN_ON_ONCE(!HAS_DDI(dev));
5231 case INTEL_OUTPUT_DISPLAYPORT:
5232 case INTEL_OUTPUT_HDMI:
5233 case INTEL_OUTPUT_EDP:
5234 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005235 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005236 case INTEL_OUTPUT_DP_MST:
5237 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5238 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005239 case INTEL_OUTPUT_ANALOG:
5240 return POWER_DOMAIN_PORT_CRT;
5241 case INTEL_OUTPUT_DSI:
5242 return POWER_DOMAIN_PORT_DSI;
5243 default:
5244 return POWER_DOMAIN_PORT_OTHER;
5245 }
5246}
5247
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005248enum intel_display_power_domain
5249intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5250{
5251 struct drm_device *dev = intel_encoder->base.dev;
5252 struct intel_digital_port *intel_dig_port;
5253
5254 switch (intel_encoder->type) {
5255 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005256 case INTEL_OUTPUT_HDMI:
5257 /*
5258 * Only DDI platforms should ever use these output types.
5259 * We can get here after the HDMI detect code has already set
5260 * the type of the shared encoder. Since we can't be sure
5261 * what's the status of the given connectors, play safe and
5262 * run the DP detection too.
5263 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005264 WARN_ON_ONCE(!HAS_DDI(dev));
5265 case INTEL_OUTPUT_DISPLAYPORT:
5266 case INTEL_OUTPUT_EDP:
5267 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5268 return port_to_aux_power_domain(intel_dig_port->port);
5269 case INTEL_OUTPUT_DP_MST:
5270 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5271 return port_to_aux_power_domain(intel_dig_port->port);
5272 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005273 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005274 return POWER_DOMAIN_AUX_A;
5275 }
5276}
5277
Imre Deak319be8a2014-03-04 19:22:57 +02005278static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5279{
5280 struct drm_device *dev = crtc->dev;
5281 struct intel_encoder *intel_encoder;
5282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5283 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005284 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005285 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005286
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005287 if (!crtc->state->active)
5288 return 0;
5289
Imre Deak77d22dc2014-03-05 16:20:52 +02005290 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5291 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005292 if (intel_crtc->config->pch_pfit.enabled ||
5293 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005294 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5295
Imre Deak319be8a2014-03-04 19:22:57 +02005296 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5297 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5298
Imre Deak77d22dc2014-03-05 16:20:52 +02005299 return mask;
5300}
5301
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005302static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5303{
5304 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5306 enum intel_display_power_domain domain;
5307 unsigned long domains, new_domains, old_domains;
5308
5309 old_domains = intel_crtc->enabled_power_domains;
5310 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5311
5312 domains = new_domains & ~old_domains;
5313
5314 for_each_power_domain(domain, domains)
5315 intel_display_power_get(dev_priv, domain);
5316
5317 return old_domains & ~new_domains;
5318}
5319
5320static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5321 unsigned long domains)
5322{
5323 enum intel_display_power_domain domain;
5324
5325 for_each_power_domain(domain, domains)
5326 intel_display_power_put(dev_priv, domain);
5327}
5328
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005329static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005330{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005331 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005332 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005333 unsigned long put_domains[I915_MAX_PIPES] = {};
5334 struct drm_crtc_state *crtc_state;
5335 struct drm_crtc *crtc;
5336 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005337
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005338 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5339 if (needs_modeset(crtc->state))
5340 put_domains[to_intel_crtc(crtc)->pipe] =
5341 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005342 }
5343
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005344 if (dev_priv->display.modeset_commit_cdclk) {
5345 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5346
5347 if (cdclk != dev_priv->cdclk_freq &&
5348 !WARN_ON(!state->allow_modeset))
5349 dev_priv->display.modeset_commit_cdclk(state);
5350 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005351
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005352 for (i = 0; i < I915_MAX_PIPES; i++)
5353 if (put_domains[i])
5354 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005355}
5356
Mika Kaholaadafdc62015-08-18 14:36:59 +03005357static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5358{
5359 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5360
5361 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5362 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5363 return max_cdclk_freq;
5364 else if (IS_CHERRYVIEW(dev_priv))
5365 return max_cdclk_freq*95/100;
5366 else if (INTEL_INFO(dev_priv)->gen < 4)
5367 return 2*max_cdclk_freq*90/100;
5368 else
5369 return max_cdclk_freq*90/100;
5370}
5371
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005372static void intel_update_max_cdclk(struct drm_device *dev)
5373{
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005376 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005377 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5378
5379 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5380 dev_priv->max_cdclk_freq = 675000;
5381 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5382 dev_priv->max_cdclk_freq = 540000;
5383 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5384 dev_priv->max_cdclk_freq = 450000;
5385 else
5386 dev_priv->max_cdclk_freq = 337500;
5387 } else if (IS_BROADWELL(dev)) {
5388 /*
5389 * FIXME with extra cooling we can allow
5390 * 540 MHz for ULX and 675 Mhz for ULT.
5391 * How can we know if extra cooling is
5392 * available? PCI ID, VTB, something else?
5393 */
5394 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5395 dev_priv->max_cdclk_freq = 450000;
5396 else if (IS_BDW_ULX(dev))
5397 dev_priv->max_cdclk_freq = 450000;
5398 else if (IS_BDW_ULT(dev))
5399 dev_priv->max_cdclk_freq = 540000;
5400 else
5401 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005402 } else if (IS_CHERRYVIEW(dev)) {
5403 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005404 } else if (IS_VALLEYVIEW(dev)) {
5405 dev_priv->max_cdclk_freq = 400000;
5406 } else {
5407 /* otherwise assume cdclk is fixed */
5408 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5409 }
5410
Mika Kaholaadafdc62015-08-18 14:36:59 +03005411 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5412
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005413 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5414 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005415
5416 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5417 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005418}
5419
5420static void intel_update_cdclk(struct drm_device *dev)
5421{
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423
5424 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5425 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5426 dev_priv->cdclk_freq);
5427
5428 /*
5429 * Program the gmbus_freq based on the cdclk frequency.
5430 * BSpec erroneously claims we should aim for 4MHz, but
5431 * in fact 1MHz is the correct frequency.
5432 */
5433 if (IS_VALLEYVIEW(dev)) {
5434 /*
5435 * Program the gmbus_freq based on the cdclk frequency.
5436 * BSpec erroneously claims we should aim for 4MHz, but
5437 * in fact 1MHz is the correct frequency.
5438 */
5439 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5440 }
5441
5442 if (dev_priv->max_cdclk_freq == 0)
5443 intel_update_max_cdclk(dev);
5444}
5445
Damien Lespiau70d0c572015-06-04 18:21:29 +01005446static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305447{
5448 struct drm_i915_private *dev_priv = dev->dev_private;
5449 uint32_t divider;
5450 uint32_t ratio;
5451 uint32_t current_freq;
5452 int ret;
5453
5454 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5455 switch (frequency) {
5456 case 144000:
5457 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5458 ratio = BXT_DE_PLL_RATIO(60);
5459 break;
5460 case 288000:
5461 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5462 ratio = BXT_DE_PLL_RATIO(60);
5463 break;
5464 case 384000:
5465 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5466 ratio = BXT_DE_PLL_RATIO(60);
5467 break;
5468 case 576000:
5469 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5470 ratio = BXT_DE_PLL_RATIO(60);
5471 break;
5472 case 624000:
5473 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5474 ratio = BXT_DE_PLL_RATIO(65);
5475 break;
5476 case 19200:
5477 /*
5478 * Bypass frequency with DE PLL disabled. Init ratio, divider
5479 * to suppress GCC warning.
5480 */
5481 ratio = 0;
5482 divider = 0;
5483 break;
5484 default:
5485 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5486
5487 return;
5488 }
5489
5490 mutex_lock(&dev_priv->rps.hw_lock);
5491 /* Inform power controller of upcoming frequency change */
5492 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5493 0x80000000);
5494 mutex_unlock(&dev_priv->rps.hw_lock);
5495
5496 if (ret) {
5497 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5498 ret, frequency);
5499 return;
5500 }
5501
5502 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5503 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5504 current_freq = current_freq * 500 + 1000;
5505
5506 /*
5507 * DE PLL has to be disabled when
5508 * - setting to 19.2MHz (bypass, PLL isn't used)
5509 * - before setting to 624MHz (PLL needs toggling)
5510 * - before setting to any frequency from 624MHz (PLL needs toggling)
5511 */
5512 if (frequency == 19200 || frequency == 624000 ||
5513 current_freq == 624000) {
5514 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5515 /* Timeout 200us */
5516 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5517 1))
5518 DRM_ERROR("timout waiting for DE PLL unlock\n");
5519 }
5520
5521 if (frequency != 19200) {
5522 uint32_t val;
5523
5524 val = I915_READ(BXT_DE_PLL_CTL);
5525 val &= ~BXT_DE_PLL_RATIO_MASK;
5526 val |= ratio;
5527 I915_WRITE(BXT_DE_PLL_CTL, val);
5528
5529 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5530 /* Timeout 200us */
5531 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5532 DRM_ERROR("timeout waiting for DE PLL lock\n");
5533
5534 val = I915_READ(CDCLK_CTL);
5535 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5536 val |= divider;
5537 /*
5538 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5539 * enable otherwise.
5540 */
5541 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5542 if (frequency >= 500000)
5543 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5544
5545 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5546 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5547 val |= (frequency - 1000) / 500;
5548 I915_WRITE(CDCLK_CTL, val);
5549 }
5550
5551 mutex_lock(&dev_priv->rps.hw_lock);
5552 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5553 DIV_ROUND_UP(frequency, 25000));
5554 mutex_unlock(&dev_priv->rps.hw_lock);
5555
5556 if (ret) {
5557 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5558 ret, frequency);
5559 return;
5560 }
5561
Damien Lespiaua47871b2015-06-04 18:21:34 +01005562 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305563}
5564
5565void broxton_init_cdclk(struct drm_device *dev)
5566{
5567 struct drm_i915_private *dev_priv = dev->dev_private;
5568 uint32_t val;
5569
5570 /*
5571 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5572 * or else the reset will hang because there is no PCH to respond.
5573 * Move the handshake programming to initialization sequence.
5574 * Previously was left up to BIOS.
5575 */
5576 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5577 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5578 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5579
5580 /* Enable PG1 for cdclk */
5581 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5582
5583 /* check if cd clock is enabled */
5584 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5585 DRM_DEBUG_KMS("Display already initialized\n");
5586 return;
5587 }
5588
5589 /*
5590 * FIXME:
5591 * - The initial CDCLK needs to be read from VBT.
5592 * Need to make this change after VBT has changes for BXT.
5593 * - check if setting the max (or any) cdclk freq is really necessary
5594 * here, it belongs to modeset time
5595 */
5596 broxton_set_cdclk(dev, 624000);
5597
5598 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005599 POSTING_READ(DBUF_CTL);
5600
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305601 udelay(10);
5602
5603 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5604 DRM_ERROR("DBuf power enable timeout!\n");
5605}
5606
5607void broxton_uninit_cdclk(struct drm_device *dev)
5608{
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610
5611 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005612 POSTING_READ(DBUF_CTL);
5613
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305614 udelay(10);
5615
5616 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5617 DRM_ERROR("DBuf power disable timeout!\n");
5618
5619 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5620 broxton_set_cdclk(dev, 19200);
5621
5622 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5623}
5624
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005625static const struct skl_cdclk_entry {
5626 unsigned int freq;
5627 unsigned int vco;
5628} skl_cdclk_frequencies[] = {
5629 { .freq = 308570, .vco = 8640 },
5630 { .freq = 337500, .vco = 8100 },
5631 { .freq = 432000, .vco = 8640 },
5632 { .freq = 450000, .vco = 8100 },
5633 { .freq = 540000, .vco = 8100 },
5634 { .freq = 617140, .vco = 8640 },
5635 { .freq = 675000, .vco = 8100 },
5636};
5637
5638static unsigned int skl_cdclk_decimal(unsigned int freq)
5639{
5640 return (freq - 1000) / 500;
5641}
5642
5643static unsigned int skl_cdclk_get_vco(unsigned int freq)
5644{
5645 unsigned int i;
5646
5647 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5648 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5649
5650 if (e->freq == freq)
5651 return e->vco;
5652 }
5653
5654 return 8100;
5655}
5656
5657static void
5658skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5659{
5660 unsigned int min_freq;
5661 u32 val;
5662
5663 /* select the minimum CDCLK before enabling DPLL 0 */
5664 val = I915_READ(CDCLK_CTL);
5665 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5666 val |= CDCLK_FREQ_337_308;
5667
5668 if (required_vco == 8640)
5669 min_freq = 308570;
5670 else
5671 min_freq = 337500;
5672
5673 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5674
5675 I915_WRITE(CDCLK_CTL, val);
5676 POSTING_READ(CDCLK_CTL);
5677
5678 /*
5679 * We always enable DPLL0 with the lowest link rate possible, but still
5680 * taking into account the VCO required to operate the eDP panel at the
5681 * desired frequency. The usual DP link rates operate with a VCO of
5682 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5683 * The modeset code is responsible for the selection of the exact link
5684 * rate later on, with the constraint of choosing a frequency that
5685 * works with required_vco.
5686 */
5687 val = I915_READ(DPLL_CTRL1);
5688
5689 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5690 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5691 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5692 if (required_vco == 8640)
5693 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5694 SKL_DPLL0);
5695 else
5696 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5697 SKL_DPLL0);
5698
5699 I915_WRITE(DPLL_CTRL1, val);
5700 POSTING_READ(DPLL_CTRL1);
5701
5702 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5703
5704 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5705 DRM_ERROR("DPLL0 not locked\n");
5706}
5707
5708static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5709{
5710 int ret;
5711 u32 val;
5712
5713 /* inform PCU we want to change CDCLK */
5714 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5715 mutex_lock(&dev_priv->rps.hw_lock);
5716 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5717 mutex_unlock(&dev_priv->rps.hw_lock);
5718
5719 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5720}
5721
5722static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5723{
5724 unsigned int i;
5725
5726 for (i = 0; i < 15; i++) {
5727 if (skl_cdclk_pcu_ready(dev_priv))
5728 return true;
5729 udelay(10);
5730 }
5731
5732 return false;
5733}
5734
5735static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5736{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005737 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005738 u32 freq_select, pcu_ack;
5739
5740 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5741
5742 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5743 DRM_ERROR("failed to inform PCU about cdclk change\n");
5744 return;
5745 }
5746
5747 /* set CDCLK_CTL */
5748 switch(freq) {
5749 case 450000:
5750 case 432000:
5751 freq_select = CDCLK_FREQ_450_432;
5752 pcu_ack = 1;
5753 break;
5754 case 540000:
5755 freq_select = CDCLK_FREQ_540;
5756 pcu_ack = 2;
5757 break;
5758 case 308570:
5759 case 337500:
5760 default:
5761 freq_select = CDCLK_FREQ_337_308;
5762 pcu_ack = 0;
5763 break;
5764 case 617140:
5765 case 675000:
5766 freq_select = CDCLK_FREQ_675_617;
5767 pcu_ack = 3;
5768 break;
5769 }
5770
5771 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5772 POSTING_READ(CDCLK_CTL);
5773
5774 /* inform PCU of the change */
5775 mutex_lock(&dev_priv->rps.hw_lock);
5776 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5777 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005778
5779 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005780}
5781
5782void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5783{
5784 /* disable DBUF power */
5785 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5786 POSTING_READ(DBUF_CTL);
5787
5788 udelay(10);
5789
5790 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5791 DRM_ERROR("DBuf power disable timeout\n");
5792
Imre Deakab96c1ee2015-11-04 19:24:18 +02005793 /* disable DPLL0 */
5794 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5795 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5796 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005797}
5798
5799void skl_init_cdclk(struct drm_i915_private *dev_priv)
5800{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005801 unsigned int required_vco;
5802
Gary Wang39d9b852015-08-28 16:40:34 +08005803 /* DPLL0 not enabled (happens on early BIOS versions) */
5804 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5805 /* enable DPLL0 */
5806 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5807 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005808 }
5809
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005810 /* set CDCLK to the frequency the BIOS chose */
5811 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5812
5813 /* enable DBUF power */
5814 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5815 POSTING_READ(DBUF_CTL);
5816
5817 udelay(10);
5818
5819 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5820 DRM_ERROR("DBuf power enable timeout\n");
5821}
5822
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305823int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5824{
5825 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5826 uint32_t cdctl = I915_READ(CDCLK_CTL);
5827 int freq = dev_priv->skl_boot_cdclk;
5828
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305829 /*
5830 * check if the pre-os intialized the display
5831 * There is SWF18 scratchpad register defined which is set by the
5832 * pre-os which can be used by the OS drivers to check the status
5833 */
5834 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5835 goto sanitize;
5836
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305837 /* Is PLL enabled and locked ? */
5838 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5839 goto sanitize;
5840
5841 /* DPLL okay; verify the cdclock
5842 *
5843 * Noticed in some instances that the freq selection is correct but
5844 * decimal part is programmed wrong from BIOS where pre-os does not
5845 * enable display. Verify the same as well.
5846 */
5847 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5848 /* All well; nothing to sanitize */
5849 return false;
5850sanitize:
5851 /*
5852 * As of now initialize with max cdclk till
5853 * we get dynamic cdclk support
5854 * */
5855 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5856 skl_init_cdclk(dev_priv);
5857
5858 /* we did have to sanitize */
5859 return true;
5860}
5861
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862/* Adjust CDclk dividers to allow high res or save power if possible */
5863static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5864{
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 u32 val, cmd;
5867
Vandana Kannan164dfd22014-11-24 13:37:41 +05305868 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5869 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005870
Ville Syrjälädfcab172014-06-13 13:37:47 +03005871 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005873 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874 cmd = 1;
5875 else
5876 cmd = 0;
5877
5878 mutex_lock(&dev_priv->rps.hw_lock);
5879 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5880 val &= ~DSPFREQGUAR_MASK;
5881 val |= (cmd << DSPFREQGUAR_SHIFT);
5882 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5883 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5884 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5885 50)) {
5886 DRM_ERROR("timed out waiting for CDclk change\n");
5887 }
5888 mutex_unlock(&dev_priv->rps.hw_lock);
5889
Ville Syrjälä54433e92015-05-26 20:42:31 +03005890 mutex_lock(&dev_priv->sb_lock);
5891
Ville Syrjälädfcab172014-06-13 13:37:47 +03005892 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005893 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005895 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 /* adjust cdclk divider */
5898 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005899 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005900 val |= divider;
5901 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005902
5903 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005904 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005905 50))
5906 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907 }
5908
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909 /* adjust self-refresh exit latency value */
5910 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5911 val &= ~0x7f;
5912
5913 /*
5914 * For high bandwidth configs, we set a higher latency in the bunit
5915 * so that the core display fetch happens in time to avoid underruns.
5916 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005917 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918 val |= 4500 / 250; /* 4.5 usec */
5919 else
5920 val |= 3000 / 250; /* 3.0 usec */
5921 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005922
Ville Syrjäläa5805162015-05-26 20:42:30 +03005923 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924
Ville Syrjäläb6283052015-06-03 15:45:07 +03005925 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926}
5927
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005928static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5929{
5930 struct drm_i915_private *dev_priv = dev->dev_private;
5931 u32 val, cmd;
5932
Vandana Kannan164dfd22014-11-24 13:37:41 +05305933 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5934 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005935
5936 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005937 case 333333:
5938 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005939 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005940 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005941 break;
5942 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005943 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005944 return;
5945 }
5946
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005947 /*
5948 * Specs are full of misinformation, but testing on actual
5949 * hardware has shown that we just need to write the desired
5950 * CCK divider into the Punit register.
5951 */
5952 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5953
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005954 mutex_lock(&dev_priv->rps.hw_lock);
5955 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5956 val &= ~DSPFREQGUAR_MASK_CHV;
5957 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5958 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5959 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5960 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5961 50)) {
5962 DRM_ERROR("timed out waiting for CDclk change\n");
5963 }
5964 mutex_unlock(&dev_priv->rps.hw_lock);
5965
Ville Syrjäläb6283052015-06-03 15:45:07 +03005966 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967}
5968
Jesse Barnes30a970c2013-11-04 13:48:12 -08005969static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5970 int max_pixclk)
5971{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005972 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005973 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005974
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975 /*
5976 * Really only a few cases to deal with, as only 4 CDclks are supported:
5977 * 200MHz
5978 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005979 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005980 * 400MHz (VLV only)
5981 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5982 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005983 *
5984 * We seem to get an unstable or solid color picture at 200MHz.
5985 * Not sure what's wrong. For now use 200MHz only when all pipes
5986 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005988 if (!IS_CHERRYVIEW(dev_priv) &&
5989 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005990 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005991 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005992 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005993 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005994 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005995 else
5996 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997}
5998
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6000 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 /*
6003 * FIXME:
6004 * - remove the guardband, it's not needed on BXT
6005 * - set 19.2MHz bypass frequency if there are no active pipes
6006 */
6007 if (max_pixclk > 576000*9/10)
6008 return 624000;
6009 else if (max_pixclk > 384000*9/10)
6010 return 576000;
6011 else if (max_pixclk > 288000*9/10)
6012 return 384000;
6013 else if (max_pixclk > 144000*9/10)
6014 return 288000;
6015 else
6016 return 144000;
6017}
6018
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006019/* Compute the max pixel clock for new configuration. Uses atomic state if
6020 * that's non-NULL, look at current state otherwise. */
6021static int intel_mode_max_pixclk(struct drm_device *dev,
6022 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006023{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006025 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026 int max_pixclk = 0;
6027
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006028 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006029 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006030 if (IS_ERR(crtc_state))
6031 return PTR_ERR(crtc_state);
6032
6033 if (!crtc_state->base.enable)
6034 continue;
6035
6036 max_pixclk = max(max_pixclk,
6037 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038 }
6039
6040 return max_pixclk;
6041}
6042
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006043static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006045 struct drm_device *dev = state->dev;
6046 struct drm_i915_private *dev_priv = dev->dev_private;
6047 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006049 if (max_pixclk < 0)
6050 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006052 to_intel_atomic_state(state)->cdclk =
6053 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306054
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006055 return 0;
6056}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006057
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006058static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6059{
6060 struct drm_device *dev = state->dev;
6061 struct drm_i915_private *dev_priv = dev->dev_private;
6062 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006063
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006064 if (max_pixclk < 0)
6065 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006066
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006067 to_intel_atomic_state(state)->cdclk =
6068 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006069
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006070 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006071}
6072
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006073static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6074{
6075 unsigned int credits, default_credits;
6076
6077 if (IS_CHERRYVIEW(dev_priv))
6078 default_credits = PFI_CREDIT(12);
6079 else
6080 default_credits = PFI_CREDIT(8);
6081
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006082 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006083 /* CHV suggested value is 31 or 63 */
6084 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006085 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006086 else
6087 credits = PFI_CREDIT(15);
6088 } else {
6089 credits = default_credits;
6090 }
6091
6092 /*
6093 * WA - write default credits before re-programming
6094 * FIXME: should we also set the resend bit here?
6095 */
6096 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6097 default_credits);
6098
6099 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6100 credits | PFI_CREDIT_RESEND);
6101
6102 /*
6103 * FIXME is this guaranteed to clear
6104 * immediately or should we poll for it?
6105 */
6106 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6107}
6108
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006109static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006110{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006111 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006112 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006114
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006115 /*
6116 * FIXME: We can end up here with all power domains off, yet
6117 * with a CDCLK frequency other than the minimum. To account
6118 * for this take the PIPE-A power domain, which covers the HW
6119 * blocks needed for the following programming. This can be
6120 * removed once it's guaranteed that we get here either with
6121 * the minimum CDCLK set, or the required power domains
6122 * enabled.
6123 */
6124 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006125
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006126 if (IS_CHERRYVIEW(dev))
6127 cherryview_set_cdclk(dev, req_cdclk);
6128 else
6129 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006130
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006131 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006134}
6135
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136static void valleyview_crtc_enable(struct drm_crtc *crtc)
6137{
6138 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006139 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6141 struct intel_encoder *encoder;
6142 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006143 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006144
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006145 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006146 return;
6147
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006148 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006150 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306151 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006152
6153 intel_set_pipe_timings(intel_crtc);
6154
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006155 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6156 struct drm_i915_private *dev_priv = dev->dev_private;
6157
6158 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6159 I915_WRITE(CHV_CANVAS(pipe), 0);
6160 }
6161
Daniel Vetter5b18e572014-04-24 23:55:06 +02006162 i9xx_set_pipeconf(intel_crtc);
6163
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006165
Daniel Vettera72e4c92014-09-30 10:56:47 +02006166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006167
Jesse Barnes89b667f2013-04-18 14:51:36 -07006168 for_each_encoder_on_crtc(dev, crtc, encoder)
6169 if (encoder->pre_pll_enable)
6170 encoder->pre_pll_enable(encoder);
6171
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006172 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006173 if (IS_CHERRYVIEW(dev)) {
6174 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006175 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006176 } else {
6177 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006178 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006179 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006180 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006181
6182 for_each_encoder_on_crtc(dev, crtc, encoder)
6183 if (encoder->pre_enable)
6184 encoder->pre_enable(encoder);
6185
Jesse Barnes2dd24552013-04-25 12:55:01 -07006186 i9xx_pfit_enable(intel_crtc);
6187
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006188 intel_crtc_load_lut(crtc);
6189
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006190 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006191
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006192 assert_vblank_disabled(crtc);
6193 drm_crtc_vblank_on(crtc);
6194
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006195 for_each_encoder_on_crtc(dev, crtc, encoder)
6196 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006197}
6198
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006199static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6200{
6201 struct drm_device *dev = crtc->base.dev;
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006204 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6205 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006206}
6207
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006208static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006209{
6210 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006211 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006213 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006214 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006215
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006216 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006217 return;
6218
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006219 i9xx_set_pll_dividers(intel_crtc);
6220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006221 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306222 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006223
6224 intel_set_pipe_timings(intel_crtc);
6225
Daniel Vetter5b18e572014-04-24 23:55:06 +02006226 i9xx_set_pipeconf(intel_crtc);
6227
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006228 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006229
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006230 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006231 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006232
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006233 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006234 if (encoder->pre_enable)
6235 encoder->pre_enable(encoder);
6236
Daniel Vetterf6736a12013-06-05 13:34:30 +02006237 i9xx_enable_pll(intel_crtc);
6238
Jesse Barnes2dd24552013-04-25 12:55:01 -07006239 i9xx_pfit_enable(intel_crtc);
6240
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006241 intel_crtc_load_lut(crtc);
6242
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006243 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006244 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006245
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006246 assert_vblank_disabled(crtc);
6247 drm_crtc_vblank_on(crtc);
6248
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006249 for_each_encoder_on_crtc(dev, crtc, encoder)
6250 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006251}
6252
Daniel Vetter87476d62013-04-11 16:29:06 +02006253static void i9xx_pfit_disable(struct intel_crtc *crtc)
6254{
6255 struct drm_device *dev = crtc->base.dev;
6256 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006258 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006259 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006260
6261 assert_pipe_disabled(dev_priv, crtc->pipe);
6262
Daniel Vetter328d8e82013-05-08 10:36:31 +02006263 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6264 I915_READ(PFIT_CONTROL));
6265 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006266}
6267
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006268static void i9xx_crtc_disable(struct drm_crtc *crtc)
6269{
6270 struct drm_device *dev = crtc->dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006273 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006274 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006275
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006276 /*
6277 * On gen2 planes are double buffered but the pipe isn't, so we must
6278 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006279 * We also need to wait on all gmch platforms because of the
6280 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006281 */
Imre Deak564ed192014-06-13 14:54:21 +03006282 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006283
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006284 for_each_encoder_on_crtc(dev, crtc, encoder)
6285 encoder->disable(encoder);
6286
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006287 drm_crtc_vblank_off(crtc);
6288 assert_vblank_disabled(crtc);
6289
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006290 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006291
Daniel Vetter87476d62013-04-11 16:29:06 +02006292 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006293
Jesse Barnes89b667f2013-04-18 14:51:36 -07006294 for_each_encoder_on_crtc(dev, crtc, encoder)
6295 if (encoder->post_disable)
6296 encoder->post_disable(encoder);
6297
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006298 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006299 if (IS_CHERRYVIEW(dev))
6300 chv_disable_pll(dev_priv, pipe);
6301 else if (IS_VALLEYVIEW(dev))
6302 vlv_disable_pll(dev_priv, pipe);
6303 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006304 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006305 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006306
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006307 for_each_encoder_on_crtc(dev, crtc, encoder)
6308 if (encoder->post_pll_disable)
6309 encoder->post_pll_disable(encoder);
6310
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006311 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006312 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006313}
6314
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006315static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006316{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006318 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006319 enum intel_display_power_domain domain;
6320 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006321
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006322 if (!intel_crtc->active)
6323 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006324
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006325 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006326 WARN_ON(intel_crtc->unpin_work);
6327
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006328 intel_pre_disable_primary(crtc);
6329 }
6330
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006331 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006332 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006333 intel_crtc->active = false;
6334 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006335 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006336
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006337 domains = intel_crtc->enabled_power_domains;
6338 for_each_power_domain(domain, domains)
6339 intel_display_power_put(dev_priv, domain);
6340 intel_crtc->enabled_power_domains = 0;
6341}
6342
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006343/*
6344 * turn all crtc's off, but do not adjust state
6345 * This has to be paired with a call to intel_modeset_setup_hw_state.
6346 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006347int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006348{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006349 struct drm_mode_config *config = &dev->mode_config;
6350 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6351 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006352 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006353 unsigned crtc_mask = 0;
6354 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006355
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006356 if (WARN_ON(!ctx))
6357 return 0;
6358
6359 lockdep_assert_held(&ctx->ww_ctx);
6360 state = drm_atomic_state_alloc(dev);
6361 if (WARN_ON(!state))
6362 return -ENOMEM;
6363
6364 state->acquire_ctx = ctx;
6365 state->allow_modeset = true;
6366
6367 for_each_crtc(dev, crtc) {
6368 struct drm_crtc_state *crtc_state =
6369 drm_atomic_get_crtc_state(state, crtc);
6370
6371 ret = PTR_ERR_OR_ZERO(crtc_state);
6372 if (ret)
6373 goto free;
6374
6375 if (!crtc_state->active)
6376 continue;
6377
6378 crtc_state->active = false;
6379 crtc_mask |= 1 << drm_crtc_index(crtc);
6380 }
6381
6382 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006383 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384
6385 if (!ret) {
6386 for_each_crtc(dev, crtc)
6387 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6388 crtc->state->active = true;
6389
6390 return ret;
6391 }
6392 }
6393
6394free:
6395 if (ret)
6396 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6397 drm_atomic_state_free(state);
6398 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006399}
6400
Chris Wilsonea5b2132010-08-04 13:50:23 +01006401void intel_encoder_destroy(struct drm_encoder *encoder)
6402{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006403 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006404
Chris Wilsonea5b2132010-08-04 13:50:23 +01006405 drm_encoder_cleanup(encoder);
6406 kfree(intel_encoder);
6407}
6408
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006409/* Cross check the actual hw state with our own modeset state tracking (and it's
6410 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006411static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006412{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006413 struct drm_crtc *crtc = connector->base.state->crtc;
6414
6415 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6416 connector->base.base.id,
6417 connector->base.name);
6418
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006419 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006420 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006421 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006422
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006423 I915_STATE_WARN(!crtc,
6424 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006425
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006426 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006427 return;
6428
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006429 I915_STATE_WARN(!crtc->state->active,
6430 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006431
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006432 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006433 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006434
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006435 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006436 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006437
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006438 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006439 "attached encoder crtc differs from connector crtc\n");
6440 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006441 I915_STATE_WARN(crtc && crtc->state->active,
6442 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006443 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6444 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006445 }
6446}
6447
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006448int intel_connector_init(struct intel_connector *connector)
6449{
6450 struct drm_connector_state *connector_state;
6451
6452 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6453 if (!connector_state)
6454 return -ENOMEM;
6455
6456 connector->base.state = connector_state;
6457 return 0;
6458}
6459
6460struct intel_connector *intel_connector_alloc(void)
6461{
6462 struct intel_connector *connector;
6463
6464 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6465 if (!connector)
6466 return NULL;
6467
6468 if (intel_connector_init(connector) < 0) {
6469 kfree(connector);
6470 return NULL;
6471 }
6472
6473 return connector;
6474}
6475
Daniel Vetterf0947c32012-07-02 13:10:34 +02006476/* Simple connector->get_hw_state implementation for encoders that support only
6477 * one connector and no cloning and hence the encoder state determines the state
6478 * of the connector. */
6479bool intel_connector_get_hw_state(struct intel_connector *connector)
6480{
Daniel Vetter24929352012-07-02 20:28:59 +02006481 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006482 struct intel_encoder *encoder = connector->encoder;
6483
6484 return encoder->get_hw_state(encoder, &pipe);
6485}
6486
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006488{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006489 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6490 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006491
6492 return 0;
6493}
6494
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006496 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006497{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 struct drm_atomic_state *state = pipe_config->base.state;
6499 struct intel_crtc *other_crtc;
6500 struct intel_crtc_state *other_crtc_state;
6501
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006502 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6503 pipe_name(pipe), pipe_config->fdi_lanes);
6504 if (pipe_config->fdi_lanes > 4) {
6505 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6506 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 }
6509
Paulo Zanonibafb6552013-11-02 21:07:44 -07006510 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 if (pipe_config->fdi_lanes > 2) {
6512 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6513 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 }
6518 }
6519
6520 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522
6523 /* Ivybridge 3 pipe is really complicated */
6524 switch (pipe) {
6525 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006526 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006527 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 if (pipe_config->fdi_lanes <= 2)
6529 return 0;
6530
6531 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6532 other_crtc_state =
6533 intel_atomic_get_crtc_state(state, other_crtc);
6534 if (IS_ERR(other_crtc_state))
6535 return PTR_ERR(other_crtc_state);
6536
6537 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006538 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6539 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006540 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006544 if (pipe_config->fdi_lanes > 2) {
6545 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6546 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006548 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006549
6550 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6551 other_crtc_state =
6552 intel_atomic_get_crtc_state(state, other_crtc);
6553 if (IS_ERR(other_crtc_state))
6554 return PTR_ERR(other_crtc_state);
6555
6556 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006557 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006559 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006561 default:
6562 BUG();
6563 }
6564}
6565
Daniel Vettere29c22c2013-02-21 00:00:16 +01006566#define RETRY 1
6567static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006568 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006571 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006572 int lane, link_bw, fdi_dotclock, ret;
6573 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006574
Daniel Vettere29c22c2013-02-21 00:00:16 +01006575retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006576 /* FDI is a binary signal running at ~2.7GHz, encoding
6577 * each output octet as 10 bits. The actual frequency
6578 * is stored as a divider into a 100MHz clock, and the
6579 * mode pixel clock is stored in units of 1KHz.
6580 * Hence the bw of each lane in terms of the mode signal
6581 * is:
6582 */
6583 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6584
Damien Lespiau241bfc32013-09-25 16:45:37 +01006585 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006586
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006587 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006588 pipe_config->pipe_bpp);
6589
6590 pipe_config->fdi_lanes = lane;
6591
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006592 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006593 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006594
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006595 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6596 intel_crtc->pipe, pipe_config);
6597 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006598 pipe_config->pipe_bpp -= 2*3;
6599 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6600 pipe_config->pipe_bpp);
6601 needs_recompute = true;
6602 pipe_config->bw_constrained = true;
6603
6604 goto retry;
6605 }
6606
6607 if (needs_recompute)
6608 return RETRY;
6609
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006610 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006611}
6612
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006613static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6614 struct intel_crtc_state *pipe_config)
6615{
6616 if (pipe_config->pipe_bpp > 24)
6617 return false;
6618
6619 /* HSW can handle pixel rate up to cdclk? */
6620 if (IS_HASWELL(dev_priv->dev))
6621 return true;
6622
6623 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006624 * We compare against max which means we must take
6625 * the increased cdclk requirement into account when
6626 * calculating the new cdclk.
6627 *
6628 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006629 */
6630 return ilk_pipe_pixel_rate(pipe_config) <=
6631 dev_priv->max_cdclk_freq * 95 / 100;
6632}
6633
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006634static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006635 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006636{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006637 struct drm_device *dev = crtc->base.dev;
6638 struct drm_i915_private *dev_priv = dev->dev_private;
6639
Jani Nikulad330a952014-01-21 11:24:25 +02006640 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006641 hsw_crtc_supports_ips(crtc) &&
6642 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006643}
6644
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006645static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6646{
6647 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6648
6649 /* GDG double wide on either pipe, otherwise pipe A only */
6650 return INTEL_INFO(dev_priv)->gen < 4 &&
6651 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6652}
6653
Daniel Vettera43f6e02013-06-07 23:10:32 +02006654static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006655 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006656{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006657 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006659 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006660
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006661 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006662 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006663 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006664
6665 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006666 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006667 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006668 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006669 if (intel_crtc_supports_double_wide(crtc) &&
6670 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006671 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006672 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006673 }
6674
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006675 if (adjusted_mode->crtc_clock > clock_limit) {
6676 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6677 adjusted_mode->crtc_clock, clock_limit,
6678 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006679 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006680 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006681 }
Chris Wilson89749352010-09-12 18:25:19 +01006682
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006683 /*
6684 * Pipe horizontal size must be even in:
6685 * - DVO ganged mode
6686 * - LVDS dual channel mode
6687 * - Double wide pipe
6688 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006689 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006690 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6691 pipe_config->pipe_src_w &= ~1;
6692
Damien Lespiau8693a822013-05-03 18:48:11 +01006693 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6694 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006695 */
6696 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006697 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006698 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006699
Damien Lespiauf5adf942013-06-24 18:29:34 +01006700 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006701 hsw_compute_ips_config(crtc, pipe_config);
6702
Daniel Vetter877d48d2013-04-19 11:24:43 +02006703 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006704 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006705
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006706 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006707}
6708
Ville Syrjälä1652d192015-03-31 14:12:01 +03006709static int skylake_get_display_clock_speed(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = to_i915(dev);
6712 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6713 uint32_t cdctl = I915_READ(CDCLK_CTL);
6714 uint32_t linkrate;
6715
Damien Lespiau414355a2015-06-04 18:21:31 +01006716 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006717 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006718
6719 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6720 return 540000;
6721
6722 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006723 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006724
Damien Lespiau71cd8422015-04-30 16:39:17 +01006725 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6726 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006727 /* vco 8640 */
6728 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6729 case CDCLK_FREQ_450_432:
6730 return 432000;
6731 case CDCLK_FREQ_337_308:
6732 return 308570;
6733 case CDCLK_FREQ_675_617:
6734 return 617140;
6735 default:
6736 WARN(1, "Unknown cd freq selection\n");
6737 }
6738 } else {
6739 /* vco 8100 */
6740 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6741 case CDCLK_FREQ_450_432:
6742 return 450000;
6743 case CDCLK_FREQ_337_308:
6744 return 337500;
6745 case CDCLK_FREQ_675_617:
6746 return 675000;
6747 default:
6748 WARN(1, "Unknown cd freq selection\n");
6749 }
6750 }
6751
6752 /* error case, do as if DPLL0 isn't enabled */
6753 return 24000;
6754}
6755
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006756static int broxton_get_display_clock_speed(struct drm_device *dev)
6757{
6758 struct drm_i915_private *dev_priv = to_i915(dev);
6759 uint32_t cdctl = I915_READ(CDCLK_CTL);
6760 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6761 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6762 int cdclk;
6763
6764 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6765 return 19200;
6766
6767 cdclk = 19200 * pll_ratio / 2;
6768
6769 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6770 case BXT_CDCLK_CD2X_DIV_SEL_1:
6771 return cdclk; /* 576MHz or 624MHz */
6772 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6773 return cdclk * 2 / 3; /* 384MHz */
6774 case BXT_CDCLK_CD2X_DIV_SEL_2:
6775 return cdclk / 2; /* 288MHz */
6776 case BXT_CDCLK_CD2X_DIV_SEL_4:
6777 return cdclk / 4; /* 144MHz */
6778 }
6779
6780 /* error case, do as if DE PLL isn't enabled */
6781 return 19200;
6782}
6783
Ville Syrjälä1652d192015-03-31 14:12:01 +03006784static int broadwell_get_display_clock_speed(struct drm_device *dev)
6785{
6786 struct drm_i915_private *dev_priv = dev->dev_private;
6787 uint32_t lcpll = I915_READ(LCPLL_CTL);
6788 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6789
6790 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6791 return 800000;
6792 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6793 return 450000;
6794 else if (freq == LCPLL_CLK_FREQ_450)
6795 return 450000;
6796 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6797 return 540000;
6798 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6799 return 337500;
6800 else
6801 return 675000;
6802}
6803
6804static int haswell_get_display_clock_speed(struct drm_device *dev)
6805{
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807 uint32_t lcpll = I915_READ(LCPLL_CTL);
6808 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6809
6810 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6811 return 800000;
6812 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6813 return 450000;
6814 else if (freq == LCPLL_CLK_FREQ_450)
6815 return 450000;
6816 else if (IS_HSW_ULT(dev))
6817 return 337500;
6818 else
6819 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006820}
6821
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006822static int valleyview_get_display_clock_speed(struct drm_device *dev)
6823{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006824 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6825 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006826}
6827
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006828static int ilk_get_display_clock_speed(struct drm_device *dev)
6829{
6830 return 450000;
6831}
6832
Jesse Barnese70236a2009-09-21 10:42:27 -07006833static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006834{
Jesse Barnese70236a2009-09-21 10:42:27 -07006835 return 400000;
6836}
Jesse Barnes79e53942008-11-07 14:24:08 -08006837
Jesse Barnese70236a2009-09-21 10:42:27 -07006838static int i915_get_display_clock_speed(struct drm_device *dev)
6839{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006840 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006841}
Jesse Barnes79e53942008-11-07 14:24:08 -08006842
Jesse Barnese70236a2009-09-21 10:42:27 -07006843static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6844{
6845 return 200000;
6846}
Jesse Barnes79e53942008-11-07 14:24:08 -08006847
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006848static int pnv_get_display_clock_speed(struct drm_device *dev)
6849{
6850 u16 gcfgc = 0;
6851
6852 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6853
6854 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6855 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006856 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006857 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006858 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006859 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006860 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006861 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6862 return 200000;
6863 default:
6864 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6865 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006866 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006867 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006868 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006869 }
6870}
6871
Jesse Barnese70236a2009-09-21 10:42:27 -07006872static int i915gm_get_display_clock_speed(struct drm_device *dev)
6873{
6874 u16 gcfgc = 0;
6875
6876 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6877
6878 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006879 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006880 else {
6881 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6882 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006884 default:
6885 case GC_DISPLAY_CLOCK_190_200_MHZ:
6886 return 190000;
6887 }
6888 }
6889}
Jesse Barnes79e53942008-11-07 14:24:08 -08006890
Jesse Barnese70236a2009-09-21 10:42:27 -07006891static int i865_get_display_clock_speed(struct drm_device *dev)
6892{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006893 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006894}
6895
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006896static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006897{
6898 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006899
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006900 /*
6901 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6902 * encoding is different :(
6903 * FIXME is this the right way to detect 852GM/852GMV?
6904 */
6905 if (dev->pdev->revision == 0x1)
6906 return 133333;
6907
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006908 pci_bus_read_config_word(dev->pdev->bus,
6909 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6910
Jesse Barnese70236a2009-09-21 10:42:27 -07006911 /* Assume that the hardware is in the high speed state. This
6912 * should be the default.
6913 */
6914 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6915 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006916 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006917 case GC_CLOCK_100_200:
6918 return 200000;
6919 case GC_CLOCK_166_250:
6920 return 250000;
6921 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006922 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006923 case GC_CLOCK_133_266:
6924 case GC_CLOCK_133_266_2:
6925 case GC_CLOCK_166_266:
6926 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006927 }
6928
6929 /* Shouldn't happen */
6930 return 0;
6931}
6932
6933static int i830_get_display_clock_speed(struct drm_device *dev)
6934{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006935 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006936}
6937
Ville Syrjälä34edce22015-05-22 11:22:33 +03006938static unsigned int intel_hpll_vco(struct drm_device *dev)
6939{
6940 struct drm_i915_private *dev_priv = dev->dev_private;
6941 static const unsigned int blb_vco[8] = {
6942 [0] = 3200000,
6943 [1] = 4000000,
6944 [2] = 5333333,
6945 [3] = 4800000,
6946 [4] = 6400000,
6947 };
6948 static const unsigned int pnv_vco[8] = {
6949 [0] = 3200000,
6950 [1] = 4000000,
6951 [2] = 5333333,
6952 [3] = 4800000,
6953 [4] = 2666667,
6954 };
6955 static const unsigned int cl_vco[8] = {
6956 [0] = 3200000,
6957 [1] = 4000000,
6958 [2] = 5333333,
6959 [3] = 6400000,
6960 [4] = 3333333,
6961 [5] = 3566667,
6962 [6] = 4266667,
6963 };
6964 static const unsigned int elk_vco[8] = {
6965 [0] = 3200000,
6966 [1] = 4000000,
6967 [2] = 5333333,
6968 [3] = 4800000,
6969 };
6970 static const unsigned int ctg_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 6400000,
6975 [4] = 2666667,
6976 [5] = 4266667,
6977 };
6978 const unsigned int *vco_table;
6979 unsigned int vco;
6980 uint8_t tmp = 0;
6981
6982 /* FIXME other chipsets? */
6983 if (IS_GM45(dev))
6984 vco_table = ctg_vco;
6985 else if (IS_G4X(dev))
6986 vco_table = elk_vco;
6987 else if (IS_CRESTLINE(dev))
6988 vco_table = cl_vco;
6989 else if (IS_PINEVIEW(dev))
6990 vco_table = pnv_vco;
6991 else if (IS_G33(dev))
6992 vco_table = blb_vco;
6993 else
6994 return 0;
6995
6996 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6997
6998 vco = vco_table[tmp & 0x7];
6999 if (vco == 0)
7000 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7001 else
7002 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7003
7004 return vco;
7005}
7006
7007static int gm45_get_display_clock_speed(struct drm_device *dev)
7008{
7009 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7010 uint16_t tmp = 0;
7011
7012 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7013
7014 cdclk_sel = (tmp >> 12) & 0x1;
7015
7016 switch (vco) {
7017 case 2666667:
7018 case 4000000:
7019 case 5333333:
7020 return cdclk_sel ? 333333 : 222222;
7021 case 3200000:
7022 return cdclk_sel ? 320000 : 228571;
7023 default:
7024 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7025 return 222222;
7026 }
7027}
7028
7029static int i965gm_get_display_clock_speed(struct drm_device *dev)
7030{
7031 static const uint8_t div_3200[] = { 16, 10, 8 };
7032 static const uint8_t div_4000[] = { 20, 12, 10 };
7033 static const uint8_t div_5333[] = { 24, 16, 14 };
7034 const uint8_t *div_table;
7035 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7036 uint16_t tmp = 0;
7037
7038 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7039
7040 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7041
7042 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7043 goto fail;
7044
7045 switch (vco) {
7046 case 3200000:
7047 div_table = div_3200;
7048 break;
7049 case 4000000:
7050 div_table = div_4000;
7051 break;
7052 case 5333333:
7053 div_table = div_5333;
7054 break;
7055 default:
7056 goto fail;
7057 }
7058
7059 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7060
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007061fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007062 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7063 return 200000;
7064}
7065
7066static int g33_get_display_clock_speed(struct drm_device *dev)
7067{
7068 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7069 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7070 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7071 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7072 const uint8_t *div_table;
7073 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7074 uint16_t tmp = 0;
7075
7076 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7077
7078 cdclk_sel = (tmp >> 4) & 0x7;
7079
7080 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7081 goto fail;
7082
7083 switch (vco) {
7084 case 3200000:
7085 div_table = div_3200;
7086 break;
7087 case 4000000:
7088 div_table = div_4000;
7089 break;
7090 case 4800000:
7091 div_table = div_4800;
7092 break;
7093 case 5333333:
7094 div_table = div_5333;
7095 break;
7096 default:
7097 goto fail;
7098 }
7099
7100 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7101
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007102fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007103 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7104 return 190476;
7105}
7106
Zhenyu Wang2c072452009-06-05 15:38:42 +08007107static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007108intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007109{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007110 while (*num > DATA_LINK_M_N_MASK ||
7111 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007112 *num >>= 1;
7113 *den >>= 1;
7114 }
7115}
7116
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007117static void compute_m_n(unsigned int m, unsigned int n,
7118 uint32_t *ret_m, uint32_t *ret_n)
7119{
7120 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7121 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7122 intel_reduce_m_n_ratio(ret_m, ret_n);
7123}
7124
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007125void
7126intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7127 int pixel_clock, int link_clock,
7128 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007129{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007130 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007131
7132 compute_m_n(bits_per_pixel * pixel_clock,
7133 link_clock * nlanes * 8,
7134 &m_n->gmch_m, &m_n->gmch_n);
7135
7136 compute_m_n(pixel_clock, link_clock,
7137 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007138}
7139
Chris Wilsona7615032011-01-12 17:04:08 +00007140static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7141{
Jani Nikulad330a952014-01-21 11:24:25 +02007142 if (i915.panel_use_ssc >= 0)
7143 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007144 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007145 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007146}
7147
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007148static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7149 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007150{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007151 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007152 struct drm_i915_private *dev_priv = dev->dev_private;
7153 int refclk;
7154
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007155 WARN_ON(!crtc_state->base.state);
7156
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007157 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007158 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007159 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007160 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007161 refclk = dev_priv->vbt.lvds_ssc_freq;
7162 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007163 } else if (!IS_GEN2(dev)) {
7164 refclk = 96000;
7165 } else {
7166 refclk = 48000;
7167 }
7168
7169 return refclk;
7170}
7171
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007172static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007173{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007174 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007175}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007176
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007177static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7178{
7179 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007180}
7181
Daniel Vetterf47709a2013-03-28 10:42:02 +01007182static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007183 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007184 intel_clock_t *reduced_clock)
7185{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007186 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007187 u32 fp, fp2 = 0;
7188
7189 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007190 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007191 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007192 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007193 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007194 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007195 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007196 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007197 }
7198
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007199 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007200
Daniel Vetterf47709a2013-03-28 10:42:02 +01007201 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007202 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007203 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007204 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007205 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007206 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007207 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007208 }
7209}
7210
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007211static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7212 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007213{
7214 u32 reg_val;
7215
7216 /*
7217 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7218 * and set it to a reasonable value instead.
7219 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007220 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007221 reg_val &= 0xffffff00;
7222 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 reg_val &= 0x8cffffff;
7227 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007228 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007229
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007230 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007232 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007233
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007234 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007235 reg_val &= 0x00ffffff;
7236 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238}
7239
Daniel Vetterb5518422013-05-03 11:49:48 +02007240static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7241 struct intel_link_m_n *m_n)
7242{
7243 struct drm_device *dev = crtc->base.dev;
7244 struct drm_i915_private *dev_priv = dev->dev_private;
7245 int pipe = crtc->pipe;
7246
Daniel Vettere3b95f12013-05-03 11:49:49 +02007247 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7248 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7249 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7250 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007251}
7252
7253static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007254 struct intel_link_m_n *m_n,
7255 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007256{
7257 struct drm_device *dev = crtc->base.dev;
7258 struct drm_i915_private *dev_priv = dev->dev_private;
7259 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007260 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007261
7262 if (INTEL_INFO(dev)->gen >= 5) {
7263 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7264 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7265 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7266 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007267 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7268 * for gen < 8) and if DRRS is supported (to make sure the
7269 * registers are not unnecessarily accessed).
7270 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307271 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007272 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007273 I915_WRITE(PIPE_DATA_M2(transcoder),
7274 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7275 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7276 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7277 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7278 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007279 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007280 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7281 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7282 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7283 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007284 }
7285}
7286
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307287void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007288{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307289 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7290
7291 if (m_n == M1_N1) {
7292 dp_m_n = &crtc->config->dp_m_n;
7293 dp_m2_n2 = &crtc->config->dp_m2_n2;
7294 } else if (m_n == M2_N2) {
7295
7296 /*
7297 * M2_N2 registers are not supported. Hence m2_n2 divider value
7298 * needs to be programmed into M1_N1.
7299 */
7300 dp_m_n = &crtc->config->dp_m2_n2;
7301 } else {
7302 DRM_ERROR("Unsupported divider value\n");
7303 return;
7304 }
7305
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007306 if (crtc->config->has_pch_encoder)
7307 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007308 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307309 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007310}
7311
Daniel Vetter251ac862015-06-18 10:30:24 +02007312static void vlv_compute_dpll(struct intel_crtc *crtc,
7313 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007315 u32 dpll, dpll_md;
7316
7317 /*
7318 * Enable DPIO clock input. We should never disable the reference
7319 * clock for pipe B, since VGA hotplug / manual detection depends
7320 * on it.
7321 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007322 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7323 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007324 /* We should never disable this, set it here for state tracking */
7325 if (crtc->pipe == PIPE_B)
7326 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7327 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007328 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007329
Ville Syrjäläd288f652014-10-28 13:20:22 +02007330 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007331 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007332 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007333}
7334
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007336 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007337{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007338 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007339 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007340 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007341 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007343 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007344
Ville Syrjäläa5805162015-05-26 20:42:30 +03007345 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007346
Ville Syrjäläd288f652014-10-28 13:20:22 +02007347 bestn = pipe_config->dpll.n;
7348 bestm1 = pipe_config->dpll.m1;
7349 bestm2 = pipe_config->dpll.m2;
7350 bestp1 = pipe_config->dpll.p1;
7351 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007352
Jesse Barnes89b667f2013-04-18 14:51:36 -07007353 /* See eDP HDMI DPIO driver vbios notes doc */
7354
7355 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007356 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007357 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007358
7359 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007360 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007361
7362 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007363 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007365 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007366
7367 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007368 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369
7370 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7372 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7373 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007374 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007375
7376 /*
7377 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7378 * but we don't support that).
7379 * Note: don't use the DAC post divider as it seems unstable.
7380 */
7381 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007386
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007388 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007389 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7390 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007392 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007397 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007399 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401 0x0df40000);
7402 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404 0x0df70000);
7405 } else { /* HDMI or VGA */
7406 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007407 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409 0x0df70000);
7410 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412 0x0df40000);
7413 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007414
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007415 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007417 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7418 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007422 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007423 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007424}
7425
Daniel Vetter251ac862015-06-18 10:30:24 +02007426static void chv_compute_dpll(struct intel_crtc *crtc,
7427 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007428{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007429 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7430 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007431 DPLL_VCO_ENABLE;
7432 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007433 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007434
Ville Syrjäläd288f652014-10-28 13:20:22 +02007435 pipe_config->dpll_hw_state.dpll_md =
7436 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007437}
7438
Ville Syrjäläd288f652014-10-28 13:20:22 +02007439static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007440 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007441{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007442 struct drm_device *dev = crtc->base.dev;
7443 struct drm_i915_private *dev_priv = dev->dev_private;
7444 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307447 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007448 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307449 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307450 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452 bestn = pipe_config->dpll.n;
7453 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7454 bestm1 = pipe_config->dpll.m1;
7455 bestm2 = pipe_config->dpll.m2 >> 22;
7456 bestp1 = pipe_config->dpll.p1;
7457 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307458 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307459 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307460 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007461
7462 /*
7463 * Enable Refclk and SSC
7464 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007465 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007466 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007467
Ville Syrjäläa5805162015-05-26 20:42:30 +03007468 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470 /* p1 and p2 divider */
7471 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7472 5 << DPIO_CHV_S1_DIV_SHIFT |
7473 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7474 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7475 1 << DPIO_CHV_K_DIV_SHIFT);
7476
7477 /* Feedback post-divider - m2 */
7478 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7479
7480 /* Feedback refclk divider - n and m1 */
7481 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7482 DPIO_CHV_M1_DIV_BY_2 |
7483 1 << DPIO_CHV_N_DIV_SHIFT);
7484
7485 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007486 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487
7488 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307489 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7490 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7491 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7492 if (bestm2_frac)
7493 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7494 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007495
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307496 /* Program digital lock detect threshold */
7497 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7498 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7499 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7500 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7501 if (!bestm2_frac)
7502 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7504
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007505 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307506 if (vco == 5400000) {
7507 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7508 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7509 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7510 tribuf_calcntr = 0x9;
7511 } else if (vco <= 6200000) {
7512 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7513 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7514 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7515 tribuf_calcntr = 0x9;
7516 } else if (vco <= 6480000) {
7517 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7518 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7519 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7520 tribuf_calcntr = 0x8;
7521 } else {
7522 /* Not supported. Apply the same limits as in the max case */
7523 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7524 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7525 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7526 tribuf_calcntr = 0;
7527 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007528 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7529
Ville Syrjälä968040b2015-03-11 22:52:08 +02007530 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307531 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7532 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7533 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7534
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007535 /* AFC Recal */
7536 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7537 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7538 DPIO_AFC_RECAL);
7539
Ville Syrjäläa5805162015-05-26 20:42:30 +03007540 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007541}
7542
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543/**
7544 * vlv_force_pll_on - forcibly enable just the PLL
7545 * @dev_priv: i915 private structure
7546 * @pipe: pipe PLL to enable
7547 * @dpll: PLL configuration
7548 *
7549 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7550 * in cases where we need the PLL enabled even when @pipe is not going to
7551 * be enabled.
7552 */
7553void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7554 const struct dpll *dpll)
7555{
7556 struct intel_crtc *crtc =
7557 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007558 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007559 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007560 .pixel_multiplier = 1,
7561 .dpll = *dpll,
7562 };
7563
7564 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007565 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007566 chv_prepare_pll(crtc, &pipe_config);
7567 chv_enable_pll(crtc, &pipe_config);
7568 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007569 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007570 vlv_prepare_pll(crtc, &pipe_config);
7571 vlv_enable_pll(crtc, &pipe_config);
7572 }
7573}
7574
7575/**
7576 * vlv_force_pll_off - forcibly disable just the PLL
7577 * @dev_priv: i915 private structure
7578 * @pipe: pipe PLL to disable
7579 *
7580 * Disable the PLL for @pipe. To be used in cases where we need
7581 * the PLL enabled even when @pipe is not going to be enabled.
7582 */
7583void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7584{
7585 if (IS_CHERRYVIEW(dev))
7586 chv_disable_pll(to_i915(dev), pipe);
7587 else
7588 vlv_disable_pll(to_i915(dev), pipe);
7589}
7590
Daniel Vetter251ac862015-06-18 10:30:24 +02007591static void i9xx_compute_dpll(struct intel_crtc *crtc,
7592 struct intel_crtc_state *crtc_state,
7593 intel_clock_t *reduced_clock,
7594 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007596 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 u32 dpll;
7599 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007600 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007602 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307603
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007604 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7605 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606
7607 dpll = DPLL_VGA_MODE_DIS;
7608
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007609 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007610 dpll |= DPLLB_MODE_LVDS;
7611 else
7612 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007613
Daniel Vetteref1b4602013-06-01 17:17:04 +02007614 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007615 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007616 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007617 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007618
7619 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007620 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007621
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007623 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624
7625 /* compute bitmask from p1 value */
7626 if (IS_PINEVIEW(dev))
7627 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7628 else {
7629 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7630 if (IS_G4X(dev) && reduced_clock)
7631 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7632 }
7633 switch (clock->p2) {
7634 case 5:
7635 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7636 break;
7637 case 7:
7638 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7639 break;
7640 case 10:
7641 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7642 break;
7643 case 14:
7644 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7645 break;
7646 }
7647 if (INTEL_INFO(dev)->gen >= 4)
7648 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7649
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007650 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007652 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007653 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7654 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7655 else
7656 dpll |= PLL_REF_INPUT_DREFCLK;
7657
7658 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007660
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007662 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007663 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007664 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007665 }
7666}
7667
Daniel Vetter251ac862015-06-18 10:30:24 +02007668static void i8xx_compute_dpll(struct intel_crtc *crtc,
7669 struct intel_crtc_state *crtc_state,
7670 intel_clock_t *reduced_clock,
7671 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007672{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007673 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007675 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007677
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007678 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307679
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007680 dpll = DPLL_VGA_MODE_DIS;
7681
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007682 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007683 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7684 } else {
7685 if (clock->p1 == 2)
7686 dpll |= PLL_P1_DIVIDE_BY_TWO;
7687 else
7688 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7689 if (clock->p2 == 4)
7690 dpll |= PLL_P2_DIVIDE_BY_4;
7691 }
7692
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007693 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007694 dpll |= DPLL_DVO_2X_MODE;
7695
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007696 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7698 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7699 else
7700 dpll |= PLL_REF_INPUT_DREFCLK;
7701
7702 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007703 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007704}
7705
Daniel Vetter8a654f32013-06-01 17:16:22 +02007706static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007707{
7708 struct drm_device *dev = intel_crtc->base.dev;
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007711 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007712 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007713 uint32_t crtc_vtotal, crtc_vblank_end;
7714 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007715
7716 /* We need to be careful not to changed the adjusted mode, for otherwise
7717 * the hw state checker will get angry at the mismatch. */
7718 crtc_vtotal = adjusted_mode->crtc_vtotal;
7719 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007720
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007721 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007722 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007723 crtc_vtotal -= 1;
7724 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007725
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007726 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007727 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7728 else
7729 vsyncshift = adjusted_mode->crtc_hsync_start -
7730 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007731 if (vsyncshift < 0)
7732 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733 }
7734
7735 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007736 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007737
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007738 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007739 (adjusted_mode->crtc_hdisplay - 1) |
7740 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007741 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007742 (adjusted_mode->crtc_hblank_start - 1) |
7743 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007744 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007745 (adjusted_mode->crtc_hsync_start - 1) |
7746 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7747
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007748 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007749 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007750 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007751 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007752 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007753 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007754 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007755 (adjusted_mode->crtc_vsync_start - 1) |
7756 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7757
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007758 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7759 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7760 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7761 * bits. */
7762 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7763 (pipe == PIPE_B || pipe == PIPE_C))
7764 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7765
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007766 /* pipesrc controls the size that is scaled from, which should
7767 * always be the user's requested size.
7768 */
7769 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007770 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7771 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007772}
7773
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007774static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007775 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007776{
7777 struct drm_device *dev = crtc->base.dev;
7778 struct drm_i915_private *dev_priv = dev->dev_private;
7779 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7780 uint32_t tmp;
7781
7782 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007783 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7784 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007785 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007786 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7787 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007788 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007789 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7790 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007791
7792 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007793 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7794 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007795 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007796 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7797 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007798 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007799 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7800 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007801
7802 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7804 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7805 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007806 }
7807
7808 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007809 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7810 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7811
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007812 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7813 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007814}
7815
Daniel Vetterf6a83282014-02-11 15:28:57 -08007816void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007817 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007818{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007819 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7820 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7821 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7822 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007823
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007824 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7825 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7826 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7827 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007830 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007831
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007832 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7833 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007834
7835 mode->hsync = drm_mode_hsync(mode);
7836 mode->vrefresh = drm_mode_vrefresh(mode);
7837 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007838}
7839
Daniel Vetter84b046f2013-02-19 18:48:54 +01007840static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7841{
7842 struct drm_device *dev = intel_crtc->base.dev;
7843 struct drm_i915_private *dev_priv = dev->dev_private;
7844 uint32_t pipeconf;
7845
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007846 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007847
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007848 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7849 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7850 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007852 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007853 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007854
Daniel Vetterff9ce462013-04-24 14:57:17 +02007855 /* only g4x and later have fancy bpc/dither controls */
7856 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007857 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007858 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007859 pipeconf |= PIPECONF_DITHER_EN |
7860 PIPECONF_DITHER_TYPE_SP;
7861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007862 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007863 case 18:
7864 pipeconf |= PIPECONF_6BPC;
7865 break;
7866 case 24:
7867 pipeconf |= PIPECONF_8BPC;
7868 break;
7869 case 30:
7870 pipeconf |= PIPECONF_10BPC;
7871 break;
7872 default:
7873 /* Case prevented by intel_choose_pipe_bpp_dither. */
7874 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007875 }
7876 }
7877
7878 if (HAS_PIPE_CXSR(dev)) {
7879 if (intel_crtc->lowfreq_avail) {
7880 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7881 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7882 } else {
7883 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007884 }
7885 }
7886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007887 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007888 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007889 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007890 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7891 else
7892 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7893 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007894 pipeconf |= PIPECONF_PROGRESSIVE;
7895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007896 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007897 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007898
Daniel Vetter84b046f2013-02-19 18:48:54 +01007899 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7900 POSTING_READ(PIPECONF(intel_crtc->pipe));
7901}
7902
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007903static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7904 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007905{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007906 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007907 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007908 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007909 intel_clock_t clock;
7910 bool ok;
7911 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007912 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007913 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007914 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007915 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007916 struct drm_connector_state *connector_state;
7917 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007919 memset(&crtc_state->dpll_hw_state, 0,
7920 sizeof(crtc_state->dpll_hw_state));
7921
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007922 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007923 if (connector_state->crtc != &crtc->base)
7924 continue;
7925
7926 encoder = to_intel_encoder(connector_state->best_encoder);
7927
Chris Wilson5eddb702010-09-11 13:48:45 +01007928 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007929 case INTEL_OUTPUT_DSI:
7930 is_dsi = true;
7931 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007932 default:
7933 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007934 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007935
Eric Anholtc751ce42010-03-25 11:48:48 -07007936 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007937 }
7938
Jani Nikulaf2335332013-09-13 11:03:09 +03007939 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007940 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007941
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007942 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007943 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007944
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007945 /*
7946 * Returns a set of divisors for the desired target clock with
7947 * the given refclk, or FALSE. The returned values represent
7948 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7949 * 2) / p1 / p2.
7950 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007951 limit = intel_limit(crtc_state, refclk);
7952 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007953 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007954 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007955 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007956 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7957 return -EINVAL;
7958 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007959
Jani Nikulaf2335332013-09-13 11:03:09 +03007960 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007961 crtc_state->dpll.n = clock.n;
7962 crtc_state->dpll.m1 = clock.m1;
7963 crtc_state->dpll.m2 = clock.m2;
7964 crtc_state->dpll.p1 = clock.p1;
7965 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007966 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007967
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007968 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007969 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007970 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007971 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007972 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007973 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007974 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007975 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007976 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007977 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007978 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007979
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007980 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007981}
7982
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007983static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007984 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007985{
7986 struct drm_device *dev = crtc->base.dev;
7987 struct drm_i915_private *dev_priv = dev->dev_private;
7988 uint32_t tmp;
7989
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007990 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7991 return;
7992
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007993 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007994 if (!(tmp & PFIT_ENABLE))
7995 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007996
Daniel Vetter06922822013-07-11 13:35:40 +02007997 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007998 if (INTEL_INFO(dev)->gen < 4) {
7999 if (crtc->pipe != PIPE_B)
8000 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008001 } else {
8002 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8003 return;
8004 }
8005
Daniel Vetter06922822013-07-11 13:35:40 +02008006 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8008 if (INTEL_INFO(dev)->gen < 5)
8009 pipe_config->gmch_pfit.lvds_border_bits =
8010 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8011}
8012
Jesse Barnesacbec812013-09-20 11:29:32 -07008013static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008014 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008015{
8016 struct drm_device *dev = crtc->base.dev;
8017 struct drm_i915_private *dev_priv = dev->dev_private;
8018 int pipe = pipe_config->cpu_transcoder;
8019 intel_clock_t clock;
8020 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008021 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008022
Shobhit Kumarf573de52014-07-30 20:32:37 +05308023 /* In case of MIPI DPLL will not even be used */
8024 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8025 return;
8026
Ville Syrjäläa5805162015-05-26 20:42:30 +03008027 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008028 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008029 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008030
8031 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8032 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8033 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8034 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8035 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8036
Imre Deakdccbea32015-06-22 23:35:51 +03008037 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008038}
8039
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008040static void
8041i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8042 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008043{
8044 struct drm_device *dev = crtc->base.dev;
8045 struct drm_i915_private *dev_priv = dev->dev_private;
8046 u32 val, base, offset;
8047 int pipe = crtc->pipe, plane = crtc->plane;
8048 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008049 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008050 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008051 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008052
Damien Lespiau42a7b082015-02-05 19:35:13 +00008053 val = I915_READ(DSPCNTR(plane));
8054 if (!(val & DISPLAY_PLANE_ENABLE))
8055 return;
8056
Damien Lespiaud9806c92015-01-21 14:07:19 +00008057 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008058 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008059 DRM_DEBUG_KMS("failed to alloc fb\n");
8060 return;
8061 }
8062
Damien Lespiau1b842c82015-01-21 13:50:54 +00008063 fb = &intel_fb->base;
8064
Daniel Vetter18c52472015-02-10 17:16:09 +00008065 if (INTEL_INFO(dev)->gen >= 4) {
8066 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008067 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008068 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8069 }
8070 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071
8072 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008073 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008074 fb->pixel_format = fourcc;
8075 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
8077 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008078 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008079 offset = I915_READ(DSPTILEOFF(plane));
8080 else
8081 offset = I915_READ(DSPLINOFF(plane));
8082 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8083 } else {
8084 base = I915_READ(DSPADDR(plane));
8085 }
8086 plane_config->base = base;
8087
8088 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008089 fb->width = ((val >> 16) & 0xfff) + 1;
8090 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091
8092 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008093 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008094
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008095 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008096 fb->pixel_format,
8097 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008098
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008099 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100
Damien Lespiau2844a922015-01-20 12:51:48 +00008101 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8102 pipe_name(pipe), plane, fb->width, fb->height,
8103 fb->bits_per_pixel, base, fb->pitches[0],
8104 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008105
Damien Lespiau2d140302015-02-05 17:22:18 +00008106 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008107}
8108
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008109static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008110 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008111{
8112 struct drm_device *dev = crtc->base.dev;
8113 struct drm_i915_private *dev_priv = dev->dev_private;
8114 int pipe = pipe_config->cpu_transcoder;
8115 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8116 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008117 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008118 int refclk = 100000;
8119
Ville Syrjäläa5805162015-05-26 20:42:30 +03008120 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008121 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8122 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8123 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8124 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008125 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008126 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127
8128 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008129 clock.m2 = (pll_dw0 & 0xff) << 22;
8130 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8131 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008132 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8133 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8134 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8135
Imre Deakdccbea32015-06-22 23:35:51 +03008136 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008137}
8138
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008139static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008140 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008141{
8142 struct drm_device *dev = crtc->base.dev;
8143 struct drm_i915_private *dev_priv = dev->dev_private;
8144 uint32_t tmp;
8145
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008146 if (!intel_display_power_is_enabled(dev_priv,
8147 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008148 return false;
8149
Daniel Vettere143a212013-07-04 12:01:15 +02008150 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008151 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008152
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008153 tmp = I915_READ(PIPECONF(crtc->pipe));
8154 if (!(tmp & PIPECONF_ENABLE))
8155 return false;
8156
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008157 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8158 switch (tmp & PIPECONF_BPC_MASK) {
8159 case PIPECONF_6BPC:
8160 pipe_config->pipe_bpp = 18;
8161 break;
8162 case PIPECONF_8BPC:
8163 pipe_config->pipe_bpp = 24;
8164 break;
8165 case PIPECONF_10BPC:
8166 pipe_config->pipe_bpp = 30;
8167 break;
8168 default:
8169 break;
8170 }
8171 }
8172
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008173 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8174 pipe_config->limited_color_range = true;
8175
Ville Syrjälä282740f2013-09-04 18:30:03 +03008176 if (INTEL_INFO(dev)->gen < 4)
8177 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8178
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008179 intel_get_pipe_timings(crtc, pipe_config);
8180
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008181 i9xx_get_pfit_config(crtc, pipe_config);
8182
Daniel Vetter6c49f242013-06-06 12:45:25 +02008183 if (INTEL_INFO(dev)->gen >= 4) {
8184 tmp = I915_READ(DPLL_MD(crtc->pipe));
8185 pipe_config->pixel_multiplier =
8186 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8187 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008188 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008189 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8190 tmp = I915_READ(DPLL(crtc->pipe));
8191 pipe_config->pixel_multiplier =
8192 ((tmp & SDVO_MULTIPLIER_MASK)
8193 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8194 } else {
8195 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8196 * port and will be fixed up in the encoder->get_config
8197 * function. */
8198 pipe_config->pixel_multiplier = 1;
8199 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008200 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8201 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008202 /*
8203 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8204 * on 830. Filter it out here so that we don't
8205 * report errors due to that.
8206 */
8207 if (IS_I830(dev))
8208 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8209
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008210 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8211 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008212 } else {
8213 /* Mask out read-only status bits. */
8214 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8215 DPLL_PORTC_READY_MASK |
8216 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008217 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008218
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008219 if (IS_CHERRYVIEW(dev))
8220 chv_crtc_clock_get(crtc, pipe_config);
8221 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008222 vlv_crtc_clock_get(crtc, pipe_config);
8223 else
8224 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008225
Ville Syrjälä0f646142015-08-26 19:39:18 +03008226 /*
8227 * Normally the dotclock is filled in by the encoder .get_config()
8228 * but in case the pipe is enabled w/o any ports we need a sane
8229 * default.
8230 */
8231 pipe_config->base.adjusted_mode.crtc_clock =
8232 pipe_config->port_clock / pipe_config->pixel_multiplier;
8233
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008234 return true;
8235}
8236
Paulo Zanonidde86e22012-12-01 12:04:25 -02008237static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008238{
8239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008242 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008243 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008244 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008245 bool has_ck505 = false;
8246 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008247
8248 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008249 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008250 switch (encoder->type) {
8251 case INTEL_OUTPUT_LVDS:
8252 has_panel = true;
8253 has_lvds = true;
8254 break;
8255 case INTEL_OUTPUT_EDP:
8256 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008257 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008258 has_cpu_edp = true;
8259 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008260 default:
8261 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008262 }
8263 }
8264
Keith Packard99eb6a02011-09-26 14:29:12 -07008265 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008266 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008267 can_ssc = has_ck505;
8268 } else {
8269 has_ck505 = false;
8270 can_ssc = true;
8271 }
8272
Imre Deak2de69052013-05-08 13:14:04 +03008273 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8274 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275
8276 /* Ironlake: try to setup display ref clock before DPLL
8277 * enabling. This is only under driver's control after
8278 * PCH B stepping, previous chipset stepping should be
8279 * ignoring this setting.
8280 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008282
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 /* As we must carefully and slowly disable/enable each source in turn,
8284 * compute the final state we want first and check if we need to
8285 * make any changes at all.
8286 */
8287 final = val;
8288 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008289 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008290 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008291 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8293
8294 final &= ~DREF_SSC_SOURCE_MASK;
8295 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8296 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008297
Keith Packard199e5d72011-09-22 12:01:57 -07008298 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 final |= DREF_SSC_SOURCE_ENABLE;
8300
8301 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8302 final |= DREF_SSC1_ENABLE;
8303
8304 if (has_cpu_edp) {
8305 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8306 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8307 else
8308 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8309 } else
8310 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8311 } else {
8312 final |= DREF_SSC_SOURCE_DISABLE;
8313 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8314 }
8315
8316 if (final == val)
8317 return;
8318
8319 /* Always enable nonspread source */
8320 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8321
8322 if (has_ck505)
8323 val |= DREF_NONSPREAD_CK505_ENABLE;
8324 else
8325 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8326
8327 if (has_panel) {
8328 val &= ~DREF_SSC_SOURCE_MASK;
8329 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008330
Keith Packard199e5d72011-09-22 12:01:57 -07008331 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008332 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008333 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008335 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008337
8338 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008339 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008340 POSTING_READ(PCH_DREF_CONTROL);
8341 udelay(200);
8342
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008343 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008344
8345 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008346 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008347 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008348 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008349 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008350 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008352 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008354
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008356 POSTING_READ(PCH_DREF_CONTROL);
8357 udelay(200);
8358 } else {
8359 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8360
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008362
8363 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008365
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008367 POSTING_READ(PCH_DREF_CONTROL);
8368 udelay(200);
8369
8370 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 val &= ~DREF_SSC_SOURCE_MASK;
8372 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008373
8374 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008376
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008378 POSTING_READ(PCH_DREF_CONTROL);
8379 udelay(200);
8380 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381
8382 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008383}
8384
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008385static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008387 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008388
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008389 tmp = I915_READ(SOUTH_CHICKEN2);
8390 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8391 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008392
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008393 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8394 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8395 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008396
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008397 tmp = I915_READ(SOUTH_CHICKEN2);
8398 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8399 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008401 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8402 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8403 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008404}
8405
8406/* WaMPhyProgramming:hsw */
8407static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8408{
8409 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
8411 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8412 tmp &= ~(0xFF << 24);
8413 tmp |= (0x12 << 24);
8414 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8415
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8417 tmp |= (1 << 11);
8418 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8419
8420 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8421 tmp |= (1 << 11);
8422 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8423
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8425 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8426 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8429 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8430 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8431
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008432 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8433 tmp &= ~(7 << 13);
8434 tmp |= (5 << 13);
8435 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008437 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8438 tmp &= ~(7 << 13);
8439 tmp |= (5 << 13);
8440 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441
8442 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8443 tmp &= ~0xFF;
8444 tmp |= 0x1C;
8445 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8446
8447 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8448 tmp &= ~0xFF;
8449 tmp |= 0x1C;
8450 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8451
8452 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8453 tmp &= ~(0xFF << 16);
8454 tmp |= (0x1C << 16);
8455 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8456
8457 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8458 tmp &= ~(0xFF << 16);
8459 tmp |= (0x1C << 16);
8460 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8461
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008462 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8463 tmp |= (1 << 27);
8464 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008465
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008466 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8467 tmp |= (1 << 27);
8468 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008469
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008470 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8471 tmp &= ~(0xF << 28);
8472 tmp |= (4 << 28);
8473 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008474
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008475 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8476 tmp &= ~(0xF << 28);
8477 tmp |= (4 << 28);
8478 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008479}
8480
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008481/* Implements 3 different sequences from BSpec chapter "Display iCLK
8482 * Programming" based on the parameters passed:
8483 * - Sequence to enable CLKOUT_DP
8484 * - Sequence to enable CLKOUT_DP without spread
8485 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8486 */
8487static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8488 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008489{
8490 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008491 uint32_t reg, tmp;
8492
8493 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8494 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008495 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008496 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008497
Ville Syrjäläa5805162015-05-26 20:42:30 +03008498 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008499
8500 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8501 tmp &= ~SBI_SSCCTL_DISABLE;
8502 tmp |= SBI_SSCCTL_PATHALT;
8503 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8504
8505 udelay(24);
8506
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008507 if (with_spread) {
8508 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8509 tmp &= ~SBI_SSCCTL_PATHALT;
8510 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008512 if (with_fdi) {
8513 lpt_reset_fdi_mphy(dev_priv);
8514 lpt_program_fdi_mphy(dev_priv);
8515 }
8516 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008517
Ville Syrjäläc2699522015-08-27 23:55:59 +03008518 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008519 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8520 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8521 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008522
Ville Syrjäläa5805162015-05-26 20:42:30 +03008523 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008524}
8525
Paulo Zanoni47701c32013-07-23 11:19:25 -03008526/* Sequence to disable CLKOUT_DP */
8527static void lpt_disable_clkout_dp(struct drm_device *dev)
8528{
8529 struct drm_i915_private *dev_priv = dev->dev_private;
8530 uint32_t reg, tmp;
8531
Ville Syrjäläa5805162015-05-26 20:42:30 +03008532 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008533
Ville Syrjäläc2699522015-08-27 23:55:59 +03008534 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008535 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8536 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8537 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8538
8539 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8540 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8541 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8542 tmp |= SBI_SSCCTL_PATHALT;
8543 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8544 udelay(32);
8545 }
8546 tmp |= SBI_SSCCTL_DISABLE;
8547 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8548 }
8549
Ville Syrjäläa5805162015-05-26 20:42:30 +03008550 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008551}
8552
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008553static void lpt_init_pch_refclk(struct drm_device *dev)
8554{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008555 struct intel_encoder *encoder;
8556 bool has_vga = false;
8557
Damien Lespiaub2784e12014-08-05 11:29:37 +01008558 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008559 switch (encoder->type) {
8560 case INTEL_OUTPUT_ANALOG:
8561 has_vga = true;
8562 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008563 default:
8564 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008565 }
8566 }
8567
Paulo Zanoni47701c32013-07-23 11:19:25 -03008568 if (has_vga)
8569 lpt_enable_clkout_dp(dev, true, true);
8570 else
8571 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008572}
8573
Paulo Zanonidde86e22012-12-01 12:04:25 -02008574/*
8575 * Initialize reference clocks when the driver loads
8576 */
8577void intel_init_pch_refclk(struct drm_device *dev)
8578{
8579 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8580 ironlake_init_pch_refclk(dev);
8581 else if (HAS_PCH_LPT(dev))
8582 lpt_init_pch_refclk(dev);
8583}
8584
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008585static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008586{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008587 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008588 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008589 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008590 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008591 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008592 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008593 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008594 bool is_lvds = false;
8595
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008596 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008597 if (connector_state->crtc != crtc_state->base.crtc)
8598 continue;
8599
8600 encoder = to_intel_encoder(connector_state->best_encoder);
8601
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008602 switch (encoder->type) {
8603 case INTEL_OUTPUT_LVDS:
8604 is_lvds = true;
8605 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008606 default:
8607 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008608 }
8609 num_connectors++;
8610 }
8611
8612 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008613 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008614 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008615 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008616 }
8617
8618 return 120000;
8619}
8620
Daniel Vetter6ff93602013-04-19 11:24:36 +02008621static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008622{
8623 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8625 int pipe = intel_crtc->pipe;
8626 uint32_t val;
8627
Daniel Vetter78114072013-06-13 00:54:57 +02008628 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008631 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008632 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008633 break;
8634 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008635 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008636 break;
8637 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008638 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008639 break;
8640 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008641 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008642 break;
8643 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008644 /* Case prevented by intel_choose_pipe_bpp_dither. */
8645 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008646 }
8647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8650
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008651 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008652 val |= PIPECONF_INTERLACED_ILK;
8653 else
8654 val |= PIPECONF_PROGRESSIVE;
8655
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008656 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008657 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008658
Paulo Zanonic8203562012-09-12 10:06:29 -03008659 I915_WRITE(PIPECONF(pipe), val);
8660 POSTING_READ(PIPECONF(pipe));
8661}
8662
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008663/*
8664 * Set up the pipe CSC unit.
8665 *
8666 * Currently only full range RGB to limited range RGB conversion
8667 * is supported, but eventually this should handle various
8668 * RGB<->YCbCr scenarios as well.
8669 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008670static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008671{
8672 struct drm_device *dev = crtc->dev;
8673 struct drm_i915_private *dev_priv = dev->dev_private;
8674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8675 int pipe = intel_crtc->pipe;
8676 uint16_t coeff = 0x7800; /* 1.0 */
8677
8678 /*
8679 * TODO: Check what kind of values actually come out of the pipe
8680 * with these coeff/postoff values and adjust to get the best
8681 * accuracy. Perhaps we even need to take the bpc value into
8682 * consideration.
8683 */
8684
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008685 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008686 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8687
8688 /*
8689 * GY/GU and RY/RU should be the other way around according
8690 * to BSpec, but reality doesn't agree. Just set them up in
8691 * a way that results in the correct picture.
8692 */
8693 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8694 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8695
8696 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8697 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8698
8699 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8700 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8701
8702 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8703 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8704 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8705
8706 if (INTEL_INFO(dev)->gen > 6) {
8707 uint16_t postoff = 0;
8708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008709 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008710 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008711
8712 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8713 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8714 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8715
8716 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8717 } else {
8718 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008720 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008721 mode |= CSC_BLACK_SCREEN_OFFSET;
8722
8723 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8724 }
8725}
8726
Daniel Vetter6ff93602013-04-19 11:24:36 +02008727static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008728{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008729 struct drm_device *dev = crtc->dev;
8730 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008732 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008733 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008734 uint32_t val;
8735
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008736 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008738 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008739 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8740
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008741 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008742 val |= PIPECONF_INTERLACED_ILK;
8743 else
8744 val |= PIPECONF_PROGRESSIVE;
8745
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008746 I915_WRITE(PIPECONF(cpu_transcoder), val);
8747 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008748
8749 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8750 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008751
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308752 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008753 val = 0;
8754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008755 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008756 case 18:
8757 val |= PIPEMISC_DITHER_6_BPC;
8758 break;
8759 case 24:
8760 val |= PIPEMISC_DITHER_8_BPC;
8761 break;
8762 case 30:
8763 val |= PIPEMISC_DITHER_10_BPC;
8764 break;
8765 case 36:
8766 val |= PIPEMISC_DITHER_12_BPC;
8767 break;
8768 default:
8769 /* Case prevented by pipe_config_set_bpp. */
8770 BUG();
8771 }
8772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008773 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008774 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8775
8776 I915_WRITE(PIPEMISC(pipe), val);
8777 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008778}
8779
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008780static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008781 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008782 intel_clock_t *clock,
8783 bool *has_reduced_clock,
8784 intel_clock_t *reduced_clock)
8785{
8786 struct drm_device *dev = crtc->dev;
8787 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008788 int refclk;
8789 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008790 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008791
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008792 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008793
8794 /*
8795 * Returns a set of divisors for the desired target clock with the given
8796 * refclk, or FALSE. The returned values represent the clock equation:
8797 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8798 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008799 limit = intel_limit(crtc_state, refclk);
8800 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008802 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008803 if (!ret)
8804 return false;
8805
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008806 return true;
8807}
8808
Paulo Zanonid4b19312012-11-29 11:29:32 -02008809int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8810{
8811 /*
8812 * Account for spread spectrum to avoid
8813 * oversubscribing the link. Max center spread
8814 * is 2.5%; use 5% for safety's sake.
8815 */
8816 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008817 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008818}
8819
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008820static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008821{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008822 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008823}
8824
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008825static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008826 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008827 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008828 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008829{
8830 struct drm_crtc *crtc = &intel_crtc->base;
8831 struct drm_device *dev = crtc->dev;
8832 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008833 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008834 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008835 struct drm_connector_state *connector_state;
8836 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008837 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008838 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008839 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008840
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008841 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008842 if (connector_state->crtc != crtc_state->base.crtc)
8843 continue;
8844
8845 encoder = to_intel_encoder(connector_state->best_encoder);
8846
8847 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008848 case INTEL_OUTPUT_LVDS:
8849 is_lvds = true;
8850 break;
8851 case INTEL_OUTPUT_SDVO:
8852 case INTEL_OUTPUT_HDMI:
8853 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008854 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008855 default:
8856 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008857 }
8858
8859 num_connectors++;
8860 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008861
Chris Wilsonc1858122010-12-03 21:35:48 +00008862 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008863 factor = 21;
8864 if (is_lvds) {
8865 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008866 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008867 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008868 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008870 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008871
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008872 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008873 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008874
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008875 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8876 *fp2 |= FP_CB_TUNE;
8877
Chris Wilson5eddb702010-09-11 13:48:45 +01008878 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008879
Eric Anholta07d6782011-03-30 13:01:08 -07008880 if (is_lvds)
8881 dpll |= DPLLB_MODE_LVDS;
8882 else
8883 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008884
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008886 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008887
8888 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008889 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008890 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008891 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008892
Eric Anholta07d6782011-03-30 13:01:08 -07008893 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008894 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008895 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008897
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008898 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008899 case 5:
8900 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8901 break;
8902 case 7:
8903 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8904 break;
8905 case 10:
8906 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8907 break;
8908 case 14:
8909 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8910 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911 }
8912
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008913 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008914 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008915 else
8916 dpll |= PLL_REF_INPUT_DREFCLK;
8917
Daniel Vetter959e16d2013-06-05 13:34:21 +02008918 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008919}
8920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8922 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008923{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008924 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008925 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008926 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008927 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008928 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008929 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008931 memset(&crtc_state->dpll_hw_state, 0,
8932 sizeof(crtc_state->dpll_hw_state));
8933
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008934 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008936 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8937 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008939 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008940 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008941 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8943 return -EINVAL;
8944 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008945 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 if (!crtc_state->clock_set) {
8947 crtc_state->dpll.n = clock.n;
8948 crtc_state->dpll.m1 = clock.m1;
8949 crtc_state->dpll.m2 = clock.m2;
8950 crtc_state->dpll.p1 = clock.p1;
8951 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008952 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008954 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008955 if (crtc_state->has_pch_encoder) {
8956 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008957 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008958 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008961 &fp, &reduced_clock,
8962 has_reduced_clock ? &fp2 : NULL);
8963
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 crtc_state->dpll_hw_state.dpll = dpll;
8965 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008966 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008967 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008968 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008969 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008970
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008972 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008973 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008974 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008975 return -EINVAL;
8976 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008977 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008978
Rodrigo Viviab585de2015-03-24 12:40:09 -07008979 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008980 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008981 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008982 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008983
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008984 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985}
8986
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008987static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8988 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008989{
8990 struct drm_device *dev = crtc->base.dev;
8991 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008992 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008993
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008994 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8995 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8996 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8997 & ~TU_SIZE_MASK;
8998 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8999 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9000 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9001}
9002
9003static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9004 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009005 struct intel_link_m_n *m_n,
9006 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009007{
9008 struct drm_device *dev = crtc->base.dev;
9009 struct drm_i915_private *dev_priv = dev->dev_private;
9010 enum pipe pipe = crtc->pipe;
9011
9012 if (INTEL_INFO(dev)->gen >= 5) {
9013 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9014 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9015 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9016 & ~TU_SIZE_MASK;
9017 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9018 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9019 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009020 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9021 * gen < 8) and if DRRS is supported (to make sure the
9022 * registers are not unnecessarily read).
9023 */
9024 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009025 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009026 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9027 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9028 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9029 & ~TU_SIZE_MASK;
9030 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9031 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9032 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9033 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009034 } else {
9035 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9036 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9037 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9038 & ~TU_SIZE_MASK;
9039 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9040 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9041 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9042 }
9043}
9044
9045void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009046 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009047{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009048 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009049 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9050 else
9051 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009052 &pipe_config->dp_m_n,
9053 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009054}
9055
Daniel Vetter72419202013-04-04 13:28:53 +02009056static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009057 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009058{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009059 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009060 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009061}
9062
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009063static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009064 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009065{
9066 struct drm_device *dev = crtc->base.dev;
9067 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009068 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9069 uint32_t ps_ctrl = 0;
9070 int id = -1;
9071 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009072
Chandra Kondurua1b22782015-04-07 15:28:45 -07009073 /* find scaler attached to this pipe */
9074 for (i = 0; i < crtc->num_scalers; i++) {
9075 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9076 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9077 id = i;
9078 pipe_config->pch_pfit.enabled = true;
9079 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9080 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9081 break;
9082 }
9083 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009084
Chandra Kondurua1b22782015-04-07 15:28:45 -07009085 scaler_state->scaler_id = id;
9086 if (id >= 0) {
9087 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9088 } else {
9089 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009090 }
9091}
9092
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009093static void
9094skylake_get_initial_plane_config(struct intel_crtc *crtc,
9095 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009099 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009100 int pipe = crtc->pipe;
9101 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009102 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009103 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009104 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009105
Damien Lespiaud9806c92015-01-21 14:07:19 +00009106 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009107 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009108 DRM_DEBUG_KMS("failed to alloc fb\n");
9109 return;
9110 }
9111
Damien Lespiau1b842c82015-01-21 13:50:54 +00009112 fb = &intel_fb->base;
9113
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009115 if (!(val & PLANE_CTL_ENABLE))
9116 goto error;
9117
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009118 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9119 fourcc = skl_format_to_fourcc(pixel_format,
9120 val & PLANE_CTL_ORDER_RGBX,
9121 val & PLANE_CTL_ALPHA_MASK);
9122 fb->pixel_format = fourcc;
9123 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9124
Damien Lespiau40f46282015-02-27 11:15:21 +00009125 tiling = val & PLANE_CTL_TILED_MASK;
9126 switch (tiling) {
9127 case PLANE_CTL_TILED_LINEAR:
9128 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9129 break;
9130 case PLANE_CTL_TILED_X:
9131 plane_config->tiling = I915_TILING_X;
9132 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9133 break;
9134 case PLANE_CTL_TILED_Y:
9135 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9136 break;
9137 case PLANE_CTL_TILED_YF:
9138 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9139 break;
9140 default:
9141 MISSING_CASE(tiling);
9142 goto error;
9143 }
9144
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009145 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9146 plane_config->base = base;
9147
9148 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9149
9150 val = I915_READ(PLANE_SIZE(pipe, 0));
9151 fb->height = ((val >> 16) & 0xfff) + 1;
9152 fb->width = ((val >> 0) & 0x1fff) + 1;
9153
9154 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009155 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9156 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009157 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9158
9159 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009160 fb->pixel_format,
9161 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009162
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009163 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009164
9165 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9166 pipe_name(pipe), fb->width, fb->height,
9167 fb->bits_per_pixel, base, fb->pitches[0],
9168 plane_config->size);
9169
Damien Lespiau2d140302015-02-05 17:22:18 +00009170 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009171 return;
9172
9173error:
9174 kfree(fb);
9175}
9176
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009177static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009178 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009179{
9180 struct drm_device *dev = crtc->base.dev;
9181 struct drm_i915_private *dev_priv = dev->dev_private;
9182 uint32_t tmp;
9183
9184 tmp = I915_READ(PF_CTL(crtc->pipe));
9185
9186 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009187 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009188 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9189 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009190
9191 /* We currently do not free assignements of panel fitters on
9192 * ivb/hsw (since we don't use the higher upscaling modes which
9193 * differentiates them) so just WARN about this case for now. */
9194 if (IS_GEN7(dev)) {
9195 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9196 PF_PIPE_SEL_IVB(crtc->pipe));
9197 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009198 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009199}
9200
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009201static void
9202ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9203 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009204{
9205 struct drm_device *dev = crtc->base.dev;
9206 struct drm_i915_private *dev_priv = dev->dev_private;
9207 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009208 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009210 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009211 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009212 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009213
Damien Lespiau42a7b082015-02-05 19:35:13 +00009214 val = I915_READ(DSPCNTR(pipe));
9215 if (!(val & DISPLAY_PLANE_ENABLE))
9216 return;
9217
Damien Lespiaud9806c92015-01-21 14:07:19 +00009218 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009219 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009220 DRM_DEBUG_KMS("failed to alloc fb\n");
9221 return;
9222 }
9223
Damien Lespiau1b842c82015-01-21 13:50:54 +00009224 fb = &intel_fb->base;
9225
Daniel Vetter18c52472015-02-10 17:16:09 +00009226 if (INTEL_INFO(dev)->gen >= 4) {
9227 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009228 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009229 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9230 }
9231 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232
9233 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009234 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009235 fb->pixel_format = fourcc;
9236 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009237
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009238 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009239 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009240 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009241 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009242 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009243 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009244 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009245 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009246 }
9247 plane_config->base = base;
9248
9249 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009250 fb->width = ((val >> 16) & 0xfff) + 1;
9251 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009252
9253 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009254 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009255
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009256 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009257 fb->pixel_format,
9258 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009259
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009260 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009261
Damien Lespiau2844a922015-01-20 12:51:48 +00009262 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9263 pipe_name(pipe), fb->width, fb->height,
9264 fb->bits_per_pixel, base, fb->pitches[0],
9265 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009266
Damien Lespiau2d140302015-02-05 17:22:18 +00009267 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009268}
9269
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009270static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009271 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009272{
9273 struct drm_device *dev = crtc->base.dev;
9274 struct drm_i915_private *dev_priv = dev->dev_private;
9275 uint32_t tmp;
9276
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009277 if (!intel_display_power_is_enabled(dev_priv,
9278 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009279 return false;
9280
Daniel Vettere143a212013-07-04 12:01:15 +02009281 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009282 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009283
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009284 tmp = I915_READ(PIPECONF(crtc->pipe));
9285 if (!(tmp & PIPECONF_ENABLE))
9286 return false;
9287
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009288 switch (tmp & PIPECONF_BPC_MASK) {
9289 case PIPECONF_6BPC:
9290 pipe_config->pipe_bpp = 18;
9291 break;
9292 case PIPECONF_8BPC:
9293 pipe_config->pipe_bpp = 24;
9294 break;
9295 case PIPECONF_10BPC:
9296 pipe_config->pipe_bpp = 30;
9297 break;
9298 case PIPECONF_12BPC:
9299 pipe_config->pipe_bpp = 36;
9300 break;
9301 default:
9302 break;
9303 }
9304
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009305 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9306 pipe_config->limited_color_range = true;
9307
Daniel Vetterab9412b2013-05-03 11:49:46 +02009308 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009309 struct intel_shared_dpll *pll;
9310
Daniel Vetter88adfff2013-03-28 10:42:01 +01009311 pipe_config->has_pch_encoder = true;
9312
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009313 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9314 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9315 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009316
9317 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009318
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009319 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009320 pipe_config->shared_dpll =
9321 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009322 } else {
9323 tmp = I915_READ(PCH_DPLL_SEL);
9324 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9325 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9326 else
9327 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9328 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009329
9330 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9331
9332 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9333 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009334
9335 tmp = pipe_config->dpll_hw_state.dpll;
9336 pipe_config->pixel_multiplier =
9337 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9338 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009339
9340 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009341 } else {
9342 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009343 }
9344
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009345 intel_get_pipe_timings(crtc, pipe_config);
9346
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009347 ironlake_get_pfit_config(crtc, pipe_config);
9348
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009349 return true;
9350}
9351
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009352static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9353{
9354 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009356
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009357 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009358 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 pipe_name(crtc->pipe));
9360
Rob Clarke2c719b2014-12-15 13:56:32 -05009361 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9362 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009363 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9364 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009365 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9366 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009368 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009369 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009370 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009371 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009372 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009373 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009375 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009376
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009377 /*
9378 * In theory we can still leave IRQs enabled, as long as only the HPD
9379 * interrupts remain enabled. We used to check for that, but since it's
9380 * gen-specific and since we only disable LCPLL after we fully disable
9381 * the interrupts, the check below should be enough.
9382 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009383 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384}
9385
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009386static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9387{
9388 struct drm_device *dev = dev_priv->dev;
9389
9390 if (IS_HASWELL(dev))
9391 return I915_READ(D_COMP_HSW);
9392 else
9393 return I915_READ(D_COMP_BDW);
9394}
9395
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009396static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9397{
9398 struct drm_device *dev = dev_priv->dev;
9399
9400 if (IS_HASWELL(dev)) {
9401 mutex_lock(&dev_priv->rps.hw_lock);
9402 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9403 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009404 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009405 mutex_unlock(&dev_priv->rps.hw_lock);
9406 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009407 I915_WRITE(D_COMP_BDW, val);
9408 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009409 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009410}
9411
9412/*
9413 * This function implements pieces of two sequences from BSpec:
9414 * - Sequence for display software to disable LCPLL
9415 * - Sequence for display software to allow package C8+
9416 * The steps implemented here are just the steps that actually touch the LCPLL
9417 * register. Callers should take care of disabling all the display engine
9418 * functions, doing the mode unset, fixing interrupts, etc.
9419 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009420static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9421 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009422{
9423 uint32_t val;
9424
9425 assert_can_disable_lcpll(dev_priv);
9426
9427 val = I915_READ(LCPLL_CTL);
9428
9429 if (switch_to_fclk) {
9430 val |= LCPLL_CD_SOURCE_FCLK;
9431 I915_WRITE(LCPLL_CTL, val);
9432
9433 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9434 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9435 DRM_ERROR("Switching to FCLK failed\n");
9436
9437 val = I915_READ(LCPLL_CTL);
9438 }
9439
9440 val |= LCPLL_PLL_DISABLE;
9441 I915_WRITE(LCPLL_CTL, val);
9442 POSTING_READ(LCPLL_CTL);
9443
9444 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9445 DRM_ERROR("LCPLL still locked\n");
9446
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009447 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009449 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009450 ndelay(100);
9451
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009452 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9453 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009454 DRM_ERROR("D_COMP RCOMP still in progress\n");
9455
9456 if (allow_power_down) {
9457 val = I915_READ(LCPLL_CTL);
9458 val |= LCPLL_POWER_DOWN_ALLOW;
9459 I915_WRITE(LCPLL_CTL, val);
9460 POSTING_READ(LCPLL_CTL);
9461 }
9462}
9463
9464/*
9465 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9466 * source.
9467 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009468static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469{
9470 uint32_t val;
9471
9472 val = I915_READ(LCPLL_CTL);
9473
9474 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9475 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9476 return;
9477
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009478 /*
9479 * Make sure we're not on PC8 state before disabling PC8, otherwise
9480 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009481 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009482 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009483
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009484 if (val & LCPLL_POWER_DOWN_ALLOW) {
9485 val &= ~LCPLL_POWER_DOWN_ALLOW;
9486 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009487 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009488 }
9489
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009490 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009491 val |= D_COMP_COMP_FORCE;
9492 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009493 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009494
9495 val = I915_READ(LCPLL_CTL);
9496 val &= ~LCPLL_PLL_DISABLE;
9497 I915_WRITE(LCPLL_CTL, val);
9498
9499 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9500 DRM_ERROR("LCPLL not locked yet\n");
9501
9502 if (val & LCPLL_CD_SOURCE_FCLK) {
9503 val = I915_READ(LCPLL_CTL);
9504 val &= ~LCPLL_CD_SOURCE_FCLK;
9505 I915_WRITE(LCPLL_CTL, val);
9506
9507 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9508 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9509 DRM_ERROR("Switching back to LCPLL failed\n");
9510 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009511
Mika Kuoppala59bad942015-01-16 11:34:40 +02009512 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009513 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514}
9515
Paulo Zanoni765dab672014-03-07 20:08:18 -03009516/*
9517 * Package states C8 and deeper are really deep PC states that can only be
9518 * reached when all the devices on the system allow it, so even if the graphics
9519 * device allows PC8+, it doesn't mean the system will actually get to these
9520 * states. Our driver only allows PC8+ when going into runtime PM.
9521 *
9522 * The requirements for PC8+ are that all the outputs are disabled, the power
9523 * well is disabled and most interrupts are disabled, and these are also
9524 * requirements for runtime PM. When these conditions are met, we manually do
9525 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9526 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9527 * hang the machine.
9528 *
9529 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9530 * the state of some registers, so when we come back from PC8+ we need to
9531 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9532 * need to take care of the registers kept by RC6. Notice that this happens even
9533 * if we don't put the device in PCI D3 state (which is what currently happens
9534 * because of the runtime PM support).
9535 *
9536 * For more, read "Display Sequences for Package C8" on the hardware
9537 * documentation.
9538 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009539void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009540{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009541 struct drm_device *dev = dev_priv->dev;
9542 uint32_t val;
9543
Paulo Zanonic67a4702013-08-19 13:18:09 -03009544 DRM_DEBUG_KMS("Enabling package C8+\n");
9545
Ville Syrjäläc2699522015-08-27 23:55:59 +03009546 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009547 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9548 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9549 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9550 }
9551
9552 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009553 hsw_disable_lcpll(dev_priv, true, true);
9554}
9555
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009556void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009557{
9558 struct drm_device *dev = dev_priv->dev;
9559 uint32_t val;
9560
Paulo Zanonic67a4702013-08-19 13:18:09 -03009561 DRM_DEBUG_KMS("Disabling package C8+\n");
9562
9563 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009564 lpt_init_pch_refclk(dev);
9565
Ville Syrjäläc2699522015-08-27 23:55:59 +03009566 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009567 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9568 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9569 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9570 }
9571
9572 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009573}
9574
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009575static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309576{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009577 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009578 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309579
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309581}
9582
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009584static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009586 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009587 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009588 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009589
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 for_each_intel_crtc(state->dev, intel_crtc) {
9591 int pixel_rate;
9592
9593 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9594 if (IS_ERR(crtc_state))
9595 return PTR_ERR(crtc_state);
9596
9597 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598 continue;
9599
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009600 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009601
9602 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009603 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9605
9606 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9607 }
9608
9609 return max_pixel_rate;
9610}
9611
9612static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9613{
9614 struct drm_i915_private *dev_priv = dev->dev_private;
9615 uint32_t val, data;
9616 int ret;
9617
9618 if (WARN((I915_READ(LCPLL_CTL) &
9619 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9620 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9621 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9622 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9623 "trying to change cdclk frequency with cdclk not enabled\n"))
9624 return;
9625
9626 mutex_lock(&dev_priv->rps.hw_lock);
9627 ret = sandybridge_pcode_write(dev_priv,
9628 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9629 mutex_unlock(&dev_priv->rps.hw_lock);
9630 if (ret) {
9631 DRM_ERROR("failed to inform pcode about cdclk change\n");
9632 return;
9633 }
9634
9635 val = I915_READ(LCPLL_CTL);
9636 val |= LCPLL_CD_SOURCE_FCLK;
9637 I915_WRITE(LCPLL_CTL, val);
9638
9639 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9640 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9641 DRM_ERROR("Switching to FCLK failed\n");
9642
9643 val = I915_READ(LCPLL_CTL);
9644 val &= ~LCPLL_CLK_FREQ_MASK;
9645
9646 switch (cdclk) {
9647 case 450000:
9648 val |= LCPLL_CLK_FREQ_450;
9649 data = 0;
9650 break;
9651 case 540000:
9652 val |= LCPLL_CLK_FREQ_54O_BDW;
9653 data = 1;
9654 break;
9655 case 337500:
9656 val |= LCPLL_CLK_FREQ_337_5_BDW;
9657 data = 2;
9658 break;
9659 case 675000:
9660 val |= LCPLL_CLK_FREQ_675_BDW;
9661 data = 3;
9662 break;
9663 default:
9664 WARN(1, "invalid cdclk frequency\n");
9665 return;
9666 }
9667
9668 I915_WRITE(LCPLL_CTL, val);
9669
9670 val = I915_READ(LCPLL_CTL);
9671 val &= ~LCPLL_CD_SOURCE_FCLK;
9672 I915_WRITE(LCPLL_CTL, val);
9673
9674 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9675 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9676 DRM_ERROR("Switching back to LCPLL failed\n");
9677
9678 mutex_lock(&dev_priv->rps.hw_lock);
9679 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9680 mutex_unlock(&dev_priv->rps.hw_lock);
9681
9682 intel_update_cdclk(dev);
9683
9684 WARN(cdclk != dev_priv->cdclk_freq,
9685 "cdclk requested %d kHz but got %d kHz\n",
9686 cdclk, dev_priv->cdclk_freq);
9687}
9688
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009689static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009690{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009691 struct drm_i915_private *dev_priv = to_i915(state->dev);
9692 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009693 int cdclk;
9694
9695 /*
9696 * FIXME should also account for plane ratio
9697 * once 64bpp pixel formats are supported.
9698 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009701 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009702 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009703 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009704 cdclk = 450000;
9705 else
9706 cdclk = 337500;
9707
9708 /*
9709 * FIXME move the cdclk caclulation to
9710 * compute_config() so we can fail gracegully.
9711 */
9712 if (cdclk > dev_priv->max_cdclk_freq) {
9713 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9714 cdclk, dev_priv->max_cdclk_freq);
9715 cdclk = dev_priv->max_cdclk_freq;
9716 }
9717
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009718 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009719
9720 return 0;
9721}
9722
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009724{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009725 struct drm_device *dev = old_state->dev;
9726 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009727
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009728 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009729}
9730
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009731static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9732 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009733{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009734 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009735 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009736
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009737 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009738
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009739 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009740}
9741
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309742static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9743 enum port port,
9744 struct intel_crtc_state *pipe_config)
9745{
9746 switch (port) {
9747 case PORT_A:
9748 pipe_config->ddi_pll_sel = SKL_DPLL0;
9749 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9750 break;
9751 case PORT_B:
9752 pipe_config->ddi_pll_sel = SKL_DPLL1;
9753 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9754 break;
9755 case PORT_C:
9756 pipe_config->ddi_pll_sel = SKL_DPLL2;
9757 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9758 break;
9759 default:
9760 DRM_ERROR("Incorrect port type\n");
9761 }
9762}
9763
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009764static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9765 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009766 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009767{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009768 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009769
9770 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9771 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9772
9773 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009774 case SKL_DPLL0:
9775 /*
9776 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9777 * of the shared DPLL framework and thus needs to be read out
9778 * separately
9779 */
9780 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9781 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9782 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009783 case SKL_DPLL1:
9784 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9785 break;
9786 case SKL_DPLL2:
9787 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9788 break;
9789 case SKL_DPLL3:
9790 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9791 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009792 }
9793}
9794
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009795static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9796 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009797 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009798{
9799 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9800
9801 switch (pipe_config->ddi_pll_sel) {
9802 case PORT_CLK_SEL_WRPLL1:
9803 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9804 break;
9805 case PORT_CLK_SEL_WRPLL2:
9806 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9807 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009808 case PORT_CLK_SEL_SPLL:
9809 pipe_config->shared_dpll = DPLL_ID_SPLL;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009810 }
9811}
9812
Daniel Vetter26804af2014-06-25 22:01:55 +03009813static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009814 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009815{
9816 struct drm_device *dev = crtc->base.dev;
9817 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009818 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009819 enum port port;
9820 uint32_t tmp;
9821
9822 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9823
9824 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9825
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009826 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009827 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309828 else if (IS_BROXTON(dev))
9829 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009830 else
9831 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009832
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009833 if (pipe_config->shared_dpll >= 0) {
9834 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9835
9836 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9837 &pipe_config->dpll_hw_state));
9838 }
9839
Daniel Vetter26804af2014-06-25 22:01:55 +03009840 /*
9841 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9842 * DDI E. So just check whether this pipe is wired to DDI E and whether
9843 * the PCH transcoder is on.
9844 */
Damien Lespiauca370452013-12-03 13:56:24 +00009845 if (INTEL_INFO(dev)->gen < 9 &&
9846 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009847 pipe_config->has_pch_encoder = true;
9848
9849 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9850 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9851 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9852
9853 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9854 }
9855}
9856
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009857static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009858 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009859{
9860 struct drm_device *dev = crtc->base.dev;
9861 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009862 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009863 uint32_t tmp;
9864
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009865 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009866 POWER_DOMAIN_PIPE(crtc->pipe)))
9867 return false;
9868
Daniel Vettere143a212013-07-04 12:01:15 +02009869 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009870 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9871
Daniel Vettereccb1402013-05-22 00:50:22 +02009872 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9873 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9874 enum pipe trans_edp_pipe;
9875 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9876 default:
9877 WARN(1, "unknown pipe linked to edp transcoder\n");
9878 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9879 case TRANS_DDI_EDP_INPUT_A_ON:
9880 trans_edp_pipe = PIPE_A;
9881 break;
9882 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9883 trans_edp_pipe = PIPE_B;
9884 break;
9885 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9886 trans_edp_pipe = PIPE_C;
9887 break;
9888 }
9889
9890 if (trans_edp_pipe == crtc->pipe)
9891 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9892 }
9893
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009894 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009895 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009896 return false;
9897
Daniel Vettereccb1402013-05-22 00:50:22 +02009898 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009899 if (!(tmp & PIPECONF_ENABLE))
9900 return false;
9901
Daniel Vetter26804af2014-06-25 22:01:55 +03009902 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009903
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009904 intel_get_pipe_timings(crtc, pipe_config);
9905
Chandra Kondurua1b22782015-04-07 15:28:45 -07009906 if (INTEL_INFO(dev)->gen >= 9) {
9907 skl_init_scalers(dev, crtc, pipe_config);
9908 }
9909
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009910 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009911
9912 if (INTEL_INFO(dev)->gen >= 9) {
9913 pipe_config->scaler_state.scaler_id = -1;
9914 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9915 }
9916
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009917 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009918 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009919 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009920 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009921 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009922 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009923
Jesse Barnese59150d2014-01-07 13:30:45 -08009924 if (IS_HASWELL(dev))
9925 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9926 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009927
Clint Taylorebb69c92014-09-30 10:30:22 -07009928 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9929 pipe_config->pixel_multiplier =
9930 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9931 } else {
9932 pipe_config->pixel_multiplier = 1;
9933 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935 return true;
9936}
9937
Chris Wilson560b85b2010-08-07 11:01:38 +01009938static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9939{
9940 struct drm_device *dev = crtc->dev;
9941 struct drm_i915_private *dev_priv = dev->dev_private;
9942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009943 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009944
Ville Syrjälädc41c152014-08-13 11:57:05 +03009945 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009946 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9947 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009948 unsigned int stride = roundup_pow_of_two(width) * 4;
9949
9950 switch (stride) {
9951 default:
9952 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9953 width, stride);
9954 stride = 256;
9955 /* fallthrough */
9956 case 256:
9957 case 512:
9958 case 1024:
9959 case 2048:
9960 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009961 }
9962
Ville Syrjälädc41c152014-08-13 11:57:05 +03009963 cntl |= CURSOR_ENABLE |
9964 CURSOR_GAMMA_ENABLE |
9965 CURSOR_FORMAT_ARGB |
9966 CURSOR_STRIDE(stride);
9967
9968 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009969 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009970
Ville Syrjälädc41c152014-08-13 11:57:05 +03009971 if (intel_crtc->cursor_cntl != 0 &&
9972 (intel_crtc->cursor_base != base ||
9973 intel_crtc->cursor_size != size ||
9974 intel_crtc->cursor_cntl != cntl)) {
9975 /* On these chipsets we can only modify the base/size/stride
9976 * whilst the cursor is disabled.
9977 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009978 I915_WRITE(CURCNTR(PIPE_A), 0);
9979 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009980 intel_crtc->cursor_cntl = 0;
9981 }
9982
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009983 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009984 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009985 intel_crtc->cursor_base = base;
9986 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009987
9988 if (intel_crtc->cursor_size != size) {
9989 I915_WRITE(CURSIZE, size);
9990 intel_crtc->cursor_size = size;
9991 }
9992
Chris Wilson4b0e3332014-05-30 16:35:26 +03009993 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009994 I915_WRITE(CURCNTR(PIPE_A), cntl);
9995 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009996 intel_crtc->cursor_cntl = cntl;
9997 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009998}
9999
10000static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10001{
10002 struct drm_device *dev = crtc->dev;
10003 struct drm_i915_private *dev_priv = dev->dev_private;
10004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10005 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010006 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010007
Chris Wilson4b0e3332014-05-30 16:35:26 +030010008 cntl = 0;
10009 if (base) {
10010 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010011 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010012 case 64:
10013 cntl |= CURSOR_MODE_64_ARGB_AX;
10014 break;
10015 case 128:
10016 cntl |= CURSOR_MODE_128_ARGB_AX;
10017 break;
10018 case 256:
10019 cntl |= CURSOR_MODE_256_ARGB_AX;
10020 break;
10021 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010022 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010023 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010024 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010025 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010026
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010027 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010028 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010029 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010030
Matt Roper8e7d6882015-01-21 16:35:41 -080010031 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010032 cntl |= CURSOR_ROTATE_180;
10033
Chris Wilson4b0e3332014-05-30 16:35:26 +030010034 if (intel_crtc->cursor_cntl != cntl) {
10035 I915_WRITE(CURCNTR(pipe), cntl);
10036 POSTING_READ(CURCNTR(pipe));
10037 intel_crtc->cursor_cntl = cntl;
10038 }
10039
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010040 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010041 I915_WRITE(CURBASE(pipe), base);
10042 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010043
10044 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010045}
10046
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010047/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010048static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10049 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010050{
10051 struct drm_device *dev = crtc->dev;
10052 struct drm_i915_private *dev_priv = dev->dev_private;
10053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10054 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010055 struct drm_plane_state *cursor_state = crtc->cursor->state;
10056 int x = cursor_state->crtc_x;
10057 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010058 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010059
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010060 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010061 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010063 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010064 base = 0;
10065
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010066 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010067 base = 0;
10068
10069 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010070 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010071 base = 0;
10072
10073 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10074 x = -x;
10075 }
10076 pos |= x << CURSOR_X_SHIFT;
10077
10078 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010079 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010080 base = 0;
10081
10082 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10083 y = -y;
10084 }
10085 pos |= y << CURSOR_Y_SHIFT;
10086
Chris Wilson4b0e3332014-05-30 16:35:26 +030010087 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010088 return;
10089
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010090 I915_WRITE(CURPOS(pipe), pos);
10091
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010092 /* ILK+ do this automagically */
10093 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010094 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010095 base += (cursor_state->crtc_h *
10096 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010097 }
10098
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010099 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010100 i845_update_cursor(crtc, base);
10101 else
10102 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010103}
10104
Ville Syrjälädc41c152014-08-13 11:57:05 +030010105static bool cursor_size_ok(struct drm_device *dev,
10106 uint32_t width, uint32_t height)
10107{
10108 if (width == 0 || height == 0)
10109 return false;
10110
10111 /*
10112 * 845g/865g are special in that they are only limited by
10113 * the width of their cursors, the height is arbitrary up to
10114 * the precision of the register. Everything else requires
10115 * square cursors, limited to a few power-of-two sizes.
10116 */
10117 if (IS_845G(dev) || IS_I865G(dev)) {
10118 if ((width & 63) != 0)
10119 return false;
10120
10121 if (width > (IS_845G(dev) ? 64 : 512))
10122 return false;
10123
10124 if (height > 1023)
10125 return false;
10126 } else {
10127 switch (width | height) {
10128 case 256:
10129 case 128:
10130 if (IS_GEN2(dev))
10131 return false;
10132 case 64:
10133 break;
10134 default:
10135 return false;
10136 }
10137 }
10138
10139 return true;
10140}
10141
Jesse Barnes79e53942008-11-07 14:24:08 -080010142static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010143 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010144{
James Simmons72034252010-08-03 01:33:19 +010010145 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010147
James Simmons72034252010-08-03 01:33:19 +010010148 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010149 intel_crtc->lut_r[i] = red[i] >> 8;
10150 intel_crtc->lut_g[i] = green[i] >> 8;
10151 intel_crtc->lut_b[i] = blue[i] >> 8;
10152 }
10153
10154 intel_crtc_load_lut(crtc);
10155}
10156
Jesse Barnes79e53942008-11-07 14:24:08 -080010157/* VESA 640x480x72Hz mode to set on the pipe */
10158static struct drm_display_mode load_detect_mode = {
10159 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10160 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10161};
10162
Daniel Vettera8bb6812014-02-10 18:00:39 +010010163struct drm_framebuffer *
10164__intel_framebuffer_create(struct drm_device *dev,
10165 struct drm_mode_fb_cmd2 *mode_cmd,
10166 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010167{
10168 struct intel_framebuffer *intel_fb;
10169 int ret;
10170
10171 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010172 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010173 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010174
10175 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010176 if (ret)
10177 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010178
10179 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010180
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010181err:
10182 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010183 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010184}
10185
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010186static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010187intel_framebuffer_create(struct drm_device *dev,
10188 struct drm_mode_fb_cmd2 *mode_cmd,
10189 struct drm_i915_gem_object *obj)
10190{
10191 struct drm_framebuffer *fb;
10192 int ret;
10193
10194 ret = i915_mutex_lock_interruptible(dev);
10195 if (ret)
10196 return ERR_PTR(ret);
10197 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10198 mutex_unlock(&dev->struct_mutex);
10199
10200 return fb;
10201}
10202
Chris Wilsond2dff872011-04-19 08:36:26 +010010203static u32
10204intel_framebuffer_pitch_for_width(int width, int bpp)
10205{
10206 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10207 return ALIGN(pitch, 64);
10208}
10209
10210static u32
10211intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10212{
10213 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010214 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010215}
10216
10217static struct drm_framebuffer *
10218intel_framebuffer_create_for_mode(struct drm_device *dev,
10219 struct drm_display_mode *mode,
10220 int depth, int bpp)
10221{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010222 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010223 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010224 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010225
10226 obj = i915_gem_alloc_object(dev,
10227 intel_framebuffer_size_for_mode(mode, bpp));
10228 if (obj == NULL)
10229 return ERR_PTR(-ENOMEM);
10230
10231 mode_cmd.width = mode->hdisplay;
10232 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010233 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10234 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010235 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010236
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010237 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10238 if (IS_ERR(fb))
10239 drm_gem_object_unreference_unlocked(&obj->base);
10240
10241 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010242}
10243
10244static struct drm_framebuffer *
10245mode_fits_in_fbdev(struct drm_device *dev,
10246 struct drm_display_mode *mode)
10247{
Daniel Vetter06957262015-08-10 13:34:08 +020010248#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010249 struct drm_i915_private *dev_priv = dev->dev_private;
10250 struct drm_i915_gem_object *obj;
10251 struct drm_framebuffer *fb;
10252
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010253 if (!dev_priv->fbdev)
10254 return NULL;
10255
10256 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010257 return NULL;
10258
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010259 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010260 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010261
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010262 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010263 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10264 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010265 return NULL;
10266
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010267 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010268 return NULL;
10269
10270 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010271#else
10272 return NULL;
10273#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010274}
10275
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010276static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10277 struct drm_crtc *crtc,
10278 struct drm_display_mode *mode,
10279 struct drm_framebuffer *fb,
10280 int x, int y)
10281{
10282 struct drm_plane_state *plane_state;
10283 int hdisplay, vdisplay;
10284 int ret;
10285
10286 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10287 if (IS_ERR(plane_state))
10288 return PTR_ERR(plane_state);
10289
10290 if (mode)
10291 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10292 else
10293 hdisplay = vdisplay = 0;
10294
10295 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10296 if (ret)
10297 return ret;
10298 drm_atomic_set_fb_for_plane(plane_state, fb);
10299 plane_state->crtc_x = 0;
10300 plane_state->crtc_y = 0;
10301 plane_state->crtc_w = hdisplay;
10302 plane_state->crtc_h = vdisplay;
10303 plane_state->src_x = x << 16;
10304 plane_state->src_y = y << 16;
10305 plane_state->src_w = hdisplay << 16;
10306 plane_state->src_h = vdisplay << 16;
10307
10308 return 0;
10309}
10310
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010311bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010312 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010313 struct intel_load_detect_pipe *old,
10314 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010315{
10316 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010317 struct intel_encoder *intel_encoder =
10318 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010319 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010320 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010321 struct drm_crtc *crtc = NULL;
10322 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010323 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010324 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010325 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010326 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010327 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010328 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010329
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010331 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010332 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010333
Rob Clark51fd3712013-11-19 12:10:12 -050010334retry:
10335 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10336 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010337 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010338
Jesse Barnes79e53942008-11-07 14:24:08 -080010339 /*
10340 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010341 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 * - if the connector already has an assigned crtc, use it (but make
10343 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010344 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010345 * - try to find the first unused crtc that can drive this connector,
10346 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010347 */
10348
10349 /* See if we already have a CRTC for this connector */
10350 if (encoder->crtc) {
10351 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010352
Rob Clark51fd3712013-11-19 12:10:12 -050010353 ret = drm_modeset_lock(&crtc->mutex, ctx);
10354 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010355 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010356 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10357 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010358 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010359
Daniel Vetter24218aa2012-08-12 19:27:11 +020010360 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010361 old->load_detect_temp = false;
10362
10363 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010364 if (connector->dpms != DRM_MODE_DPMS_ON)
10365 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010366
Chris Wilson71731882011-04-19 23:10:58 +010010367 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010368 }
10369
10370 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010371 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010372 i++;
10373 if (!(encoder->possible_crtcs & (1 << i)))
10374 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010375 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010376 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010377
10378 crtc = possible_crtc;
10379 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010380 }
10381
10382 /*
10383 * If we didn't find an unused CRTC, don't use any.
10384 */
10385 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010386 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010387 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388 }
10389
Rob Clark51fd3712013-11-19 12:10:12 -050010390 ret = drm_modeset_lock(&crtc->mutex, ctx);
10391 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010392 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010393 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10394 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010395 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010396
10397 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010398 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010399 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010400 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010401
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010402 state = drm_atomic_state_alloc(dev);
10403 if (!state)
10404 return false;
10405
10406 state->acquire_ctx = ctx;
10407
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010408 connector_state = drm_atomic_get_connector_state(state, connector);
10409 if (IS_ERR(connector_state)) {
10410 ret = PTR_ERR(connector_state);
10411 goto fail;
10412 }
10413
10414 connector_state->crtc = crtc;
10415 connector_state->best_encoder = &intel_encoder->base;
10416
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010417 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10418 if (IS_ERR(crtc_state)) {
10419 ret = PTR_ERR(crtc_state);
10420 goto fail;
10421 }
10422
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010423 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010424
Chris Wilson64927112011-04-20 07:25:26 +010010425 if (!mode)
10426 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010427
Chris Wilsond2dff872011-04-19 08:36:26 +010010428 /* We need a framebuffer large enough to accommodate all accesses
10429 * that the plane may generate whilst we perform load detection.
10430 * We can not rely on the fbcon either being present (we get called
10431 * during its initialisation to detect all boot displays, or it may
10432 * not even exist) or that it is large enough to satisfy the
10433 * requested mode.
10434 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010435 fb = mode_fits_in_fbdev(dev, mode);
10436 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010437 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010438 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10439 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010440 } else
10441 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010442 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010443 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010444 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010445 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010446
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010447 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10448 if (ret)
10449 goto fail;
10450
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010451 drm_mode_copy(&crtc_state->base.mode, mode);
10452
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010453 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010454 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010455 if (old->release_fb)
10456 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010457 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010459 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010460
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010462 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010463 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010464
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010465fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010466 drm_atomic_state_free(state);
10467 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010468
Rob Clark51fd3712013-11-19 12:10:12 -050010469 if (ret == -EDEADLK) {
10470 drm_modeset_backoff(ctx);
10471 goto retry;
10472 }
10473
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010474 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475}
10476
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010477void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010478 struct intel_load_detect_pipe *old,
10479 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010480{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010481 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010482 struct intel_encoder *intel_encoder =
10483 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010484 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010485 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010487 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010488 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010489 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010490 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010491
Chris Wilsond2dff872011-04-19 08:36:26 +010010492 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010493 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010494 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010495
Chris Wilson8261b192011-04-19 23:18:09 +010010496 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010497 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010498 if (!state)
10499 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010500
10501 state->acquire_ctx = ctx;
10502
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010503 connector_state = drm_atomic_get_connector_state(state, connector);
10504 if (IS_ERR(connector_state))
10505 goto fail;
10506
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010507 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10508 if (IS_ERR(crtc_state))
10509 goto fail;
10510
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010511 connector_state->best_encoder = NULL;
10512 connector_state->crtc = NULL;
10513
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010514 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010515
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010516 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10517 0, 0);
10518 if (ret)
10519 goto fail;
10520
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010521 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010522 if (ret)
10523 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010524
Daniel Vetter36206362012-12-10 20:42:17 +010010525 if (old->release_fb) {
10526 drm_framebuffer_unregister_private(old->release_fb);
10527 drm_framebuffer_unreference(old->release_fb);
10528 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010529
Chris Wilson0622a532011-04-21 09:32:11 +010010530 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010531 }
10532
Eric Anholtc751ce42010-03-25 11:48:48 -070010533 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010534 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10535 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010536
10537 return;
10538fail:
10539 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10540 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010541}
10542
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010543static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010544 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010545{
10546 struct drm_i915_private *dev_priv = dev->dev_private;
10547 u32 dpll = pipe_config->dpll_hw_state.dpll;
10548
10549 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010550 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010551 else if (HAS_PCH_SPLIT(dev))
10552 return 120000;
10553 else if (!IS_GEN2(dev))
10554 return 96000;
10555 else
10556 return 48000;
10557}
10558
Jesse Barnes79e53942008-11-07 14:24:08 -080010559/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010561 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010562{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010564 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010565 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010566 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 u32 fp;
10568 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010569 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010570 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010571
10572 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010573 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010575 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576
10577 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010578 if (IS_PINEVIEW(dev)) {
10579 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10580 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010581 } else {
10582 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10583 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10584 }
10585
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010586 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010587 if (IS_PINEVIEW(dev))
10588 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10589 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010590 else
10591 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 DPLL_FPA01_P1_POST_DIV_SHIFT);
10593
10594 switch (dpll & DPLL_MODE_MASK) {
10595 case DPLLB_MODE_DAC_SERIAL:
10596 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10597 5 : 10;
10598 break;
10599 case DPLLB_MODE_LVDS:
10600 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10601 7 : 14;
10602 break;
10603 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010604 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010606 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 }
10608
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010609 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010610 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010611 else
Imre Deakdccbea32015-06-22 23:35:51 +030010612 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010614 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010615 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010616
10617 if (is_lvds) {
10618 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10619 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010620
10621 if (lvds & LVDS_CLKB_POWER_UP)
10622 clock.p2 = 7;
10623 else
10624 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 } else {
10626 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10627 clock.p1 = 2;
10628 else {
10629 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10630 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10631 }
10632 if (dpll & PLL_P2_DIVIDE_BY_4)
10633 clock.p2 = 4;
10634 else
10635 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010636 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010637
Imre Deakdccbea32015-06-22 23:35:51 +030010638 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 }
10640
Ville Syrjälä18442d02013-09-13 16:00:08 +030010641 /*
10642 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010643 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010644 * encoder's get_config() function.
10645 */
Imre Deakdccbea32015-06-22 23:35:51 +030010646 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010647}
10648
Ville Syrjälä6878da02013-09-13 15:59:11 +030010649int intel_dotclock_calculate(int link_freq,
10650 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010651{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010652 /*
10653 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010654 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010655 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010656 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657 *
10658 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010659 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010660 */
10661
Ville Syrjälä6878da02013-09-13 15:59:11 +030010662 if (!m_n->link_n)
10663 return 0;
10664
10665 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10666}
10667
Ville Syrjälä18442d02013-09-13 16:00:08 +030010668static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010669 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010670{
10671 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010672
10673 /* read out port_clock from the DPLL */
10674 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010675
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010676 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010677 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010678 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010679 * agree once we know their relationship in the encoder's
10680 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010681 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010682 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010683 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10684 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010685}
10686
10687/** Returns the currently programmed mode of the given pipe. */
10688struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10689 struct drm_crtc *crtc)
10690{
Jesse Barnes548f2452011-02-17 10:40:53 -080010691 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010693 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010695 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010696 int htot = I915_READ(HTOTAL(cpu_transcoder));
10697 int hsync = I915_READ(HSYNC(cpu_transcoder));
10698 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10699 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010700 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010701
10702 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10703 if (!mode)
10704 return NULL;
10705
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010706 /*
10707 * Construct a pipe_config sufficient for getting the clock info
10708 * back out of crtc_clock_get.
10709 *
10710 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10711 * to use a real value here instead.
10712 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010713 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010714 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010715 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10716 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10717 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010718 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10719
Ville Syrjälä773ae032013-09-23 17:48:20 +030010720 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010721 mode->hdisplay = (htot & 0xffff) + 1;
10722 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10723 mode->hsync_start = (hsync & 0xffff) + 1;
10724 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10725 mode->vdisplay = (vtot & 0xffff) + 1;
10726 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10727 mode->vsync_start = (vsync & 0xffff) + 1;
10728 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10729
10730 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010731
10732 return mode;
10733}
10734
Chris Wilsonf047e392012-07-21 12:31:41 +010010735void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010736{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010737 struct drm_i915_private *dev_priv = dev->dev_private;
10738
Chris Wilsonf62a0072014-02-21 17:55:39 +000010739 if (dev_priv->mm.busy)
10740 return;
10741
Paulo Zanoni43694d62014-03-07 20:08:08 -030010742 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010743 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010744 if (INTEL_INFO(dev)->gen >= 6)
10745 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010746 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010747}
10748
10749void intel_mark_idle(struct drm_device *dev)
10750{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010751 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010752
Chris Wilsonf62a0072014-02-21 17:55:39 +000010753 if (!dev_priv->mm.busy)
10754 return;
10755
10756 dev_priv->mm.busy = false;
10757
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010758 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010759 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010760
Paulo Zanoni43694d62014-03-07 20:08:08 -030010761 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010762}
10763
Jesse Barnes79e53942008-11-07 14:24:08 -080010764static void intel_crtc_destroy(struct drm_crtc *crtc)
10765{
10766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010767 struct drm_device *dev = crtc->dev;
10768 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010769
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010770 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010771 work = intel_crtc->unpin_work;
10772 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010773 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010774
10775 if (work) {
10776 cancel_work_sync(&work->work);
10777 kfree(work);
10778 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010779
10780 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010781
Jesse Barnes79e53942008-11-07 14:24:08 -080010782 kfree(intel_crtc);
10783}
10784
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010785static void intel_unpin_work_fn(struct work_struct *__work)
10786{
10787 struct intel_unpin_work *work =
10788 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010789 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10790 struct drm_device *dev = crtc->base.dev;
10791 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010792
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010793 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010794 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010795 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010796
John Harrisonf06cc1b2014-11-24 18:49:37 +000010797 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010798 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010799 mutex_unlock(&dev->struct_mutex);
10800
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010801 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010802 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010803
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010804 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10805 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807 kfree(work);
10808}
10809
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010810static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010811 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010812{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10814 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010815 unsigned long flags;
10816
10817 /* Ignore early vblank irqs */
10818 if (intel_crtc == NULL)
10819 return;
10820
Daniel Vetterf3260382014-09-15 14:55:23 +020010821 /*
10822 * This is called both by irq handlers and the reset code (to complete
10823 * lost pageflips) so needs the full irqsave spinlocks.
10824 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010825 spin_lock_irqsave(&dev->event_lock, flags);
10826 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010827
10828 /* Ensure we don't miss a work->pending update ... */
10829 smp_rmb();
10830
10831 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 spin_unlock_irqrestore(&dev->event_lock, flags);
10833 return;
10834 }
10835
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010836 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010837
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010838 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010839}
10840
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010841void intel_finish_page_flip(struct drm_device *dev, int pipe)
10842{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010843 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010844 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10845
Mario Kleiner49b14a52010-12-09 07:00:07 +010010846 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010847}
10848
10849void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10850{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010851 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010852 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10853
Mario Kleiner49b14a52010-12-09 07:00:07 +010010854 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010855}
10856
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010857/* Is 'a' after or equal to 'b'? */
10858static bool g4x_flip_count_after_eq(u32 a, u32 b)
10859{
10860 return !((a - b) & 0x80000000);
10861}
10862
10863static bool page_flip_finished(struct intel_crtc *crtc)
10864{
10865 struct drm_device *dev = crtc->base.dev;
10866 struct drm_i915_private *dev_priv = dev->dev_private;
10867
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010868 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10869 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10870 return true;
10871
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010872 /*
10873 * The relevant registers doen't exist on pre-ctg.
10874 * As the flip done interrupt doesn't trigger for mmio
10875 * flips on gmch platforms, a flip count check isn't
10876 * really needed there. But since ctg has the registers,
10877 * include it in the check anyway.
10878 */
10879 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10880 return true;
10881
10882 /*
10883 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10884 * used the same base address. In that case the mmio flip might
10885 * have completed, but the CS hasn't even executed the flip yet.
10886 *
10887 * A flip count check isn't enough as the CS might have updated
10888 * the base address just after start of vblank, but before we
10889 * managed to process the interrupt. This means we'd complete the
10890 * CS flip too soon.
10891 *
10892 * Combining both checks should get us a good enough result. It may
10893 * still happen that the CS flip has been executed, but has not
10894 * yet actually completed. But in case the base address is the same
10895 * anyway, we don't really care.
10896 */
10897 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10898 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010899 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010900 crtc->unpin_work->flip_count);
10901}
10902
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010903void intel_prepare_page_flip(struct drm_device *dev, int plane)
10904{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010905 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010906 struct intel_crtc *intel_crtc =
10907 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10908 unsigned long flags;
10909
Daniel Vetterf3260382014-09-15 14:55:23 +020010910
10911 /*
10912 * This is called both by irq handlers and the reset code (to complete
10913 * lost pageflips) so needs the full irqsave spinlocks.
10914 *
10915 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010916 * generate a page-flip completion irq, i.e. every modeset
10917 * is also accompanied by a spurious intel_prepare_page_flip().
10918 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010919 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010920 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010921 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010922 spin_unlock_irqrestore(&dev->event_lock, flags);
10923}
10924
Chris Wilson60426392015-10-10 10:44:32 +010010925static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010926{
10927 /* Ensure that the work item is consistent when activating it ... */
10928 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010929 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010930 /* and that it is marked active as soon as the irq could fire. */
10931 smp_wmb();
10932}
10933
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934static int intel_gen2_queue_flip(struct drm_device *dev,
10935 struct drm_crtc *crtc,
10936 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010937 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010938 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010939 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940{
John Harrison6258fbe2015-05-29 17:43:48 +010010941 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943 u32 flip_mask;
10944 int ret;
10945
John Harrison5fb9de12015-05-29 17:44:07 +010010946 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010948 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949
10950 /* Can't queue multiple flips, so wait for the previous
10951 * one to finish before executing the next.
10952 */
10953 if (intel_crtc->plane)
10954 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10955 else
10956 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010957 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10958 intel_ring_emit(ring, MI_NOOP);
10959 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10960 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10961 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010962 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010963 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010964
Chris Wilson60426392015-10-10 10:44:32 +010010965 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010966 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967}
10968
10969static int intel_gen3_queue_flip(struct drm_device *dev,
10970 struct drm_crtc *crtc,
10971 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010972 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010973 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010974 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975{
John Harrison6258fbe2015-05-29 17:43:48 +010010976 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010978 u32 flip_mask;
10979 int ret;
10980
John Harrison5fb9de12015-05-29 17:44:07 +010010981 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010983 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984
10985 if (intel_crtc->plane)
10986 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10987 else
10988 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010989 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10990 intel_ring_emit(ring, MI_NOOP);
10991 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10992 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10993 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010994 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010995 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010996
Chris Wilson60426392015-10-10 10:44:32 +010010997 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010998 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010999}
11000
11001static int intel_gen4_queue_flip(struct drm_device *dev,
11002 struct drm_crtc *crtc,
11003 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011004 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011005 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011006 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011007{
John Harrison6258fbe2015-05-29 17:43:48 +010011008 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011009 struct drm_i915_private *dev_priv = dev->dev_private;
11010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11011 uint32_t pf, pipesrc;
11012 int ret;
11013
John Harrison5fb9de12015-05-29 17:44:07 +010011014 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011016 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017
11018 /* i965+ uses the linear or tiled offsets from the
11019 * Display Registers (which do not change across a page-flip)
11020 * so we need only reprogram the base address.
11021 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011022 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11023 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11024 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011025 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011026 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027
11028 /* XXX Enabling the panel-fitter across page-flip is so far
11029 * untested on non-native modes, so ignore it for now.
11030 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11031 */
11032 pf = 0;
11033 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011034 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011035
Chris Wilson60426392015-10-10 10:44:32 +010011036 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011037 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038}
11039
11040static int intel_gen6_queue_flip(struct drm_device *dev,
11041 struct drm_crtc *crtc,
11042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011043 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011044 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011045 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046{
John Harrison6258fbe2015-05-29 17:43:48 +010011047 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 struct drm_i915_private *dev_priv = dev->dev_private;
11049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11050 uint32_t pf, pipesrc;
11051 int ret;
11052
John Harrison5fb9de12015-05-29 17:44:07 +010011053 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011055 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056
Daniel Vetter6d90c952012-04-26 23:28:05 +020011057 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11058 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11059 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011060 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061
Chris Wilson99d9acd2012-04-17 20:37:00 +010011062 /* Contrary to the suggestions in the documentation,
11063 * "Enable Panel Fitter" does not seem to be required when page
11064 * flipping with a non-native mode, and worse causes a normal
11065 * modeset to fail.
11066 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11067 */
11068 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011069 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011070 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011071
Chris Wilson60426392015-10-10 10:44:32 +010011072 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011073 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074}
11075
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011076static int intel_gen7_queue_flip(struct drm_device *dev,
11077 struct drm_crtc *crtc,
11078 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011079 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011080 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011081 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011082{
John Harrison6258fbe2015-05-29 17:43:48 +010011083 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011085 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011086 int len, ret;
11087
Robin Schroereba905b2014-05-18 02:24:50 +020011088 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011089 case PLANE_A:
11090 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11091 break;
11092 case PLANE_B:
11093 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11094 break;
11095 case PLANE_C:
11096 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11097 break;
11098 default:
11099 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011100 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011101 }
11102
Chris Wilsonffe74d72013-08-26 20:58:12 +010011103 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011104 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011105 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011106 /*
11107 * On Gen 8, SRM is now taking an extra dword to accommodate
11108 * 48bits addresses, and we need a NOOP for the batch size to
11109 * stay even.
11110 */
11111 if (IS_GEN8(dev))
11112 len += 2;
11113 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011114
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011115 /*
11116 * BSpec MI_DISPLAY_FLIP for IVB:
11117 * "The full packet must be contained within the same cache line."
11118 *
11119 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11120 * cacheline, if we ever start emitting more commands before
11121 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11122 * then do the cacheline alignment, and finally emit the
11123 * MI_DISPLAY_FLIP.
11124 */
John Harrisonbba09b12015-05-29 17:44:06 +010011125 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011126 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011127 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011128
John Harrison5fb9de12015-05-29 17:44:07 +010011129 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011130 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011131 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011132
Chris Wilsonffe74d72013-08-26 20:58:12 +010011133 /* Unmask the flip-done completion message. Note that the bspec says that
11134 * we should do this for both the BCS and RCS, and that we must not unmask
11135 * more than one flip event at any time (or ensure that one flip message
11136 * can be sent by waiting for flip-done prior to queueing new flips).
11137 * Experimentation says that BCS works despite DERRMR masking all
11138 * flip-done completion events and that unmasking all planes at once
11139 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11140 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11141 */
11142 if (ring->id == RCS) {
11143 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011144 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011145 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11146 DERRMR_PIPEB_PRI_FLIP_DONE |
11147 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011148 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011149 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011150 MI_SRM_LRM_GLOBAL_GTT);
11151 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011152 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011153 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011154 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011155 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011156 if (IS_GEN8(dev)) {
11157 intel_ring_emit(ring, 0);
11158 intel_ring_emit(ring, MI_NOOP);
11159 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160 }
11161
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011162 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011163 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011164 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011165 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011166
Chris Wilson60426392015-10-10 10:44:32 +010011167 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011168 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011169}
11170
Sourab Gupta84c33a62014-06-02 16:47:17 +053011171static bool use_mmio_flip(struct intel_engine_cs *ring,
11172 struct drm_i915_gem_object *obj)
11173{
11174 /*
11175 * This is not being used for older platforms, because
11176 * non-availability of flip done interrupt forces us to use
11177 * CS flips. Older platforms derive flip done using some clever
11178 * tricks involving the flip_pending status bits and vblank irqs.
11179 * So using MMIO flips there would disrupt this mechanism.
11180 */
11181
Chris Wilson8e09bf82014-07-08 10:40:30 +010011182 if (ring == NULL)
11183 return true;
11184
Sourab Gupta84c33a62014-06-02 16:47:17 +053011185 if (INTEL_INFO(ring->dev)->gen < 5)
11186 return false;
11187
11188 if (i915.use_mmio_flip < 0)
11189 return false;
11190 else if (i915.use_mmio_flip > 0)
11191 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011192 else if (i915.enable_execlists)
11193 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011194 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011195 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196}
11197
Chris Wilson60426392015-10-10 10:44:32 +010011198static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011199 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011200 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011201{
11202 struct drm_device *dev = intel_crtc->base.dev;
11203 struct drm_i915_private *dev_priv = dev->dev_private;
11204 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011205 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011206 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011207
11208 ctl = I915_READ(PLANE_CTL(pipe, 0));
11209 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011210 switch (fb->modifier[0]) {
11211 case DRM_FORMAT_MOD_NONE:
11212 break;
11213 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011214 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011215 break;
11216 case I915_FORMAT_MOD_Y_TILED:
11217 ctl |= PLANE_CTL_TILED_Y;
11218 break;
11219 case I915_FORMAT_MOD_Yf_TILED:
11220 ctl |= PLANE_CTL_TILED_YF;
11221 break;
11222 default:
11223 MISSING_CASE(fb->modifier[0]);
11224 }
Damien Lespiauff944562014-11-20 14:58:16 +000011225
11226 /*
11227 * The stride is either expressed as a multiple of 64 bytes chunks for
11228 * linear buffers or in number of tiles for tiled buffers.
11229 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011230 if (intel_rotation_90_or_270(rotation)) {
11231 /* stride = Surface height in tiles */
11232 tile_height = intel_tile_height(dev, fb->pixel_format,
11233 fb->modifier[0], 0);
11234 stride = DIV_ROUND_UP(fb->height, tile_height);
11235 } else {
11236 stride = fb->pitches[0] /
11237 intel_fb_stride_alignment(dev, fb->modifier[0],
11238 fb->pixel_format);
11239 }
Damien Lespiauff944562014-11-20 14:58:16 +000011240
11241 /*
11242 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11243 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11244 */
11245 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11246 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11247
Chris Wilson60426392015-10-10 10:44:32 +010011248 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011249 POSTING_READ(PLANE_SURF(pipe, 0));
11250}
11251
Chris Wilson60426392015-10-10 10:44:32 +010011252static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11253 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011254{
11255 struct drm_device *dev = intel_crtc->base.dev;
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct intel_framebuffer *intel_fb =
11258 to_intel_framebuffer(intel_crtc->base.primary->fb);
11259 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011260 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011261 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011262
Sourab Gupta84c33a62014-06-02 16:47:17 +053011263 dspcntr = I915_READ(reg);
11264
Damien Lespiauc5d97472014-10-25 00:11:11 +010011265 if (obj->tiling_mode != I915_TILING_NONE)
11266 dspcntr |= DISPPLANE_TILED;
11267 else
11268 dspcntr &= ~DISPPLANE_TILED;
11269
Sourab Gupta84c33a62014-06-02 16:47:17 +053011270 I915_WRITE(reg, dspcntr);
11271
Chris Wilson60426392015-10-10 10:44:32 +010011272 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011273 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011274}
11275
11276/*
11277 * XXX: This is the temporary way to update the plane registers until we get
11278 * around to using the usual plane update functions for MMIO flips
11279 */
Chris Wilson60426392015-10-10 10:44:32 +010011280static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011281{
Chris Wilson60426392015-10-10 10:44:32 +010011282 struct intel_crtc *crtc = mmio_flip->crtc;
11283 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011284
Chris Wilson60426392015-10-10 10:44:32 +010011285 spin_lock_irq(&crtc->base.dev->event_lock);
11286 work = crtc->unpin_work;
11287 spin_unlock_irq(&crtc->base.dev->event_lock);
11288 if (work == NULL)
11289 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011290
Chris Wilson60426392015-10-10 10:44:32 +010011291 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011292
Chris Wilson60426392015-10-10 10:44:32 +010011293 intel_pipe_update_start(crtc);
11294
11295 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011296 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011297 else
11298 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011299 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011300
Chris Wilson60426392015-10-10 10:44:32 +010011301 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011302}
11303
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011304static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011305{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011306 struct intel_mmio_flip *mmio_flip =
11307 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011308
Chris Wilson60426392015-10-10 10:44:32 +010011309 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011310 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011311 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011312 false, NULL,
11313 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011314 i915_gem_request_unreference__unlocked(mmio_flip->req);
11315 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011316
Chris Wilson60426392015-10-10 10:44:32 +010011317 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011318 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011319}
11320
11321static int intel_queue_mmio_flip(struct drm_device *dev,
11322 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011323 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011324{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011325 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011326
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011327 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11328 if (mmio_flip == NULL)
11329 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011331 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011332 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011333 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011334 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011335
11336 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11337 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011338
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339 return 0;
11340}
11341
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011342static int intel_default_queue_flip(struct drm_device *dev,
11343 struct drm_crtc *crtc,
11344 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011345 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011346 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011347 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011348{
11349 return -ENODEV;
11350}
11351
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011352static bool __intel_pageflip_stall_check(struct drm_device *dev,
11353 struct drm_crtc *crtc)
11354{
11355 struct drm_i915_private *dev_priv = dev->dev_private;
11356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11357 struct intel_unpin_work *work = intel_crtc->unpin_work;
11358 u32 addr;
11359
11360 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11361 return true;
11362
Chris Wilson908565c2015-08-12 13:08:22 +010011363 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11364 return false;
11365
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011366 if (!work->enable_stall_check)
11367 return false;
11368
11369 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011370 if (work->flip_queued_req &&
11371 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011372 return false;
11373
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011374 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011375 }
11376
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011377 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011378 return false;
11379
11380 /* Potential stall - if we see that the flip has happened,
11381 * assume a missed interrupt. */
11382 if (INTEL_INFO(dev)->gen >= 4)
11383 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11384 else
11385 addr = I915_READ(DSPADDR(intel_crtc->plane));
11386
11387 /* There is a potential issue here with a false positive after a flip
11388 * to the same address. We could address this by checking for a
11389 * non-incrementing frame counter.
11390 */
11391 return addr == work->gtt_offset;
11392}
11393
11394void intel_check_page_flip(struct drm_device *dev, int pipe)
11395{
11396 struct drm_i915_private *dev_priv = dev->dev_private;
11397 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011399 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011400
Dave Gordon6c51d462015-03-06 15:34:26 +000011401 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011402
11403 if (crtc == NULL)
11404 return;
11405
Daniel Vetterf3260382014-09-15 14:55:23 +020011406 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011407 work = intel_crtc->unpin_work;
11408 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011409 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011410 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011411 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011412 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011413 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011414 if (work != NULL &&
11415 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11416 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011417 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011418}
11419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011420static int intel_crtc_page_flip(struct drm_crtc *crtc,
11421 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011422 struct drm_pending_vblank_event *event,
11423 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011424{
11425 struct drm_device *dev = crtc->dev;
11426 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011427 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011428 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011430 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011431 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011432 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011433 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011434 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011435 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011436 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011437
Matt Roper2ff8fde2014-07-08 07:50:07 -070011438 /*
11439 * drm_mode_page_flip_ioctl() should already catch this, but double
11440 * check to be safe. In the future we may enable pageflipping from
11441 * a disabled primary plane.
11442 */
11443 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11444 return -EBUSY;
11445
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011446 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011447 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011448 return -EINVAL;
11449
11450 /*
11451 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11452 * Note that pitch changes could also affect these register.
11453 */
11454 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011455 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11456 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011457 return -EINVAL;
11458
Chris Wilsonf900db42014-02-20 09:26:13 +000011459 if (i915_terminally_wedged(&dev_priv->gpu_error))
11460 goto out_hang;
11461
Daniel Vetterb14c5672013-09-19 12:18:32 +020011462 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011463 if (work == NULL)
11464 return -ENOMEM;
11465
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011466 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011467 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011468 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011469 INIT_WORK(&work->work, intel_unpin_work_fn);
11470
Daniel Vetter87b6b102014-05-15 15:33:46 +020011471 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011472 if (ret)
11473 goto free_work;
11474
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011475 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011476 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011477 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011478 /* Before declaring the flip queue wedged, check if
11479 * the hardware completed the operation behind our backs.
11480 */
11481 if (__intel_pageflip_stall_check(dev, crtc)) {
11482 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11483 page_flip_completed(intel_crtc);
11484 } else {
11485 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011486 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011487
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011488 drm_crtc_vblank_put(crtc);
11489 kfree(work);
11490 return -EBUSY;
11491 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011492 }
11493 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011494 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011495
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011496 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11497 flush_workqueue(dev_priv->wq);
11498
Jesse Barnes75dfca82010-02-10 15:09:44 -080011499 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011500 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011501 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011502
Matt Roperf4510a22014-04-01 15:22:40 -070011503 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011504 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011505
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011506 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011507
Chris Wilson89ed88b2015-02-16 14:31:49 +000011508 ret = i915_mutex_lock_interruptible(dev);
11509 if (ret)
11510 goto cleanup;
11511
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011512 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011513 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011514
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011515 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011516 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011517
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011518 if (IS_VALLEYVIEW(dev)) {
11519 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011520 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011521 /* vlv: DISPLAY_FLIP fails to change tiling */
11522 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011523 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011524 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011525 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011526 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011527 if (ring == NULL || ring->id != RCS)
11528 ring = &dev_priv->ring[BCS];
11529 } else {
11530 ring = &dev_priv->ring[RCS];
11531 }
11532
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011533 mmio_flip = use_mmio_flip(ring, obj);
11534
11535 /* When using CS flips, we want to emit semaphores between rings.
11536 * However, when using mmio flips we will create a task to do the
11537 * synchronisation, so all we want here is to pin the framebuffer
11538 * into the display plane and skip any waits.
11539 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011540 if (!mmio_flip) {
11541 ret = i915_gem_object_sync(obj, ring, &request);
11542 if (ret)
11543 goto cleanup_pending;
11544 }
11545
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011546 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011547 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011548 if (ret)
11549 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011551 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11552 obj, 0);
11553 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011554
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011555 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011556 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011557 if (ret)
11558 goto cleanup_unpin;
11559
John Harrisonf06cc1b2014-11-24 18:49:37 +000011560 i915_gem_request_assign(&work->flip_queued_req,
11561 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011562 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011563 if (!request) {
11564 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11565 if (ret)
11566 goto cleanup_unpin;
11567 }
11568
11569 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011570 page_flip_flags);
11571 if (ret)
11572 goto cleanup_unpin;
11573
John Harrison6258fbe2015-05-29 17:43:48 +010011574 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011575 }
11576
John Harrison91af1272015-06-18 13:14:56 +010011577 if (request)
John Harrison75289872015-05-29 17:43:49 +010011578 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011579
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011580 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011581 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011582
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011583 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011584 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011585 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011586
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011587 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011588 intel_frontbuffer_flip_prepare(dev,
11589 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011590
Jesse Barnese5510fa2010-07-01 16:48:37 -070011591 trace_i915_flip_request(intel_crtc->plane, obj);
11592
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011593 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011594
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011595cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011596 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011597cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011598 if (request)
11599 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011600 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011601 mutex_unlock(&dev->struct_mutex);
11602cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011603 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011604 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011605
Chris Wilson89ed88b2015-02-16 14:31:49 +000011606 drm_gem_object_unreference_unlocked(&obj->base);
11607 drm_framebuffer_unreference(work->old_fb);
11608
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011609 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011610 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011611 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011612
Daniel Vetter87b6b102014-05-15 15:33:46 +020011613 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011614free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011615 kfree(work);
11616
Chris Wilsonf900db42014-02-20 09:26:13 +000011617 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011618 struct drm_atomic_state *state;
11619 struct drm_plane_state *plane_state;
11620
Chris Wilsonf900db42014-02-20 09:26:13 +000011621out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011622 state = drm_atomic_state_alloc(dev);
11623 if (!state)
11624 return -ENOMEM;
11625 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11626
11627retry:
11628 plane_state = drm_atomic_get_plane_state(state, primary);
11629 ret = PTR_ERR_OR_ZERO(plane_state);
11630 if (!ret) {
11631 drm_atomic_set_fb_for_plane(plane_state, fb);
11632
11633 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11634 if (!ret)
11635 ret = drm_atomic_commit(state);
11636 }
11637
11638 if (ret == -EDEADLK) {
11639 drm_modeset_backoff(state->acquire_ctx);
11640 drm_atomic_state_clear(state);
11641 goto retry;
11642 }
11643
11644 if (ret)
11645 drm_atomic_state_free(state);
11646
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011647 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011648 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011649 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011650 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011651 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011652 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011653 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011654}
11655
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011656
11657/**
11658 * intel_wm_need_update - Check whether watermarks need updating
11659 * @plane: drm plane
11660 * @state: new plane state
11661 *
11662 * Check current plane state versus the new one to determine whether
11663 * watermarks need to be recalculated.
11664 *
11665 * Returns true or false.
11666 */
11667static bool intel_wm_need_update(struct drm_plane *plane,
11668 struct drm_plane_state *state)
11669{
Matt Roperd21fbe82015-09-24 15:53:12 -070011670 struct intel_plane_state *new = to_intel_plane_state(state);
11671 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11672
11673 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674 if (!plane->state->fb || !state->fb ||
11675 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011676 plane->state->rotation != state->rotation ||
11677 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11678 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11679 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11680 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011681 return true;
11682
11683 return false;
11684}
11685
Matt Roperd21fbe82015-09-24 15:53:12 -070011686static bool needs_scaling(struct intel_plane_state *state)
11687{
11688 int src_w = drm_rect_width(&state->src) >> 16;
11689 int src_h = drm_rect_height(&state->src) >> 16;
11690 int dst_w = drm_rect_width(&state->dst);
11691 int dst_h = drm_rect_height(&state->dst);
11692
11693 return (src_w != dst_w || src_h != dst_h);
11694}
11695
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011696int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11697 struct drm_plane_state *plane_state)
11698{
11699 struct drm_crtc *crtc = crtc_state->crtc;
11700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11701 struct drm_plane *plane = plane_state->plane;
11702 struct drm_device *dev = crtc->dev;
11703 struct drm_i915_private *dev_priv = dev->dev_private;
11704 struct intel_plane_state *old_plane_state =
11705 to_intel_plane_state(plane->state);
11706 int idx = intel_crtc->base.base.id, ret;
11707 int i = drm_plane_index(plane);
11708 bool mode_changed = needs_modeset(crtc_state);
11709 bool was_crtc_enabled = crtc->state->active;
11710 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011711 bool turn_off, turn_on, visible, was_visible;
11712 struct drm_framebuffer *fb = plane_state->fb;
11713
11714 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11715 plane->type != DRM_PLANE_TYPE_CURSOR) {
11716 ret = skl_update_scaler_plane(
11717 to_intel_crtc_state(crtc_state),
11718 to_intel_plane_state(plane_state));
11719 if (ret)
11720 return ret;
11721 }
11722
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011723 was_visible = old_plane_state->visible;
11724 visible = to_intel_plane_state(plane_state)->visible;
11725
11726 if (!was_crtc_enabled && WARN_ON(was_visible))
11727 was_visible = false;
11728
11729 if (!is_crtc_enabled && WARN_ON(visible))
11730 visible = false;
11731
11732 if (!was_visible && !visible)
11733 return 0;
11734
11735 turn_off = was_visible && (!visible || mode_changed);
11736 turn_on = visible && (!was_visible || mode_changed);
11737
11738 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11739 plane->base.id, fb ? fb->base.id : -1);
11740
11741 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11742 plane->base.id, was_visible, visible,
11743 turn_off, turn_on, mode_changed);
11744
Ville Syrjälä852eb002015-06-24 22:00:07 +030011745 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011746 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011747 /* must disable cxsr around plane enable/disable */
11748 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11749 intel_crtc->atomic.disable_cxsr = true;
11750 /* to potentially re-enable cxsr */
11751 intel_crtc->atomic.wait_vblank = true;
11752 intel_crtc->atomic.update_wm_post = true;
11753 }
11754 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011755 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011756 /* must disable cxsr around plane enable/disable */
11757 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11758 if (is_crtc_enabled)
11759 intel_crtc->atomic.wait_vblank = true;
11760 intel_crtc->atomic.disable_cxsr = true;
11761 }
11762 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011763 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011764 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011765
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011766 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011767 intel_crtc->atomic.fb_bits |=
11768 to_intel_plane(plane)->frontbuffer_bit;
11769
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011770 switch (plane->type) {
11771 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011772 intel_crtc->atomic.pre_disable_primary = turn_off;
11773 intel_crtc->atomic.post_enable_primary = turn_on;
11774
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011775 if (turn_off) {
11776 /*
11777 * FIXME: Actually if we will still have any other
11778 * plane enabled on the pipe we could let IPS enabled
11779 * still, but for now lets consider that when we make
11780 * primary invisible by setting DSPCNTR to 0 on
11781 * update_primary_plane function IPS needs to be
11782 * disable.
11783 */
11784 intel_crtc->atomic.disable_ips = true;
11785
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011786 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011787 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011788
11789 /*
11790 * FBC does not work on some platforms for rotated
11791 * planes, so disable it when rotation is not 0 and
11792 * update it when rotation is set back to 0.
11793 *
11794 * FIXME: This is redundant with the fbc update done in
11795 * the primary plane enable function except that that
11796 * one is done too late. We eventually need to unify
11797 * this.
11798 */
11799
11800 if (visible &&
11801 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11802 dev_priv->fbc.crtc == intel_crtc &&
11803 plane_state->rotation != BIT(DRM_ROTATE_0))
11804 intel_crtc->atomic.disable_fbc = true;
11805
11806 /*
11807 * BDW signals flip done immediately if the plane
11808 * is disabled, even if the plane enable is already
11809 * armed to occur at the next vblank :(
11810 */
11811 if (turn_on && IS_BROADWELL(dev))
11812 intel_crtc->atomic.wait_vblank = true;
11813
11814 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11815 break;
11816 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011817 break;
11818 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011819 /*
11820 * WaCxSRDisabledForSpriteScaling:ivb
11821 *
11822 * cstate->update_wm was already set above, so this flag will
11823 * take effect when we commit and program watermarks.
11824 */
11825 if (IS_IVYBRIDGE(dev) &&
11826 needs_scaling(to_intel_plane_state(plane_state)) &&
11827 !needs_scaling(old_plane_state)) {
11828 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11829 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011830 intel_crtc->atomic.wait_vblank = true;
11831 intel_crtc->atomic.update_sprite_watermarks |=
11832 1 << i;
11833 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011834
11835 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011836 }
11837 return 0;
11838}
11839
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011840static bool encoders_cloneable(const struct intel_encoder *a,
11841 const struct intel_encoder *b)
11842{
11843 /* masks could be asymmetric, so check both ways */
11844 return a == b || (a->cloneable & (1 << b->type) &&
11845 b->cloneable & (1 << a->type));
11846}
11847
11848static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11849 struct intel_crtc *crtc,
11850 struct intel_encoder *encoder)
11851{
11852 struct intel_encoder *source_encoder;
11853 struct drm_connector *connector;
11854 struct drm_connector_state *connector_state;
11855 int i;
11856
11857 for_each_connector_in_state(state, connector, connector_state, i) {
11858 if (connector_state->crtc != &crtc->base)
11859 continue;
11860
11861 source_encoder =
11862 to_intel_encoder(connector_state->best_encoder);
11863 if (!encoders_cloneable(encoder, source_encoder))
11864 return false;
11865 }
11866
11867 return true;
11868}
11869
11870static bool check_encoder_cloning(struct drm_atomic_state *state,
11871 struct intel_crtc *crtc)
11872{
11873 struct intel_encoder *encoder;
11874 struct drm_connector *connector;
11875 struct drm_connector_state *connector_state;
11876 int i;
11877
11878 for_each_connector_in_state(state, connector, connector_state, i) {
11879 if (connector_state->crtc != &crtc->base)
11880 continue;
11881
11882 encoder = to_intel_encoder(connector_state->best_encoder);
11883 if (!check_single_encoder_cloning(state, crtc, encoder))
11884 return false;
11885 }
11886
11887 return true;
11888}
11889
11890static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11891 struct drm_crtc_state *crtc_state)
11892{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011893 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011894 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011896 struct intel_crtc_state *pipe_config =
11897 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011898 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011899 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011900 bool mode_changed = needs_modeset(crtc_state);
11901
11902 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11903 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11904 return -EINVAL;
11905 }
11906
Ville Syrjälä852eb002015-06-24 22:00:07 +030011907 if (mode_changed && !crtc_state->active)
11908 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011909
Maarten Lankhorstad421372015-06-15 12:33:42 +020011910 if (mode_changed && crtc_state->enable &&
11911 dev_priv->display.crtc_compute_clock &&
11912 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11913 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11914 pipe_config);
11915 if (ret)
11916 return ret;
11917 }
11918
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011919 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011920 if (dev_priv->display.compute_pipe_wm) {
11921 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11922 if (ret)
11923 return ret;
11924 }
11925
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011926 if (INTEL_INFO(dev)->gen >= 9) {
11927 if (mode_changed)
11928 ret = skl_update_scaler_crtc(pipe_config);
11929
11930 if (!ret)
11931 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11932 pipe_config);
11933 }
11934
11935 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011936}
11937
Jani Nikula65b38e02015-04-13 11:26:56 +030011938static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011939 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11940 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011941 .atomic_begin = intel_begin_crtc_commit,
11942 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011943 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011944};
11945
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011946static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11947{
11948 struct intel_connector *connector;
11949
11950 for_each_intel_connector(dev, connector) {
11951 if (connector->base.encoder) {
11952 connector->base.state->best_encoder =
11953 connector->base.encoder;
11954 connector->base.state->crtc =
11955 connector->base.encoder->crtc;
11956 } else {
11957 connector->base.state->best_encoder = NULL;
11958 connector->base.state->crtc = NULL;
11959 }
11960 }
11961}
11962
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011963static void
Robin Schroereba905b2014-05-18 02:24:50 +020011964connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011965 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011966{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011967 int bpp = pipe_config->pipe_bpp;
11968
11969 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11970 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011971 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011972
11973 /* Don't use an invalid EDID bpc value */
11974 if (connector->base.display_info.bpc &&
11975 connector->base.display_info.bpc * 3 < bpp) {
11976 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11977 bpp, connector->base.display_info.bpc*3);
11978 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11979 }
11980
11981 /* Clamp bpp to 8 on screens without EDID 1.4 */
11982 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11983 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11984 bpp);
11985 pipe_config->pipe_bpp = 24;
11986 }
11987}
11988
11989static int
11990compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011991 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011992{
11993 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011994 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011995 struct drm_connector *connector;
11996 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011997 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011998
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011999 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012000 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012001 else if (INTEL_INFO(dev)->gen >= 5)
12002 bpp = 12*3;
12003 else
12004 bpp = 8*3;
12005
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012006
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012007 pipe_config->pipe_bpp = bpp;
12008
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012009 state = pipe_config->base.state;
12010
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012011 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012012 for_each_connector_in_state(state, connector, connector_state, i) {
12013 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012014 continue;
12015
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012016 connected_sink_compute_bpp(to_intel_connector(connector),
12017 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012018 }
12019
12020 return bpp;
12021}
12022
Daniel Vetter644db712013-09-19 14:53:58 +020012023static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12024{
12025 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12026 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012027 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012028 mode->crtc_hdisplay, mode->crtc_hsync_start,
12029 mode->crtc_hsync_end, mode->crtc_htotal,
12030 mode->crtc_vdisplay, mode->crtc_vsync_start,
12031 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12032}
12033
Daniel Vetterc0b03412013-05-28 12:05:54 +020012034static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012035 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012036 const char *context)
12037{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012038 struct drm_device *dev = crtc->base.dev;
12039 struct drm_plane *plane;
12040 struct intel_plane *intel_plane;
12041 struct intel_plane_state *state;
12042 struct drm_framebuffer *fb;
12043
12044 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12045 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012046
12047 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12048 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12049 pipe_config->pipe_bpp, pipe_config->dither);
12050 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12051 pipe_config->has_pch_encoder,
12052 pipe_config->fdi_lanes,
12053 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12054 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12055 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012056 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012057 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012058 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012059 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12060 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12061 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012062
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012063 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012064 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012065 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012066 pipe_config->dp_m2_n2.gmch_m,
12067 pipe_config->dp_m2_n2.gmch_n,
12068 pipe_config->dp_m2_n2.link_m,
12069 pipe_config->dp_m2_n2.link_n,
12070 pipe_config->dp_m2_n2.tu);
12071
Daniel Vetter55072d12014-11-20 16:10:28 +010012072 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12073 pipe_config->has_audio,
12074 pipe_config->has_infoframe);
12075
Daniel Vetterc0b03412013-05-28 12:05:54 +020012076 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012077 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012078 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012079 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12080 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012081 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012082 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12083 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012084 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12085 crtc->num_scalers,
12086 pipe_config->scaler_state.scaler_users,
12087 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012088 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12089 pipe_config->gmch_pfit.control,
12090 pipe_config->gmch_pfit.pgm_ratios,
12091 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012092 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012093 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012094 pipe_config->pch_pfit.size,
12095 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012096 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012097 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012098
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012099 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012100 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012101 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012102 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012103 pipe_config->ddi_pll_sel,
12104 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012105 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012106 pipe_config->dpll_hw_state.pll0,
12107 pipe_config->dpll_hw_state.pll1,
12108 pipe_config->dpll_hw_state.pll2,
12109 pipe_config->dpll_hw_state.pll3,
12110 pipe_config->dpll_hw_state.pll6,
12111 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012112 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012113 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012114 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012115 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012116 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12117 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12118 pipe_config->ddi_pll_sel,
12119 pipe_config->dpll_hw_state.ctrl1,
12120 pipe_config->dpll_hw_state.cfgcr1,
12121 pipe_config->dpll_hw_state.cfgcr2);
12122 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012123 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012124 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012125 pipe_config->dpll_hw_state.wrpll,
12126 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012127 } else {
12128 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12129 "fp0: 0x%x, fp1: 0x%x\n",
12130 pipe_config->dpll_hw_state.dpll,
12131 pipe_config->dpll_hw_state.dpll_md,
12132 pipe_config->dpll_hw_state.fp0,
12133 pipe_config->dpll_hw_state.fp1);
12134 }
12135
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012136 DRM_DEBUG_KMS("planes on this crtc\n");
12137 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12138 intel_plane = to_intel_plane(plane);
12139 if (intel_plane->pipe != crtc->pipe)
12140 continue;
12141
12142 state = to_intel_plane_state(plane->state);
12143 fb = state->base.fb;
12144 if (!fb) {
12145 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12146 "disabled, scaler_id = %d\n",
12147 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12148 plane->base.id, intel_plane->pipe,
12149 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12150 drm_plane_index(plane), state->scaler_id);
12151 continue;
12152 }
12153
12154 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12155 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12156 plane->base.id, intel_plane->pipe,
12157 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12158 drm_plane_index(plane));
12159 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12160 fb->base.id, fb->width, fb->height, fb->pixel_format);
12161 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12162 state->scaler_id,
12163 state->src.x1 >> 16, state->src.y1 >> 16,
12164 drm_rect_width(&state->src) >> 16,
12165 drm_rect_height(&state->src) >> 16,
12166 state->dst.x1, state->dst.y1,
12167 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12168 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012169}
12170
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012171static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012172{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012173 struct drm_device *dev = state->dev;
12174 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012175 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012176 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012177 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012178 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012179
12180 /*
12181 * Walk the connector list instead of the encoder
12182 * list to detect the problem on ddi platforms
12183 * where there's just one encoder per digital port.
12184 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012185 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012186 if (!connector_state->best_encoder)
12187 continue;
12188
12189 encoder = to_intel_encoder(connector_state->best_encoder);
12190
12191 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012192
12193 switch (encoder->type) {
12194 unsigned int port_mask;
12195 case INTEL_OUTPUT_UNKNOWN:
12196 if (WARN_ON(!HAS_DDI(dev)))
12197 break;
12198 case INTEL_OUTPUT_DISPLAYPORT:
12199 case INTEL_OUTPUT_HDMI:
12200 case INTEL_OUTPUT_EDP:
12201 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12202
12203 /* the same port mustn't appear more than once */
12204 if (used_ports & port_mask)
12205 return false;
12206
12207 used_ports |= port_mask;
12208 default:
12209 break;
12210 }
12211 }
12212
12213 return true;
12214}
12215
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012216static void
12217clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12218{
12219 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012220 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012221 struct intel_dpll_hw_state dpll_hw_state;
12222 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012223 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012224 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012225
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012226 /* FIXME: before the switch to atomic started, a new pipe_config was
12227 * kzalloc'd. Code that depends on any field being zero should be
12228 * fixed, so that the crtc_state can be safely duplicated. For now,
12229 * only fields that are know to not cause problems are preserved. */
12230
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012231 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012232 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012233 shared_dpll = crtc_state->shared_dpll;
12234 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012235 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012236 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012237
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012238 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012239
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012240 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012241 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012242 crtc_state->shared_dpll = shared_dpll;
12243 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012244 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012245 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012246}
12247
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012248static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012249intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012250 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012251{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012252 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012253 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012254 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012255 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012256 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012257 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012258 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012259
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012260 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012261
Daniel Vettere143a212013-07-04 12:01:15 +020012262 pipe_config->cpu_transcoder =
12263 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012264
Imre Deak2960bc92013-07-30 13:36:32 +030012265 /*
12266 * Sanitize sync polarity flags based on requested ones. If neither
12267 * positive or negative polarity is requested, treat this as meaning
12268 * negative polarity.
12269 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012270 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012271 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012272 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012273
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012274 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012275 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012276 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012277
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012278 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12279 pipe_config);
12280 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012281 goto fail;
12282
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012283 /*
12284 * Determine the real pipe dimensions. Note that stereo modes can
12285 * increase the actual pipe size due to the frame doubling and
12286 * insertion of additional space for blanks between the frame. This
12287 * is stored in the crtc timings. We use the requested mode to do this
12288 * computation to clearly distinguish it from the adjusted mode, which
12289 * can be changed by the connectors in the below retry loop.
12290 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012291 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012292 &pipe_config->pipe_src_w,
12293 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012294
Daniel Vettere29c22c2013-02-21 00:00:16 +010012295encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012296 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012297 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012298 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012299
Daniel Vetter135c81b2013-07-21 21:37:09 +020012300 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012301 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12302 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012303
Daniel Vetter7758a112012-07-08 19:40:39 +020012304 /* Pass our mode to the connectors and the CRTC to give them a chance to
12305 * adjust it according to limitations or connector properties, and also
12306 * a chance to reject the mode entirely.
12307 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012308 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012309 if (connector_state->crtc != crtc)
12310 continue;
12311
12312 encoder = to_intel_encoder(connector_state->best_encoder);
12313
Daniel Vetterefea6e82013-07-21 21:36:59 +020012314 if (!(encoder->compute_config(encoder, pipe_config))) {
12315 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012316 goto fail;
12317 }
12318 }
12319
Daniel Vetterff9a6752013-06-01 17:16:21 +020012320 /* Set default port clock if not overwritten by the encoder. Needs to be
12321 * done afterwards in case the encoder adjusts the mode. */
12322 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012323 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012324 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012325
Daniel Vettera43f6e02013-06-07 23:10:32 +020012326 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012327 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012328 DRM_DEBUG_KMS("CRTC fixup failed\n");
12329 goto fail;
12330 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012331
12332 if (ret == RETRY) {
12333 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12334 ret = -EINVAL;
12335 goto fail;
12336 }
12337
12338 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12339 retry = false;
12340 goto encoder_retry;
12341 }
12342
Daniel Vettere8fa4272015-08-12 11:43:34 +020012343 /* Dithering seems to not pass-through bits correctly when it should, so
12344 * only enable it on 6bpc panels. */
12345 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012346 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012347 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012348
Daniel Vetter7758a112012-07-08 19:40:39 +020012349fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012350 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012351}
12352
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012353static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012354intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012355{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012356 struct drm_crtc *crtc;
12357 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012358 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012359
Ville Syrjälä76688512014-01-10 11:28:06 +020012360 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012361 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012362 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012363
12364 /* Update hwmode for vblank functions */
12365 if (crtc->state->active)
12366 crtc->hwmode = crtc->state->adjusted_mode;
12367 else
12368 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012369
12370 /*
12371 * Update legacy state to satisfy fbc code. This can
12372 * be removed when fbc uses the atomic state.
12373 */
12374 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12375 struct drm_plane_state *plane_state = crtc->primary->state;
12376
12377 crtc->primary->fb = plane_state->fb;
12378 crtc->x = plane_state->src_x >> 16;
12379 crtc->y = plane_state->src_y >> 16;
12380 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012381 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012382}
12383
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012384static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012385{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012386 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012387
12388 if (clock1 == clock2)
12389 return true;
12390
12391 if (!clock1 || !clock2)
12392 return false;
12393
12394 diff = abs(clock1 - clock2);
12395
12396 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12397 return true;
12398
12399 return false;
12400}
12401
Daniel Vetter25c5b262012-07-08 22:08:04 +020012402#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12403 list_for_each_entry((intel_crtc), \
12404 &(dev)->mode_config.crtc_list, \
12405 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012406 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012407
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012408static bool
12409intel_compare_m_n(unsigned int m, unsigned int n,
12410 unsigned int m2, unsigned int n2,
12411 bool exact)
12412{
12413 if (m == m2 && n == n2)
12414 return true;
12415
12416 if (exact || !m || !n || !m2 || !n2)
12417 return false;
12418
12419 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12420
12421 if (m > m2) {
12422 while (m > m2) {
12423 m2 <<= 1;
12424 n2 <<= 1;
12425 }
12426 } else if (m < m2) {
12427 while (m < m2) {
12428 m <<= 1;
12429 n <<= 1;
12430 }
12431 }
12432
12433 return m == m2 && n == n2;
12434}
12435
12436static bool
12437intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12438 struct intel_link_m_n *m2_n2,
12439 bool adjust)
12440{
12441 if (m_n->tu == m2_n2->tu &&
12442 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12443 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12444 intel_compare_m_n(m_n->link_m, m_n->link_n,
12445 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12446 if (adjust)
12447 *m2_n2 = *m_n;
12448
12449 return true;
12450 }
12451
12452 return false;
12453}
12454
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012455static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012456intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012457 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012458 struct intel_crtc_state *pipe_config,
12459 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012460{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012461 bool ret = true;
12462
12463#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12464 do { \
12465 if (!adjust) \
12466 DRM_ERROR(fmt, ##__VA_ARGS__); \
12467 else \
12468 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12469 } while (0)
12470
Daniel Vetter66e985c2013-06-05 13:34:20 +020012471#define PIPE_CONF_CHECK_X(name) \
12472 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012473 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012474 "(expected 0x%08x, found 0x%08x)\n", \
12475 current_config->name, \
12476 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012477 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012478 }
12479
Daniel Vetter08a24032013-04-19 11:25:34 +020012480#define PIPE_CONF_CHECK_I(name) \
12481 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012482 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012483 "(expected %i, found %i)\n", \
12484 current_config->name, \
12485 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012486 ret = false; \
12487 }
12488
12489#define PIPE_CONF_CHECK_M_N(name) \
12490 if (!intel_compare_link_m_n(&current_config->name, \
12491 &pipe_config->name,\
12492 adjust)) { \
12493 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12494 "(expected tu %i gmch %i/%i link %i/%i, " \
12495 "found tu %i, gmch %i/%i link %i/%i)\n", \
12496 current_config->name.tu, \
12497 current_config->name.gmch_m, \
12498 current_config->name.gmch_n, \
12499 current_config->name.link_m, \
12500 current_config->name.link_n, \
12501 pipe_config->name.tu, \
12502 pipe_config->name.gmch_m, \
12503 pipe_config->name.gmch_n, \
12504 pipe_config->name.link_m, \
12505 pipe_config->name.link_n); \
12506 ret = false; \
12507 }
12508
12509#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12510 if (!intel_compare_link_m_n(&current_config->name, \
12511 &pipe_config->name, adjust) && \
12512 !intel_compare_link_m_n(&current_config->alt_name, \
12513 &pipe_config->name, adjust)) { \
12514 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12515 "(expected tu %i gmch %i/%i link %i/%i, " \
12516 "or tu %i gmch %i/%i link %i/%i, " \
12517 "found tu %i, gmch %i/%i link %i/%i)\n", \
12518 current_config->name.tu, \
12519 current_config->name.gmch_m, \
12520 current_config->name.gmch_n, \
12521 current_config->name.link_m, \
12522 current_config->name.link_n, \
12523 current_config->alt_name.tu, \
12524 current_config->alt_name.gmch_m, \
12525 current_config->alt_name.gmch_n, \
12526 current_config->alt_name.link_m, \
12527 current_config->alt_name.link_n, \
12528 pipe_config->name.tu, \
12529 pipe_config->name.gmch_m, \
12530 pipe_config->name.gmch_n, \
12531 pipe_config->name.link_m, \
12532 pipe_config->name.link_n); \
12533 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012534 }
12535
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012536/* This is required for BDW+ where there is only one set of registers for
12537 * switching between high and low RR.
12538 * This macro can be used whenever a comparison has to be made between one
12539 * hw state and multiple sw state variables.
12540 */
12541#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12542 if ((current_config->name != pipe_config->name) && \
12543 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012544 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012545 "(expected %i or %i, found %i)\n", \
12546 current_config->name, \
12547 current_config->alt_name, \
12548 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012549 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012550 }
12551
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012552#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12553 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012554 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012555 "(expected %i, found %i)\n", \
12556 current_config->name & (mask), \
12557 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012558 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012559 }
12560
Ville Syrjälä5e550652013-09-06 23:29:07 +030012561#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12562 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012563 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012564 "(expected %i, found %i)\n", \
12565 current_config->name, \
12566 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012567 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012568 }
12569
Daniel Vetterbb760062013-06-06 14:55:52 +020012570#define PIPE_CONF_QUIRK(quirk) \
12571 ((current_config->quirks | pipe_config->quirks) & (quirk))
12572
Daniel Vettereccb1402013-05-22 00:50:22 +020012573 PIPE_CONF_CHECK_I(cpu_transcoder);
12574
Daniel Vetter08a24032013-04-19 11:25:34 +020012575 PIPE_CONF_CHECK_I(has_pch_encoder);
12576 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012578
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012579 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012580 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012581
12582 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012583 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012584
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012585 if (current_config->has_drrs)
12586 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12587 } else
12588 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012589
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12591 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12592 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12593 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12594 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012596
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12599 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12600 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12601 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12602 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012603
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012604 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012605 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012606 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12607 IS_VALLEYVIEW(dev))
12608 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012609 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012610
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012611 PIPE_CONF_CHECK_I(has_audio);
12612
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012613 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012614 DRM_MODE_FLAG_INTERLACE);
12615
Daniel Vetterbb760062013-06-06 14:55:52 +020012616 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012617 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012618 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012619 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012620 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012621 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012622 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012623 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012624 DRM_MODE_FLAG_NVSYNC);
12625 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012626
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012627 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012628 /* pfit ratios are autocomputed by the hw on gen4+ */
12629 if (INTEL_INFO(dev)->gen < 4)
12630 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012631 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012632
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012633 if (!adjust) {
12634 PIPE_CONF_CHECK_I(pipe_src_w);
12635 PIPE_CONF_CHECK_I(pipe_src_h);
12636
12637 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12638 if (current_config->pch_pfit.enabled) {
12639 PIPE_CONF_CHECK_X(pch_pfit.pos);
12640 PIPE_CONF_CHECK_X(pch_pfit.size);
12641 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012642
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012643 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012644 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012645
Jesse Barnese59150d2014-01-07 13:30:45 -080012646 /* BDW+ don't expose a synchronous way to read the state */
12647 if (IS_HASWELL(dev))
12648 PIPE_CONF_CHECK_I(ips_enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012649
Ville Syrjälä282740f2013-09-04 18:30:03 +030012650 PIPE_CONF_CHECK_I(double_wide);
12651
Daniel Vetter26804af2014-06-25 22:01:55 +030012652 PIPE_CONF_CHECK_X(ddi_pll_sel);
12653
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012654 PIPE_CONF_CHECK_I(shared_dpll);
12655 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
12656 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
12657 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12658 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012659 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012660 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012661 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12662 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12663 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012664
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012665 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12666 PIPE_CONF_CHECK_I(pipe_bpp);
12667
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012668 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012669 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012670
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012671#undef PIPE_CONF_CHECK_X
12672#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673#undef PIPE_CONF_CHECK_I_ALT
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012674#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012675#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012676#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677#undef INTEL_ERR_OR_DBG_KMS
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012678
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012679 return ret;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012680}
12681
Damien Lespiau08db6652014-11-04 17:06:52 +000012682static void check_wm_state(struct drm_device *dev)
12683{
12684 struct drm_i915_private *dev_priv = dev->dev_private;
12685 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12686 struct intel_crtc *intel_crtc;
12687 int plane;
12688
12689 if (INTEL_INFO(dev)->gen < 9)
12690 return;
12691
12692 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12693 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12694
12695 for_each_intel_crtc(dev, intel_crtc) {
12696 struct skl_ddb_entry *hw_entry, *sw_entry;
12697 const enum pipe pipe = intel_crtc->pipe;
12698
12699 if (!intel_crtc->active)
12700 continue;
12701
12702 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012703 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012704 hw_entry = &hw_ddb.plane[pipe][plane];
12705 sw_entry = &sw_ddb->plane[pipe][plane];
12706
12707 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12708 continue;
12709
12710 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12711 "(expected (%u,%u), found (%u,%u))\n",
12712 pipe_name(pipe), plane + 1,
12713 sw_entry->start, sw_entry->end,
12714 hw_entry->start, hw_entry->end);
12715 }
12716
12717 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012718 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12719 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012720
12721 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12722 continue;
12723
12724 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12725 "(expected (%u,%u), found (%u,%u))\n",
12726 pipe_name(pipe),
12727 sw_entry->start, sw_entry->end,
12728 hw_entry->start, hw_entry->end);
12729 }
12730}
12731
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012732static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012733check_connector_state(struct drm_device *dev,
12734 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012735{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012736 struct drm_connector_state *old_conn_state;
12737 struct drm_connector *connector;
12738 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012739
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012740 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12741 struct drm_encoder *encoder = connector->encoder;
12742 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012743
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744 /* This also checks the encoder/connector hw state with the
12745 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012746 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012747
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012748 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012749 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012750 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012751}
12752
12753static void
12754check_encoder_state(struct drm_device *dev)
12755{
12756 struct intel_encoder *encoder;
12757 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012758
Damien Lespiaub2784e12014-08-05 11:29:37 +010012759 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012760 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012761 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012762
12763 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12764 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012765 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012766
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012767 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012768 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012769 continue;
12770 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012771
12772 I915_STATE_WARN(connector->base.state->crtc !=
12773 encoder->base.crtc,
12774 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012775 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012776
Rob Clarke2c719b2014-12-15 13:56:32 -050012777 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012778 "encoder's enabled state mismatch "
12779 "(expected %i, found %i)\n",
12780 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012781
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012782 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012783 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012784
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012785 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012786 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012787 "encoder detached but still enabled on pipe %c.\n",
12788 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012789 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012790 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012791}
12792
12793static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012794check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012795{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012797 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012798 struct drm_crtc_state *old_crtc_state;
12799 struct drm_crtc *crtc;
12800 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012801
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012802 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12804 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012805 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012806
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012807 if (!needs_modeset(crtc->state) &&
12808 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012809 continue;
12810
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012811 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12812 pipe_config = to_intel_crtc_state(old_crtc_state);
12813 memset(pipe_config, 0, sizeof(*pipe_config));
12814 pipe_config->base.crtc = crtc;
12815 pipe_config->base.state = old_state;
12816
12817 DRM_DEBUG_KMS("[CRTC:%d]\n",
12818 crtc->base.id);
12819
12820 active = dev_priv->display.get_pipe_config(intel_crtc,
12821 pipe_config);
12822
12823 /* hw state is inconsistent with the pipe quirk */
12824 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12825 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12826 active = crtc->state->active;
12827
12828 I915_STATE_WARN(crtc->state->active != active,
12829 "crtc active state doesn't match with hw state "
12830 "(expected %i, found %i)\n", crtc->state->active, active);
12831
12832 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12833 "transitional active state does not match atomic hw state "
12834 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12835
12836 for_each_encoder_on_crtc(dev, crtc, encoder) {
12837 enum pipe pipe;
12838
12839 active = encoder->get_hw_state(encoder, &pipe);
12840 I915_STATE_WARN(active != crtc->state->active,
12841 "[ENCODER:%i] active %i with crtc active %i\n",
12842 encoder->base.base.id, active, crtc->state->active);
12843
12844 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12845 "Encoder connected to wrong pipe %c\n",
12846 pipe_name(pipe));
12847
12848 if (active)
12849 encoder->get_config(encoder, pipe_config);
12850 }
12851
12852 if (!crtc->state->active)
12853 continue;
12854
12855 sw_config = to_intel_crtc_state(crtc->state);
12856 if (!intel_pipe_config_compare(dev, sw_config,
12857 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012858 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012859 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012860 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012861 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012862 "[sw state]");
12863 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012864 }
12865}
12866
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012867static void
12868check_shared_dpll_state(struct drm_device *dev)
12869{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012870 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012871 struct intel_crtc *crtc;
12872 struct intel_dpll_hw_state dpll_hw_state;
12873 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012874
12875 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12876 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12877 int enabled_crtcs = 0, active_crtcs = 0;
12878 bool active;
12879
12880 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12881
12882 DRM_DEBUG_KMS("%s\n", pll->name);
12883
12884 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12885
Rob Clarke2c719b2014-12-15 13:56:32 -050012886 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012887 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012888 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012889 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012890 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012891 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012892 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012893 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012894 "pll on state mismatch (expected %i, found %i)\n",
12895 pll->on, active);
12896
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012897 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012898 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012899 enabled_crtcs++;
12900 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12901 active_crtcs++;
12902 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012903 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012904 "pll active crtcs mismatch (expected %i, found %i)\n",
12905 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012906 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012907 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012908 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012909
Rob Clarke2c719b2014-12-15 13:56:32 -050012910 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012911 sizeof(dpll_hw_state)),
12912 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012913 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012914}
12915
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012916static void
12917intel_modeset_check_state(struct drm_device *dev,
12918 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012919{
Damien Lespiau08db6652014-11-04 17:06:52 +000012920 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012921 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012922 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012923 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012924 check_shared_dpll_state(dev);
12925}
12926
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012927void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012928 int dotclock)
12929{
12930 /*
12931 * FDI already provided one idea for the dotclock.
12932 * Yell if the encoder disagrees.
12933 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012934 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012935 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012936 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012937}
12938
Ville Syrjälä80715b22014-05-15 20:23:23 +030012939static void update_scanline_offset(struct intel_crtc *crtc)
12940{
12941 struct drm_device *dev = crtc->base.dev;
12942
12943 /*
12944 * The scanline counter increments at the leading edge of hsync.
12945 *
12946 * On most platforms it starts counting from vtotal-1 on the
12947 * first active line. That means the scanline counter value is
12948 * always one less than what we would expect. Ie. just after
12949 * start of vblank, which also occurs at start of hsync (on the
12950 * last active line), the scanline counter will read vblank_start-1.
12951 *
12952 * On gen2 the scanline counter starts counting from 1 instead
12953 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12954 * to keep the value positive), instead of adding one.
12955 *
12956 * On HSW+ the behaviour of the scanline counter depends on the output
12957 * type. For DP ports it behaves like most other platforms, but on HDMI
12958 * there's an extra 1 line difference. So we need to add two instead of
12959 * one to the value.
12960 */
12961 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012962 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012963 int vtotal;
12964
Ville Syrjälä124abe02015-09-08 13:40:45 +030012965 vtotal = adjusted_mode->crtc_vtotal;
12966 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012967 vtotal /= 2;
12968
12969 crtc->scanline_offset = vtotal - 1;
12970 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012971 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012972 crtc->scanline_offset = 2;
12973 } else
12974 crtc->scanline_offset = 1;
12975}
12976
Maarten Lankhorstad421372015-06-15 12:33:42 +020012977static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012978{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012979 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012980 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012981 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012982 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012983 struct intel_crtc_state *intel_crtc_state;
12984 struct drm_crtc *crtc;
12985 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012986 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012987
12988 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012989 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012990
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012991 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012992 int dpll;
12993
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012994 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012995 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012996 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012997
Maarten Lankhorstad421372015-06-15 12:33:42 +020012998 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012999 continue;
13000
Maarten Lankhorstad421372015-06-15 12:33:42 +020013001 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013002
Maarten Lankhorstad421372015-06-15 12:33:42 +020013003 if (!shared_dpll)
13004 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13005
13006 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013007 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013008}
13009
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013010/*
13011 * This implements the workaround described in the "notes" section of the mode
13012 * set sequence documentation. When going from no pipes or single pipe to
13013 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13014 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13015 */
13016static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13017{
13018 struct drm_crtc_state *crtc_state;
13019 struct intel_crtc *intel_crtc;
13020 struct drm_crtc *crtc;
13021 struct intel_crtc_state *first_crtc_state = NULL;
13022 struct intel_crtc_state *other_crtc_state = NULL;
13023 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13024 int i;
13025
13026 /* look at all crtc's that are going to be enabled in during modeset */
13027 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13028 intel_crtc = to_intel_crtc(crtc);
13029
13030 if (!crtc_state->active || !needs_modeset(crtc_state))
13031 continue;
13032
13033 if (first_crtc_state) {
13034 other_crtc_state = to_intel_crtc_state(crtc_state);
13035 break;
13036 } else {
13037 first_crtc_state = to_intel_crtc_state(crtc_state);
13038 first_pipe = intel_crtc->pipe;
13039 }
13040 }
13041
13042 /* No workaround needed? */
13043 if (!first_crtc_state)
13044 return 0;
13045
13046 /* w/a possibly needed, check how many crtc's are already enabled. */
13047 for_each_intel_crtc(state->dev, intel_crtc) {
13048 struct intel_crtc_state *pipe_config;
13049
13050 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13051 if (IS_ERR(pipe_config))
13052 return PTR_ERR(pipe_config);
13053
13054 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13055
13056 if (!pipe_config->base.active ||
13057 needs_modeset(&pipe_config->base))
13058 continue;
13059
13060 /* 2 or more enabled crtcs means no need for w/a */
13061 if (enabled_pipe != INVALID_PIPE)
13062 return 0;
13063
13064 enabled_pipe = intel_crtc->pipe;
13065 }
13066
13067 if (enabled_pipe != INVALID_PIPE)
13068 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13069 else if (other_crtc_state)
13070 other_crtc_state->hsw_workaround_pipe = first_pipe;
13071
13072 return 0;
13073}
13074
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013075static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13076{
13077 struct drm_crtc *crtc;
13078 struct drm_crtc_state *crtc_state;
13079 int ret = 0;
13080
13081 /* add all active pipes to the state */
13082 for_each_crtc(state->dev, crtc) {
13083 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13084 if (IS_ERR(crtc_state))
13085 return PTR_ERR(crtc_state);
13086
13087 if (!crtc_state->active || needs_modeset(crtc_state))
13088 continue;
13089
13090 crtc_state->mode_changed = true;
13091
13092 ret = drm_atomic_add_affected_connectors(state, crtc);
13093 if (ret)
13094 break;
13095
13096 ret = drm_atomic_add_affected_planes(state, crtc);
13097 if (ret)
13098 break;
13099 }
13100
13101 return ret;
13102}
13103
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013104static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013105{
13106 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013107 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013108 int ret;
13109
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013110 if (!check_digital_port_conflicts(state)) {
13111 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13112 return -EINVAL;
13113 }
13114
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013115 /*
13116 * See if the config requires any additional preparation, e.g.
13117 * to adjust global state with pipes off. We need to do this
13118 * here so we can get the modeset_pipe updated config for the new
13119 * mode set on this crtc. For other crtcs we need to use the
13120 * adjusted_mode bits in the crtc directly.
13121 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013122 if (dev_priv->display.modeset_calc_cdclk) {
13123 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013124
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013125 ret = dev_priv->display.modeset_calc_cdclk(state);
13126
13127 cdclk = to_intel_atomic_state(state)->cdclk;
13128 if (!ret && cdclk != dev_priv->cdclk_freq)
13129 ret = intel_modeset_all_pipes(state);
13130
13131 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013132 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013133 } else
13134 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013135
Maarten Lankhorstad421372015-06-15 12:33:42 +020013136 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013137
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013138 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013139 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013140
Maarten Lankhorstad421372015-06-15 12:33:42 +020013141 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013142}
13143
Matt Roperaa363132015-09-24 15:53:18 -070013144/*
13145 * Handle calculation of various watermark data at the end of the atomic check
13146 * phase. The code here should be run after the per-crtc and per-plane 'check'
13147 * handlers to ensure that all derived state has been updated.
13148 */
13149static void calc_watermark_data(struct drm_atomic_state *state)
13150{
13151 struct drm_device *dev = state->dev;
13152 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13153 struct drm_crtc *crtc;
13154 struct drm_crtc_state *cstate;
13155 struct drm_plane *plane;
13156 struct drm_plane_state *pstate;
13157
13158 /*
13159 * Calculate watermark configuration details now that derived
13160 * plane/crtc state is all properly updated.
13161 */
13162 drm_for_each_crtc(crtc, dev) {
13163 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13164 crtc->state;
13165
13166 if (cstate->active)
13167 intel_state->wm_config.num_pipes_active++;
13168 }
13169 drm_for_each_legacy_plane(plane, dev) {
13170 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13171 plane->state;
13172
13173 if (!to_intel_plane_state(pstate)->visible)
13174 continue;
13175
13176 intel_state->wm_config.sprites_enabled = true;
13177 if (pstate->crtc_w != pstate->src_w >> 16 ||
13178 pstate->crtc_h != pstate->src_h >> 16)
13179 intel_state->wm_config.sprites_scaled = true;
13180 }
13181}
13182
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013183/**
13184 * intel_atomic_check - validate state object
13185 * @dev: drm device
13186 * @state: state to validate
13187 */
13188static int intel_atomic_check(struct drm_device *dev,
13189 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013190{
Matt Roperaa363132015-09-24 15:53:18 -070013191 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013192 struct drm_crtc *crtc;
13193 struct drm_crtc_state *crtc_state;
13194 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013195 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013196
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013197 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013198 if (ret)
13199 return ret;
13200
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013201 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013202 struct intel_crtc_state *pipe_config =
13203 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013204
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013205 memset(&to_intel_crtc(crtc)->atomic, 0,
13206 sizeof(struct intel_crtc_atomic_commit));
13207
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013208 /* Catch I915_MODE_FLAG_INHERITED */
13209 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13210 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013211
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013212 if (!crtc_state->enable) {
13213 if (needs_modeset(crtc_state))
13214 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013215 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013216 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013217
Daniel Vetter26495482015-07-15 14:15:52 +020013218 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013219 continue;
13220
Daniel Vetter26495482015-07-15 14:15:52 +020013221 /* FIXME: For only active_changed we shouldn't need to do any
13222 * state recomputation at all. */
13223
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013224 ret = drm_atomic_add_affected_connectors(state, crtc);
13225 if (ret)
13226 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013227
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013228 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013229 if (ret)
13230 return ret;
13231
Jani Nikula73831232015-11-19 10:26:30 +020013232 if (i915.fastboot &&
13233 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013234 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013235 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013236 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013237 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013238 }
13239
13240 if (needs_modeset(crtc_state)) {
13241 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013242
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013243 ret = drm_atomic_add_affected_planes(state, crtc);
13244 if (ret)
13245 return ret;
13246 }
13247
Daniel Vetter26495482015-07-15 14:15:52 +020013248 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13249 needs_modeset(crtc_state) ?
13250 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013251 }
13252
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013253 if (any_ms) {
13254 ret = intel_modeset_checks(state);
13255
13256 if (ret)
13257 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013258 } else
Matt Roperaa363132015-09-24 15:53:18 -070013259 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013260
Matt Roperaa363132015-09-24 15:53:18 -070013261 ret = drm_atomic_helper_check_planes(state->dev, state);
13262 if (ret)
13263 return ret;
13264
13265 calc_watermark_data(state);
13266
13267 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013268}
13269
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013270static int intel_atomic_prepare_commit(struct drm_device *dev,
13271 struct drm_atomic_state *state,
13272 bool async)
13273{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013274 struct drm_i915_private *dev_priv = dev->dev_private;
13275 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013276 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013277 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013278 struct drm_crtc *crtc;
13279 int i, ret;
13280
13281 if (async) {
13282 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13283 return -EINVAL;
13284 }
13285
13286 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13287 ret = intel_crtc_wait_for_pending_flips(crtc);
13288 if (ret)
13289 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013290
13291 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13292 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013293 }
13294
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013295 ret = mutex_lock_interruptible(&dev->struct_mutex);
13296 if (ret)
13297 return ret;
13298
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013299 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013300 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13301 u32 reset_counter;
13302
13303 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13304 mutex_unlock(&dev->struct_mutex);
13305
13306 for_each_plane_in_state(state, plane, plane_state, i) {
13307 struct intel_plane_state *intel_plane_state =
13308 to_intel_plane_state(plane_state);
13309
13310 if (!intel_plane_state->wait_req)
13311 continue;
13312
13313 ret = __i915_wait_request(intel_plane_state->wait_req,
13314 reset_counter, true,
13315 NULL, NULL);
13316
13317 /* Swallow -EIO errors to allow updates during hw lockup. */
13318 if (ret == -EIO)
13319 ret = 0;
13320
13321 if (ret)
13322 break;
13323 }
13324
13325 if (!ret)
13326 return 0;
13327
13328 mutex_lock(&dev->struct_mutex);
13329 drm_atomic_helper_cleanup_planes(dev, state);
13330 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013331
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013332 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013333 return ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013334}
13335
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013336/**
13337 * intel_atomic_commit - commit validated state object
13338 * @dev: DRM device
13339 * @state: the top-level driver state object
13340 * @async: asynchronous commit
13341 *
13342 * This function commits a top-level state object that has been validated
13343 * with drm_atomic_helper_check().
13344 *
13345 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13346 * we can only handle plane-related operations and do not yet support
13347 * asynchronous commit.
13348 *
13349 * RETURNS
13350 * Zero for success or -errno.
13351 */
13352static int intel_atomic_commit(struct drm_device *dev,
13353 struct drm_atomic_state *state,
13354 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013355{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013356 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013357 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013358 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013359 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013360 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013361 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013362
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013363 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013364 if (ret) {
13365 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013366 return ret;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013367 }
13368
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013369 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013370 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013371
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013372 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13374
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013375 if (!needs_modeset(crtc->state))
13376 continue;
13377
13378 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013379 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013380
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013381 if (crtc_state->active) {
13382 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13383 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013384 intel_crtc->active = false;
13385 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013386 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013387 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013388
Daniel Vetterea9d7582012-07-10 10:42:52 +020013389 /* Only after disabling all output pipelines that will be changed can we
13390 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013391 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013392
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013393 if (any_ms) {
13394 intel_shared_dpll_commit(state);
13395
13396 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013397 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013398 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013399
Daniel Vettera6778b32012-07-02 09:56:42 +020013400 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013401 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13403 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013404 bool update_pipe = !modeset &&
13405 to_intel_crtc_state(crtc->state)->update_pipe;
13406 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013407
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013408 if (modeset)
13409 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13410
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013411 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013412 update_scanline_offset(to_intel_crtc(crtc));
13413 dev_priv->display.crtc_enable(crtc);
13414 }
13415
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013416 if (update_pipe) {
13417 put_domains = modeset_get_crtc_power_domains(crtc);
13418
13419 /* make sure intel_modeset_check_state runs */
13420 any_ms = true;
13421 }
13422
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013423 if (!modeset)
13424 intel_pre_plane_update(intel_crtc);
13425
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013426 if (crtc->state->active &&
13427 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013428 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013429
13430 if (put_domains)
13431 modeset_put_power_domains(dev_priv, put_domains);
13432
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013433 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013434
13435 if (modeset)
13436 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013437 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013438
Daniel Vettera6778b32012-07-02 09:56:42 +020013439 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013440
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013441 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013442
13443 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013444 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013445 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013446
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013447 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013448 intel_modeset_check_state(dev, state);
13449
13450 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013451
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013452 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013453}
13454
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013455void intel_crtc_restore_mode(struct drm_crtc *crtc)
13456{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013457 struct drm_device *dev = crtc->dev;
13458 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013459 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013460 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013461
13462 state = drm_atomic_state_alloc(dev);
13463 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013464 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013465 crtc->base.id);
13466 return;
13467 }
13468
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013469 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013470
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013471retry:
13472 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13473 ret = PTR_ERR_OR_ZERO(crtc_state);
13474 if (!ret) {
13475 if (!crtc_state->active)
13476 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013477
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013478 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013479 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013480 }
13481
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013482 if (ret == -EDEADLK) {
13483 drm_atomic_state_clear(state);
13484 drm_modeset_backoff(state->acquire_ctx);
13485 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013486 }
13487
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013488 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013489out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013490 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013491}
13492
Daniel Vetter25c5b262012-07-08 22:08:04 +020013493#undef for_each_intel_crtc_masked
13494
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013495static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013496 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013497 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013498 .destroy = intel_crtc_destroy,
13499 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013500 .atomic_duplicate_state = intel_crtc_duplicate_state,
13501 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013502};
13503
Daniel Vetter53589012013-06-05 13:34:16 +020013504static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13505 struct intel_shared_dpll *pll,
13506 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013507{
Daniel Vetter53589012013-06-05 13:34:16 +020013508 uint32_t val;
13509
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013510 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013511 return false;
13512
Daniel Vetter53589012013-06-05 13:34:16 +020013513 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013514 hw_state->dpll = val;
13515 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13516 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013517
13518 return val & DPLL_VCO_ENABLE;
13519}
13520
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013521static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13522 struct intel_shared_dpll *pll)
13523{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013524 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13525 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013526}
13527
Daniel Vettere7b903d2013-06-05 13:34:14 +020013528static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13529 struct intel_shared_dpll *pll)
13530{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013531 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013532 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013533
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013534 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013535
13536 /* Wait for the clocks to stabilize. */
13537 POSTING_READ(PCH_DPLL(pll->id));
13538 udelay(150);
13539
13540 /* The pixel multiplier can only be updated once the
13541 * DPLL is enabled and the clocks are stable.
13542 *
13543 * So write it again.
13544 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013545 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013546 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013547 udelay(200);
13548}
13549
13550static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13551 struct intel_shared_dpll *pll)
13552{
13553 struct drm_device *dev = dev_priv->dev;
13554 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013555
13556 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013557 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013558 if (intel_crtc_to_shared_dpll(crtc) == pll)
13559 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13560 }
13561
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013562 I915_WRITE(PCH_DPLL(pll->id), 0);
13563 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013564 udelay(200);
13565}
13566
Daniel Vetter46edb022013-06-05 13:34:12 +020013567static char *ibx_pch_dpll_names[] = {
13568 "PCH DPLL A",
13569 "PCH DPLL B",
13570};
13571
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013572static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013573{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013575 int i;
13576
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013577 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013578
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013579 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013580 dev_priv->shared_dplls[i].id = i;
13581 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013582 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013583 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13584 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013585 dev_priv->shared_dplls[i].get_hw_state =
13586 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013587 }
13588}
13589
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013590static void intel_shared_dpll_init(struct drm_device *dev)
13591{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013592 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013593
Daniel Vetter9cd86932014-06-25 22:01:57 +030013594 if (HAS_DDI(dev))
13595 intel_ddi_pll_init(dev);
13596 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013597 ibx_pch_dpll_init(dev);
13598 else
13599 dev_priv->num_shared_dpll = 0;
13600
13601 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013602}
13603
Matt Roper6beb8c232014-12-01 15:40:14 -080013604/**
13605 * intel_prepare_plane_fb - Prepare fb for usage on plane
13606 * @plane: drm plane to prepare for
13607 * @fb: framebuffer to prepare for presentation
13608 *
13609 * Prepares a framebuffer for usage on a display plane. Generally this
13610 * involves pinning the underlying object and updating the frontbuffer tracking
13611 * bits. Some older platforms need special physical address handling for
13612 * cursor planes.
13613 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013614 * Must be called with struct_mutex held.
13615 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013616 * Returns 0 on success, negative error code on failure.
13617 */
13618int
13619intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013620 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013621{
13622 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013623 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013624 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013625 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013626 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013627 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013628
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013629 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013630 return 0;
13631
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013632 if (old_obj) {
13633 struct drm_crtc_state *crtc_state =
13634 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
Matt Roper465c1202014-05-29 08:06:54 -070013635
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013636 /* Big Hammer, we also need to ensure that any pending
13637 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13638 * current scanout is retired before unpinning the old
13639 * framebuffer. Note that we rely on userspace rendering
13640 * into the buffer attached to the pipe they are waiting
13641 * on. If not, userspace generates a GPU hang with IPEHR
13642 * point to the MI_WAIT_FOR_EVENT.
13643 *
13644 * This should only fail upon a hung GPU, in which case we
13645 * can safely continue.
13646 */
13647 if (needs_modeset(crtc_state))
13648 ret = i915_gem_object_wait_rendering(old_obj, true);
13649
13650 /* Swallow -EIO errors to allow updates during hw lockup. */
13651 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013652 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013653 }
13654
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013655 if (!obj) {
13656 ret = 0;
13657 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013658 INTEL_INFO(dev)->cursor_needs_physical) {
13659 int align = IS_I830(dev) ? 16 * 1024 : 256;
13660 ret = i915_gem_object_attach_phys(obj, align);
13661 if (ret)
13662 DRM_DEBUG_KMS("failed to attach phys object\n");
13663 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013664 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013665 }
13666
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013667 if (ret == 0) {
13668 if (obj) {
13669 struct intel_plane_state *plane_state =
13670 to_intel_plane_state(new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013671
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013672 i915_gem_request_assign(&plane_state->wait_req,
13673 obj->last_write_req);
13674 }
13675
Matt Roper6beb8c232014-12-01 15:40:14 -080013676 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013677 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013678
13679 return ret;
13680}
13681
Matt Roper38f3ce32014-12-02 07:45:25 -080013682/**
13683 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13684 * @plane: drm plane to clean up for
13685 * @fb: old framebuffer that was on plane
13686 *
13687 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013688 *
13689 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013690 */
13691void
13692intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013693 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013694{
13695 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013696 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013697 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013698 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13699 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013700
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013701 old_intel_state = to_intel_plane_state(old_state);
13702
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013703 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013704 return;
13705
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013706 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13707 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013708 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013709
13710 /* prepare_fb aborted? */
13711 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13712 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13713 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013714
13715 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13716
Matt Roper465c1202014-05-29 08:06:54 -070013717}
13718
Chandra Konduru6156a452015-04-27 13:48:39 -070013719int
13720skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13721{
13722 int max_scale;
13723 struct drm_device *dev;
13724 struct drm_i915_private *dev_priv;
13725 int crtc_clock, cdclk;
13726
13727 if (!intel_crtc || !crtc_state)
13728 return DRM_PLANE_HELPER_NO_SCALING;
13729
13730 dev = intel_crtc->base.dev;
13731 dev_priv = dev->dev_private;
13732 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013733 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013734
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013735 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013736 return DRM_PLANE_HELPER_NO_SCALING;
13737
13738 /*
13739 * skl max scale is lower of:
13740 * close to 3 but not 3, -1 is for that purpose
13741 * or
13742 * cdclk/crtc_clock
13743 */
13744 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13745
13746 return max_scale;
13747}
13748
Matt Roper465c1202014-05-29 08:06:54 -070013749static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013750intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013751 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013752 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013753{
Matt Roper2b875c22014-12-01 15:40:13 -080013754 struct drm_crtc *crtc = state->base.crtc;
13755 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013756 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013757 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13758 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013759
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013760 /* use scaler when colorkey is not required */
13761 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013762 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013763 min_scale = 1;
13764 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013765 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013766 }
Sonika Jindald8106362015-04-10 14:37:28 +053013767
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013768 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13769 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013770 min_scale, max_scale,
13771 can_position, true,
13772 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013773}
13774
Gustavo Padovan14af2932014-10-24 14:51:31 +010013775static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013776intel_commit_primary_plane(struct drm_plane *plane,
13777 struct intel_plane_state *state)
13778{
Matt Roper2b875c22014-12-01 15:40:13 -080013779 struct drm_crtc *crtc = state->base.crtc;
13780 struct drm_framebuffer *fb = state->base.fb;
13781 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013782 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013783
Matt Roperea2c67b2014-12-23 10:41:52 -080013784 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013785
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013786 dev_priv->display.update_primary_plane(crtc, fb,
13787 state->src.x1 >> 16,
13788 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013789}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013790
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013791static void
13792intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013793 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013794{
13795 struct drm_device *dev = plane->dev;
13796 struct drm_i915_private *dev_priv = dev->dev_private;
13797
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013798 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13799}
13800
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013801static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13802 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013803{
13804 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013806 struct intel_crtc_state *old_intel_state =
13807 to_intel_crtc_state(old_crtc_state);
13808 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013809
Ville Syrjäläf015c552015-06-24 22:00:02 +030013810 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013811 intel_update_watermarks(crtc);
13812
Matt Roperc34c9ee2014-12-23 10:41:50 -080013813 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013814 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013815
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013816 if (modeset)
13817 return;
13818
13819 if (to_intel_crtc_state(crtc->state)->update_pipe)
13820 intel_update_pipe_config(intel_crtc, old_intel_state);
13821 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013822 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013823}
13824
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013825static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13826 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013827{
Matt Roper32b7eee2014-12-24 07:59:06 -080013828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013829
Maarten Lankhorst62852622015-09-23 16:29:38 +020013830 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013831}
13832
Matt Ropercf4c7c12014-12-04 10:27:42 -080013833/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013834 * intel_plane_destroy - destroy a plane
13835 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013836 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013837 * Common destruction function for all types of planes (primary, cursor,
13838 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013839 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013840void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013841{
13842 struct intel_plane *intel_plane = to_intel_plane(plane);
13843 drm_plane_cleanup(plane);
13844 kfree(intel_plane);
13845}
13846
Matt Roper65a3fea2015-01-21 16:35:42 -080013847const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013848 .update_plane = drm_atomic_helper_update_plane,
13849 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013850 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013851 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013852 .atomic_get_property = intel_plane_atomic_get_property,
13853 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013854 .atomic_duplicate_state = intel_plane_duplicate_state,
13855 .atomic_destroy_state = intel_plane_destroy_state,
13856
Matt Roper465c1202014-05-29 08:06:54 -070013857};
13858
13859static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13860 int pipe)
13861{
13862 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013863 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013864 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013865 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013866
13867 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13868 if (primary == NULL)
13869 return NULL;
13870
Matt Roper8e7d6882015-01-21 16:35:41 -080013871 state = intel_create_plane_state(&primary->base);
13872 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013873 kfree(primary);
13874 return NULL;
13875 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013876 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013877
Matt Roper465c1202014-05-29 08:06:54 -070013878 primary->can_scale = false;
13879 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013880 if (INTEL_INFO(dev)->gen >= 9) {
13881 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013882 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013883 }
Matt Roper465c1202014-05-29 08:06:54 -070013884 primary->pipe = pipe;
13885 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013886 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013887 primary->check_plane = intel_check_primary_plane;
13888 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013889 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013890 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13891 primary->plane = !pipe;
13892
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013893 if (INTEL_INFO(dev)->gen >= 9) {
13894 intel_primary_formats = skl_primary_formats;
13895 num_formats = ARRAY_SIZE(skl_primary_formats);
13896 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013897 intel_primary_formats = i965_primary_formats;
13898 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013899 } else {
13900 intel_primary_formats = i8xx_primary_formats;
13901 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013902 }
13903
13904 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013905 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013906 intel_primary_formats, num_formats,
13907 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013908
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013909 if (INTEL_INFO(dev)->gen >= 4)
13910 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013911
Matt Roperea2c67b2014-12-23 10:41:52 -080013912 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13913
Matt Roper465c1202014-05-29 08:06:54 -070013914 return &primary->base;
13915}
13916
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013917void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13918{
13919 if (!dev->mode_config.rotation_property) {
13920 unsigned long flags = BIT(DRM_ROTATE_0) |
13921 BIT(DRM_ROTATE_180);
13922
13923 if (INTEL_INFO(dev)->gen >= 9)
13924 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13925
13926 dev->mode_config.rotation_property =
13927 drm_mode_create_rotation_property(dev, flags);
13928 }
13929 if (dev->mode_config.rotation_property)
13930 drm_object_attach_property(&plane->base.base,
13931 dev->mode_config.rotation_property,
13932 plane->base.state->rotation);
13933}
13934
Matt Roper3d7d6512014-06-10 08:28:13 -070013935static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013936intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013937 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013938 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013939{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013940 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013941 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013942 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013943 unsigned stride;
13944 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013945
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013946 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13947 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013948 DRM_PLANE_HELPER_NO_SCALING,
13949 DRM_PLANE_HELPER_NO_SCALING,
13950 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013951 if (ret)
13952 return ret;
13953
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013954 /* if we want to turn off the cursor ignore width and height */
13955 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013956 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013957
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013958 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013959 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013960 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13961 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013962 return -EINVAL;
13963 }
13964
Matt Roperea2c67b2014-12-23 10:41:52 -080013965 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13966 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013967 DRM_DEBUG_KMS("buffer is too small\n");
13968 return -ENOMEM;
13969 }
13970
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013971 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013972 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013973 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013974 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013975
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013976 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013977}
13978
Matt Roperf4a2cf22014-12-01 15:40:12 -080013979static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013980intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013981 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013982{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013983 intel_crtc_update_cursor(crtc, false);
13984}
13985
13986static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013987intel_commit_cursor_plane(struct drm_plane *plane,
13988 struct intel_plane_state *state)
13989{
Matt Roper2b875c22014-12-01 15:40:13 -080013990 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013991 struct drm_device *dev = plane->dev;
13992 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013993 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013994 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013995
Matt Roperea2c67b2014-12-23 10:41:52 -080013996 crtc = crtc ? crtc : plane->crtc;
13997 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013998
Gustavo Padovana912f122014-12-01 15:40:10 -080013999 if (intel_crtc->cursor_bo == obj)
14000 goto update;
14001
Matt Roperf4a2cf22014-12-01 15:40:12 -080014002 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014003 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014004 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014005 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014006 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014007 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014008
Gustavo Padovana912f122014-12-01 15:40:10 -080014009 intel_crtc->cursor_addr = addr;
14010 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014011
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014012update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014013 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014014}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014015
Matt Roper3d7d6512014-06-10 08:28:13 -070014016static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14017 int pipe)
14018{
14019 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014020 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014021
14022 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14023 if (cursor == NULL)
14024 return NULL;
14025
Matt Roper8e7d6882015-01-21 16:35:41 -080014026 state = intel_create_plane_state(&cursor->base);
14027 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014028 kfree(cursor);
14029 return NULL;
14030 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014031 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014032
Matt Roper3d7d6512014-06-10 08:28:13 -070014033 cursor->can_scale = false;
14034 cursor->max_downscale = 1;
14035 cursor->pipe = pipe;
14036 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014037 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014038 cursor->check_plane = intel_check_cursor_plane;
14039 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014040 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014041
14042 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014043 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014044 intel_cursor_formats,
14045 ARRAY_SIZE(intel_cursor_formats),
14046 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014047
14048 if (INTEL_INFO(dev)->gen >= 4) {
14049 if (!dev->mode_config.rotation_property)
14050 dev->mode_config.rotation_property =
14051 drm_mode_create_rotation_property(dev,
14052 BIT(DRM_ROTATE_0) |
14053 BIT(DRM_ROTATE_180));
14054 if (dev->mode_config.rotation_property)
14055 drm_object_attach_property(&cursor->base.base,
14056 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014057 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014058 }
14059
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014060 if (INTEL_INFO(dev)->gen >=9)
14061 state->scaler_id = -1;
14062
Matt Roperea2c67b2014-12-23 10:41:52 -080014063 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14064
Matt Roper3d7d6512014-06-10 08:28:13 -070014065 return &cursor->base;
14066}
14067
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014068static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14069 struct intel_crtc_state *crtc_state)
14070{
14071 int i;
14072 struct intel_scaler *intel_scaler;
14073 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14074
14075 for (i = 0; i < intel_crtc->num_scalers; i++) {
14076 intel_scaler = &scaler_state->scalers[i];
14077 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014078 intel_scaler->mode = PS_SCALER_MODE_DYN;
14079 }
14080
14081 scaler_state->scaler_id = -1;
14082}
14083
Hannes Ederb358d0a2008-12-18 21:18:47 +010014084static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014085{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014086 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014087 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014088 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014089 struct drm_plane *primary = NULL;
14090 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014091 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014092
Daniel Vetter955382f2013-09-19 14:05:45 +020014093 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014094 if (intel_crtc == NULL)
14095 return;
14096
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014097 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14098 if (!crtc_state)
14099 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014100 intel_crtc->config = crtc_state;
14101 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014102 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014103
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014104 /* initialize shared scalers */
14105 if (INTEL_INFO(dev)->gen >= 9) {
14106 if (pipe == PIPE_C)
14107 intel_crtc->num_scalers = 1;
14108 else
14109 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14110
14111 skl_init_scalers(dev, intel_crtc, crtc_state);
14112 }
14113
Matt Roper465c1202014-05-29 08:06:54 -070014114 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014115 if (!primary)
14116 goto fail;
14117
14118 cursor = intel_cursor_plane_create(dev, pipe);
14119 if (!cursor)
14120 goto fail;
14121
Matt Roper465c1202014-05-29 08:06:54 -070014122 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014123 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014124 if (ret)
14125 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014126
14127 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014128 for (i = 0; i < 256; i++) {
14129 intel_crtc->lut_r[i] = i;
14130 intel_crtc->lut_g[i] = i;
14131 intel_crtc->lut_b[i] = i;
14132 }
14133
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014134 /*
14135 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014136 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014137 */
Jesse Barnes80824002009-09-10 15:28:06 -070014138 intel_crtc->pipe = pipe;
14139 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014140 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014141 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014142 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014143 }
14144
Chris Wilson4b0e3332014-05-30 16:35:26 +030014145 intel_crtc->cursor_base = ~0;
14146 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014147 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014148
Ville Syrjälä852eb002015-06-24 22:00:07 +030014149 intel_crtc->wm.cxsr_allowed = true;
14150
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014151 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14152 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14153 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14154 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14155
Jesse Barnes79e53942008-11-07 14:24:08 -080014156 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014157
14158 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014159 return;
14160
14161fail:
14162 if (primary)
14163 drm_plane_cleanup(primary);
14164 if (cursor)
14165 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014166 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014167 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014168}
14169
Jesse Barnes752aa882013-10-31 18:55:49 +020014170enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14171{
14172 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014173 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014174
Rob Clark51fd3712013-11-19 12:10:12 -050014175 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014176
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014177 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014178 return INVALID_PIPE;
14179
14180 return to_intel_crtc(encoder->crtc)->pipe;
14181}
14182
Carl Worth08d7b3d2009-04-29 14:43:54 -070014183int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014184 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014185{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014186 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014187 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014188 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014189
Rob Clark7707e652014-07-17 23:30:04 -040014190 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014191
Rob Clark7707e652014-07-17 23:30:04 -040014192 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014193 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014194 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014195 }
14196
Rob Clark7707e652014-07-17 23:30:04 -040014197 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014198 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014199
Daniel Vetterc05422d2009-08-11 16:05:30 +020014200 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014201}
14202
Daniel Vetter66a92782012-07-12 20:08:18 +020014203static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014204{
Daniel Vetter66a92782012-07-12 20:08:18 +020014205 struct drm_device *dev = encoder->base.dev;
14206 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014207 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 int entry = 0;
14209
Damien Lespiaub2784e12014-08-05 11:29:37 +010014210 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014211 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014212 index_mask |= (1 << entry);
14213
Jesse Barnes79e53942008-11-07 14:24:08 -080014214 entry++;
14215 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014216
Jesse Barnes79e53942008-11-07 14:24:08 -080014217 return index_mask;
14218}
14219
Chris Wilson4d302442010-12-14 19:21:29 +000014220static bool has_edp_a(struct drm_device *dev)
14221{
14222 struct drm_i915_private *dev_priv = dev->dev_private;
14223
14224 if (!IS_MOBILE(dev))
14225 return false;
14226
14227 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14228 return false;
14229
Damien Lespiaue3589902014-02-07 19:12:50 +000014230 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014231 return false;
14232
14233 return true;
14234}
14235
Jesse Barnes84b4e042014-06-25 08:24:29 -070014236static bool intel_crt_present(struct drm_device *dev)
14237{
14238 struct drm_i915_private *dev_priv = dev->dev_private;
14239
Damien Lespiau884497e2013-12-03 13:56:23 +000014240 if (INTEL_INFO(dev)->gen >= 9)
14241 return false;
14242
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014243 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014244 return false;
14245
14246 if (IS_CHERRYVIEW(dev))
14247 return false;
14248
14249 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14250 return false;
14251
14252 return true;
14253}
14254
Jesse Barnes79e53942008-11-07 14:24:08 -080014255static void intel_setup_outputs(struct drm_device *dev)
14256{
Eric Anholt725e30a2009-01-22 13:01:02 -080014257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014259 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014260
Daniel Vetterc9093352013-06-06 22:22:47 +020014261 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014262
Jesse Barnes84b4e042014-06-25 08:24:29 -070014263 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014264 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014265
Vandana Kannanc776eb22014-08-19 12:05:01 +053014266 if (IS_BROXTON(dev)) {
14267 /*
14268 * FIXME: Broxton doesn't support port detection via the
14269 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14270 * detect the ports.
14271 */
14272 intel_ddi_init(dev, PORT_A);
14273 intel_ddi_init(dev, PORT_B);
14274 intel_ddi_init(dev, PORT_C);
14275 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014276 int found;
14277
Jesse Barnesde31fac2015-03-06 15:53:32 -080014278 /*
14279 * Haswell uses DDI functions to detect digital outputs.
14280 * On SKL pre-D0 the strap isn't connected, so we assume
14281 * it's there.
14282 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014283 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014284 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014285 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014286 intel_ddi_init(dev, PORT_A);
14287
14288 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14289 * register */
14290 found = I915_READ(SFUSE_STRAP);
14291
14292 if (found & SFUSE_STRAP_DDIB_DETECTED)
14293 intel_ddi_init(dev, PORT_B);
14294 if (found & SFUSE_STRAP_DDIC_DETECTED)
14295 intel_ddi_init(dev, PORT_C);
14296 if (found & SFUSE_STRAP_DDID_DETECTED)
14297 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014298 /*
14299 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14300 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014301 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014302 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14303 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14304 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14305 intel_ddi_init(dev, PORT_E);
14306
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014307 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014308 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014309 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014310
14311 if (has_edp_a(dev))
14312 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014313
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014314 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014315 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014316 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014317 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014318 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014319 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014320 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014321 }
14322
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014323 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014324 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014325
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014326 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014327 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014328
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014329 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014330 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014331
Daniel Vetter270b3042012-10-27 15:52:05 +020014332 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014333 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014334 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014335 /*
14336 * The DP_DETECTED bit is the latched state of the DDC
14337 * SDA pin at boot. However since eDP doesn't require DDC
14338 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14339 * eDP ports may have been muxed to an alternate function.
14340 * Thus we can't rely on the DP_DETECTED bit alone to detect
14341 * eDP ports. Consult the VBT as well as DP_DETECTED to
14342 * detect eDP ports.
14343 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014344 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014345 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014346 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14347 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014348 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014349 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014350
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014351 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014352 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014353 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14354 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014355 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014356 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014357
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014358 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014359 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014360 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14361 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14362 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14363 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014364 }
14365
Jani Nikula3cfca972013-08-27 15:12:26 +030014366 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014367 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014368 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014369
Paulo Zanonie2debe92013-02-18 19:00:27 -030014370 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014371 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014372 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014373 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014374 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014375 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014376 }
Ma Ling27185ae2009-08-24 13:50:23 +080014377
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014378 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014379 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014380 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014381
14382 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014383
Paulo Zanonie2debe92013-02-18 19:00:27 -030014384 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014385 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014386 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014387 }
Ma Ling27185ae2009-08-24 13:50:23 +080014388
Paulo Zanonie2debe92013-02-18 19:00:27 -030014389 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014390
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014391 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014392 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014393 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014394 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014395 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014396 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014397 }
Ma Ling27185ae2009-08-24 13:50:23 +080014398
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014399 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014400 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014401 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014402 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014403 intel_dvo_init(dev);
14404
Zhenyu Wang103a1962009-11-27 11:44:36 +080014405 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014406 intel_tv_init(dev);
14407
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014408 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014409
Damien Lespiaub2784e12014-08-05 11:29:37 +010014410 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014411 encoder->base.possible_crtcs = encoder->crtc_mask;
14412 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014413 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014414 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014415
Paulo Zanonidde86e22012-12-01 12:04:25 -020014416 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014417
14418 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014419}
14420
14421static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14422{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014423 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014424 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014425
Daniel Vetteref2d6332014-02-10 18:00:38 +010014426 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014427 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014428 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014429 drm_gem_object_unreference(&intel_fb->obj->base);
14430 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014431 kfree(intel_fb);
14432}
14433
14434static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014435 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014436 unsigned int *handle)
14437{
14438 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014439 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014440
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014441 if (obj->userptr.mm) {
14442 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14443 return -EINVAL;
14444 }
14445
Chris Wilson05394f32010-11-08 19:18:58 +000014446 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014447}
14448
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014449static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14450 struct drm_file *file,
14451 unsigned flags, unsigned color,
14452 struct drm_clip_rect *clips,
14453 unsigned num_clips)
14454{
14455 struct drm_device *dev = fb->dev;
14456 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14457 struct drm_i915_gem_object *obj = intel_fb->obj;
14458
14459 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014460 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014461 mutex_unlock(&dev->struct_mutex);
14462
14463 return 0;
14464}
14465
Jesse Barnes79e53942008-11-07 14:24:08 -080014466static const struct drm_framebuffer_funcs intel_fb_funcs = {
14467 .destroy = intel_user_framebuffer_destroy,
14468 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014469 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014470};
14471
Damien Lespiaub3218032015-02-27 11:15:18 +000014472static
14473u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14474 uint32_t pixel_format)
14475{
14476 u32 gen = INTEL_INFO(dev)->gen;
14477
14478 if (gen >= 9) {
14479 /* "The stride in bytes must not exceed the of the size of 8K
14480 * pixels and 32K bytes."
14481 */
14482 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14483 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14484 return 32*1024;
14485 } else if (gen >= 4) {
14486 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14487 return 16*1024;
14488 else
14489 return 32*1024;
14490 } else if (gen >= 3) {
14491 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14492 return 8*1024;
14493 else
14494 return 16*1024;
14495 } else {
14496 /* XXX DSPC is limited to 4k tiled */
14497 return 8*1024;
14498 }
14499}
14500
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014501static int intel_framebuffer_init(struct drm_device *dev,
14502 struct intel_framebuffer *intel_fb,
14503 struct drm_mode_fb_cmd2 *mode_cmd,
14504 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014505{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014506 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014507 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014508 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014509
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014510 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14511
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014512 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14513 /* Enforce that fb modifier and tiling mode match, but only for
14514 * X-tiled. This is needed for FBC. */
14515 if (!!(obj->tiling_mode == I915_TILING_X) !=
14516 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14517 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14518 return -EINVAL;
14519 }
14520 } else {
14521 if (obj->tiling_mode == I915_TILING_X)
14522 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14523 else if (obj->tiling_mode == I915_TILING_Y) {
14524 DRM_DEBUG("No Y tiling for legacy addfb\n");
14525 return -EINVAL;
14526 }
14527 }
14528
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014529 /* Passed in modifier sanity checking. */
14530 switch (mode_cmd->modifier[0]) {
14531 case I915_FORMAT_MOD_Y_TILED:
14532 case I915_FORMAT_MOD_Yf_TILED:
14533 if (INTEL_INFO(dev)->gen < 9) {
14534 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14535 mode_cmd->modifier[0]);
14536 return -EINVAL;
14537 }
14538 case DRM_FORMAT_MOD_NONE:
14539 case I915_FORMAT_MOD_X_TILED:
14540 break;
14541 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014542 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14543 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014544 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014545 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014546
Damien Lespiaub3218032015-02-27 11:15:18 +000014547 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14548 mode_cmd->pixel_format);
14549 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14550 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14551 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014552 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014553 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014554
Damien Lespiaub3218032015-02-27 11:15:18 +000014555 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14556 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014557 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014558 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14559 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014560 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014561 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014562 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014563 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014564
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014565 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014566 mode_cmd->pitches[0] != obj->stride) {
14567 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14568 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014569 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014570 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014571
Ville Syrjälä57779d02012-10-31 17:50:14 +020014572 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014573 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014574 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014575 case DRM_FORMAT_RGB565:
14576 case DRM_FORMAT_XRGB8888:
14577 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014578 break;
14579 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014580 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014581 DRM_DEBUG("unsupported pixel format: %s\n",
14582 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014583 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014584 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014585 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014586 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014587 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14588 DRM_DEBUG("unsupported pixel format: %s\n",
14589 drm_get_format_name(mode_cmd->pixel_format));
14590 return -EINVAL;
14591 }
14592 break;
14593 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014594 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014595 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014596 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014597 DRM_DEBUG("unsupported pixel format: %s\n",
14598 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014599 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014600 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014601 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014602 case DRM_FORMAT_ABGR2101010:
14603 if (!IS_VALLEYVIEW(dev)) {
14604 DRM_DEBUG("unsupported pixel format: %s\n",
14605 drm_get_format_name(mode_cmd->pixel_format));
14606 return -EINVAL;
14607 }
14608 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014609 case DRM_FORMAT_YUYV:
14610 case DRM_FORMAT_UYVY:
14611 case DRM_FORMAT_YVYU:
14612 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014613 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014614 DRM_DEBUG("unsupported pixel format: %s\n",
14615 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014616 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014617 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014618 break;
14619 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014620 DRM_DEBUG("unsupported pixel format: %s\n",
14621 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014622 return -EINVAL;
14623 }
14624
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014625 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14626 if (mode_cmd->offsets[0] != 0)
14627 return -EINVAL;
14628
Damien Lespiauec2c9812015-01-20 12:51:45 +000014629 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014630 mode_cmd->pixel_format,
14631 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014632 /* FIXME drm helper for size checks (especially planar formats)? */
14633 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14634 return -EINVAL;
14635
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014636 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14637 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014638 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014639
Jesse Barnes79e53942008-11-07 14:24:08 -080014640 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14641 if (ret) {
14642 DRM_ERROR("framebuffer init failed %d\n", ret);
14643 return ret;
14644 }
14645
Jesse Barnes79e53942008-11-07 14:24:08 -080014646 return 0;
14647}
14648
Jesse Barnes79e53942008-11-07 14:24:08 -080014649static struct drm_framebuffer *
14650intel_user_framebuffer_create(struct drm_device *dev,
14651 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014652 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014653{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014654 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014655 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014656 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014657
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014658 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014659 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014660 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014661 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014662
Daniel Vetter92907cb2015-11-23 09:04:05 +010014663 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014664 if (IS_ERR(fb))
14665 drm_gem_object_unreference_unlocked(&obj->base);
14666
14667 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014668}
14669
Daniel Vetter06957262015-08-10 13:34:08 +020014670#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014671static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014672{
14673}
14674#endif
14675
Jesse Barnes79e53942008-11-07 14:24:08 -080014676static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014677 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014678 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014679 .atomic_check = intel_atomic_check,
14680 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014681 .atomic_state_alloc = intel_atomic_state_alloc,
14682 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014683};
14684
Jesse Barnese70236a2009-09-21 10:42:27 -070014685/* Set up chip specific display functions */
14686static void intel_init_display(struct drm_device *dev)
14687{
14688 struct drm_i915_private *dev_priv = dev->dev_private;
14689
Daniel Vetteree9300b2013-06-03 22:40:22 +020014690 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14691 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014692 else if (IS_CHERRYVIEW(dev))
14693 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014694 else if (IS_VALLEYVIEW(dev))
14695 dev_priv->display.find_dpll = vlv_find_best_dpll;
14696 else if (IS_PINEVIEW(dev))
14697 dev_priv->display.find_dpll = pnv_find_best_dpll;
14698 else
14699 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14700
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014701 if (INTEL_INFO(dev)->gen >= 9) {
14702 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014703 dev_priv->display.get_initial_plane_config =
14704 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014705 dev_priv->display.crtc_compute_clock =
14706 haswell_crtc_compute_clock;
14707 dev_priv->display.crtc_enable = haswell_crtc_enable;
14708 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014709 dev_priv->display.update_primary_plane =
14710 skylake_update_primary_plane;
14711 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014712 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014713 dev_priv->display.get_initial_plane_config =
14714 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014715 dev_priv->display.crtc_compute_clock =
14716 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014717 dev_priv->display.crtc_enable = haswell_crtc_enable;
14718 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014719 dev_priv->display.update_primary_plane =
14720 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014721 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014722 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014723 dev_priv->display.get_initial_plane_config =
14724 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014725 dev_priv->display.crtc_compute_clock =
14726 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014727 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14728 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014729 dev_priv->display.update_primary_plane =
14730 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014731 } else if (IS_VALLEYVIEW(dev)) {
14732 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014733 dev_priv->display.get_initial_plane_config =
14734 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014735 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014736 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14737 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014738 dev_priv->display.update_primary_plane =
14739 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014740 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014741 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014742 dev_priv->display.get_initial_plane_config =
14743 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014744 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014745 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14746 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014747 dev_priv->display.update_primary_plane =
14748 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014749 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014750
Jesse Barnese70236a2009-09-21 10:42:27 -070014751 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014752 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014753 dev_priv->display.get_display_clock_speed =
14754 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014755 else if (IS_BROXTON(dev))
14756 dev_priv->display.get_display_clock_speed =
14757 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014758 else if (IS_BROADWELL(dev))
14759 dev_priv->display.get_display_clock_speed =
14760 broadwell_get_display_clock_speed;
14761 else if (IS_HASWELL(dev))
14762 dev_priv->display.get_display_clock_speed =
14763 haswell_get_display_clock_speed;
14764 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014765 dev_priv->display.get_display_clock_speed =
14766 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014767 else if (IS_GEN5(dev))
14768 dev_priv->display.get_display_clock_speed =
14769 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014770 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014771 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014772 dev_priv->display.get_display_clock_speed =
14773 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014774 else if (IS_GM45(dev))
14775 dev_priv->display.get_display_clock_speed =
14776 gm45_get_display_clock_speed;
14777 else if (IS_CRESTLINE(dev))
14778 dev_priv->display.get_display_clock_speed =
14779 i965gm_get_display_clock_speed;
14780 else if (IS_PINEVIEW(dev))
14781 dev_priv->display.get_display_clock_speed =
14782 pnv_get_display_clock_speed;
14783 else if (IS_G33(dev) || IS_G4X(dev))
14784 dev_priv->display.get_display_clock_speed =
14785 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014786 else if (IS_I915G(dev))
14787 dev_priv->display.get_display_clock_speed =
14788 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014789 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014790 dev_priv->display.get_display_clock_speed =
14791 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014792 else if (IS_PINEVIEW(dev))
14793 dev_priv->display.get_display_clock_speed =
14794 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014795 else if (IS_I915GM(dev))
14796 dev_priv->display.get_display_clock_speed =
14797 i915gm_get_display_clock_speed;
14798 else if (IS_I865G(dev))
14799 dev_priv->display.get_display_clock_speed =
14800 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014801 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014802 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014803 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014804 else { /* 830 */
14805 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014806 dev_priv->display.get_display_clock_speed =
14807 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014808 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014809
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014810 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014811 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014812 } else if (IS_GEN6(dev)) {
14813 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014814 } else if (IS_IVYBRIDGE(dev)) {
14815 /* FIXME: detect B0+ stepping and use auto training */
14816 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014817 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014818 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014819 if (IS_BROADWELL(dev)) {
14820 dev_priv->display.modeset_commit_cdclk =
14821 broadwell_modeset_commit_cdclk;
14822 dev_priv->display.modeset_calc_cdclk =
14823 broadwell_modeset_calc_cdclk;
14824 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014825 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014826 dev_priv->display.modeset_commit_cdclk =
14827 valleyview_modeset_commit_cdclk;
14828 dev_priv->display.modeset_calc_cdclk =
14829 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014830 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014831 dev_priv->display.modeset_commit_cdclk =
14832 broxton_modeset_commit_cdclk;
14833 dev_priv->display.modeset_calc_cdclk =
14834 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014835 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014836
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014837 switch (INTEL_INFO(dev)->gen) {
14838 case 2:
14839 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14840 break;
14841
14842 case 3:
14843 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14844 break;
14845
14846 case 4:
14847 case 5:
14848 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14849 break;
14850
14851 case 6:
14852 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14853 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014854 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014855 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014856 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14857 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014858 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014859 /* Drop through - unsupported since execlist only. */
14860 default:
14861 /* Default just returns -ENODEV to indicate unsupported */
14862 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014863 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014864
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014865 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014866}
14867
Jesse Barnesb690e962010-07-19 13:53:12 -070014868/*
14869 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14870 * resume, or other times. This quirk makes sure that's the case for
14871 * affected systems.
14872 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014873static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014874{
14875 struct drm_i915_private *dev_priv = dev->dev_private;
14876
14877 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014878 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014879}
14880
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014881static void quirk_pipeb_force(struct drm_device *dev)
14882{
14883 struct drm_i915_private *dev_priv = dev->dev_private;
14884
14885 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14886 DRM_INFO("applying pipe b force quirk\n");
14887}
14888
Keith Packard435793d2011-07-12 14:56:22 -070014889/*
14890 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14891 */
14892static void quirk_ssc_force_disable(struct drm_device *dev)
14893{
14894 struct drm_i915_private *dev_priv = dev->dev_private;
14895 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014896 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014897}
14898
Carsten Emde4dca20e2012-03-15 15:56:26 +010014899/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014900 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14901 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014902 */
14903static void quirk_invert_brightness(struct drm_device *dev)
14904{
14905 struct drm_i915_private *dev_priv = dev->dev_private;
14906 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014907 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014908}
14909
Scot Doyle9c72cc62014-07-03 23:27:50 +000014910/* Some VBT's incorrectly indicate no backlight is present */
14911static void quirk_backlight_present(struct drm_device *dev)
14912{
14913 struct drm_i915_private *dev_priv = dev->dev_private;
14914 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14915 DRM_INFO("applying backlight present quirk\n");
14916}
14917
Jesse Barnesb690e962010-07-19 13:53:12 -070014918struct intel_quirk {
14919 int device;
14920 int subsystem_vendor;
14921 int subsystem_device;
14922 void (*hook)(struct drm_device *dev);
14923};
14924
Egbert Eich5f85f172012-10-14 15:46:38 +020014925/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14926struct intel_dmi_quirk {
14927 void (*hook)(struct drm_device *dev);
14928 const struct dmi_system_id (*dmi_id_list)[];
14929};
14930
14931static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14932{
14933 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14934 return 1;
14935}
14936
14937static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14938 {
14939 .dmi_id_list = &(const struct dmi_system_id[]) {
14940 {
14941 .callback = intel_dmi_reverse_brightness,
14942 .ident = "NCR Corporation",
14943 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14944 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14945 },
14946 },
14947 { } /* terminating entry */
14948 },
14949 .hook = quirk_invert_brightness,
14950 },
14951};
14952
Ben Widawskyc43b5632012-04-16 14:07:40 -070014953static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014954 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14955 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14956
Jesse Barnesb690e962010-07-19 13:53:12 -070014957 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14958 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14959
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014960 /* 830 needs to leave pipe A & dpll A up */
14961 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14962
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014963 /* 830 needs to leave pipe B & dpll B up */
14964 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14965
Keith Packard435793d2011-07-12 14:56:22 -070014966 /* Lenovo U160 cannot use SSC on LVDS */
14967 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014968
14969 /* Sony Vaio Y cannot use SSC on LVDS */
14970 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014971
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014972 /* Acer Aspire 5734Z must invert backlight brightness */
14973 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14974
14975 /* Acer/eMachines G725 */
14976 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14977
14978 /* Acer/eMachines e725 */
14979 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14980
14981 /* Acer/Packard Bell NCL20 */
14982 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14983
14984 /* Acer Aspire 4736Z */
14985 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014986
14987 /* Acer Aspire 5336 */
14988 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014989
14990 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14991 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014992
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014993 /* Acer C720 Chromebook (Core i3 4005U) */
14994 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14995
jens steinb2a96012014-10-28 20:25:53 +010014996 /* Apple Macbook 2,1 (Core 2 T7400) */
14997 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14998
Jani Nikula1b9448b2015-11-05 11:49:59 +020014999 /* Apple Macbook 4,1 */
15000 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15001
Scot Doyled4967d82014-07-03 23:27:52 +000015002 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15003 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015004
15005 /* HP Chromebook 14 (Celeron 2955U) */
15006 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015007
15008 /* Dell Chromebook 11 */
15009 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015010
15011 /* Dell Chromebook 11 (2015 version) */
15012 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015013};
15014
15015static void intel_init_quirks(struct drm_device *dev)
15016{
15017 struct pci_dev *d = dev->pdev;
15018 int i;
15019
15020 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15021 struct intel_quirk *q = &intel_quirks[i];
15022
15023 if (d->device == q->device &&
15024 (d->subsystem_vendor == q->subsystem_vendor ||
15025 q->subsystem_vendor == PCI_ANY_ID) &&
15026 (d->subsystem_device == q->subsystem_device ||
15027 q->subsystem_device == PCI_ANY_ID))
15028 q->hook(dev);
15029 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015030 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15031 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15032 intel_dmi_quirks[i].hook(dev);
15033 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015034}
15035
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015036/* Disable the VGA plane that we never use */
15037static void i915_disable_vga(struct drm_device *dev)
15038{
15039 struct drm_i915_private *dev_priv = dev->dev_private;
15040 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015041 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015042
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015043 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015044 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015045 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015046 sr1 = inb(VGA_SR_DATA);
15047 outb(sr1 | 1<<5, VGA_SR_DATA);
15048 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15049 udelay(300);
15050
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015051 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015052 POSTING_READ(vga_reg);
15053}
15054
Daniel Vetterf8175862012-04-10 15:50:11 +020015055void intel_modeset_init_hw(struct drm_device *dev)
15056{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015057 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015058 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015059 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015060 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015061}
15062
Jesse Barnes79e53942008-11-07 14:24:08 -080015063void intel_modeset_init(struct drm_device *dev)
15064{
Jesse Barnes652c3932009-08-17 13:31:43 -070015065 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015066 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015067 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015068 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015069
15070 drm_mode_config_init(dev);
15071
15072 dev->mode_config.min_width = 0;
15073 dev->mode_config.min_height = 0;
15074
Dave Airlie019d96c2011-09-29 16:20:42 +010015075 dev->mode_config.preferred_depth = 24;
15076 dev->mode_config.prefer_shadow = 1;
15077
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015078 dev->mode_config.allow_fb_modifiers = true;
15079
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015080 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015081
Jesse Barnesb690e962010-07-19 13:53:12 -070015082 intel_init_quirks(dev);
15083
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015084 intel_init_pm(dev);
15085
Ben Widawskye3c74752013-04-05 13:12:39 -070015086 if (INTEL_INFO(dev)->num_pipes == 0)
15087 return;
15088
Lukas Wunner69f92f62015-07-15 13:57:35 +020015089 /*
15090 * There may be no VBT; and if the BIOS enabled SSC we can
15091 * just keep using it to avoid unnecessary flicker. Whereas if the
15092 * BIOS isn't using it, don't assume it will work even if the VBT
15093 * indicates as much.
15094 */
15095 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15096 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15097 DREF_SSC1_ENABLE);
15098
15099 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15100 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15101 bios_lvds_use_ssc ? "en" : "dis",
15102 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15103 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15104 }
15105 }
15106
Jesse Barnese70236a2009-09-21 10:42:27 -070015107 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015108 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015109
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015110 if (IS_GEN2(dev)) {
15111 dev->mode_config.max_width = 2048;
15112 dev->mode_config.max_height = 2048;
15113 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015114 dev->mode_config.max_width = 4096;
15115 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015116 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015117 dev->mode_config.max_width = 8192;
15118 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015119 }
Damien Lespiau068be562014-03-28 14:17:49 +000015120
Ville Syrjälädc41c152014-08-13 11:57:05 +030015121 if (IS_845G(dev) || IS_I865G(dev)) {
15122 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15123 dev->mode_config.cursor_height = 1023;
15124 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015125 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15126 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15127 } else {
15128 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15129 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15130 }
15131
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015132 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015133
Zhao Yakui28c97732009-10-09 11:39:41 +080015134 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015135 INTEL_INFO(dev)->num_pipes,
15136 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015137
Damien Lespiau055e3932014-08-18 13:49:10 +010015138 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015139 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015140 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015141 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015142 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015143 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015144 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015145 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015146 }
15147
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015148 intel_update_czclk(dev_priv);
15149 intel_update_cdclk(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080015150
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015151 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015152
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015153 /* Just disable it once at startup */
15154 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015155 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015156
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015157 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015158 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015159 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015160
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015161 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015162 struct intel_initial_plane_config plane_config = {};
15163
Jesse Barnes46f297f2014-03-07 08:57:48 -080015164 if (!crtc->active)
15165 continue;
15166
Jesse Barnes46f297f2014-03-07 08:57:48 -080015167 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015168 * Note that reserving the BIOS fb up front prevents us
15169 * from stuffing other stolen allocations like the ring
15170 * on top. This prevents some ugliness at boot time, and
15171 * can even allow for smooth boot transitions if the BIOS
15172 * fb is large enough for the active pipe configuration.
15173 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015174 dev_priv->display.get_initial_plane_config(crtc,
15175 &plane_config);
15176
15177 /*
15178 * If the fb is shared between multiple heads, we'll
15179 * just get the first one.
15180 */
15181 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015182 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015183}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015184
Daniel Vetter7fad7982012-07-04 17:51:47 +020015185static void intel_enable_pipe_a(struct drm_device *dev)
15186{
15187 struct intel_connector *connector;
15188 struct drm_connector *crt = NULL;
15189 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015190 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015191
15192 /* We can't just switch on the pipe A, we need to set things up with a
15193 * proper mode and output configuration. As a gross hack, enable pipe A
15194 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015195 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015196 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15197 crt = &connector->base;
15198 break;
15199 }
15200 }
15201
15202 if (!crt)
15203 return;
15204
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015205 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015206 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015207}
15208
Daniel Vetterfa555832012-10-10 23:14:00 +020015209static bool
15210intel_check_plane_mapping(struct intel_crtc *crtc)
15211{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015212 struct drm_device *dev = crtc->base.dev;
15213 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015214 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015215
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015216 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015217 return true;
15218
Ville Syrjälä649636e2015-09-22 19:50:01 +030015219 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015220
15221 if ((val & DISPLAY_PLANE_ENABLE) &&
15222 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15223 return false;
15224
15225 return true;
15226}
15227
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015228static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15229{
15230 struct drm_device *dev = crtc->base.dev;
15231 struct intel_encoder *encoder;
15232
15233 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15234 return true;
15235
15236 return false;
15237}
15238
Daniel Vetter24929352012-07-02 20:28:59 +020015239static void intel_sanitize_crtc(struct intel_crtc *crtc)
15240{
15241 struct drm_device *dev = crtc->base.dev;
15242 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015243 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015244
Daniel Vetter24929352012-07-02 20:28:59 +020015245 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015246 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15247
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015248 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015249 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015250 if (crtc->active) {
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015251 struct intel_plane *plane;
15252
Daniel Vetter96256042015-02-13 21:03:42 +010015253 drm_crtc_vblank_on(&crtc->base);
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015254
15255 /* Disable everything but the primary plane */
15256 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15257 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15258 continue;
15259
15260 plane->disable_plane(&plane->base, &crtc->base);
15261 }
Daniel Vetter96256042015-02-13 21:03:42 +010015262 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015263
Daniel Vetter24929352012-07-02 20:28:59 +020015264 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015265 * disable the crtc (and hence change the state) if it is wrong. Note
15266 * that gen4+ has a fixed plane -> pipe mapping. */
15267 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015268 bool plane;
15269
Daniel Vetter24929352012-07-02 20:28:59 +020015270 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15271 crtc->base.base.id);
15272
15273 /* Pipe has the wrong plane attached and the plane is active.
15274 * Temporarily change the plane mapping and disable everything
15275 * ... */
15276 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015277 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015278 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015279 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015280 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015281 }
Daniel Vetter24929352012-07-02 20:28:59 +020015282
Daniel Vetter7fad7982012-07-04 17:51:47 +020015283 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15284 crtc->pipe == PIPE_A && !crtc->active) {
15285 /* BIOS forgot to enable pipe A, this mostly happens after
15286 * resume. Force-enable the pipe to fix this, the update_dpms
15287 * call below we restore the pipe to the right state, but leave
15288 * the required bits on. */
15289 intel_enable_pipe_a(dev);
15290 }
15291
Daniel Vetter24929352012-07-02 20:28:59 +020015292 /* Adjust the state of the output pipe according to whether we
15293 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015294 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015295 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015296
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015297 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015298 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015299
15300 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015301 * functions or because of calls to intel_crtc_disable_noatomic,
15302 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015303 * pipe A quirk. */
15304 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15305 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015306 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015307 crtc->active ? "enabled" : "disabled");
15308
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015309 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015310 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015311 crtc->base.enabled = crtc->active;
15312
15313 /* Because we only establish the connector -> encoder ->
15314 * crtc links if something is active, this means the
15315 * crtc is now deactivated. Break the links. connector
15316 * -> encoder links are only establish when things are
15317 * actually up, hence no need to break them. */
15318 WARN_ON(crtc->active);
15319
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015320 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015321 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015322 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015323
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015324 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015325 /*
15326 * We start out with underrun reporting disabled to avoid races.
15327 * For correct bookkeeping mark this on active crtcs.
15328 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015329 * Also on gmch platforms we dont have any hardware bits to
15330 * disable the underrun reporting. Which means we need to start
15331 * out with underrun reporting disabled also on inactive pipes,
15332 * since otherwise we'll complain about the garbage we read when
15333 * e.g. coming up after runtime pm.
15334 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015335 * No protection against concurrent access is required - at
15336 * worst a fifo underrun happens which also sets this to false.
15337 */
15338 crtc->cpu_fifo_underrun_disabled = true;
15339 crtc->pch_fifo_underrun_disabled = true;
15340 }
Daniel Vetter24929352012-07-02 20:28:59 +020015341}
15342
15343static void intel_sanitize_encoder(struct intel_encoder *encoder)
15344{
15345 struct intel_connector *connector;
15346 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015347 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015348
15349 /* We need to check both for a crtc link (meaning that the
15350 * encoder is active and trying to read from a pipe) and the
15351 * pipe itself being active. */
15352 bool has_active_crtc = encoder->base.crtc &&
15353 to_intel_crtc(encoder->base.crtc)->active;
15354
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015355 for_each_intel_connector(dev, connector) {
15356 if (connector->base.encoder != &encoder->base)
15357 continue;
15358
15359 active = true;
15360 break;
15361 }
15362
15363 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015364 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15365 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015366 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015367
15368 /* Connector is active, but has no active pipe. This is
15369 * fallout from our resume register restoring. Disable
15370 * the encoder manually again. */
15371 if (encoder->base.crtc) {
15372 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15373 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015374 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015375 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015376 if (encoder->post_disable)
15377 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015378 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015379 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015380
15381 /* Inconsistent output/port/pipe state happens presumably due to
15382 * a bug in one of the get_hw_state functions. Or someplace else
15383 * in our code, like the register restore mess on resume. Clamp
15384 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015385 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015386 if (connector->encoder != encoder)
15387 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015388 connector->base.dpms = DRM_MODE_DPMS_OFF;
15389 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015390 }
15391 }
15392 /* Enabled encoders without active connectors will be fixed in
15393 * the crtc fixup. */
15394}
15395
Imre Deak04098752014-02-18 00:02:16 +020015396void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015397{
15398 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015399 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015400
Imre Deak04098752014-02-18 00:02:16 +020015401 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15402 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15403 i915_disable_vga(dev);
15404 }
15405}
15406
15407void i915_redisable_vga(struct drm_device *dev)
15408{
15409 struct drm_i915_private *dev_priv = dev->dev_private;
15410
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015411 /* This function can be called both from intel_modeset_setup_hw_state or
15412 * at a very early point in our resume sequence, where the power well
15413 * structures are not yet restored. Since this function is at a very
15414 * paranoid "someone might have enabled VGA while we were not looking"
15415 * level, just check if the power well is enabled instead of trying to
15416 * follow the "don't touch the power well if we don't need it" policy
15417 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015418 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015419 return;
15420
Imre Deak04098752014-02-18 00:02:16 +020015421 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015422}
15423
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015424static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015425{
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015426 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015427
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015428 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015429}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015430
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015431/* FIXME read out full plane state for all planes */
15432static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015433{
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015434 struct drm_plane *primary = crtc->base.primary;
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015435 struct intel_plane_state *plane_state =
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015436 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015437
Matt Roper19b8d382015-09-24 15:53:17 -070015438 plane_state->visible = crtc->active &&
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015439 primary_get_hw_state(to_intel_plane(primary));
15440
15441 if (plane_state->visible)
15442 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015443}
15444
Daniel Vetter30e984d2013-06-05 13:34:17 +020015445static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015446{
15447 struct drm_i915_private *dev_priv = dev->dev_private;
15448 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015449 struct intel_crtc *crtc;
15450 struct intel_encoder *encoder;
15451 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015452 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015453
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015454 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015455 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015456 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015457 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015458
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015459 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015460 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015461
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015462 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015463 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015464
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015465 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015466
15467 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15468 crtc->base.base.id,
15469 crtc->active ? "enabled" : "disabled");
15470 }
15471
Daniel Vetter53589012013-06-05 13:34:16 +020015472 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15473 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15474
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015475 pll->on = pll->get_hw_state(dev_priv, pll,
15476 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015477 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015478 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015479 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015480 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015481 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015482 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015483 }
Daniel Vetter53589012013-06-05 13:34:16 +020015484 }
Daniel Vetter53589012013-06-05 13:34:16 +020015485
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015486 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015487 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015488
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015489 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015490 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015491 }
15492
Damien Lespiaub2784e12014-08-05 11:29:37 +010015493 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015494 pipe = 0;
15495
15496 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015497 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15498 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015499 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015500 } else {
15501 encoder->base.crtc = NULL;
15502 }
15503
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015504 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015505 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015506 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015507 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015508 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015509 }
15510
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015511 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015512 if (connector->get_hw_state(connector)) {
15513 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015514 connector->base.encoder = &connector->encoder->base;
15515 } else {
15516 connector->base.dpms = DRM_MODE_DPMS_OFF;
15517 connector->base.encoder = NULL;
15518 }
15519 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15520 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015521 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015522 connector->base.encoder ? "enabled" : "disabled");
15523 }
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015524
15525 for_each_intel_crtc(dev, crtc) {
15526 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15527
15528 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15529 if (crtc->base.state->active) {
15530 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15531 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15532 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15533
15534 /*
15535 * The initial mode needs to be set in order to keep
15536 * the atomic core happy. It wants a valid mode if the
15537 * crtc's enabled, so we do the above call.
15538 *
15539 * At this point some state updated by the connectors
15540 * in their ->detect() callback has not run yet, so
15541 * no recalculation can be done yet.
15542 *
15543 * Even if we could do a recalculation and modeset
15544 * right now it would cause a double modeset if
15545 * fbdev or userspace chooses a different initial mode.
15546 *
15547 * If that happens, someone indicated they wanted a
15548 * mode change, which means it's safe to do a full
15549 * recalculation.
15550 */
15551 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015552
15553 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15554 update_scanline_offset(crtc);
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015555 }
15556 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015557}
15558
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015559/* Scan out the current hw modeset state,
15560 * and sanitizes it to the current state
15561 */
15562static void
15563intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015564{
15565 struct drm_i915_private *dev_priv = dev->dev_private;
15566 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015567 struct intel_crtc *crtc;
15568 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015569 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015570
15571 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015572
15573 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015574 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015575 intel_sanitize_encoder(encoder);
15576 }
15577
Damien Lespiau055e3932014-08-18 13:49:10 +010015578 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015579 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15580 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015581 intel_dump_pipe_config(crtc, crtc->config,
15582 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015583 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015584
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015585 intel_modeset_update_connector_atomic_state(dev);
15586
Daniel Vetter35c95372013-07-17 06:55:04 +020015587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15589
15590 if (!pll->on || pll->active)
15591 continue;
15592
15593 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15594
15595 pll->disable(dev_priv, pll);
15596 pll->on = false;
15597 }
15598
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015599 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015600 vlv_wm_get_hw_state(dev);
15601 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015602 skl_wm_get_hw_state(dev);
15603 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015604 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015605
15606 for_each_intel_crtc(dev, crtc) {
15607 unsigned long put_domains;
15608
15609 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15610 if (WARN_ON(put_domains))
15611 modeset_put_power_domains(dev_priv, put_domains);
15612 }
15613 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015614}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015615
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015616void intel_display_resume(struct drm_device *dev)
15617{
15618 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15619 struct intel_connector *conn;
15620 struct intel_plane *plane;
15621 struct drm_crtc *crtc;
15622 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015623
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015624 if (!state)
15625 return;
15626
15627 state->acquire_ctx = dev->mode_config.acquire_ctx;
15628
15629 /* preserve complete old state, including dpll */
15630 intel_atomic_get_shared_dpll_state(state);
15631
15632 for_each_crtc(dev, crtc) {
15633 struct drm_crtc_state *crtc_state =
15634 drm_atomic_get_crtc_state(state, crtc);
15635
15636 ret = PTR_ERR_OR_ZERO(crtc_state);
15637 if (ret)
15638 goto err;
15639
15640 /* force a restore */
15641 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015642 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015643
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015644 for_each_intel_plane(dev, plane) {
15645 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15646 if (ret)
15647 goto err;
15648 }
15649
15650 for_each_intel_connector(dev, conn) {
15651 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15652 if (ret)
15653 goto err;
15654 }
15655
15656 intel_modeset_setup_hw_state(dev);
15657
15658 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015659 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015660 if (!ret)
15661 return;
15662
15663err:
15664 DRM_ERROR("Restoring old state failed with %i\n", ret);
15665 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015666}
15667
15668void intel_modeset_gem_init(struct drm_device *dev)
15669{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015670 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015671 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015672 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015673
Imre Deakae484342014-03-31 15:10:44 +030015674 mutex_lock(&dev->struct_mutex);
15675 intel_init_gt_powersave(dev);
15676 mutex_unlock(&dev->struct_mutex);
15677
Chris Wilson1833b132012-05-09 11:56:28 +010015678 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015679
15680 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015681
15682 /*
15683 * Make sure any fbs we allocated at startup are properly
15684 * pinned & fenced. When we do the allocation it's too early
15685 * for this.
15686 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015687 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015688 obj = intel_fb_obj(c->primary->fb);
15689 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015690 continue;
15691
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015692 mutex_lock(&dev->struct_mutex);
15693 ret = intel_pin_and_fence_fb_obj(c->primary,
15694 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015695 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015696 mutex_unlock(&dev->struct_mutex);
15697 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015698 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15699 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015700 drm_framebuffer_unreference(c->primary->fb);
15701 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015702 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015703 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015704 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015705 }
15706 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015707
15708 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015709}
15710
Imre Deak4932e2c2014-02-11 17:12:48 +020015711void intel_connector_unregister(struct intel_connector *intel_connector)
15712{
15713 struct drm_connector *connector = &intel_connector->base;
15714
15715 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015716 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015717}
15718
Jesse Barnes79e53942008-11-07 14:24:08 -080015719void intel_modeset_cleanup(struct drm_device *dev)
15720{
Jesse Barnes652c3932009-08-17 13:31:43 -070015721 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015722 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015723
Imre Deak2eb52522014-11-19 15:30:05 +020015724 intel_disable_gt_powersave(dev);
15725
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015726 intel_backlight_unregister(dev);
15727
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015728 /*
15729 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015730 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015731 * experience fancy races otherwise.
15732 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015733 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015734
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015735 /*
15736 * Due to the hpd irq storm handling the hotplug work can re-arm the
15737 * poll handlers. Hence disable polling after hpd handling is shut down.
15738 */
Keith Packardf87ea762010-10-03 19:36:26 -070015739 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015740
Jesse Barnes723bfd72010-10-07 16:01:13 -070015741 intel_unregister_dsm_handler();
15742
Paulo Zanoni7733b492015-07-07 15:26:04 -030015743 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015744
Chris Wilson1630fe72011-07-08 12:22:42 +010015745 /* flush any delayed tasks or pending work */
15746 flush_scheduled_work();
15747
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015748 /* destroy the backlight and sysfs files before encoders/connectors */
15749 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015750 struct intel_connector *intel_connector;
15751
15752 intel_connector = to_intel_connector(connector);
15753 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015754 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015755
Jesse Barnes79e53942008-11-07 14:24:08 -080015756 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015757
15758 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015759
15760 mutex_lock(&dev->struct_mutex);
15761 intel_cleanup_gt_powersave(dev);
15762 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015763}
15764
Dave Airlie28d52042009-09-21 14:33:58 +100015765/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015766 * Return which encoder is currently attached for connector.
15767 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015768struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015769{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015770 return &intel_attached_encoder(connector)->base;
15771}
Jesse Barnes79e53942008-11-07 14:24:08 -080015772
Chris Wilsondf0e9242010-09-09 16:20:55 +010015773void intel_connector_attach_encoder(struct intel_connector *connector,
15774 struct intel_encoder *encoder)
15775{
15776 connector->encoder = encoder;
15777 drm_mode_connector_attach_encoder(&connector->base,
15778 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015779}
Dave Airlie28d52042009-09-21 14:33:58 +100015780
15781/*
15782 * set vga decode state - true == enable VGA decode
15783 */
15784int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15785{
15786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015787 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015788 u16 gmch_ctrl;
15789
Chris Wilson75fa0412014-02-07 18:37:02 -020015790 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15791 DRM_ERROR("failed to read control word\n");
15792 return -EIO;
15793 }
15794
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015795 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15796 return 0;
15797
Dave Airlie28d52042009-09-21 14:33:58 +100015798 if (state)
15799 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15800 else
15801 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015802
15803 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15804 DRM_ERROR("failed to write control word\n");
15805 return -EIO;
15806 }
15807
Dave Airlie28d52042009-09-21 14:33:58 +100015808 return 0;
15809}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015810
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015811struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015812
15813 u32 power_well_driver;
15814
Chris Wilson63b66e52013-08-08 15:12:06 +020015815 int num_transcoders;
15816
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015817 struct intel_cursor_error_state {
15818 u32 control;
15819 u32 position;
15820 u32 base;
15821 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015822 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823
15824 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015825 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015827 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015828 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829
15830 struct intel_plane_error_state {
15831 u32 control;
15832 u32 stride;
15833 u32 size;
15834 u32 pos;
15835 u32 addr;
15836 u32 surface;
15837 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015838 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015839
15840 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015841 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015842 enum transcoder cpu_transcoder;
15843
15844 u32 conf;
15845
15846 u32 htotal;
15847 u32 hblank;
15848 u32 hsync;
15849 u32 vtotal;
15850 u32 vblank;
15851 u32 vsync;
15852 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015853};
15854
15855struct intel_display_error_state *
15856intel_display_capture_error_state(struct drm_device *dev)
15857{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015859 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015860 int transcoders[] = {
15861 TRANSCODER_A,
15862 TRANSCODER_B,
15863 TRANSCODER_C,
15864 TRANSCODER_EDP,
15865 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015866 int i;
15867
Chris Wilson63b66e52013-08-08 15:12:06 +020015868 if (INTEL_INFO(dev)->num_pipes == 0)
15869 return NULL;
15870
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015871 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015872 if (error == NULL)
15873 return NULL;
15874
Imre Deak190be112013-11-25 17:15:31 +020015875 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015876 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15877
Damien Lespiau055e3932014-08-18 13:49:10 +010015878 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015879 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015880 __intel_display_power_is_enabled(dev_priv,
15881 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015882 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015883 continue;
15884
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015885 error->cursor[i].control = I915_READ(CURCNTR(i));
15886 error->cursor[i].position = I915_READ(CURPOS(i));
15887 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015888
15889 error->plane[i].control = I915_READ(DSPCNTR(i));
15890 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015891 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015892 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015893 error->plane[i].pos = I915_READ(DSPPOS(i));
15894 }
Paulo Zanonica291362013-03-06 20:03:14 -030015895 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15896 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015897 if (INTEL_INFO(dev)->gen >= 4) {
15898 error->plane[i].surface = I915_READ(DSPSURF(i));
15899 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15900 }
15901
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015902 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015903
Sonika Jindal3abfce72014-07-21 15:23:43 +053015904 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015905 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015906 }
15907
15908 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15909 if (HAS_DDI(dev_priv->dev))
15910 error->num_transcoders++; /* Account for eDP. */
15911
15912 for (i = 0; i < error->num_transcoders; i++) {
15913 enum transcoder cpu_transcoder = transcoders[i];
15914
Imre Deakddf9c532013-11-27 22:02:02 +020015915 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015916 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015917 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015918 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015919 continue;
15920
Chris Wilson63b66e52013-08-08 15:12:06 +020015921 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15922
15923 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15924 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15925 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15926 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15927 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15928 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15929 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015930 }
15931
15932 return error;
15933}
15934
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015935#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15936
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015937void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015938intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015939 struct drm_device *dev,
15940 struct intel_display_error_state *error)
15941{
Damien Lespiau055e3932014-08-18 13:49:10 +010015942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015943 int i;
15944
Chris Wilson63b66e52013-08-08 15:12:06 +020015945 if (!error)
15946 return;
15947
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015948 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015949 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015950 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015951 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015952 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015953 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015954 err_printf(m, " Power: %s\n",
15955 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015956 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015957 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015958
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015959 err_printf(m, "Plane [%d]:\n", i);
15960 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15961 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015962 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015963 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15964 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015965 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015966 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015967 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015968 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015969 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15970 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015971 }
15972
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015973 err_printf(m, "Cursor [%d]:\n", i);
15974 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15975 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15976 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015977 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015978
15979 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015980 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015981 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015982 err_printf(m, " Power: %s\n",
15983 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015984 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15985 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15986 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15987 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15988 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15989 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15990 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15991 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015992}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015993
15994void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15995{
15996 struct intel_crtc *crtc;
15997
15998 for_each_intel_crtc(dev, crtc) {
15999 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016000
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016001 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016002
16003 work = crtc->unpin_work;
16004
16005 if (work && work->event &&
16006 work->event->base.file_priv == file) {
16007 kfree(work->event);
16008 work->event = NULL;
16009 }
16010
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016011 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016012 }
16013}