blob: 103cacbd8a8db63bc9698ac41fa367e803778269 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002382 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002383 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002384 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
Chris Wilson06d98132012-04-17 15:31:24 +01002391 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002413err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002415 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416}
2417
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 struct i915_ggtt_view view;
2423 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424
Matt Roperebcdd392014-07-09 16:22:11 -07002425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
Chris Wilson1690e1e2011-12-14 13:57:08 +01002430 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002431 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432}
2433
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002515 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002518 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Chris Wilsonff2652e2014-03-10 08:07:02 +00002525 if (plane_config->size == 0)
2526 return false;
2527
Paulo Zanoni3badb492015-09-23 12:52:23 -03002528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau49af4492015-01-20 12:51:44 +00002541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551
2552 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559
Daniel Vetterf6936e22015-03-26 12:17:05 +01002560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 return false;
2567}
2568
Matt Roperafd65eb2015-02-03 13:10:04 -08002569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002583static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586{
2587 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 struct drm_crtc *c;
2590 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002591 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002593 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 return;
2598
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 fb = &plane_config->fb->base;
2601 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002602 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002610 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 fb = c->primary->fb;
2620 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 continue;
2622
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 }
2628 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629
2630 return;
2631
2632valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
Daniel Vetter88595ac2015-03-26 12:42:24 +01002641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650}
2651
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002662 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002663 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002664 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002667
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002668 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002686 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 }
2706
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002709 dspcntr |= DISPPLANE_8BPP;
2710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
2729 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002730 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002731 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002736
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
Ville Syrjäläb98971272014-08-27 16:51:22 +03002740 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002741
Daniel Vetterc2c75132012-07-05 12:17:30 +02002742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002747 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002750 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002752
Matt Roper8e7d6882015-01-21 16:35:41 -08002753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 dspcntr |= DISPPLANE_ROTATE_180;
2755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 }
2765
Paulo Zanoni2db33662015-09-14 15:20:03 -03002766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 I915_WRITE(reg, dspcntr);
2770
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002776 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780}
2781
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002798 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002813 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2817
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 dspcntr |= DISPPLANE_8BPP;
2821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
2837 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002838 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002848 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002851 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002852 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 }
2867 }
2868
Paulo Zanoni2db33662015-09-14 15:20:03 -03002869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
Sonika Jindal48404c12014-08-22 14:06:04 +05302872 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884}
2885
Damien Lespiaub3218032015-02-27 11:15:18 +00002886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002925 struct i915_vma *vma;
2926 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002929 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002944}
2945
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002954}
2955
Chandra Kondurua1b22782015-04-07 15:28:45 -07002956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
Chandra Kondurua1b22782015-04-07 15:28:45 -07002964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970 }
2971}
2972
Chandra Konduru6156a452015-04-27 13:48:39 -07002973u32 skl_plane_ctl_format(uint32_t pixel_format)
2974{
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002976 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
2989 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003008 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003010
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012}
3013
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 switch (fb_modifier) {
3017 case DRM_FORMAT_MOD_NONE:
3018 break;
3019 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 default:
3026 MISSING_CASE(fb_modifier);
3027 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003028
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030}
3031
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 switch (rotation) {
3035 case BIT(DRM_ROTATE_0):
3036 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303042 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303046 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003051 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003052}
3053
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003069 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003078 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3083 }
3084
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
Damien Lespiaub3218032015-02-27 11:15:18 +00003096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003102
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003117 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003118 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003167 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003168 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003169
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 plane_state = to_intel_plane_state(plane->base.state);
3198
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003199 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203 }
3204}
3205
Ville Syrjälä75147472014-11-24 18:28:11 +02003206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003221 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003268 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275static void
Chris Wilson14667a42012-04-03 17:58:35 +01003276intel_finish_fb(struct drm_framebuffer *old_fb)
3277{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003278 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003279 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003280 bool was_interruptible = dev_priv->mm.interruptible;
3281 int ret;
3282
Chris Wilson14667a42012-04-03 17:58:35 +01003283 /* Big Hammer, we also need to ensure that any pending
3284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3285 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 * framebuffer. Note that we rely on userspace rendering
3287 * into the buffer attached to the pipe they are waiting
3288 * on. If not, userspace generates a GPU hang with IPEHR
3289 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003290 *
3291 * This should only fail upon a hung GPU, in which case we
3292 * can safely continue.
3293 */
3294 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003295 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003296 dev_priv->mm.interruptible = was_interruptible;
3297
Chris Wilson2e2f3512015-04-27 13:41:14 +01003298 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003299}
3300
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003306 bool pending;
3307
3308 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3309 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3310 return false;
3311
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003312 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003313 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003314 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003315
3316 return pending;
3317}
3318
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003319static void intel_update_pipe_config(struct intel_crtc *crtc,
3320 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321{
3322 struct drm_device *dev = crtc->base.dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003324 struct intel_crtc_state *pipe_config =
3325 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003326
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003327 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3328 crtc->base.mode = crtc->base.state->mode;
3329
3330 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3331 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3332 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003333
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003334 if (HAS_DDI(dev))
3335 intel_set_pipe_csc(&crtc->base);
3336
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337 /*
3338 * Update pipe size and adjust fitter if needed: the reason for this is
3339 * that in compute_mode_changes we check the native mode (not the pfit
3340 * mode) to see if we can flip rather than do a full mode set. In the
3341 * fastboot case, we'll flip, but if we don't update the pipesrc and
3342 * pfit state, we'll end up with a big fb scanned out into the wrong
3343 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 */
3345
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003347 ((pipe_config->pipe_src_w - 1) << 16) |
3348 (pipe_config->pipe_src_h - 1));
3349
3350 /* on skylake this is done by detaching scalers */
3351 if (INTEL_INFO(dev)->gen >= 9) {
3352 skl_detach_scalers(crtc);
3353
3354 if (pipe_config->pch_pfit.enabled)
3355 skylake_pfit_enable(crtc);
3356 } else if (HAS_PCH_SPLIT(dev)) {
3357 if (pipe_config->pch_pfit.enabled)
3358 ironlake_pfit_enable(crtc);
3359 else if (old_crtc_state->pch_pfit.enabled)
3360 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003361 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362}
3363
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003375 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003403}
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003414 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 udelay(150);
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 udelay(150);
3444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 break;
3459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
3464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 udelay(150);
3479
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496}
3497
Akshay Joshi0206e352011-08-16 15:34:10 -04003498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513
Adam Jacksone1a44742010-06-25 15:32:14 -04003514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 udelay(150);
3524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536
Daniel Vetterd74cf322012-10-26 10:58:13 +02003537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(150);
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 udelay(500);
3563
Sean Paulfa37d392012-03-02 12:53:39 -05003564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
Sean Paulfa37d392012-03-02 12:53:39 -05003575 if (retry < 5)
3576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
3578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
3581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(150);
3606
Akshay Joshi0206e352011-08-16 15:34:10 -04003607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 udelay(500);
3616
Sean Paulfa37d392012-03-02 12:53:39 -05003617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
Sean Paulfa37d392012-03-02 12:53:39 -05003628 if (retry < 5)
3629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630 }
3631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
Jesse Barnes357555c2011-04-28 15:09:55 -07003637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
Daniel Vetter01a415f2012-10-27 15:58:40 +02003657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
3675
3676 /* enable CPU FDI TX and PCH FDI RX */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3686
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3695
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
3698
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3703
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
3717
3718 /* Train 2 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762
Jesse Barnesc64e3112010-09-10 11:27:03 -07003763
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 udelay(200);
3781
Paulo Zanoni20749732012-11-23 15:30:38 -02003782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003787
Paulo Zanoni20749732012-11-23 15:30:38 -02003788 POSTING_READ(reg);
3789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 }
3791}
3792
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003846 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003885 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922{
Chris Wilson0f911282012-04-17 10:05:38 +01003923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003925
Daniel Vetter2c10d572012-12-20 21:24:07 +01003926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Chris Wilson975d5682014-08-20 13:13:34 +01003940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945}
3946
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
Ville Syrjäläa5805162015-05-26 20:42:30 +03003956 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003985 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
4023 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004032
Ville Syrjäläa5805162015-05-26 20:42:30 +03004033 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004034}
4035
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113{
4114 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterab9412b2013-05-03 11:49:46 +02004120 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004121
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
Daniel Vettercd986ab2012-10-26 10:58:12 +02004125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004131 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142 temp |= sel;
4143 else
4144 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004155 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004161 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004162
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004171 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004172 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
4179 switch (intel_trans_dp_port_sel(crtc)) {
4180 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 break;
4183 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004184 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185 break;
4186 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004188 break;
4189 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004190 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191 }
4192
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 }
4195
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004196 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004197}
4198
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004199static void lpt_pch_enable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004204 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004205
Daniel Vetterab9412b2013-05-03 11:49:46 +02004206 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004208 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Paulo Zanoni0540e482012-10-31 18:12:40 -02004210 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004211 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212
Paulo Zanoni937bb612012-10-31 18:12:47 -02004213 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004214}
4215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004216struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4217 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004218{
Daniel Vettere2b78262013-06-07 23:10:03 +02004219 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004220 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004221 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004222 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004223
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004224 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4225
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004226 if (HAS_PCH_IBX(dev_priv->dev)) {
4227 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004228 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004229 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004230
Daniel Vetter46edb022013-06-05 13:34:12 +02004231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004233
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004234 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004235
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004236 goto found;
4237 }
4238
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304239 if (IS_BROXTON(dev_priv->dev)) {
4240 /* PLL is attached to port in bxt */
4241 struct intel_encoder *encoder;
4242 struct intel_digital_port *intel_dig_port;
4243
4244 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4245 if (WARN_ON(!encoder))
4246 return NULL;
4247
4248 intel_dig_port = enc_to_dig_port(&encoder->base);
4249 /* 1:1 mapping between ports and PLLs */
4250 i = (enum intel_dpll_id)intel_dig_port->port;
4251 pll = &dev_priv->shared_dplls[i];
4252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004254 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304255
4256 goto found;
4257 }
4258
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4260 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261
4262 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004263 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264 continue;
4265
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004266 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004267 &shared_dpll[i].hw_state,
4268 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004269 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004270 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273 goto found;
4274 }
4275 }
4276
4277 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004281 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4282 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004283 goto found;
4284 }
4285 }
4286
4287 return NULL;
4288
4289found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 if (shared_dpll[i].crtc_mask == 0)
4291 shared_dpll[i].hw_state =
4292 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004295 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4296 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004299
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004300 return pll;
4301}
4302
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004303static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004304{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 struct drm_i915_private *dev_priv = to_i915(state->dev);
4306 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004307 struct intel_shared_dpll *pll;
4308 enum intel_dpll_id i;
4309
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004310 if (!to_intel_atomic_state(state)->dpll_set)
4311 return;
4312
4313 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004314 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4315 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004316 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004317 }
4318}
4319
Daniel Vettera1520312013-05-03 11:49:50 +02004320static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004321{
4322 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004323 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004324 u32 temp;
4325
4326 temp = I915_READ(dslreg);
4327 udelay(500);
4328 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004329 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004330 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004331 }
4332}
4333
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334static int
4335skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4336 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4337 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004338{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339 struct intel_crtc_scaler_state *scaler_state =
4340 &crtc_state->scaler_state;
4341 struct intel_crtc *intel_crtc =
4342 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004343 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004344
4345 need_scaling = intel_rotation_90_or_270(rotation) ?
4346 (src_h != dst_w || src_w != dst_h):
4347 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348
4349 /*
4350 * if plane is being disabled or scaler is no more required or force detach
4351 * - free scaler binded to this plane/crtc
4352 * - in order to do this, update crtc->scaler_usage
4353 *
4354 * Here scaler state in crtc_state is set free so that
4355 * scaler can be assigned to other user. Actual register
4356 * update to free the scaler is done in plane/panel-fit programming.
4357 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4358 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004360 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004361 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362 scaler_state->scalers[*scaler_id].in_use = 0;
4363
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4365 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4366 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004367 scaler_state->scaler_users);
4368 *scaler_id = -1;
4369 }
4370 return 0;
4371 }
4372
4373 /* range checks */
4374 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4375 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4376
4377 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4378 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004380 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004381 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004382 return -EINVAL;
4383 }
4384
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 /* mark this plane as a scaler user in crtc_state */
4386 scaler_state->scaler_users |= (1 << scaler_user);
4387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4390 scaler_state->scaler_users);
4391
4392 return 0;
4393}
4394
4395/**
4396 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4397 *
4398 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004399 *
4400 * Return
4401 * 0 - scaler_usage updated successfully
4402 * error - requested scaling cannot be supported or other error condition
4403 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004404int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405{
4406 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004407 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408
4409 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4410 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4411
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004412 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4414 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004415 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416}
4417
4418/**
4419 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4420 *
4421 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 * @plane_state: atomic plane state to update
4423 *
4424 * Return
4425 * 0 - scaler_usage updated successfully
4426 * error - requested scaling cannot be supported or other error condition
4427 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004428static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4429 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004433 struct intel_plane *intel_plane =
4434 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004435 struct drm_framebuffer *fb = plane_state->base.fb;
4436 int ret;
4437
4438 bool force_detach = !fb || !plane_state->visible;
4439
4440 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4441 intel_plane->base.base.id, intel_crtc->pipe,
4442 drm_plane_index(&intel_plane->base));
4443
4444 ret = skl_update_scaler(crtc_state, force_detach,
4445 drm_plane_index(&intel_plane->base),
4446 &plane_state->scaler_id,
4447 plane_state->base.rotation,
4448 drm_rect_width(&plane_state->src) >> 16,
4449 drm_rect_height(&plane_state->src) >> 16,
4450 drm_rect_width(&plane_state->dst),
4451 drm_rect_height(&plane_state->dst));
4452
4453 if (ret || plane_state->scaler_id < 0)
4454 return ret;
4455
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004457 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004459 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004460 return -EINVAL;
4461 }
4462
4463 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004464 switch (fb->pixel_format) {
4465 case DRM_FORMAT_RGB565:
4466 case DRM_FORMAT_XBGR8888:
4467 case DRM_FORMAT_XRGB8888:
4468 case DRM_FORMAT_ABGR8888:
4469 case DRM_FORMAT_ARGB8888:
4470 case DRM_FORMAT_XRGB2101010:
4471 case DRM_FORMAT_XBGR2101010:
4472 case DRM_FORMAT_YUYV:
4473 case DRM_FORMAT_YVYU:
4474 case DRM_FORMAT_UYVY:
4475 case DRM_FORMAT_VYUY:
4476 break;
4477 default:
4478 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4479 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4480 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 }
4482
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 return 0;
4484}
4485
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004486static void skylake_scaler_disable(struct intel_crtc *crtc)
4487{
4488 int i;
4489
4490 for (i = 0; i < crtc->num_scalers; i++)
4491 skl_detach_scaler(crtc, i);
4492}
4493
4494static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004495{
4496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004499 struct intel_crtc_scaler_state *scaler_state =
4500 &crtc->config->scaler_state;
4501
4502 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004504 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004505 int id;
4506
4507 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4508 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4509 return;
4510 }
4511
4512 id = scaler_state->scaler_id;
4513 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4514 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4515 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4516 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4517
4518 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004519 }
4520}
4521
Jesse Barnesb074cec2013-04-25 12:55:02 -07004522static void ironlake_pfit_enable(struct intel_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
4527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004528 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004529 /* Force use of hard-coded filter coefficients
4530 * as some pre-programmed values are broken,
4531 * e.g. x201.
4532 */
4533 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4534 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4535 PF_PIPE_SEL_IVB(pipe));
4536 else
4537 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004538 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4539 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004540 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004541}
4542
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004543void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 return;
4550
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004551 /* We can only enable IPS after we enable a plane and wait for a vblank */
4552 intel_wait_for_vblank(dev, crtc->pipe);
4553
Paulo Zanonid77e4532013-09-24 13:52:55 -03004554 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004555 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004556 mutex_lock(&dev_priv->rps.hw_lock);
4557 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4558 mutex_unlock(&dev_priv->rps.hw_lock);
4559 /* Quoting Art Runyan: "its not safe to expect any particular
4560 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 * mailbox." Moreover, the mailbox may return a bogus state,
4562 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004563 */
4564 } else {
4565 I915_WRITE(IPS_CTL, IPS_ENABLE);
4566 /* The bit only becomes 1 in the next vblank, so this wait here
4567 * is essentially intel_wait_for_vblank. If we don't have this
4568 * and don't wait for vblanks until the end of crtc_enable, then
4569 * the HW state readout code will complain that the expected
4570 * IPS_CTL value is not the one we read. */
4571 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4572 DRM_ERROR("Timed out waiting for IPS enable\n");
4573 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574}
4575
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004576void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577{
4578 struct drm_device *dev = crtc->base.dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 return;
4583
4584 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004585 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004586 mutex_lock(&dev_priv->rps.hw_lock);
4587 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4588 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004589 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4590 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4591 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004592 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004593 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004594 POSTING_READ(IPS_CTL);
4595 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596
4597 /* We need to wait for a vblank before we can disable the plane. */
4598 intel_wait_for_vblank(dev, crtc->pipe);
4599}
4600
4601/** Loads the palette/gamma unit for the CRTC with the prepared values */
4602static void intel_crtc_load_lut(struct drm_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4607 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004608 int i;
4609 bool reenable_ips = false;
4610
4611 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004612 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004613 return;
4614
Imre Deak50360402015-01-16 00:55:16 -08004615 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004616 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617 assert_dsi_pll_enabled(dev_priv);
4618 else
4619 assert_pll_enabled(dev_priv, pipe);
4620 }
4621
Paulo Zanonid77e4532013-09-24 13:52:55 -03004622 /* Workaround : Do not read or write the pipe palette/gamma data while
4623 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4624 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004625 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004626 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4627 GAMMA_MODE_MODE_SPLIT)) {
4628 hsw_disable_ips(intel_crtc);
4629 reenable_ips = true;
4630 }
4631
4632 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004633 u32 palreg;
4634
4635 if (HAS_GMCH_DISPLAY(dev))
4636 palreg = PALETTE(pipe, i);
4637 else
4638 palreg = LGC_PALETTE(pipe, i);
4639
4640 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 (intel_crtc->lut_r[i] << 16) |
4642 (intel_crtc->lut_g[i] << 8) |
4643 intel_crtc->lut_b[i]);
4644 }
4645
4646 if (reenable_ips)
4647 hsw_enable_ips(intel_crtc);
4648}
4649
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004650static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004651{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004652 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004653 struct drm_device *dev = intel_crtc->base.dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655
4656 mutex_lock(&dev->struct_mutex);
4657 dev_priv->mm.interruptible = false;
4658 (void) intel_overlay_switch_off(intel_crtc->overlay);
4659 dev_priv->mm.interruptible = true;
4660 mutex_unlock(&dev->struct_mutex);
4661 }
4662
4663 /* Let userspace switch the overlay on again. In most cases userspace
4664 * has to recompute where to put it anyway.
4665 */
4666}
4667
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668/**
4669 * intel_post_enable_primary - Perform operations after enabling primary plane
4670 * @crtc: the CRTC whose primary plane was just enabled
4671 *
4672 * Performs potentially sleeping operations that must be done after the primary
4673 * plane is enabled, such as updating FBC and IPS. Note that this may be
4674 * called due to an explicit primary plane update, or due to an implicit
4675 * re-enable that is caused when a sprite plane is updated to no longer
4676 * completely hide the primary plane.
4677 */
4678static void
4679intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680{
4681 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004685
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004686 /*
4687 * BDW signals flip done immediately if the plane
4688 * is disabled, even if the plane enable is already
4689 * armed to occur at the next vblank :(
4690 */
4691 if (IS_BROADWELL(dev))
4692 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004693
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004694 /*
4695 * FIXME IPS should be fine as long as one plane is
4696 * enabled, but in practice it seems to have problems
4697 * when going from primary only to sprite only and vice
4698 * versa.
4699 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004700 hsw_enable_ips(intel_crtc);
4701
Daniel Vetterf99d7062014-06-19 16:01:59 +02004702 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So don't enable underrun reporting before at least some planes
4705 * are enabled.
4706 * FIXME: Need to fix the logic to work when we turn off all planes
4707 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004708 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709 if (IS_GEN2(dev))
4710 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4711
4712 /* Underruns don't raise interrupts, so check manually. */
4713 if (HAS_GMCH_DISPLAY(dev))
4714 i9xx_check_fifo_underruns(dev_priv);
4715}
4716
4717/**
4718 * intel_pre_disable_primary - Perform operations before disabling primary plane
4719 * @crtc: the CRTC whose primary plane is to be disabled
4720 *
4721 * Performs potentially sleeping operations that must be done before the
4722 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4723 * be called due to an explicit primary plane update, or due to an implicit
4724 * disable that is caused when a sprite plane completely hides the primary
4725 * plane.
4726 */
4727static void
4728intel_pre_disable_primary(struct drm_crtc *crtc)
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4733 int pipe = intel_crtc->pipe;
4734
4735 /*
4736 * Gen2 reports pipe underruns whenever all planes are disabled.
4737 * So diasble underrun reporting before all the planes get disabled.
4738 * FIXME: Need to fix the logic to work when we turn off all planes
4739 * but leave the pipe running.
4740 */
4741 if (IS_GEN2(dev))
4742 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4743
4744 /*
4745 * Vblank time updates from the shadow to live plane control register
4746 * are blocked if the memory self-refresh mode is active at that
4747 * moment. So to make sure the plane gets truly disabled, disable
4748 * first the self-refresh mode. The self-refresh enable bit in turn
4749 * will be checked/applied by the HW only at the next frame start
4750 * event which is after the vblank start event, so we need to have a
4751 * wait-for-vblank between disabling the plane and the pipe.
4752 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004753 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004755 dev_priv->wm.vlv.cxsr = false;
4756 intel_wait_for_vblank(dev, pipe);
4757 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004758
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004759 /*
4760 * FIXME IPS should be fine as long as one plane is
4761 * enabled, but in practice it seems to have problems
4762 * when going from primary only to sprite only and vice
4763 * versa.
4764 */
4765 hsw_disable_ips(intel_crtc);
4766}
4767
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004768static void intel_post_plane_update(struct intel_crtc *crtc)
4769{
4770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004772 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004773
4774 if (atomic->wait_vblank)
4775 intel_wait_for_vblank(dev, crtc->pipe);
4776
4777 intel_frontbuffer_flip(dev, atomic->fb_bits);
4778
Ville Syrjälä852eb002015-06-24 22:00:07 +03004779 if (atomic->disable_cxsr)
4780 crtc->wm.cxsr_allowed = true;
4781
Ville Syrjäläf015c552015-06-24 22:00:02 +03004782 if (crtc->atomic.update_wm_post)
4783 intel_update_watermarks(&crtc->base);
4784
Paulo Zanonic80ac852015-07-02 19:25:13 -03004785 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004786 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787
4788 if (atomic->post_enable_primary)
4789 intel_post_enable_primary(&crtc->base);
4790
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791 memset(atomic, 0, sizeof(*atomic));
4792}
4793
4794static void intel_pre_plane_update(struct intel_crtc *crtc)
4795{
4796 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004797 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004798 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004799
4800 if (atomic->wait_for_flips)
4801 intel_crtc_wait_for_pending_flips(&crtc->base);
4802
Paulo Zanonic80ac852015-07-02 19:25:13 -03004803 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004804 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004806 if (crtc->atomic.disable_ips)
4807 hsw_disable_ips(crtc);
4808
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004809 if (atomic->pre_disable_primary)
4810 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004811
4812 if (atomic->disable_cxsr) {
4813 crtc->wm.cxsr_allowed = false;
4814 intel_set_memory_cxsr(dev_priv, false);
4815 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816}
4817
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004818static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004819{
4820 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004822 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004823 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004825 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004826
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004827 drm_for_each_plane_mask(p, dev, plane_mask)
4828 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004829
Daniel Vetterf99d7062014-06-19 16:01:59 +02004830 /*
4831 * FIXME: Once we grow proper nuclear flip support out of this we need
4832 * to compute the mask of flip planes precisely. For the time being
4833 * consider this a flip to a NULL plane.
4834 */
4835 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836}
4837
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838static void ironlake_crtc_enable(struct drm_crtc *crtc)
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004843 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004846 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 return;
4848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004849 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004850 intel_prepare_shared_dpll(intel_crtc);
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304853 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004854
4855 intel_set_pipe_timings(intel_crtc);
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004858 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004859 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004860 }
4861
4862 ironlake_set_pipeconf(crtc);
4863
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004865
Daniel Vettera72e4c92014-09-30 10:56:47 +02004866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4867 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vetterf6736a12013-06-05 13:34:30 +02004869 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004870 if (encoder->pre_enable)
4871 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004872
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004873 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004874 /* Note: FDI PLL enabling _must_ be done before we enable the
4875 * cpu pipes, hence this is separate from all the other fdi/pch
4876 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004877 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004878 } else {
4879 assert_fdi_tx_disabled(dev_priv, pipe);
4880 assert_fdi_rx_disabled(dev_priv, pipe);
4881 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882
Jesse Barnesb074cec2013-04-25 12:55:02 -07004883 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004885 /*
4886 * On ILK+ LUT must be loaded before the pipe is running but with
4887 * clocks enabled
4888 */
4889 intel_crtc_load_lut(crtc);
4890
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004891 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004892 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004896
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004897 assert_vblank_disabled(crtc);
4898 drm_crtc_vblank_on(crtc);
4899
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004900 for_each_encoder_on_crtc(dev, crtc, encoder)
4901 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004902
4903 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004904 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004905}
4906
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004907/* IPS only exists on ULT machines and is tied to pipe A. */
4908static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4909{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004910 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004911}
4912
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913static void haswell_crtc_enable(struct drm_crtc *crtc)
4914{
4915 struct drm_device *dev = crtc->dev;
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4918 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004919 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4920 struct intel_crtc_state *pipe_config =
4921 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304922 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004923
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004924 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925 return;
4926
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004927 if (intel_crtc_to_shared_dpll(intel_crtc))
4928 intel_enable_shared_dpll(intel_crtc);
4929
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004930 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304931 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004932
4933 intel_set_pipe_timings(intel_crtc);
4934
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004935 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4936 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4937 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004938 }
4939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004940 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004941 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004943 }
4944
4945 haswell_set_pipeconf(crtc);
4946
4947 intel_set_pipe_csc(crtc);
4948
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004950
Daniel Vettera72e4c92014-09-30 10:56:47 +02004951 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304952 for_each_encoder_on_crtc(dev, crtc, encoder) {
4953 if (encoder->pre_pll_enable)
4954 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304957 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004959 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004960 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4961 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004962 dev_priv->display.fdi_link_train(crtc);
4963 }
4964
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304965 if (!is_dsi)
4966 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004968 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004969 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004970 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004971 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
4973 /*
4974 * On ILK+ LUT must be loaded before the pipe is running but with
4975 * clocks enabled
4976 */
4977 intel_crtc_load_lut(crtc);
4978
Paulo Zanoni1f544382012-10-24 11:32:00 -02004979 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304980 if (!is_dsi)
4981 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004983 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004984 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004987 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004990 intel_ddi_set_vc_payload_alloc(crtc, true);
4991
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004992 assert_vblank_disabled(crtc);
4993 drm_crtc_vblank_on(crtc);
4994
Jani Nikula8807e552013-08-30 19:40:32 +03004995 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004997 intel_opregion_notify_encoder(encoder, true);
4998 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999
Paulo Zanonie4916942013-09-20 16:21:19 -03005000 /* If we change the relative order between pipe/planes enabling, we need
5001 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005002 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5003 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5004 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5005 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5006 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005007}
5008
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005009static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005010{
5011 struct drm_device *dev = crtc->base.dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 int pipe = crtc->pipe;
5014
5015 /* To avoid upsetting the power well on haswell only disable the pfit if
5016 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005017 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005018 I915_WRITE(PF_CTL(pipe), 0);
5019 I915_WRITE(PF_WIN_POS(pipe), 0);
5020 I915_WRITE(PF_WIN_SZ(pipe), 0);
5021 }
5022}
5023
Jesse Barnes6be4a602010-09-10 10:26:01 -07005024static void ironlake_crtc_disable(struct drm_crtc *crtc)
5025{
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005029 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005031 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005032
Daniel Vetterea9d7582012-07-10 10:42:52 +02005033 for_each_encoder_on_crtc(dev, crtc, encoder)
5034 encoder->disable(encoder);
5035
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005036 drm_crtc_vblank_off(crtc);
5037 assert_vblank_disabled(crtc);
5038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005039 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005040 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005041
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005042 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005044 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005045
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005046 if (intel_crtc->config->has_pch_encoder)
5047 ironlake_fdi_disable(crtc);
5048
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005049 for_each_encoder_on_crtc(dev, crtc, encoder)
5050 if (encoder->post_disable)
5051 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005053 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005054 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005055
Daniel Vetterd925c592013-06-05 13:34:04 +02005056 if (HAS_PCH_CPT(dev)) {
5057 /* disable TRANS_DP_CTL */
5058 reg = TRANS_DP_CTL(pipe);
5059 temp = I915_READ(reg);
5060 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5061 TRANS_DP_PORT_SEL_MASK);
5062 temp |= TRANS_DP_PORT_SEL_NONE;
5063 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005064
Daniel Vetterd925c592013-06-05 13:34:04 +02005065 /* disable DPLL_SEL */
5066 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005067 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005068 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005069 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005070
Daniel Vetterd925c592013-06-05 13:34:04 +02005071 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073}
5074
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075static void haswell_crtc_disable(struct drm_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5080 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005081 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305082 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Jani Nikula8807e552013-08-30 19:40:32 +03005084 for_each_encoder_on_crtc(dev, crtc, encoder) {
5085 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005087 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005089 drm_crtc_vblank_off(crtc);
5090 assert_vblank_disabled(crtc);
5091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005092 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005093 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5094 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005095 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005097 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005098 intel_ddi_set_vc_payload_alloc(crtc, false);
5099
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305100 if (!is_dsi)
5101 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005103 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005104 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005105 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005106 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305108 if (!is_dsi)
5109 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005111 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005112 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005113 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005114 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005115
Imre Deak97b040a2014-06-25 22:01:50 +03005116 for_each_encoder_on_crtc(dev, crtc, encoder)
5117 if (encoder->post_disable)
5118 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005119}
5120
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121static void i9xx_pfit_enable(struct intel_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->base.dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005125 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005127 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005128 return;
5129
Daniel Vetterc0b03412013-05-28 12:05:54 +02005130 /*
5131 * The panel fitter should only be adjusted whilst the pipe is disabled,
5132 * according to register description and PRM.
5133 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5135 assert_pipe_disabled(dev_priv, crtc->pipe);
5136
Jesse Barnesb074cec2013-04-25 12:55:02 -07005137 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5138 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005139
5140 /* Border color in case we don't scale up to the full screen. Black by
5141 * default, change to something else for debugging. */
5142 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005143}
5144
Dave Airlied05410f2014-06-05 13:22:59 +10005145static enum intel_display_power_domain port_to_power_domain(enum port port)
5146{
5147 switch (port) {
5148 case PORT_A:
5149 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5150 case PORT_B:
5151 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5152 case PORT_C:
5153 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5154 case PORT_D:
5155 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005156 case PORT_E:
5157 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
Imre Deak77d22dc2014-03-05 16:20:52 +02005164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
Imre Deak319be8a2014-03-04 19:22:57 +02005168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005170{
Imre Deak319be8a2014-03-04 19:22:57 +02005171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005182 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 unsigned long mask;
5202 enum transcoder transcoder;
5203
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005204 if (!crtc->state->active)
5205 return 0;
5206
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
Imre Deak319be8a2014-03-04 19:22:57 +02005215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
Imre Deak77d22dc2014-03-05 16:20:52 +02005218 return mask;
5219}
5220
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5222{
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
5227
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5230
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
5247
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005249{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005250 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005256
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005261 }
5262
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005270
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005274}
5275
Mika Kaholaadafdc62015-08-18 14:36:59 +03005276static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5277{
5278 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5279
5280 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5281 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5282 return max_cdclk_freq;
5283 else if (IS_CHERRYVIEW(dev_priv))
5284 return max_cdclk_freq*95/100;
5285 else if (INTEL_INFO(dev_priv)->gen < 4)
5286 return 2*max_cdclk_freq*90/100;
5287 else
5288 return max_cdclk_freq*90/100;
5289}
5290
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005291static void intel_update_max_cdclk(struct drm_device *dev)
5292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005295 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5297
5298 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5299 dev_priv->max_cdclk_freq = 675000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5301 dev_priv->max_cdclk_freq = 540000;
5302 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else
5305 dev_priv->max_cdclk_freq = 337500;
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
Mika Kaholaadafdc62015-08-18 14:36:59 +03005330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
Damien Lespiau70d0c572015-06-04 18:21:29 +01005365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
Damien Lespiaua47871b2015-06-04 18:21:34 +01005481 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005518 POSTING_READ(DBUF_CTL);
5519
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005531 POSTING_READ(DBUF_CTL);
5532
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005656 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005697
5698 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
Animesh Manna4e961e42015-08-26 01:36:08 +05305712 /*
5713 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5714 */
5715 if (dev_priv->csr.dmc_payload) {
5716 /* disable DPLL0 */
5717 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5718 ~LCPLL_PLL_ENABLE);
5719 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5720 DRM_ERROR("Couldn't disable DPLL0\n");
5721 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005722
5723 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5724}
5725
5726void skl_init_cdclk(struct drm_i915_private *dev_priv)
5727{
5728 u32 val;
5729 unsigned int required_vco;
5730
5731 /* enable PCH reset handshake */
5732 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5733 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5734
5735 /* enable PG1 and Misc I/O */
5736 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5737
Gary Wang39d9b852015-08-28 16:40:34 +08005738 /* DPLL0 not enabled (happens on early BIOS versions) */
5739 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5740 /* enable DPLL0 */
5741 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5742 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005743 }
5744
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005745 /* set CDCLK to the frequency the BIOS chose */
5746 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5747
5748 /* enable DBUF power */
5749 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5750 POSTING_READ(DBUF_CTL);
5751
5752 udelay(10);
5753
5754 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5755 DRM_ERROR("DBuf power enable timeout\n");
5756}
5757
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305758int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5759{
5760 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5761 uint32_t cdctl = I915_READ(CDCLK_CTL);
5762 int freq = dev_priv->skl_boot_cdclk;
5763
5764 /* Is PLL enabled and locked ? */
5765 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5766 goto sanitize;
5767
5768 /* DPLL okay; verify the cdclock
5769 *
5770 * Noticed in some instances that the freq selection is correct but
5771 * decimal part is programmed wrong from BIOS where pre-os does not
5772 * enable display. Verify the same as well.
5773 */
5774 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5775 /* All well; nothing to sanitize */
5776 return false;
5777sanitize:
5778 /*
5779 * As of now initialize with max cdclk till
5780 * we get dynamic cdclk support
5781 * */
5782 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5783 skl_init_cdclk(dev_priv);
5784
5785 /* we did have to sanitize */
5786 return true;
5787}
5788
Jesse Barnes30a970c2013-11-04 13:48:12 -08005789/* Adjust CDclk dividers to allow high res or save power if possible */
5790static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5791{
5792 struct drm_i915_private *dev_priv = dev->dev_private;
5793 u32 val, cmd;
5794
Vandana Kannan164dfd22014-11-24 13:37:41 +05305795 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5796 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005797
Ville Syrjälädfcab172014-06-13 13:37:47 +03005798 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005800 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 cmd = 1;
5802 else
5803 cmd = 0;
5804
5805 mutex_lock(&dev_priv->rps.hw_lock);
5806 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5807 val &= ~DSPFREQGUAR_MASK;
5808 val |= (cmd << DSPFREQGUAR_SHIFT);
5809 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5810 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5811 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5812 50)) {
5813 DRM_ERROR("timed out waiting for CDclk change\n");
5814 }
5815 mutex_unlock(&dev_priv->rps.hw_lock);
5816
Ville Syrjälä54433e92015-05-26 20:42:31 +03005817 mutex_lock(&dev_priv->sb_lock);
5818
Ville Syrjälädfcab172014-06-13 13:37:47 +03005819 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005820 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005822 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 /* adjust cdclk divider */
5825 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005826 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827 val |= divider;
5828 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005829
5830 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005831 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005832 50))
5833 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834 }
5835
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836 /* adjust self-refresh exit latency value */
5837 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5838 val &= ~0x7f;
5839
5840 /*
5841 * For high bandwidth configs, we set a higher latency in the bunit
5842 * so that the core display fetch happens in time to avoid underruns.
5843 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005844 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005845 val |= 4500 / 250; /* 4.5 usec */
5846 else
5847 val |= 3000 / 250; /* 3.0 usec */
5848 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005849
Ville Syrjäläa5805162015-05-26 20:42:30 +03005850 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005851
Ville Syrjäläb6283052015-06-03 15:45:07 +03005852 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853}
5854
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5856{
5857 struct drm_i915_private *dev_priv = dev->dev_private;
5858 u32 val, cmd;
5859
Vandana Kannan164dfd22014-11-24 13:37:41 +05305860 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5861 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005862
5863 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005864 case 333333:
5865 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005866 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005867 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005868 break;
5869 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005870 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005871 return;
5872 }
5873
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005874 /*
5875 * Specs are full of misinformation, but testing on actual
5876 * hardware has shown that we just need to write the desired
5877 * CCK divider into the Punit register.
5878 */
5879 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5880
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005881 mutex_lock(&dev_priv->rps.hw_lock);
5882 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5883 val &= ~DSPFREQGUAR_MASK_CHV;
5884 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5885 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5886 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5887 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5888 50)) {
5889 DRM_ERROR("timed out waiting for CDclk change\n");
5890 }
5891 mutex_unlock(&dev_priv->rps.hw_lock);
5892
Ville Syrjäläb6283052015-06-03 15:45:07 +03005893 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005894}
5895
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5897 int max_pixclk)
5898{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005899 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005900 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005901
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902 /*
5903 * Really only a few cases to deal with, as only 4 CDclks are supported:
5904 * 200MHz
5905 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005906 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005907 * 400MHz (VLV only)
5908 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5909 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005910 *
5911 * We seem to get an unstable or solid color picture at 200MHz.
5912 * Not sure what's wrong. For now use 200MHz only when all pipes
5913 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005915 if (!IS_CHERRYVIEW(dev_priv) &&
5916 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005917 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005918 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005919 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005920 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005921 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005922 else
5923 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924}
5925
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305926static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5927 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305929 /*
5930 * FIXME:
5931 * - remove the guardband, it's not needed on BXT
5932 * - set 19.2MHz bypass frequency if there are no active pipes
5933 */
5934 if (max_pixclk > 576000*9/10)
5935 return 624000;
5936 else if (max_pixclk > 384000*9/10)
5937 return 576000;
5938 else if (max_pixclk > 288000*9/10)
5939 return 384000;
5940 else if (max_pixclk > 144000*9/10)
5941 return 288000;
5942 else
5943 return 144000;
5944}
5945
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005946/* Compute the max pixel clock for new configuration. Uses atomic state if
5947 * that's non-NULL, look at current state otherwise. */
5948static int intel_mode_max_pixclk(struct drm_device *dev,
5949 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005952 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953 int max_pixclk = 0;
5954
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005955 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005956 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005957 if (IS_ERR(crtc_state))
5958 return PTR_ERR(crtc_state);
5959
5960 if (!crtc_state->base.enable)
5961 continue;
5962
5963 max_pixclk = max(max_pixclk,
5964 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005965 }
5966
5967 return max_pixclk;
5968}
5969
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005970static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 struct drm_device *dev = state->dev;
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005976 if (max_pixclk < 0)
5977 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 to_intel_atomic_state(state)->cdclk =
5980 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305981
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005982 return 0;
5983}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005985static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5986{
5987 struct drm_device *dev = state->dev;
5988 struct drm_i915_private *dev_priv = dev->dev_private;
5989 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005990
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005991 if (max_pixclk < 0)
5992 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005993
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005994 to_intel_atomic_state(state)->cdclk =
5995 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005996
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005997 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998}
5999
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006000static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6001{
6002 unsigned int credits, default_credits;
6003
6004 if (IS_CHERRYVIEW(dev_priv))
6005 default_credits = PFI_CREDIT(12);
6006 else
6007 default_credits = PFI_CREDIT(8);
6008
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006009 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006010 /* CHV suggested value is 31 or 63 */
6011 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006012 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006013 else
6014 credits = PFI_CREDIT(15);
6015 } else {
6016 credits = default_credits;
6017 }
6018
6019 /*
6020 * WA - write default credits before re-programming
6021 * FIXME: should we also set the resend bit here?
6022 */
6023 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6024 default_credits);
6025
6026 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6027 credits | PFI_CREDIT_RESEND);
6028
6029 /*
6030 * FIXME is this guaranteed to clear
6031 * immediately or should we poll for it?
6032 */
6033 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6034}
6035
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006036static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006037{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006038 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006039 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006040 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006042 /*
6043 * FIXME: We can end up here with all power domains off, yet
6044 * with a CDCLK frequency other than the minimum. To account
6045 * for this take the PIPE-A power domain, which covers the HW
6046 * blocks needed for the following programming. This can be
6047 * removed once it's guaranteed that we get here either with
6048 * the minimum CDCLK set, or the required power domains
6049 * enabled.
6050 */
6051 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053 if (IS_CHERRYVIEW(dev))
6054 cherryview_set_cdclk(dev, req_cdclk);
6055 else
6056 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006057
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006058 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006059
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006060 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006061}
6062
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063static void valleyview_crtc_enable(struct drm_crtc *crtc)
6064{
6065 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006066 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6068 struct intel_encoder *encoder;
6069 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006070 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006071
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006072 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073 return;
6074
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006075 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006077 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306078 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006079
6080 intel_set_pipe_timings(intel_crtc);
6081
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006082 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084
6085 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6086 I915_WRITE(CHV_CANVAS(pipe), 0);
6087 }
6088
Daniel Vetter5b18e572014-04-24 23:55:06 +02006089 i9xx_set_pipeconf(intel_crtc);
6090
Jesse Barnes89b667f2013-04-18 14:51:36 -07006091 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006092
Daniel Vettera72e4c92014-09-30 10:56:47 +02006093 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006094
Jesse Barnes89b667f2013-04-18 14:51:36 -07006095 for_each_encoder_on_crtc(dev, crtc, encoder)
6096 if (encoder->pre_pll_enable)
6097 encoder->pre_pll_enable(encoder);
6098
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006099 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006100 if (IS_CHERRYVIEW(dev)) {
6101 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006102 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006103 } else {
6104 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006105 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006106 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006107 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006108
6109 for_each_encoder_on_crtc(dev, crtc, encoder)
6110 if (encoder->pre_enable)
6111 encoder->pre_enable(encoder);
6112
Jesse Barnes2dd24552013-04-25 12:55:01 -07006113 i9xx_pfit_enable(intel_crtc);
6114
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006115 intel_crtc_load_lut(crtc);
6116
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006117 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006118
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006119 assert_vblank_disabled(crtc);
6120 drm_crtc_vblank_on(crtc);
6121
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006122 for_each_encoder_on_crtc(dev, crtc, encoder)
6123 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006124}
6125
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006126static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6127{
6128 struct drm_device *dev = crtc->base.dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006131 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6132 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006133}
6134
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006135static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006136{
6137 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006138 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006140 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006141 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006142
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006143 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006144 return;
6145
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006146 i9xx_set_pll_dividers(intel_crtc);
6147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006148 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306149 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006150
6151 intel_set_pipe_timings(intel_crtc);
6152
Daniel Vetter5b18e572014-04-24 23:55:06 +02006153 i9xx_set_pipeconf(intel_crtc);
6154
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006155 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006156
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006157 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006159
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006160 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006161 if (encoder->pre_enable)
6162 encoder->pre_enable(encoder);
6163
Daniel Vetterf6736a12013-06-05 13:34:30 +02006164 i9xx_enable_pll(intel_crtc);
6165
Jesse Barnes2dd24552013-04-25 12:55:01 -07006166 i9xx_pfit_enable(intel_crtc);
6167
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006168 intel_crtc_load_lut(crtc);
6169
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006170 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006171 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006172
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006173 assert_vblank_disabled(crtc);
6174 drm_crtc_vblank_on(crtc);
6175
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006176 for_each_encoder_on_crtc(dev, crtc, encoder)
6177 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006178}
6179
Daniel Vetter87476d62013-04-11 16:29:06 +02006180static void i9xx_pfit_disable(struct intel_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->base.dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006184
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006185 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006186 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006187
6188 assert_pipe_disabled(dev_priv, crtc->pipe);
6189
Daniel Vetter328d8e82013-05-08 10:36:31 +02006190 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6191 I915_READ(PFIT_CONTROL));
6192 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006193}
6194
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006195static void i9xx_crtc_disable(struct drm_crtc *crtc)
6196{
6197 struct drm_device *dev = crtc->dev;
6198 struct drm_i915_private *dev_priv = dev->dev_private;
6199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006200 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006201 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006202
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006203 /*
6204 * On gen2 planes are double buffered but the pipe isn't, so we must
6205 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006206 * We also need to wait on all gmch platforms because of the
6207 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006208 */
Imre Deak564ed192014-06-13 14:54:21 +03006209 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006210
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006211 for_each_encoder_on_crtc(dev, crtc, encoder)
6212 encoder->disable(encoder);
6213
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006214 drm_crtc_vblank_off(crtc);
6215 assert_vblank_disabled(crtc);
6216
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006217 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006218
Daniel Vetter87476d62013-04-11 16:29:06 +02006219 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006220
Jesse Barnes89b667f2013-04-18 14:51:36 -07006221 for_each_encoder_on_crtc(dev, crtc, encoder)
6222 if (encoder->post_disable)
6223 encoder->post_disable(encoder);
6224
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006225 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006226 if (IS_CHERRYVIEW(dev))
6227 chv_disable_pll(dev_priv, pipe);
6228 else if (IS_VALLEYVIEW(dev))
6229 vlv_disable_pll(dev_priv, pipe);
6230 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006231 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006232 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006233
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006234 for_each_encoder_on_crtc(dev, crtc, encoder)
6235 if (encoder->post_pll_disable)
6236 encoder->post_pll_disable(encoder);
6237
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006238 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006240}
6241
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006242static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006243{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006245 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006246 enum intel_display_power_domain domain;
6247 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006248
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006249 if (!intel_crtc->active)
6250 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006251
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006252 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006253 WARN_ON(intel_crtc->unpin_work);
6254
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006255 intel_pre_disable_primary(crtc);
6256 }
6257
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006258 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006259 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006260 intel_crtc->active = false;
6261 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006262 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006263
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006264 domains = intel_crtc->enabled_power_domains;
6265 for_each_power_domain(domain, domains)
6266 intel_display_power_put(dev_priv, domain);
6267 intel_crtc->enabled_power_domains = 0;
6268}
6269
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006270/*
6271 * turn all crtc's off, but do not adjust state
6272 * This has to be paired with a call to intel_modeset_setup_hw_state.
6273 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006274int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006275{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006276 struct drm_mode_config *config = &dev->mode_config;
6277 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6278 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006279 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006280 unsigned crtc_mask = 0;
6281 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006282
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006283 if (WARN_ON(!ctx))
6284 return 0;
6285
6286 lockdep_assert_held(&ctx->ww_ctx);
6287 state = drm_atomic_state_alloc(dev);
6288 if (WARN_ON(!state))
6289 return -ENOMEM;
6290
6291 state->acquire_ctx = ctx;
6292 state->allow_modeset = true;
6293
6294 for_each_crtc(dev, crtc) {
6295 struct drm_crtc_state *crtc_state =
6296 drm_atomic_get_crtc_state(state, crtc);
6297
6298 ret = PTR_ERR_OR_ZERO(crtc_state);
6299 if (ret)
6300 goto free;
6301
6302 if (!crtc_state->active)
6303 continue;
6304
6305 crtc_state->active = false;
6306 crtc_mask |= 1 << drm_crtc_index(crtc);
6307 }
6308
6309 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006310 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006311
6312 if (!ret) {
6313 for_each_crtc(dev, crtc)
6314 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6315 crtc->state->active = true;
6316
6317 return ret;
6318 }
6319 }
6320
6321free:
6322 if (ret)
6323 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6324 drm_atomic_state_free(state);
6325 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006326}
6327
Chris Wilsonea5b2132010-08-04 13:50:23 +01006328void intel_encoder_destroy(struct drm_encoder *encoder)
6329{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006330 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006331
Chris Wilsonea5b2132010-08-04 13:50:23 +01006332 drm_encoder_cleanup(encoder);
6333 kfree(intel_encoder);
6334}
6335
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006336/* Cross check the actual hw state with our own modeset state tracking (and it's
6337 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006338static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006339{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006340 struct drm_crtc *crtc = connector->base.state->crtc;
6341
6342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6343 connector->base.base.id,
6344 connector->base.name);
6345
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006346 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006347 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006348 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006349
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006350 I915_STATE_WARN(!crtc,
6351 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006352
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006353 if (!crtc)
6354 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006355
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006356 I915_STATE_WARN(!crtc->state->active,
6357 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006358
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006359 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006360 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006362 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006363 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006364
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006365 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006366 "attached encoder crtc differs from connector crtc\n");
6367 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006368 I915_STATE_WARN(crtc && crtc->state->active,
6369 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006370 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6371 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006372 }
6373}
6374
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006375int intel_connector_init(struct intel_connector *connector)
6376{
6377 struct drm_connector_state *connector_state;
6378
6379 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6380 if (!connector_state)
6381 return -ENOMEM;
6382
6383 connector->base.state = connector_state;
6384 return 0;
6385}
6386
6387struct intel_connector *intel_connector_alloc(void)
6388{
6389 struct intel_connector *connector;
6390
6391 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6392 if (!connector)
6393 return NULL;
6394
6395 if (intel_connector_init(connector) < 0) {
6396 kfree(connector);
6397 return NULL;
6398 }
6399
6400 return connector;
6401}
6402
Daniel Vetterf0947c32012-07-02 13:10:34 +02006403/* Simple connector->get_hw_state implementation for encoders that support only
6404 * one connector and no cloning and hence the encoder state determines the state
6405 * of the connector. */
6406bool intel_connector_get_hw_state(struct intel_connector *connector)
6407{
Daniel Vetter24929352012-07-02 20:28:59 +02006408 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006409 struct intel_encoder *encoder = connector->encoder;
6410
6411 return encoder->get_hw_state(encoder, &pipe);
6412}
6413
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006415{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6417 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006418
6419 return 0;
6420}
6421
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006423 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006424{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 struct drm_atomic_state *state = pipe_config->base.state;
6426 struct intel_crtc *other_crtc;
6427 struct intel_crtc_state *other_crtc_state;
6428
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6430 pipe_name(pipe), pipe_config->fdi_lanes);
6431 if (pipe_config->fdi_lanes > 4) {
6432 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6433 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006434 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 }
6436
Paulo Zanonibafb6552013-11-02 21:07:44 -07006437 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 if (pipe_config->fdi_lanes > 2) {
6439 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6440 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 }
6445 }
6446
6447 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449
6450 /* Ivybridge 3 pipe is really complicated */
6451 switch (pipe) {
6452 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006454 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 if (pipe_config->fdi_lanes <= 2)
6456 return 0;
6457
6458 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6459 other_crtc_state =
6460 intel_atomic_get_crtc_state(state, other_crtc);
6461 if (IS_ERR(other_crtc_state))
6462 return PTR_ERR(other_crtc_state);
6463
6464 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6466 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006467 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006470 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006471 if (pipe_config->fdi_lanes > 2) {
6472 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6473 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006475 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476
6477 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6478 other_crtc_state =
6479 intel_atomic_get_crtc_state(state, other_crtc);
6480 if (IS_ERR(other_crtc_state))
6481 return PTR_ERR(other_crtc_state);
6482
6483 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006486 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 default:
6489 BUG();
6490 }
6491}
6492
Daniel Vettere29c22c2013-02-21 00:00:16 +01006493#define RETRY 1
6494static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006495 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006496{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006497 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006498 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 int lane, link_bw, fdi_dotclock, ret;
6500 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501
Daniel Vettere29c22c2013-02-21 00:00:16 +01006502retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006503 /* FDI is a binary signal running at ~2.7GHz, encoding
6504 * each output octet as 10 bits. The actual frequency
6505 * is stored as a divider into a 100MHz clock, and the
6506 * mode pixel clock is stored in units of 1KHz.
6507 * Hence the bw of each lane in terms of the mode signal
6508 * is:
6509 */
6510 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6511
Damien Lespiau241bfc32013-09-25 16:45:37 +01006512 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006513
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006514 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515 pipe_config->pipe_bpp);
6516
6517 pipe_config->fdi_lanes = lane;
6518
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006519 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006520 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006521
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6523 intel_crtc->pipe, pipe_config);
6524 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006525 pipe_config->pipe_bpp -= 2*3;
6526 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6527 pipe_config->pipe_bpp);
6528 needs_recompute = true;
6529 pipe_config->bw_constrained = true;
6530
6531 goto retry;
6532 }
6533
6534 if (needs_recompute)
6535 return RETRY;
6536
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006537 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006538}
6539
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006540static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6541 struct intel_crtc_state *pipe_config)
6542{
6543 if (pipe_config->pipe_bpp > 24)
6544 return false;
6545
6546 /* HSW can handle pixel rate up to cdclk? */
6547 if (IS_HASWELL(dev_priv->dev))
6548 return true;
6549
6550 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006551 * We compare against max which means we must take
6552 * the increased cdclk requirement into account when
6553 * calculating the new cdclk.
6554 *
6555 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006556 */
6557 return ilk_pipe_pixel_rate(pipe_config) <=
6558 dev_priv->max_cdclk_freq * 95 / 100;
6559}
6560
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006561static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006562 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006563{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006564 struct drm_device *dev = crtc->base.dev;
6565 struct drm_i915_private *dev_priv = dev->dev_private;
6566
Jani Nikulad330a952014-01-21 11:24:25 +02006567 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006568 hsw_crtc_supports_ips(crtc) &&
6569 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006570}
6571
Daniel Vettera43f6e02013-06-07 23:10:32 +02006572static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006573 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006574{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006575 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006576 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006577 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006578
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006579 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006580 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006581 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006582
6583 /*
6584 * Enable pixel doubling when the dot clock
6585 * is > 90% of the (display) core speed.
6586 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006587 * GDG double wide on either pipe,
6588 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006589 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006590 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006591 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006592 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006593 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006594 }
6595
Damien Lespiau241bfc32013-09-25 16:45:37 +01006596 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006597 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006598 }
Chris Wilson89749352010-09-12 18:25:19 +01006599
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006600 /*
6601 * Pipe horizontal size must be even in:
6602 * - DVO ganged mode
6603 * - LVDS dual channel mode
6604 * - Double wide pipe
6605 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006606 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006607 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6608 pipe_config->pipe_src_w &= ~1;
6609
Damien Lespiau8693a822013-05-03 18:48:11 +01006610 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6611 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006612 */
6613 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006614 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006615 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006616
Damien Lespiauf5adf942013-06-24 18:29:34 +01006617 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006618 hsw_compute_ips_config(crtc, pipe_config);
6619
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006621 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006622
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006623 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006624}
6625
Ville Syrjälä1652d192015-03-31 14:12:01 +03006626static int skylake_get_display_clock_speed(struct drm_device *dev)
6627{
6628 struct drm_i915_private *dev_priv = to_i915(dev);
6629 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6630 uint32_t cdctl = I915_READ(CDCLK_CTL);
6631 uint32_t linkrate;
6632
Damien Lespiau414355a2015-06-04 18:21:31 +01006633 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006634 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006635
6636 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6637 return 540000;
6638
6639 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006640 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006641
Damien Lespiau71cd8422015-04-30 16:39:17 +01006642 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6643 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006644 /* vco 8640 */
6645 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6646 case CDCLK_FREQ_450_432:
6647 return 432000;
6648 case CDCLK_FREQ_337_308:
6649 return 308570;
6650 case CDCLK_FREQ_675_617:
6651 return 617140;
6652 default:
6653 WARN(1, "Unknown cd freq selection\n");
6654 }
6655 } else {
6656 /* vco 8100 */
6657 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6658 case CDCLK_FREQ_450_432:
6659 return 450000;
6660 case CDCLK_FREQ_337_308:
6661 return 337500;
6662 case CDCLK_FREQ_675_617:
6663 return 675000;
6664 default:
6665 WARN(1, "Unknown cd freq selection\n");
6666 }
6667 }
6668
6669 /* error case, do as if DPLL0 isn't enabled */
6670 return 24000;
6671}
6672
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006673static int broxton_get_display_clock_speed(struct drm_device *dev)
6674{
6675 struct drm_i915_private *dev_priv = to_i915(dev);
6676 uint32_t cdctl = I915_READ(CDCLK_CTL);
6677 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6678 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6679 int cdclk;
6680
6681 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6682 return 19200;
6683
6684 cdclk = 19200 * pll_ratio / 2;
6685
6686 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6687 case BXT_CDCLK_CD2X_DIV_SEL_1:
6688 return cdclk; /* 576MHz or 624MHz */
6689 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6690 return cdclk * 2 / 3; /* 384MHz */
6691 case BXT_CDCLK_CD2X_DIV_SEL_2:
6692 return cdclk / 2; /* 288MHz */
6693 case BXT_CDCLK_CD2X_DIV_SEL_4:
6694 return cdclk / 4; /* 144MHz */
6695 }
6696
6697 /* error case, do as if DE PLL isn't enabled */
6698 return 19200;
6699}
6700
Ville Syrjälä1652d192015-03-31 14:12:01 +03006701static int broadwell_get_display_clock_speed(struct drm_device *dev)
6702{
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 uint32_t lcpll = I915_READ(LCPLL_CTL);
6705 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6706
6707 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6708 return 800000;
6709 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6710 return 450000;
6711 else if (freq == LCPLL_CLK_FREQ_450)
6712 return 450000;
6713 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6714 return 540000;
6715 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6716 return 337500;
6717 else
6718 return 675000;
6719}
6720
6721static int haswell_get_display_clock_speed(struct drm_device *dev)
6722{
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724 uint32_t lcpll = I915_READ(LCPLL_CTL);
6725 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6726
6727 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6728 return 800000;
6729 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6730 return 450000;
6731 else if (freq == LCPLL_CLK_FREQ_450)
6732 return 450000;
6733 else if (IS_HSW_ULT(dev))
6734 return 337500;
6735 else
6736 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006737}
6738
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006739static int valleyview_get_display_clock_speed(struct drm_device *dev)
6740{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006741 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6742 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006743}
6744
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006745static int ilk_get_display_clock_speed(struct drm_device *dev)
6746{
6747 return 450000;
6748}
6749
Jesse Barnese70236a2009-09-21 10:42:27 -07006750static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006751{
Jesse Barnese70236a2009-09-21 10:42:27 -07006752 return 400000;
6753}
Jesse Barnes79e53942008-11-07 14:24:08 -08006754
Jesse Barnese70236a2009-09-21 10:42:27 -07006755static int i915_get_display_clock_speed(struct drm_device *dev)
6756{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006757 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006758}
Jesse Barnes79e53942008-11-07 14:24:08 -08006759
Jesse Barnese70236a2009-09-21 10:42:27 -07006760static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6761{
6762 return 200000;
6763}
Jesse Barnes79e53942008-11-07 14:24:08 -08006764
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006765static int pnv_get_display_clock_speed(struct drm_device *dev)
6766{
6767 u16 gcfgc = 0;
6768
6769 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6770
6771 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6772 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006778 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6779 return 200000;
6780 default:
6781 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6782 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006784 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006785 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006786 }
6787}
6788
Jesse Barnese70236a2009-09-21 10:42:27 -07006789static int i915gm_get_display_clock_speed(struct drm_device *dev)
6790{
6791 u16 gcfgc = 0;
6792
6793 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6794
6795 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006797 else {
6798 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6799 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006800 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 default:
6802 case GC_DISPLAY_CLOCK_190_200_MHZ:
6803 return 190000;
6804 }
6805 }
6806}
Jesse Barnes79e53942008-11-07 14:24:08 -08006807
Jesse Barnese70236a2009-09-21 10:42:27 -07006808static int i865_get_display_clock_speed(struct drm_device *dev)
6809{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006810 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006811}
6812
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006814{
6815 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006816
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006817 /*
6818 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6819 * encoding is different :(
6820 * FIXME is this the right way to detect 852GM/852GMV?
6821 */
6822 if (dev->pdev->revision == 0x1)
6823 return 133333;
6824
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006825 pci_bus_read_config_word(dev->pdev->bus,
6826 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6827
Jesse Barnese70236a2009-09-21 10:42:27 -07006828 /* Assume that the hardware is in the high speed state. This
6829 * should be the default.
6830 */
6831 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6832 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006833 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006834 case GC_CLOCK_100_200:
6835 return 200000;
6836 case GC_CLOCK_166_250:
6837 return 250000;
6838 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006839 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006840 case GC_CLOCK_133_266:
6841 case GC_CLOCK_133_266_2:
6842 case GC_CLOCK_166_266:
6843 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006844 }
6845
6846 /* Shouldn't happen */
6847 return 0;
6848}
6849
6850static int i830_get_display_clock_speed(struct drm_device *dev)
6851{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006852 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006853}
6854
Ville Syrjälä34edce22015-05-22 11:22:33 +03006855static unsigned int intel_hpll_vco(struct drm_device *dev)
6856{
6857 struct drm_i915_private *dev_priv = dev->dev_private;
6858 static const unsigned int blb_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 6400000,
6864 };
6865 static const unsigned int pnv_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 4800000,
6870 [4] = 2666667,
6871 };
6872 static const unsigned int cl_vco[8] = {
6873 [0] = 3200000,
6874 [1] = 4000000,
6875 [2] = 5333333,
6876 [3] = 6400000,
6877 [4] = 3333333,
6878 [5] = 3566667,
6879 [6] = 4266667,
6880 };
6881 static const unsigned int elk_vco[8] = {
6882 [0] = 3200000,
6883 [1] = 4000000,
6884 [2] = 5333333,
6885 [3] = 4800000,
6886 };
6887 static const unsigned int ctg_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 6400000,
6892 [4] = 2666667,
6893 [5] = 4266667,
6894 };
6895 const unsigned int *vco_table;
6896 unsigned int vco;
6897 uint8_t tmp = 0;
6898
6899 /* FIXME other chipsets? */
6900 if (IS_GM45(dev))
6901 vco_table = ctg_vco;
6902 else if (IS_G4X(dev))
6903 vco_table = elk_vco;
6904 else if (IS_CRESTLINE(dev))
6905 vco_table = cl_vco;
6906 else if (IS_PINEVIEW(dev))
6907 vco_table = pnv_vco;
6908 else if (IS_G33(dev))
6909 vco_table = blb_vco;
6910 else
6911 return 0;
6912
6913 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6914
6915 vco = vco_table[tmp & 0x7];
6916 if (vco == 0)
6917 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6918 else
6919 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6920
6921 return vco;
6922}
6923
6924static int gm45_get_display_clock_speed(struct drm_device *dev)
6925{
6926 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6927 uint16_t tmp = 0;
6928
6929 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6930
6931 cdclk_sel = (tmp >> 12) & 0x1;
6932
6933 switch (vco) {
6934 case 2666667:
6935 case 4000000:
6936 case 5333333:
6937 return cdclk_sel ? 333333 : 222222;
6938 case 3200000:
6939 return cdclk_sel ? 320000 : 228571;
6940 default:
6941 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6942 return 222222;
6943 }
6944}
6945
6946static int i965gm_get_display_clock_speed(struct drm_device *dev)
6947{
6948 static const uint8_t div_3200[] = { 16, 10, 8 };
6949 static const uint8_t div_4000[] = { 20, 12, 10 };
6950 static const uint8_t div_5333[] = { 24, 16, 14 };
6951 const uint8_t *div_table;
6952 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6953 uint16_t tmp = 0;
6954
6955 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6956
6957 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6958
6959 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6960 goto fail;
6961
6962 switch (vco) {
6963 case 3200000:
6964 div_table = div_3200;
6965 break;
6966 case 4000000:
6967 div_table = div_4000;
6968 break;
6969 case 5333333:
6970 div_table = div_5333;
6971 break;
6972 default:
6973 goto fail;
6974 }
6975
6976 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6977
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006978fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006979 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6980 return 200000;
6981}
6982
6983static int g33_get_display_clock_speed(struct drm_device *dev)
6984{
6985 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6986 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6987 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6988 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6989 const uint8_t *div_table;
6990 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6991 uint16_t tmp = 0;
6992
6993 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6994
6995 cdclk_sel = (tmp >> 4) & 0x7;
6996
6997 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6998 goto fail;
6999
7000 switch (vco) {
7001 case 3200000:
7002 div_table = div_3200;
7003 break;
7004 case 4000000:
7005 div_table = div_4000;
7006 break;
7007 case 4800000:
7008 div_table = div_4800;
7009 break;
7010 case 5333333:
7011 div_table = div_5333;
7012 break;
7013 default:
7014 goto fail;
7015 }
7016
7017 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7018
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007019fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007020 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7021 return 190476;
7022}
7023
Zhenyu Wang2c072452009-06-05 15:38:42 +08007024static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007025intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007026{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007027 while (*num > DATA_LINK_M_N_MASK ||
7028 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007029 *num >>= 1;
7030 *den >>= 1;
7031 }
7032}
7033
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007034static void compute_m_n(unsigned int m, unsigned int n,
7035 uint32_t *ret_m, uint32_t *ret_n)
7036{
7037 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7038 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7039 intel_reduce_m_n_ratio(ret_m, ret_n);
7040}
7041
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007042void
7043intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7044 int pixel_clock, int link_clock,
7045 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007046{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007047 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007048
7049 compute_m_n(bits_per_pixel * pixel_clock,
7050 link_clock * nlanes * 8,
7051 &m_n->gmch_m, &m_n->gmch_n);
7052
7053 compute_m_n(pixel_clock, link_clock,
7054 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007055}
7056
Chris Wilsona7615032011-01-12 17:04:08 +00007057static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7058{
Jani Nikulad330a952014-01-21 11:24:25 +02007059 if (i915.panel_use_ssc >= 0)
7060 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007061 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007062 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007063}
7064
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007065static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7066 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007068 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007069 struct drm_i915_private *dev_priv = dev->dev_private;
7070 int refclk;
7071
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007072 WARN_ON(!crtc_state->base.state);
7073
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007074 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007075 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007077 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007078 refclk = dev_priv->vbt.lvds_ssc_freq;
7079 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007080 } else if (!IS_GEN2(dev)) {
7081 refclk = 96000;
7082 } else {
7083 refclk = 48000;
7084 }
7085
7086 return refclk;
7087}
7088
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007089static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007090{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007091 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007093
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007094static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7095{
7096 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007097}
7098
Daniel Vetterf47709a2013-03-28 10:42:02 +01007099static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007100 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007101 intel_clock_t *reduced_clock)
7102{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007103 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007104 u32 fp, fp2 = 0;
7105
7106 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007107 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007108 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007109 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007113 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007114 }
7115
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007116 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007117
Daniel Vetterf47709a2013-03-28 10:42:02 +01007118 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007119 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007120 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007121 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007122 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007124 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007125 }
7126}
7127
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007128static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7129 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007130{
7131 u32 reg_val;
7132
7133 /*
7134 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7135 * and set it to a reasonable value instead.
7136 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138 reg_val &= 0xffffff00;
7139 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143 reg_val &= 0x8cffffff;
7144 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007145 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007146
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007150
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152 reg_val &= 0x00ffffff;
7153 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007154 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007155}
7156
Daniel Vetterb5518422013-05-03 11:49:48 +02007157static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7158 struct intel_link_m_n *m_n)
7159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int pipe = crtc->pipe;
7163
Daniel Vettere3b95f12013-05-03 11:49:49 +02007164 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7165 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7166 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7167 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007168}
7169
7170static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007171 struct intel_link_m_n *m_n,
7172 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007173{
7174 struct drm_device *dev = crtc->base.dev;
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007177 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007178
7179 if (INTEL_INFO(dev)->gen >= 5) {
7180 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7181 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7182 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7183 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007184 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7185 * for gen < 8) and if DRRS is supported (to make sure the
7186 * registers are not unnecessarily accessed).
7187 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307188 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007189 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007190 I915_WRITE(PIPE_DATA_M2(transcoder),
7191 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7192 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7193 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7194 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7195 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007196 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007197 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7198 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7199 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7200 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007201 }
7202}
7203
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307204void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007205{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307206 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7207
7208 if (m_n == M1_N1) {
7209 dp_m_n = &crtc->config->dp_m_n;
7210 dp_m2_n2 = &crtc->config->dp_m2_n2;
7211 } else if (m_n == M2_N2) {
7212
7213 /*
7214 * M2_N2 registers are not supported. Hence m2_n2 divider value
7215 * needs to be programmed into M1_N1.
7216 */
7217 dp_m_n = &crtc->config->dp_m2_n2;
7218 } else {
7219 DRM_ERROR("Unsupported divider value\n");
7220 return;
7221 }
7222
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007223 if (crtc->config->has_pch_encoder)
7224 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007225 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307226 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007227}
7228
Daniel Vetter251ac862015-06-18 10:30:24 +02007229static void vlv_compute_dpll(struct intel_crtc *crtc,
7230 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007231{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007232 u32 dpll, dpll_md;
7233
7234 /*
7235 * Enable DPIO clock input. We should never disable the reference
7236 * clock for pipe B, since VGA hotplug / manual detection depends
7237 * on it.
7238 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007239 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7240 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007241 /* We should never disable this, set it here for state tracking */
7242 if (crtc->pipe == PIPE_B)
7243 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7244 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007245 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246
Ville Syrjäläd288f652014-10-28 13:20:22 +02007247 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007249 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250}
7251
Ville Syrjäläd288f652014-10-28 13:20:22 +02007252static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007253 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007254{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007255 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007256 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007257 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007258 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007260 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007261
Ville Syrjäläa5805162015-05-26 20:42:30 +03007262 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007263
Ville Syrjäläd288f652014-10-28 13:20:22 +02007264 bestn = pipe_config->dpll.n;
7265 bestm1 = pipe_config->dpll.m1;
7266 bestm2 = pipe_config->dpll.m2;
7267 bestp1 = pipe_config->dpll.p1;
7268 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007269
Jesse Barnes89b667f2013-04-18 14:51:36 -07007270 /* See eDP HDMI DPIO driver vbios notes doc */
7271
7272 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007273 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007274 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
7276 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278
7279 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283
7284 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
7287 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7289 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7290 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007291 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007292
7293 /*
7294 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7295 * but we don't support that).
7296 * Note: don't use the DAC post divider as it seems unstable.
7297 */
7298 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007303
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007305 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007306 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7307 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007309 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007313
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007314 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007316 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318 0x0df40000);
7319 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 0x0df70000);
7322 } else { /* HDMI or VGA */
7323 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007324 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 0x0df70000);
7327 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 0x0df40000);
7330 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007331
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007332 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007333 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7335 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007336 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007338
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007340 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007341}
7342
Daniel Vetter251ac862015-06-18 10:30:24 +02007343static void chv_compute_dpll(struct intel_crtc *crtc,
7344 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007346 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7347 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007348 DPLL_VCO_ENABLE;
7349 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007351
Ville Syrjäläd288f652014-10-28 13:20:22 +02007352 pipe_config->dpll_hw_state.dpll_md =
7353 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007354}
7355
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007357 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007358{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007359 struct drm_device *dev = crtc->base.dev;
7360 struct drm_i915_private *dev_priv = dev->dev_private;
7361 int pipe = crtc->pipe;
7362 int dpll_reg = DPLL(crtc->pipe);
7363 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307364 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007365 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307366 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307367 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007368
Ville Syrjäläd288f652014-10-28 13:20:22 +02007369 bestn = pipe_config->dpll.n;
7370 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7371 bestm1 = pipe_config->dpll.m1;
7372 bestm2 = pipe_config->dpll.m2 >> 22;
7373 bestp1 = pipe_config->dpll.p1;
7374 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307376 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307377 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007378
7379 /*
7380 * Enable Refclk and SSC
7381 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007382 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007383 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007384
Ville Syrjäläa5805162015-05-26 20:42:30 +03007385 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007386
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007387 /* p1 and p2 divider */
7388 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7389 5 << DPIO_CHV_S1_DIV_SHIFT |
7390 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7391 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7392 1 << DPIO_CHV_K_DIV_SHIFT);
7393
7394 /* Feedback post-divider - m2 */
7395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7396
7397 /* Feedback refclk divider - n and m1 */
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7399 DPIO_CHV_M1_DIV_BY_2 |
7400 1 << DPIO_CHV_N_DIV_SHIFT);
7401
7402 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007403 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007404
7405 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307406 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7407 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7408 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7409 if (bestm2_frac)
7410 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7411 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007412
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307413 /* Program digital lock detect threshold */
7414 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7415 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7416 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7417 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7418 if (!bestm2_frac)
7419 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7420 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7421
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007422 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307423 if (vco == 5400000) {
7424 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7425 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7426 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7427 tribuf_calcntr = 0x9;
7428 } else if (vco <= 6200000) {
7429 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7430 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7431 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7432 tribuf_calcntr = 0x9;
7433 } else if (vco <= 6480000) {
7434 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7435 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7436 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7437 tribuf_calcntr = 0x8;
7438 } else {
7439 /* Not supported. Apply the same limits as in the max case */
7440 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7441 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7442 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7443 tribuf_calcntr = 0;
7444 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7446
Ville Syrjälä968040b2015-03-11 22:52:08 +02007447 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307448 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7449 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7450 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7451
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007452 /* AFC Recal */
7453 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7454 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7455 DPIO_AFC_RECAL);
7456
Ville Syrjäläa5805162015-05-26 20:42:30 +03007457 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458}
7459
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460/**
7461 * vlv_force_pll_on - forcibly enable just the PLL
7462 * @dev_priv: i915 private structure
7463 * @pipe: pipe PLL to enable
7464 * @dpll: PLL configuration
7465 *
7466 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7467 * in cases where we need the PLL enabled even when @pipe is not going to
7468 * be enabled.
7469 */
7470void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7471 const struct dpll *dpll)
7472{
7473 struct intel_crtc *crtc =
7474 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007475 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007476 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007477 .pixel_multiplier = 1,
7478 .dpll = *dpll,
7479 };
7480
7481 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007482 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007483 chv_prepare_pll(crtc, &pipe_config);
7484 chv_enable_pll(crtc, &pipe_config);
7485 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007486 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007487 vlv_prepare_pll(crtc, &pipe_config);
7488 vlv_enable_pll(crtc, &pipe_config);
7489 }
7490}
7491
7492/**
7493 * vlv_force_pll_off - forcibly disable just the PLL
7494 * @dev_priv: i915 private structure
7495 * @pipe: pipe PLL to disable
7496 *
7497 * Disable the PLL for @pipe. To be used in cases where we need
7498 * the PLL enabled even when @pipe is not going to be enabled.
7499 */
7500void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7501{
7502 if (IS_CHERRYVIEW(dev))
7503 chv_disable_pll(to_i915(dev), pipe);
7504 else
7505 vlv_disable_pll(to_i915(dev), pipe);
7506}
7507
Daniel Vetter251ac862015-06-18 10:30:24 +02007508static void i9xx_compute_dpll(struct intel_crtc *crtc,
7509 struct intel_crtc_state *crtc_state,
7510 intel_clock_t *reduced_clock,
7511 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007513 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007515 u32 dpll;
7516 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007518
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007519 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307520
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007521 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7522 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523
7524 dpll = DPLL_VGA_MODE_DIS;
7525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007526 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527 dpll |= DPLLB_MODE_LVDS;
7528 else
7529 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007530
Daniel Vetteref1b4602013-06-01 17:17:04 +02007531 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007532 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007533 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007534 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007535
7536 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007537 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007538
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007539 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007540 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007541
7542 /* compute bitmask from p1 value */
7543 if (IS_PINEVIEW(dev))
7544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7545 else {
7546 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7547 if (IS_G4X(dev) && reduced_clock)
7548 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7549 }
7550 switch (clock->p2) {
7551 case 5:
7552 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7553 break;
7554 case 7:
7555 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7556 break;
7557 case 10:
7558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7559 break;
7560 case 14:
7561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7562 break;
7563 }
7564 if (INTEL_INFO(dev)->gen >= 4)
7565 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7566
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007569 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7572 else
7573 dpll |= PLL_REF_INPUT_DREFCLK;
7574
7575 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007576 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007577
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007580 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582 }
7583}
7584
Daniel Vetter251ac862015-06-18 10:30:24 +02007585static void i8xx_compute_dpll(struct intel_crtc *crtc,
7586 struct intel_crtc_state *crtc_state,
7587 intel_clock_t *reduced_clock,
7588 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007590 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007595 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307596
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007597 dpll = DPLL_VGA_MODE_DIS;
7598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007599 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7601 } else {
7602 if (clock->p1 == 2)
7603 dpll |= PLL_P1_DIVIDE_BY_TWO;
7604 else
7605 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7606 if (clock->p2 == 4)
7607 dpll |= PLL_P2_DIVIDE_BY_4;
7608 }
7609
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007610 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007611 dpll |= DPLL_DVO_2X_MODE;
7612
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7615 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7616 else
7617 dpll |= PLL_REF_INPUT_DREFCLK;
7618
7619 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007620 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007621}
7622
Daniel Vetter8a654f32013-06-01 17:16:22 +02007623static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624{
7625 struct drm_device *dev = intel_crtc->base.dev;
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007628 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007629 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007639 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007642
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007658 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007665 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007666 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007667 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007668 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007670 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689}
7690
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007692 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007731}
7732
Daniel Vetterf6a83282014-02-11 15:28:57 -08007733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007734 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007735{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007745
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007746 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007747 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007748
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7750 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007751
7752 mode->hsync = drm_mode_hsync(mode);
7753 mode->vrefresh = drm_mode_vrefresh(mode);
7754 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007755}
7756
Daniel Vetter84b046f2013-02-19 18:48:54 +01007757static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7758{
7759 struct drm_device *dev = intel_crtc->base.dev;
7760 struct drm_i915_private *dev_priv = dev->dev_private;
7761 uint32_t pipeconf;
7762
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007763 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007764
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007765 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7766 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7767 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007770 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007771
Daniel Vetterff9ce462013-04-24 14:57:17 +02007772 /* only g4x and later have fancy bpc/dither controls */
7773 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007775 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007776 pipeconf |= PIPECONF_DITHER_EN |
7777 PIPECONF_DITHER_TYPE_SP;
7778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007779 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007780 case 18:
7781 pipeconf |= PIPECONF_6BPC;
7782 break;
7783 case 24:
7784 pipeconf |= PIPECONF_8BPC;
7785 break;
7786 case 30:
7787 pipeconf |= PIPECONF_10BPC;
7788 break;
7789 default:
7790 /* Case prevented by intel_choose_pipe_bpp_dither. */
7791 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007792 }
7793 }
7794
7795 if (HAS_PIPE_CXSR(dev)) {
7796 if (intel_crtc->lowfreq_avail) {
7797 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7798 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7799 } else {
7800 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007801 }
7802 }
7803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007804 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007805 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007806 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007807 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7808 else
7809 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7810 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007811 pipeconf |= PIPECONF_PROGRESSIVE;
7812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007813 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007814 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007815
Daniel Vetter84b046f2013-02-19 18:48:54 +01007816 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7817 POSTING_READ(PIPECONF(intel_crtc->pipe));
7818}
7819
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007820static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7821 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007822{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007823 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007825 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007826 intel_clock_t clock;
7827 bool ok;
7828 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007829 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007830 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007831 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007832 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007833 struct drm_connector_state *connector_state;
7834 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007835
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007836 memset(&crtc_state->dpll_hw_state, 0,
7837 sizeof(crtc_state->dpll_hw_state));
7838
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007839 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007840 if (connector_state->crtc != &crtc->base)
7841 continue;
7842
7843 encoder = to_intel_encoder(connector_state->best_encoder);
7844
Chris Wilson5eddb702010-09-11 13:48:45 +01007845 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007846 case INTEL_OUTPUT_DSI:
7847 is_dsi = true;
7848 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007849 default:
7850 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007852
Eric Anholtc751ce42010-03-25 11:48:48 -07007853 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 }
7855
Jani Nikulaf2335332013-09-13 11:03:09 +03007856 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007857 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007858
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007859 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007860 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007861
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007862 /*
7863 * Returns a set of divisors for the desired target clock with
7864 * the given refclk, or FALSE. The returned values represent
7865 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7866 * 2) / p1 / p2.
7867 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007868 limit = intel_limit(crtc_state, refclk);
7869 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007872 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7874 return -EINVAL;
7875 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007876
Jani Nikulaf2335332013-09-13 11:03:09 +03007877 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007878 crtc_state->dpll.n = clock.n;
7879 crtc_state->dpll.m1 = clock.m1;
7880 crtc_state->dpll.m2 = clock.m2;
7881 crtc_state->dpll.p1 = clock.p1;
7882 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007883 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007884
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007885 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007886 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007887 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007888 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007889 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007890 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007891 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007892 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007893 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007894 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007895 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007896
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007897 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007898}
7899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007901 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007902{
7903 struct drm_device *dev = crtc->base.dev;
7904 struct drm_i915_private *dev_priv = dev->dev_private;
7905 uint32_t tmp;
7906
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007907 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7908 return;
7909
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007910 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007911 if (!(tmp & PFIT_ENABLE))
7912 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913
Daniel Vetter06922822013-07-11 13:35:40 +02007914 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007915 if (INTEL_INFO(dev)->gen < 4) {
7916 if (crtc->pipe != PIPE_B)
7917 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007918 } else {
7919 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7920 return;
7921 }
7922
Daniel Vetter06922822013-07-11 13:35:40 +02007923 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007924 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7925 if (INTEL_INFO(dev)->gen < 5)
7926 pipe_config->gmch_pfit.lvds_border_bits =
7927 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7928}
7929
Jesse Barnesacbec812013-09-20 11:29:32 -07007930static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007931 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007932{
7933 struct drm_device *dev = crtc->base.dev;
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 int pipe = pipe_config->cpu_transcoder;
7936 intel_clock_t clock;
7937 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007938 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007939
Shobhit Kumarf573de52014-07-30 20:32:37 +05307940 /* In case of MIPI DPLL will not even be used */
7941 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7942 return;
7943
Ville Syrjäläa5805162015-05-26 20:42:30 +03007944 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007945 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007946 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007947
7948 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7949 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7950 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7951 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7952 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7953
Imre Deakdccbea32015-06-22 23:35:51 +03007954 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007955}
7956
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007957static void
7958i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7959 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 u32 val, base, offset;
7964 int pipe = crtc->pipe, plane = crtc->plane;
7965 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007966 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007967 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007968 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007969
Damien Lespiau42a7b082015-02-05 19:35:13 +00007970 val = I915_READ(DSPCNTR(plane));
7971 if (!(val & DISPLAY_PLANE_ENABLE))
7972 return;
7973
Damien Lespiaud9806c92015-01-21 14:07:19 +00007974 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007975 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976 DRM_DEBUG_KMS("failed to alloc fb\n");
7977 return;
7978 }
7979
Damien Lespiau1b842c82015-01-21 13:50:54 +00007980 fb = &intel_fb->base;
7981
Daniel Vetter18c52472015-02-10 17:16:09 +00007982 if (INTEL_INFO(dev)->gen >= 4) {
7983 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007984 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007985 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7986 }
7987 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007988
7989 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007990 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 fb->pixel_format = fourcc;
7992 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
7994 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007995 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996 offset = I915_READ(DSPTILEOFF(plane));
7997 else
7998 offset = I915_READ(DSPLINOFF(plane));
7999 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8000 } else {
8001 base = I915_READ(DSPADDR(plane));
8002 }
8003 plane_config->base = base;
8004
8005 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008006 fb->width = ((val >> 16) & 0xfff) + 1;
8007 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008008
8009 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008010 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008011
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008012 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008013 fb->pixel_format,
8014 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008015
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008016 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008017
Damien Lespiau2844a922015-01-20 12:51:48 +00008018 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8019 pipe_name(pipe), plane, fb->width, fb->height,
8020 fb->bits_per_pixel, base, fb->pitches[0],
8021 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
Damien Lespiau2d140302015-02-05 17:22:18 +00008023 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008024}
8025
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008027 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028{
8029 struct drm_device *dev = crtc->base.dev;
8030 struct drm_i915_private *dev_priv = dev->dev_private;
8031 int pipe = pipe_config->cpu_transcoder;
8032 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8033 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008034 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008035 int refclk = 100000;
8036
Ville Syrjäläa5805162015-05-26 20:42:30 +03008037 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008038 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8039 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8040 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8041 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008042 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008043 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008044
8045 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008046 clock.m2 = (pll_dw0 & 0xff) << 22;
8047 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8048 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008049 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8050 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8051 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8052
Imre Deakdccbea32015-06-22 23:35:51 +03008053 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008054}
8055
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008056static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008057 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008058{
8059 struct drm_device *dev = crtc->base.dev;
8060 struct drm_i915_private *dev_priv = dev->dev_private;
8061 uint32_t tmp;
8062
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008063 if (!intel_display_power_is_enabled(dev_priv,
8064 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008065 return false;
8066
Daniel Vettere143a212013-07-04 12:01:15 +02008067 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008070 tmp = I915_READ(PIPECONF(crtc->pipe));
8071 if (!(tmp & PIPECONF_ENABLE))
8072 return false;
8073
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008074 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8075 switch (tmp & PIPECONF_BPC_MASK) {
8076 case PIPECONF_6BPC:
8077 pipe_config->pipe_bpp = 18;
8078 break;
8079 case PIPECONF_8BPC:
8080 pipe_config->pipe_bpp = 24;
8081 break;
8082 case PIPECONF_10BPC:
8083 pipe_config->pipe_bpp = 30;
8084 break;
8085 default:
8086 break;
8087 }
8088 }
8089
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008090 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8091 pipe_config->limited_color_range = true;
8092
Ville Syrjälä282740f2013-09-04 18:30:03 +03008093 if (INTEL_INFO(dev)->gen < 4)
8094 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8095
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008096 intel_get_pipe_timings(crtc, pipe_config);
8097
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008098 i9xx_get_pfit_config(crtc, pipe_config);
8099
Daniel Vetter6c49f242013-06-06 12:45:25 +02008100 if (INTEL_INFO(dev)->gen >= 4) {
8101 tmp = I915_READ(DPLL_MD(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8104 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008105 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008106 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8107 tmp = I915_READ(DPLL(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & SDVO_MULTIPLIER_MASK)
8110 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8111 } else {
8112 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8113 * port and will be fixed up in the encoder->get_config
8114 * function. */
8115 pipe_config->pixel_multiplier = 1;
8116 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008117 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8118 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008119 /*
8120 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8121 * on 830. Filter it out here so that we don't
8122 * report errors due to that.
8123 */
8124 if (IS_I830(dev))
8125 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8126
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008127 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8128 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008129 } else {
8130 /* Mask out read-only status bits. */
8131 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8132 DPLL_PORTC_READY_MASK |
8133 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008134 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008135
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008136 if (IS_CHERRYVIEW(dev))
8137 chv_crtc_clock_get(crtc, pipe_config);
8138 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008139 vlv_crtc_clock_get(crtc, pipe_config);
8140 else
8141 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008142
Ville Syrjälä0f646142015-08-26 19:39:18 +03008143 /*
8144 * Normally the dotclock is filled in by the encoder .get_config()
8145 * but in case the pipe is enabled w/o any ports we need a sane
8146 * default.
8147 */
8148 pipe_config->base.adjusted_mode.crtc_clock =
8149 pipe_config->port_clock / pipe_config->pixel_multiplier;
8150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151 return true;
8152}
8153
Paulo Zanonidde86e22012-12-01 12:04:25 -02008154static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008157 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008158 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008159 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008160 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008161 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008162 bool has_ck505 = false;
8163 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008164
8165 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008166 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008167 switch (encoder->type) {
8168 case INTEL_OUTPUT_LVDS:
8169 has_panel = true;
8170 has_lvds = true;
8171 break;
8172 case INTEL_OUTPUT_EDP:
8173 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008174 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008175 has_cpu_edp = true;
8176 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008177 default:
8178 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008179 }
8180 }
8181
Keith Packard99eb6a02011-09-26 14:29:12 -07008182 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008183 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008184 can_ssc = has_ck505;
8185 } else {
8186 has_ck505 = false;
8187 can_ssc = true;
8188 }
8189
Imre Deak2de69052013-05-08 13:14:04 +03008190 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8191 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008192
8193 /* Ironlake: try to setup display ref clock before DPLL
8194 * enabling. This is only under driver's control after
8195 * PCH B stepping, previous chipset stepping should be
8196 * ignoring this setting.
8197 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008198 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008199
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008200 /* As we must carefully and slowly disable/enable each source in turn,
8201 * compute the final state we want first and check if we need to
8202 * make any changes at all.
8203 */
8204 final = val;
8205 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008206 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008207 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008208 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008209 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8210
8211 final &= ~DREF_SSC_SOURCE_MASK;
8212 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8213 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008214
Keith Packard199e5d72011-09-22 12:01:57 -07008215 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008216 final |= DREF_SSC_SOURCE_ENABLE;
8217
8218 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8219 final |= DREF_SSC1_ENABLE;
8220
8221 if (has_cpu_edp) {
8222 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8223 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8224 else
8225 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8226 } else
8227 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8228 } else {
8229 final |= DREF_SSC_SOURCE_DISABLE;
8230 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8231 }
8232
8233 if (final == val)
8234 return;
8235
8236 /* Always enable nonspread source */
8237 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8238
8239 if (has_ck505)
8240 val |= DREF_NONSPREAD_CK505_ENABLE;
8241 else
8242 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8243
8244 if (has_panel) {
8245 val &= ~DREF_SSC_SOURCE_MASK;
8246 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008247
Keith Packard199e5d72011-09-22 12:01:57 -07008248 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008249 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008250 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008252 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008254
8255 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261
8262 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008263 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008264 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008265 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008267 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008269 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008271
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008273 POSTING_READ(PCH_DREF_CONTROL);
8274 udelay(200);
8275 } else {
8276 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8277
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008279
8280 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008282
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008284 POSTING_READ(PCH_DREF_CONTROL);
8285 udelay(200);
8286
8287 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008288 val &= ~DREF_SSC_SOURCE_MASK;
8289 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008290
8291 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008293
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008295 POSTING_READ(PCH_DREF_CONTROL);
8296 udelay(200);
8297 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008298
8299 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300}
8301
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008302static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008303{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008304 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008305
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008306 tmp = I915_READ(SOUTH_CHICKEN2);
8307 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8308 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008309
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008310 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8311 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8312 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008313
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008317
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008318 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8320 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008321}
8322
8323/* WaMPhyProgramming:hsw */
8324static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8325{
8326 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
8328 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8329 tmp &= ~(0xFF << 24);
8330 tmp |= (0x12 << 24);
8331 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8332
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8334 tmp |= (1 << 11);
8335 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8338 tmp |= (1 << 11);
8339 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8340
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8342 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8343 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8346 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8347 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008349 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8350 tmp &= ~(7 << 13);
8351 tmp |= (5 << 13);
8352 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8355 tmp &= ~(7 << 13);
8356 tmp |= (5 << 13);
8357 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
8359 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8360 tmp &= ~0xFF;
8361 tmp |= 0x1C;
8362 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8363
8364 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8365 tmp &= ~0xFF;
8366 tmp |= 0x1C;
8367 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8368
8369 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8370 tmp &= ~(0xFF << 16);
8371 tmp |= (0x1C << 16);
8372 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8373
8374 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8375 tmp &= ~(0xFF << 16);
8376 tmp |= (0x1C << 16);
8377 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8378
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008379 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8380 tmp |= (1 << 27);
8381 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008382
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008383 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8384 tmp |= (1 << 27);
8385 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008387 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8388 tmp &= ~(0xF << 28);
8389 tmp |= (4 << 28);
8390 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008391
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008392 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8393 tmp &= ~(0xF << 28);
8394 tmp |= (4 << 28);
8395 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396}
8397
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008398/* Implements 3 different sequences from BSpec chapter "Display iCLK
8399 * Programming" based on the parameters passed:
8400 * - Sequence to enable CLKOUT_DP
8401 * - Sequence to enable CLKOUT_DP without spread
8402 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8403 */
8404static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8405 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008408 uint32_t reg, tmp;
8409
8410 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8411 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008412 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008413 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008414
Ville Syrjäläa5805162015-05-26 20:42:30 +03008415 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416
8417 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8418 tmp &= ~SBI_SSCCTL_DISABLE;
8419 tmp |= SBI_SSCCTL_PATHALT;
8420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8421
8422 udelay(24);
8423
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424 if (with_spread) {
8425 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8426 tmp &= ~SBI_SSCCTL_PATHALT;
8427 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008428
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008429 if (with_fdi) {
8430 lpt_reset_fdi_mphy(dev_priv);
8431 lpt_program_fdi_mphy(dev_priv);
8432 }
8433 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
Ville Syrjäläc2699522015-08-27 23:55:59 +03008435 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008436 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8437 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8438 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008439
Ville Syrjäläa5805162015-05-26 20:42:30 +03008440 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441}
8442
Paulo Zanoni47701c32013-07-23 11:19:25 -03008443/* Sequence to disable CLKOUT_DP */
8444static void lpt_disable_clkout_dp(struct drm_device *dev)
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
8447 uint32_t reg, tmp;
8448
Ville Syrjäläa5805162015-05-26 20:42:30 +03008449 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008450
Ville Syrjäläc2699522015-08-27 23:55:59 +03008451 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008452 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8453 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8454 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8455
8456 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8457 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8458 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8459 tmp |= SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8461 udelay(32);
8462 }
8463 tmp |= SBI_SSCCTL_DISABLE;
8464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8465 }
8466
Ville Syrjäläa5805162015-05-26 20:42:30 +03008467 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008468}
8469
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008470static void lpt_init_pch_refclk(struct drm_device *dev)
8471{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008472 struct intel_encoder *encoder;
8473 bool has_vga = false;
8474
Damien Lespiaub2784e12014-08-05 11:29:37 +01008475 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008476 switch (encoder->type) {
8477 case INTEL_OUTPUT_ANALOG:
8478 has_vga = true;
8479 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008480 default:
8481 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008482 }
8483 }
8484
Paulo Zanoni47701c32013-07-23 11:19:25 -03008485 if (has_vga)
8486 lpt_enable_clkout_dp(dev, true, true);
8487 else
8488 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008489}
8490
Paulo Zanonidde86e22012-12-01 12:04:25 -02008491/*
8492 * Initialize reference clocks when the driver loads
8493 */
8494void intel_init_pch_refclk(struct drm_device *dev)
8495{
8496 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8497 ironlake_init_pch_refclk(dev);
8498 else if (HAS_PCH_LPT(dev))
8499 lpt_init_pch_refclk(dev);
8500}
8501
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008503{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008504 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008505 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008506 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008507 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008508 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008509 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008510 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008511 bool is_lvds = false;
8512
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008513 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008514 if (connector_state->crtc != crtc_state->base.crtc)
8515 continue;
8516
8517 encoder = to_intel_encoder(connector_state->best_encoder);
8518
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008519 switch (encoder->type) {
8520 case INTEL_OUTPUT_LVDS:
8521 is_lvds = true;
8522 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008523 default:
8524 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008525 }
8526 num_connectors++;
8527 }
8528
8529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008530 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008531 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008532 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008533 }
8534
8535 return 120000;
8536}
8537
Daniel Vetter6ff93602013-04-19 11:24:36 +02008538static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008539{
8540 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8542 int pipe = intel_crtc->pipe;
8543 uint32_t val;
8544
Daniel Vetter78114072013-06-13 00:54:57 +02008545 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008549 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 break;
8551 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008552 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008553 break;
8554 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008555 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008556 break;
8557 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008558 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 break;
8560 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008561 /* Case prevented by intel_choose_pipe_bpp_dither. */
8562 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008563 }
8564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008565 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008566 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008568 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008569 val |= PIPECONF_INTERLACED_ILK;
8570 else
8571 val |= PIPECONF_PROGRESSIVE;
8572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008573 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008574 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008575
Paulo Zanonic8203562012-09-12 10:06:29 -03008576 I915_WRITE(PIPECONF(pipe), val);
8577 POSTING_READ(PIPECONF(pipe));
8578}
8579
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008580/*
8581 * Set up the pipe CSC unit.
8582 *
8583 * Currently only full range RGB to limited range RGB conversion
8584 * is supported, but eventually this should handle various
8585 * RGB<->YCbCr scenarios as well.
8586 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008587static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008588{
8589 struct drm_device *dev = crtc->dev;
8590 struct drm_i915_private *dev_priv = dev->dev_private;
8591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8592 int pipe = intel_crtc->pipe;
8593 uint16_t coeff = 0x7800; /* 1.0 */
8594
8595 /*
8596 * TODO: Check what kind of values actually come out of the pipe
8597 * with these coeff/postoff values and adjust to get the best
8598 * accuracy. Perhaps we even need to take the bpc value into
8599 * consideration.
8600 */
8601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008603 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8604
8605 /*
8606 * GY/GU and RY/RU should be the other way around according
8607 * to BSpec, but reality doesn't agree. Just set them up in
8608 * a way that results in the correct picture.
8609 */
8610 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8611 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8612
8613 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8614 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8615
8616 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8617 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8618
8619 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8620 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8621 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8622
8623 if (INTEL_INFO(dev)->gen > 6) {
8624 uint16_t postoff = 0;
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008627 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008628
8629 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8630 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8631 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8632
8633 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8634 } else {
8635 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008638 mode |= CSC_BLACK_SCREEN_OFFSET;
8639
8640 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8641 }
8642}
8643
Daniel Vetter6ff93602013-04-19 11:24:36 +02008644static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008645{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008646 struct drm_device *dev = crtc->dev;
8647 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008649 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008651 uint32_t val;
8652
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008653 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008655 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008658 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008659 val |= PIPECONF_INTERLACED_ILK;
8660 else
8661 val |= PIPECONF_PROGRESSIVE;
8662
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008663 I915_WRITE(PIPECONF(cpu_transcoder), val);
8664 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008665
8666 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8667 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008668
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308669 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008670 val = 0;
8671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008673 case 18:
8674 val |= PIPEMISC_DITHER_6_BPC;
8675 break;
8676 case 24:
8677 val |= PIPEMISC_DITHER_8_BPC;
8678 break;
8679 case 30:
8680 val |= PIPEMISC_DITHER_10_BPC;
8681 break;
8682 case 36:
8683 val |= PIPEMISC_DITHER_12_BPC;
8684 break;
8685 default:
8686 /* Case prevented by pipe_config_set_bpp. */
8687 BUG();
8688 }
8689
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008690 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008691 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8692
8693 I915_WRITE(PIPEMISC(pipe), val);
8694 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008695}
8696
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008698 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008699 intel_clock_t *clock,
8700 bool *has_reduced_clock,
8701 intel_clock_t *reduced_clock)
8702{
8703 struct drm_device *dev = crtc->dev;
8704 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008705 int refclk;
8706 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008707 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008709 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008710
8711 /*
8712 * Returns a set of divisors for the desired target clock with the given
8713 * refclk, or FALSE. The returned values represent the clock equation:
8714 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8715 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008716 limit = intel_limit(crtc_state, refclk);
8717 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008718 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008719 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008720 if (!ret)
8721 return false;
8722
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008723 return true;
8724}
8725
Paulo Zanonid4b19312012-11-29 11:29:32 -02008726int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8727{
8728 /*
8729 * Account for spread spectrum to avoid
8730 * oversubscribing the link. Max center spread
8731 * is 2.5%; use 5% for safety's sake.
8732 */
8733 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008734 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008735}
8736
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008737static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008738{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008739 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008740}
8741
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008742static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008743 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008744 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008745 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746{
8747 struct drm_crtc *crtc = &intel_crtc->base;
8748 struct drm_device *dev = crtc->dev;
8749 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008750 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008751 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008752 struct drm_connector_state *connector_state;
8753 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008754 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008755 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008756 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008758 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008759 if (connector_state->crtc != crtc_state->base.crtc)
8760 continue;
8761
8762 encoder = to_intel_encoder(connector_state->best_encoder);
8763
8764 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008765 case INTEL_OUTPUT_LVDS:
8766 is_lvds = true;
8767 break;
8768 case INTEL_OUTPUT_SDVO:
8769 case INTEL_OUTPUT_HDMI:
8770 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008771 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008772 default:
8773 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008774 }
8775
8776 num_connectors++;
8777 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008778
Chris Wilsonc1858122010-12-03 21:35:48 +00008779 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008780 factor = 21;
8781 if (is_lvds) {
8782 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008783 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008784 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008785 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008787 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008788
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008790 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008791
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008792 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8793 *fp2 |= FP_CB_TUNE;
8794
Chris Wilson5eddb702010-09-11 13:48:45 +01008795 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008796
Eric Anholta07d6782011-03-30 13:01:08 -07008797 if (is_lvds)
8798 dpll |= DPLLB_MODE_LVDS;
8799 else
8800 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008802 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008803 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008804
8805 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008806 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008807 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008808 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
Eric Anholta07d6782011-03-30 13:01:08 -07008810 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008811 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008812 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008814
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008815 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008816 case 5:
8817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8818 break;
8819 case 7:
8820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8821 break;
8822 case 10:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8824 break;
8825 case 14:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8827 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 }
8829
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008830 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 else
8833 dpll |= PLL_REF_INPUT_DREFCLK;
8834
Daniel Vetter959e16d2013-06-05 13:34:21 +02008835 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008836}
8837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8839 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008840{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008841 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008843 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008844 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008845 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008846 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008847
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008848 memset(&crtc_state->dpll_hw_state, 0,
8849 sizeof(crtc_state->dpll_hw_state));
8850
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008851 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008853 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8854 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008857 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8860 return -EINVAL;
8861 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008862 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 if (!crtc_state->clock_set) {
8864 crtc_state->dpll.n = clock.n;
8865 crtc_state->dpll.m1 = clock.m1;
8866 crtc_state->dpll.m2 = clock.m2;
8867 crtc_state->dpll.p1 = clock.p1;
8868 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008871 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008872 if (crtc_state->has_pch_encoder) {
8873 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008874 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008875 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008876
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008877 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008878 &fp, &reduced_clock,
8879 has_reduced_clock ? &fp2 : NULL);
8880
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008881 crtc_state->dpll_hw_state.dpll = dpll;
8882 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008884 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008885 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008886 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008887
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008888 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008889 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008890 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008891 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008892 return -EINVAL;
8893 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008894 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008895
Rodrigo Viviab585de2015-03-24 12:40:09 -07008896 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008897 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008898 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008899 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008900
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008901 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902}
8903
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008904static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8905 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008906{
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008909 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008910
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008911 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8912 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8913 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8914 & ~TU_SIZE_MASK;
8915 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8916 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8917 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8918}
8919
8920static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8921 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008922 struct intel_link_m_n *m_n,
8923 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008924{
8925 struct drm_device *dev = crtc->base.dev;
8926 struct drm_i915_private *dev_priv = dev->dev_private;
8927 enum pipe pipe = crtc->pipe;
8928
8929 if (INTEL_INFO(dev)->gen >= 5) {
8930 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8931 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8932 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8933 & ~TU_SIZE_MASK;
8934 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8935 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8936 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008937 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8938 * gen < 8) and if DRRS is supported (to make sure the
8939 * registers are not unnecessarily read).
8940 */
8941 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008942 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8944 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8945 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8946 & ~TU_SIZE_MASK;
8947 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8948 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8949 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8950 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 } else {
8952 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8953 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8954 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8955 & ~TU_SIZE_MASK;
8956 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8957 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8958 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8959 }
8960}
8961
8962void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008963 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008965 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008966 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8967 else
8968 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008969 &pipe_config->dp_m_n,
8970 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008971}
8972
Daniel Vetter72419202013-04-04 13:28:53 +02008973static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008974 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008975{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008976 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008977 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008978}
8979
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008980static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008981 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008985 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8986 uint32_t ps_ctrl = 0;
8987 int id = -1;
8988 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008989
Chandra Kondurua1b22782015-04-07 15:28:45 -07008990 /* find scaler attached to this pipe */
8991 for (i = 0; i < crtc->num_scalers; i++) {
8992 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8993 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8994 id = i;
8995 pipe_config->pch_pfit.enabled = true;
8996 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8997 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8998 break;
8999 }
9000 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009001
Chandra Kondurua1b22782015-04-07 15:28:45 -07009002 scaler_state->scaler_id = id;
9003 if (id >= 0) {
9004 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9005 } else {
9006 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009007 }
9008}
9009
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009010static void
9011skylake_get_initial_plane_config(struct intel_crtc *crtc,
9012 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009013{
9014 struct drm_device *dev = crtc->base.dev;
9015 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009016 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 int pipe = crtc->pipe;
9018 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009019 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009020 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009021 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009022
Damien Lespiaud9806c92015-01-21 14:07:19 +00009023 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009024 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009025 DRM_DEBUG_KMS("failed to alloc fb\n");
9026 return;
9027 }
9028
Damien Lespiau1b842c82015-01-21 13:50:54 +00009029 fb = &intel_fb->base;
9030
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009031 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009032 if (!(val & PLANE_CTL_ENABLE))
9033 goto error;
9034
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009035 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9036 fourcc = skl_format_to_fourcc(pixel_format,
9037 val & PLANE_CTL_ORDER_RGBX,
9038 val & PLANE_CTL_ALPHA_MASK);
9039 fb->pixel_format = fourcc;
9040 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9041
Damien Lespiau40f46282015-02-27 11:15:21 +00009042 tiling = val & PLANE_CTL_TILED_MASK;
9043 switch (tiling) {
9044 case PLANE_CTL_TILED_LINEAR:
9045 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9046 break;
9047 case PLANE_CTL_TILED_X:
9048 plane_config->tiling = I915_TILING_X;
9049 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9050 break;
9051 case PLANE_CTL_TILED_Y:
9052 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9053 break;
9054 case PLANE_CTL_TILED_YF:
9055 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9056 break;
9057 default:
9058 MISSING_CASE(tiling);
9059 goto error;
9060 }
9061
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9063 plane_config->base = base;
9064
9065 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9066
9067 val = I915_READ(PLANE_SIZE(pipe, 0));
9068 fb->height = ((val >> 16) & 0xfff) + 1;
9069 fb->width = ((val >> 0) & 0x1fff) + 1;
9070
9071 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009072 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9073 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009074 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9075
9076 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009077 fb->pixel_format,
9078 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009079
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009080 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081
9082 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9083 pipe_name(pipe), fb->width, fb->height,
9084 fb->bits_per_pixel, base, fb->pitches[0],
9085 plane_config->size);
9086
Damien Lespiau2d140302015-02-05 17:22:18 +00009087 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009088 return;
9089
9090error:
9091 kfree(fb);
9092}
9093
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009094static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009095 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 uint32_t tmp;
9100
9101 tmp = I915_READ(PF_CTL(crtc->pipe));
9102
9103 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009104 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009105 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9106 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009107
9108 /* We currently do not free assignements of panel fitters on
9109 * ivb/hsw (since we don't use the higher upscaling modes which
9110 * differentiates them) so just WARN about this case for now. */
9111 if (IS_GEN7(dev)) {
9112 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9113 PF_PIPE_SEL_IVB(crtc->pipe));
9114 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009115 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009116}
9117
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009118static void
9119ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9120 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct drm_i915_private *dev_priv = dev->dev_private;
9124 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009125 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009126 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009127 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009128 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009129 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130
Damien Lespiau42a7b082015-02-05 19:35:13 +00009131 val = I915_READ(DSPCNTR(pipe));
9132 if (!(val & DISPLAY_PLANE_ENABLE))
9133 return;
9134
Damien Lespiaud9806c92015-01-21 14:07:19 +00009135 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009136 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 DRM_DEBUG_KMS("failed to alloc fb\n");
9138 return;
9139 }
9140
Damien Lespiau1b842c82015-01-21 13:50:54 +00009141 fb = &intel_fb->base;
9142
Daniel Vetter18c52472015-02-10 17:16:09 +00009143 if (INTEL_INFO(dev)->gen >= 4) {
9144 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009145 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 }
9148 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149
9150 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009151 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009152 fb->pixel_format = fourcc;
9153 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009155 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009156 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009157 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009159 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009160 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009162 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163 }
9164 plane_config->base = base;
9165
9166 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009167 fb->width = ((val >> 16) & 0xfff) + 1;
9168 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009169
9170 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009171 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009173 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009174 fb->pixel_format,
9175 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009177 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009178
Damien Lespiau2844a922015-01-20 12:51:48 +00009179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009183
Damien Lespiau2d140302015-02-05 17:22:18 +00009184 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009185}
9186
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009187static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009188 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009189{
9190 struct drm_device *dev = crtc->base.dev;
9191 struct drm_i915_private *dev_priv = dev->dev_private;
9192 uint32_t tmp;
9193
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009194 if (!intel_display_power_is_enabled(dev_priv,
9195 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009196 return false;
9197
Daniel Vettere143a212013-07-04 12:01:15 +02009198 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009199 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009200
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009201 tmp = I915_READ(PIPECONF(crtc->pipe));
9202 if (!(tmp & PIPECONF_ENABLE))
9203 return false;
9204
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009205 switch (tmp & PIPECONF_BPC_MASK) {
9206 case PIPECONF_6BPC:
9207 pipe_config->pipe_bpp = 18;
9208 break;
9209 case PIPECONF_8BPC:
9210 pipe_config->pipe_bpp = 24;
9211 break;
9212 case PIPECONF_10BPC:
9213 pipe_config->pipe_bpp = 30;
9214 break;
9215 case PIPECONF_12BPC:
9216 pipe_config->pipe_bpp = 36;
9217 break;
9218 default:
9219 break;
9220 }
9221
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009222 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9223 pipe_config->limited_color_range = true;
9224
Daniel Vetterab9412b2013-05-03 11:49:46 +02009225 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009226 struct intel_shared_dpll *pll;
9227
Daniel Vetter88adfff2013-03-28 10:42:01 +01009228 pipe_config->has_pch_encoder = true;
9229
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009230 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9231 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9232 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009233
9234 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009235
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009236 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009237 pipe_config->shared_dpll =
9238 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009239 } else {
9240 tmp = I915_READ(PCH_DPLL_SEL);
9241 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9242 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9243 else
9244 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9245 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009246
9247 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9248
9249 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9250 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009251
9252 tmp = pipe_config->dpll_hw_state.dpll;
9253 pipe_config->pixel_multiplier =
9254 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9255 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009256
9257 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009258 } else {
9259 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009260 }
9261
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009262 intel_get_pipe_timings(crtc, pipe_config);
9263
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009264 ironlake_get_pfit_config(crtc, pipe_config);
9265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009266 return true;
9267}
9268
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9270{
9271 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009274 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276 pipe_name(crtc->pipe));
9277
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9279 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009280 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9281 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009282 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9283 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009284 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009285 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009287 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009288 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009289 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009290 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009291 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009292 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009293
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009294 /*
9295 * In theory we can still leave IRQs enabled, as long as only the HPD
9296 * interrupts remain enabled. We used to check for that, but since it's
9297 * gen-specific and since we only disable LCPLL after we fully disable
9298 * the interrupts, the check below should be enough.
9299 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009300 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009303static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9304{
9305 struct drm_device *dev = dev_priv->dev;
9306
9307 if (IS_HASWELL(dev))
9308 return I915_READ(D_COMP_HSW);
9309 else
9310 return I915_READ(D_COMP_BDW);
9311}
9312
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009313static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9314{
9315 struct drm_device *dev = dev_priv->dev;
9316
9317 if (IS_HASWELL(dev)) {
9318 mutex_lock(&dev_priv->rps.hw_lock);
9319 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9320 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009321 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009322 mutex_unlock(&dev_priv->rps.hw_lock);
9323 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009324 I915_WRITE(D_COMP_BDW, val);
9325 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009326 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327}
9328
9329/*
9330 * This function implements pieces of two sequences from BSpec:
9331 * - Sequence for display software to disable LCPLL
9332 * - Sequence for display software to allow package C8+
9333 * The steps implemented here are just the steps that actually touch the LCPLL
9334 * register. Callers should take care of disabling all the display engine
9335 * functions, doing the mode unset, fixing interrupts, etc.
9336 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009337static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9338 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339{
9340 uint32_t val;
9341
9342 assert_can_disable_lcpll(dev_priv);
9343
9344 val = I915_READ(LCPLL_CTL);
9345
9346 if (switch_to_fclk) {
9347 val |= LCPLL_CD_SOURCE_FCLK;
9348 I915_WRITE(LCPLL_CTL, val);
9349
9350 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9351 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9352 DRM_ERROR("Switching to FCLK failed\n");
9353
9354 val = I915_READ(LCPLL_CTL);
9355 }
9356
9357 val |= LCPLL_PLL_DISABLE;
9358 I915_WRITE(LCPLL_CTL, val);
9359 POSTING_READ(LCPLL_CTL);
9360
9361 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9362 DRM_ERROR("LCPLL still locked\n");
9363
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009364 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009366 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 ndelay(100);
9368
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009369 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9370 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009371 DRM_ERROR("D_COMP RCOMP still in progress\n");
9372
9373 if (allow_power_down) {
9374 val = I915_READ(LCPLL_CTL);
9375 val |= LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
9377 POSTING_READ(LCPLL_CTL);
9378 }
9379}
9380
9381/*
9382 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9383 * source.
9384 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009385static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386{
9387 uint32_t val;
9388
9389 val = I915_READ(LCPLL_CTL);
9390
9391 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9392 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9393 return;
9394
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009395 /*
9396 * Make sure we're not on PC8 state before disabling PC8, otherwise
9397 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009398 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009399 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009400
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009401 if (val & LCPLL_POWER_DOWN_ALLOW) {
9402 val &= ~LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009404 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405 }
9406
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009407 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009408 val |= D_COMP_COMP_FORCE;
9409 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009410 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411
9412 val = I915_READ(LCPLL_CTL);
9413 val &= ~LCPLL_PLL_DISABLE;
9414 I915_WRITE(LCPLL_CTL, val);
9415
9416 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9417 DRM_ERROR("LCPLL not locked yet\n");
9418
9419 if (val & LCPLL_CD_SOURCE_FCLK) {
9420 val = I915_READ(LCPLL_CTL);
9421 val &= ~LCPLL_CD_SOURCE_FCLK;
9422 I915_WRITE(LCPLL_CTL, val);
9423
9424 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9425 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9426 DRM_ERROR("Switching back to LCPLL failed\n");
9427 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009428
Mika Kuoppala59bad942015-01-16 11:34:40 +02009429 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009430 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431}
9432
Paulo Zanoni765dab672014-03-07 20:08:18 -03009433/*
9434 * Package states C8 and deeper are really deep PC states that can only be
9435 * reached when all the devices on the system allow it, so even if the graphics
9436 * device allows PC8+, it doesn't mean the system will actually get to these
9437 * states. Our driver only allows PC8+ when going into runtime PM.
9438 *
9439 * The requirements for PC8+ are that all the outputs are disabled, the power
9440 * well is disabled and most interrupts are disabled, and these are also
9441 * requirements for runtime PM. When these conditions are met, we manually do
9442 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9443 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9444 * hang the machine.
9445 *
9446 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9447 * the state of some registers, so when we come back from PC8+ we need to
9448 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9449 * need to take care of the registers kept by RC6. Notice that this happens even
9450 * if we don't put the device in PCI D3 state (which is what currently happens
9451 * because of the runtime PM support).
9452 *
9453 * For more, read "Display Sequences for Package C8" on the hardware
9454 * documentation.
9455 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009456void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
Paulo Zanonic67a4702013-08-19 13:18:09 -03009461 DRM_DEBUG_KMS("Enabling package C8+\n");
9462
Ville Syrjäläc2699522015-08-27 23:55:59 +03009463 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9465 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9466 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9467 }
9468
9469 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009470 hsw_disable_lcpll(dev_priv, true, true);
9471}
9472
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009473void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009474{
9475 struct drm_device *dev = dev_priv->dev;
9476 uint32_t val;
9477
Paulo Zanonic67a4702013-08-19 13:18:09 -03009478 DRM_DEBUG_KMS("Disabling package C8+\n");
9479
9480 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009481 lpt_init_pch_refclk(dev);
9482
Ville Syrjäläc2699522015-08-27 23:55:59 +03009483 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009484 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9485 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9486 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9487 }
9488
9489 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490}
9491
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309493{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009494 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309496
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009497 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309498}
9499
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009500/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009501static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009502{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009504 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009505 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009506
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009507 for_each_intel_crtc(state->dev, intel_crtc) {
9508 int pixel_rate;
9509
9510 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9511 if (IS_ERR(crtc_state))
9512 return PTR_ERR(crtc_state);
9513
9514 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009515 continue;
9516
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009517 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009518
9519 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009520 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009521 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9522
9523 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9524 }
9525
9526 return max_pixel_rate;
9527}
9528
9529static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9530{
9531 struct drm_i915_private *dev_priv = dev->dev_private;
9532 uint32_t val, data;
9533 int ret;
9534
9535 if (WARN((I915_READ(LCPLL_CTL) &
9536 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9537 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9538 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9539 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9540 "trying to change cdclk frequency with cdclk not enabled\n"))
9541 return;
9542
9543 mutex_lock(&dev_priv->rps.hw_lock);
9544 ret = sandybridge_pcode_write(dev_priv,
9545 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9546 mutex_unlock(&dev_priv->rps.hw_lock);
9547 if (ret) {
9548 DRM_ERROR("failed to inform pcode about cdclk change\n");
9549 return;
9550 }
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val |= LCPLL_CD_SOURCE_FCLK;
9554 I915_WRITE(LCPLL_CTL, val);
9555
9556 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9558 DRM_ERROR("Switching to FCLK failed\n");
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CLK_FREQ_MASK;
9562
9563 switch (cdclk) {
9564 case 450000:
9565 val |= LCPLL_CLK_FREQ_450;
9566 data = 0;
9567 break;
9568 case 540000:
9569 val |= LCPLL_CLK_FREQ_54O_BDW;
9570 data = 1;
9571 break;
9572 case 337500:
9573 val |= LCPLL_CLK_FREQ_337_5_BDW;
9574 data = 2;
9575 break;
9576 case 675000:
9577 val |= LCPLL_CLK_FREQ_675_BDW;
9578 data = 3;
9579 break;
9580 default:
9581 WARN(1, "invalid cdclk frequency\n");
9582 return;
9583 }
9584
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 val = I915_READ(LCPLL_CTL);
9588 val &= ~LCPLL_CD_SOURCE_FCLK;
9589 I915_WRITE(LCPLL_CTL, val);
9590
9591 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9592 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9593 DRM_ERROR("Switching back to LCPLL failed\n");
9594
9595 mutex_lock(&dev_priv->rps.hw_lock);
9596 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9597 mutex_unlock(&dev_priv->rps.hw_lock);
9598
9599 intel_update_cdclk(dev);
9600
9601 WARN(cdclk != dev_priv->cdclk_freq,
9602 "cdclk requested %d kHz but got %d kHz\n",
9603 cdclk, dev_priv->cdclk_freq);
9604}
9605
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009607{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 struct drm_i915_private *dev_priv = to_i915(state->dev);
9609 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610 int cdclk;
9611
9612 /*
9613 * FIXME should also account for plane ratio
9614 * once 64bpp pixel formats are supported.
9615 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009620 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621 cdclk = 450000;
9622 else
9623 cdclk = 337500;
9624
9625 /*
9626 * FIXME move the cdclk caclulation to
9627 * compute_config() so we can fail gracegully.
9628 */
9629 if (cdclk > dev_priv->max_cdclk_freq) {
9630 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9631 cdclk, dev_priv->max_cdclk_freq);
9632 cdclk = dev_priv->max_cdclk_freq;
9633 }
9634
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009635 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636
9637 return 0;
9638}
9639
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009640static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009641{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009642 struct drm_device *dev = old_state->dev;
9643 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009645 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009646}
9647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009648static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9649 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009650{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009651 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009652 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009653
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009654 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009655
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009656 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009657}
9658
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309659static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9660 enum port port,
9661 struct intel_crtc_state *pipe_config)
9662{
9663 switch (port) {
9664 case PORT_A:
9665 pipe_config->ddi_pll_sel = SKL_DPLL0;
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9667 break;
9668 case PORT_B:
9669 pipe_config->ddi_pll_sel = SKL_DPLL1;
9670 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9671 break;
9672 case PORT_C:
9673 pipe_config->ddi_pll_sel = SKL_DPLL2;
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9675 break;
9676 default:
9677 DRM_ERROR("Incorrect port type\n");
9678 }
9679}
9680
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009681static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9682 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009683 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009684{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009685 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009686
9687 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9688 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9689
9690 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009691 case SKL_DPLL0:
9692 /*
9693 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9694 * of the shared DPLL framework and thus needs to be read out
9695 * separately
9696 */
9697 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9698 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9699 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009700 case SKL_DPLL1:
9701 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9702 break;
9703 case SKL_DPLL2:
9704 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9705 break;
9706 case SKL_DPLL3:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9708 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009709 }
9710}
9711
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009712static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9713 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009714 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009715{
9716 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9717
9718 switch (pipe_config->ddi_pll_sel) {
9719 case PORT_CLK_SEL_WRPLL1:
9720 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9721 break;
9722 case PORT_CLK_SEL_WRPLL2:
9723 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9724 break;
9725 }
9726}
9727
Daniel Vetter26804af2014-06-25 22:01:55 +03009728static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009729 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009730{
9731 struct drm_device *dev = crtc->base.dev;
9732 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009733 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009734 enum port port;
9735 uint32_t tmp;
9736
9737 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9738
9739 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9740
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009741 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009742 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309743 else if (IS_BROXTON(dev))
9744 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009745 else
9746 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009747
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009748 if (pipe_config->shared_dpll >= 0) {
9749 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9750
9751 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9752 &pipe_config->dpll_hw_state));
9753 }
9754
Daniel Vetter26804af2014-06-25 22:01:55 +03009755 /*
9756 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9757 * DDI E. So just check whether this pipe is wired to DDI E and whether
9758 * the PCH transcoder is on.
9759 */
Damien Lespiauca370452013-12-03 13:56:24 +00009760 if (INTEL_INFO(dev)->gen < 9 &&
9761 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009762 pipe_config->has_pch_encoder = true;
9763
9764 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9765 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9766 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9767
9768 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9769 }
9770}
9771
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009772static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009773 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009774{
9775 struct drm_device *dev = crtc->base.dev;
9776 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009777 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009778 uint32_t tmp;
9779
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009780 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009781 POWER_DOMAIN_PIPE(crtc->pipe)))
9782 return false;
9783
Daniel Vettere143a212013-07-04 12:01:15 +02009784 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009785 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9786
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9788 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9789 enum pipe trans_edp_pipe;
9790 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9791 default:
9792 WARN(1, "unknown pipe linked to edp transcoder\n");
9793 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9794 case TRANS_DDI_EDP_INPUT_A_ON:
9795 trans_edp_pipe = PIPE_A;
9796 break;
9797 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9798 trans_edp_pipe = PIPE_B;
9799 break;
9800 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9801 trans_edp_pipe = PIPE_C;
9802 break;
9803 }
9804
9805 if (trans_edp_pipe == crtc->pipe)
9806 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9807 }
9808
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009809 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009810 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009811 return false;
9812
Daniel Vettereccb1402013-05-22 00:50:22 +02009813 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009814 if (!(tmp & PIPECONF_ENABLE))
9815 return false;
9816
Daniel Vetter26804af2014-06-25 22:01:55 +03009817 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009818
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009819 intel_get_pipe_timings(crtc, pipe_config);
9820
Chandra Kondurua1b22782015-04-07 15:28:45 -07009821 if (INTEL_INFO(dev)->gen >= 9) {
9822 skl_init_scalers(dev, crtc, pipe_config);
9823 }
9824
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009826
9827 if (INTEL_INFO(dev)->gen >= 9) {
9828 pipe_config->scaler_state.scaler_id = -1;
9829 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9830 }
9831
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009832 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009833 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009834 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009835 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009836 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009837 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009838
Jesse Barnese59150d2014-01-07 13:30:45 -08009839 if (IS_HASWELL(dev))
9840 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9841 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009842
Clint Taylorebb69c92014-09-30 10:30:22 -07009843 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9844 pipe_config->pixel_multiplier =
9845 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9846 } else {
9847 pipe_config->pixel_multiplier = 1;
9848 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009849
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009850 return true;
9851}
9852
Chris Wilson560b85b2010-08-07 11:01:38 +01009853static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9854{
9855 struct drm_device *dev = crtc->dev;
9856 struct drm_i915_private *dev_priv = dev->dev_private;
9857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009858 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009859
Ville Syrjälädc41c152014-08-13 11:57:05 +03009860 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009861 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9862 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009863 unsigned int stride = roundup_pow_of_two(width) * 4;
9864
9865 switch (stride) {
9866 default:
9867 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9868 width, stride);
9869 stride = 256;
9870 /* fallthrough */
9871 case 256:
9872 case 512:
9873 case 1024:
9874 case 2048:
9875 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009876 }
9877
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878 cntl |= CURSOR_ENABLE |
9879 CURSOR_GAMMA_ENABLE |
9880 CURSOR_FORMAT_ARGB |
9881 CURSOR_STRIDE(stride);
9882
9883 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009885
Ville Syrjälädc41c152014-08-13 11:57:05 +03009886 if (intel_crtc->cursor_cntl != 0 &&
9887 (intel_crtc->cursor_base != base ||
9888 intel_crtc->cursor_size != size ||
9889 intel_crtc->cursor_cntl != cntl)) {
9890 /* On these chipsets we can only modify the base/size/stride
9891 * whilst the cursor is disabled.
9892 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009893 I915_WRITE(CURCNTR(PIPE_A), 0);
9894 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009895 intel_crtc->cursor_cntl = 0;
9896 }
9897
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009898 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009899 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009900 intel_crtc->cursor_base = base;
9901 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009902
9903 if (intel_crtc->cursor_size != size) {
9904 I915_WRITE(CURSIZE, size);
9905 intel_crtc->cursor_size = size;
9906 }
9907
Chris Wilson4b0e3332014-05-30 16:35:26 +03009908 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009909 I915_WRITE(CURCNTR(PIPE_A), cntl);
9910 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009911 intel_crtc->cursor_cntl = cntl;
9912 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009913}
9914
9915static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9916{
9917 struct drm_device *dev = crtc->dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9920 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009921 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009922
Chris Wilson4b0e3332014-05-30 16:35:26 +03009923 cntl = 0;
9924 if (base) {
9925 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009926 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309927 case 64:
9928 cntl |= CURSOR_MODE_64_ARGB_AX;
9929 break;
9930 case 128:
9931 cntl |= CURSOR_MODE_128_ARGB_AX;
9932 break;
9933 case 256:
9934 cntl |= CURSOR_MODE_256_ARGB_AX;
9935 break;
9936 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009937 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309938 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009939 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009940 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009941
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009942 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009943 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009944 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009945
Matt Roper8e7d6882015-01-21 16:35:41 -08009946 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009947 cntl |= CURSOR_ROTATE_180;
9948
Chris Wilson4b0e3332014-05-30 16:35:26 +03009949 if (intel_crtc->cursor_cntl != cntl) {
9950 I915_WRITE(CURCNTR(pipe), cntl);
9951 POSTING_READ(CURCNTR(pipe));
9952 intel_crtc->cursor_cntl = cntl;
9953 }
9954
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009955 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009956 I915_WRITE(CURBASE(pipe), base);
9957 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009958
9959 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009960}
9961
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009962/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009963static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9964 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009965{
9966 struct drm_device *dev = crtc->dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
9968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9969 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009970 struct drm_plane_state *cursor_state = crtc->cursor->state;
9971 int x = cursor_state->crtc_x;
9972 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009973 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009974
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009975 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009978 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009979 base = 0;
9980
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009981 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009982 base = 0;
9983
9984 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009985 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009986 base = 0;
9987
9988 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9989 x = -x;
9990 }
9991 pos |= x << CURSOR_X_SHIFT;
9992
9993 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009994 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009995 base = 0;
9996
9997 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9998 y = -y;
9999 }
10000 pos |= y << CURSOR_Y_SHIFT;
10001
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010003 return;
10004
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010005 I915_WRITE(CURPOS(pipe), pos);
10006
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010007 /* ILK+ do this automagically */
10008 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010009 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010010 base += (cursor_state->crtc_h *
10011 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010012 }
10013
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010014 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010015 i845_update_cursor(crtc, base);
10016 else
10017 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010018}
10019
Ville Syrjälädc41c152014-08-13 11:57:05 +030010020static bool cursor_size_ok(struct drm_device *dev,
10021 uint32_t width, uint32_t height)
10022{
10023 if (width == 0 || height == 0)
10024 return false;
10025
10026 /*
10027 * 845g/865g are special in that they are only limited by
10028 * the width of their cursors, the height is arbitrary up to
10029 * the precision of the register. Everything else requires
10030 * square cursors, limited to a few power-of-two sizes.
10031 */
10032 if (IS_845G(dev) || IS_I865G(dev)) {
10033 if ((width & 63) != 0)
10034 return false;
10035
10036 if (width > (IS_845G(dev) ? 64 : 512))
10037 return false;
10038
10039 if (height > 1023)
10040 return false;
10041 } else {
10042 switch (width | height) {
10043 case 256:
10044 case 128:
10045 if (IS_GEN2(dev))
10046 return false;
10047 case 64:
10048 break;
10049 default:
10050 return false;
10051 }
10052 }
10053
10054 return true;
10055}
10056
Jesse Barnes79e53942008-11-07 14:24:08 -080010057static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010058 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010059{
James Simmons72034252010-08-03 01:33:19 +010010060 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010062
James Simmons72034252010-08-03 01:33:19 +010010063 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010064 intel_crtc->lut_r[i] = red[i] >> 8;
10065 intel_crtc->lut_g[i] = green[i] >> 8;
10066 intel_crtc->lut_b[i] = blue[i] >> 8;
10067 }
10068
10069 intel_crtc_load_lut(crtc);
10070}
10071
Jesse Barnes79e53942008-11-07 14:24:08 -080010072/* VESA 640x480x72Hz mode to set on the pipe */
10073static struct drm_display_mode load_detect_mode = {
10074 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10075 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10076};
10077
Daniel Vettera8bb6812014-02-10 18:00:39 +010010078struct drm_framebuffer *
10079__intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010082{
10083 struct intel_framebuffer *intel_fb;
10084 int ret;
10085
10086 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10087 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010088 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010089 return ERR_PTR(-ENOMEM);
10090 }
10091
10092 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010093 if (ret)
10094 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010095
10096 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010097err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010098 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010099 kfree(intel_fb);
10100
10101 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010102}
10103
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010104static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010105intel_framebuffer_create(struct drm_device *dev,
10106 struct drm_mode_fb_cmd2 *mode_cmd,
10107 struct drm_i915_gem_object *obj)
10108{
10109 struct drm_framebuffer *fb;
10110 int ret;
10111
10112 ret = i915_mutex_lock_interruptible(dev);
10113 if (ret)
10114 return ERR_PTR(ret);
10115 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10116 mutex_unlock(&dev->struct_mutex);
10117
10118 return fb;
10119}
10120
Chris Wilsond2dff872011-04-19 08:36:26 +010010121static u32
10122intel_framebuffer_pitch_for_width(int width, int bpp)
10123{
10124 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10125 return ALIGN(pitch, 64);
10126}
10127
10128static u32
10129intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10130{
10131 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010132 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010133}
10134
10135static struct drm_framebuffer *
10136intel_framebuffer_create_for_mode(struct drm_device *dev,
10137 struct drm_display_mode *mode,
10138 int depth, int bpp)
10139{
10140 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010141 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010142
10143 obj = i915_gem_alloc_object(dev,
10144 intel_framebuffer_size_for_mode(mode, bpp));
10145 if (obj == NULL)
10146 return ERR_PTR(-ENOMEM);
10147
10148 mode_cmd.width = mode->hdisplay;
10149 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010150 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10151 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010152 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010153
10154 return intel_framebuffer_create(dev, &mode_cmd, obj);
10155}
10156
10157static struct drm_framebuffer *
10158mode_fits_in_fbdev(struct drm_device *dev,
10159 struct drm_display_mode *mode)
10160{
Daniel Vetter06957262015-08-10 13:34:08 +020010161#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010162 struct drm_i915_private *dev_priv = dev->dev_private;
10163 struct drm_i915_gem_object *obj;
10164 struct drm_framebuffer *fb;
10165
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010166 if (!dev_priv->fbdev)
10167 return NULL;
10168
10169 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010170 return NULL;
10171
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010172 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010173 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010174
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010175 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010176 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10177 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010178 return NULL;
10179
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010180 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010181 return NULL;
10182
10183 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010184#else
10185 return NULL;
10186#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010187}
10188
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010189static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10190 struct drm_crtc *crtc,
10191 struct drm_display_mode *mode,
10192 struct drm_framebuffer *fb,
10193 int x, int y)
10194{
10195 struct drm_plane_state *plane_state;
10196 int hdisplay, vdisplay;
10197 int ret;
10198
10199 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10200 if (IS_ERR(plane_state))
10201 return PTR_ERR(plane_state);
10202
10203 if (mode)
10204 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10205 else
10206 hdisplay = vdisplay = 0;
10207
10208 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10209 if (ret)
10210 return ret;
10211 drm_atomic_set_fb_for_plane(plane_state, fb);
10212 plane_state->crtc_x = 0;
10213 plane_state->crtc_y = 0;
10214 plane_state->crtc_w = hdisplay;
10215 plane_state->crtc_h = vdisplay;
10216 plane_state->src_x = x << 16;
10217 plane_state->src_y = y << 16;
10218 plane_state->src_w = hdisplay << 16;
10219 plane_state->src_h = vdisplay << 16;
10220
10221 return 0;
10222}
10223
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010224bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010225 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010226 struct intel_load_detect_pipe *old,
10227 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010228{
10229 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010230 struct intel_encoder *intel_encoder =
10231 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010233 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 struct drm_crtc *crtc = NULL;
10235 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010236 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010237 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010238 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010239 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010240 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010241 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242
Chris Wilsond2dff872011-04-19 08:36:26 +010010243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010244 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010245 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
Rob Clark51fd3712013-11-19 12:10:12 -050010247retry:
10248 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10249 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010250 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010251
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 /*
10253 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010254 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 * - if the connector already has an assigned crtc, use it (but make
10256 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010257 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 * - try to find the first unused crtc that can drive this connector,
10259 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 */
10261
10262 /* See if we already have a CRTC for this connector */
10263 if (encoder->crtc) {
10264 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010265
Rob Clark51fd3712013-11-19 12:10:12 -050010266 ret = drm_modeset_lock(&crtc->mutex, ctx);
10267 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010268 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010269 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10270 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010271 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010272
Daniel Vetter24218aa2012-08-12 19:27:11 +020010273 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010274 old->load_detect_temp = false;
10275
10276 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010277 if (connector->dpms != DRM_MODE_DPMS_ON)
10278 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010279
Chris Wilson71731882011-04-19 23:10:58 +010010280 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010281 }
10282
10283 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010284 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 i++;
10286 if (!(encoder->possible_crtcs & (1 << i)))
10287 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010288 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010289 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010290
10291 crtc = possible_crtc;
10292 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 }
10294
10295 /*
10296 * If we didn't find an unused CRTC, don't use any.
10297 */
10298 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010299 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010300 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 }
10302
Rob Clark51fd3712013-11-19 12:10:12 -050010303 ret = drm_modeset_lock(&crtc->mutex, ctx);
10304 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010305 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010306 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10307 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010308 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309
10310 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010311 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010312 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010313 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010315 state = drm_atomic_state_alloc(dev);
10316 if (!state)
10317 return false;
10318
10319 state->acquire_ctx = ctx;
10320
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010321 connector_state = drm_atomic_get_connector_state(state, connector);
10322 if (IS_ERR(connector_state)) {
10323 ret = PTR_ERR(connector_state);
10324 goto fail;
10325 }
10326
10327 connector_state->crtc = crtc;
10328 connector_state->best_encoder = &intel_encoder->base;
10329
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010330 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10331 if (IS_ERR(crtc_state)) {
10332 ret = PTR_ERR(crtc_state);
10333 goto fail;
10334 }
10335
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010336 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010337
Chris Wilson64927112011-04-20 07:25:26 +010010338 if (!mode)
10339 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010340
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 /* We need a framebuffer large enough to accommodate all accesses
10342 * that the plane may generate whilst we perform load detection.
10343 * We can not rely on the fbcon either being present (we get called
10344 * during its initialisation to detect all boot displays, or it may
10345 * not even exist) or that it is large enough to satisfy the
10346 * requested mode.
10347 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010348 fb = mode_fits_in_fbdev(dev, mode);
10349 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010351 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10352 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 } else
10354 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010355 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010357 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010359
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010360 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10361 if (ret)
10362 goto fail;
10363
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010364 drm_mode_copy(&crtc_state->base.mode, mode);
10365
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010366 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010367 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010368 if (old->release_fb)
10369 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010372 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010373
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010375 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010376 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010377
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010378fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010379 drm_atomic_state_free(state);
10380 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381
Rob Clark51fd3712013-11-19 12:10:12 -050010382 if (ret == -EDEADLK) {
10383 drm_modeset_backoff(ctx);
10384 goto retry;
10385 }
10386
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388}
10389
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010397 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010398 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010400 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010401 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010402 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010403 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010404
Chris Wilsond2dff872011-04-19 08:36:26 +010010405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010406 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010407 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
Chris Wilson8261b192011-04-19 23:18:09 +010010409 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010410 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010411 if (!state)
10412 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010413
10414 state->acquire_ctx = ctx;
10415
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010416 connector_state = drm_atomic_get_connector_state(state, connector);
10417 if (IS_ERR(connector_state))
10418 goto fail;
10419
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010420 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10421 if (IS_ERR(crtc_state))
10422 goto fail;
10423
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424 connector_state->best_encoder = NULL;
10425 connector_state->crtc = NULL;
10426
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010427 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010428
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010429 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10430 0, 0);
10431 if (ret)
10432 goto fail;
10433
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010434 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010435 if (ret)
10436 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010437
Daniel Vetter36206362012-12-10 20:42:17 +010010438 if (old->release_fb) {
10439 drm_framebuffer_unregister_private(old->release_fb);
10440 drm_framebuffer_unreference(old->release_fb);
10441 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010442
Chris Wilson0622a532011-04-21 09:32:11 +010010443 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 }
10445
Eric Anholtc751ce42010-03-25 11:48:48 -070010446 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010447 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10448 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010449
10450 return;
10451fail:
10452 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10453 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010454}
10455
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010456static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010457 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
10460 u32 dpll = pipe_config->dpll_hw_state.dpll;
10461
10462 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010463 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010464 else if (HAS_PCH_SPLIT(dev))
10465 return 120000;
10466 else if (!IS_GEN2(dev))
10467 return 96000;
10468 else
10469 return 48000;
10470}
10471
Jesse Barnes79e53942008-11-07 14:24:08 -080010472/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010473static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010474 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010475{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010476 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010478 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010479 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 u32 fp;
10481 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010482 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010483 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
10485 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010486 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010488 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489
10490 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010491 if (IS_PINEVIEW(dev)) {
10492 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10493 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010494 } else {
10495 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10496 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10497 }
10498
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010499 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010500 if (IS_PINEVIEW(dev))
10501 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10502 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010503 else
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 DPLL_FPA01_P1_POST_DIV_SHIFT);
10506
10507 switch (dpll & DPLL_MODE_MASK) {
10508 case DPLLB_MODE_DAC_SERIAL:
10509 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10510 5 : 10;
10511 break;
10512 case DPLLB_MODE_LVDS:
10513 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10514 7 : 14;
10515 break;
10516 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010517 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010519 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010520 }
10521
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010522 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010523 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010524 else
Imre Deakdccbea32015-06-22 23:35:51 +030010525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010527 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010528 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010529
10530 if (is_lvds) {
10531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10532 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010533
10534 if (lvds & LVDS_CLKB_POWER_UP)
10535 clock.p2 = 7;
10536 else
10537 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 } else {
10539 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10540 clock.p1 = 2;
10541 else {
10542 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10543 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10544 }
10545 if (dpll & PLL_P2_DIVIDE_BY_4)
10546 clock.p2 = 4;
10547 else
10548 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010550
Imre Deakdccbea32015-06-22 23:35:51 +030010551 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 }
10553
Ville Syrjälä18442d02013-09-13 16:00:08 +030010554 /*
10555 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010556 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010557 * encoder's get_config() function.
10558 */
Imre Deakdccbea32015-06-22 23:35:51 +030010559 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560}
10561
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562int intel_dotclock_calculate(int link_freq,
10563 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010565 /*
10566 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010567 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010569 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010570 *
10571 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010572 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010573 */
10574
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575 if (!m_n->link_n)
10576 return 0;
10577
10578 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10579}
10580
Ville Syrjälä18442d02013-09-13 16:00:08 +030010581static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010583{
10584 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010585
10586 /* read out port_clock from the DPLL */
10587 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010588
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010589 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010590 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010591 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010592 * agree once we know their relationship in the encoder's
10593 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010594 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010595 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010596 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10597 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010598}
10599
10600/** Returns the currently programmed mode of the given pipe. */
10601struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10602 struct drm_crtc *crtc)
10603{
Jesse Barnes548f2452011-02-17 10:40:53 -080010604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010608 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010609 int htot = I915_READ(HTOTAL(cpu_transcoder));
10610 int hsync = I915_READ(HSYNC(cpu_transcoder));
10611 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10612 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010613 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614
10615 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10616 if (!mode)
10617 return NULL;
10618
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 /*
10620 * Construct a pipe_config sufficient for getting the clock info
10621 * back out of crtc_clock_get.
10622 *
10623 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10624 * to use a real value here instead.
10625 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010626 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010628 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10629 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10630 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10632
Ville Syrjälä773ae032013-09-23 17:48:20 +030010633 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 mode->hdisplay = (htot & 0xffff) + 1;
10635 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10636 mode->hsync_start = (hsync & 0xffff) + 1;
10637 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10638 mode->vdisplay = (vtot & 0xffff) + 1;
10639 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10640 mode->vsync_start = (vsync & 0xffff) + 1;
10641 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10642
10643 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010644
10645 return mode;
10646}
10647
Chris Wilsonf047e392012-07-21 12:31:41 +010010648void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010649{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010650 struct drm_i915_private *dev_priv = dev->dev_private;
10651
Chris Wilsonf62a0072014-02-21 17:55:39 +000010652 if (dev_priv->mm.busy)
10653 return;
10654
Paulo Zanoni43694d62014-03-07 20:08:08 -030010655 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010656 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010657 if (INTEL_INFO(dev)->gen >= 6)
10658 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010659 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010660}
10661
10662void intel_mark_idle(struct drm_device *dev)
10663{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010665
Chris Wilsonf62a0072014-02-21 17:55:39 +000010666 if (!dev_priv->mm.busy)
10667 return;
10668
10669 dev_priv->mm.busy = false;
10670
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010671 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010672 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010673
Paulo Zanoni43694d62014-03-07 20:08:08 -030010674 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010675}
10676
Jesse Barnes79e53942008-11-07 14:24:08 -080010677static void intel_crtc_destroy(struct drm_crtc *crtc)
10678{
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010680 struct drm_device *dev = crtc->dev;
10681 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010683 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010684 work = intel_crtc->unpin_work;
10685 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010686 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010687
10688 if (work) {
10689 cancel_work_sync(&work->work);
10690 kfree(work);
10691 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010692
10693 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010694
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 kfree(intel_crtc);
10696}
10697
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010698static void intel_unpin_work_fn(struct work_struct *__work)
10699{
10700 struct intel_unpin_work *work =
10701 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010702 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10703 struct drm_device *dev = crtc->base.dev;
10704 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010705
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010706 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010707 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010708 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010709
John Harrisonf06cc1b2014-11-24 18:49:37 +000010710 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010711 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010712 mutex_unlock(&dev->struct_mutex);
10713
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010714 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010715 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010716
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010717 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10718 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010719
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 kfree(work);
10721}
10722
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010723static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010724 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10727 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 unsigned long flags;
10729
10730 /* Ignore early vblank irqs */
10731 if (intel_crtc == NULL)
10732 return;
10733
Daniel Vetterf3260382014-09-15 14:55:23 +020010734 /*
10735 * This is called both by irq handlers and the reset code (to complete
10736 * lost pageflips) so needs the full irqsave spinlocks.
10737 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738 spin_lock_irqsave(&dev->event_lock, flags);
10739 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010740
10741 /* Ensure we don't miss a work->pending update ... */
10742 smp_rmb();
10743
10744 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010745 spin_unlock_irqrestore(&dev->event_lock, flags);
10746 return;
10747 }
10748
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010749 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010751 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010752}
10753
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754void intel_finish_page_flip(struct drm_device *dev, int pipe)
10755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10758
Mario Kleiner49b14a52010-12-09 07:00:07 +010010759 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010760}
10761
10762void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10763{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010765 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10766
Mario Kleiner49b14a52010-12-09 07:00:07 +010010767 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010768}
10769
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010770/* Is 'a' after or equal to 'b'? */
10771static bool g4x_flip_count_after_eq(u32 a, u32 b)
10772{
10773 return !((a - b) & 0x80000000);
10774}
10775
10776static bool page_flip_finished(struct intel_crtc *crtc)
10777{
10778 struct drm_device *dev = crtc->base.dev;
10779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10782 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10783 return true;
10784
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010785 /*
10786 * The relevant registers doen't exist on pre-ctg.
10787 * As the flip done interrupt doesn't trigger for mmio
10788 * flips on gmch platforms, a flip count check isn't
10789 * really needed there. But since ctg has the registers,
10790 * include it in the check anyway.
10791 */
10792 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10793 return true;
10794
10795 /*
10796 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10797 * used the same base address. In that case the mmio flip might
10798 * have completed, but the CS hasn't even executed the flip yet.
10799 *
10800 * A flip count check isn't enough as the CS might have updated
10801 * the base address just after start of vblank, but before we
10802 * managed to process the interrupt. This means we'd complete the
10803 * CS flip too soon.
10804 *
10805 * Combining both checks should get us a good enough result. It may
10806 * still happen that the CS flip has been executed, but has not
10807 * yet actually completed. But in case the base address is the same
10808 * anyway, we don't really care.
10809 */
10810 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10811 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010812 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010813 crtc->unpin_work->flip_count);
10814}
10815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816void intel_prepare_page_flip(struct drm_device *dev, int plane)
10817{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010818 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010819 struct intel_crtc *intel_crtc =
10820 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10821 unsigned long flags;
10822
Daniel Vetterf3260382014-09-15 14:55:23 +020010823
10824 /*
10825 * This is called both by irq handlers and the reset code (to complete
10826 * lost pageflips) so needs the full irqsave spinlocks.
10827 *
10828 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010829 * generate a page-flip completion irq, i.e. every modeset
10830 * is also accompanied by a spurious intel_prepare_page_flip().
10831 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010833 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010834 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010835 spin_unlock_irqrestore(&dev->event_lock, flags);
10836}
10837
Chris Wilson60426392015-10-10 10:44:32 +010010838static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010839{
10840 /* Ensure that the work item is consistent when activating it ... */
10841 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010842 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010843 /* and that it is marked active as soon as the irq could fire. */
10844 smp_wmb();
10845}
10846
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847static int intel_gen2_queue_flip(struct drm_device *dev,
10848 struct drm_crtc *crtc,
10849 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010850 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010851 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010852 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853{
John Harrison6258fbe2015-05-29 17:43:48 +010010854 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010856 u32 flip_mask;
10857 int ret;
10858
John Harrison5fb9de12015-05-29 17:44:07 +010010859 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010860 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010861 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862
10863 /* Can't queue multiple flips, so wait for the previous
10864 * one to finish before executing the next.
10865 */
10866 if (intel_crtc->plane)
10867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10868 else
10869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010870 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10871 intel_ring_emit(ring, MI_NOOP);
10872 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10873 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10874 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010875 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010876 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010877
Chris Wilson60426392015-10-10 10:44:32 +010010878 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010879 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880}
10881
10882static int intel_gen3_queue_flip(struct drm_device *dev,
10883 struct drm_crtc *crtc,
10884 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010885 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010886 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010887 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888{
John Harrison6258fbe2015-05-29 17:43:48 +010010889 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010891 u32 flip_mask;
10892 int ret;
10893
John Harrison5fb9de12015-05-29 17:44:07 +010010894 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010896 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897
10898 if (intel_crtc->plane)
10899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10900 else
10901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10903 intel_ring_emit(ring, MI_NOOP);
10904 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10906 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010907 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010908 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909
Chris Wilson60426392015-10-10 10:44:32 +010010910 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010911 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912}
10913
10914static int intel_gen4_queue_flip(struct drm_device *dev,
10915 struct drm_crtc *crtc,
10916 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010917 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010919 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920{
John Harrison6258fbe2015-05-29 17:43:48 +010010921 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922 struct drm_i915_private *dev_priv = dev->dev_private;
10923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10924 uint32_t pf, pipesrc;
10925 int ret;
10926
John Harrison5fb9de12015-05-29 17:44:07 +010010927 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010929 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010930
10931 /* i965+ uses the linear or tiled offsets from the
10932 * Display Registers (which do not change across a page-flip)
10933 * so we need only reprogram the base address.
10934 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010939 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940
10941 /* XXX Enabling the panel-fitter across page-flip is so far
10942 * untested on non-native modes, so ignore it for now.
10943 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10944 */
10945 pf = 0;
10946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010947 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010948
Chris Wilson60426392015-10-10 10:44:32 +010010949 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010950 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951}
10952
10953static int intel_gen6_queue_flip(struct drm_device *dev,
10954 struct drm_crtc *crtc,
10955 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010956 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010957 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010958 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959{
John Harrison6258fbe2015-05-29 17:43:48 +010010960 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 struct drm_i915_private *dev_priv = dev->dev_private;
10962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10963 uint32_t pf, pipesrc;
10964 int ret;
10965
John Harrison5fb9de12015-05-29 17:44:07 +010010966 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010968 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969
Daniel Vetter6d90c952012-04-26 23:28:05 +020010970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974
Chris Wilson99d9acd2012-04-17 20:37:00 +010010975 /* Contrary to the suggestions in the documentation,
10976 * "Enable Panel Fitter" does not seem to be required when page
10977 * flipping with a non-native mode, and worse causes a normal
10978 * modeset to fail.
10979 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10980 */
10981 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010983 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010984
Chris Wilson60426392015-10-10 10:44:32 +010010985 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010986 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987}
10988
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010989static int intel_gen7_queue_flip(struct drm_device *dev,
10990 struct drm_crtc *crtc,
10991 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010992 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010993 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010994 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010995{
John Harrison6258fbe2015-05-29 17:43:48 +010010996 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010998 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010999 int len, ret;
11000
Robin Schroereba905b2014-05-18 02:24:50 +020011001 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011002 case PLANE_A:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11004 break;
11005 case PLANE_B:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11007 break;
11008 case PLANE_C:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11010 break;
11011 default:
11012 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011014 }
11015
Chris Wilsonffe74d72013-08-26 20:58:12 +010011016 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011017 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011018 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011019 /*
11020 * On Gen 8, SRM is now taking an extra dword to accommodate
11021 * 48bits addresses, and we need a NOOP for the batch size to
11022 * stay even.
11023 */
11024 if (IS_GEN8(dev))
11025 len += 2;
11026 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011027
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011028 /*
11029 * BSpec MI_DISPLAY_FLIP for IVB:
11030 * "The full packet must be contained within the same cache line."
11031 *
11032 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11033 * cacheline, if we ever start emitting more commands before
11034 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11035 * then do the cacheline alignment, and finally emit the
11036 * MI_DISPLAY_FLIP.
11037 */
John Harrisonbba09b12015-05-29 17:44:06 +010011038 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011039 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011040 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011041
John Harrison5fb9de12015-05-29 17:44:07 +010011042 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011043 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011044 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011045
Chris Wilsonffe74d72013-08-26 20:58:12 +010011046 /* Unmask the flip-done completion message. Note that the bspec says that
11047 * we should do this for both the BCS and RCS, and that we must not unmask
11048 * more than one flip event at any time (or ensure that one flip message
11049 * can be sent by waiting for flip-done prior to queueing new flips).
11050 * Experimentation says that BCS works despite DERRMR masking all
11051 * flip-done completion events and that unmasking all planes at once
11052 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11053 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11054 */
11055 if (ring->id == RCS) {
11056 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11057 intel_ring_emit(ring, DERRMR);
11058 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11059 DERRMR_PIPEB_PRI_FLIP_DONE |
11060 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011061 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011063 MI_SRM_LRM_GLOBAL_GTT);
11064 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011066 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011067 intel_ring_emit(ring, DERRMR);
11068 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011069 if (IS_GEN8(dev)) {
11070 intel_ring_emit(ring, 0);
11071 intel_ring_emit(ring, MI_NOOP);
11072 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011073 }
11074
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011076 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011077 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011078 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079
Chris Wilson60426392015-10-10 10:44:32 +010011080 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011081 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011082}
11083
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084static bool use_mmio_flip(struct intel_engine_cs *ring,
11085 struct drm_i915_gem_object *obj)
11086{
11087 /*
11088 * This is not being used for older platforms, because
11089 * non-availability of flip done interrupt forces us to use
11090 * CS flips. Older platforms derive flip done using some clever
11091 * tricks involving the flip_pending status bits and vblank irqs.
11092 * So using MMIO flips there would disrupt this mechanism.
11093 */
11094
Chris Wilson8e09bf82014-07-08 10:40:30 +010011095 if (ring == NULL)
11096 return true;
11097
Sourab Gupta84c33a62014-06-02 16:47:17 +053011098 if (INTEL_INFO(ring->dev)->gen < 5)
11099 return false;
11100
11101 if (i915.use_mmio_flip < 0)
11102 return false;
11103 else if (i915.use_mmio_flip > 0)
11104 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011105 else if (i915.enable_execlists)
11106 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011107 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011108 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011109}
11110
Chris Wilson60426392015-10-10 10:44:32 +010011111static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011112 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011113 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011114{
11115 struct drm_device *dev = intel_crtc->base.dev;
11116 struct drm_i915_private *dev_priv = dev->dev_private;
11117 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011118 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011119 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011120
11121 ctl = I915_READ(PLANE_CTL(pipe, 0));
11122 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011123 switch (fb->modifier[0]) {
11124 case DRM_FORMAT_MOD_NONE:
11125 break;
11126 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011127 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011128 break;
11129 case I915_FORMAT_MOD_Y_TILED:
11130 ctl |= PLANE_CTL_TILED_Y;
11131 break;
11132 case I915_FORMAT_MOD_Yf_TILED:
11133 ctl |= PLANE_CTL_TILED_YF;
11134 break;
11135 default:
11136 MISSING_CASE(fb->modifier[0]);
11137 }
Damien Lespiauff944562014-11-20 14:58:16 +000011138
11139 /*
11140 * The stride is either expressed as a multiple of 64 bytes chunks for
11141 * linear buffers or in number of tiles for tiled buffers.
11142 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011143 if (intel_rotation_90_or_270(rotation)) {
11144 /* stride = Surface height in tiles */
11145 tile_height = intel_tile_height(dev, fb->pixel_format,
11146 fb->modifier[0], 0);
11147 stride = DIV_ROUND_UP(fb->height, tile_height);
11148 } else {
11149 stride = fb->pitches[0] /
11150 intel_fb_stride_alignment(dev, fb->modifier[0],
11151 fb->pixel_format);
11152 }
Damien Lespiauff944562014-11-20 14:58:16 +000011153
11154 /*
11155 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11156 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11157 */
11158 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11159 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11160
Chris Wilson60426392015-10-10 10:44:32 +010011161 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011162 POSTING_READ(PLANE_SURF(pipe, 0));
11163}
11164
Chris Wilson60426392015-10-10 10:44:32 +010011165static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11166 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011167{
11168 struct drm_device *dev = intel_crtc->base.dev;
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_framebuffer *intel_fb =
11171 to_intel_framebuffer(intel_crtc->base.primary->fb);
11172 struct drm_i915_gem_object *obj = intel_fb->obj;
11173 u32 dspcntr;
11174 u32 reg;
11175
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176 reg = DSPCNTR(intel_crtc->plane);
11177 dspcntr = I915_READ(reg);
11178
Damien Lespiauc5d97472014-10-25 00:11:11 +010011179 if (obj->tiling_mode != I915_TILING_NONE)
11180 dspcntr |= DISPPLANE_TILED;
11181 else
11182 dspcntr &= ~DISPPLANE_TILED;
11183
Sourab Gupta84c33a62014-06-02 16:47:17 +053011184 I915_WRITE(reg, dspcntr);
11185
Chris Wilson60426392015-10-10 10:44:32 +010011186 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011187 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011188}
11189
11190/*
11191 * XXX: This is the temporary way to update the plane registers until we get
11192 * around to using the usual plane update functions for MMIO flips
11193 */
Chris Wilson60426392015-10-10 10:44:32 +010011194static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011195{
Chris Wilson60426392015-10-10 10:44:32 +010011196 struct intel_crtc *crtc = mmio_flip->crtc;
11197 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011198
Chris Wilson60426392015-10-10 10:44:32 +010011199 spin_lock_irq(&crtc->base.dev->event_lock);
11200 work = crtc->unpin_work;
11201 spin_unlock_irq(&crtc->base.dev->event_lock);
11202 if (work == NULL)
11203 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011204
Chris Wilson60426392015-10-10 10:44:32 +010011205 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011206
Chris Wilson60426392015-10-10 10:44:32 +010011207 intel_pipe_update_start(crtc);
11208
11209 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011210 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011211 else
11212 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011213 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011214
Chris Wilson60426392015-10-10 10:44:32 +010011215 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011216}
11217
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011218static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011220 struct intel_mmio_flip *mmio_flip =
11221 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011222
Chris Wilson60426392015-10-10 10:44:32 +010011223 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011224 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011225 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011226 false, NULL,
11227 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011228 i915_gem_request_unreference__unlocked(mmio_flip->req);
11229 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230
Chris Wilson60426392015-10-10 10:44:32 +010011231 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011232 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011233}
11234
11235static int intel_queue_mmio_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011237 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011238{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011239 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011241 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11242 if (mmio_flip == NULL)
11243 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011244
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011245 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011246 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011247 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011248 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011249
11250 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11251 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011252
Sourab Gupta84c33a62014-06-02 16:47:17 +053011253 return 0;
11254}
11255
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011256static int intel_default_queue_flip(struct drm_device *dev,
11257 struct drm_crtc *crtc,
11258 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011259 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011260 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011261 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011262{
11263 return -ENODEV;
11264}
11265
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011266static bool __intel_pageflip_stall_check(struct drm_device *dev,
11267 struct drm_crtc *crtc)
11268{
11269 struct drm_i915_private *dev_priv = dev->dev_private;
11270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11271 struct intel_unpin_work *work = intel_crtc->unpin_work;
11272 u32 addr;
11273
11274 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11275 return true;
11276
Chris Wilson908565c2015-08-12 13:08:22 +010011277 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11278 return false;
11279
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011280 if (!work->enable_stall_check)
11281 return false;
11282
11283 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011284 if (work->flip_queued_req &&
11285 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011286 return false;
11287
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011288 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011289 }
11290
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011291 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292 return false;
11293
11294 /* Potential stall - if we see that the flip has happened,
11295 * assume a missed interrupt. */
11296 if (INTEL_INFO(dev)->gen >= 4)
11297 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11298 else
11299 addr = I915_READ(DSPADDR(intel_crtc->plane));
11300
11301 /* There is a potential issue here with a false positive after a flip
11302 * to the same address. We could address this by checking for a
11303 * non-incrementing frame counter.
11304 */
11305 return addr == work->gtt_offset;
11306}
11307
11308void intel_check_page_flip(struct drm_device *dev, int pipe)
11309{
11310 struct drm_i915_private *dev_priv = dev->dev_private;
11311 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011313 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011314
Dave Gordon6c51d462015-03-06 15:34:26 +000011315 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011316
11317 if (crtc == NULL)
11318 return;
11319
Daniel Vetterf3260382014-09-15 14:55:23 +020011320 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011321 work = intel_crtc->unpin_work;
11322 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011323 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011324 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011325 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011326 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011327 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011328 if (work != NULL &&
11329 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11330 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011331 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011332}
11333
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011334static int intel_crtc_page_flip(struct drm_crtc *crtc,
11335 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011336 struct drm_pending_vblank_event *event,
11337 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011338{
11339 struct drm_device *dev = crtc->dev;
11340 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011341 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011344 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011345 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011346 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011347 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011348 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011349 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011350 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351
Matt Roper2ff8fde2014-07-08 07:50:07 -070011352 /*
11353 * drm_mode_page_flip_ioctl() should already catch this, but double
11354 * check to be safe. In the future we may enable pageflipping from
11355 * a disabled primary plane.
11356 */
11357 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11358 return -EBUSY;
11359
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011360 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011361 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011362 return -EINVAL;
11363
11364 /*
11365 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11366 * Note that pitch changes could also affect these register.
11367 */
11368 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011369 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11370 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011371 return -EINVAL;
11372
Chris Wilsonf900db42014-02-20 09:26:13 +000011373 if (i915_terminally_wedged(&dev_priv->gpu_error))
11374 goto out_hang;
11375
Daniel Vetterb14c5672013-09-19 12:18:32 +020011376 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011377 if (work == NULL)
11378 return -ENOMEM;
11379
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011380 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011381 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011382 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011383 INIT_WORK(&work->work, intel_unpin_work_fn);
11384
Daniel Vetter87b6b102014-05-15 15:33:46 +020011385 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011386 if (ret)
11387 goto free_work;
11388
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011389 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011390 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011392 /* Before declaring the flip queue wedged, check if
11393 * the hardware completed the operation behind our backs.
11394 */
11395 if (__intel_pageflip_stall_check(dev, crtc)) {
11396 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11397 page_flip_completed(intel_crtc);
11398 } else {
11399 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011400 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011401
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011402 drm_crtc_vblank_put(crtc);
11403 kfree(work);
11404 return -EBUSY;
11405 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011406 }
11407 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011408 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011409
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011410 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11411 flush_workqueue(dev_priv->wq);
11412
Jesse Barnes75dfca82010-02-10 15:09:44 -080011413 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011414 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011415 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011416
Matt Roperf4510a22014-04-01 15:22:40 -070011417 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011418 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011419
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011420 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011421
Chris Wilson89ed88b2015-02-16 14:31:49 +000011422 ret = i915_mutex_lock_interruptible(dev);
11423 if (ret)
11424 goto cleanup;
11425
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011426 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011427 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011428
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011429 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011430 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011431
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011432 if (IS_VALLEYVIEW(dev)) {
11433 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011434 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011435 /* vlv: DISPLAY_FLIP fails to change tiling */
11436 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011437 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011438 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011439 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011440 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011441 if (ring == NULL || ring->id != RCS)
11442 ring = &dev_priv->ring[BCS];
11443 } else {
11444 ring = &dev_priv->ring[RCS];
11445 }
11446
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011447 mmio_flip = use_mmio_flip(ring, obj);
11448
11449 /* When using CS flips, we want to emit semaphores between rings.
11450 * However, when using mmio flips we will create a task to do the
11451 * synchronisation, so all we want here is to pin the framebuffer
11452 * into the display plane and skip any waits.
11453 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011454 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011455 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011456 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011457 if (ret)
11458 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011460 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11461 obj, 0);
11462 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011463
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011464 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011465 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011466 if (ret)
11467 goto cleanup_unpin;
11468
John Harrisonf06cc1b2014-11-24 18:49:37 +000011469 i915_gem_request_assign(&work->flip_queued_req,
11470 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011472 if (!request) {
11473 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11474 if (ret)
11475 goto cleanup_unpin;
11476 }
11477
11478 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479 page_flip_flags);
11480 if (ret)
11481 goto cleanup_unpin;
11482
John Harrison6258fbe2015-05-29 17:43:48 +010011483 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484 }
11485
John Harrison91af1272015-06-18 13:14:56 +010011486 if (request)
John Harrison75289872015-05-29 17:43:49 +010011487 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011488
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011489 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011490 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011491
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011492 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011493 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011494 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011495
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011496 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011497 intel_frontbuffer_flip_prepare(dev,
11498 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011499
Jesse Barnese5510fa2010-07-01 16:48:37 -070011500 trace_i915_flip_request(intel_crtc->plane, obj);
11501
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011502 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011503
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011504cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011505 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011506cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011507 if (request)
11508 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011509 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011510 mutex_unlock(&dev->struct_mutex);
11511cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011512 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011513 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011514
Chris Wilson89ed88b2015-02-16 14:31:49 +000011515 drm_gem_object_unreference_unlocked(&obj->base);
11516 drm_framebuffer_unreference(work->old_fb);
11517
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011518 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011519 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011520 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011521
Daniel Vetter87b6b102014-05-15 15:33:46 +020011522 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011523free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011524 kfree(work);
11525
Chris Wilsonf900db42014-02-20 09:26:13 +000011526 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011527 struct drm_atomic_state *state;
11528 struct drm_plane_state *plane_state;
11529
Chris Wilsonf900db42014-02-20 09:26:13 +000011530out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011531 state = drm_atomic_state_alloc(dev);
11532 if (!state)
11533 return -ENOMEM;
11534 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11535
11536retry:
11537 plane_state = drm_atomic_get_plane_state(state, primary);
11538 ret = PTR_ERR_OR_ZERO(plane_state);
11539 if (!ret) {
11540 drm_atomic_set_fb_for_plane(plane_state, fb);
11541
11542 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11543 if (!ret)
11544 ret = drm_atomic_commit(state);
11545 }
11546
11547 if (ret == -EDEADLK) {
11548 drm_modeset_backoff(state->acquire_ctx);
11549 drm_atomic_state_clear(state);
11550 goto retry;
11551 }
11552
11553 if (ret)
11554 drm_atomic_state_free(state);
11555
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011556 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011557 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011558 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011559 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011560 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011561 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011562 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563}
11564
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011565
11566/**
11567 * intel_wm_need_update - Check whether watermarks need updating
11568 * @plane: drm plane
11569 * @state: new plane state
11570 *
11571 * Check current plane state versus the new one to determine whether
11572 * watermarks need to be recalculated.
11573 *
11574 * Returns true or false.
11575 */
11576static bool intel_wm_need_update(struct drm_plane *plane,
11577 struct drm_plane_state *state)
11578{
Matt Roperd21fbe82015-09-24 15:53:12 -070011579 struct intel_plane_state *new = to_intel_plane_state(state);
11580 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11581
11582 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011583 if (!plane->state->fb || !state->fb ||
11584 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011585 plane->state->rotation != state->rotation ||
11586 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11587 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11588 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11589 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011590 return true;
11591
11592 return false;
11593}
11594
Matt Roperd21fbe82015-09-24 15:53:12 -070011595static bool needs_scaling(struct intel_plane_state *state)
11596{
11597 int src_w = drm_rect_width(&state->src) >> 16;
11598 int src_h = drm_rect_height(&state->src) >> 16;
11599 int dst_w = drm_rect_width(&state->dst);
11600 int dst_h = drm_rect_height(&state->dst);
11601
11602 return (src_w != dst_w || src_h != dst_h);
11603}
11604
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011605int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11606 struct drm_plane_state *plane_state)
11607{
11608 struct drm_crtc *crtc = crtc_state->crtc;
11609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11610 struct drm_plane *plane = plane_state->plane;
11611 struct drm_device *dev = crtc->dev;
11612 struct drm_i915_private *dev_priv = dev->dev_private;
11613 struct intel_plane_state *old_plane_state =
11614 to_intel_plane_state(plane->state);
11615 int idx = intel_crtc->base.base.id, ret;
11616 int i = drm_plane_index(plane);
11617 bool mode_changed = needs_modeset(crtc_state);
11618 bool was_crtc_enabled = crtc->state->active;
11619 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011620 bool turn_off, turn_on, visible, was_visible;
11621 struct drm_framebuffer *fb = plane_state->fb;
11622
11623 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11624 plane->type != DRM_PLANE_TYPE_CURSOR) {
11625 ret = skl_update_scaler_plane(
11626 to_intel_crtc_state(crtc_state),
11627 to_intel_plane_state(plane_state));
11628 if (ret)
11629 return ret;
11630 }
11631
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011632 was_visible = old_plane_state->visible;
11633 visible = to_intel_plane_state(plane_state)->visible;
11634
11635 if (!was_crtc_enabled && WARN_ON(was_visible))
11636 was_visible = false;
11637
11638 if (!is_crtc_enabled && WARN_ON(visible))
11639 visible = false;
11640
11641 if (!was_visible && !visible)
11642 return 0;
11643
11644 turn_off = was_visible && (!visible || mode_changed);
11645 turn_on = visible && (!was_visible || mode_changed);
11646
11647 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11648 plane->base.id, fb ? fb->base.id : -1);
11649
11650 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11651 plane->base.id, was_visible, visible,
11652 turn_off, turn_on, mode_changed);
11653
Ville Syrjälä852eb002015-06-24 22:00:07 +030011654 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011655 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011656 /* must disable cxsr around plane enable/disable */
11657 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11658 intel_crtc->atomic.disable_cxsr = true;
11659 /* to potentially re-enable cxsr */
11660 intel_crtc->atomic.wait_vblank = true;
11661 intel_crtc->atomic.update_wm_post = true;
11662 }
11663 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011664 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011665 /* must disable cxsr around plane enable/disable */
11666 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11667 if (is_crtc_enabled)
11668 intel_crtc->atomic.wait_vblank = true;
11669 intel_crtc->atomic.disable_cxsr = true;
11670 }
11671 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011672 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011673 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011675 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011676 intel_crtc->atomic.fb_bits |=
11677 to_intel_plane(plane)->frontbuffer_bit;
11678
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011679 switch (plane->type) {
11680 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011681 intel_crtc->atomic.wait_for_flips = true;
11682 intel_crtc->atomic.pre_disable_primary = turn_off;
11683 intel_crtc->atomic.post_enable_primary = turn_on;
11684
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011685 if (turn_off) {
11686 /*
11687 * FIXME: Actually if we will still have any other
11688 * plane enabled on the pipe we could let IPS enabled
11689 * still, but for now lets consider that when we make
11690 * primary invisible by setting DSPCNTR to 0 on
11691 * update_primary_plane function IPS needs to be
11692 * disable.
11693 */
11694 intel_crtc->atomic.disable_ips = true;
11695
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011696 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011697 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011698
11699 /*
11700 * FBC does not work on some platforms for rotated
11701 * planes, so disable it when rotation is not 0 and
11702 * update it when rotation is set back to 0.
11703 *
11704 * FIXME: This is redundant with the fbc update done in
11705 * the primary plane enable function except that that
11706 * one is done too late. We eventually need to unify
11707 * this.
11708 */
11709
11710 if (visible &&
11711 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11712 dev_priv->fbc.crtc == intel_crtc &&
11713 plane_state->rotation != BIT(DRM_ROTATE_0))
11714 intel_crtc->atomic.disable_fbc = true;
11715
11716 /*
11717 * BDW signals flip done immediately if the plane
11718 * is disabled, even if the plane enable is already
11719 * armed to occur at the next vblank :(
11720 */
11721 if (turn_on && IS_BROADWELL(dev))
11722 intel_crtc->atomic.wait_vblank = true;
11723
11724 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11725 break;
11726 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011727 break;
11728 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011729 /*
11730 * WaCxSRDisabledForSpriteScaling:ivb
11731 *
11732 * cstate->update_wm was already set above, so this flag will
11733 * take effect when we commit and program watermarks.
11734 */
11735 if (IS_IVYBRIDGE(dev) &&
11736 needs_scaling(to_intel_plane_state(plane_state)) &&
11737 !needs_scaling(old_plane_state)) {
11738 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11739 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011740 intel_crtc->atomic.wait_vblank = true;
11741 intel_crtc->atomic.update_sprite_watermarks |=
11742 1 << i;
11743 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011744
11745 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011746 }
11747 return 0;
11748}
11749
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011750static bool encoders_cloneable(const struct intel_encoder *a,
11751 const struct intel_encoder *b)
11752{
11753 /* masks could be asymmetric, so check both ways */
11754 return a == b || (a->cloneable & (1 << b->type) &&
11755 b->cloneable & (1 << a->type));
11756}
11757
11758static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11759 struct intel_crtc *crtc,
11760 struct intel_encoder *encoder)
11761{
11762 struct intel_encoder *source_encoder;
11763 struct drm_connector *connector;
11764 struct drm_connector_state *connector_state;
11765 int i;
11766
11767 for_each_connector_in_state(state, connector, connector_state, i) {
11768 if (connector_state->crtc != &crtc->base)
11769 continue;
11770
11771 source_encoder =
11772 to_intel_encoder(connector_state->best_encoder);
11773 if (!encoders_cloneable(encoder, source_encoder))
11774 return false;
11775 }
11776
11777 return true;
11778}
11779
11780static bool check_encoder_cloning(struct drm_atomic_state *state,
11781 struct intel_crtc *crtc)
11782{
11783 struct intel_encoder *encoder;
11784 struct drm_connector *connector;
11785 struct drm_connector_state *connector_state;
11786 int i;
11787
11788 for_each_connector_in_state(state, connector, connector_state, i) {
11789 if (connector_state->crtc != &crtc->base)
11790 continue;
11791
11792 encoder = to_intel_encoder(connector_state->best_encoder);
11793 if (!check_single_encoder_cloning(state, crtc, encoder))
11794 return false;
11795 }
11796
11797 return true;
11798}
11799
11800static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11801 struct drm_crtc_state *crtc_state)
11802{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011803 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011804 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011806 struct intel_crtc_state *pipe_config =
11807 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011808 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011809 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011810 bool mode_changed = needs_modeset(crtc_state);
11811
11812 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11813 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11814 return -EINVAL;
11815 }
11816
Ville Syrjälä852eb002015-06-24 22:00:07 +030011817 if (mode_changed && !crtc_state->active)
11818 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011819
Maarten Lankhorstad421372015-06-15 12:33:42 +020011820 if (mode_changed && crtc_state->enable &&
11821 dev_priv->display.crtc_compute_clock &&
11822 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11823 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11824 pipe_config);
11825 if (ret)
11826 return ret;
11827 }
11828
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011829 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011830 if (dev_priv->display.compute_pipe_wm) {
11831 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11832 if (ret)
11833 return ret;
11834 }
11835
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011836 if (INTEL_INFO(dev)->gen >= 9) {
11837 if (mode_changed)
11838 ret = skl_update_scaler_crtc(pipe_config);
11839
11840 if (!ret)
11841 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11842 pipe_config);
11843 }
11844
11845 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011846}
11847
Jani Nikula65b38e02015-04-13 11:26:56 +030011848static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011849 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11850 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011851 .atomic_begin = intel_begin_crtc_commit,
11852 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011853 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011854};
11855
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011856static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11857{
11858 struct intel_connector *connector;
11859
11860 for_each_intel_connector(dev, connector) {
11861 if (connector->base.encoder) {
11862 connector->base.state->best_encoder =
11863 connector->base.encoder;
11864 connector->base.state->crtc =
11865 connector->base.encoder->crtc;
11866 } else {
11867 connector->base.state->best_encoder = NULL;
11868 connector->base.state->crtc = NULL;
11869 }
11870 }
11871}
11872
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011873static void
Robin Schroereba905b2014-05-18 02:24:50 +020011874connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011875 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011876{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011877 int bpp = pipe_config->pipe_bpp;
11878
11879 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11880 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011881 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011882
11883 /* Don't use an invalid EDID bpc value */
11884 if (connector->base.display_info.bpc &&
11885 connector->base.display_info.bpc * 3 < bpp) {
11886 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11887 bpp, connector->base.display_info.bpc*3);
11888 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11889 }
11890
11891 /* Clamp bpp to 8 on screens without EDID 1.4 */
11892 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11893 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11894 bpp);
11895 pipe_config->pipe_bpp = 24;
11896 }
11897}
11898
11899static int
11900compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011901 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011902{
11903 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011904 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011905 struct drm_connector *connector;
11906 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011907 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011908
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011909 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011910 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011911 else if (INTEL_INFO(dev)->gen >= 5)
11912 bpp = 12*3;
11913 else
11914 bpp = 8*3;
11915
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011916
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011917 pipe_config->pipe_bpp = bpp;
11918
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011919 state = pipe_config->base.state;
11920
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011921 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011922 for_each_connector_in_state(state, connector, connector_state, i) {
11923 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011924 continue;
11925
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011926 connected_sink_compute_bpp(to_intel_connector(connector),
11927 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011928 }
11929
11930 return bpp;
11931}
11932
Daniel Vetter644db712013-09-19 14:53:58 +020011933static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11934{
11935 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11936 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011937 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011938 mode->crtc_hdisplay, mode->crtc_hsync_start,
11939 mode->crtc_hsync_end, mode->crtc_htotal,
11940 mode->crtc_vdisplay, mode->crtc_vsync_start,
11941 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11942}
11943
Daniel Vetterc0b03412013-05-28 12:05:54 +020011944static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011945 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011946 const char *context)
11947{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011948 struct drm_device *dev = crtc->base.dev;
11949 struct drm_plane *plane;
11950 struct intel_plane *intel_plane;
11951 struct intel_plane_state *state;
11952 struct drm_framebuffer *fb;
11953
11954 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11955 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011956
11957 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11958 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11959 pipe_config->pipe_bpp, pipe_config->dither);
11960 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11961 pipe_config->has_pch_encoder,
11962 pipe_config->fdi_lanes,
11963 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11964 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11965 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011966 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011967 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011968 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011969 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11970 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11971 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011972
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011973 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011974 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011975 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011976 pipe_config->dp_m2_n2.gmch_m,
11977 pipe_config->dp_m2_n2.gmch_n,
11978 pipe_config->dp_m2_n2.link_m,
11979 pipe_config->dp_m2_n2.link_n,
11980 pipe_config->dp_m2_n2.tu);
11981
Daniel Vetter55072d12014-11-20 16:10:28 +010011982 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11983 pipe_config->has_audio,
11984 pipe_config->has_infoframe);
11985
Daniel Vetterc0b03412013-05-28 12:05:54 +020011986 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011987 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011988 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011989 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11990 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011991 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011992 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11993 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011994 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11995 crtc->num_scalers,
11996 pipe_config->scaler_state.scaler_users,
11997 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011998 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11999 pipe_config->gmch_pfit.control,
12000 pipe_config->gmch_pfit.pgm_ratios,
12001 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012002 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012003 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012004 pipe_config->pch_pfit.size,
12005 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012006 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012007 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012008
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012009 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012010 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012011 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012012 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012013 pipe_config->ddi_pll_sel,
12014 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012015 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012016 pipe_config->dpll_hw_state.pll0,
12017 pipe_config->dpll_hw_state.pll1,
12018 pipe_config->dpll_hw_state.pll2,
12019 pipe_config->dpll_hw_state.pll3,
12020 pipe_config->dpll_hw_state.pll6,
12021 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012022 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012023 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012024 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012025 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012026 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12027 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12028 pipe_config->ddi_pll_sel,
12029 pipe_config->dpll_hw_state.ctrl1,
12030 pipe_config->dpll_hw_state.cfgcr1,
12031 pipe_config->dpll_hw_state.cfgcr2);
12032 } else if (HAS_DDI(dev)) {
12033 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12034 pipe_config->ddi_pll_sel,
12035 pipe_config->dpll_hw_state.wrpll);
12036 } else {
12037 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12038 "fp0: 0x%x, fp1: 0x%x\n",
12039 pipe_config->dpll_hw_state.dpll,
12040 pipe_config->dpll_hw_state.dpll_md,
12041 pipe_config->dpll_hw_state.fp0,
12042 pipe_config->dpll_hw_state.fp1);
12043 }
12044
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012045 DRM_DEBUG_KMS("planes on this crtc\n");
12046 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12047 intel_plane = to_intel_plane(plane);
12048 if (intel_plane->pipe != crtc->pipe)
12049 continue;
12050
12051 state = to_intel_plane_state(plane->state);
12052 fb = state->base.fb;
12053 if (!fb) {
12054 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12055 "disabled, scaler_id = %d\n",
12056 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12057 plane->base.id, intel_plane->pipe,
12058 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12059 drm_plane_index(plane), state->scaler_id);
12060 continue;
12061 }
12062
12063 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12064 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12065 plane->base.id, intel_plane->pipe,
12066 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12067 drm_plane_index(plane));
12068 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12069 fb->base.id, fb->width, fb->height, fb->pixel_format);
12070 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12071 state->scaler_id,
12072 state->src.x1 >> 16, state->src.y1 >> 16,
12073 drm_rect_width(&state->src) >> 16,
12074 drm_rect_height(&state->src) >> 16,
12075 state->dst.x1, state->dst.y1,
12076 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12077 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012078}
12079
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012080static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012081{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012082 struct drm_device *dev = state->dev;
12083 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012084 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012085 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012086 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012087 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012088
12089 /*
12090 * Walk the connector list instead of the encoder
12091 * list to detect the problem on ddi platforms
12092 * where there's just one encoder per digital port.
12093 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012094 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012095 if (!connector_state->best_encoder)
12096 continue;
12097
12098 encoder = to_intel_encoder(connector_state->best_encoder);
12099
12100 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012101
12102 switch (encoder->type) {
12103 unsigned int port_mask;
12104 case INTEL_OUTPUT_UNKNOWN:
12105 if (WARN_ON(!HAS_DDI(dev)))
12106 break;
12107 case INTEL_OUTPUT_DISPLAYPORT:
12108 case INTEL_OUTPUT_HDMI:
12109 case INTEL_OUTPUT_EDP:
12110 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12111
12112 /* the same port mustn't appear more than once */
12113 if (used_ports & port_mask)
12114 return false;
12115
12116 used_ports |= port_mask;
12117 default:
12118 break;
12119 }
12120 }
12121
12122 return true;
12123}
12124
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012125static void
12126clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12127{
12128 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012129 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012130 struct intel_dpll_hw_state dpll_hw_state;
12131 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012132 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012133 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012134
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012135 /* FIXME: before the switch to atomic started, a new pipe_config was
12136 * kzalloc'd. Code that depends on any field being zero should be
12137 * fixed, so that the crtc_state can be safely duplicated. For now,
12138 * only fields that are know to not cause problems are preserved. */
12139
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012140 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012141 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012142 shared_dpll = crtc_state->shared_dpll;
12143 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012144 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012145 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012146
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012147 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012148
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012149 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012150 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012151 crtc_state->shared_dpll = shared_dpll;
12152 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012153 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012154 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012155}
12156
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012157static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012158intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012159 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012160{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012161 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012162 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012163 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012164 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012165 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012166 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012167 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012168
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012169 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012170
Daniel Vettere143a212013-07-04 12:01:15 +020012171 pipe_config->cpu_transcoder =
12172 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012173
Imre Deak2960bc92013-07-30 13:36:32 +030012174 /*
12175 * Sanitize sync polarity flags based on requested ones. If neither
12176 * positive or negative polarity is requested, treat this as meaning
12177 * negative polarity.
12178 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012179 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012180 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012181 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012182
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012183 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012184 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012185 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012186
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012187 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12188 pipe_config);
12189 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012190 goto fail;
12191
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012192 /*
12193 * Determine the real pipe dimensions. Note that stereo modes can
12194 * increase the actual pipe size due to the frame doubling and
12195 * insertion of additional space for blanks between the frame. This
12196 * is stored in the crtc timings. We use the requested mode to do this
12197 * computation to clearly distinguish it from the adjusted mode, which
12198 * can be changed by the connectors in the below retry loop.
12199 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012200 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012201 &pipe_config->pipe_src_w,
12202 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012203
Daniel Vettere29c22c2013-02-21 00:00:16 +010012204encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012205 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012206 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012207 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012208
Daniel Vetter135c81b2013-07-21 21:37:09 +020012209 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012210 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12211 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012212
Daniel Vetter7758a112012-07-08 19:40:39 +020012213 /* Pass our mode to the connectors and the CRTC to give them a chance to
12214 * adjust it according to limitations or connector properties, and also
12215 * a chance to reject the mode entirely.
12216 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012217 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012218 if (connector_state->crtc != crtc)
12219 continue;
12220
12221 encoder = to_intel_encoder(connector_state->best_encoder);
12222
Daniel Vetterefea6e82013-07-21 21:36:59 +020012223 if (!(encoder->compute_config(encoder, pipe_config))) {
12224 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012225 goto fail;
12226 }
12227 }
12228
Daniel Vetterff9a6752013-06-01 17:16:21 +020012229 /* Set default port clock if not overwritten by the encoder. Needs to be
12230 * done afterwards in case the encoder adjusts the mode. */
12231 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012232 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012233 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012234
Daniel Vettera43f6e02013-06-07 23:10:32 +020012235 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012236 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012237 DRM_DEBUG_KMS("CRTC fixup failed\n");
12238 goto fail;
12239 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012240
12241 if (ret == RETRY) {
12242 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12243 ret = -EINVAL;
12244 goto fail;
12245 }
12246
12247 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12248 retry = false;
12249 goto encoder_retry;
12250 }
12251
Daniel Vettere8fa4272015-08-12 11:43:34 +020012252 /* Dithering seems to not pass-through bits correctly when it should, so
12253 * only enable it on 6bpc panels. */
12254 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012255 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012256 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012257
Daniel Vetter7758a112012-07-08 19:40:39 +020012258fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012259 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012260}
12261
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012262static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012263intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012264{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012265 struct drm_crtc *crtc;
12266 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012267 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012268
Ville Syrjälä76688512014-01-10 11:28:06 +020012269 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012270 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012271 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012272
12273 /* Update hwmode for vblank functions */
12274 if (crtc->state->active)
12275 crtc->hwmode = crtc->state->adjusted_mode;
12276 else
12277 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012278
12279 /*
12280 * Update legacy state to satisfy fbc code. This can
12281 * be removed when fbc uses the atomic state.
12282 */
12283 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12284 struct drm_plane_state *plane_state = crtc->primary->state;
12285
12286 crtc->primary->fb = plane_state->fb;
12287 crtc->x = plane_state->src_x >> 16;
12288 crtc->y = plane_state->src_y >> 16;
12289 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012290 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012291}
12292
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012293static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012294{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012295 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012296
12297 if (clock1 == clock2)
12298 return true;
12299
12300 if (!clock1 || !clock2)
12301 return false;
12302
12303 diff = abs(clock1 - clock2);
12304
12305 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12306 return true;
12307
12308 return false;
12309}
12310
Daniel Vetter25c5b262012-07-08 22:08:04 +020012311#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12312 list_for_each_entry((intel_crtc), \
12313 &(dev)->mode_config.crtc_list, \
12314 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012315 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012316
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012317static bool
12318intel_compare_m_n(unsigned int m, unsigned int n,
12319 unsigned int m2, unsigned int n2,
12320 bool exact)
12321{
12322 if (m == m2 && n == n2)
12323 return true;
12324
12325 if (exact || !m || !n || !m2 || !n2)
12326 return false;
12327
12328 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12329
12330 if (m > m2) {
12331 while (m > m2) {
12332 m2 <<= 1;
12333 n2 <<= 1;
12334 }
12335 } else if (m < m2) {
12336 while (m < m2) {
12337 m <<= 1;
12338 n <<= 1;
12339 }
12340 }
12341
12342 return m == m2 && n == n2;
12343}
12344
12345static bool
12346intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12347 struct intel_link_m_n *m2_n2,
12348 bool adjust)
12349{
12350 if (m_n->tu == m2_n2->tu &&
12351 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12352 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12353 intel_compare_m_n(m_n->link_m, m_n->link_n,
12354 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12355 if (adjust)
12356 *m2_n2 = *m_n;
12357
12358 return true;
12359 }
12360
12361 return false;
12362}
12363
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012364static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012365intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012366 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012367 struct intel_crtc_state *pipe_config,
12368 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012369{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012370 bool ret = true;
12371
12372#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12373 do { \
12374 if (!adjust) \
12375 DRM_ERROR(fmt, ##__VA_ARGS__); \
12376 else \
12377 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12378 } while (0)
12379
Daniel Vetter66e985c2013-06-05 13:34:20 +020012380#define PIPE_CONF_CHECK_X(name) \
12381 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012382 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012383 "(expected 0x%08x, found 0x%08x)\n", \
12384 current_config->name, \
12385 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012387 }
12388
Daniel Vetter08a24032013-04-19 11:25:34 +020012389#define PIPE_CONF_CHECK_I(name) \
12390 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012391 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012392 "(expected %i, found %i)\n", \
12393 current_config->name, \
12394 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 ret = false; \
12396 }
12397
12398#define PIPE_CONF_CHECK_M_N(name) \
12399 if (!intel_compare_link_m_n(&current_config->name, \
12400 &pipe_config->name,\
12401 adjust)) { \
12402 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12403 "(expected tu %i gmch %i/%i link %i/%i, " \
12404 "found tu %i, gmch %i/%i link %i/%i)\n", \
12405 current_config->name.tu, \
12406 current_config->name.gmch_m, \
12407 current_config->name.gmch_n, \
12408 current_config->name.link_m, \
12409 current_config->name.link_n, \
12410 pipe_config->name.tu, \
12411 pipe_config->name.gmch_m, \
12412 pipe_config->name.gmch_n, \
12413 pipe_config->name.link_m, \
12414 pipe_config->name.link_n); \
12415 ret = false; \
12416 }
12417
12418#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12419 if (!intel_compare_link_m_n(&current_config->name, \
12420 &pipe_config->name, adjust) && \
12421 !intel_compare_link_m_n(&current_config->alt_name, \
12422 &pipe_config->name, adjust)) { \
12423 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12424 "(expected tu %i gmch %i/%i link %i/%i, " \
12425 "or tu %i gmch %i/%i link %i/%i, " \
12426 "found tu %i, gmch %i/%i link %i/%i)\n", \
12427 current_config->name.tu, \
12428 current_config->name.gmch_m, \
12429 current_config->name.gmch_n, \
12430 current_config->name.link_m, \
12431 current_config->name.link_n, \
12432 current_config->alt_name.tu, \
12433 current_config->alt_name.gmch_m, \
12434 current_config->alt_name.gmch_n, \
12435 current_config->alt_name.link_m, \
12436 current_config->alt_name.link_n, \
12437 pipe_config->name.tu, \
12438 pipe_config->name.gmch_m, \
12439 pipe_config->name.gmch_n, \
12440 pipe_config->name.link_m, \
12441 pipe_config->name.link_n); \
12442 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012443 }
12444
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012445/* This is required for BDW+ where there is only one set of registers for
12446 * switching between high and low RR.
12447 * This macro can be used whenever a comparison has to be made between one
12448 * hw state and multiple sw state variables.
12449 */
12450#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12451 if ((current_config->name != pipe_config->name) && \
12452 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012453 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012454 "(expected %i or %i, found %i)\n", \
12455 current_config->name, \
12456 current_config->alt_name, \
12457 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012458 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012459 }
12460
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012461#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12462 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012463 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012464 "(expected %i, found %i)\n", \
12465 current_config->name & (mask), \
12466 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012467 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012468 }
12469
Ville Syrjälä5e550652013-09-06 23:29:07 +030012470#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12471 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012472 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012473 "(expected %i, found %i)\n", \
12474 current_config->name, \
12475 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012476 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012477 }
12478
Daniel Vetterbb760062013-06-06 14:55:52 +020012479#define PIPE_CONF_QUIRK(quirk) \
12480 ((current_config->quirks | pipe_config->quirks) & (quirk))
12481
Daniel Vettereccb1402013-05-22 00:50:22 +020012482 PIPE_CONF_CHECK_I(cpu_transcoder);
12483
Daniel Vetter08a24032013-04-19 11:25:34 +020012484 PIPE_CONF_CHECK_I(has_pch_encoder);
12485 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012486 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012487
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012488 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012489 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012490
12491 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012492 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012493
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012494 PIPE_CONF_CHECK_I(has_drrs);
12495 if (current_config->has_drrs)
12496 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12497 } else
12498 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012499
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12502 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12503 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12504 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12505 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012506
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12510 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12511 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12512 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012513
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012514 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012515 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012516 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12517 IS_VALLEYVIEW(dev))
12518 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012519 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012520
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012521 PIPE_CONF_CHECK_I(has_audio);
12522
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012523 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012524 DRM_MODE_FLAG_INTERLACE);
12525
Daniel Vetterbb760062013-06-06 14:55:52 +020012526 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012527 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012528 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012529 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012530 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012531 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012532 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012533 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012534 DRM_MODE_FLAG_NVSYNC);
12535 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012536
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012537 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012538 /* pfit ratios are autocomputed by the hw on gen4+ */
12539 if (INTEL_INFO(dev)->gen < 4)
12540 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012541 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012542
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012543 if (!adjust) {
12544 PIPE_CONF_CHECK_I(pipe_src_w);
12545 PIPE_CONF_CHECK_I(pipe_src_h);
12546
12547 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12548 if (current_config->pch_pfit.enabled) {
12549 PIPE_CONF_CHECK_X(pch_pfit.pos);
12550 PIPE_CONF_CHECK_X(pch_pfit.size);
12551 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012552
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012553 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12554 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012555
Jesse Barnese59150d2014-01-07 13:30:45 -080012556 /* BDW+ don't expose a synchronous way to read the state */
12557 if (IS_HASWELL(dev))
12558 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012559
Ville Syrjälä282740f2013-09-04 18:30:03 +030012560 PIPE_CONF_CHECK_I(double_wide);
12561
Daniel Vetter26804af2014-06-25 22:01:55 +030012562 PIPE_CONF_CHECK_X(ddi_pll_sel);
12563
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012564 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012565 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012566 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012567 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12568 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012569 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012570 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12571 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12572 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012573
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012574 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12575 PIPE_CONF_CHECK_I(pipe_bpp);
12576
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012577 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012578 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012579
Daniel Vetter66e985c2013-06-05 13:34:20 +020012580#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012581#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012582#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012583#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012584#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012585#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012586#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012587
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012588 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012589}
12590
Damien Lespiau08db6652014-11-04 17:06:52 +000012591static void check_wm_state(struct drm_device *dev)
12592{
12593 struct drm_i915_private *dev_priv = dev->dev_private;
12594 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12595 struct intel_crtc *intel_crtc;
12596 int plane;
12597
12598 if (INTEL_INFO(dev)->gen < 9)
12599 return;
12600
12601 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12602 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12603
12604 for_each_intel_crtc(dev, intel_crtc) {
12605 struct skl_ddb_entry *hw_entry, *sw_entry;
12606 const enum pipe pipe = intel_crtc->pipe;
12607
12608 if (!intel_crtc->active)
12609 continue;
12610
12611 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012612 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012613 hw_entry = &hw_ddb.plane[pipe][plane];
12614 sw_entry = &sw_ddb->plane[pipe][plane];
12615
12616 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12617 continue;
12618
12619 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12620 "(expected (%u,%u), found (%u,%u))\n",
12621 pipe_name(pipe), plane + 1,
12622 sw_entry->start, sw_entry->end,
12623 hw_entry->start, hw_entry->end);
12624 }
12625
12626 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012627 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12628 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012629
12630 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12631 continue;
12632
12633 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12634 "(expected (%u,%u), found (%u,%u))\n",
12635 pipe_name(pipe),
12636 sw_entry->start, sw_entry->end,
12637 hw_entry->start, hw_entry->end);
12638 }
12639}
12640
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012641static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012642check_connector_state(struct drm_device *dev,
12643 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012644{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012645 struct drm_connector_state *old_conn_state;
12646 struct drm_connector *connector;
12647 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012649 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12650 struct drm_encoder *encoder = connector->encoder;
12651 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012652
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012653 /* This also checks the encoder/connector hw state with the
12654 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012655 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012656
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012657 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012658 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012659 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012660}
12661
12662static void
12663check_encoder_state(struct drm_device *dev)
12664{
12665 struct intel_encoder *encoder;
12666 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012667
Damien Lespiaub2784e12014-08-05 11:29:37 +010012668 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012669 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012670 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012671
12672 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12673 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012674 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012675
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012676 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012677 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012678 continue;
12679 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012680
12681 I915_STATE_WARN(connector->base.state->crtc !=
12682 encoder->base.crtc,
12683 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012684 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012685
Rob Clarke2c719b2014-12-15 13:56:32 -050012686 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012687 "encoder's enabled state mismatch "
12688 "(expected %i, found %i)\n",
12689 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012690
12691 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012692 bool active;
12693
12694 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012695 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012696 "encoder detached but still enabled on pipe %c.\n",
12697 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012698 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012699 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012700}
12701
12702static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012703check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012704{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012706 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012707 struct drm_crtc_state *old_crtc_state;
12708 struct drm_crtc *crtc;
12709 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012710
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012711 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12713 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012714 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012715
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012716 if (!needs_modeset(crtc->state) &&
12717 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012718 continue;
12719
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012720 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12721 pipe_config = to_intel_crtc_state(old_crtc_state);
12722 memset(pipe_config, 0, sizeof(*pipe_config));
12723 pipe_config->base.crtc = crtc;
12724 pipe_config->base.state = old_state;
12725
12726 DRM_DEBUG_KMS("[CRTC:%d]\n",
12727 crtc->base.id);
12728
12729 active = dev_priv->display.get_pipe_config(intel_crtc,
12730 pipe_config);
12731
12732 /* hw state is inconsistent with the pipe quirk */
12733 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12734 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12735 active = crtc->state->active;
12736
12737 I915_STATE_WARN(crtc->state->active != active,
12738 "crtc active state doesn't match with hw state "
12739 "(expected %i, found %i)\n", crtc->state->active, active);
12740
12741 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12742 "transitional active state does not match atomic hw state "
12743 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12744
12745 for_each_encoder_on_crtc(dev, crtc, encoder) {
12746 enum pipe pipe;
12747
12748 active = encoder->get_hw_state(encoder, &pipe);
12749 I915_STATE_WARN(active != crtc->state->active,
12750 "[ENCODER:%i] active %i with crtc active %i\n",
12751 encoder->base.base.id, active, crtc->state->active);
12752
12753 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12754 "Encoder connected to wrong pipe %c\n",
12755 pipe_name(pipe));
12756
12757 if (active)
12758 encoder->get_config(encoder, pipe_config);
12759 }
12760
12761 if (!crtc->state->active)
12762 continue;
12763
12764 sw_config = to_intel_crtc_state(crtc->state);
12765 if (!intel_pipe_config_compare(dev, sw_config,
12766 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012768 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012769 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012770 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012771 "[sw state]");
12772 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012773 }
12774}
12775
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012776static void
12777check_shared_dpll_state(struct drm_device *dev)
12778{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012779 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780 struct intel_crtc *crtc;
12781 struct intel_dpll_hw_state dpll_hw_state;
12782 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012783
12784 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12785 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12786 int enabled_crtcs = 0, active_crtcs = 0;
12787 bool active;
12788
12789 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12790
12791 DRM_DEBUG_KMS("%s\n", pll->name);
12792
12793 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12794
Rob Clarke2c719b2014-12-15 13:56:32 -050012795 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012796 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012797 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012798 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012799 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012800 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012801 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012802 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012803 "pll on state mismatch (expected %i, found %i)\n",
12804 pll->on, active);
12805
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012806 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012807 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012808 enabled_crtcs++;
12809 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12810 active_crtcs++;
12811 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012812 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012813 "pll active crtcs mismatch (expected %i, found %i)\n",
12814 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012815 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012816 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012817 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012818
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012820 sizeof(dpll_hw_state)),
12821 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012822 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012823}
12824
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012825static void
12826intel_modeset_check_state(struct drm_device *dev,
12827 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012828{
Damien Lespiau08db6652014-11-04 17:06:52 +000012829 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012830 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012831 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012832 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012833 check_shared_dpll_state(dev);
12834}
12835
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012836void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012837 int dotclock)
12838{
12839 /*
12840 * FDI already provided one idea for the dotclock.
12841 * Yell if the encoder disagrees.
12842 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012843 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012844 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012845 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012846}
12847
Ville Syrjälä80715b22014-05-15 20:23:23 +030012848static void update_scanline_offset(struct intel_crtc *crtc)
12849{
12850 struct drm_device *dev = crtc->base.dev;
12851
12852 /*
12853 * The scanline counter increments at the leading edge of hsync.
12854 *
12855 * On most platforms it starts counting from vtotal-1 on the
12856 * first active line. That means the scanline counter value is
12857 * always one less than what we would expect. Ie. just after
12858 * start of vblank, which also occurs at start of hsync (on the
12859 * last active line), the scanline counter will read vblank_start-1.
12860 *
12861 * On gen2 the scanline counter starts counting from 1 instead
12862 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12863 * to keep the value positive), instead of adding one.
12864 *
12865 * On HSW+ the behaviour of the scanline counter depends on the output
12866 * type. For DP ports it behaves like most other platforms, but on HDMI
12867 * there's an extra 1 line difference. So we need to add two instead of
12868 * one to the value.
12869 */
12870 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012871 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012872 int vtotal;
12873
Ville Syrjälä124abe02015-09-08 13:40:45 +030012874 vtotal = adjusted_mode->crtc_vtotal;
12875 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012876 vtotal /= 2;
12877
12878 crtc->scanline_offset = vtotal - 1;
12879 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012880 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012881 crtc->scanline_offset = 2;
12882 } else
12883 crtc->scanline_offset = 1;
12884}
12885
Maarten Lankhorstad421372015-06-15 12:33:42 +020012886static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012887{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012888 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012889 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012890 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012891 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012892 struct intel_crtc_state *intel_crtc_state;
12893 struct drm_crtc *crtc;
12894 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012895 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012896
12897 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012898 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012899
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012900 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012901 int dpll;
12902
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012903 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012904 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012905 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012906
Maarten Lankhorstad421372015-06-15 12:33:42 +020012907 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012908 continue;
12909
Maarten Lankhorstad421372015-06-15 12:33:42 +020012910 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012911
Maarten Lankhorstad421372015-06-15 12:33:42 +020012912 if (!shared_dpll)
12913 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12914
12915 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012916 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012917}
12918
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012919/*
12920 * This implements the workaround described in the "notes" section of the mode
12921 * set sequence documentation. When going from no pipes or single pipe to
12922 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12923 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12924 */
12925static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12926{
12927 struct drm_crtc_state *crtc_state;
12928 struct intel_crtc *intel_crtc;
12929 struct drm_crtc *crtc;
12930 struct intel_crtc_state *first_crtc_state = NULL;
12931 struct intel_crtc_state *other_crtc_state = NULL;
12932 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12933 int i;
12934
12935 /* look at all crtc's that are going to be enabled in during modeset */
12936 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12937 intel_crtc = to_intel_crtc(crtc);
12938
12939 if (!crtc_state->active || !needs_modeset(crtc_state))
12940 continue;
12941
12942 if (first_crtc_state) {
12943 other_crtc_state = to_intel_crtc_state(crtc_state);
12944 break;
12945 } else {
12946 first_crtc_state = to_intel_crtc_state(crtc_state);
12947 first_pipe = intel_crtc->pipe;
12948 }
12949 }
12950
12951 /* No workaround needed? */
12952 if (!first_crtc_state)
12953 return 0;
12954
12955 /* w/a possibly needed, check how many crtc's are already enabled. */
12956 for_each_intel_crtc(state->dev, intel_crtc) {
12957 struct intel_crtc_state *pipe_config;
12958
12959 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12960 if (IS_ERR(pipe_config))
12961 return PTR_ERR(pipe_config);
12962
12963 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12964
12965 if (!pipe_config->base.active ||
12966 needs_modeset(&pipe_config->base))
12967 continue;
12968
12969 /* 2 or more enabled crtcs means no need for w/a */
12970 if (enabled_pipe != INVALID_PIPE)
12971 return 0;
12972
12973 enabled_pipe = intel_crtc->pipe;
12974 }
12975
12976 if (enabled_pipe != INVALID_PIPE)
12977 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12978 else if (other_crtc_state)
12979 other_crtc_state->hsw_workaround_pipe = first_pipe;
12980
12981 return 0;
12982}
12983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012984static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12985{
12986 struct drm_crtc *crtc;
12987 struct drm_crtc_state *crtc_state;
12988 int ret = 0;
12989
12990 /* add all active pipes to the state */
12991 for_each_crtc(state->dev, crtc) {
12992 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12993 if (IS_ERR(crtc_state))
12994 return PTR_ERR(crtc_state);
12995
12996 if (!crtc_state->active || needs_modeset(crtc_state))
12997 continue;
12998
12999 crtc_state->mode_changed = true;
13000
13001 ret = drm_atomic_add_affected_connectors(state, crtc);
13002 if (ret)
13003 break;
13004
13005 ret = drm_atomic_add_affected_planes(state, crtc);
13006 if (ret)
13007 break;
13008 }
13009
13010 return ret;
13011}
13012
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013013static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013014{
13015 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013016 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013017 int ret;
13018
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013019 if (!check_digital_port_conflicts(state)) {
13020 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13021 return -EINVAL;
13022 }
13023
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013024 /*
13025 * See if the config requires any additional preparation, e.g.
13026 * to adjust global state with pipes off. We need to do this
13027 * here so we can get the modeset_pipe updated config for the new
13028 * mode set on this crtc. For other crtcs we need to use the
13029 * adjusted_mode bits in the crtc directly.
13030 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013031 if (dev_priv->display.modeset_calc_cdclk) {
13032 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013033
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013034 ret = dev_priv->display.modeset_calc_cdclk(state);
13035
13036 cdclk = to_intel_atomic_state(state)->cdclk;
13037 if (!ret && cdclk != dev_priv->cdclk_freq)
13038 ret = intel_modeset_all_pipes(state);
13039
13040 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013041 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013042 } else
13043 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013044
Maarten Lankhorstad421372015-06-15 12:33:42 +020013045 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013046
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013047 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013048 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013049
Maarten Lankhorstad421372015-06-15 12:33:42 +020013050 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013051}
13052
Matt Roperaa363132015-09-24 15:53:18 -070013053/*
13054 * Handle calculation of various watermark data at the end of the atomic check
13055 * phase. The code here should be run after the per-crtc and per-plane 'check'
13056 * handlers to ensure that all derived state has been updated.
13057 */
13058static void calc_watermark_data(struct drm_atomic_state *state)
13059{
13060 struct drm_device *dev = state->dev;
13061 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13062 struct drm_crtc *crtc;
13063 struct drm_crtc_state *cstate;
13064 struct drm_plane *plane;
13065 struct drm_plane_state *pstate;
13066
13067 /*
13068 * Calculate watermark configuration details now that derived
13069 * plane/crtc state is all properly updated.
13070 */
13071 drm_for_each_crtc(crtc, dev) {
13072 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13073 crtc->state;
13074
13075 if (cstate->active)
13076 intel_state->wm_config.num_pipes_active++;
13077 }
13078 drm_for_each_legacy_plane(plane, dev) {
13079 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13080 plane->state;
13081
13082 if (!to_intel_plane_state(pstate)->visible)
13083 continue;
13084
13085 intel_state->wm_config.sprites_enabled = true;
13086 if (pstate->crtc_w != pstate->src_w >> 16 ||
13087 pstate->crtc_h != pstate->src_h >> 16)
13088 intel_state->wm_config.sprites_scaled = true;
13089 }
13090}
13091
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013092/**
13093 * intel_atomic_check - validate state object
13094 * @dev: drm device
13095 * @state: state to validate
13096 */
13097static int intel_atomic_check(struct drm_device *dev,
13098 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013099{
Matt Roperaa363132015-09-24 15:53:18 -070013100 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013101 struct drm_crtc *crtc;
13102 struct drm_crtc_state *crtc_state;
13103 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013104 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013105
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013106 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013107 if (ret)
13108 return ret;
13109
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013110 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013111 struct intel_crtc_state *pipe_config =
13112 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013113
13114 /* Catch I915_MODE_FLAG_INHERITED */
13115 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13116 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013117
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013118 if (!crtc_state->enable) {
13119 if (needs_modeset(crtc_state))
13120 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013121 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013122 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013123
Daniel Vetter26495482015-07-15 14:15:52 +020013124 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013125 continue;
13126
Daniel Vetter26495482015-07-15 14:15:52 +020013127 /* FIXME: For only active_changed we shouldn't need to do any
13128 * state recomputation at all. */
13129
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013130 ret = drm_atomic_add_affected_connectors(state, crtc);
13131 if (ret)
13132 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013133
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013134 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013135 if (ret)
13136 return ret;
13137
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013138 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013139 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013140 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013141 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013142 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013143 }
13144
13145 if (needs_modeset(crtc_state)) {
13146 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013147
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013148 ret = drm_atomic_add_affected_planes(state, crtc);
13149 if (ret)
13150 return ret;
13151 }
13152
Daniel Vetter26495482015-07-15 14:15:52 +020013153 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13154 needs_modeset(crtc_state) ?
13155 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013156 }
13157
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013158 if (any_ms) {
13159 ret = intel_modeset_checks(state);
13160
13161 if (ret)
13162 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013163 } else
Matt Roperaa363132015-09-24 15:53:18 -070013164 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013165
Matt Roperaa363132015-09-24 15:53:18 -070013166 ret = drm_atomic_helper_check_planes(state->dev, state);
13167 if (ret)
13168 return ret;
13169
13170 calc_watermark_data(state);
13171
13172 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013173}
13174
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013175/**
13176 * intel_atomic_commit - commit validated state object
13177 * @dev: DRM device
13178 * @state: the top-level driver state object
13179 * @async: asynchronous commit
13180 *
13181 * This function commits a top-level state object that has been validated
13182 * with drm_atomic_helper_check().
13183 *
13184 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13185 * we can only handle plane-related operations and do not yet support
13186 * asynchronous commit.
13187 *
13188 * RETURNS
13189 * Zero for success or -errno.
13190 */
13191static int intel_atomic_commit(struct drm_device *dev,
13192 struct drm_atomic_state *state,
13193 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013194{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013195 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013196 struct drm_crtc *crtc;
13197 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013198 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013199 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013200 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013201
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202 if (async) {
13203 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13204 return -EINVAL;
13205 }
13206
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013207 ret = drm_atomic_helper_prepare_planes(dev, state);
13208 if (ret)
13209 return ret;
13210
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013211 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013212 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013213
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013214 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13216
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013217 if (!needs_modeset(crtc->state))
13218 continue;
13219
13220 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013221 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013222
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013223 if (crtc_state->active) {
13224 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13225 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013226 intel_crtc->active = false;
13227 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013228 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013229 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013230
Daniel Vetterea9d7582012-07-10 10:42:52 +020013231 /* Only after disabling all output pipelines that will be changed can we
13232 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013233 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013234
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013235 if (any_ms) {
13236 intel_shared_dpll_commit(state);
13237
13238 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013239 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013240 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013241
Daniel Vettera6778b32012-07-02 09:56:42 +020013242 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013243 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13245 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013246 bool update_pipe = !modeset &&
13247 to_intel_crtc_state(crtc->state)->update_pipe;
13248 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013249
13250 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013251 update_scanline_offset(to_intel_crtc(crtc));
13252 dev_priv->display.crtc_enable(crtc);
13253 }
13254
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013255 if (update_pipe) {
13256 put_domains = modeset_get_crtc_power_domains(crtc);
13257
13258 /* make sure intel_modeset_check_state runs */
13259 any_ms = true;
13260 }
13261
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013262 if (!modeset)
13263 intel_pre_plane_update(intel_crtc);
13264
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013265 if (crtc->state->active &&
13266 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013267 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013268
13269 if (put_domains)
13270 modeset_put_power_domains(dev_priv, put_domains);
13271
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013272 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013273 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013274
Daniel Vettera6778b32012-07-02 09:56:42 +020013275 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013276
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013277 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013278 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013279
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013280 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013281 intel_modeset_check_state(dev, state);
13282
13283 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013284
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013285 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013286}
13287
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013288void intel_crtc_restore_mode(struct drm_crtc *crtc)
13289{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013290 struct drm_device *dev = crtc->dev;
13291 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013292 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013293 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013294
13295 state = drm_atomic_state_alloc(dev);
13296 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013297 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013298 crtc->base.id);
13299 return;
13300 }
13301
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013302 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013303
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013304retry:
13305 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13306 ret = PTR_ERR_OR_ZERO(crtc_state);
13307 if (!ret) {
13308 if (!crtc_state->active)
13309 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013310
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013311 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013312 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013313 }
13314
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013315 if (ret == -EDEADLK) {
13316 drm_atomic_state_clear(state);
13317 drm_modeset_backoff(state->acquire_ctx);
13318 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013319 }
13320
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013321 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013322out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013323 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013324}
13325
Daniel Vetter25c5b262012-07-08 22:08:04 +020013326#undef for_each_intel_crtc_masked
13327
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013328static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013329 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013330 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013331 .destroy = intel_crtc_destroy,
13332 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013333 .atomic_duplicate_state = intel_crtc_duplicate_state,
13334 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013335};
13336
Daniel Vetter53589012013-06-05 13:34:16 +020013337static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13338 struct intel_shared_dpll *pll,
13339 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013340{
Daniel Vetter53589012013-06-05 13:34:16 +020013341 uint32_t val;
13342
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013343 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013344 return false;
13345
Daniel Vetter53589012013-06-05 13:34:16 +020013346 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013347 hw_state->dpll = val;
13348 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13349 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013350
13351 return val & DPLL_VCO_ENABLE;
13352}
13353
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013354static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13355 struct intel_shared_dpll *pll)
13356{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013357 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13358 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013359}
13360
Daniel Vettere7b903d2013-06-05 13:34:14 +020013361static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13362 struct intel_shared_dpll *pll)
13363{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013364 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013365 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013366
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013367 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013368
13369 /* Wait for the clocks to stabilize. */
13370 POSTING_READ(PCH_DPLL(pll->id));
13371 udelay(150);
13372
13373 /* The pixel multiplier can only be updated once the
13374 * DPLL is enabled and the clocks are stable.
13375 *
13376 * So write it again.
13377 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013378 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013379 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013380 udelay(200);
13381}
13382
13383static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13384 struct intel_shared_dpll *pll)
13385{
13386 struct drm_device *dev = dev_priv->dev;
13387 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013388
13389 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013390 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013391 if (intel_crtc_to_shared_dpll(crtc) == pll)
13392 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13393 }
13394
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013395 I915_WRITE(PCH_DPLL(pll->id), 0);
13396 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013397 udelay(200);
13398}
13399
Daniel Vetter46edb022013-06-05 13:34:12 +020013400static char *ibx_pch_dpll_names[] = {
13401 "PCH DPLL A",
13402 "PCH DPLL B",
13403};
13404
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013405static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013406{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013407 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013408 int i;
13409
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013410 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013411
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013412 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013413 dev_priv->shared_dplls[i].id = i;
13414 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013415 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013416 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13417 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013418 dev_priv->shared_dplls[i].get_hw_state =
13419 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013420 }
13421}
13422
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013423static void intel_shared_dpll_init(struct drm_device *dev)
13424{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013425 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013426
Daniel Vetter9cd86932014-06-25 22:01:57 +030013427 if (HAS_DDI(dev))
13428 intel_ddi_pll_init(dev);
13429 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013430 ibx_pch_dpll_init(dev);
13431 else
13432 dev_priv->num_shared_dpll = 0;
13433
13434 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013435}
13436
Matt Roper6beb8c232014-12-01 15:40:14 -080013437/**
13438 * intel_prepare_plane_fb - Prepare fb for usage on plane
13439 * @plane: drm plane to prepare for
13440 * @fb: framebuffer to prepare for presentation
13441 *
13442 * Prepares a framebuffer for usage on a display plane. Generally this
13443 * involves pinning the underlying object and updating the frontbuffer tracking
13444 * bits. Some older platforms need special physical address handling for
13445 * cursor planes.
13446 *
13447 * Returns 0 on success, negative error code on failure.
13448 */
13449int
13450intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013451 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013452{
13453 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013454 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013455 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013456 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013457 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013458 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013459
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013460 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013461 return 0;
13462
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +020013463 ret = i915_mutex_lock_interruptible(dev);
13464 if (ret)
13465 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070013466
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013467 if (!obj) {
13468 ret = 0;
13469 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013470 INTEL_INFO(dev)->cursor_needs_physical) {
13471 int align = IS_I830(dev) ? 16 * 1024 : 256;
13472 ret = i915_gem_object_attach_phys(obj, align);
13473 if (ret)
13474 DRM_DEBUG_KMS("failed to attach phys object\n");
13475 } else {
John Harrison91af1272015-06-18 13:14:56 +010013476 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013477 }
13478
13479 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013480 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013481
13482 mutex_unlock(&dev->struct_mutex);
13483
13484 return ret;
13485}
13486
Matt Roper38f3ce32014-12-02 07:45:25 -080013487/**
13488 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13489 * @plane: drm plane to clean up for
13490 * @fb: old framebuffer that was on plane
13491 *
13492 * Cleans up a framebuffer that has just been removed from a plane.
13493 */
13494void
13495intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013496 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013497{
13498 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013499 struct intel_plane *intel_plane = to_intel_plane(plane);
13500 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13501 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013502
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013503 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013504 return;
13505
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013506 mutex_lock(&dev->struct_mutex);
13507 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13508 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013509 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013510
13511 /* prepare_fb aborted? */
13512 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13513 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13514 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13515 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013516}
13517
Chandra Konduru6156a452015-04-27 13:48:39 -070013518int
13519skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13520{
13521 int max_scale;
13522 struct drm_device *dev;
13523 struct drm_i915_private *dev_priv;
13524 int crtc_clock, cdclk;
13525
13526 if (!intel_crtc || !crtc_state)
13527 return DRM_PLANE_HELPER_NO_SCALING;
13528
13529 dev = intel_crtc->base.dev;
13530 dev_priv = dev->dev_private;
13531 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013532 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013533
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013534 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013535 return DRM_PLANE_HELPER_NO_SCALING;
13536
13537 /*
13538 * skl max scale is lower of:
13539 * close to 3 but not 3, -1 is for that purpose
13540 * or
13541 * cdclk/crtc_clock
13542 */
13543 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13544
13545 return max_scale;
13546}
13547
Matt Roper465c1202014-05-29 08:06:54 -070013548static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013549intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013550 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013551 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013552{
Matt Roper2b875c22014-12-01 15:40:13 -080013553 struct drm_crtc *crtc = state->base.crtc;
13554 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013555 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013556 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13557 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013558
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013559 /* use scaler when colorkey is not required */
13560 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013561 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013562 min_scale = 1;
13563 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013564 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013565 }
Sonika Jindald8106362015-04-10 14:37:28 +053013566
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013567 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13568 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013569 min_scale, max_scale,
13570 can_position, true,
13571 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013572}
13573
Gustavo Padovan14af2932014-10-24 14:51:31 +010013574static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013575intel_commit_primary_plane(struct drm_plane *plane,
13576 struct intel_plane_state *state)
13577{
Matt Roper2b875c22014-12-01 15:40:13 -080013578 struct drm_crtc *crtc = state->base.crtc;
13579 struct drm_framebuffer *fb = state->base.fb;
13580 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013581 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013582
Matt Roperea2c67b2014-12-23 10:41:52 -080013583 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013584
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013585 dev_priv->display.update_primary_plane(crtc, fb,
13586 state->src.x1 >> 16,
13587 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013588}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013589
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013590static void
13591intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013592 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013593{
13594 struct drm_device *dev = plane->dev;
13595 struct drm_i915_private *dev_priv = dev->dev_private;
13596
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013597 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13598}
13599
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013600static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13601 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013602{
13603 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013605 struct intel_crtc_state *old_intel_state =
13606 to_intel_crtc_state(old_crtc_state);
13607 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013608
Ville Syrjäläf015c552015-06-24 22:00:02 +030013609 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013610 intel_update_watermarks(crtc);
13611
Matt Roperc34c9ee2014-12-23 10:41:50 -080013612 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013613 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013614
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013615 if (modeset)
13616 return;
13617
13618 if (to_intel_crtc_state(crtc->state)->update_pipe)
13619 intel_update_pipe_config(intel_crtc, old_intel_state);
13620 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013621 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013622}
13623
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013624static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13625 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013626{
Matt Roper32b7eee2014-12-24 07:59:06 -080013627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013628
Maarten Lankhorst62852622015-09-23 16:29:38 +020013629 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013630}
13631
Matt Ropercf4c7c12014-12-04 10:27:42 -080013632/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013633 * intel_plane_destroy - destroy a plane
13634 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013635 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013636 * Common destruction function for all types of planes (primary, cursor,
13637 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013638 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013639void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013640{
13641 struct intel_plane *intel_plane = to_intel_plane(plane);
13642 drm_plane_cleanup(plane);
13643 kfree(intel_plane);
13644}
13645
Matt Roper65a3fea2015-01-21 16:35:42 -080013646const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013647 .update_plane = drm_atomic_helper_update_plane,
13648 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013649 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013650 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013651 .atomic_get_property = intel_plane_atomic_get_property,
13652 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013653 .atomic_duplicate_state = intel_plane_duplicate_state,
13654 .atomic_destroy_state = intel_plane_destroy_state,
13655
Matt Roper465c1202014-05-29 08:06:54 -070013656};
13657
13658static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13659 int pipe)
13660{
13661 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013662 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013663 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013664 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013665
13666 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13667 if (primary == NULL)
13668 return NULL;
13669
Matt Roper8e7d6882015-01-21 16:35:41 -080013670 state = intel_create_plane_state(&primary->base);
13671 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013672 kfree(primary);
13673 return NULL;
13674 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013675 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013676
Matt Roper465c1202014-05-29 08:06:54 -070013677 primary->can_scale = false;
13678 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013679 if (INTEL_INFO(dev)->gen >= 9) {
13680 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013681 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013682 }
Matt Roper465c1202014-05-29 08:06:54 -070013683 primary->pipe = pipe;
13684 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013685 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013686 primary->check_plane = intel_check_primary_plane;
13687 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013688 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013689 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13690 primary->plane = !pipe;
13691
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013692 if (INTEL_INFO(dev)->gen >= 9) {
13693 intel_primary_formats = skl_primary_formats;
13694 num_formats = ARRAY_SIZE(skl_primary_formats);
13695 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013696 intel_primary_formats = i965_primary_formats;
13697 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013698 } else {
13699 intel_primary_formats = i8xx_primary_formats;
13700 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013701 }
13702
13703 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013704 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013705 intel_primary_formats, num_formats,
13706 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013707
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013708 if (INTEL_INFO(dev)->gen >= 4)
13709 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013710
Matt Roperea2c67b2014-12-23 10:41:52 -080013711 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13712
Matt Roper465c1202014-05-29 08:06:54 -070013713 return &primary->base;
13714}
13715
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013716void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13717{
13718 if (!dev->mode_config.rotation_property) {
13719 unsigned long flags = BIT(DRM_ROTATE_0) |
13720 BIT(DRM_ROTATE_180);
13721
13722 if (INTEL_INFO(dev)->gen >= 9)
13723 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13724
13725 dev->mode_config.rotation_property =
13726 drm_mode_create_rotation_property(dev, flags);
13727 }
13728 if (dev->mode_config.rotation_property)
13729 drm_object_attach_property(&plane->base.base,
13730 dev->mode_config.rotation_property,
13731 plane->base.state->rotation);
13732}
13733
Matt Roper3d7d6512014-06-10 08:28:13 -070013734static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013735intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013736 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013737 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013738{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013739 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013740 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013741 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013742 unsigned stride;
13743 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013744
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013745 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13746 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013747 DRM_PLANE_HELPER_NO_SCALING,
13748 DRM_PLANE_HELPER_NO_SCALING,
13749 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013750 if (ret)
13751 return ret;
13752
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013753 /* if we want to turn off the cursor ignore width and height */
13754 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013755 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013756
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013757 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013758 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013759 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13760 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013761 return -EINVAL;
13762 }
13763
Matt Roperea2c67b2014-12-23 10:41:52 -080013764 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13765 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013766 DRM_DEBUG_KMS("buffer is too small\n");
13767 return -ENOMEM;
13768 }
13769
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013770 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013771 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013772 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013773 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013774
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013775 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013776}
13777
Matt Roperf4a2cf22014-12-01 15:40:12 -080013778static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013779intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013780 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013781{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013782 intel_crtc_update_cursor(crtc, false);
13783}
13784
13785static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013786intel_commit_cursor_plane(struct drm_plane *plane,
13787 struct intel_plane_state *state)
13788{
Matt Roper2b875c22014-12-01 15:40:13 -080013789 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013790 struct drm_device *dev = plane->dev;
13791 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013792 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013793 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013794
Matt Roperea2c67b2014-12-23 10:41:52 -080013795 crtc = crtc ? crtc : plane->crtc;
13796 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013797
Gustavo Padovana912f122014-12-01 15:40:10 -080013798 if (intel_crtc->cursor_bo == obj)
13799 goto update;
13800
Matt Roperf4a2cf22014-12-01 15:40:12 -080013801 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013802 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013803 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013804 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013805 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013806 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013807
Gustavo Padovana912f122014-12-01 15:40:10 -080013808 intel_crtc->cursor_addr = addr;
13809 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013810
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013811update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013812 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013813}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013814
Matt Roper3d7d6512014-06-10 08:28:13 -070013815static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13816 int pipe)
13817{
13818 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013819 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013820
13821 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13822 if (cursor == NULL)
13823 return NULL;
13824
Matt Roper8e7d6882015-01-21 16:35:41 -080013825 state = intel_create_plane_state(&cursor->base);
13826 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013827 kfree(cursor);
13828 return NULL;
13829 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013830 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013831
Matt Roper3d7d6512014-06-10 08:28:13 -070013832 cursor->can_scale = false;
13833 cursor->max_downscale = 1;
13834 cursor->pipe = pipe;
13835 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013836 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013837 cursor->check_plane = intel_check_cursor_plane;
13838 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013839 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013840
13841 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013842 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013843 intel_cursor_formats,
13844 ARRAY_SIZE(intel_cursor_formats),
13845 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013846
13847 if (INTEL_INFO(dev)->gen >= 4) {
13848 if (!dev->mode_config.rotation_property)
13849 dev->mode_config.rotation_property =
13850 drm_mode_create_rotation_property(dev,
13851 BIT(DRM_ROTATE_0) |
13852 BIT(DRM_ROTATE_180));
13853 if (dev->mode_config.rotation_property)
13854 drm_object_attach_property(&cursor->base.base,
13855 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013856 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013857 }
13858
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013859 if (INTEL_INFO(dev)->gen >=9)
13860 state->scaler_id = -1;
13861
Matt Roperea2c67b2014-12-23 10:41:52 -080013862 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13863
Matt Roper3d7d6512014-06-10 08:28:13 -070013864 return &cursor->base;
13865}
13866
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013867static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13868 struct intel_crtc_state *crtc_state)
13869{
13870 int i;
13871 struct intel_scaler *intel_scaler;
13872 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13873
13874 for (i = 0; i < intel_crtc->num_scalers; i++) {
13875 intel_scaler = &scaler_state->scalers[i];
13876 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013877 intel_scaler->mode = PS_SCALER_MODE_DYN;
13878 }
13879
13880 scaler_state->scaler_id = -1;
13881}
13882
Hannes Ederb358d0a2008-12-18 21:18:47 +010013883static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013884{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013885 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013886 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013887 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013888 struct drm_plane *primary = NULL;
13889 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013890 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013891
Daniel Vetter955382f2013-09-19 14:05:45 +020013892 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013893 if (intel_crtc == NULL)
13894 return;
13895
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013896 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13897 if (!crtc_state)
13898 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013899 intel_crtc->config = crtc_state;
13900 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013901 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013902
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013903 /* initialize shared scalers */
13904 if (INTEL_INFO(dev)->gen >= 9) {
13905 if (pipe == PIPE_C)
13906 intel_crtc->num_scalers = 1;
13907 else
13908 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13909
13910 skl_init_scalers(dev, intel_crtc, crtc_state);
13911 }
13912
Matt Roper465c1202014-05-29 08:06:54 -070013913 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 if (!primary)
13915 goto fail;
13916
13917 cursor = intel_cursor_plane_create(dev, pipe);
13918 if (!cursor)
13919 goto fail;
13920
Matt Roper465c1202014-05-29 08:06:54 -070013921 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013922 cursor, &intel_crtc_funcs);
13923 if (ret)
13924 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013925
13926 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013927 for (i = 0; i < 256; i++) {
13928 intel_crtc->lut_r[i] = i;
13929 intel_crtc->lut_g[i] = i;
13930 intel_crtc->lut_b[i] = i;
13931 }
13932
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013933 /*
13934 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013935 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013936 */
Jesse Barnes80824002009-09-10 15:28:06 -070013937 intel_crtc->pipe = pipe;
13938 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013939 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013940 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013941 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013942 }
13943
Chris Wilson4b0e3332014-05-30 16:35:26 +030013944 intel_crtc->cursor_base = ~0;
13945 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013946 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013947
Ville Syrjälä852eb002015-06-24 22:00:07 +030013948 intel_crtc->wm.cxsr_allowed = true;
13949
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013950 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13951 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13952 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13953 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13954
Jesse Barnes79e53942008-11-07 14:24:08 -080013955 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013956
13957 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013958 return;
13959
13960fail:
13961 if (primary)
13962 drm_plane_cleanup(primary);
13963 if (cursor)
13964 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013965 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013966 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013967}
13968
Jesse Barnes752aa882013-10-31 18:55:49 +020013969enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13970{
13971 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013972 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013973
Rob Clark51fd3712013-11-19 12:10:12 -050013974 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013975
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013976 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013977 return INVALID_PIPE;
13978
13979 return to_intel_crtc(encoder->crtc)->pipe;
13980}
13981
Carl Worth08d7b3d2009-04-29 14:43:54 -070013982int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013983 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013984{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013985 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013986 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013987 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013988
Rob Clark7707e652014-07-17 23:30:04 -040013989 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013990
Rob Clark7707e652014-07-17 23:30:04 -040013991 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013992 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013993 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013994 }
13995
Rob Clark7707e652014-07-17 23:30:04 -040013996 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013997 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013998
Daniel Vetterc05422d2009-08-11 16:05:30 +020013999 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014000}
14001
Daniel Vetter66a92782012-07-12 20:08:18 +020014002static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014003{
Daniel Vetter66a92782012-07-12 20:08:18 +020014004 struct drm_device *dev = encoder->base.dev;
14005 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014006 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014007 int entry = 0;
14008
Damien Lespiaub2784e12014-08-05 11:29:37 +010014009 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014010 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014011 index_mask |= (1 << entry);
14012
Jesse Barnes79e53942008-11-07 14:24:08 -080014013 entry++;
14014 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014015
Jesse Barnes79e53942008-11-07 14:24:08 -080014016 return index_mask;
14017}
14018
Chris Wilson4d302442010-12-14 19:21:29 +000014019static bool has_edp_a(struct drm_device *dev)
14020{
14021 struct drm_i915_private *dev_priv = dev->dev_private;
14022
14023 if (!IS_MOBILE(dev))
14024 return false;
14025
14026 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14027 return false;
14028
Damien Lespiaue3589902014-02-07 19:12:50 +000014029 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014030 return false;
14031
14032 return true;
14033}
14034
Jesse Barnes84b4e042014-06-25 08:24:29 -070014035static bool intel_crt_present(struct drm_device *dev)
14036{
14037 struct drm_i915_private *dev_priv = dev->dev_private;
14038
Damien Lespiau884497e2013-12-03 13:56:23 +000014039 if (INTEL_INFO(dev)->gen >= 9)
14040 return false;
14041
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014042 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014043 return false;
14044
14045 if (IS_CHERRYVIEW(dev))
14046 return false;
14047
14048 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14049 return false;
14050
14051 return true;
14052}
14053
Jesse Barnes79e53942008-11-07 14:24:08 -080014054static void intel_setup_outputs(struct drm_device *dev)
14055{
Eric Anholt725e30a2009-01-22 13:01:02 -080014056 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014057 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014058 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014059
Daniel Vetterc9093352013-06-06 22:22:47 +020014060 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014061
Jesse Barnes84b4e042014-06-25 08:24:29 -070014062 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014063 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014064
Vandana Kannanc776eb22014-08-19 12:05:01 +053014065 if (IS_BROXTON(dev)) {
14066 /*
14067 * FIXME: Broxton doesn't support port detection via the
14068 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14069 * detect the ports.
14070 */
14071 intel_ddi_init(dev, PORT_A);
14072 intel_ddi_init(dev, PORT_B);
14073 intel_ddi_init(dev, PORT_C);
14074 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014075 int found;
14076
Jesse Barnesde31fac2015-03-06 15:53:32 -080014077 /*
14078 * Haswell uses DDI functions to detect digital outputs.
14079 * On SKL pre-D0 the strap isn't connected, so we assume
14080 * it's there.
14081 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014082 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014083 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014084 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014085 intel_ddi_init(dev, PORT_A);
14086
14087 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14088 * register */
14089 found = I915_READ(SFUSE_STRAP);
14090
14091 if (found & SFUSE_STRAP_DDIB_DETECTED)
14092 intel_ddi_init(dev, PORT_B);
14093 if (found & SFUSE_STRAP_DDIC_DETECTED)
14094 intel_ddi_init(dev, PORT_C);
14095 if (found & SFUSE_STRAP_DDID_DETECTED)
14096 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014097 /*
14098 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14099 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014100 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014101 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14102 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14103 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14104 intel_ddi_init(dev, PORT_E);
14105
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014106 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014107 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014108 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014109
14110 if (has_edp_a(dev))
14111 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014112
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014113 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014114 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014115 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014116 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014117 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014118 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014119 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014120 }
14121
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014122 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014123 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014124
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014125 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014126 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014127
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014128 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014129 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014130
Daniel Vetter270b3042012-10-27 15:52:05 +020014131 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014132 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014133 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014134 /*
14135 * The DP_DETECTED bit is the latched state of the DDC
14136 * SDA pin at boot. However since eDP doesn't require DDC
14137 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14138 * eDP ports may have been muxed to an alternate function.
14139 * Thus we can't rely on the DP_DETECTED bit alone to detect
14140 * eDP ports. Consult the VBT as well as DP_DETECTED to
14141 * detect eDP ports.
14142 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014143 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014144 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014145 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14146 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014147 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014148 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014149
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014150 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014151 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014152 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14153 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014154 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014155 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014156
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014157 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014158 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014159 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14160 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14161 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14162 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014163 }
14164
Jani Nikula3cfca972013-08-27 15:12:26 +030014165 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014166 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014167 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014168
Paulo Zanonie2debe92013-02-18 19:00:27 -030014169 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014170 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014171 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014172 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014173 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014174 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014175 }
Ma Ling27185ae2009-08-24 13:50:23 +080014176
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014177 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014178 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014179 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014180
14181 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014182
Paulo Zanonie2debe92013-02-18 19:00:27 -030014183 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014184 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014185 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014186 }
Ma Ling27185ae2009-08-24 13:50:23 +080014187
Paulo Zanonie2debe92013-02-18 19:00:27 -030014188 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014189
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014190 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014191 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014192 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014193 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014194 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014195 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014196 }
Ma Ling27185ae2009-08-24 13:50:23 +080014197
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014198 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014199 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014200 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014201 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014202 intel_dvo_init(dev);
14203
Zhenyu Wang103a1962009-11-27 11:44:36 +080014204 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014205 intel_tv_init(dev);
14206
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014207 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014208
Damien Lespiaub2784e12014-08-05 11:29:37 +010014209 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014210 encoder->base.possible_crtcs = encoder->crtc_mask;
14211 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014212 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014213 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014214
Paulo Zanonidde86e22012-12-01 12:04:25 -020014215 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014216
14217 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218}
14219
14220static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14221{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014222 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014223 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014224
Daniel Vetteref2d6332014-02-10 18:00:38 +010014225 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014226 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014227 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014228 drm_gem_object_unreference(&intel_fb->obj->base);
14229 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014230 kfree(intel_fb);
14231}
14232
14233static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014234 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014235 unsigned int *handle)
14236{
14237 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014238 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014239
Chris Wilson05394f32010-11-08 19:18:58 +000014240 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014241}
14242
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014243static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14244 struct drm_file *file,
14245 unsigned flags, unsigned color,
14246 struct drm_clip_rect *clips,
14247 unsigned num_clips)
14248{
14249 struct drm_device *dev = fb->dev;
14250 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14251 struct drm_i915_gem_object *obj = intel_fb->obj;
14252
14253 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014254 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014255 mutex_unlock(&dev->struct_mutex);
14256
14257 return 0;
14258}
14259
Jesse Barnes79e53942008-11-07 14:24:08 -080014260static const struct drm_framebuffer_funcs intel_fb_funcs = {
14261 .destroy = intel_user_framebuffer_destroy,
14262 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014263 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014264};
14265
Damien Lespiaub3218032015-02-27 11:15:18 +000014266static
14267u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14268 uint32_t pixel_format)
14269{
14270 u32 gen = INTEL_INFO(dev)->gen;
14271
14272 if (gen >= 9) {
14273 /* "The stride in bytes must not exceed the of the size of 8K
14274 * pixels and 32K bytes."
14275 */
14276 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14277 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14278 return 32*1024;
14279 } else if (gen >= 4) {
14280 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14281 return 16*1024;
14282 else
14283 return 32*1024;
14284 } else if (gen >= 3) {
14285 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14286 return 8*1024;
14287 else
14288 return 16*1024;
14289 } else {
14290 /* XXX DSPC is limited to 4k tiled */
14291 return 8*1024;
14292 }
14293}
14294
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014295static int intel_framebuffer_init(struct drm_device *dev,
14296 struct intel_framebuffer *intel_fb,
14297 struct drm_mode_fb_cmd2 *mode_cmd,
14298 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014299{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014300 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014301 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014302 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014303
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014304 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14305
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014306 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14307 /* Enforce that fb modifier and tiling mode match, but only for
14308 * X-tiled. This is needed for FBC. */
14309 if (!!(obj->tiling_mode == I915_TILING_X) !=
14310 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14311 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14312 return -EINVAL;
14313 }
14314 } else {
14315 if (obj->tiling_mode == I915_TILING_X)
14316 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14317 else if (obj->tiling_mode == I915_TILING_Y) {
14318 DRM_DEBUG("No Y tiling for legacy addfb\n");
14319 return -EINVAL;
14320 }
14321 }
14322
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014323 /* Passed in modifier sanity checking. */
14324 switch (mode_cmd->modifier[0]) {
14325 case I915_FORMAT_MOD_Y_TILED:
14326 case I915_FORMAT_MOD_Yf_TILED:
14327 if (INTEL_INFO(dev)->gen < 9) {
14328 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14329 mode_cmd->modifier[0]);
14330 return -EINVAL;
14331 }
14332 case DRM_FORMAT_MOD_NONE:
14333 case I915_FORMAT_MOD_X_TILED:
14334 break;
14335 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014336 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14337 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014338 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014339 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014340
Damien Lespiaub3218032015-02-27 11:15:18 +000014341 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14342 mode_cmd->pixel_format);
14343 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14344 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14345 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014346 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014347 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014348
Damien Lespiaub3218032015-02-27 11:15:18 +000014349 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14350 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014351 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014352 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14353 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014354 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014355 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014356 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014357 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014358
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014359 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014360 mode_cmd->pitches[0] != obj->stride) {
14361 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14362 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014363 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014364 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014365
Ville Syrjälä57779d02012-10-31 17:50:14 +020014366 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014367 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014368 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014369 case DRM_FORMAT_RGB565:
14370 case DRM_FORMAT_XRGB8888:
14371 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014372 break;
14373 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014374 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014375 DRM_DEBUG("unsupported pixel format: %s\n",
14376 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014377 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014378 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014379 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014380 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014381 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14382 DRM_DEBUG("unsupported pixel format: %s\n",
14383 drm_get_format_name(mode_cmd->pixel_format));
14384 return -EINVAL;
14385 }
14386 break;
14387 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014388 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014389 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014390 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014391 DRM_DEBUG("unsupported pixel format: %s\n",
14392 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014393 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014394 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014395 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014396 case DRM_FORMAT_ABGR2101010:
14397 if (!IS_VALLEYVIEW(dev)) {
14398 DRM_DEBUG("unsupported pixel format: %s\n",
14399 drm_get_format_name(mode_cmd->pixel_format));
14400 return -EINVAL;
14401 }
14402 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014403 case DRM_FORMAT_YUYV:
14404 case DRM_FORMAT_UYVY:
14405 case DRM_FORMAT_YVYU:
14406 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014407 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014408 DRM_DEBUG("unsupported pixel format: %s\n",
14409 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014410 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014411 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014412 break;
14413 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014414 DRM_DEBUG("unsupported pixel format: %s\n",
14415 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014416 return -EINVAL;
14417 }
14418
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014419 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14420 if (mode_cmd->offsets[0] != 0)
14421 return -EINVAL;
14422
Damien Lespiauec2c9812015-01-20 12:51:45 +000014423 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014424 mode_cmd->pixel_format,
14425 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014426 /* FIXME drm helper for size checks (especially planar formats)? */
14427 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14428 return -EINVAL;
14429
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014430 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14431 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014432 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014433
Jesse Barnes79e53942008-11-07 14:24:08 -080014434 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14435 if (ret) {
14436 DRM_ERROR("framebuffer init failed %d\n", ret);
14437 return ret;
14438 }
14439
Jesse Barnes79e53942008-11-07 14:24:08 -080014440 return 0;
14441}
14442
Jesse Barnes79e53942008-11-07 14:24:08 -080014443static struct drm_framebuffer *
14444intel_user_framebuffer_create(struct drm_device *dev,
14445 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014446 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014447{
Chris Wilson05394f32010-11-08 19:18:58 +000014448 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014449
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014450 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14451 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014452 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014453 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014454
Chris Wilsond2dff872011-04-19 08:36:26 +010014455 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014456}
14457
Daniel Vetter06957262015-08-10 13:34:08 +020014458#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014459static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014460{
14461}
14462#endif
14463
Jesse Barnes79e53942008-11-07 14:24:08 -080014464static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014465 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014466 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014467 .atomic_check = intel_atomic_check,
14468 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014469 .atomic_state_alloc = intel_atomic_state_alloc,
14470 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014471};
14472
Jesse Barnese70236a2009-09-21 10:42:27 -070014473/* Set up chip specific display functions */
14474static void intel_init_display(struct drm_device *dev)
14475{
14476 struct drm_i915_private *dev_priv = dev->dev_private;
14477
Daniel Vetteree9300b2013-06-03 22:40:22 +020014478 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14479 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014480 else if (IS_CHERRYVIEW(dev))
14481 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014482 else if (IS_VALLEYVIEW(dev))
14483 dev_priv->display.find_dpll = vlv_find_best_dpll;
14484 else if (IS_PINEVIEW(dev))
14485 dev_priv->display.find_dpll = pnv_find_best_dpll;
14486 else
14487 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14488
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014489 if (INTEL_INFO(dev)->gen >= 9) {
14490 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014491 dev_priv->display.get_initial_plane_config =
14492 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014493 dev_priv->display.crtc_compute_clock =
14494 haswell_crtc_compute_clock;
14495 dev_priv->display.crtc_enable = haswell_crtc_enable;
14496 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014497 dev_priv->display.update_primary_plane =
14498 skylake_update_primary_plane;
14499 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014500 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014501 dev_priv->display.get_initial_plane_config =
14502 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014503 dev_priv->display.crtc_compute_clock =
14504 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014505 dev_priv->display.crtc_enable = haswell_crtc_enable;
14506 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014507 dev_priv->display.update_primary_plane =
14508 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014509 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014510 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014511 dev_priv->display.get_initial_plane_config =
14512 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014513 dev_priv->display.crtc_compute_clock =
14514 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014515 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14516 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014517 dev_priv->display.update_primary_plane =
14518 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014519 } else if (IS_VALLEYVIEW(dev)) {
14520 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014521 dev_priv->display.get_initial_plane_config =
14522 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014523 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014524 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14525 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014526 dev_priv->display.update_primary_plane =
14527 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014528 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014529 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014530 dev_priv->display.get_initial_plane_config =
14531 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014532 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014533 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14534 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014535 dev_priv->display.update_primary_plane =
14536 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014537 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014538
Jesse Barnese70236a2009-09-21 10:42:27 -070014539 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014540 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014541 dev_priv->display.get_display_clock_speed =
14542 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014543 else if (IS_BROXTON(dev))
14544 dev_priv->display.get_display_clock_speed =
14545 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014546 else if (IS_BROADWELL(dev))
14547 dev_priv->display.get_display_clock_speed =
14548 broadwell_get_display_clock_speed;
14549 else if (IS_HASWELL(dev))
14550 dev_priv->display.get_display_clock_speed =
14551 haswell_get_display_clock_speed;
14552 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014553 dev_priv->display.get_display_clock_speed =
14554 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014555 else if (IS_GEN5(dev))
14556 dev_priv->display.get_display_clock_speed =
14557 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014558 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014559 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014560 dev_priv->display.get_display_clock_speed =
14561 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014562 else if (IS_GM45(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 gm45_get_display_clock_speed;
14565 else if (IS_CRESTLINE(dev))
14566 dev_priv->display.get_display_clock_speed =
14567 i965gm_get_display_clock_speed;
14568 else if (IS_PINEVIEW(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 pnv_get_display_clock_speed;
14571 else if (IS_G33(dev) || IS_G4X(dev))
14572 dev_priv->display.get_display_clock_speed =
14573 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014574 else if (IS_I915G(dev))
14575 dev_priv->display.get_display_clock_speed =
14576 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014577 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014578 dev_priv->display.get_display_clock_speed =
14579 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014580 else if (IS_PINEVIEW(dev))
14581 dev_priv->display.get_display_clock_speed =
14582 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014583 else if (IS_I915GM(dev))
14584 dev_priv->display.get_display_clock_speed =
14585 i915gm_get_display_clock_speed;
14586 else if (IS_I865G(dev))
14587 dev_priv->display.get_display_clock_speed =
14588 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014589 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014590 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014591 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014592 else { /* 830 */
14593 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014594 dev_priv->display.get_display_clock_speed =
14595 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014596 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014597
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014598 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014599 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014600 } else if (IS_GEN6(dev)) {
14601 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014602 } else if (IS_IVYBRIDGE(dev)) {
14603 /* FIXME: detect B0+ stepping and use auto training */
14604 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014605 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014606 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014607 if (IS_BROADWELL(dev)) {
14608 dev_priv->display.modeset_commit_cdclk =
14609 broadwell_modeset_commit_cdclk;
14610 dev_priv->display.modeset_calc_cdclk =
14611 broadwell_modeset_calc_cdclk;
14612 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014613 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014614 dev_priv->display.modeset_commit_cdclk =
14615 valleyview_modeset_commit_cdclk;
14616 dev_priv->display.modeset_calc_cdclk =
14617 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014618 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014619 dev_priv->display.modeset_commit_cdclk =
14620 broxton_modeset_commit_cdclk;
14621 dev_priv->display.modeset_calc_cdclk =
14622 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014623 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014624
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014625 switch (INTEL_INFO(dev)->gen) {
14626 case 2:
14627 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14628 break;
14629
14630 case 3:
14631 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14632 break;
14633
14634 case 4:
14635 case 5:
14636 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14637 break;
14638
14639 case 6:
14640 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14641 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014642 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014643 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014644 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14645 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014646 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014647 /* Drop through - unsupported since execlist only. */
14648 default:
14649 /* Default just returns -ENODEV to indicate unsupported */
14650 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014651 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014652
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014653 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014654}
14655
Jesse Barnesb690e962010-07-19 13:53:12 -070014656/*
14657 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14658 * resume, or other times. This quirk makes sure that's the case for
14659 * affected systems.
14660 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014661static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014662{
14663 struct drm_i915_private *dev_priv = dev->dev_private;
14664
14665 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014666 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014667}
14668
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014669static void quirk_pipeb_force(struct drm_device *dev)
14670{
14671 struct drm_i915_private *dev_priv = dev->dev_private;
14672
14673 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14674 DRM_INFO("applying pipe b force quirk\n");
14675}
14676
Keith Packard435793d2011-07-12 14:56:22 -070014677/*
14678 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14679 */
14680static void quirk_ssc_force_disable(struct drm_device *dev)
14681{
14682 struct drm_i915_private *dev_priv = dev->dev_private;
14683 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014684 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014685}
14686
Carsten Emde4dca20e2012-03-15 15:56:26 +010014687/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014688 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14689 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014690 */
14691static void quirk_invert_brightness(struct drm_device *dev)
14692{
14693 struct drm_i915_private *dev_priv = dev->dev_private;
14694 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014695 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014696}
14697
Scot Doyle9c72cc62014-07-03 23:27:50 +000014698/* Some VBT's incorrectly indicate no backlight is present */
14699static void quirk_backlight_present(struct drm_device *dev)
14700{
14701 struct drm_i915_private *dev_priv = dev->dev_private;
14702 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14703 DRM_INFO("applying backlight present quirk\n");
14704}
14705
Jesse Barnesb690e962010-07-19 13:53:12 -070014706struct intel_quirk {
14707 int device;
14708 int subsystem_vendor;
14709 int subsystem_device;
14710 void (*hook)(struct drm_device *dev);
14711};
14712
Egbert Eich5f85f172012-10-14 15:46:38 +020014713/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14714struct intel_dmi_quirk {
14715 void (*hook)(struct drm_device *dev);
14716 const struct dmi_system_id (*dmi_id_list)[];
14717};
14718
14719static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14720{
14721 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14722 return 1;
14723}
14724
14725static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14726 {
14727 .dmi_id_list = &(const struct dmi_system_id[]) {
14728 {
14729 .callback = intel_dmi_reverse_brightness,
14730 .ident = "NCR Corporation",
14731 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14732 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14733 },
14734 },
14735 { } /* terminating entry */
14736 },
14737 .hook = quirk_invert_brightness,
14738 },
14739};
14740
Ben Widawskyc43b5632012-04-16 14:07:40 -070014741static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014742 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14743 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14744
Jesse Barnesb690e962010-07-19 13:53:12 -070014745 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14746 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14747
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014748 /* 830 needs to leave pipe A & dpll A up */
14749 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14750
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014751 /* 830 needs to leave pipe B & dpll B up */
14752 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14753
Keith Packard435793d2011-07-12 14:56:22 -070014754 /* Lenovo U160 cannot use SSC on LVDS */
14755 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014756
14757 /* Sony Vaio Y cannot use SSC on LVDS */
14758 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014759
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014760 /* Acer Aspire 5734Z must invert backlight brightness */
14761 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14762
14763 /* Acer/eMachines G725 */
14764 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14765
14766 /* Acer/eMachines e725 */
14767 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14768
14769 /* Acer/Packard Bell NCL20 */
14770 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14771
14772 /* Acer Aspire 4736Z */
14773 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014774
14775 /* Acer Aspire 5336 */
14776 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014777
14778 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14779 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014780
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014781 /* Acer C720 Chromebook (Core i3 4005U) */
14782 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14783
jens steinb2a96012014-10-28 20:25:53 +010014784 /* Apple Macbook 2,1 (Core 2 T7400) */
14785 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14786
Scot Doyled4967d82014-07-03 23:27:52 +000014787 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14788 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014789
14790 /* HP Chromebook 14 (Celeron 2955U) */
14791 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014792
14793 /* Dell Chromebook 11 */
14794 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014795};
14796
14797static void intel_init_quirks(struct drm_device *dev)
14798{
14799 struct pci_dev *d = dev->pdev;
14800 int i;
14801
14802 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14803 struct intel_quirk *q = &intel_quirks[i];
14804
14805 if (d->device == q->device &&
14806 (d->subsystem_vendor == q->subsystem_vendor ||
14807 q->subsystem_vendor == PCI_ANY_ID) &&
14808 (d->subsystem_device == q->subsystem_device ||
14809 q->subsystem_device == PCI_ANY_ID))
14810 q->hook(dev);
14811 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014812 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14813 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14814 intel_dmi_quirks[i].hook(dev);
14815 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014816}
14817
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014818/* Disable the VGA plane that we never use */
14819static void i915_disable_vga(struct drm_device *dev)
14820{
14821 struct drm_i915_private *dev_priv = dev->dev_private;
14822 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014823 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014824
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014825 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014826 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014827 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014828 sr1 = inb(VGA_SR_DATA);
14829 outb(sr1 | 1<<5, VGA_SR_DATA);
14830 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14831 udelay(300);
14832
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014833 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014834 POSTING_READ(vga_reg);
14835}
14836
Daniel Vetterf8175862012-04-10 15:50:11 +020014837void intel_modeset_init_hw(struct drm_device *dev)
14838{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014839 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014840 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014841 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014842 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014843}
14844
Jesse Barnes79e53942008-11-07 14:24:08 -080014845void intel_modeset_init(struct drm_device *dev)
14846{
Jesse Barnes652c3932009-08-17 13:31:43 -070014847 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014848 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014849 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014850 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014851
14852 drm_mode_config_init(dev);
14853
14854 dev->mode_config.min_width = 0;
14855 dev->mode_config.min_height = 0;
14856
Dave Airlie019d96c2011-09-29 16:20:42 +010014857 dev->mode_config.preferred_depth = 24;
14858 dev->mode_config.prefer_shadow = 1;
14859
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014860 dev->mode_config.allow_fb_modifiers = true;
14861
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014862 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014863
Jesse Barnesb690e962010-07-19 13:53:12 -070014864 intel_init_quirks(dev);
14865
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014866 intel_init_pm(dev);
14867
Ben Widawskye3c74752013-04-05 13:12:39 -070014868 if (INTEL_INFO(dev)->num_pipes == 0)
14869 return;
14870
Lukas Wunner69f92f62015-07-15 13:57:35 +020014871 /*
14872 * There may be no VBT; and if the BIOS enabled SSC we can
14873 * just keep using it to avoid unnecessary flicker. Whereas if the
14874 * BIOS isn't using it, don't assume it will work even if the VBT
14875 * indicates as much.
14876 */
14877 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14878 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14879 DREF_SSC1_ENABLE);
14880
14881 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14882 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14883 bios_lvds_use_ssc ? "en" : "dis",
14884 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14885 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14886 }
14887 }
14888
Jesse Barnese70236a2009-09-21 10:42:27 -070014889 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014890 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014891
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014892 if (IS_GEN2(dev)) {
14893 dev->mode_config.max_width = 2048;
14894 dev->mode_config.max_height = 2048;
14895 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014896 dev->mode_config.max_width = 4096;
14897 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014898 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014899 dev->mode_config.max_width = 8192;
14900 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014901 }
Damien Lespiau068be562014-03-28 14:17:49 +000014902
Ville Syrjälädc41c152014-08-13 11:57:05 +030014903 if (IS_845G(dev) || IS_I865G(dev)) {
14904 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14905 dev->mode_config.cursor_height = 1023;
14906 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014907 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14908 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14909 } else {
14910 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14911 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14912 }
14913
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014914 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014915
Zhao Yakui28c97732009-10-09 11:39:41 +080014916 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014917 INTEL_INFO(dev)->num_pipes,
14918 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014919
Damien Lespiau055e3932014-08-18 13:49:10 +010014920 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014921 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014922 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014923 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014924 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014925 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014926 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014927 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014928 }
14929
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014930 intel_update_czclk(dev_priv);
14931 intel_update_cdclk(dev);
14932
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014933 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014934
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014935 /* Just disable it once at startup */
14936 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014937 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014938
14939 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014940 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014941
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014942 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014943 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014944 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014945
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014946 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014947 struct intel_initial_plane_config plane_config = {};
14948
Jesse Barnes46f297f2014-03-07 08:57:48 -080014949 if (!crtc->active)
14950 continue;
14951
Jesse Barnes46f297f2014-03-07 08:57:48 -080014952 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014953 * Note that reserving the BIOS fb up front prevents us
14954 * from stuffing other stolen allocations like the ring
14955 * on top. This prevents some ugliness at boot time, and
14956 * can even allow for smooth boot transitions if the BIOS
14957 * fb is large enough for the active pipe configuration.
14958 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014959 dev_priv->display.get_initial_plane_config(crtc,
14960 &plane_config);
14961
14962 /*
14963 * If the fb is shared between multiple heads, we'll
14964 * just get the first one.
14965 */
14966 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014967 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014968}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014969
Daniel Vetter7fad7982012-07-04 17:51:47 +020014970static void intel_enable_pipe_a(struct drm_device *dev)
14971{
14972 struct intel_connector *connector;
14973 struct drm_connector *crt = NULL;
14974 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014975 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014976
14977 /* We can't just switch on the pipe A, we need to set things up with a
14978 * proper mode and output configuration. As a gross hack, enable pipe A
14979 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014980 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014981 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14982 crt = &connector->base;
14983 break;
14984 }
14985 }
14986
14987 if (!crt)
14988 return;
14989
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014990 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014991 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014992}
14993
Daniel Vetterfa555832012-10-10 23:14:00 +020014994static bool
14995intel_check_plane_mapping(struct intel_crtc *crtc)
14996{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014997 struct drm_device *dev = crtc->base.dev;
14998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014999 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015000
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015001 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015002 return true;
15003
Ville Syrjälä649636e2015-09-22 19:50:01 +030015004 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015005
15006 if ((val & DISPLAY_PLANE_ENABLE) &&
15007 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15008 return false;
15009
15010 return true;
15011}
15012
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015013static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15014{
15015 struct drm_device *dev = crtc->base.dev;
15016 struct intel_encoder *encoder;
15017
15018 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15019 return true;
15020
15021 return false;
15022}
15023
Daniel Vetter24929352012-07-02 20:28:59 +020015024static void intel_sanitize_crtc(struct intel_crtc *crtc)
15025{
15026 struct drm_device *dev = crtc->base.dev;
15027 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015028 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015029
Daniel Vetter24929352012-07-02 20:28:59 +020015030 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015031 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015032 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15033
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015034 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015035 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015036 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015037 struct intel_plane *plane;
15038
Daniel Vetter96256042015-02-13 21:03:42 +010015039 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015040
15041 /* Disable everything but the primary plane */
15042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15043 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15044 continue;
15045
15046 plane->disable_plane(&plane->base, &crtc->base);
15047 }
Daniel Vetter96256042015-02-13 21:03:42 +010015048 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015049
Daniel Vetter24929352012-07-02 20:28:59 +020015050 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015051 * disable the crtc (and hence change the state) if it is wrong. Note
15052 * that gen4+ has a fixed plane -> pipe mapping. */
15053 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015054 bool plane;
15055
Daniel Vetter24929352012-07-02 20:28:59 +020015056 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15057 crtc->base.base.id);
15058
15059 /* Pipe has the wrong plane attached and the plane is active.
15060 * Temporarily change the plane mapping and disable everything
15061 * ... */
15062 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015063 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015064 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015065 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015066 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015067 }
Daniel Vetter24929352012-07-02 20:28:59 +020015068
Daniel Vetter7fad7982012-07-04 17:51:47 +020015069 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15070 crtc->pipe == PIPE_A && !crtc->active) {
15071 /* BIOS forgot to enable pipe A, this mostly happens after
15072 * resume. Force-enable the pipe to fix this, the update_dpms
15073 * call below we restore the pipe to the right state, but leave
15074 * the required bits on. */
15075 intel_enable_pipe_a(dev);
15076 }
15077
Daniel Vetter24929352012-07-02 20:28:59 +020015078 /* Adjust the state of the output pipe according to whether we
15079 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015080 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015081 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015082
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015083 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015084 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015085
15086 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015087 * functions or because of calls to intel_crtc_disable_noatomic,
15088 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015089 * pipe A quirk. */
15090 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15091 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015092 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015093 crtc->active ? "enabled" : "disabled");
15094
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015095 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015096 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015097 crtc->base.enabled = crtc->active;
15098
15099 /* Because we only establish the connector -> encoder ->
15100 * crtc links if something is active, this means the
15101 * crtc is now deactivated. Break the links. connector
15102 * -> encoder links are only establish when things are
15103 * actually up, hence no need to break them. */
15104 WARN_ON(crtc->active);
15105
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015106 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015107 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015108 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015109
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015110 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015111 /*
15112 * We start out with underrun reporting disabled to avoid races.
15113 * For correct bookkeeping mark this on active crtcs.
15114 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015115 * Also on gmch platforms we dont have any hardware bits to
15116 * disable the underrun reporting. Which means we need to start
15117 * out with underrun reporting disabled also on inactive pipes,
15118 * since otherwise we'll complain about the garbage we read when
15119 * e.g. coming up after runtime pm.
15120 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015121 * No protection against concurrent access is required - at
15122 * worst a fifo underrun happens which also sets this to false.
15123 */
15124 crtc->cpu_fifo_underrun_disabled = true;
15125 crtc->pch_fifo_underrun_disabled = true;
15126 }
Daniel Vetter24929352012-07-02 20:28:59 +020015127}
15128
15129static void intel_sanitize_encoder(struct intel_encoder *encoder)
15130{
15131 struct intel_connector *connector;
15132 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015133 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015134
15135 /* We need to check both for a crtc link (meaning that the
15136 * encoder is active and trying to read from a pipe) and the
15137 * pipe itself being active. */
15138 bool has_active_crtc = encoder->base.crtc &&
15139 to_intel_crtc(encoder->base.crtc)->active;
15140
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015141 for_each_intel_connector(dev, connector) {
15142 if (connector->base.encoder != &encoder->base)
15143 continue;
15144
15145 active = true;
15146 break;
15147 }
15148
15149 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015150 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15151 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015152 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015153
15154 /* Connector is active, but has no active pipe. This is
15155 * fallout from our resume register restoring. Disable
15156 * the encoder manually again. */
15157 if (encoder->base.crtc) {
15158 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15159 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015160 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015161 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015162 if (encoder->post_disable)
15163 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015164 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015165 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015166
15167 /* Inconsistent output/port/pipe state happens presumably due to
15168 * a bug in one of the get_hw_state functions. Or someplace else
15169 * in our code, like the register restore mess on resume. Clamp
15170 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015171 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015172 if (connector->encoder != encoder)
15173 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015174 connector->base.dpms = DRM_MODE_DPMS_OFF;
15175 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015176 }
15177 }
15178 /* Enabled encoders without active connectors will be fixed in
15179 * the crtc fixup. */
15180}
15181
Imre Deak04098752014-02-18 00:02:16 +020015182void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015183{
15184 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015185 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015186
Imre Deak04098752014-02-18 00:02:16 +020015187 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15188 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15189 i915_disable_vga(dev);
15190 }
15191}
15192
15193void i915_redisable_vga(struct drm_device *dev)
15194{
15195 struct drm_i915_private *dev_priv = dev->dev_private;
15196
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015197 /* This function can be called both from intel_modeset_setup_hw_state or
15198 * at a very early point in our resume sequence, where the power well
15199 * structures are not yet restored. Since this function is at a very
15200 * paranoid "someone might have enabled VGA while we were not looking"
15201 * level, just check if the power well is enabled instead of trying to
15202 * follow the "don't touch the power well if we don't need it" policy
15203 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015204 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015205 return;
15206
Imre Deak04098752014-02-18 00:02:16 +020015207 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015208}
15209
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015210static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015211{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015212 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015213
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015214 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015215}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015216
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015217/* FIXME read out full plane state for all planes */
15218static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015219{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015220 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015221 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015222 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015223
Matt Roper19b8d382015-09-24 15:53:17 -070015224 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015225 primary_get_hw_state(to_intel_plane(primary));
15226
15227 if (plane_state->visible)
15228 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015229}
15230
Daniel Vetter30e984d2013-06-05 13:34:17 +020015231static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015232{
15233 struct drm_i915_private *dev_priv = dev->dev_private;
15234 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015235 struct intel_crtc *crtc;
15236 struct intel_encoder *encoder;
15237 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015238 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015239
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015240 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015241 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015242 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015243 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015244
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015245 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015246 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015247
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015248 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015249 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015250
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015251 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015252
15253 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15254 crtc->base.base.id,
15255 crtc->active ? "enabled" : "disabled");
15256 }
15257
Daniel Vetter53589012013-06-05 13:34:16 +020015258 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15259 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15260
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015261 pll->on = pll->get_hw_state(dev_priv, pll,
15262 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015263 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015264 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015265 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015266 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015267 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015268 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015269 }
Daniel Vetter53589012013-06-05 13:34:16 +020015270 }
Daniel Vetter53589012013-06-05 13:34:16 +020015271
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015272 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015273 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015274
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015275 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015276 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015277 }
15278
Damien Lespiaub2784e12014-08-05 11:29:37 +010015279 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015280 pipe = 0;
15281
15282 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015283 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15284 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015285 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015286 } else {
15287 encoder->base.crtc = NULL;
15288 }
15289
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015290 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015291 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015292 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015293 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015294 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015295 }
15296
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015297 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015298 if (connector->get_hw_state(connector)) {
15299 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015300 connector->base.encoder = &connector->encoder->base;
15301 } else {
15302 connector->base.dpms = DRM_MODE_DPMS_OFF;
15303 connector->base.encoder = NULL;
15304 }
15305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15306 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015307 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015308 connector->base.encoder ? "enabled" : "disabled");
15309 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015310
15311 for_each_intel_crtc(dev, crtc) {
15312 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15313
15314 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15315 if (crtc->base.state->active) {
15316 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15317 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15318 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15319
15320 /*
15321 * The initial mode needs to be set in order to keep
15322 * the atomic core happy. It wants a valid mode if the
15323 * crtc's enabled, so we do the above call.
15324 *
15325 * At this point some state updated by the connectors
15326 * in their ->detect() callback has not run yet, so
15327 * no recalculation can be done yet.
15328 *
15329 * Even if we could do a recalculation and modeset
15330 * right now it would cause a double modeset if
15331 * fbdev or userspace chooses a different initial mode.
15332 *
15333 * If that happens, someone indicated they wanted a
15334 * mode change, which means it's safe to do a full
15335 * recalculation.
15336 */
15337 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015338
15339 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15340 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015341 }
15342 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015343}
15344
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015345/* Scan out the current hw modeset state,
15346 * and sanitizes it to the current state
15347 */
15348static void
15349intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015350{
15351 struct drm_i915_private *dev_priv = dev->dev_private;
15352 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015353 struct intel_crtc *crtc;
15354 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015355 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015356
15357 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015358
15359 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015360 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015361 intel_sanitize_encoder(encoder);
15362 }
15363
Damien Lespiau055e3932014-08-18 13:49:10 +010015364 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015365 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15366 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015367 intel_dump_pipe_config(crtc, crtc->config,
15368 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015369 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015370
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015371 intel_modeset_update_connector_atomic_state(dev);
15372
Daniel Vetter35c95372013-07-17 06:55:04 +020015373 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15374 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15375
15376 if (!pll->on || pll->active)
15377 continue;
15378
15379 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15380
15381 pll->disable(dev_priv, pll);
15382 pll->on = false;
15383 }
15384
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015385 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015386 vlv_wm_get_hw_state(dev);
15387 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015388 skl_wm_get_hw_state(dev);
15389 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015390 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015391
15392 for_each_intel_crtc(dev, crtc) {
15393 unsigned long put_domains;
15394
15395 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15396 if (WARN_ON(put_domains))
15397 modeset_put_power_domains(dev_priv, put_domains);
15398 }
15399 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015400}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015401
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015402void intel_display_resume(struct drm_device *dev)
15403{
15404 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15405 struct intel_connector *conn;
15406 struct intel_plane *plane;
15407 struct drm_crtc *crtc;
15408 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015409
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015410 if (!state)
15411 return;
15412
15413 state->acquire_ctx = dev->mode_config.acquire_ctx;
15414
15415 /* preserve complete old state, including dpll */
15416 intel_atomic_get_shared_dpll_state(state);
15417
15418 for_each_crtc(dev, crtc) {
15419 struct drm_crtc_state *crtc_state =
15420 drm_atomic_get_crtc_state(state, crtc);
15421
15422 ret = PTR_ERR_OR_ZERO(crtc_state);
15423 if (ret)
15424 goto err;
15425
15426 /* force a restore */
15427 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015428 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015429
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015430 for_each_intel_plane(dev, plane) {
15431 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15432 if (ret)
15433 goto err;
15434 }
15435
15436 for_each_intel_connector(dev, conn) {
15437 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15438 if (ret)
15439 goto err;
15440 }
15441
15442 intel_modeset_setup_hw_state(dev);
15443
15444 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015445 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015446 if (!ret)
15447 return;
15448
15449err:
15450 DRM_ERROR("Restoring old state failed with %i\n", ret);
15451 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015452}
15453
15454void intel_modeset_gem_init(struct drm_device *dev)
15455{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015456 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015457 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015458 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015459
Imre Deakae484342014-03-31 15:10:44 +030015460 mutex_lock(&dev->struct_mutex);
15461 intel_init_gt_powersave(dev);
15462 mutex_unlock(&dev->struct_mutex);
15463
Chris Wilson1833b132012-05-09 11:56:28 +010015464 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015465
15466 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015467
15468 /*
15469 * Make sure any fbs we allocated at startup are properly
15470 * pinned & fenced. When we do the allocation it's too early
15471 * for this.
15472 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015473 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015474 obj = intel_fb_obj(c->primary->fb);
15475 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015476 continue;
15477
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015478 mutex_lock(&dev->struct_mutex);
15479 ret = intel_pin_and_fence_fb_obj(c->primary,
15480 c->primary->fb,
15481 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015482 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015483 mutex_unlock(&dev->struct_mutex);
15484 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015485 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15486 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015487 drm_framebuffer_unreference(c->primary->fb);
15488 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015489 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015490 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015491 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015492 }
15493 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015494
15495 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015496}
15497
Imre Deak4932e2c2014-02-11 17:12:48 +020015498void intel_connector_unregister(struct intel_connector *intel_connector)
15499{
15500 struct drm_connector *connector = &intel_connector->base;
15501
15502 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015503 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015504}
15505
Jesse Barnes79e53942008-11-07 14:24:08 -080015506void intel_modeset_cleanup(struct drm_device *dev)
15507{
Jesse Barnes652c3932009-08-17 13:31:43 -070015508 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015509 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015510
Imre Deak2eb52522014-11-19 15:30:05 +020015511 intel_disable_gt_powersave(dev);
15512
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015513 intel_backlight_unregister(dev);
15514
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015515 /*
15516 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015517 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015518 * experience fancy races otherwise.
15519 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015520 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015521
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015522 /*
15523 * Due to the hpd irq storm handling the hotplug work can re-arm the
15524 * poll handlers. Hence disable polling after hpd handling is shut down.
15525 */
Keith Packardf87ea762010-10-03 19:36:26 -070015526 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015527
Jesse Barnes723bfd72010-10-07 16:01:13 -070015528 intel_unregister_dsm_handler();
15529
Paulo Zanoni7733b492015-07-07 15:26:04 -030015530 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015531
Chris Wilson1630fe72011-07-08 12:22:42 +010015532 /* flush any delayed tasks or pending work */
15533 flush_scheduled_work();
15534
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015535 /* destroy the backlight and sysfs files before encoders/connectors */
15536 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015537 struct intel_connector *intel_connector;
15538
15539 intel_connector = to_intel_connector(connector);
15540 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015541 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015542
Jesse Barnes79e53942008-11-07 14:24:08 -080015543 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015544
15545 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015546
15547 mutex_lock(&dev->struct_mutex);
15548 intel_cleanup_gt_powersave(dev);
15549 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015550}
15551
Dave Airlie28d52042009-09-21 14:33:58 +100015552/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015553 * Return which encoder is currently attached for connector.
15554 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015555struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015556{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015557 return &intel_attached_encoder(connector)->base;
15558}
Jesse Barnes79e53942008-11-07 14:24:08 -080015559
Chris Wilsondf0e9242010-09-09 16:20:55 +010015560void intel_connector_attach_encoder(struct intel_connector *connector,
15561 struct intel_encoder *encoder)
15562{
15563 connector->encoder = encoder;
15564 drm_mode_connector_attach_encoder(&connector->base,
15565 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015566}
Dave Airlie28d52042009-09-21 14:33:58 +100015567
15568/*
15569 * set vga decode state - true == enable VGA decode
15570 */
15571int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15572{
15573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015574 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015575 u16 gmch_ctrl;
15576
Chris Wilson75fa0412014-02-07 18:37:02 -020015577 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15578 DRM_ERROR("failed to read control word\n");
15579 return -EIO;
15580 }
15581
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015582 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15583 return 0;
15584
Dave Airlie28d52042009-09-21 14:33:58 +100015585 if (state)
15586 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15587 else
15588 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015589
15590 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15591 DRM_ERROR("failed to write control word\n");
15592 return -EIO;
15593 }
15594
Dave Airlie28d52042009-09-21 14:33:58 +100015595 return 0;
15596}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015597
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015598struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015599
15600 u32 power_well_driver;
15601
Chris Wilson63b66e52013-08-08 15:12:06 +020015602 int num_transcoders;
15603
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015604 struct intel_cursor_error_state {
15605 u32 control;
15606 u32 position;
15607 u32 base;
15608 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015609 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015610
15611 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015612 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015613 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015614 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015615 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015616
15617 struct intel_plane_error_state {
15618 u32 control;
15619 u32 stride;
15620 u32 size;
15621 u32 pos;
15622 u32 addr;
15623 u32 surface;
15624 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015625 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015626
15627 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015628 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015629 enum transcoder cpu_transcoder;
15630
15631 u32 conf;
15632
15633 u32 htotal;
15634 u32 hblank;
15635 u32 hsync;
15636 u32 vtotal;
15637 u32 vblank;
15638 u32 vsync;
15639 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015640};
15641
15642struct intel_display_error_state *
15643intel_display_capture_error_state(struct drm_device *dev)
15644{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015646 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015647 int transcoders[] = {
15648 TRANSCODER_A,
15649 TRANSCODER_B,
15650 TRANSCODER_C,
15651 TRANSCODER_EDP,
15652 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015653 int i;
15654
Chris Wilson63b66e52013-08-08 15:12:06 +020015655 if (INTEL_INFO(dev)->num_pipes == 0)
15656 return NULL;
15657
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015658 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015659 if (error == NULL)
15660 return NULL;
15661
Imre Deak190be112013-11-25 17:15:31 +020015662 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015663 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15664
Damien Lespiau055e3932014-08-18 13:49:10 +010015665 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015666 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015667 __intel_display_power_is_enabled(dev_priv,
15668 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015669 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015670 continue;
15671
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015672 error->cursor[i].control = I915_READ(CURCNTR(i));
15673 error->cursor[i].position = I915_READ(CURPOS(i));
15674 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015675
15676 error->plane[i].control = I915_READ(DSPCNTR(i));
15677 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015678 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015679 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015680 error->plane[i].pos = I915_READ(DSPPOS(i));
15681 }
Paulo Zanonica291362013-03-06 20:03:14 -030015682 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15683 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015684 if (INTEL_INFO(dev)->gen >= 4) {
15685 error->plane[i].surface = I915_READ(DSPSURF(i));
15686 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15687 }
15688
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015689 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015690
Sonika Jindal3abfce72014-07-21 15:23:43 +053015691 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015692 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015693 }
15694
15695 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15696 if (HAS_DDI(dev_priv->dev))
15697 error->num_transcoders++; /* Account for eDP. */
15698
15699 for (i = 0; i < error->num_transcoders; i++) {
15700 enum transcoder cpu_transcoder = transcoders[i];
15701
Imre Deakddf9c532013-11-27 22:02:02 +020015702 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015703 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015704 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015705 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015706 continue;
15707
Chris Wilson63b66e52013-08-08 15:12:06 +020015708 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15709
15710 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15711 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15712 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15713 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15714 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15715 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15716 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015717 }
15718
15719 return error;
15720}
15721
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015722#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15723
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015725intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015726 struct drm_device *dev,
15727 struct intel_display_error_state *error)
15728{
Damien Lespiau055e3932014-08-18 13:49:10 +010015729 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015730 int i;
15731
Chris Wilson63b66e52013-08-08 15:12:06 +020015732 if (!error)
15733 return;
15734
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015735 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015736 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015737 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015738 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015739 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015740 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015741 err_printf(m, " Power: %s\n",
15742 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015743 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015744 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015746 err_printf(m, "Plane [%d]:\n", i);
15747 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15748 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015749 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015750 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15751 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015752 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015753 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015754 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015756 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15757 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015758 }
15759
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015760 err_printf(m, "Cursor [%d]:\n", i);
15761 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15762 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15763 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015765
15766 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015767 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015768 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015769 err_printf(m, " Power: %s\n",
15770 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015771 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15772 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15773 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15774 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15775 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15776 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15777 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15778 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015779}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015780
15781void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15782{
15783 struct intel_crtc *crtc;
15784
15785 for_each_intel_crtc(dev, crtc) {
15786 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015787
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015788 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015789
15790 work = crtc->unpin_work;
15791
15792 if (work && work->event &&
15793 work->event->base.file_priv == file) {
15794 kfree(work->event);
15795 work->event = NULL;
15796 }
15797
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015798 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015799 }
15800}