blob: f306c91b74a5f9ad774fe0618e3c9b4a8a0863fb [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300103static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Chris Wilson1b894b52010-12-14 20:04:54 +0000426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800430 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100433 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000439 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200444 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800445 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446
447 return limit;
448}
449
Ma Ling044c7c42009-03-18 20:13:23 +0800450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100456 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800467
468 return limit;
469}
470
Chris Wilson1b894b52010-12-14 20:04:54 +0000471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
Eric Anholtbad720f2009-10-22 16:11:14 -0700476 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800479 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800483 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300488 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200499 else
500 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502 return limit;
503}
504
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800514}
515
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200521static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800522{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200523 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 return true;
581}
582
Ma Lingd4906092009-03-18 20:13:27 +0800583static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 int err = target;
591
Daniel Vettera210b022012-11-26 17:22:08 +0100592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100598 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Zhao Yakui42158662009-11-20 11:24:18 +0800611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200615 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 int this_err;
622
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200623 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648{
649 struct drm_device *dev = crtc->dev;
650 intel_clock_t clock;
651 int err = target;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
654 /*
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
658 */
659 if (intel_is_dual_link_lvds(dev))
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
670 memset(best_clock, 0, sizeof(*best_clock));
671
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
680 int this_err;
681
682 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
685 continue;
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
Ma Lingd4906092009-03-18 20:13:27 +0800703static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800707{
708 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800709 intel_clock_t clock;
710 int max_n;
711 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100717 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200732 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800744 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000745
746 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757 return found;
758}
Ma Lingd4906092009-03-18 20:13:27 +0800759
Zhenyu Wang2c072452009-06-05 15:38:42 +0800760static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300765 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300766 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300767 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300770 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700775
776 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int ppm, diff;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 vlv_clock(refclk, &clock);
790
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 continue;
794
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300801 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300802 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803
Ville Syrjäläc6861222013-09-24 21:26:21 +0300804 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300805 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300807 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808 }
809 }
810 }
811 }
812 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300814 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700815}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100876 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * as Haswell has gained clock readout/fastboot support.
878 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000879 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300880 * properly reconstruct framebuffers.
881 */
Matt Roperf4510a22014-04-01 15:22:40 -0700882 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100883 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884}
885
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
Daniel Vetter3b117c82013-04-17 20:15:07 +0200892 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200893}
894
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700903 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300904}
905
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700906/**
907 * intel_wait_for_vblank - wait for vblank on a given pipe
908 * @dev: drm device
909 * @pipe: pipe to wait for
910 *
911 * Wait for vblank to occur on a given pipe. Needed for various bits of
912 * mode setting code.
913 */
914void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800915{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700916 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800917 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700918
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200919 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
920 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300921 return;
922 }
923
Chris Wilson300387c2010-09-05 20:25:43 +0100924 /* Clear existing vblank status. Note this will clear any other
925 * sticky status fields as well.
926 *
927 * This races with i915_driver_irq_handler() with the result
928 * that either function could miss a vblank event. Here it is not
929 * fatal, as we will either wait upon the next vblank interrupt or
930 * timeout. Generally speaking intel_wait_for_vblank() is only
931 * called during modeset at which time the GPU should be idle and
932 * should *not* be performing page flips and thus not waiting on
933 * vblanks...
934 * Currently, the result of us stealing a vblank from the irq
935 * handler is that a single frame will be skipped during swapbuffers.
936 */
937 I915_WRITE(pipestat_reg,
938 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
939
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100941 if (wait_for(I915_READ(pipestat_reg) &
942 PIPE_VBLANK_INTERRUPT_STATUS,
943 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 DRM_DEBUG_KMS("vblank wait timed out\n");
945}
946
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 reg = PIPEDSL(pipe);
951 u32 line1, line2;
952 u32 line_mask;
953
954 if (IS_GEN2(dev))
955 line_mask = DSL_LINEMASK_GEN2;
956 else
957 line_mask = DSL_LINEMASK_GEN3;
958
959 line1 = I915_READ(reg) & line_mask;
960 mdelay(5);
961 line2 = I915_READ(reg) & line_mask;
962
963 return line1 == line2;
964}
965
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966/*
967 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 * @dev: drm device
969 * @pipe: pipe to wait for
970 *
971 * After disabling a pipe, we can't wait for vblank in the usual way,
972 * spinning on the vblank interrupt status bit, since we won't actually
973 * see an interrupt when the pipe is disabled.
974 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700975 * On Gen4 and above:
976 * wait for the pipe register state bit to turn off
977 *
978 * Otherwise:
979 * wait for the display line value to settle (it usually
980 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100981 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100983void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984{
985 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200986 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
987 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700988
Keith Packardab7ad7f2010-10-03 00:33:06 -0700989 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200990 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991
Keith Packardab7ad7f2010-10-03 00:33:06 -0700992 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100993 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
994 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200995 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700997 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300998 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200999 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001000 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001001}
1002
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001003/*
1004 * ibx_digital_port_connected - is the specified port connected?
1005 * @dev_priv: i915 private structure
1006 * @port: the port to test
1007 *
1008 * Returns true if @port is connected, false otherwise.
1009 */
1010bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1011 struct intel_digital_port *port)
1012{
1013 u32 bit;
1014
Damien Lespiauc36346e2012-12-13 16:09:03 +00001015 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001016 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001017 case PORT_B:
1018 bit = SDE_PORTB_HOTPLUG;
1019 break;
1020 case PORT_C:
1021 bit = SDE_PORTC_HOTPLUG;
1022 break;
1023 case PORT_D:
1024 bit = SDE_PORTD_HOTPLUG;
1025 break;
1026 default:
1027 return true;
1028 }
1029 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001030 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001031 case PORT_B:
1032 bit = SDE_PORTB_HOTPLUG_CPT;
1033 break;
1034 case PORT_C:
1035 bit = SDE_PORTC_HOTPLUG_CPT;
1036 break;
1037 case PORT_D:
1038 bit = SDE_PORTD_HOTPLUG_CPT;
1039 break;
1040 default:
1041 return true;
1042 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001043 }
1044
1045 return I915_READ(SDEISR) & bit;
1046}
1047
Jesse Barnesb24e7172011-01-04 15:09:30 -08001048static const char *state_string(bool enabled)
1049{
1050 return enabled ? "on" : "off";
1051}
1052
1053/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001054void assert_pll(struct drm_i915_private *dev_priv,
1055 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056{
1057 int reg;
1058 u32 val;
1059 bool cur_state;
1060
1061 reg = DPLL(pipe);
1062 val = I915_READ(reg);
1063 cur_state = !!(val & DPLL_VCO_ENABLE);
1064 WARN(cur_state != state,
1065 "PLL state assertion failure (expected %s, current %s)\n",
1066 state_string(state), state_string(cur_state));
1067}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Jani Nikula23538ef2013-08-27 15:12:22 +03001069/* XXX: the dsi pll is shared between MIPI DSI ports */
1070static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1071{
1072 u32 val;
1073 bool cur_state;
1074
1075 mutex_lock(&dev_priv->dpio_lock);
1076 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1077 mutex_unlock(&dev_priv->dpio_lock);
1078
1079 cur_state = val & DSI_PLL_VCO_EN;
1080 WARN(cur_state != state,
1081 "DSI PLL state assertion failure (expected %s, current %s)\n",
1082 state_string(state), state_string(cur_state));
1083}
1084#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1085#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1086
Daniel Vetter55607e82013-06-16 21:42:39 +02001087struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001088intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001089{
Daniel Vettere2b78262013-06-07 23:10:03 +02001090 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1091
Daniel Vettera43f6e02013-06-07 23:10:32 +02001092 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001093 return NULL;
1094
Daniel Vettera43f6e02013-06-07 23:10:32 +02001095 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001096}
1097
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001099void assert_shared_dpll(struct drm_i915_private *dev_priv,
1100 struct intel_shared_dpll *pll,
1101 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001104 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001105
Chris Wilson92b27b02012-05-20 18:10:50 +01001106 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001107 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001109
Daniel Vetter53589012013-06-05 13:34:16 +02001110 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001111 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001112 "%s assertion failure (expected %s, current %s)\n",
1113 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001114}
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
1116static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1117 enum pipe pipe, bool state)
1118{
1119 int reg;
1120 u32 val;
1121 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001122 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1123 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001124
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001125 if (HAS_DDI(dev_priv->dev)) {
1126 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 } else {
1131 reg = FDI_TX_CTL(pipe);
1132 val = I915_READ(reg);
1133 cur_state = !!(val & FDI_TX_ENABLE);
1134 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 WARN(cur_state != state,
1136 "FDI TX state assertion failure (expected %s, current %s)\n",
1137 state_string(state), state_string(cur_state));
1138}
1139#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1140#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1141
1142static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
1144{
1145 int reg;
1146 u32 val;
1147 bool cur_state;
1148
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001149 reg = FDI_RX_CTL(pipe);
1150 val = I915_READ(reg);
1151 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001152 WARN(cur_state != state,
1153 "FDI RX state assertion failure (expected %s, current %s)\n",
1154 state_string(state), state_string(cur_state));
1155}
1156#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1157#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1158
1159static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
1161{
1162 int reg;
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001166 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001170 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Jesse Barnes040484a2011-01-03 12:14:26 -08001173 reg = FDI_TX_CTL(pipe);
1174 val = I915_READ(reg);
1175 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1176}
1177
Daniel Vetter55607e82013-06-16 21:42:39 +02001178void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001180{
1181 int reg;
1182 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185 reg = FDI_RX_CTL(pipe);
1186 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001187 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1188 WARN(cur_state != state,
1189 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1190 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001191}
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
1195{
1196 int pp_reg, lvds_reg;
1197 u32 val;
1198 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001199 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200
1201 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1202 pp_reg = PCH_PP_CONTROL;
1203 lvds_reg = PCH_LVDS;
1204 } else {
1205 pp_reg = PP_CONTROL;
1206 lvds_reg = LVDS;
1207 }
1208
1209 val = I915_READ(pp_reg);
1210 if (!(val & PANEL_POWER_ON) ||
1211 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1212 locked = false;
1213
1214 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216
1217 WARN(panel_pipe == pipe && locked,
1218 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220}
1221
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001222static void assert_cursor(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
1225 struct drm_device *dev = dev_priv->dev;
1226 bool cur_state;
1227
Paulo Zanonid9d82082014-02-27 16:30:56 -03001228 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001229 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001230 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001231 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232
1233 WARN(cur_state != state,
1234 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1235 pipe_name(pipe), state_string(state), state_string(cur_state));
1236}
1237#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1238#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1239
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001240void assert_pipe(struct drm_i915_private *dev_priv,
1241 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242{
1243 int reg;
1244 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001245 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001246 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1247 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248
Daniel Vetter8e636782012-01-22 01:36:48 +01001249 /* if we need the pipe A quirk it must be always on */
1250 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1251 state = true;
1252
Imre Deakda7e29b2014-02-18 00:02:02 +02001253 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001254 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001255 cur_state = false;
1256 } else {
1257 reg = PIPECONF(cpu_transcoder);
1258 val = I915_READ(reg);
1259 cur_state = !!(val & PIPECONF_ENABLE);
1260 }
1261
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001262 WARN(cur_state != state,
1263 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001264 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265}
1266
Chris Wilson931872f2012-01-16 23:01:13 +00001267static void assert_plane(struct drm_i915_private *dev_priv,
1268 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269{
1270 int reg;
1271 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001272 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273
1274 reg = DSPCNTR(plane);
1275 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001276 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1277 WARN(cur_state != state,
1278 "plane %c assertion failure (expected %s, current %s)\n",
1279 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280}
1281
Chris Wilson931872f2012-01-16 23:01:13 +00001282#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1283#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1284
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe)
1287{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001288 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 int reg, i;
1290 u32 val;
1291 int cur_pipe;
1292
Ville Syrjälä653e1022013-06-04 13:49:05 +03001293 /* Primary planes are fixed to pipes on gen4+ */
1294 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001295 reg = DSPCNTR(pipe);
1296 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001297 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001298 "plane %c assertion failure, should be disabled but not\n",
1299 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001300 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001301 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302
Jesse Barnesb24e7172011-01-04 15:09:30 -08001303 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001304 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 reg = DSPCNTR(i);
1306 val = I915_READ(reg);
1307 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1308 DISPPLANE_SEL_PIPE_SHIFT;
1309 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1311 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001312 }
1313}
1314
Jesse Barnes19332d72013-03-28 09:55:38 -07001315static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320 u32 val;
1321
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001323 for_each_sprite(pipe, sprite) {
1324 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001326 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001328 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001329 }
1330 } else if (INTEL_INFO(dev)->gen >= 7) {
1331 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001332 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001333 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001334 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001335 plane_name(pipe), pipe_name(pipe));
1336 } else if (INTEL_INFO(dev)->gen >= 5) {
1337 reg = DVSCNTR(pipe);
1338 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001339 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001340 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1341 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001342 }
1343}
1344
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001345static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001346{
1347 u32 val;
1348 bool enabled;
1349
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001350 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001351
Jesse Barnes92f25842011-01-04 15:09:34 -08001352 val = I915_READ(PCH_DREF_CONTROL);
1353 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1354 DREF_SUPERSPREAD_SOURCE_MASK));
1355 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1356}
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001360{
1361 int reg;
1362 u32 val;
1363 bool enabled;
1364
Daniel Vetterab9412b2013-05-03 11:49:46 +02001365 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 val = I915_READ(reg);
1367 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 WARN(enabled,
1369 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1370 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001371}
1372
Keith Packard4e634382011-08-06 10:39:45 -07001373static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1374 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001375{
1376 if ((val & DP_PORT_EN) == 0)
1377 return false;
1378
1379 if (HAS_PCH_CPT(dev_priv->dev)) {
1380 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1381 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001384 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
Keith Packard1519b992011-08-06 10:35:34 -07001394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399
1400 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001403 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001406 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
1419 if (HAS_PCH_CPT(dev_priv->dev)) {
1420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
1434 if (HAS_PCH_CPT(dev_priv->dev)) {
1435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
Jesse Barnes291906f2011-02-02 12:28:03 -08001444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001445 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001446{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001447 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001448 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001449 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001450 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001451
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1453 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001455}
1456
1457static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1458 enum pipe pipe, int reg)
1459{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001460 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001461 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001462 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001463 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001464
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001465 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001466 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001467 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001468}
1469
1470static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1471 enum pipe pipe)
1472{
1473 int reg;
1474 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
Keith Packardf0575e92011-07-25 22:12:43 -07001476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
1480 reg = PCH_ADPA;
1481 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001482 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001483 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001484 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001485
1486 reg = PCH_LVDS;
1487 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001488 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001489 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001490 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001491
Paulo Zanonie2debe92013-02-18 19:00:27 -03001492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1494 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001495}
1496
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001497static void intel_init_dpio(struct drm_device *dev)
1498{
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500
1501 if (!IS_VALLEYVIEW(dev))
1502 return;
1503
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001504 /*
1505 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1506 * CHV x1 PHY (DP/HDMI D)
1507 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1508 */
1509 if (IS_CHERRYVIEW(dev)) {
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1511 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1512 } else {
1513 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1514 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001515}
1516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518{
Daniel Vetter426115c2013-07-11 22:13:42 +02001519 struct drm_device *dev = crtc->base.dev;
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521 int reg = DPLL(crtc->pipe);
1522 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001525
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001526 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001527 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001531 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 I915_WRITE(reg, dpll);
1534 POSTING_READ(reg);
1535 udelay(150);
1536
1537 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1538 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1539
1540 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1541 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001542
1543 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001547 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001548 POSTING_READ(reg);
1549 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001550 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 POSTING_READ(reg);
1552 udelay(150); /* wait for warmup */
1553}
1554
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555static void chv_enable_pll(struct intel_crtc *crtc)
1556{
1557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int pipe = crtc->pipe;
1560 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561 u32 tmp;
1562
1563 assert_pipe_disabled(dev_priv, crtc->pipe);
1564
1565 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1566
1567 mutex_lock(&dev_priv->dpio_lock);
1568
1569 /* Enable back the 10bit clock to display controller */
1570 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1571 tmp |= DPIO_DCLKP_EN;
1572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1573
1574 /*
1575 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1576 */
1577 udelay(1);
1578
1579 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581
1582 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 DRM_ERROR("PLL %d failed to lock\n", pipe);
1585
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001586 /* not sure when this should be written */
1587 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(pipe));
1589
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001590 mutex_unlock(&dev_priv->dpio_lock);
1591}
1592
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001593static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001594{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001595 struct drm_device *dev = crtc->base.dev;
1596 struct drm_i915_private *dev_priv = dev->dev_private;
1597 int reg = DPLL(crtc->pipe);
1598 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001601
1602 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001603 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
1605 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 if (IS_MOBILE(dev) && !IS_I830(dev))
1607 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 I915_WRITE(reg, dpll);
1610
1611 /* Wait for the clocks to stabilize. */
1612 POSTING_READ(reg);
1613 udelay(150);
1614
1615 if (INTEL_INFO(dev)->gen >= 4) {
1616 I915_WRITE(DPLL_MD(crtc->pipe),
1617 crtc->config.dpll_hw_state.dpll_md);
1618 } else {
1619 /* The pixel multiplier can only be updated once the
1620 * DPLL is enabled and the clocks are stable.
1621 *
1622 * So write it again.
1623 */
1624 I915_WRITE(reg, dpll);
1625 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
1627 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635 POSTING_READ(reg);
1636 udelay(150); /* wait for warmup */
1637}
1638
1639/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001640 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641 * @dev_priv: i915 private structure
1642 * @pipe: pipe PLL to disable
1643 *
1644 * Disable the PLL for @pipe, making sure the pipe is off first.
1645 *
1646 * Note! This is for pre-ILK only.
1647 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001648static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 /* Don't disable pipe A or pipe A PLLs if needed */
1651 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1652 return;
1653
1654 /* Make sure the pipe isn't still relying on us */
1655 assert_pipe_disabled(dev_priv, pipe);
1656
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 I915_WRITE(DPLL(pipe), 0);
1658 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659}
1660
Jesse Barnesf6071162013-10-01 10:41:38 -07001661static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
1663 u32 val = 0;
1664
1665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
1667
Imre Deake5cbfbf2014-01-09 17:08:16 +02001668 /*
1669 * Leave integrated clock source and reference clock enabled for pipe B.
1670 * The latter is needed for VGA hotplug / manual detection.
1671 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001672 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001673 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001676
1677}
1678
1679static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1680{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001681 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001682 u32 val;
1683
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001686
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001688 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001689 if (pipe != PIPE_A)
1690 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1691 I915_WRITE(DPLL(pipe), val);
1692 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001693
1694 mutex_lock(&dev_priv->dpio_lock);
1695
1696 /* Disable 10bit clock to display controller */
1697 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1698 val &= ~DPIO_DCLKP_EN;
1699 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1700
Ville Syrjälä61407f62014-05-27 16:32:55 +03001701 /* disable left/right clock distribution */
1702 if (pipe != PIPE_B) {
1703 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1704 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1705 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1706 } else {
1707 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1708 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1709 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1710 }
1711
Ville Syrjäläd7520482014-04-09 13:28:59 +03001712 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001713}
1714
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1716 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717{
1718 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001719 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001721 switch (dport->port) {
1722 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001723 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001724 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001725 break;
1726 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 dpll_reg = DPLL(0);
1729 break;
1730 case PORT_D:
1731 port_mask = DPLL_PORTD_READY_MASK;
1732 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 break;
1734 default:
1735 BUG();
1736 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001737
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001738 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001739 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001740 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741}
1742
Daniel Vetterb14b1052014-04-24 23:55:13 +02001743static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1744{
1745 struct drm_device *dev = crtc->base.dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1748
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001749 if (WARN_ON(pll == NULL))
1750 return;
1751
Daniel Vetterb14b1052014-04-24 23:55:13 +02001752 WARN_ON(!pll->refcount);
1753 if (pll->active == 0) {
1754 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1755 WARN_ON(pll->on);
1756 assert_shared_dpll_disabled(dev_priv, pll);
1757
1758 pll->mode_set(dev_priv, pll);
1759 }
1760}
1761
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001763 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe PLL to enable
1766 *
1767 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1768 * drives the transcoder clock.
1769 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001770static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001771{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001775
Daniel Vetter87a875b2013-06-05 13:34:19 +02001776 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001777 return;
1778
1779 if (WARN_ON(pll->refcount == 0))
1780 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001781
Damien Lespiau74dd6922014-07-29 18:06:17 +01001782 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001783 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001784 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001785
Daniel Vettercdbd2312013-06-05 13:34:03 +02001786 if (pll->active++) {
1787 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001788 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789 return;
1790 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001791 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001793 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1794
Daniel Vetter46edb022013-06-05 13:34:12 +02001795 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001796 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001798}
1799
Daniel Vetter716c2e52014-06-25 22:02:02 +03001800void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001805
Jesse Barnes92f25842011-01-04 15:09:34 -08001806 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001807 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001809 return;
1810
Chris Wilson48da64a2012-05-13 20:16:12 +01001811 if (WARN_ON(pll->refcount == 0))
1812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Daniel Vetter46edb022013-06-05 13:34:12 +02001814 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817
Chris Wilson48da64a2012-05-13 20:16:12 +01001818 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001819 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001820 return;
1821 }
1822
Daniel Vettere9d69442013-06-05 13:34:15 +02001823 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001825 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001826 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001831
1832 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001833}
1834
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001835static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1836 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001837{
Daniel Vetter23670b322012-11-01 09:15:30 +01001838 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001839 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001841 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001842
1843 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001844 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001845
1846 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001847 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001848 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001849
1850 /* FDI must be feeding us bits for PCH ports */
1851 assert_fdi_tx_enabled(dev_priv, pipe);
1852 assert_fdi_rx_enabled(dev_priv, pipe);
1853
Daniel Vetter23670b322012-11-01 09:15:30 +01001854 if (HAS_PCH_CPT(dev)) {
1855 /* Workaround: Set the timing override bit before enabling the
1856 * pch transcoder. */
1857 reg = TRANS_CHICKEN2(pipe);
1858 val = I915_READ(reg);
1859 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1860 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001861 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001862
Daniel Vetterab9412b2013-05-03 11:49:46 +02001863 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001864 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001865 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001866
1867 if (HAS_PCH_IBX(dev_priv->dev)) {
1868 /*
1869 * make the BPC in transcoder be consistent with
1870 * that in pipeconf reg.
1871 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001872 val &= ~PIPECONF_BPC_MASK;
1873 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001874 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001875
1876 val &= ~TRANS_INTERLACE_MASK;
1877 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001878 if (HAS_PCH_IBX(dev_priv->dev) &&
1879 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1880 val |= TRANS_LEGACY_INTERLACED_ILK;
1881 else
1882 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Jesse Barnes040484a2011-01-03 12:14:26 -08001886 I915_WRITE(reg, val | TRANS_ENABLE);
1887 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001888 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001889}
1890
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001892 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895
1896 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001897 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001900 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001901 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001903 /* Workaround: set timing override bit. */
1904 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001905 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001906 I915_WRITE(_TRANSA_CHICKEN2, val);
1907
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001908 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001909 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001911 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1912 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001913 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 else
1915 val |= TRANS_PROGRESSIVE;
1916
Daniel Vetterab9412b2013-05-03 11:49:46 +02001917 I915_WRITE(LPT_TRANSCONF, val);
1918 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001919 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001920}
1921
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001922static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1923 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001924{
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 struct drm_device *dev = dev_priv->dev;
1926 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
Jesse Barnes291906f2011-02-02 12:28:03 -08001932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
1940 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001941 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001942
1943 if (!HAS_PCH_IBX(dev)) {
1944 /* Workaround: Clear the timing override chicken bit again. */
1945 reg = TRANS_CHICKEN2(pipe);
1946 val = I915_READ(reg);
1947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1948 I915_WRITE(reg, val);
1949 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001950}
1951
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001952static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954 u32 val;
1955
Daniel Vetterab9412b2013-05-03 11:49:46 +02001956 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001961 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001962
1963 /* Workaround: clear timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001967}
1968
1969/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001970 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001971 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001972 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001973 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001976static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977{
Paulo Zanoni03722642014-01-17 13:51:09 -02001978 struct drm_device *dev = crtc->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001981 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1982 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001983 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984 int reg;
1985 u32 val;
1986
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001987 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001988 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001989 assert_sprites_disabled(dev_priv, pipe);
1990
Paulo Zanoni681e5812012-12-06 11:12:38 -02001991 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001992 pch_transcoder = TRANSCODER_A;
1993 else
1994 pch_transcoder = pipe;
1995
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996 /*
1997 * A pipe without a PLL won't actually be able to drive bits from
1998 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1999 * need the check.
2000 */
2001 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002002 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002003 assert_dsi_pll_enabled(dev_priv);
2004 else
2005 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002007 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002008 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002009 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002010 assert_fdi_tx_pll_enabled(dev_priv,
2011 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 }
2013 /* FIXME: assert CPU port conditions for SNB+ */
2014 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002016 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002018 if (val & PIPECONF_ENABLE) {
2019 WARN_ON(!(pipe == PIPE_A &&
2020 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002021 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002023
2024 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002025 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026}
2027
2028/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002029 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 * @dev_priv: i915 private structure
2031 * @pipe: pipe to disable
2032 *
2033 * Disable @pipe, making sure that various hardware specific requirements
2034 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2035 *
2036 * @pipe should be %PIPE_A or %PIPE_B.
2037 *
2038 * Will wait until the pipe has shut down before returning.
2039 */
2040static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2041 enum pipe pipe)
2042{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002043 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2044 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045 int reg;
2046 u32 val;
2047
2048 /*
2049 * Make sure planes won't keep trying to pump pixels to us,
2050 * or we might hang the display.
2051 */
2052 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002053 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002054 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055
2056 /* Don't disable pipe A or pipe A PLLs if needed */
2057 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2058 return;
2059
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002060 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002062 if ((val & PIPECONF_ENABLE) == 0)
2063 return;
2064
2065 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2067}
2068
Keith Packardd74362c2011-07-28 14:47:14 -07002069/*
2070 * Plane regs are double buffered, going from enabled->disabled needs a
2071 * trigger in order to latch. The display address reg provides this.
2072 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002073void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2074 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002075{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002076 struct drm_device *dev = dev_priv->dev;
2077 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002078
2079 I915_WRITE(reg, I915_READ(reg));
2080 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002081}
2082
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002084 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002085 * @plane: plane to be enabled
2086 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002088 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002089 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002090static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2091 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002093 struct drm_device *dev = plane->dev;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096
2097 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002098 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002100 if (intel_crtc->primary_enabled)
2101 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002102
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002103 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002104
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002105 dev_priv->display.update_primary_plane(crtc, plane->fb,
2106 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002107
2108 /*
2109 * BDW signals flip done immediately if the plane
2110 * is disabled, even if the plane enable is already
2111 * armed to occur at the next vblank :(
2112 */
2113 if (IS_BROADWELL(dev))
2114 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115}
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002118 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002119 * @plane: plane to be disabled
2120 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002122 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002124static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2125 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002127 struct drm_device *dev = plane->dev;
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2130
2131 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002133 if (!intel_crtc->primary_enabled)
2134 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002135
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002136 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002137
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002138 dev_priv->display.update_primary_plane(crtc, plane->fb,
2139 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140}
2141
Chris Wilson693db182013-03-05 14:52:39 +00002142static bool need_vtd_wa(struct drm_device *dev)
2143{
2144#ifdef CONFIG_INTEL_IOMMU
2145 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2146 return true;
2147#endif
2148 return false;
2149}
2150
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002151static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2152{
2153 int tile_height;
2154
2155 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2156 return ALIGN(height, tile_height);
2157}
2158
Chris Wilson127bd2a2010-07-23 23:32:05 +01002159int
Chris Wilson48b956c2010-09-14 12:50:34 +01002160intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002161 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002162 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002163{
Chris Wilsonce453d82011-02-21 14:43:56 +00002164 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002165 u32 alignment;
2166 int ret;
2167
Matt Roperebcdd392014-07-09 16:22:11 -07002168 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2169
Chris Wilson05394f32010-11-08 19:18:58 +00002170 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002171 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002172 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2173 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002174 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002175 alignment = 4 * 1024;
2176 else
2177 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178 break;
2179 case I915_TILING_X:
2180 /* pin() will align the object as required by fence */
2181 alignment = 0;
2182 break;
2183 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002184 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002185 return -EINVAL;
2186 default:
2187 BUG();
2188 }
2189
Chris Wilson693db182013-03-05 14:52:39 +00002190 /* Note that the w/a also requires 64 PTE of padding following the
2191 * bo. We currently fill all unused PTE with the shadow page and so
2192 * we should always have valid PTE following the scanout preventing
2193 * the VT-d warning.
2194 */
2195 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2196 alignment = 256 * 1024;
2197
Chris Wilsonce453d82011-02-21 14:43:56 +00002198 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002199 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002200 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002201 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202
2203 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2204 * fence, whereas 965+ only requires a fence if using
2205 * framebuffer compression. For simplicity, we always install
2206 * a fence as the cost is not that onerous.
2207 */
Chris Wilson06d98132012-04-17 15:31:24 +01002208 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002209 if (ret)
2210 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002211
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002212 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213
Chris Wilsonce453d82011-02-21 14:43:56 +00002214 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002216
2217err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002218 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002219err_interruptible:
2220 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002221 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222}
2223
Chris Wilson1690e1e2011-12-14 13:57:08 +01002224void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2225{
Matt Roperebcdd392014-07-09 16:22:11 -07002226 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2227
Chris Wilson1690e1e2011-12-14 13:57:08 +01002228 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002229 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002230}
2231
Daniel Vetterc2c75132012-07-05 12:17:30 +02002232/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2233 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002234unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2235 unsigned int tiling_mode,
2236 unsigned int cpp,
2237 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002238{
Chris Wilsonbc752862013-02-21 20:04:31 +00002239 if (tiling_mode != I915_TILING_NONE) {
2240 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002241
Chris Wilsonbc752862013-02-21 20:04:31 +00002242 tile_rows = *y / 8;
2243 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002244
Chris Wilsonbc752862013-02-21 20:04:31 +00002245 tiles = *x / (512/cpp);
2246 *x %= 512/cpp;
2247
2248 return tile_rows * pitch * 8 + tiles * 4096;
2249 } else {
2250 unsigned int offset;
2251
2252 offset = *y * pitch + *x * cpp;
2253 *y = 0;
2254 *x = (offset & 4095) / cpp;
2255 return offset & -4096;
2256 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002257}
2258
Jesse Barnes46f297f2014-03-07 08:57:48 -08002259int intel_format_to_fourcc(int format)
2260{
2261 switch (format) {
2262 case DISPPLANE_8BPP:
2263 return DRM_FORMAT_C8;
2264 case DISPPLANE_BGRX555:
2265 return DRM_FORMAT_XRGB1555;
2266 case DISPPLANE_BGRX565:
2267 return DRM_FORMAT_RGB565;
2268 default:
2269 case DISPPLANE_BGRX888:
2270 return DRM_FORMAT_XRGB8888;
2271 case DISPPLANE_RGBX888:
2272 return DRM_FORMAT_XBGR8888;
2273 case DISPPLANE_BGRX101010:
2274 return DRM_FORMAT_XRGB2101010;
2275 case DISPPLANE_RGBX101010:
2276 return DRM_FORMAT_XBGR2101010;
2277 }
2278}
2279
Jesse Barnes484b41d2014-03-07 08:57:55 -08002280static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002281 struct intel_plane_config *plane_config)
2282{
2283 struct drm_device *dev = crtc->base.dev;
2284 struct drm_i915_gem_object *obj = NULL;
2285 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2286 u32 base = plane_config->base;
2287
Chris Wilsonff2652e2014-03-10 08:07:02 +00002288 if (plane_config->size == 0)
2289 return false;
2290
Jesse Barnes46f297f2014-03-07 08:57:48 -08002291 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2292 plane_config->size);
2293 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002294 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002295
2296 if (plane_config->tiled) {
2297 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002298 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002299 }
2300
Dave Airlie66e514c2014-04-03 07:51:54 +10002301 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2302 mode_cmd.width = crtc->base.primary->fb->width;
2303 mode_cmd.height = crtc->base.primary->fb->height;
2304 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002305
2306 mutex_lock(&dev->struct_mutex);
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002309 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002310 DRM_DEBUG_KMS("intel fb init failed\n");
2311 goto out_unref_obj;
2312 }
2313
Daniel Vettera071fa02014-06-18 23:28:09 +02002314 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316
2317 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2318 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002319
2320out_unref_obj:
2321 drm_gem_object_unreference(&obj->base);
2322 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002323 return false;
2324}
2325
2326static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2327 struct intel_plane_config *plane_config)
2328{
2329 struct drm_device *dev = intel_crtc->base.dev;
2330 struct drm_crtc *c;
2331 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002332 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002333
Dave Airlie66e514c2014-04-03 07:51:54 +10002334 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002335 return;
2336
2337 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2338 return;
2339
Dave Airlie66e514c2014-04-03 07:51:54 +10002340 kfree(intel_crtc->base.primary->fb);
2341 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002342
2343 /*
2344 * Failed to alloc the obj, check to see if we should share
2345 * an fb with another CRTC instead
2346 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002347 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348 i = to_intel_crtc(c);
2349
2350 if (c == &intel_crtc->base)
2351 continue;
2352
Matt Roper2ff8fde2014-07-08 07:50:07 -07002353 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002354 continue;
2355
Matt Roper2ff8fde2014-07-08 07:50:07 -07002356 obj = intel_fb_obj(c->primary->fb);
2357 if (obj == NULL)
2358 continue;
2359
2360 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002361 drm_framebuffer_reference(c->primary->fb);
2362 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002363 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364 break;
2365 }
2366 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002367}
2368
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002369static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2370 struct drm_framebuffer *fb,
2371 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002372{
2373 struct drm_device *dev = crtc->dev;
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002376 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002377 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002378 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002379 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002380 u32 reg = DSPCNTR(plane);
Jesse Barnes81255562010-08-02 12:07:50 -07002381
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002382 if (!intel_crtc->primary_enabled) {
2383 I915_WRITE(reg, 0);
2384 if (INTEL_INFO(dev)->gen >= 4)
2385 I915_WRITE(DSPSURF(plane), 0);
2386 else
2387 I915_WRITE(DSPADDR(plane), 0);
2388 POSTING_READ(reg);
2389 return;
2390 }
2391
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002392 dspcntr = DISPPLANE_GAMMA_ENABLE;
2393
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002394 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002395
2396 if (INTEL_INFO(dev)->gen < 4) {
2397 if (intel_crtc->pipe == PIPE_B)
2398 dspcntr |= DISPPLANE_SEL_PIPE_B;
2399
2400 /* pipesrc and dspsize control the size that is scaled from,
2401 * which should always be the user's requested size.
2402 */
2403 I915_WRITE(DSPSIZE(plane),
2404 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2405 (intel_crtc->config.pipe_src_w - 1));
2406 I915_WRITE(DSPPOS(plane), 0);
2407 }
2408
Ville Syrjälä57779d02012-10-31 17:50:14 +02002409 switch (fb->pixel_format) {
2410 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002411 dspcntr |= DISPPLANE_8BPP;
2412 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002413 case DRM_FORMAT_XRGB1555:
2414 case DRM_FORMAT_ARGB1555:
2415 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002416 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002417 case DRM_FORMAT_RGB565:
2418 dspcntr |= DISPPLANE_BGRX565;
2419 break;
2420 case DRM_FORMAT_XRGB8888:
2421 case DRM_FORMAT_ARGB8888:
2422 dspcntr |= DISPPLANE_BGRX888;
2423 break;
2424 case DRM_FORMAT_XBGR8888:
2425 case DRM_FORMAT_ABGR8888:
2426 dspcntr |= DISPPLANE_RGBX888;
2427 break;
2428 case DRM_FORMAT_XRGB2101010:
2429 case DRM_FORMAT_ARGB2101010:
2430 dspcntr |= DISPPLANE_BGRX101010;
2431 break;
2432 case DRM_FORMAT_XBGR2101010:
2433 case DRM_FORMAT_ABGR2101010:
2434 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002435 break;
2436 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002437 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002438 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002439
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002440 if (INTEL_INFO(dev)->gen >= 4 &&
2441 obj->tiling_mode != I915_TILING_NONE)
2442 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002443
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002444 if (IS_G4X(dev))
2445 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2446
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002448
Daniel Vettere506a0c2012-07-05 12:17:29 +02002449 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002450
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451 if (INTEL_INFO(dev)->gen >= 4) {
2452 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2454 fb->bits_per_pixel / 8,
2455 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456 linear_offset -= intel_crtc->dspaddr_offset;
2457 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002458 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002460
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002461 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2462 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2463 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002464 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002465 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002466 I915_WRITE(DSPSURF(plane),
2467 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002469 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002471 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002473}
2474
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002475static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2476 struct drm_framebuffer *fb,
2477 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002478{
2479 struct drm_device *dev = crtc->dev;
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002482 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002483 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002484 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002485 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002486 u32 reg = DSPCNTR(plane);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002487
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002488 if (!intel_crtc->primary_enabled) {
2489 I915_WRITE(reg, 0);
2490 I915_WRITE(DSPSURF(plane), 0);
2491 POSTING_READ(reg);
2492 return;
2493 }
2494
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002495 dspcntr = DISPPLANE_GAMMA_ENABLE;
2496
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002497 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002498
2499 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2500 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2501
Ville Syrjälä57779d02012-10-31 17:50:14 +02002502 switch (fb->pixel_format) {
2503 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 dspcntr |= DISPPLANE_8BPP;
2505 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002506 case DRM_FORMAT_RGB565:
2507 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002508 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002509 case DRM_FORMAT_XRGB8888:
2510 case DRM_FORMAT_ARGB8888:
2511 dspcntr |= DISPPLANE_BGRX888;
2512 break;
2513 case DRM_FORMAT_XBGR8888:
2514 case DRM_FORMAT_ABGR8888:
2515 dspcntr |= DISPPLANE_RGBX888;
2516 break;
2517 case DRM_FORMAT_XRGB2101010:
2518 case DRM_FORMAT_ARGB2101010:
2519 dspcntr |= DISPPLANE_BGRX101010;
2520 break;
2521 case DRM_FORMAT_XBGR2101010:
2522 case DRM_FORMAT_ABGR2101010:
2523 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002524 break;
2525 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002526 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002527 }
2528
2529 if (obj->tiling_mode != I915_TILING_NONE)
2530 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002531
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002532 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002533 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002534
2535 I915_WRITE(reg, dspcntr);
2536
Daniel Vettere506a0c2012-07-05 12:17:29 +02002537 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002538 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002539 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2540 fb->bits_per_pixel / 8,
2541 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002542 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002544 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2545 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2546 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002547 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002548 I915_WRITE(DSPSURF(plane),
2549 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002550 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002551 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2552 } else {
2553 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2554 I915_WRITE(DSPLINOFF(plane), linear_offset);
2555 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002556 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002557}
2558
2559/* Assume fb object is pinned & idle & fenced and just update base pointers */
2560static int
2561intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2562 int x, int y, enum mode_set_atomic state)
2563{
2564 struct drm_device *dev = crtc->dev;
2565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002566
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002567 if (dev_priv->display.disable_fbc)
2568 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002569 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002570
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002571 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2572
2573 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002574}
2575
Ville Syrjälä96a02912013-02-18 19:08:49 +02002576void intel_display_handle_reset(struct drm_device *dev)
2577{
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 struct drm_crtc *crtc;
2580
2581 /*
2582 * Flips in the rings have been nuked by the reset,
2583 * so complete all pending flips so that user space
2584 * will get its events and not get stuck.
2585 *
2586 * Also update the base address of all primary
2587 * planes to the the last fb to make sure we're
2588 * showing the correct fb after a reset.
2589 *
2590 * Need to make two loops over the crtcs so that we
2591 * don't try to grab a crtc mutex before the
2592 * pending_flip_queue really got woken up.
2593 */
2594
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002595 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 enum plane plane = intel_crtc->plane;
2598
2599 intel_prepare_page_flip(dev, plane);
2600 intel_finish_page_flip_plane(dev, plane);
2601 }
2602
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002603 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605
Rob Clark51fd3712013-11-19 12:10:12 -05002606 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002607 /*
2608 * FIXME: Once we have proper support for primary planes (and
2609 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002610 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002611 */
Matt Roperf4510a22014-04-01 15:22:40 -07002612 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002613 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002614 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002615 crtc->x,
2616 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002617 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002618 }
2619}
2620
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002621static int
Chris Wilson14667a42012-04-03 17:58:35 +01002622intel_finish_fb(struct drm_framebuffer *old_fb)
2623{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002625 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2626 bool was_interruptible = dev_priv->mm.interruptible;
2627 int ret;
2628
Chris Wilson14667a42012-04-03 17:58:35 +01002629 /* Big Hammer, we also need to ensure that any pending
2630 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2631 * current scanout is retired before unpinning the old
2632 * framebuffer.
2633 *
2634 * This should only fail upon a hung GPU, in which case we
2635 * can safely continue.
2636 */
2637 dev_priv->mm.interruptible = false;
2638 ret = i915_gem_object_finish_gpu(obj);
2639 dev_priv->mm.interruptible = was_interruptible;
2640
2641 return ret;
2642}
2643
Chris Wilson7d5e3792014-03-04 13:15:08 +00002644static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2645{
2646 struct drm_device *dev = crtc->dev;
2647 struct drm_i915_private *dev_priv = dev->dev_private;
2648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2649 unsigned long flags;
2650 bool pending;
2651
2652 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2653 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2654 return false;
2655
2656 spin_lock_irqsave(&dev->event_lock, flags);
2657 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2658 spin_unlock_irqrestore(&dev->event_lock, flags);
2659
2660 return pending;
2661}
2662
Chris Wilson14667a42012-04-03 17:58:35 +01002663static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002664intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002665 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002666{
2667 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002668 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002670 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002671 struct drm_framebuffer *old_fb = crtc->primary->fb;
2672 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2673 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002674 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002675
Chris Wilson7d5e3792014-03-04 13:15:08 +00002676 if (intel_crtc_has_pending_flip(crtc)) {
2677 DRM_ERROR("pipe is still busy with an old pageflip\n");
2678 return -EBUSY;
2679 }
2680
Jesse Barnes79e53942008-11-07 14:24:08 -08002681 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002682 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002683 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002684 return 0;
2685 }
2686
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002687 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002688 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2689 plane_name(intel_crtc->plane),
2690 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002691 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002692 }
2693
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002694 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002695 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2696 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002697 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002698 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002699 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002700 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002701 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002702 return ret;
2703 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002704
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002705 /*
2706 * Update pipe size and adjust fitter if needed: the reason for this is
2707 * that in compute_mode_changes we check the native mode (not the pfit
2708 * mode) to see if we can flip rather than do a full mode set. In the
2709 * fastboot case, we'll flip, but if we don't update the pipesrc and
2710 * pfit state, we'll end up with a big fb scanned out into the wrong
2711 * sized surface.
2712 *
2713 * To fix this properly, we need to hoist the checks up into
2714 * compute_mode_changes (or above), check the actual pfit state and
2715 * whether the platform allows pfit disable with pipe active, and only
2716 * then update the pipesrc and pfit state, even on the flip path.
2717 */
Jani Nikulad330a952014-01-21 11:24:25 +02002718 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002719 const struct drm_display_mode *adjusted_mode =
2720 &intel_crtc->config.adjusted_mode;
2721
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002722 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002723 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2724 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002725 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002726 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2727 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2728 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2729 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2730 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2731 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002732 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2733 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002734 }
2735
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002736 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002737
Daniel Vetterf99d7062014-06-19 16:01:59 +02002738 if (intel_crtc->active)
2739 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2740
Matt Roperf4510a22014-04-01 15:22:40 -07002741 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002742 crtc->x = x;
2743 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002744
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002745 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002746 if (intel_crtc->active && old_fb != fb)
2747 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002748 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002749 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002750 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002751 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002752
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002753 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002754 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002755 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002756
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002757 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002758}
2759
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002760static void intel_fdi_normal_train(struct drm_crtc *crtc)
2761{
2762 struct drm_device *dev = crtc->dev;
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2765 int pipe = intel_crtc->pipe;
2766 u32 reg, temp;
2767
2768 /* enable normal train */
2769 reg = FDI_TX_CTL(pipe);
2770 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002771 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002772 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2773 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002774 } else {
2775 temp &= ~FDI_LINK_TRAIN_NONE;
2776 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002777 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002778 I915_WRITE(reg, temp);
2779
2780 reg = FDI_RX_CTL(pipe);
2781 temp = I915_READ(reg);
2782 if (HAS_PCH_CPT(dev)) {
2783 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2784 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2785 } else {
2786 temp &= ~FDI_LINK_TRAIN_NONE;
2787 temp |= FDI_LINK_TRAIN_NONE;
2788 }
2789 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2790
2791 /* wait one idle pattern time */
2792 POSTING_READ(reg);
2793 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002794
2795 /* IVB wants error correction enabled */
2796 if (IS_IVYBRIDGE(dev))
2797 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2798 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002799}
2800
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002801static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002802{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002803 return crtc->base.enabled && crtc->active &&
2804 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002805}
2806
Daniel Vetter01a415f2012-10-27 15:58:40 +02002807static void ivb_modeset_global_resources(struct drm_device *dev)
2808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 struct intel_crtc *pipe_B_crtc =
2811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2812 struct intel_crtc *pipe_C_crtc =
2813 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2814 uint32_t temp;
2815
Daniel Vetter1e833f42013-02-19 22:31:57 +01002816 /*
2817 * When everything is off disable fdi C so that we could enable fdi B
2818 * with all lanes. Note that we don't care about enabled pipes without
2819 * an enabled pch encoder.
2820 */
2821 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2822 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002823 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2824 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2825
2826 temp = I915_READ(SOUTH_CHICKEN1);
2827 temp &= ~FDI_BC_BIFURCATION_SELECT;
2828 DRM_DEBUG_KMS("disabling fdi C rx\n");
2829 I915_WRITE(SOUTH_CHICKEN1, temp);
2830 }
2831}
2832
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002833/* The FDI link training functions for ILK/Ibexpeak. */
2834static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2839 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002842 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002843 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002844
Adam Jacksone1a44742010-06-25 15:32:14 -04002845 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2846 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 reg = FDI_RX_IMR(pipe);
2848 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002849 temp &= ~FDI_RX_SYMBOL_LOCK;
2850 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 I915_WRITE(reg, temp);
2852 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002853 udelay(150);
2854
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002855 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 reg = FDI_TX_CTL(pipe);
2857 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002858 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002860 temp &= ~FDI_LINK_TRAIN_NONE;
2861 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002862 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002863
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 reg = FDI_RX_CTL(pipe);
2865 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002866 temp &= ~FDI_LINK_TRAIN_NONE;
2867 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2869
2870 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871 udelay(150);
2872
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002873 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002874 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2875 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2876 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002877
Chris Wilson5eddb702010-09-11 13:48:45 +01002878 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002879 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2882
2883 if ((temp & FDI_RX_BIT_LOCK)) {
2884 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002886 break;
2887 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002888 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002889 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002890 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891
2892 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002893 reg = FDI_TX_CTL(pipe);
2894 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895 temp &= ~FDI_LINK_TRAIN_NONE;
2896 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002897 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002898
Chris Wilson5eddb702010-09-11 13:48:45 +01002899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002901 temp &= ~FDI_LINK_TRAIN_NONE;
2902 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002903 I915_WRITE(reg, temp);
2904
2905 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002906 udelay(150);
2907
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002909 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002910 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2912
2913 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002915 DRM_DEBUG_KMS("FDI train 2 done.\n");
2916 break;
2917 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002919 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002921
2922 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002923
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924}
2925
Akshay Joshi0206e352011-08-16 15:34:10 -04002926static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2928 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2929 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2930 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2931};
2932
2933/* The FDI link training functions for SNB/Cougarpoint. */
2934static void gen6_fdi_link_train(struct drm_crtc *crtc)
2935{
2936 struct drm_device *dev = crtc->dev;
2937 struct drm_i915_private *dev_priv = dev->dev_private;
2938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2939 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002940 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002941
Adam Jacksone1a44742010-06-25 15:32:14 -04002942 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2943 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002944 reg = FDI_RX_IMR(pipe);
2945 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002946 temp &= ~FDI_RX_SYMBOL_LOCK;
2947 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 I915_WRITE(reg, temp);
2949
2950 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 udelay(150);
2952
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002954 reg = FDI_TX_CTL(pipe);
2955 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002956 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2957 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958 temp &= ~FDI_LINK_TRAIN_NONE;
2959 temp |= FDI_LINK_TRAIN_PATTERN_1;
2960 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2961 /* SNB-B */
2962 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964
Daniel Vetterd74cf322012-10-26 10:58:13 +02002965 I915_WRITE(FDI_RX_MISC(pipe),
2966 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2967
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 reg = FDI_RX_CTL(pipe);
2969 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970 if (HAS_PCH_CPT(dev)) {
2971 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2972 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_PATTERN_1;
2976 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2978
2979 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002980 udelay(150);
2981
Akshay Joshi0206e352011-08-16 15:34:10 -04002982 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 reg = FDI_TX_CTL(pipe);
2984 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2986 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 I915_WRITE(reg, temp);
2988
2989 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 udelay(500);
2991
Sean Paulfa37d392012-03-02 12:53:39 -05002992 for (retry = 0; retry < 5; retry++) {
2993 reg = FDI_RX_IIR(pipe);
2994 temp = I915_READ(reg);
2995 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2996 if (temp & FDI_RX_BIT_LOCK) {
2997 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2998 DRM_DEBUG_KMS("FDI train 1 done.\n");
2999 break;
3000 }
3001 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 }
Sean Paulfa37d392012-03-02 12:53:39 -05003003 if (retry < 5)
3004 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 }
3006 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003007 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008
3009 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 reg = FDI_TX_CTL(pipe);
3011 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012 temp &= ~FDI_LINK_TRAIN_NONE;
3013 temp |= FDI_LINK_TRAIN_PATTERN_2;
3014 if (IS_GEN6(dev)) {
3015 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3016 /* SNB-B */
3017 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3018 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 reg = FDI_RX_CTL(pipe);
3022 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003023 if (HAS_PCH_CPT(dev)) {
3024 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3025 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3026 } else {
3027 temp &= ~FDI_LINK_TRAIN_NONE;
3028 temp |= FDI_LINK_TRAIN_PATTERN_2;
3029 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033 udelay(150);
3034
Akshay Joshi0206e352011-08-16 15:34:10 -04003035 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 reg = FDI_TX_CTL(pipe);
3037 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3039 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 I915_WRITE(reg, temp);
3041
3042 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043 udelay(500);
3044
Sean Paulfa37d392012-03-02 12:53:39 -05003045 for (retry = 0; retry < 5; retry++) {
3046 reg = FDI_RX_IIR(pipe);
3047 temp = I915_READ(reg);
3048 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3049 if (temp & FDI_RX_SYMBOL_LOCK) {
3050 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3051 DRM_DEBUG_KMS("FDI train 2 done.\n");
3052 break;
3053 }
3054 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 }
Sean Paulfa37d392012-03-02 12:53:39 -05003056 if (retry < 5)
3057 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003058 }
3059 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061
3062 DRM_DEBUG_KMS("FDI train done.\n");
3063}
3064
Jesse Barnes357555c2011-04-28 15:09:55 -07003065/* Manual link training for Ivy Bridge A0 parts */
3066static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3067{
3068 struct drm_device *dev = crtc->dev;
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3071 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003072 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003073
3074 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3075 for train result */
3076 reg = FDI_RX_IMR(pipe);
3077 temp = I915_READ(reg);
3078 temp &= ~FDI_RX_SYMBOL_LOCK;
3079 temp &= ~FDI_RX_BIT_LOCK;
3080 I915_WRITE(reg, temp);
3081
3082 POSTING_READ(reg);
3083 udelay(150);
3084
Daniel Vetter01a415f2012-10-27 15:58:40 +02003085 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3086 I915_READ(FDI_RX_IIR(pipe)));
3087
Jesse Barnes139ccd32013-08-19 11:04:55 -07003088 /* Try each vswing and preemphasis setting twice before moving on */
3089 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3090 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003093 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3094 temp &= ~FDI_TX_ENABLE;
3095 I915_WRITE(reg, temp);
3096
3097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_AUTO;
3100 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3101 temp &= ~FDI_RX_ENABLE;
3102 I915_WRITE(reg, temp);
3103
3104 /* enable CPU FDI TX and PCH FDI RX */
3105 reg = FDI_TX_CTL(pipe);
3106 temp = I915_READ(reg);
3107 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3108 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3109 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003110 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003111 temp |= snb_b_fdi_train_param[j/2];
3112 temp |= FDI_COMPOSITE_SYNC;
3113 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3114
3115 I915_WRITE(FDI_RX_MISC(pipe),
3116 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3117
3118 reg = FDI_RX_CTL(pipe);
3119 temp = I915_READ(reg);
3120 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3121 temp |= FDI_COMPOSITE_SYNC;
3122 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3123
3124 POSTING_READ(reg);
3125 udelay(1); /* should be 0.5us */
3126
3127 for (i = 0; i < 4; i++) {
3128 reg = FDI_RX_IIR(pipe);
3129 temp = I915_READ(reg);
3130 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3131
3132 if (temp & FDI_RX_BIT_LOCK ||
3133 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3134 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3135 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3136 i);
3137 break;
3138 }
3139 udelay(1); /* should be 0.5us */
3140 }
3141 if (i == 4) {
3142 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3143 continue;
3144 }
3145
3146 /* Train 2 */
3147 reg = FDI_TX_CTL(pipe);
3148 temp = I915_READ(reg);
3149 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3150 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3151 I915_WRITE(reg, temp);
3152
3153 reg = FDI_RX_CTL(pipe);
3154 temp = I915_READ(reg);
3155 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3156 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003157 I915_WRITE(reg, temp);
3158
3159 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003160 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003161
Jesse Barnes139ccd32013-08-19 11:04:55 -07003162 for (i = 0; i < 4; i++) {
3163 reg = FDI_RX_IIR(pipe);
3164 temp = I915_READ(reg);
3165 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003166
Jesse Barnes139ccd32013-08-19 11:04:55 -07003167 if (temp & FDI_RX_SYMBOL_LOCK ||
3168 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3169 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3170 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3171 i);
3172 goto train_done;
3173 }
3174 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003175 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003176 if (i == 4)
3177 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003178 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003179
Jesse Barnes139ccd32013-08-19 11:04:55 -07003180train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003181 DRM_DEBUG_KMS("FDI train done.\n");
3182}
3183
Daniel Vetter88cefb62012-08-12 19:27:14 +02003184static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003185{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003186 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003187 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003188 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003190
Jesse Barnesc64e3112010-09-10 11:27:03 -07003191
Jesse Barnes0e23b992010-09-10 11:10:00 -07003192 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 reg = FDI_RX_CTL(pipe);
3194 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003195 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3196 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003197 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3199
3200 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003201 udelay(200);
3202
3203 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 temp = I915_READ(reg);
3205 I915_WRITE(reg, temp | FDI_PCDCLK);
3206
3207 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003208 udelay(200);
3209
Paulo Zanoni20749732012-11-23 15:30:38 -02003210 /* Enable CPU FDI TX PLL, always on for Ironlake */
3211 reg = FDI_TX_CTL(pipe);
3212 temp = I915_READ(reg);
3213 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3214 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003215
Paulo Zanoni20749732012-11-23 15:30:38 -02003216 POSTING_READ(reg);
3217 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003218 }
3219}
3220
Daniel Vetter88cefb62012-08-12 19:27:14 +02003221static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3222{
3223 struct drm_device *dev = intel_crtc->base.dev;
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225 int pipe = intel_crtc->pipe;
3226 u32 reg, temp;
3227
3228 /* Switch from PCDclk to Rawclk */
3229 reg = FDI_RX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3232
3233 /* Disable CPU FDI TX PLL */
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3237
3238 POSTING_READ(reg);
3239 udelay(100);
3240
3241 reg = FDI_RX_CTL(pipe);
3242 temp = I915_READ(reg);
3243 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3244
3245 /* Wait for the clocks to turn off. */
3246 POSTING_READ(reg);
3247 udelay(100);
3248}
3249
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003250static void ironlake_fdi_disable(struct drm_crtc *crtc)
3251{
3252 struct drm_device *dev = crtc->dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3255 int pipe = intel_crtc->pipe;
3256 u32 reg, temp;
3257
3258 /* disable CPU FDI tx and PCH FDI rx */
3259 reg = FDI_TX_CTL(pipe);
3260 temp = I915_READ(reg);
3261 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3262 POSTING_READ(reg);
3263
3264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
3266 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003267 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003268 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3269
3270 POSTING_READ(reg);
3271 udelay(100);
3272
3273 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003274 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003275 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003276
3277 /* still set train pattern 1 */
3278 reg = FDI_TX_CTL(pipe);
3279 temp = I915_READ(reg);
3280 temp &= ~FDI_LINK_TRAIN_NONE;
3281 temp |= FDI_LINK_TRAIN_PATTERN_1;
3282 I915_WRITE(reg, temp);
3283
3284 reg = FDI_RX_CTL(pipe);
3285 temp = I915_READ(reg);
3286 if (HAS_PCH_CPT(dev)) {
3287 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3288 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3289 } else {
3290 temp &= ~FDI_LINK_TRAIN_NONE;
3291 temp |= FDI_LINK_TRAIN_PATTERN_1;
3292 }
3293 /* BPC in FDI rx is consistent with that in PIPECONF */
3294 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003295 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003296 I915_WRITE(reg, temp);
3297
3298 POSTING_READ(reg);
3299 udelay(100);
3300}
3301
Chris Wilson5dce5b932014-01-20 10:17:36 +00003302bool intel_has_pending_fb_unpin(struct drm_device *dev)
3303{
3304 struct intel_crtc *crtc;
3305
3306 /* Note that we don't need to be called with mode_config.lock here
3307 * as our list of CRTC objects is static for the lifetime of the
3308 * device and so cannot disappear as we iterate. Similarly, we can
3309 * happily treat the predicates as racy, atomic checks as userspace
3310 * cannot claim and pin a new fb without at least acquring the
3311 * struct_mutex and so serialising with us.
3312 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003313 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003314 if (atomic_read(&crtc->unpin_work_count) == 0)
3315 continue;
3316
3317 if (crtc->unpin_work)
3318 intel_wait_for_vblank(dev, crtc->pipe);
3319
3320 return true;
3321 }
3322
3323 return false;
3324}
3325
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003326void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003327{
Chris Wilson0f911282012-04-17 10:05:38 +01003328 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003329 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003330
Matt Roperf4510a22014-04-01 15:22:40 -07003331 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003332 return;
3333
Daniel Vetter2c10d572012-12-20 21:24:07 +01003334 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3335
Daniel Vettereed6d672014-05-19 16:09:35 +02003336 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3337 !intel_crtc_has_pending_flip(crtc),
3338 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003339
Chris Wilson0f911282012-04-17 10:05:38 +01003340 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003341 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003342 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003343}
3344
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003345/* Program iCLKIP clock to the desired frequency */
3346static void lpt_program_iclkip(struct drm_crtc *crtc)
3347{
3348 struct drm_device *dev = crtc->dev;
3349 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003350 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003351 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3352 u32 temp;
3353
Daniel Vetter09153002012-12-12 14:06:44 +01003354 mutex_lock(&dev_priv->dpio_lock);
3355
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003356 /* It is necessary to ungate the pixclk gate prior to programming
3357 * the divisors, and gate it back when it is done.
3358 */
3359 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3360
3361 /* Disable SSCCTL */
3362 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3364 SBI_SSCCTL_DISABLE,
3365 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003366
3367 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003368 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003369 auxdiv = 1;
3370 divsel = 0x41;
3371 phaseinc = 0x20;
3372 } else {
3373 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003374 * but the adjusted_mode->crtc_clock in in KHz. To get the
3375 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003376 * convert the virtual clock precision to KHz here for higher
3377 * precision.
3378 */
3379 u32 iclk_virtual_root_freq = 172800 * 1000;
3380 u32 iclk_pi_range = 64;
3381 u32 desired_divisor, msb_divisor_value, pi_value;
3382
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003383 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003384 msb_divisor_value = desired_divisor / iclk_pi_range;
3385 pi_value = desired_divisor % iclk_pi_range;
3386
3387 auxdiv = 0;
3388 divsel = msb_divisor_value - 2;
3389 phaseinc = pi_value;
3390 }
3391
3392 /* This should not happen with any sane values */
3393 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3394 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3395 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3396 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3397
3398 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003399 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003400 auxdiv,
3401 divsel,
3402 phasedir,
3403 phaseinc);
3404
3405 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003406 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003407 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3408 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3409 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3410 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3411 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3412 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003413 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003414
3415 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003416 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003417 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3418 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003419 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003420
3421 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003422 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003423 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003424 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003425
3426 /* Wait for initialization time */
3427 udelay(24);
3428
3429 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003430
3431 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432}
3433
Daniel Vetter275f01b22013-05-03 11:49:47 +02003434static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3435 enum pipe pch_transcoder)
3436{
3437 struct drm_device *dev = crtc->base.dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3440
3441 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3442 I915_READ(HTOTAL(cpu_transcoder)));
3443 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3444 I915_READ(HBLANK(cpu_transcoder)));
3445 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3446 I915_READ(HSYNC(cpu_transcoder)));
3447
3448 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3449 I915_READ(VTOTAL(cpu_transcoder)));
3450 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3451 I915_READ(VBLANK(cpu_transcoder)));
3452 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3453 I915_READ(VSYNC(cpu_transcoder)));
3454 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3455 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3456}
3457
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003458static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3459{
3460 struct drm_i915_private *dev_priv = dev->dev_private;
3461 uint32_t temp;
3462
3463 temp = I915_READ(SOUTH_CHICKEN1);
3464 if (temp & FDI_BC_BIFURCATION_SELECT)
3465 return;
3466
3467 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3469
3470 temp |= FDI_BC_BIFURCATION_SELECT;
3471 DRM_DEBUG_KMS("enabling fdi C rx\n");
3472 I915_WRITE(SOUTH_CHICKEN1, temp);
3473 POSTING_READ(SOUTH_CHICKEN1);
3474}
3475
3476static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3477{
3478 struct drm_device *dev = intel_crtc->base.dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480
3481 switch (intel_crtc->pipe) {
3482 case PIPE_A:
3483 break;
3484 case PIPE_B:
3485 if (intel_crtc->config.fdi_lanes > 2)
3486 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3487 else
3488 cpt_enable_fdi_bc_bifurcation(dev);
3489
3490 break;
3491 case PIPE_C:
3492 cpt_enable_fdi_bc_bifurcation(dev);
3493
3494 break;
3495 default:
3496 BUG();
3497 }
3498}
3499
Jesse Barnesf67a5592011-01-05 10:31:48 -08003500/*
3501 * Enable PCH resources required for PCH ports:
3502 * - PCH PLLs
3503 * - FDI training & RX/TX
3504 * - update transcoder timings
3505 * - DP transcoding bits
3506 * - transcoder
3507 */
3508static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003509{
3510 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003511 struct drm_i915_private *dev_priv = dev->dev_private;
3512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3513 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003514 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003515
Daniel Vetterab9412b2013-05-03 11:49:46 +02003516 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003517
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003518 if (IS_IVYBRIDGE(dev))
3519 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3520
Daniel Vettercd986ab2012-10-26 10:58:12 +02003521 /* Write the TU size bits before fdi link training, so that error
3522 * detection works. */
3523 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3524 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3525
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003526 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003527 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003528
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003529 /* We need to program the right clock selection before writing the pixel
3530 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003531 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003532 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003535 temp |= TRANS_DPLL_ENABLE(pipe);
3536 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003537 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003538 temp |= sel;
3539 else
3540 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003541 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003542 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003544 /* XXX: pch pll's can be enabled any time before we enable the PCH
3545 * transcoder, and we actually should do this to not upset any PCH
3546 * transcoder that already use the clock when we share it.
3547 *
3548 * Note that enable_shared_dpll tries to do the right thing, but
3549 * get_shared_dpll unconditionally resets the pll - we need that to have
3550 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003551 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003552
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003553 /* set transcoder timing, panel must allow it */
3554 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003555 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003556
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003557 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003558
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003559 /* For PCH DP, enable TRANS_DP_CTL */
3560 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003561 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3562 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003563 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 reg = TRANS_DP_CTL(pipe);
3565 temp = I915_READ(reg);
3566 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003567 TRANS_DP_SYNC_MASK |
3568 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 temp |= (TRANS_DP_OUTPUT_ENABLE |
3570 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003571 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003572
3573 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003575 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003577
3578 switch (intel_trans_dp_port_sel(crtc)) {
3579 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003581 break;
3582 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003584 break;
3585 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003587 break;
3588 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003589 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003590 }
3591
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593 }
3594
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003595 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003596}
3597
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003598static void lpt_pch_enable(struct drm_crtc *crtc)
3599{
3600 struct drm_device *dev = crtc->dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003603 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003604
Daniel Vetterab9412b2013-05-03 11:49:46 +02003605 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003606
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003607 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003608
Paulo Zanoni0540e482012-10-31 18:12:40 -02003609 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003610 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003611
Paulo Zanoni937bb612012-10-31 18:12:47 -02003612 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003613}
3614
Daniel Vetter716c2e52014-06-25 22:02:02 +03003615void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003616{
Daniel Vettere2b78262013-06-07 23:10:03 +02003617 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003618
3619 if (pll == NULL)
3620 return;
3621
3622 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003623 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003624 return;
3625 }
3626
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003627 if (--pll->refcount == 0) {
3628 WARN_ON(pll->on);
3629 WARN_ON(pll->active);
3630 }
3631
Daniel Vettera43f6e02013-06-07 23:10:32 +02003632 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633}
3634
Daniel Vetter716c2e52014-06-25 22:02:02 +03003635struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003636{
Daniel Vettere2b78262013-06-07 23:10:03 +02003637 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3638 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3639 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003640
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003641 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003642 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3643 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003644 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645 }
3646
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003647 if (HAS_PCH_IBX(dev_priv->dev)) {
3648 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003649 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003650 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003651
Daniel Vetter46edb022013-06-05 13:34:12 +02003652 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3653 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003654
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003655 WARN_ON(pll->refcount);
3656
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003657 goto found;
3658 }
3659
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3661 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003662
3663 /* Only want to check enabled timings first */
3664 if (pll->refcount == 0)
3665 continue;
3666
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003667 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3668 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003669 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003670 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003671 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003672
3673 goto found;
3674 }
3675 }
3676
3677 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003678 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3679 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003680 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003681 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3682 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003683 goto found;
3684 }
3685 }
3686
3687 return NULL;
3688
3689found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003690 if (pll->refcount == 0)
3691 pll->hw_state = crtc->config.dpll_hw_state;
3692
Daniel Vettera43f6e02013-06-07 23:10:32 +02003693 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003694 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3695 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003696
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003697 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003698
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003699 return pll;
3700}
3701
Daniel Vettera1520312013-05-03 11:49:50 +02003702static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003703{
3704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003705 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003706 u32 temp;
3707
3708 temp = I915_READ(dslreg);
3709 udelay(500);
3710 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003711 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003712 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003713 }
3714}
3715
Jesse Barnesb074cec2013-04-25 12:55:02 -07003716static void ironlake_pfit_enable(struct intel_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->base.dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 int pipe = crtc->pipe;
3721
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003722 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003723 /* Force use of hard-coded filter coefficients
3724 * as some pre-programmed values are broken,
3725 * e.g. x201.
3726 */
3727 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3728 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3729 PF_PIPE_SEL_IVB(pipe));
3730 else
3731 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3732 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3733 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003734 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003735}
3736
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003737static void intel_enable_planes(struct drm_crtc *crtc)
3738{
3739 struct drm_device *dev = crtc->dev;
3740 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003741 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003742 struct intel_plane *intel_plane;
3743
Matt Roperaf2b6532014-04-01 15:22:32 -07003744 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3745 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003746 if (intel_plane->pipe == pipe)
3747 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003748 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003749}
3750
3751static void intel_disable_planes(struct drm_crtc *crtc)
3752{
3753 struct drm_device *dev = crtc->dev;
3754 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003755 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003756 struct intel_plane *intel_plane;
3757
Matt Roperaf2b6532014-04-01 15:22:32 -07003758 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3759 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003760 if (intel_plane->pipe == pipe)
3761 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003762 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003763}
3764
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003765void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003766{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003767 struct drm_device *dev = crtc->base.dev;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003769
3770 if (!crtc->config.ips_enabled)
3771 return;
3772
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003773 /* We can only enable IPS after we enable a plane and wait for a vblank */
3774 intel_wait_for_vblank(dev, crtc->pipe);
3775
Paulo Zanonid77e4532013-09-24 13:52:55 -03003776 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003777 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003778 mutex_lock(&dev_priv->rps.hw_lock);
3779 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3780 mutex_unlock(&dev_priv->rps.hw_lock);
3781 /* Quoting Art Runyan: "its not safe to expect any particular
3782 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003783 * mailbox." Moreover, the mailbox may return a bogus state,
3784 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003785 */
3786 } else {
3787 I915_WRITE(IPS_CTL, IPS_ENABLE);
3788 /* The bit only becomes 1 in the next vblank, so this wait here
3789 * is essentially intel_wait_for_vblank. If we don't have this
3790 * and don't wait for vblanks until the end of crtc_enable, then
3791 * the HW state readout code will complain that the expected
3792 * IPS_CTL value is not the one we read. */
3793 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3794 DRM_ERROR("Timed out waiting for IPS enable\n");
3795 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003796}
3797
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003798void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003799{
3800 struct drm_device *dev = crtc->base.dev;
3801 struct drm_i915_private *dev_priv = dev->dev_private;
3802
3803 if (!crtc->config.ips_enabled)
3804 return;
3805
3806 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003807 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003808 mutex_lock(&dev_priv->rps.hw_lock);
3809 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3810 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003811 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3812 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3813 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003814 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003815 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003816 POSTING_READ(IPS_CTL);
3817 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003818
3819 /* We need to wait for a vblank before we can disable the plane. */
3820 intel_wait_for_vblank(dev, crtc->pipe);
3821}
3822
3823/** Loads the palette/gamma unit for the CRTC with the prepared values */
3824static void intel_crtc_load_lut(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3829 enum pipe pipe = intel_crtc->pipe;
3830 int palreg = PALETTE(pipe);
3831 int i;
3832 bool reenable_ips = false;
3833
3834 /* The clocks have to be on to load the palette. */
3835 if (!crtc->enabled || !intel_crtc->active)
3836 return;
3837
3838 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3839 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3840 assert_dsi_pll_enabled(dev_priv);
3841 else
3842 assert_pll_enabled(dev_priv, pipe);
3843 }
3844
3845 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303846 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003847 palreg = LGC_PALETTE(pipe);
3848
3849 /* Workaround : Do not read or write the pipe palette/gamma data while
3850 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3851 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003852 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003853 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3854 GAMMA_MODE_MODE_SPLIT)) {
3855 hsw_disable_ips(intel_crtc);
3856 reenable_ips = true;
3857 }
3858
3859 for (i = 0; i < 256; i++) {
3860 I915_WRITE(palreg + 4 * i,
3861 (intel_crtc->lut_r[i] << 16) |
3862 (intel_crtc->lut_g[i] << 8) |
3863 intel_crtc->lut_b[i]);
3864 }
3865
3866 if (reenable_ips)
3867 hsw_enable_ips(intel_crtc);
3868}
3869
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003870static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3871{
3872 if (!enable && intel_crtc->overlay) {
3873 struct drm_device *dev = intel_crtc->base.dev;
3874 struct drm_i915_private *dev_priv = dev->dev_private;
3875
3876 mutex_lock(&dev->struct_mutex);
3877 dev_priv->mm.interruptible = false;
3878 (void) intel_overlay_switch_off(intel_crtc->overlay);
3879 dev_priv->mm.interruptible = true;
3880 mutex_unlock(&dev->struct_mutex);
3881 }
3882
3883 /* Let userspace switch the overlay on again. In most cases userspace
3884 * has to recompute where to put it anyway.
3885 */
3886}
3887
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003888static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003889{
3890 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3892 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003893
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003894 drm_vblank_on(dev, pipe);
3895
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003896 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003897 intel_enable_planes(crtc);
3898 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003899 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003900
3901 hsw_enable_ips(intel_crtc);
3902
3903 mutex_lock(&dev->struct_mutex);
3904 intel_update_fbc(dev);
3905 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003906
3907 /*
3908 * FIXME: Once we grow proper nuclear flip support out of this we need
3909 * to compute the mask of flip planes precisely. For the time being
3910 * consider this a flip from a NULL plane.
3911 */
3912 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003913}
3914
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003915static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003916{
3917 struct drm_device *dev = crtc->dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
3919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3920 int pipe = intel_crtc->pipe;
3921 int plane = intel_crtc->plane;
3922
3923 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003924
3925 if (dev_priv->fbc.plane == plane)
3926 intel_disable_fbc(dev);
3927
3928 hsw_disable_ips(intel_crtc);
3929
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003930 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003931 intel_crtc_update_cursor(crtc, false);
3932 intel_disable_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003933 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003934
Daniel Vetterf99d7062014-06-19 16:01:59 +02003935 /*
3936 * FIXME: Once we grow proper nuclear flip support out of this we need
3937 * to compute the mask of flip planes precisely. For the time being
3938 * consider this a flip to a NULL plane.
3939 */
3940 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3941
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003942 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003943}
3944
Jesse Barnesf67a5592011-01-05 10:31:48 -08003945static void ironlake_crtc_enable(struct drm_crtc *crtc)
3946{
3947 struct drm_device *dev = crtc->dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003950 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003951 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003952
Daniel Vetter08a48462012-07-02 11:43:47 +02003953 WARN_ON(!crtc->enabled);
3954
Jesse Barnesf67a5592011-01-05 10:31:48 -08003955 if (intel_crtc->active)
3956 return;
3957
Daniel Vetterb14b1052014-04-24 23:55:13 +02003958 if (intel_crtc->config.has_pch_encoder)
3959 intel_prepare_shared_dpll(intel_crtc);
3960
Daniel Vetter29407aa2014-04-24 23:55:08 +02003961 if (intel_crtc->config.has_dp_encoder)
3962 intel_dp_set_m_n(intel_crtc);
3963
3964 intel_set_pipe_timings(intel_crtc);
3965
3966 if (intel_crtc->config.has_pch_encoder) {
3967 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07003968 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02003969 }
3970
3971 ironlake_set_pipeconf(crtc);
3972
Jesse Barnesf67a5592011-01-05 10:31:48 -08003973 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003974
3975 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3976 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3977
Daniel Vetterf6736a12013-06-05 13:34:30 +02003978 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003979 if (encoder->pre_enable)
3980 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003981
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003982 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003983 /* Note: FDI PLL enabling _must_ be done before we enable the
3984 * cpu pipes, hence this is separate from all the other fdi/pch
3985 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003986 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003987 } else {
3988 assert_fdi_tx_disabled(dev_priv, pipe);
3989 assert_fdi_rx_disabled(dev_priv, pipe);
3990 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003991
Jesse Barnesb074cec2013-04-25 12:55:02 -07003992 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003993
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003994 /*
3995 * On ILK+ LUT must be loaded before the pipe is running but with
3996 * clocks enabled
3997 */
3998 intel_crtc_load_lut(crtc);
3999
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004000 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004001 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004002
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004003 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004004 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004005
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004006 for_each_encoder_on_crtc(dev, crtc, encoder)
4007 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004008
4009 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004010 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004011
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004012 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004013}
4014
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004015/* IPS only exists on ULT machines and is tied to pipe A. */
4016static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4017{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004018 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004019}
4020
Paulo Zanonie4916942013-09-20 16:21:19 -03004021/*
4022 * This implements the workaround described in the "notes" section of the mode
4023 * set sequence documentation. When going from no pipes or single pipe to
4024 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4025 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4026 */
4027static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4028{
4029 struct drm_device *dev = crtc->base.dev;
4030 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4031
4032 /* We want to get the other_active_crtc only if there's only 1 other
4033 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004034 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004035 if (!crtc_it->active || crtc_it == crtc)
4036 continue;
4037
4038 if (other_active_crtc)
4039 return;
4040
4041 other_active_crtc = crtc_it;
4042 }
4043 if (!other_active_crtc)
4044 return;
4045
4046 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4047 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4048}
4049
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050static void haswell_crtc_enable(struct drm_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4055 struct intel_encoder *encoder;
4056 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004057
4058 WARN_ON(!crtc->enabled);
4059
4060 if (intel_crtc->active)
4061 return;
4062
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004063 if (intel_crtc_to_shared_dpll(intel_crtc))
4064 intel_enable_shared_dpll(intel_crtc);
4065
Daniel Vetter229fca92014-04-24 23:55:09 +02004066 if (intel_crtc->config.has_dp_encoder)
4067 intel_dp_set_m_n(intel_crtc);
4068
4069 intel_set_pipe_timings(intel_crtc);
4070
4071 if (intel_crtc->config.has_pch_encoder) {
4072 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004073 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004074 }
4075
4076 haswell_set_pipeconf(crtc);
4077
4078 intel_set_pipe_csc(crtc);
4079
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004080 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004081
4082 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004083 for_each_encoder_on_crtc(dev, crtc, encoder)
4084 if (encoder->pre_enable)
4085 encoder->pre_enable(encoder);
4086
Imre Deak4fe94672014-06-25 22:01:49 +03004087 if (intel_crtc->config.has_pch_encoder) {
4088 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4089 dev_priv->display.fdi_link_train(crtc);
4090 }
4091
Paulo Zanoni1f544382012-10-24 11:32:00 -02004092 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004093
Jesse Barnesb074cec2013-04-25 12:55:02 -07004094 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004095
4096 /*
4097 * On ILK+ LUT must be loaded before the pipe is running but with
4098 * clocks enabled
4099 */
4100 intel_crtc_load_lut(crtc);
4101
Paulo Zanoni1f544382012-10-24 11:32:00 -02004102 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004103 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004104
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004105 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004106 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004107
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004108 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004109 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004110
Dave Airlie0e32b392014-05-02 14:02:48 +10004111 if (intel_crtc->config.dp_encoder_is_mst)
4112 intel_ddi_set_vc_payload_alloc(crtc, true);
4113
Jani Nikula8807e552013-08-30 19:40:32 +03004114 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004115 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004116 intel_opregion_notify_encoder(encoder, true);
4117 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004118
Paulo Zanonie4916942013-09-20 16:21:19 -03004119 /* If we change the relative order between pipe/planes enabling, we need
4120 * to change the workaround. */
4121 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004122 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004123}
4124
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004125static void ironlake_pfit_disable(struct intel_crtc *crtc)
4126{
4127 struct drm_device *dev = crtc->base.dev;
4128 struct drm_i915_private *dev_priv = dev->dev_private;
4129 int pipe = crtc->pipe;
4130
4131 /* To avoid upsetting the power well on haswell only disable the pfit if
4132 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004133 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004134 I915_WRITE(PF_CTL(pipe), 0);
4135 I915_WRITE(PF_WIN_POS(pipe), 0);
4136 I915_WRITE(PF_WIN_SZ(pipe), 0);
4137 }
4138}
4139
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140static void ironlake_crtc_disable(struct drm_crtc *crtc)
4141{
4142 struct drm_device *dev = crtc->dev;
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004145 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004146 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004148
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004149 if (!intel_crtc->active)
4150 return;
4151
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004152 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004153
Daniel Vetterea9d7582012-07-10 10:42:52 +02004154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 encoder->disable(encoder);
4156
Daniel Vetterd925c592013-06-05 13:34:04 +02004157 if (intel_crtc->config.has_pch_encoder)
4158 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4159
Jesse Barnesb24e7172011-01-04 15:09:30 -08004160 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004161
Dave Airlie0e32b392014-05-02 14:02:48 +10004162 if (intel_crtc->config.dp_encoder_is_mst)
4163 intel_ddi_set_vc_payload_alloc(crtc, false);
4164
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004165 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004166
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004167 for_each_encoder_on_crtc(dev, crtc, encoder)
4168 if (encoder->post_disable)
4169 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170
Daniel Vetterd925c592013-06-05 13:34:04 +02004171 if (intel_crtc->config.has_pch_encoder) {
4172 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004173
Daniel Vetterd925c592013-06-05 13:34:04 +02004174 ironlake_disable_pch_transcoder(dev_priv, pipe);
4175 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176
Daniel Vetterd925c592013-06-05 13:34:04 +02004177 if (HAS_PCH_CPT(dev)) {
4178 /* disable TRANS_DP_CTL */
4179 reg = TRANS_DP_CTL(pipe);
4180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4182 TRANS_DP_PORT_SEL_MASK);
4183 temp |= TRANS_DP_PORT_SEL_NONE;
4184 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004185
Daniel Vetterd925c592013-06-05 13:34:04 +02004186 /* disable DPLL_SEL */
4187 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004188 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004189 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004190 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004191
4192 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004193 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004194
4195 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196 }
4197
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004198 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004199 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004200
4201 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004202 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004203 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004204}
4205
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004206static void haswell_crtc_disable(struct drm_crtc *crtc)
4207{
4208 struct drm_device *dev = crtc->dev;
4209 struct drm_i915_private *dev_priv = dev->dev_private;
4210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4211 struct intel_encoder *encoder;
4212 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004213 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004214
4215 if (!intel_crtc->active)
4216 return;
4217
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004218 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004219
Jani Nikula8807e552013-08-30 19:40:32 +03004220 for_each_encoder_on_crtc(dev, crtc, encoder) {
4221 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004222 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004223 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004224
Paulo Zanoni86642812013-04-12 17:57:57 -03004225 if (intel_crtc->config.has_pch_encoder)
4226 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004227 intel_disable_pipe(dev_priv, pipe);
4228
Paulo Zanoniad80a812012-10-24 16:06:19 -02004229 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004230
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004231 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004232
Paulo Zanoni1f544382012-10-24 11:32:00 -02004233 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004234
Daniel Vetter88adfff2013-03-28 10:42:01 +01004235 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004236 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004237 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004238 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004239 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004240
Imre Deak97b040a2014-06-25 22:01:50 +03004241 for_each_encoder_on_crtc(dev, crtc, encoder)
4242 if (encoder->post_disable)
4243 encoder->post_disable(encoder);
4244
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004245 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004246 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004247
4248 mutex_lock(&dev->struct_mutex);
4249 intel_update_fbc(dev);
4250 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004251
4252 if (intel_crtc_to_shared_dpll(intel_crtc))
4253 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254}
4255
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004256static void ironlake_crtc_off(struct drm_crtc *crtc)
4257{
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004259 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004260}
4261
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004262
Jesse Barnes2dd24552013-04-25 12:55:01 -07004263static void i9xx_pfit_enable(struct intel_crtc *crtc)
4264{
4265 struct drm_device *dev = crtc->base.dev;
4266 struct drm_i915_private *dev_priv = dev->dev_private;
4267 struct intel_crtc_config *pipe_config = &crtc->config;
4268
Daniel Vetter328d8e82013-05-08 10:36:31 +02004269 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004270 return;
4271
Daniel Vetterc0b03412013-05-28 12:05:54 +02004272 /*
4273 * The panel fitter should only be adjusted whilst the pipe is disabled,
4274 * according to register description and PRM.
4275 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004276 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4277 assert_pipe_disabled(dev_priv, crtc->pipe);
4278
Jesse Barnesb074cec2013-04-25 12:55:02 -07004279 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4280 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004281
4282 /* Border color in case we don't scale up to the full screen. Black by
4283 * default, change to something else for debugging. */
4284 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004285}
4286
Dave Airlied05410f2014-06-05 13:22:59 +10004287static enum intel_display_power_domain port_to_power_domain(enum port port)
4288{
4289 switch (port) {
4290 case PORT_A:
4291 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4292 case PORT_B:
4293 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4294 case PORT_C:
4295 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4296 case PORT_D:
4297 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4298 default:
4299 WARN_ON_ONCE(1);
4300 return POWER_DOMAIN_PORT_OTHER;
4301 }
4302}
4303
Imre Deak77d22dc2014-03-05 16:20:52 +02004304#define for_each_power_domain(domain, mask) \
4305 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4306 if ((1 << (domain)) & (mask))
4307
Imre Deak319be8a2014-03-04 19:22:57 +02004308enum intel_display_power_domain
4309intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004310{
Imre Deak319be8a2014-03-04 19:22:57 +02004311 struct drm_device *dev = intel_encoder->base.dev;
4312 struct intel_digital_port *intel_dig_port;
4313
4314 switch (intel_encoder->type) {
4315 case INTEL_OUTPUT_UNKNOWN:
4316 /* Only DDI platforms should ever use this output type */
4317 WARN_ON_ONCE(!HAS_DDI(dev));
4318 case INTEL_OUTPUT_DISPLAYPORT:
4319 case INTEL_OUTPUT_HDMI:
4320 case INTEL_OUTPUT_EDP:
4321 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004322 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004323 case INTEL_OUTPUT_DP_MST:
4324 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4325 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004326 case INTEL_OUTPUT_ANALOG:
4327 return POWER_DOMAIN_PORT_CRT;
4328 case INTEL_OUTPUT_DSI:
4329 return POWER_DOMAIN_PORT_DSI;
4330 default:
4331 return POWER_DOMAIN_PORT_OTHER;
4332 }
4333}
4334
4335static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4336{
4337 struct drm_device *dev = crtc->dev;
4338 struct intel_encoder *intel_encoder;
4339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4340 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004341 unsigned long mask;
4342 enum transcoder transcoder;
4343
4344 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4345
4346 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4347 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004348 if (intel_crtc->config.pch_pfit.enabled ||
4349 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004350 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4351
Imre Deak319be8a2014-03-04 19:22:57 +02004352 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4353 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4354
Imre Deak77d22dc2014-03-05 16:20:52 +02004355 return mask;
4356}
4357
4358void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4359 bool enable)
4360{
4361 if (dev_priv->power_domains.init_power_on == enable)
4362 return;
4363
4364 if (enable)
4365 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4366 else
4367 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4368
4369 dev_priv->power_domains.init_power_on = enable;
4370}
4371
4372static void modeset_update_crtc_power_domains(struct drm_device *dev)
4373{
4374 struct drm_i915_private *dev_priv = dev->dev_private;
4375 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4376 struct intel_crtc *crtc;
4377
4378 /*
4379 * First get all needed power domains, then put all unneeded, to avoid
4380 * any unnecessary toggling of the power wells.
4381 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004382 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004383 enum intel_display_power_domain domain;
4384
4385 if (!crtc->base.enabled)
4386 continue;
4387
Imre Deak319be8a2014-03-04 19:22:57 +02004388 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004389
4390 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4391 intel_display_power_get(dev_priv, domain);
4392 }
4393
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004394 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004395 enum intel_display_power_domain domain;
4396
4397 for_each_power_domain(domain, crtc->enabled_power_domains)
4398 intel_display_power_put(dev_priv, domain);
4399
4400 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4401 }
4402
4403 intel_display_set_init_power(dev_priv, false);
4404}
4405
Ville Syrjälädfcab172014-06-13 13:37:47 +03004406/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004407static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004408{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004409 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410
Jesse Barnes586f49d2013-11-04 16:06:59 -08004411 /* Obtain SKU information */
4412 mutex_lock(&dev_priv->dpio_lock);
4413 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4414 CCK_FUSE_HPLL_FREQ_MASK;
4415 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004416
Ville Syrjälädfcab172014-06-13 13:37:47 +03004417 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004418}
4419
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004420static void vlv_update_cdclk(struct drm_device *dev)
4421{
4422 struct drm_i915_private *dev_priv = dev->dev_private;
4423
4424 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4425 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4426 dev_priv->vlv_cdclk_freq);
4427
4428 /*
4429 * Program the gmbus_freq based on the cdclk frequency.
4430 * BSpec erroneously claims we should aim for 4MHz, but
4431 * in fact 1MHz is the correct frequency.
4432 */
4433 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4434}
4435
Jesse Barnes30a970c2013-11-04 13:48:12 -08004436/* Adjust CDclk dividers to allow high res or save power if possible */
4437static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4438{
4439 struct drm_i915_private *dev_priv = dev->dev_private;
4440 u32 val, cmd;
4441
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004442 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004443
Ville Syrjälädfcab172014-06-13 13:37:47 +03004444 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004445 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004446 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004447 cmd = 1;
4448 else
4449 cmd = 0;
4450
4451 mutex_lock(&dev_priv->rps.hw_lock);
4452 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4453 val &= ~DSPFREQGUAR_MASK;
4454 val |= (cmd << DSPFREQGUAR_SHIFT);
4455 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4456 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4457 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4458 50)) {
4459 DRM_ERROR("timed out waiting for CDclk change\n");
4460 }
4461 mutex_unlock(&dev_priv->rps.hw_lock);
4462
Ville Syrjälädfcab172014-06-13 13:37:47 +03004463 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004464 u32 divider, vco;
4465
4466 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004467 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004468
4469 mutex_lock(&dev_priv->dpio_lock);
4470 /* adjust cdclk divider */
4471 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004472 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004473 val |= divider;
4474 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004475
4476 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4477 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4478 50))
4479 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480 mutex_unlock(&dev_priv->dpio_lock);
4481 }
4482
4483 mutex_lock(&dev_priv->dpio_lock);
4484 /* adjust self-refresh exit latency value */
4485 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4486 val &= ~0x7f;
4487
4488 /*
4489 * For high bandwidth configs, we set a higher latency in the bunit
4490 * so that the core display fetch happens in time to avoid underruns.
4491 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004492 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004493 val |= 4500 / 250; /* 4.5 usec */
4494 else
4495 val |= 3000 / 250; /* 3.0 usec */
4496 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4497 mutex_unlock(&dev_priv->dpio_lock);
4498
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004499 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004500}
4501
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004502static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4503{
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505 u32 val, cmd;
4506
4507 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4508
4509 switch (cdclk) {
4510 case 400000:
4511 cmd = 3;
4512 break;
4513 case 333333:
4514 case 320000:
4515 cmd = 2;
4516 break;
4517 case 266667:
4518 cmd = 1;
4519 break;
4520 case 200000:
4521 cmd = 0;
4522 break;
4523 default:
4524 WARN_ON(1);
4525 return;
4526 }
4527
4528 mutex_lock(&dev_priv->rps.hw_lock);
4529 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4530 val &= ~DSPFREQGUAR_MASK_CHV;
4531 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4532 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4533 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4534 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4535 50)) {
4536 DRM_ERROR("timed out waiting for CDclk change\n");
4537 }
4538 mutex_unlock(&dev_priv->rps.hw_lock);
4539
4540 vlv_update_cdclk(dev);
4541}
4542
Jesse Barnes30a970c2013-11-04 13:48:12 -08004543static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4544 int max_pixclk)
4545{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004546 int vco = valleyview_get_vco(dev_priv);
4547 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4548
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004549 /* FIXME: Punit isn't quite ready yet */
4550 if (IS_CHERRYVIEW(dev_priv->dev))
4551 return 400000;
4552
Jesse Barnes30a970c2013-11-04 13:48:12 -08004553 /*
4554 * Really only a few cases to deal with, as only 4 CDclks are supported:
4555 * 200MHz
4556 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004557 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004558 * 400MHz
4559 * So we check to see whether we're above 90% of the lower bin and
4560 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004561 *
4562 * We seem to get an unstable or solid color picture at 200MHz.
4563 * Not sure what's wrong. For now use 200MHz only when all pipes
4564 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004565 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004566 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004567 return 400000;
4568 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004569 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004570 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004571 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004572 else
4573 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004574}
4575
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004576/* compute the max pixel clock for new configuration */
4577static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004578{
4579 struct drm_device *dev = dev_priv->dev;
4580 struct intel_crtc *intel_crtc;
4581 int max_pixclk = 0;
4582
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004583 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004584 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004585 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004586 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004587 }
4588
4589 return max_pixclk;
4590}
4591
4592static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004593 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004594{
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004597 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004598
Imre Deakd60c4472014-03-27 17:45:10 +02004599 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4600 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601 return;
4602
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004603 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004604 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004605 if (intel_crtc->base.enabled)
4606 *prepare_pipes |= (1 << intel_crtc->pipe);
4607}
4608
4609static void valleyview_modeset_global_resources(struct drm_device *dev)
4610{
4611 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004612 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004613 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4614
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004615 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4616 if (IS_CHERRYVIEW(dev))
4617 cherryview_set_cdclk(dev, req_cdclk);
4618 else
4619 valleyview_set_cdclk(dev, req_cdclk);
4620 }
4621
Imre Deak77961eb2014-03-05 16:20:56 +02004622 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004623}
4624
Jesse Barnes89b667f2013-04-18 14:51:36 -07004625static void valleyview_crtc_enable(struct drm_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4629 struct intel_encoder *encoder;
4630 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004631 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632
4633 WARN_ON(!crtc->enabled);
4634
4635 if (intel_crtc->active)
4636 return;
4637
Shobhit Kumar8525a232014-06-25 12:20:39 +05304638 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4639
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004640 if (!is_dsi) {
4641 if (IS_CHERRYVIEW(dev))
4642 chv_prepare_pll(intel_crtc);
4643 else
4644 vlv_prepare_pll(intel_crtc);
4645 }
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004646
Daniel Vetter5b18e572014-04-24 23:55:06 +02004647 if (intel_crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(intel_crtc);
4649
4650 intel_set_pipe_timings(intel_crtc);
4651
Daniel Vetter5b18e572014-04-24 23:55:06 +02004652 i9xx_set_pipeconf(intel_crtc);
4653
Jesse Barnes89b667f2013-04-18 14:51:36 -07004654 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004655
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004656 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4657
Jesse Barnes89b667f2013-04-18 14:51:36 -07004658 for_each_encoder_on_crtc(dev, crtc, encoder)
4659 if (encoder->pre_pll_enable)
4660 encoder->pre_pll_enable(encoder);
4661
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004662 if (!is_dsi) {
4663 if (IS_CHERRYVIEW(dev))
4664 chv_enable_pll(intel_crtc);
4665 else
4666 vlv_enable_pll(intel_crtc);
4667 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004668
4669 for_each_encoder_on_crtc(dev, crtc, encoder)
4670 if (encoder->pre_enable)
4671 encoder->pre_enable(encoder);
4672
Jesse Barnes2dd24552013-04-25 12:55:01 -07004673 i9xx_pfit_enable(intel_crtc);
4674
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004675 intel_crtc_load_lut(crtc);
4676
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004677 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004678 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004679
Jani Nikula50049452013-07-30 12:20:32 +03004680 for_each_encoder_on_crtc(dev, crtc, encoder)
4681 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004682
4683 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004684
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004685 /* Underruns don't raise interrupts, so check manually. */
4686 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004687}
4688
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004689static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4690{
4691 struct drm_device *dev = crtc->base.dev;
4692 struct drm_i915_private *dev_priv = dev->dev_private;
4693
4694 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4695 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4696}
4697
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004698static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004699{
4700 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004702 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004703 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004704
Daniel Vetter08a48462012-07-02 11:43:47 +02004705 WARN_ON(!crtc->enabled);
4706
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004707 if (intel_crtc->active)
4708 return;
4709
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004710 i9xx_set_pll_dividers(intel_crtc);
4711
Daniel Vetter5b18e572014-04-24 23:55:06 +02004712 if (intel_crtc->config.has_dp_encoder)
4713 intel_dp_set_m_n(intel_crtc);
4714
4715 intel_set_pipe_timings(intel_crtc);
4716
Daniel Vetter5b18e572014-04-24 23:55:06 +02004717 i9xx_set_pipeconf(intel_crtc);
4718
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004719 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004720
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004721 if (!IS_GEN2(dev))
4722 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4723
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004724 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004725 if (encoder->pre_enable)
4726 encoder->pre_enable(encoder);
4727
Daniel Vetterf6736a12013-06-05 13:34:30 +02004728 i9xx_enable_pll(intel_crtc);
4729
Jesse Barnes2dd24552013-04-25 12:55:01 -07004730 i9xx_pfit_enable(intel_crtc);
4731
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004732 intel_crtc_load_lut(crtc);
4733
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004734 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004735 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004736
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004737 for_each_encoder_on_crtc(dev, crtc, encoder)
4738 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004739
4740 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004741
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004742 /*
4743 * Gen2 reports pipe underruns whenever all planes are disabled.
4744 * So don't enable underrun reporting before at least some planes
4745 * are enabled.
4746 * FIXME: Need to fix the logic to work when we turn off all planes
4747 * but leave the pipe running.
4748 */
4749 if (IS_GEN2(dev))
4750 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4751
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004752 /* Underruns don't raise interrupts, so check manually. */
4753 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004754}
4755
Daniel Vetter87476d62013-04-11 16:29:06 +02004756static void i9xx_pfit_disable(struct intel_crtc *crtc)
4757{
4758 struct drm_device *dev = crtc->base.dev;
4759 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004760
4761 if (!crtc->config.gmch_pfit.control)
4762 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004763
4764 assert_pipe_disabled(dev_priv, crtc->pipe);
4765
Daniel Vetter328d8e82013-05-08 10:36:31 +02004766 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4767 I915_READ(PFIT_CONTROL));
4768 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004769}
4770
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004771static void i9xx_crtc_disable(struct drm_crtc *crtc)
4772{
4773 struct drm_device *dev = crtc->dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004776 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004777 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004778
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004779 if (!intel_crtc->active)
4780 return;
4781
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004782 /*
4783 * Gen2 reports pipe underruns whenever all planes are disabled.
4784 * So diasble underrun reporting before all the planes get disabled.
4785 * FIXME: Need to fix the logic to work when we turn off all planes
4786 * but leave the pipe running.
4787 */
4788 if (IS_GEN2(dev))
4789 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4790
Imre Deak564ed192014-06-13 14:54:21 +03004791 /*
4792 * Vblank time updates from the shadow to live plane control register
4793 * are blocked if the memory self-refresh mode is active at that
4794 * moment. So to make sure the plane gets truly disabled, disable
4795 * first the self-refresh mode. The self-refresh enable bit in turn
4796 * will be checked/applied by the HW only at the next frame start
4797 * event which is after the vblank start event, so we need to have a
4798 * wait-for-vblank between disabling the plane and the pipe.
4799 */
4800 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004801 intel_crtc_disable_planes(crtc);
4802
Daniel Vetterea9d7582012-07-10 10:42:52 +02004803 for_each_encoder_on_crtc(dev, crtc, encoder)
4804 encoder->disable(encoder);
4805
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004806 /*
4807 * On gen2 planes are double buffered but the pipe isn't, so we must
4808 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004809 * We also need to wait on all gmch platforms because of the
4810 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004811 */
Imre Deak564ed192014-06-13 14:54:21 +03004812 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004813
Jesse Barnesb24e7172011-01-04 15:09:30 -08004814 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004815
Daniel Vetter87476d62013-04-11 16:29:06 +02004816 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004817
Jesse Barnes89b667f2013-04-18 14:51:36 -07004818 for_each_encoder_on_crtc(dev, crtc, encoder)
4819 if (encoder->post_disable)
4820 encoder->post_disable(encoder);
4821
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004822 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4823 if (IS_CHERRYVIEW(dev))
4824 chv_disable_pll(dev_priv, pipe);
4825 else if (IS_VALLEYVIEW(dev))
4826 vlv_disable_pll(dev_priv, pipe);
4827 else
4828 i9xx_disable_pll(dev_priv, pipe);
4829 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004830
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004831 if (!IS_GEN2(dev))
4832 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4833
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004834 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004835 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004836
Daniel Vetterefa96242014-04-24 23:55:02 +02004837 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004838 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004839 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004840}
4841
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004842static void i9xx_crtc_off(struct drm_crtc *crtc)
4843{
4844}
4845
Daniel Vetter976f8a22012-07-08 22:34:21 +02004846static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4847 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004848{
4849 struct drm_device *dev = crtc->dev;
4850 struct drm_i915_master_private *master_priv;
4851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4852 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004853
4854 if (!dev->primary->master)
4855 return;
4856
4857 master_priv = dev->primary->master->driver_priv;
4858 if (!master_priv->sarea_priv)
4859 return;
4860
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 switch (pipe) {
4862 case 0:
4863 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4864 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4865 break;
4866 case 1:
4867 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4868 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4869 break;
4870 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004871 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004872 break;
4873 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004874}
4875
Borun Fub04c5bd2014-07-12 10:02:27 +05304876/* Master function to enable/disable CRTC and corresponding power wells */
4877void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004878{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004879 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004882 enum intel_display_power_domain domain;
4883 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004884
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004885 if (enable) {
4886 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004887 domains = get_crtc_power_domains(crtc);
4888 for_each_power_domain(domain, domains)
4889 intel_display_power_get(dev_priv, domain);
4890 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004891
4892 dev_priv->display.crtc_enable(crtc);
4893 }
4894 } else {
4895 if (intel_crtc->active) {
4896 dev_priv->display.crtc_disable(crtc);
4897
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004898 domains = intel_crtc->enabled_power_domains;
4899 for_each_power_domain(domain, domains)
4900 intel_display_power_put(dev_priv, domain);
4901 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004902 }
4903 }
Borun Fub04c5bd2014-07-12 10:02:27 +05304904}
4905
4906/**
4907 * Sets the power management mode of the pipe and plane.
4908 */
4909void intel_crtc_update_dpms(struct drm_crtc *crtc)
4910{
4911 struct drm_device *dev = crtc->dev;
4912 struct intel_encoder *intel_encoder;
4913 bool enable = false;
4914
4915 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4916 enable |= intel_encoder->connectors_active;
4917
4918 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004919
4920 intel_crtc_update_sarea(crtc, enable);
4921}
4922
Daniel Vetter976f8a22012-07-08 22:34:21 +02004923static void intel_crtc_disable(struct drm_crtc *crtc)
4924{
4925 struct drm_device *dev = crtc->dev;
4926 struct drm_connector *connector;
4927 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004928 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004929 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004930
4931 /* crtc should still be enabled when we disable it. */
4932 WARN_ON(!crtc->enabled);
4933
4934 dev_priv->display.crtc_disable(crtc);
4935 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004936 dev_priv->display.off(crtc);
4937
Matt Roperf4510a22014-04-01 15:22:40 -07004938 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004939 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004940 intel_unpin_fb_obj(old_obj);
4941 i915_gem_track_fb(old_obj, NULL,
4942 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004943 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004944 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004945 }
4946
4947 /* Update computed state. */
4948 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4949 if (!connector->encoder || !connector->encoder->crtc)
4950 continue;
4951
4952 if (connector->encoder->crtc != crtc)
4953 continue;
4954
4955 connector->dpms = DRM_MODE_DPMS_OFF;
4956 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004957 }
4958}
4959
Chris Wilsonea5b2132010-08-04 13:50:23 +01004960void intel_encoder_destroy(struct drm_encoder *encoder)
4961{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004962 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004963
Chris Wilsonea5b2132010-08-04 13:50:23 +01004964 drm_encoder_cleanup(encoder);
4965 kfree(intel_encoder);
4966}
4967
Damien Lespiau92373292013-08-08 22:28:57 +01004968/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004969 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4970 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004971static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004972{
4973 if (mode == DRM_MODE_DPMS_ON) {
4974 encoder->connectors_active = true;
4975
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004976 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004977 } else {
4978 encoder->connectors_active = false;
4979
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004980 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004981 }
4982}
4983
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004984/* Cross check the actual hw state with our own modeset state tracking (and it's
4985 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004986static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004987{
4988 if (connector->get_hw_state(connector)) {
4989 struct intel_encoder *encoder = connector->encoder;
4990 struct drm_crtc *crtc;
4991 bool encoder_enabled;
4992 enum pipe pipe;
4993
4994 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4995 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03004996 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004997
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 /* there is no real hw state for MST connectors */
4999 if (connector->mst_port)
5000 return;
5001
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005002 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5003 "wrong connector dpms state\n");
5004 WARN(connector->base.encoder != &encoder->base,
5005 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005006
Dave Airlie36cd7442014-05-02 13:44:18 +10005007 if (encoder) {
5008 WARN(!encoder->connectors_active,
5009 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005010
Dave Airlie36cd7442014-05-02 13:44:18 +10005011 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5012 WARN(!encoder_enabled, "encoder not enabled\n");
5013 if (WARN_ON(!encoder->base.crtc))
5014 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005015
Dave Airlie36cd7442014-05-02 13:44:18 +10005016 crtc = encoder->base.crtc;
5017
5018 WARN(!crtc->enabled, "crtc not enabled\n");
5019 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5020 WARN(pipe != to_intel_crtc(crtc)->pipe,
5021 "encoder active on the wrong pipe\n");
5022 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023 }
5024}
5025
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005026/* Even simpler default implementation, if there's really no special case to
5027 * consider. */
5028void intel_connector_dpms(struct drm_connector *connector, int mode)
5029{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005030 /* All the simple cases only support two dpms states. */
5031 if (mode != DRM_MODE_DPMS_ON)
5032 mode = DRM_MODE_DPMS_OFF;
5033
5034 if (mode == connector->dpms)
5035 return;
5036
5037 connector->dpms = mode;
5038
5039 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005040 if (connector->encoder)
5041 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005042
Daniel Vetterb9805142012-08-31 17:37:33 +02005043 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005044}
5045
Daniel Vetterf0947c32012-07-02 13:10:34 +02005046/* Simple connector->get_hw_state implementation for encoders that support only
5047 * one connector and no cloning and hence the encoder state determines the state
5048 * of the connector. */
5049bool intel_connector_get_hw_state(struct intel_connector *connector)
5050{
Daniel Vetter24929352012-07-02 20:28:59 +02005051 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005052 struct intel_encoder *encoder = connector->encoder;
5053
5054 return encoder->get_hw_state(encoder, &pipe);
5055}
5056
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005057static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5058 struct intel_crtc_config *pipe_config)
5059{
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *pipe_B_crtc =
5062 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5063
5064 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5065 pipe_name(pipe), pipe_config->fdi_lanes);
5066 if (pipe_config->fdi_lanes > 4) {
5067 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5068 pipe_name(pipe), pipe_config->fdi_lanes);
5069 return false;
5070 }
5071
Paulo Zanonibafb6552013-11-02 21:07:44 -07005072 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005073 if (pipe_config->fdi_lanes > 2) {
5074 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5075 pipe_config->fdi_lanes);
5076 return false;
5077 } else {
5078 return true;
5079 }
5080 }
5081
5082 if (INTEL_INFO(dev)->num_pipes == 2)
5083 return true;
5084
5085 /* Ivybridge 3 pipe is really complicated */
5086 switch (pipe) {
5087 case PIPE_A:
5088 return true;
5089 case PIPE_B:
5090 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5091 pipe_config->fdi_lanes > 2) {
5092 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5093 pipe_name(pipe), pipe_config->fdi_lanes);
5094 return false;
5095 }
5096 return true;
5097 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005098 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005099 pipe_B_crtc->config.fdi_lanes <= 2) {
5100 if (pipe_config->fdi_lanes > 2) {
5101 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5102 pipe_name(pipe), pipe_config->fdi_lanes);
5103 return false;
5104 }
5105 } else {
5106 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5107 return false;
5108 }
5109 return true;
5110 default:
5111 BUG();
5112 }
5113}
5114
Daniel Vettere29c22c2013-02-21 00:00:16 +01005115#define RETRY 1
5116static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5117 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005118{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005119 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005120 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005121 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005122 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005123
Daniel Vettere29c22c2013-02-21 00:00:16 +01005124retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005125 /* FDI is a binary signal running at ~2.7GHz, encoding
5126 * each output octet as 10 bits. The actual frequency
5127 * is stored as a divider into a 100MHz clock, and the
5128 * mode pixel clock is stored in units of 1KHz.
5129 * Hence the bw of each lane in terms of the mode signal
5130 * is:
5131 */
5132 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5133
Damien Lespiau241bfc32013-09-25 16:45:37 +01005134 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005135
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005136 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005137 pipe_config->pipe_bpp);
5138
5139 pipe_config->fdi_lanes = lane;
5140
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005141 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005142 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005143
Daniel Vettere29c22c2013-02-21 00:00:16 +01005144 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5145 intel_crtc->pipe, pipe_config);
5146 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5147 pipe_config->pipe_bpp -= 2*3;
5148 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5149 pipe_config->pipe_bpp);
5150 needs_recompute = true;
5151 pipe_config->bw_constrained = true;
5152
5153 goto retry;
5154 }
5155
5156 if (needs_recompute)
5157 return RETRY;
5158
5159 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005160}
5161
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005162static void hsw_compute_ips_config(struct intel_crtc *crtc,
5163 struct intel_crtc_config *pipe_config)
5164{
Jani Nikulad330a952014-01-21 11:24:25 +02005165 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005166 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005167 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005168}
5169
Daniel Vettera43f6e02013-06-07 23:10:32 +02005170static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005171 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005172{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005173 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005174 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005175
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005176 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005177 if (INTEL_INFO(dev)->gen < 4) {
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 int clock_limit =
5180 dev_priv->display.get_display_clock_speed(dev);
5181
5182 /*
5183 * Enable pixel doubling when the dot clock
5184 * is > 90% of the (display) core speed.
5185 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005186 * GDG double wide on either pipe,
5187 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005188 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005189 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005190 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005191 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005192 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005193 }
5194
Damien Lespiau241bfc32013-09-25 16:45:37 +01005195 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005196 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005197 }
Chris Wilson89749352010-09-12 18:25:19 +01005198
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005199 /*
5200 * Pipe horizontal size must be even in:
5201 * - DVO ganged mode
5202 * - LVDS dual channel mode
5203 * - Double wide pipe
5204 */
5205 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5206 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5207 pipe_config->pipe_src_w &= ~1;
5208
Damien Lespiau8693a822013-05-03 18:48:11 +01005209 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5210 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005211 */
5212 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5213 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005214 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005215
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005216 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005217 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005218 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005219 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5220 * for lvds. */
5221 pipe_config->pipe_bpp = 8*3;
5222 }
5223
Damien Lespiauf5adf942013-06-24 18:29:34 +01005224 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005225 hsw_compute_ips_config(crtc, pipe_config);
5226
Daniel Vetter12030432014-06-25 22:02:00 +03005227 /*
5228 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5229 * old clock survives for now.
5230 */
5231 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005232 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005233
Daniel Vetter877d48d2013-04-19 11:24:43 +02005234 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005235 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005236
Daniel Vettere29c22c2013-02-21 00:00:16 +01005237 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005238}
5239
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005240static int valleyview_get_display_clock_speed(struct drm_device *dev)
5241{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int vco = valleyview_get_vco(dev_priv);
5244 u32 val;
5245 int divider;
5246
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005247 /* FIXME: Punit isn't quite ready yet */
5248 if (IS_CHERRYVIEW(dev))
5249 return 400000;
5250
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005251 mutex_lock(&dev_priv->dpio_lock);
5252 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5253 mutex_unlock(&dev_priv->dpio_lock);
5254
5255 divider = val & DISPLAY_FREQUENCY_VALUES;
5256
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005257 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5258 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5259 "cdclk change in progress\n");
5260
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005261 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005262}
5263
Jesse Barnese70236a2009-09-21 10:42:27 -07005264static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005265{
Jesse Barnese70236a2009-09-21 10:42:27 -07005266 return 400000;
5267}
Jesse Barnes79e53942008-11-07 14:24:08 -08005268
Jesse Barnese70236a2009-09-21 10:42:27 -07005269static int i915_get_display_clock_speed(struct drm_device *dev)
5270{
5271 return 333000;
5272}
Jesse Barnes79e53942008-11-07 14:24:08 -08005273
Jesse Barnese70236a2009-09-21 10:42:27 -07005274static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5275{
5276 return 200000;
5277}
Jesse Barnes79e53942008-11-07 14:24:08 -08005278
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005279static int pnv_get_display_clock_speed(struct drm_device *dev)
5280{
5281 u16 gcfgc = 0;
5282
5283 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5284
5285 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5286 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5287 return 267000;
5288 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5289 return 333000;
5290 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5291 return 444000;
5292 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5293 return 200000;
5294 default:
5295 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5296 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5297 return 133000;
5298 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5299 return 167000;
5300 }
5301}
5302
Jesse Barnese70236a2009-09-21 10:42:27 -07005303static int i915gm_get_display_clock_speed(struct drm_device *dev)
5304{
5305 u16 gcfgc = 0;
5306
5307 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5308
5309 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005310 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005311 else {
5312 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5313 case GC_DISPLAY_CLOCK_333_MHZ:
5314 return 333000;
5315 default:
5316 case GC_DISPLAY_CLOCK_190_200_MHZ:
5317 return 190000;
5318 }
5319 }
5320}
Jesse Barnes79e53942008-11-07 14:24:08 -08005321
Jesse Barnese70236a2009-09-21 10:42:27 -07005322static int i865_get_display_clock_speed(struct drm_device *dev)
5323{
5324 return 266000;
5325}
5326
5327static int i855_get_display_clock_speed(struct drm_device *dev)
5328{
5329 u16 hpllcc = 0;
5330 /* Assume that the hardware is in the high speed state. This
5331 * should be the default.
5332 */
5333 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5334 case GC_CLOCK_133_200:
5335 case GC_CLOCK_100_200:
5336 return 200000;
5337 case GC_CLOCK_166_250:
5338 return 250000;
5339 case GC_CLOCK_100_133:
5340 return 133000;
5341 }
5342
5343 /* Shouldn't happen */
5344 return 0;
5345}
5346
5347static int i830_get_display_clock_speed(struct drm_device *dev)
5348{
5349 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005350}
5351
Zhenyu Wang2c072452009-06-05 15:38:42 +08005352static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005353intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005354{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005355 while (*num > DATA_LINK_M_N_MASK ||
5356 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005357 *num >>= 1;
5358 *den >>= 1;
5359 }
5360}
5361
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005362static void compute_m_n(unsigned int m, unsigned int n,
5363 uint32_t *ret_m, uint32_t *ret_n)
5364{
5365 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5366 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5367 intel_reduce_m_n_ratio(ret_m, ret_n);
5368}
5369
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005370void
5371intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5372 int pixel_clock, int link_clock,
5373 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005374{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005375 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005376
5377 compute_m_n(bits_per_pixel * pixel_clock,
5378 link_clock * nlanes * 8,
5379 &m_n->gmch_m, &m_n->gmch_n);
5380
5381 compute_m_n(pixel_clock, link_clock,
5382 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005383}
5384
Chris Wilsona7615032011-01-12 17:04:08 +00005385static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5386{
Jani Nikulad330a952014-01-21 11:24:25 +02005387 if (i915.panel_use_ssc >= 0)
5388 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005389 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005390 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005391}
5392
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005393static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5394{
5395 struct drm_device *dev = crtc->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 int refclk;
5398
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005399 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005400 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005402 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005403 refclk = dev_priv->vbt.lvds_ssc_freq;
5404 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005405 } else if (!IS_GEN2(dev)) {
5406 refclk = 96000;
5407 } else {
5408 refclk = 48000;
5409 }
5410
5411 return refclk;
5412}
5413
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005414static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005415{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005416 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005417}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005418
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005419static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5420{
5421 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005422}
5423
Daniel Vetterf47709a2013-03-28 10:42:02 +01005424static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005425 intel_clock_t *reduced_clock)
5426{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005427 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428 u32 fp, fp2 = 0;
5429
5430 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005432 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005433 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005434 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005435 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005436 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005438 }
5439
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005440 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005441
Daniel Vetterf47709a2013-03-28 10:42:02 +01005442 crtc->lowfreq_avail = false;
5443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005444 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005445 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005446 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005447 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005448 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005449 }
5450}
5451
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005452static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5453 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005454{
5455 u32 reg_val;
5456
5457 /*
5458 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5459 * and set it to a reasonable value instead.
5460 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005462 reg_val &= 0xffffff00;
5463 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005464 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005465
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005466 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005467 reg_val &= 0x8cffffff;
5468 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005471 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005472 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005473 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005475 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476 reg_val &= 0x00ffffff;
5477 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005478 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005479}
5480
Daniel Vetterb5518422013-05-03 11:49:48 +02005481static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5482 struct intel_link_m_n *m_n)
5483{
5484 struct drm_device *dev = crtc->base.dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 int pipe = crtc->pipe;
5487
Daniel Vettere3b95f12013-05-03 11:49:49 +02005488 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5489 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5490 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5491 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005492}
5493
5494static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005495 struct intel_link_m_n *m_n,
5496 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005497{
5498 struct drm_device *dev = crtc->base.dev;
5499 struct drm_i915_private *dev_priv = dev->dev_private;
5500 int pipe = crtc->pipe;
5501 enum transcoder transcoder = crtc->config.cpu_transcoder;
5502
5503 if (INTEL_INFO(dev)->gen >= 5) {
5504 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5505 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5506 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5507 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005508 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5509 * for gen < 8) and if DRRS is supported (to make sure the
5510 * registers are not unnecessarily accessed).
5511 */
5512 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5513 crtc->config.has_drrs) {
5514 I915_WRITE(PIPE_DATA_M2(transcoder),
5515 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5516 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5517 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5518 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5519 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005520 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005521 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5522 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5523 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5524 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005525 }
5526}
5527
Vandana Kannanf769cd22014-08-05 07:51:22 -07005528void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005529{
5530 if (crtc->config.has_pch_encoder)
5531 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5532 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005533 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5534 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005535}
5536
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005538{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005539 u32 dpll, dpll_md;
5540
5541 /*
5542 * Enable DPIO clock input. We should never disable the reference
5543 * clock for pipe B, since VGA hotplug / manual detection depends
5544 * on it.
5545 */
5546 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5547 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5548 /* We should never disable this, set it here for state tracking */
5549 if (crtc->pipe == PIPE_B)
5550 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5551 dpll |= DPLL_VCO_ENABLE;
5552 crtc->config.dpll_hw_state.dpll = dpll;
5553
5554 dpll_md = (crtc->config.pixel_multiplier - 1)
5555 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5556 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5557}
5558
5559static void vlv_prepare_pll(struct intel_crtc *crtc)
5560{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005561 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005563 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005564 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005565 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005566 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005567
Daniel Vetter09153002012-12-12 14:06:44 +01005568 mutex_lock(&dev_priv->dpio_lock);
5569
Daniel Vetterf47709a2013-03-28 10:42:02 +01005570 bestn = crtc->config.dpll.n;
5571 bestm1 = crtc->config.dpll.m1;
5572 bestm2 = crtc->config.dpll.m2;
5573 bestp1 = crtc->config.dpll.p1;
5574 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005575
Jesse Barnes89b667f2013-04-18 14:51:36 -07005576 /* See eDP HDMI DPIO driver vbios notes doc */
5577
5578 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005579 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005580 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005581
5582 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584
5585 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005586 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005587 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589
5590 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005591 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592
5593 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005594 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5595 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5596 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005597 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005598
5599 /*
5600 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5601 * but we don't support that).
5602 * Note: don't use the DAC post divider as it seems unstable.
5603 */
5604 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005606
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005607 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005609
Jesse Barnes89b667f2013-04-18 14:51:36 -07005610 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005611 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005612 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005614 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005615 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005616 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005619
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5621 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5622 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005623 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 0x0df40000);
5626 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005627 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005628 0x0df70000);
5629 } else { /* HDMI or VGA */
5630 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005631 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005633 0x0df70000);
5634 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005636 0x0df40000);
5637 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005638
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005639 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005640 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5641 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5642 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5643 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005645
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005646 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005647 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005648}
5649
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005650static void chv_update_pll(struct intel_crtc *crtc)
5651{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005652 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5653 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5654 DPLL_VCO_ENABLE;
5655 if (crtc->pipe != PIPE_A)
5656 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5657
5658 crtc->config.dpll_hw_state.dpll_md =
5659 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5660}
5661
5662static void chv_prepare_pll(struct intel_crtc *crtc)
5663{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005664 struct drm_device *dev = crtc->base.dev;
5665 struct drm_i915_private *dev_priv = dev->dev_private;
5666 int pipe = crtc->pipe;
5667 int dpll_reg = DPLL(crtc->pipe);
5668 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005669 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005670 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5671 int refclk;
5672
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005673 bestn = crtc->config.dpll.n;
5674 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5675 bestm1 = crtc->config.dpll.m1;
5676 bestm2 = crtc->config.dpll.m2 >> 22;
5677 bestp1 = crtc->config.dpll.p1;
5678 bestp2 = crtc->config.dpll.p2;
5679
5680 /*
5681 * Enable Refclk and SSC
5682 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005683 I915_WRITE(dpll_reg,
5684 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5685
5686 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005687
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005688 /* p1 and p2 divider */
5689 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5690 5 << DPIO_CHV_S1_DIV_SHIFT |
5691 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5692 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5693 1 << DPIO_CHV_K_DIV_SHIFT);
5694
5695 /* Feedback post-divider - m2 */
5696 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5697
5698 /* Feedback refclk divider - n and m1 */
5699 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5700 DPIO_CHV_M1_DIV_BY_2 |
5701 1 << DPIO_CHV_N_DIV_SHIFT);
5702
5703 /* M2 fraction division */
5704 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5705
5706 /* M2 fraction division enable */
5707 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5708 DPIO_CHV_FRAC_DIV_EN |
5709 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5710
5711 /* Loop filter */
5712 refclk = i9xx_get_refclk(&crtc->base, 0);
5713 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5714 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5715 if (refclk == 100000)
5716 intcoeff = 11;
5717 else if (refclk == 38400)
5718 intcoeff = 10;
5719 else
5720 intcoeff = 9;
5721 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5722 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5723
5724 /* AFC Recal */
5725 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5726 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5727 DPIO_AFC_RECAL);
5728
5729 mutex_unlock(&dev_priv->dpio_lock);
5730}
5731
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732static void i9xx_update_pll(struct intel_crtc *crtc,
5733 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005734 int num_connectors)
5735{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005736 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005737 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005738 u32 dpll;
5739 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005740 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005741
Daniel Vetterf47709a2013-03-28 10:42:02 +01005742 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305743
Daniel Vetterf47709a2013-03-28 10:42:02 +01005744 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5745 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005746
5747 dpll = DPLL_VGA_MODE_DIS;
5748
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005750 dpll |= DPLLB_MODE_LVDS;
5751 else
5752 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005753
Daniel Vetteref1b4602013-06-01 17:17:04 +02005754 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005755 dpll |= (crtc->config.pixel_multiplier - 1)
5756 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005757 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005758
5759 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005760 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005761
Daniel Vetterf47709a2013-03-28 10:42:02 +01005762 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005763 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005764
5765 /* compute bitmask from p1 value */
5766 if (IS_PINEVIEW(dev))
5767 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5768 else {
5769 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5770 if (IS_G4X(dev) && reduced_clock)
5771 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5772 }
5773 switch (clock->p2) {
5774 case 5:
5775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5776 break;
5777 case 7:
5778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5779 break;
5780 case 10:
5781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5782 break;
5783 case 14:
5784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5785 break;
5786 }
5787 if (INTEL_INFO(dev)->gen >= 4)
5788 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5789
Daniel Vetter09ede542013-04-30 14:01:45 +02005790 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005791 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005792 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005793 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5794 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5795 else
5796 dpll |= PLL_REF_INPUT_DREFCLK;
5797
5798 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005799 crtc->config.dpll_hw_state.dpll = dpll;
5800
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005801 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005802 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5803 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005804 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005805 }
5806}
5807
Daniel Vetterf47709a2013-03-28 10:42:02 +01005808static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005809 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005810 int num_connectors)
5811{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005814 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005816
Daniel Vetterf47709a2013-03-28 10:42:02 +01005817 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305818
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005819 dpll = DPLL_VGA_MODE_DIS;
5820
Daniel Vetterf47709a2013-03-28 10:42:02 +01005821 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005822 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5823 } else {
5824 if (clock->p1 == 2)
5825 dpll |= PLL_P1_DIVIDE_BY_TWO;
5826 else
5827 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5828 if (clock->p2 == 4)
5829 dpll |= PLL_P2_DIVIDE_BY_4;
5830 }
5831
Daniel Vetter4a33e482013-07-06 12:52:05 +02005832 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5833 dpll |= DPLL_DVO_2X_MODE;
5834
Daniel Vetterf47709a2013-03-28 10:42:02 +01005835 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005836 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5838 else
5839 dpll |= PLL_REF_INPUT_DREFCLK;
5840
5841 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005842 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005843}
5844
Daniel Vetter8a654f32013-06-01 17:16:22 +02005845static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005846{
5847 struct drm_device *dev = intel_crtc->base.dev;
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005850 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005851 struct drm_display_mode *adjusted_mode =
5852 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005853 uint32_t crtc_vtotal, crtc_vblank_end;
5854 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005855
5856 /* We need to be careful not to changed the adjusted mode, for otherwise
5857 * the hw state checker will get angry at the mismatch. */
5858 crtc_vtotal = adjusted_mode->crtc_vtotal;
5859 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005860
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005861 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005863 crtc_vtotal -= 1;
5864 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005865
5866 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5867 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5868 else
5869 vsyncshift = adjusted_mode->crtc_hsync_start -
5870 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005871 if (vsyncshift < 0)
5872 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005873 }
5874
5875 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005876 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005877
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005878 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005879 (adjusted_mode->crtc_hdisplay - 1) |
5880 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005881 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005882 (adjusted_mode->crtc_hblank_start - 1) |
5883 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005884 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885 (adjusted_mode->crtc_hsync_start - 1) |
5886 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5887
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005888 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005890 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005891 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005892 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005893 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005894 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005895 (adjusted_mode->crtc_vsync_start - 1) |
5896 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5897
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005898 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5899 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5900 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5901 * bits. */
5902 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5903 (pipe == PIPE_B || pipe == PIPE_C))
5904 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5905
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005906 /* pipesrc controls the size that is scaled from, which should
5907 * always be the user's requested size.
5908 */
5909 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005910 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5911 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005912}
5913
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005914static void intel_get_pipe_timings(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5920 uint32_t tmp;
5921
5922 tmp = I915_READ(HTOTAL(cpu_transcoder));
5923 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5924 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5925 tmp = I915_READ(HBLANK(cpu_transcoder));
5926 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5927 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5928 tmp = I915_READ(HSYNC(cpu_transcoder));
5929 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5930 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5931
5932 tmp = I915_READ(VTOTAL(cpu_transcoder));
5933 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5934 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5935 tmp = I915_READ(VBLANK(cpu_transcoder));
5936 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5937 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5938 tmp = I915_READ(VSYNC(cpu_transcoder));
5939 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5940 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5941
5942 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5943 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5944 pipe_config->adjusted_mode.crtc_vtotal += 1;
5945 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5946 }
5947
5948 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005949 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5950 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5951
5952 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5953 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005954}
5955
Daniel Vetterf6a83282014-02-11 15:28:57 -08005956void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5957 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005958{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005959 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5960 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5961 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5962 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005963
Daniel Vetterf6a83282014-02-11 15:28:57 -08005964 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5965 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5966 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5967 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005968
Daniel Vetterf6a83282014-02-11 15:28:57 -08005969 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005970
Daniel Vetterf6a83282014-02-11 15:28:57 -08005971 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5972 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005973}
5974
Daniel Vetter84b046f2013-02-19 18:48:54 +01005975static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5976{
5977 struct drm_device *dev = intel_crtc->base.dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 uint32_t pipeconf;
5980
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005981 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005982
Daniel Vetter67c72a12013-09-24 11:46:14 +02005983 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5984 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5985 pipeconf |= PIPECONF_ENABLE;
5986
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005987 if (intel_crtc->config.double_wide)
5988 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005989
Daniel Vetterff9ce462013-04-24 14:57:17 +02005990 /* only g4x and later have fancy bpc/dither controls */
5991 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005992 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5993 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5994 pipeconf |= PIPECONF_DITHER_EN |
5995 PIPECONF_DITHER_TYPE_SP;
5996
5997 switch (intel_crtc->config.pipe_bpp) {
5998 case 18:
5999 pipeconf |= PIPECONF_6BPC;
6000 break;
6001 case 24:
6002 pipeconf |= PIPECONF_8BPC;
6003 break;
6004 case 30:
6005 pipeconf |= PIPECONF_10BPC;
6006 break;
6007 default:
6008 /* Case prevented by intel_choose_pipe_bpp_dither. */
6009 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006010 }
6011 }
6012
6013 if (HAS_PIPE_CXSR(dev)) {
6014 if (intel_crtc->lowfreq_avail) {
6015 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6016 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6017 } else {
6018 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006019 }
6020 }
6021
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006022 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6023 if (INTEL_INFO(dev)->gen < 4 ||
6024 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6025 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6026 else
6027 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6028 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006029 pipeconf |= PIPECONF_PROGRESSIVE;
6030
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006031 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6032 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006033
Daniel Vetter84b046f2013-02-19 18:48:54 +01006034 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6035 POSTING_READ(PIPECONF(intel_crtc->pipe));
6036}
6037
Eric Anholtf564048e2011-03-30 13:01:02 -07006038static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006039 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006040 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006041{
6042 struct drm_device *dev = crtc->dev;
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006045 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006046 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006047 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006048 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006049 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006050 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006051
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006052 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006053 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 case INTEL_OUTPUT_LVDS:
6055 is_lvds = true;
6056 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006057 case INTEL_OUTPUT_DSI:
6058 is_dsi = true;
6059 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006060 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006061
Eric Anholtc751ce42010-03-25 11:48:48 -07006062 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006063 }
6064
Jani Nikulaf2335332013-09-13 11:03:09 +03006065 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006066 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006067
Jani Nikulaf2335332013-09-13 11:03:09 +03006068 if (!intel_crtc->config.clock_set) {
6069 refclk = i9xx_get_refclk(crtc, num_connectors);
6070
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006071 /*
6072 * Returns a set of divisors for the desired target clock with
6073 * the given refclk, or FALSE. The returned values represent
6074 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6075 * 2) / p1 / p2.
6076 */
6077 limit = intel_limit(crtc, refclk);
6078 ok = dev_priv->display.find_dpll(limit, crtc,
6079 intel_crtc->config.port_clock,
6080 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006081 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006082 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6083 return -EINVAL;
6084 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006085
Jani Nikulaf2335332013-09-13 11:03:09 +03006086 if (is_lvds && dev_priv->lvds_downclock_avail) {
6087 /*
6088 * Ensure we match the reduced clock's P to the target
6089 * clock. If the clocks don't match, we can't switch
6090 * the display clock by using the FP0/FP1. In such case
6091 * we will disable the LVDS downclock feature.
6092 */
6093 has_reduced_clock =
6094 dev_priv->display.find_dpll(limit, crtc,
6095 dev_priv->lvds_downclock,
6096 refclk, &clock,
6097 &reduced_clock);
6098 }
6099 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006100 intel_crtc->config.dpll.n = clock.n;
6101 intel_crtc->config.dpll.m1 = clock.m1;
6102 intel_crtc->config.dpll.m2 = clock.m2;
6103 intel_crtc->config.dpll.p1 = clock.p1;
6104 intel_crtc->config.dpll.p2 = clock.p2;
6105 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006106
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006107 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006108 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306109 has_reduced_clock ? &reduced_clock : NULL,
6110 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006111 } else if (IS_CHERRYVIEW(dev)) {
6112 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006113 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006114 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006115 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006116 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006117 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006118 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006119 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006120
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006121 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006122}
6123
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006124static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6125 struct intel_crtc_config *pipe_config)
6126{
6127 struct drm_device *dev = crtc->base.dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 uint32_t tmp;
6130
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006131 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6132 return;
6133
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006134 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006135 if (!(tmp & PFIT_ENABLE))
6136 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006137
Daniel Vetter06922822013-07-11 13:35:40 +02006138 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006139 if (INTEL_INFO(dev)->gen < 4) {
6140 if (crtc->pipe != PIPE_B)
6141 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006142 } else {
6143 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6144 return;
6145 }
6146
Daniel Vetter06922822013-07-11 13:35:40 +02006147 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006148 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6149 if (INTEL_INFO(dev)->gen < 5)
6150 pipe_config->gmch_pfit.lvds_border_bits =
6151 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6152}
6153
Jesse Barnesacbec812013-09-20 11:29:32 -07006154static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6155 struct intel_crtc_config *pipe_config)
6156{
6157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 int pipe = pipe_config->cpu_transcoder;
6160 intel_clock_t clock;
6161 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006162 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006163
Shobhit Kumarf573de52014-07-30 20:32:37 +05306164 /* In case of MIPI DPLL will not even be used */
6165 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6166 return;
6167
Jesse Barnesacbec812013-09-20 11:29:32 -07006168 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006169 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006170 mutex_unlock(&dev_priv->dpio_lock);
6171
6172 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6173 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6174 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6175 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6176 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6177
Ville Syrjäläf6466282013-10-14 14:50:31 +03006178 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006179
Ville Syrjäläf6466282013-10-14 14:50:31 +03006180 /* clock.dot is the fast clock */
6181 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006182}
6183
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006184static void i9xx_get_plane_config(struct intel_crtc *crtc,
6185 struct intel_plane_config *plane_config)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
6189 u32 val, base, offset;
6190 int pipe = crtc->pipe, plane = crtc->plane;
6191 int fourcc, pixel_format;
6192 int aligned_height;
6193
Dave Airlie66e514c2014-04-03 07:51:54 +10006194 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6195 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006196 DRM_DEBUG_KMS("failed to alloc fb\n");
6197 return;
6198 }
6199
6200 val = I915_READ(DSPCNTR(plane));
6201
6202 if (INTEL_INFO(dev)->gen >= 4)
6203 if (val & DISPPLANE_TILED)
6204 plane_config->tiled = true;
6205
6206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6207 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006208 crtc->base.primary->fb->pixel_format = fourcc;
6209 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210 drm_format_plane_cpp(fourcc, 0) * 8;
6211
6212 if (INTEL_INFO(dev)->gen >= 4) {
6213 if (plane_config->tiled)
6214 offset = I915_READ(DSPTILEOFF(plane));
6215 else
6216 offset = I915_READ(DSPLINOFF(plane));
6217 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6218 } else {
6219 base = I915_READ(DSPADDR(plane));
6220 }
6221 plane_config->base = base;
6222
6223 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006224 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6225 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006226
6227 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006228 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006229
Dave Airlie66e514c2014-04-03 07:51:54 +10006230 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006231 plane_config->tiled);
6232
Fabian Frederick1267a262014-07-01 20:39:41 +02006233 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6234 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006235
6236 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006237 pipe, plane, crtc->base.primary->fb->width,
6238 crtc->base.primary->fb->height,
6239 crtc->base.primary->fb->bits_per_pixel, base,
6240 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006241 plane_config->size);
6242
6243}
6244
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006245static void chv_crtc_clock_get(struct intel_crtc *crtc,
6246 struct intel_crtc_config *pipe_config)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 int pipe = pipe_config->cpu_transcoder;
6251 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6252 intel_clock_t clock;
6253 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6254 int refclk = 100000;
6255
6256 mutex_lock(&dev_priv->dpio_lock);
6257 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6258 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6259 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6260 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6261 mutex_unlock(&dev_priv->dpio_lock);
6262
6263 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6264 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6265 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6266 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6267 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6268
6269 chv_clock(refclk, &clock);
6270
6271 /* clock.dot is the fast clock */
6272 pipe_config->port_clock = clock.dot / 5;
6273}
6274
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006275static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6276 struct intel_crtc_config *pipe_config)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 uint32_t tmp;
6281
Imre Deakb5482bd2014-03-05 16:20:55 +02006282 if (!intel_display_power_enabled(dev_priv,
6283 POWER_DOMAIN_PIPE(crtc->pipe)))
6284 return false;
6285
Daniel Vettere143a212013-07-04 12:01:15 +02006286 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006287 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006289 tmp = I915_READ(PIPECONF(crtc->pipe));
6290 if (!(tmp & PIPECONF_ENABLE))
6291 return false;
6292
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6294 switch (tmp & PIPECONF_BPC_MASK) {
6295 case PIPECONF_6BPC:
6296 pipe_config->pipe_bpp = 18;
6297 break;
6298 case PIPECONF_8BPC:
6299 pipe_config->pipe_bpp = 24;
6300 break;
6301 case PIPECONF_10BPC:
6302 pipe_config->pipe_bpp = 30;
6303 break;
6304 default:
6305 break;
6306 }
6307 }
6308
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006309 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6310 pipe_config->limited_color_range = true;
6311
Ville Syrjälä282740f2013-09-04 18:30:03 +03006312 if (INTEL_INFO(dev)->gen < 4)
6313 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6314
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006315 intel_get_pipe_timings(crtc, pipe_config);
6316
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006317 i9xx_get_pfit_config(crtc, pipe_config);
6318
Daniel Vetter6c49f242013-06-06 12:45:25 +02006319 if (INTEL_INFO(dev)->gen >= 4) {
6320 tmp = I915_READ(DPLL_MD(crtc->pipe));
6321 pipe_config->pixel_multiplier =
6322 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6323 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006324 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006325 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6326 tmp = I915_READ(DPLL(crtc->pipe));
6327 pipe_config->pixel_multiplier =
6328 ((tmp & SDVO_MULTIPLIER_MASK)
6329 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6330 } else {
6331 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6332 * port and will be fixed up in the encoder->get_config
6333 * function. */
6334 pipe_config->pixel_multiplier = 1;
6335 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006336 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6337 if (!IS_VALLEYVIEW(dev)) {
6338 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6339 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006340 } else {
6341 /* Mask out read-only status bits. */
6342 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6343 DPLL_PORTC_READY_MASK |
6344 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006345 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006346
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006347 if (IS_CHERRYVIEW(dev))
6348 chv_crtc_clock_get(crtc, pipe_config);
6349 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006350 vlv_crtc_clock_get(crtc, pipe_config);
6351 else
6352 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006353
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006354 return true;
6355}
6356
Paulo Zanonidde86e22012-12-01 12:04:25 -02006357static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006358{
6359 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006360 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006361 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006362 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006363 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006364 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006365 bool has_ck505 = false;
6366 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006367
6368 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006369 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006370 switch (encoder->type) {
6371 case INTEL_OUTPUT_LVDS:
6372 has_panel = true;
6373 has_lvds = true;
6374 break;
6375 case INTEL_OUTPUT_EDP:
6376 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006377 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006378 has_cpu_edp = true;
6379 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006380 }
6381 }
6382
Keith Packard99eb6a02011-09-26 14:29:12 -07006383 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006384 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006385 can_ssc = has_ck505;
6386 } else {
6387 has_ck505 = false;
6388 can_ssc = true;
6389 }
6390
Imre Deak2de69052013-05-08 13:14:04 +03006391 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6392 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006393
6394 /* Ironlake: try to setup display ref clock before DPLL
6395 * enabling. This is only under driver's control after
6396 * PCH B stepping, previous chipset stepping should be
6397 * ignoring this setting.
6398 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006399 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006400
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006401 /* As we must carefully and slowly disable/enable each source in turn,
6402 * compute the final state we want first and check if we need to
6403 * make any changes at all.
6404 */
6405 final = val;
6406 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006407 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006408 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006409 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006410 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6411
6412 final &= ~DREF_SSC_SOURCE_MASK;
6413 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6414 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006415
Keith Packard199e5d72011-09-22 12:01:57 -07006416 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006417 final |= DREF_SSC_SOURCE_ENABLE;
6418
6419 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6420 final |= DREF_SSC1_ENABLE;
6421
6422 if (has_cpu_edp) {
6423 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6424 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6425 else
6426 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6427 } else
6428 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6429 } else {
6430 final |= DREF_SSC_SOURCE_DISABLE;
6431 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6432 }
6433
6434 if (final == val)
6435 return;
6436
6437 /* Always enable nonspread source */
6438 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6439
6440 if (has_ck505)
6441 val |= DREF_NONSPREAD_CK505_ENABLE;
6442 else
6443 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6444
6445 if (has_panel) {
6446 val &= ~DREF_SSC_SOURCE_MASK;
6447 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006448
Keith Packard199e5d72011-09-22 12:01:57 -07006449 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006450 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006451 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006452 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006453 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006454 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006455
6456 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006457 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006458 POSTING_READ(PCH_DREF_CONTROL);
6459 udelay(200);
6460
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006462
6463 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006464 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006465 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006466 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006467 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006468 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006469 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006470 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006471 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006472
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006473 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006474 POSTING_READ(PCH_DREF_CONTROL);
6475 udelay(200);
6476 } else {
6477 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6478
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006479 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006480
6481 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006482 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006483
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006484 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006485 POSTING_READ(PCH_DREF_CONTROL);
6486 udelay(200);
6487
6488 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006489 val &= ~DREF_SSC_SOURCE_MASK;
6490 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006491
6492 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006493 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006494
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006495 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006496 POSTING_READ(PCH_DREF_CONTROL);
6497 udelay(200);
6498 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006499
6500 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006501}
6502
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006503static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006504{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006505 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006506
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006507 tmp = I915_READ(SOUTH_CHICKEN2);
6508 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6509 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006510
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006511 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6512 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6513 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006514
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006515 tmp = I915_READ(SOUTH_CHICKEN2);
6516 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6517 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006518
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006519 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6520 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6521 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006522}
6523
6524/* WaMPhyProgramming:hsw */
6525static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6526{
6527 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006528
6529 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6530 tmp &= ~(0xFF << 24);
6531 tmp |= (0x12 << 24);
6532 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6533
Paulo Zanonidde86e22012-12-01 12:04:25 -02006534 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6535 tmp |= (1 << 11);
6536 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6537
6538 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6539 tmp |= (1 << 11);
6540 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6541
Paulo Zanonidde86e22012-12-01 12:04:25 -02006542 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6543 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6544 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6545
6546 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6547 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6548 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6549
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006550 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6551 tmp &= ~(7 << 13);
6552 tmp |= (5 << 13);
6553 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006554
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006555 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6556 tmp &= ~(7 << 13);
6557 tmp |= (5 << 13);
6558 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006559
6560 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6561 tmp &= ~0xFF;
6562 tmp |= 0x1C;
6563 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6564
6565 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6566 tmp &= ~0xFF;
6567 tmp |= 0x1C;
6568 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6569
6570 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6571 tmp &= ~(0xFF << 16);
6572 tmp |= (0x1C << 16);
6573 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6574
6575 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6576 tmp &= ~(0xFF << 16);
6577 tmp |= (0x1C << 16);
6578 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6579
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006580 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6581 tmp |= (1 << 27);
6582 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006583
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006584 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6585 tmp |= (1 << 27);
6586 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006587
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006588 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6589 tmp &= ~(0xF << 28);
6590 tmp |= (4 << 28);
6591 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006592
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006593 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6594 tmp &= ~(0xF << 28);
6595 tmp |= (4 << 28);
6596 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006597}
6598
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006599/* Implements 3 different sequences from BSpec chapter "Display iCLK
6600 * Programming" based on the parameters passed:
6601 * - Sequence to enable CLKOUT_DP
6602 * - Sequence to enable CLKOUT_DP without spread
6603 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6604 */
6605static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6606 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006607{
6608 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006609 uint32_t reg, tmp;
6610
6611 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6612 with_spread = true;
6613 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6614 with_fdi, "LP PCH doesn't have FDI\n"))
6615 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006616
6617 mutex_lock(&dev_priv->dpio_lock);
6618
6619 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6620 tmp &= ~SBI_SSCCTL_DISABLE;
6621 tmp |= SBI_SSCCTL_PATHALT;
6622 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6623
6624 udelay(24);
6625
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006626 if (with_spread) {
6627 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6628 tmp &= ~SBI_SSCCTL_PATHALT;
6629 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006630
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006631 if (with_fdi) {
6632 lpt_reset_fdi_mphy(dev_priv);
6633 lpt_program_fdi_mphy(dev_priv);
6634 }
6635 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006636
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006637 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6638 SBI_GEN0 : SBI_DBUFF0;
6639 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6640 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6641 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006642
6643 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006644}
6645
Paulo Zanoni47701c32013-07-23 11:19:25 -03006646/* Sequence to disable CLKOUT_DP */
6647static void lpt_disable_clkout_dp(struct drm_device *dev)
6648{
6649 struct drm_i915_private *dev_priv = dev->dev_private;
6650 uint32_t reg, tmp;
6651
6652 mutex_lock(&dev_priv->dpio_lock);
6653
6654 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6655 SBI_GEN0 : SBI_DBUFF0;
6656 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6657 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6658 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6659
6660 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6661 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6662 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6663 tmp |= SBI_SSCCTL_PATHALT;
6664 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6665 udelay(32);
6666 }
6667 tmp |= SBI_SSCCTL_DISABLE;
6668 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6669 }
6670
6671 mutex_unlock(&dev_priv->dpio_lock);
6672}
6673
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006674static void lpt_init_pch_refclk(struct drm_device *dev)
6675{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006676 struct intel_encoder *encoder;
6677 bool has_vga = false;
6678
Damien Lespiaub2784e12014-08-05 11:29:37 +01006679 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006680 switch (encoder->type) {
6681 case INTEL_OUTPUT_ANALOG:
6682 has_vga = true;
6683 break;
6684 }
6685 }
6686
Paulo Zanoni47701c32013-07-23 11:19:25 -03006687 if (has_vga)
6688 lpt_enable_clkout_dp(dev, true, true);
6689 else
6690 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006691}
6692
Paulo Zanonidde86e22012-12-01 12:04:25 -02006693/*
6694 * Initialize reference clocks when the driver loads
6695 */
6696void intel_init_pch_refclk(struct drm_device *dev)
6697{
6698 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6699 ironlake_init_pch_refclk(dev);
6700 else if (HAS_PCH_LPT(dev))
6701 lpt_init_pch_refclk(dev);
6702}
6703
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006704static int ironlake_get_refclk(struct drm_crtc *crtc)
6705{
6706 struct drm_device *dev = crtc->dev;
6707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006709 int num_connectors = 0;
6710 bool is_lvds = false;
6711
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006712 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006713 switch (encoder->type) {
6714 case INTEL_OUTPUT_LVDS:
6715 is_lvds = true;
6716 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006717 }
6718 num_connectors++;
6719 }
6720
6721 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006722 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006723 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006724 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006725 }
6726
6727 return 120000;
6728}
6729
Daniel Vetter6ff93602013-04-19 11:24:36 +02006730static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006731{
6732 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6734 int pipe = intel_crtc->pipe;
6735 uint32_t val;
6736
Daniel Vetter78114072013-06-13 00:54:57 +02006737 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006738
Daniel Vetter965e0c42013-03-27 00:44:57 +01006739 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006740 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006741 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006742 break;
6743 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006744 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006745 break;
6746 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006747 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006748 break;
6749 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006750 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006751 break;
6752 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006753 /* Case prevented by intel_choose_pipe_bpp_dither. */
6754 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006755 }
6756
Daniel Vetterd8b32242013-04-25 17:54:44 +02006757 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006758 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6759
Daniel Vetter6ff93602013-04-19 11:24:36 +02006760 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006761 val |= PIPECONF_INTERLACED_ILK;
6762 else
6763 val |= PIPECONF_PROGRESSIVE;
6764
Daniel Vetter50f3b012013-03-27 00:44:56 +01006765 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006766 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006767
Paulo Zanonic8203562012-09-12 10:06:29 -03006768 I915_WRITE(PIPECONF(pipe), val);
6769 POSTING_READ(PIPECONF(pipe));
6770}
6771
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006772/*
6773 * Set up the pipe CSC unit.
6774 *
6775 * Currently only full range RGB to limited range RGB conversion
6776 * is supported, but eventually this should handle various
6777 * RGB<->YCbCr scenarios as well.
6778 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006779static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006780{
6781 struct drm_device *dev = crtc->dev;
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6784 int pipe = intel_crtc->pipe;
6785 uint16_t coeff = 0x7800; /* 1.0 */
6786
6787 /*
6788 * TODO: Check what kind of values actually come out of the pipe
6789 * with these coeff/postoff values and adjust to get the best
6790 * accuracy. Perhaps we even need to take the bpc value into
6791 * consideration.
6792 */
6793
Daniel Vetter50f3b012013-03-27 00:44:56 +01006794 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006795 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6796
6797 /*
6798 * GY/GU and RY/RU should be the other way around according
6799 * to BSpec, but reality doesn't agree. Just set them up in
6800 * a way that results in the correct picture.
6801 */
6802 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6803 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6804
6805 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6806 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6807
6808 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6809 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6810
6811 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6812 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6813 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6814
6815 if (INTEL_INFO(dev)->gen > 6) {
6816 uint16_t postoff = 0;
6817
Daniel Vetter50f3b012013-03-27 00:44:56 +01006818 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006819 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006820
6821 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6822 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6823 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6824
6825 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6826 } else {
6827 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6828
Daniel Vetter50f3b012013-03-27 00:44:56 +01006829 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006830 mode |= CSC_BLACK_SCREEN_OFFSET;
6831
6832 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6833 }
6834}
6835
Daniel Vetter6ff93602013-04-19 11:24:36 +02006836static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006837{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006838 struct drm_device *dev = crtc->dev;
6839 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006841 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006842 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006843 uint32_t val;
6844
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006845 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006846
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006847 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006848 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6849
Daniel Vetter6ff93602013-04-19 11:24:36 +02006850 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006851 val |= PIPECONF_INTERLACED_ILK;
6852 else
6853 val |= PIPECONF_PROGRESSIVE;
6854
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006855 I915_WRITE(PIPECONF(cpu_transcoder), val);
6856 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006857
6858 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6859 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006860
6861 if (IS_BROADWELL(dev)) {
6862 val = 0;
6863
6864 switch (intel_crtc->config.pipe_bpp) {
6865 case 18:
6866 val |= PIPEMISC_DITHER_6_BPC;
6867 break;
6868 case 24:
6869 val |= PIPEMISC_DITHER_8_BPC;
6870 break;
6871 case 30:
6872 val |= PIPEMISC_DITHER_10_BPC;
6873 break;
6874 case 36:
6875 val |= PIPEMISC_DITHER_12_BPC;
6876 break;
6877 default:
6878 /* Case prevented by pipe_config_set_bpp. */
6879 BUG();
6880 }
6881
6882 if (intel_crtc->config.dither)
6883 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6884
6885 I915_WRITE(PIPEMISC(pipe), val);
6886 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006887}
6888
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006889static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006890 intel_clock_t *clock,
6891 bool *has_reduced_clock,
6892 intel_clock_t *reduced_clock)
6893{
6894 struct drm_device *dev = crtc->dev;
6895 struct drm_i915_private *dev_priv = dev->dev_private;
6896 struct intel_encoder *intel_encoder;
6897 int refclk;
6898 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006899 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006900
6901 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6902 switch (intel_encoder->type) {
6903 case INTEL_OUTPUT_LVDS:
6904 is_lvds = true;
6905 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006906 }
6907 }
6908
6909 refclk = ironlake_get_refclk(crtc);
6910
6911 /*
6912 * Returns a set of divisors for the desired target clock with the given
6913 * refclk, or FALSE. The returned values represent the clock equation:
6914 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6915 */
6916 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006917 ret = dev_priv->display.find_dpll(limit, crtc,
6918 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006919 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006920 if (!ret)
6921 return false;
6922
6923 if (is_lvds && dev_priv->lvds_downclock_avail) {
6924 /*
6925 * Ensure we match the reduced clock's P to the target clock.
6926 * If the clocks don't match, we can't switch the display clock
6927 * by using the FP0/FP1. In such case we will disable the LVDS
6928 * downclock feature.
6929 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006930 *has_reduced_clock =
6931 dev_priv->display.find_dpll(limit, crtc,
6932 dev_priv->lvds_downclock,
6933 refclk, clock,
6934 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006935 }
6936
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006937 return true;
6938}
6939
Paulo Zanonid4b19312012-11-29 11:29:32 -02006940int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6941{
6942 /*
6943 * Account for spread spectrum to avoid
6944 * oversubscribing the link. Max center spread
6945 * is 2.5%; use 5% for safety's sake.
6946 */
6947 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006948 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006949}
6950
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006951static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006952{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006953 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006954}
6955
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006956static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006957 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006958 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006959{
6960 struct drm_crtc *crtc = &intel_crtc->base;
6961 struct drm_device *dev = crtc->dev;
6962 struct drm_i915_private *dev_priv = dev->dev_private;
6963 struct intel_encoder *intel_encoder;
6964 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006965 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006966 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006967
6968 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6969 switch (intel_encoder->type) {
6970 case INTEL_OUTPUT_LVDS:
6971 is_lvds = true;
6972 break;
6973 case INTEL_OUTPUT_SDVO:
6974 case INTEL_OUTPUT_HDMI:
6975 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006976 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006977 }
6978
6979 num_connectors++;
6980 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006981
Chris Wilsonc1858122010-12-03 21:35:48 +00006982 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006983 factor = 21;
6984 if (is_lvds) {
6985 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006986 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006987 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006988 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006989 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006990 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006991
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006992 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006993 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006994
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006995 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6996 *fp2 |= FP_CB_TUNE;
6997
Chris Wilson5eddb702010-09-11 13:48:45 +01006998 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006999
Eric Anholta07d6782011-03-30 13:01:08 -07007000 if (is_lvds)
7001 dpll |= DPLLB_MODE_LVDS;
7002 else
7003 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007004
Daniel Vetteref1b4602013-06-01 17:17:04 +02007005 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7006 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007007
7008 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007009 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007010 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007011 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007012
Eric Anholta07d6782011-03-30 13:01:08 -07007013 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007014 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007015 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007016 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007017
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007018 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007019 case 5:
7020 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7021 break;
7022 case 7:
7023 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7024 break;
7025 case 10:
7026 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7027 break;
7028 case 14:
7029 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7030 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007031 }
7032
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007033 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007034 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007035 else
7036 dpll |= PLL_REF_INPUT_DREFCLK;
7037
Daniel Vetter959e16d2013-06-05 13:34:21 +02007038 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007039}
7040
Jesse Barnes79e53942008-11-07 14:24:08 -08007041static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007042 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007043 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007044{
7045 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007047 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007048 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007049 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007050 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007051 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007052 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007053 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007054
7055 for_each_encoder_on_crtc(dev, crtc, encoder) {
7056 switch (encoder->type) {
7057 case INTEL_OUTPUT_LVDS:
7058 is_lvds = true;
7059 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007060 }
7061
7062 num_connectors++;
7063 }
7064
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007065 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7066 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7067
Daniel Vetterff9a6752013-06-01 17:16:21 +02007068 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007069 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007070 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007071 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7072 return -EINVAL;
7073 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007074 /* Compat-code for transition, will disappear. */
7075 if (!intel_crtc->config.clock_set) {
7076 intel_crtc->config.dpll.n = clock.n;
7077 intel_crtc->config.dpll.m1 = clock.m1;
7078 intel_crtc->config.dpll.m2 = clock.m2;
7079 intel_crtc->config.dpll.p1 = clock.p1;
7080 intel_crtc->config.dpll.p2 = clock.p2;
7081 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007082
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007083 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007084 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007085 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007086 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007088
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007089 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007090 &fp, &reduced_clock,
7091 has_reduced_clock ? &fp2 : NULL);
7092
Daniel Vetter959e16d2013-06-05 13:34:21 +02007093 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007094 intel_crtc->config.dpll_hw_state.fp0 = fp;
7095 if (has_reduced_clock)
7096 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7097 else
7098 intel_crtc->config.dpll_hw_state.fp1 = fp;
7099
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007100 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007101 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007102 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007103 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007104 return -EINVAL;
7105 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007106 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007107 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007108
Jani Nikulad330a952014-01-21 11:24:25 +02007109 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007110 intel_crtc->lowfreq_avail = true;
7111 else
7112 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007113
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007114 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007115}
7116
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007117static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7118 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007119{
7120 struct drm_device *dev = crtc->base.dev;
7121 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007122 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007123
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007124 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7125 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7126 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7127 & ~TU_SIZE_MASK;
7128 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7129 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7130 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7131}
7132
7133static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7134 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007135 struct intel_link_m_n *m_n,
7136 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007137{
7138 struct drm_device *dev = crtc->base.dev;
7139 struct drm_i915_private *dev_priv = dev->dev_private;
7140 enum pipe pipe = crtc->pipe;
7141
7142 if (INTEL_INFO(dev)->gen >= 5) {
7143 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7144 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7145 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7146 & ~TU_SIZE_MASK;
7147 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7148 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7149 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007150 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7151 * gen < 8) and if DRRS is supported (to make sure the
7152 * registers are not unnecessarily read).
7153 */
7154 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7155 crtc->config.has_drrs) {
7156 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7157 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7158 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7159 & ~TU_SIZE_MASK;
7160 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7161 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7162 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7163 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007164 } else {
7165 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7166 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7167 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7168 & ~TU_SIZE_MASK;
7169 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7170 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7171 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7172 }
7173}
7174
7175void intel_dp_get_m_n(struct intel_crtc *crtc,
7176 struct intel_crtc_config *pipe_config)
7177{
7178 if (crtc->config.has_pch_encoder)
7179 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7180 else
7181 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007182 &pipe_config->dp_m_n,
7183 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007184}
7185
Daniel Vetter72419202013-04-04 13:28:53 +02007186static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7187 struct intel_crtc_config *pipe_config)
7188{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007189 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007190 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007191}
7192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007193static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7194 struct intel_crtc_config *pipe_config)
7195{
7196 struct drm_device *dev = crtc->base.dev;
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 uint32_t tmp;
7199
7200 tmp = I915_READ(PF_CTL(crtc->pipe));
7201
7202 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007203 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007204 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7205 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007206
7207 /* We currently do not free assignements of panel fitters on
7208 * ivb/hsw (since we don't use the higher upscaling modes which
7209 * differentiates them) so just WARN about this case for now. */
7210 if (IS_GEN7(dev)) {
7211 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7212 PF_PIPE_SEL_IVB(crtc->pipe));
7213 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007214 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007215}
7216
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007217static void ironlake_get_plane_config(struct intel_crtc *crtc,
7218 struct intel_plane_config *plane_config)
7219{
7220 struct drm_device *dev = crtc->base.dev;
7221 struct drm_i915_private *dev_priv = dev->dev_private;
7222 u32 val, base, offset;
7223 int pipe = crtc->pipe, plane = crtc->plane;
7224 int fourcc, pixel_format;
7225 int aligned_height;
7226
Dave Airlie66e514c2014-04-03 07:51:54 +10007227 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7228 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007229 DRM_DEBUG_KMS("failed to alloc fb\n");
7230 return;
7231 }
7232
7233 val = I915_READ(DSPCNTR(plane));
7234
7235 if (INTEL_INFO(dev)->gen >= 4)
7236 if (val & DISPPLANE_TILED)
7237 plane_config->tiled = true;
7238
7239 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7240 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007241 crtc->base.primary->fb->pixel_format = fourcc;
7242 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007243 drm_format_plane_cpp(fourcc, 0) * 8;
7244
7245 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7246 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7247 offset = I915_READ(DSPOFFSET(plane));
7248 } else {
7249 if (plane_config->tiled)
7250 offset = I915_READ(DSPTILEOFF(plane));
7251 else
7252 offset = I915_READ(DSPLINOFF(plane));
7253 }
7254 plane_config->base = base;
7255
7256 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007257 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7258 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007259
7260 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007261 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007262
Dave Airlie66e514c2014-04-03 07:51:54 +10007263 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007264 plane_config->tiled);
7265
Fabian Frederick1267a262014-07-01 20:39:41 +02007266 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7267 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007268
7269 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007270 pipe, plane, crtc->base.primary->fb->width,
7271 crtc->base.primary->fb->height,
7272 crtc->base.primary->fb->bits_per_pixel, base,
7273 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007274 plane_config->size);
7275}
7276
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007277static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7278 struct intel_crtc_config *pipe_config)
7279{
7280 struct drm_device *dev = crtc->base.dev;
7281 struct drm_i915_private *dev_priv = dev->dev_private;
7282 uint32_t tmp;
7283
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007284 if (!intel_display_power_enabled(dev_priv,
7285 POWER_DOMAIN_PIPE(crtc->pipe)))
7286 return false;
7287
Daniel Vettere143a212013-07-04 12:01:15 +02007288 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007289 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007290
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007291 tmp = I915_READ(PIPECONF(crtc->pipe));
7292 if (!(tmp & PIPECONF_ENABLE))
7293 return false;
7294
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007295 switch (tmp & PIPECONF_BPC_MASK) {
7296 case PIPECONF_6BPC:
7297 pipe_config->pipe_bpp = 18;
7298 break;
7299 case PIPECONF_8BPC:
7300 pipe_config->pipe_bpp = 24;
7301 break;
7302 case PIPECONF_10BPC:
7303 pipe_config->pipe_bpp = 30;
7304 break;
7305 case PIPECONF_12BPC:
7306 pipe_config->pipe_bpp = 36;
7307 break;
7308 default:
7309 break;
7310 }
7311
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007312 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7313 pipe_config->limited_color_range = true;
7314
Daniel Vetterab9412b2013-05-03 11:49:46 +02007315 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007316 struct intel_shared_dpll *pll;
7317
Daniel Vetter88adfff2013-03-28 10:42:01 +01007318 pipe_config->has_pch_encoder = true;
7319
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007320 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7321 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7322 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007323
7324 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007325
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007326 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007327 pipe_config->shared_dpll =
7328 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007329 } else {
7330 tmp = I915_READ(PCH_DPLL_SEL);
7331 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7332 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7333 else
7334 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7335 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007336
7337 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7338
7339 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7340 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007341
7342 tmp = pipe_config->dpll_hw_state.dpll;
7343 pipe_config->pixel_multiplier =
7344 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7345 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007346
7347 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007348 } else {
7349 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007350 }
7351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007352 intel_get_pipe_timings(crtc, pipe_config);
7353
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007354 ironlake_get_pfit_config(crtc, pipe_config);
7355
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007356 return true;
7357}
7358
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007359static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7360{
7361 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007362 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007363
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007364 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007365 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007366 pipe_name(crtc->pipe));
7367
7368 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007369 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7370 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7371 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007372 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7373 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7374 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007375 if (IS_HASWELL(dev))
7376 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7377 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007378 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7379 "PCH PWM1 enabled\n");
7380 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7381 "Utility pin enabled\n");
7382 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7383
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007384 /*
7385 * In theory we can still leave IRQs enabled, as long as only the HPD
7386 * interrupts remain enabled. We used to check for that, but since it's
7387 * gen-specific and since we only disable LCPLL after we fully disable
7388 * the interrupts, the check below should be enough.
7389 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007390 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007391}
7392
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007393static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7394{
7395 struct drm_device *dev = dev_priv->dev;
7396
7397 if (IS_HASWELL(dev))
7398 return I915_READ(D_COMP_HSW);
7399 else
7400 return I915_READ(D_COMP_BDW);
7401}
7402
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007403static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7404{
7405 struct drm_device *dev = dev_priv->dev;
7406
7407 if (IS_HASWELL(dev)) {
7408 mutex_lock(&dev_priv->rps.hw_lock);
7409 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7410 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007411 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007412 mutex_unlock(&dev_priv->rps.hw_lock);
7413 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007414 I915_WRITE(D_COMP_BDW, val);
7415 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007416 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007417}
7418
7419/*
7420 * This function implements pieces of two sequences from BSpec:
7421 * - Sequence for display software to disable LCPLL
7422 * - Sequence for display software to allow package C8+
7423 * The steps implemented here are just the steps that actually touch the LCPLL
7424 * register. Callers should take care of disabling all the display engine
7425 * functions, doing the mode unset, fixing interrupts, etc.
7426 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007427static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7428 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007429{
7430 uint32_t val;
7431
7432 assert_can_disable_lcpll(dev_priv);
7433
7434 val = I915_READ(LCPLL_CTL);
7435
7436 if (switch_to_fclk) {
7437 val |= LCPLL_CD_SOURCE_FCLK;
7438 I915_WRITE(LCPLL_CTL, val);
7439
7440 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7441 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7442 DRM_ERROR("Switching to FCLK failed\n");
7443
7444 val = I915_READ(LCPLL_CTL);
7445 }
7446
7447 val |= LCPLL_PLL_DISABLE;
7448 I915_WRITE(LCPLL_CTL, val);
7449 POSTING_READ(LCPLL_CTL);
7450
7451 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7452 DRM_ERROR("LCPLL still locked\n");
7453
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007454 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007455 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007456 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007457 ndelay(100);
7458
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007459 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7460 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007461 DRM_ERROR("D_COMP RCOMP still in progress\n");
7462
7463 if (allow_power_down) {
7464 val = I915_READ(LCPLL_CTL);
7465 val |= LCPLL_POWER_DOWN_ALLOW;
7466 I915_WRITE(LCPLL_CTL, val);
7467 POSTING_READ(LCPLL_CTL);
7468 }
7469}
7470
7471/*
7472 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7473 * source.
7474 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007475static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007476{
7477 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007478 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007479
7480 val = I915_READ(LCPLL_CTL);
7481
7482 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7483 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7484 return;
7485
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007486 /*
7487 * Make sure we're not on PC8 state before disabling PC8, otherwise
7488 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7489 *
7490 * The other problem is that hsw_restore_lcpll() is called as part of
7491 * the runtime PM resume sequence, so we can't just call
7492 * gen6_gt_force_wake_get() because that function calls
7493 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7494 * while we are on the resume sequence. So to solve this problem we have
7495 * to call special forcewake code that doesn't touch runtime PM and
7496 * doesn't enable the forcewake delayed work.
7497 */
7498 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7499 if (dev_priv->uncore.forcewake_count++ == 0)
7500 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7501 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007502
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007503 if (val & LCPLL_POWER_DOWN_ALLOW) {
7504 val &= ~LCPLL_POWER_DOWN_ALLOW;
7505 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007506 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007507 }
7508
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007509 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007510 val |= D_COMP_COMP_FORCE;
7511 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007512 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007513
7514 val = I915_READ(LCPLL_CTL);
7515 val &= ~LCPLL_PLL_DISABLE;
7516 I915_WRITE(LCPLL_CTL, val);
7517
7518 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7519 DRM_ERROR("LCPLL not locked yet\n");
7520
7521 if (val & LCPLL_CD_SOURCE_FCLK) {
7522 val = I915_READ(LCPLL_CTL);
7523 val &= ~LCPLL_CD_SOURCE_FCLK;
7524 I915_WRITE(LCPLL_CTL, val);
7525
7526 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7527 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7528 DRM_ERROR("Switching back to LCPLL failed\n");
7529 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007530
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007531 /* See the big comment above. */
7532 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7533 if (--dev_priv->uncore.forcewake_count == 0)
7534 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7535 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007536}
7537
Paulo Zanoni765dab672014-03-07 20:08:18 -03007538/*
7539 * Package states C8 and deeper are really deep PC states that can only be
7540 * reached when all the devices on the system allow it, so even if the graphics
7541 * device allows PC8+, it doesn't mean the system will actually get to these
7542 * states. Our driver only allows PC8+ when going into runtime PM.
7543 *
7544 * The requirements for PC8+ are that all the outputs are disabled, the power
7545 * well is disabled and most interrupts are disabled, and these are also
7546 * requirements for runtime PM. When these conditions are met, we manually do
7547 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7548 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7549 * hang the machine.
7550 *
7551 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7552 * the state of some registers, so when we come back from PC8+ we need to
7553 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7554 * need to take care of the registers kept by RC6. Notice that this happens even
7555 * if we don't put the device in PCI D3 state (which is what currently happens
7556 * because of the runtime PM support).
7557 *
7558 * For more, read "Display Sequences for Package C8" on the hardware
7559 * documentation.
7560 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007561void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007562{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007563 struct drm_device *dev = dev_priv->dev;
7564 uint32_t val;
7565
Paulo Zanonic67a4702013-08-19 13:18:09 -03007566 DRM_DEBUG_KMS("Enabling package C8+\n");
7567
Paulo Zanonic67a4702013-08-19 13:18:09 -03007568 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7569 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7570 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7571 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7572 }
7573
7574 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007575 hsw_disable_lcpll(dev_priv, true, true);
7576}
7577
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007578void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007579{
7580 struct drm_device *dev = dev_priv->dev;
7581 uint32_t val;
7582
Paulo Zanonic67a4702013-08-19 13:18:09 -03007583 DRM_DEBUG_KMS("Disabling package C8+\n");
7584
7585 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007586 lpt_init_pch_refclk(dev);
7587
7588 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7589 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7590 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7591 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7592 }
7593
7594 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007595}
7596
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007597static void snb_modeset_global_resources(struct drm_device *dev)
7598{
7599 modeset_update_crtc_power_domains(dev);
7600}
7601
Imre Deak4f074122013-10-16 17:25:51 +03007602static void haswell_modeset_global_resources(struct drm_device *dev)
7603{
Paulo Zanonida723562013-12-19 11:54:51 -02007604 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007605}
7606
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007607static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007608 int x, int y,
7609 struct drm_framebuffer *fb)
7610{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007612
Paulo Zanoni566b7342013-11-25 15:27:08 -02007613 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007614 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007615
Daniel Vetter644cef32014-04-24 23:55:07 +02007616 intel_crtc->lowfreq_avail = false;
7617
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007618 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007619}
7620
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007621static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7622 enum port port,
7623 struct intel_crtc_config *pipe_config)
7624{
7625 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7626
7627 switch (pipe_config->ddi_pll_sel) {
7628 case PORT_CLK_SEL_WRPLL1:
7629 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7630 break;
7631 case PORT_CLK_SEL_WRPLL2:
7632 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7633 break;
7634 }
7635}
7636
Daniel Vetter26804af2014-06-25 22:01:55 +03007637static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7638 struct intel_crtc_config *pipe_config)
7639{
7640 struct drm_device *dev = crtc->base.dev;
7641 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007642 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007643 enum port port;
7644 uint32_t tmp;
7645
7646 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7647
7648 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7649
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007650 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007651
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007652 if (pipe_config->shared_dpll >= 0) {
7653 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7654
7655 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7656 &pipe_config->dpll_hw_state));
7657 }
7658
Daniel Vetter26804af2014-06-25 22:01:55 +03007659 /*
7660 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7661 * DDI E. So just check whether this pipe is wired to DDI E and whether
7662 * the PCH transcoder is on.
7663 */
7664 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7665 pipe_config->has_pch_encoder = true;
7666
7667 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7668 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7669 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7670
7671 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7672 }
7673}
7674
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007675static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7676 struct intel_crtc_config *pipe_config)
7677{
7678 struct drm_device *dev = crtc->base.dev;
7679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007680 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007681 uint32_t tmp;
7682
Imre Deakb5482bd2014-03-05 16:20:55 +02007683 if (!intel_display_power_enabled(dev_priv,
7684 POWER_DOMAIN_PIPE(crtc->pipe)))
7685 return false;
7686
Daniel Vettere143a212013-07-04 12:01:15 +02007687 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007688 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7689
Daniel Vettereccb1402013-05-22 00:50:22 +02007690 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7691 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7692 enum pipe trans_edp_pipe;
7693 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7694 default:
7695 WARN(1, "unknown pipe linked to edp transcoder\n");
7696 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7697 case TRANS_DDI_EDP_INPUT_A_ON:
7698 trans_edp_pipe = PIPE_A;
7699 break;
7700 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7701 trans_edp_pipe = PIPE_B;
7702 break;
7703 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7704 trans_edp_pipe = PIPE_C;
7705 break;
7706 }
7707
7708 if (trans_edp_pipe == crtc->pipe)
7709 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7710 }
7711
Imre Deakda7e29b2014-02-18 00:02:02 +02007712 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007713 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007714 return false;
7715
Daniel Vettereccb1402013-05-22 00:50:22 +02007716 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007717 if (!(tmp & PIPECONF_ENABLE))
7718 return false;
7719
Daniel Vetter26804af2014-06-25 22:01:55 +03007720 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007721
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007722 intel_get_pipe_timings(crtc, pipe_config);
7723
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007724 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007725 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007726 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007727
Jesse Barnese59150d2014-01-07 13:30:45 -08007728 if (IS_HASWELL(dev))
7729 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7730 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007731
Daniel Vetter6c49f242013-06-06 12:45:25 +02007732 pipe_config->pixel_multiplier = 1;
7733
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007734 return true;
7735}
7736
Jani Nikula1a915102013-10-16 12:34:48 +03007737static struct {
7738 int clock;
7739 u32 config;
7740} hdmi_audio_clock[] = {
7741 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7742 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7743 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7744 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7745 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7746 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7747 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7748 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7749 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7750 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7751};
7752
7753/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7754static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7755{
7756 int i;
7757
7758 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7759 if (mode->clock == hdmi_audio_clock[i].clock)
7760 break;
7761 }
7762
7763 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7764 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7765 i = 1;
7766 }
7767
7768 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7769 hdmi_audio_clock[i].clock,
7770 hdmi_audio_clock[i].config);
7771
7772 return hdmi_audio_clock[i].config;
7773}
7774
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007775static bool intel_eld_uptodate(struct drm_connector *connector,
7776 int reg_eldv, uint32_t bits_eldv,
7777 int reg_elda, uint32_t bits_elda,
7778 int reg_edid)
7779{
7780 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7781 uint8_t *eld = connector->eld;
7782 uint32_t i;
7783
7784 i = I915_READ(reg_eldv);
7785 i &= bits_eldv;
7786
7787 if (!eld[0])
7788 return !i;
7789
7790 if (!i)
7791 return false;
7792
7793 i = I915_READ(reg_elda);
7794 i &= ~bits_elda;
7795 I915_WRITE(reg_elda, i);
7796
7797 for (i = 0; i < eld[2]; i++)
7798 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7799 return false;
7800
7801 return true;
7802}
7803
Wu Fengguange0dac652011-09-05 14:25:34 +08007804static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007805 struct drm_crtc *crtc,
7806 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007807{
7808 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7809 uint8_t *eld = connector->eld;
7810 uint32_t eldv;
7811 uint32_t len;
7812 uint32_t i;
7813
7814 i = I915_READ(G4X_AUD_VID_DID);
7815
7816 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7817 eldv = G4X_ELDV_DEVCL_DEVBLC;
7818 else
7819 eldv = G4X_ELDV_DEVCTG;
7820
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007821 if (intel_eld_uptodate(connector,
7822 G4X_AUD_CNTL_ST, eldv,
7823 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7824 G4X_HDMIW_HDMIEDID))
7825 return;
7826
Wu Fengguange0dac652011-09-05 14:25:34 +08007827 i = I915_READ(G4X_AUD_CNTL_ST);
7828 i &= ~(eldv | G4X_ELD_ADDR);
7829 len = (i >> 9) & 0x1f; /* ELD buffer size */
7830 I915_WRITE(G4X_AUD_CNTL_ST, i);
7831
7832 if (!eld[0])
7833 return;
7834
7835 len = min_t(uint8_t, eld[2], len);
7836 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7837 for (i = 0; i < len; i++)
7838 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7839
7840 i = I915_READ(G4X_AUD_CNTL_ST);
7841 i |= eldv;
7842 I915_WRITE(G4X_AUD_CNTL_ST, i);
7843}
7844
Wang Xingchao83358c852012-08-16 22:43:37 +08007845static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007846 struct drm_crtc *crtc,
7847 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007848{
7849 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7850 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007851 uint32_t eldv;
7852 uint32_t i;
7853 int len;
7854 int pipe = to_intel_crtc(crtc)->pipe;
7855 int tmp;
7856
7857 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7858 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7859 int aud_config = HSW_AUD_CFG(pipe);
7860 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7861
Wang Xingchao83358c852012-08-16 22:43:37 +08007862 /* Audio output enable */
7863 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7864 tmp = I915_READ(aud_cntrl_st2);
7865 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7866 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007867 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007868
Daniel Vetterc7905792014-04-16 16:56:09 +02007869 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007870
7871 /* Set ELD valid state */
7872 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007873 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007874 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7875 I915_WRITE(aud_cntrl_st2, tmp);
7876 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007877 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007878
7879 /* Enable HDMI mode */
7880 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007881 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007882 /* clear N_programing_enable and N_value_index */
7883 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7884 I915_WRITE(aud_config, tmp);
7885
7886 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7887
7888 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7889
7890 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7891 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7892 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7893 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007894 } else {
7895 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7896 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007897
7898 if (intel_eld_uptodate(connector,
7899 aud_cntrl_st2, eldv,
7900 aud_cntl_st, IBX_ELD_ADDRESS,
7901 hdmiw_hdmiedid))
7902 return;
7903
7904 i = I915_READ(aud_cntrl_st2);
7905 i &= ~eldv;
7906 I915_WRITE(aud_cntrl_st2, i);
7907
7908 if (!eld[0])
7909 return;
7910
7911 i = I915_READ(aud_cntl_st);
7912 i &= ~IBX_ELD_ADDRESS;
7913 I915_WRITE(aud_cntl_st, i);
7914 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7915 DRM_DEBUG_DRIVER("port num:%d\n", i);
7916
7917 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7918 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7919 for (i = 0; i < len; i++)
7920 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7921
7922 i = I915_READ(aud_cntrl_st2);
7923 i |= eldv;
7924 I915_WRITE(aud_cntrl_st2, i);
7925
7926}
7927
Wu Fengguange0dac652011-09-05 14:25:34 +08007928static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007929 struct drm_crtc *crtc,
7930 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007931{
7932 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7933 uint8_t *eld = connector->eld;
7934 uint32_t eldv;
7935 uint32_t i;
7936 int len;
7937 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007938 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007939 int aud_cntl_st;
7940 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007941 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007942
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007943 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007944 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7945 aud_config = IBX_AUD_CFG(pipe);
7946 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007947 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007948 } else if (IS_VALLEYVIEW(connector->dev)) {
7949 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7950 aud_config = VLV_AUD_CFG(pipe);
7951 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7952 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007953 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007954 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7955 aud_config = CPT_AUD_CFG(pipe);
7956 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007957 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007958 }
7959
Wang Xingchao9b138a82012-08-09 16:52:18 +08007960 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007961
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007962 if (IS_VALLEYVIEW(connector->dev)) {
7963 struct intel_encoder *intel_encoder;
7964 struct intel_digital_port *intel_dig_port;
7965
7966 intel_encoder = intel_attached_encoder(connector);
7967 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7968 i = intel_dig_port->port;
7969 } else {
7970 i = I915_READ(aud_cntl_st);
7971 i = (i >> 29) & DIP_PORT_SEL_MASK;
7972 /* DIP_Port_Select, 0x1 = PortB */
7973 }
7974
Wu Fengguange0dac652011-09-05 14:25:34 +08007975 if (!i) {
7976 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7977 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007978 eldv = IBX_ELD_VALIDB;
7979 eldv |= IBX_ELD_VALIDB << 4;
7980 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007981 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007982 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007983 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007984 }
7985
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007986 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7987 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7988 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007989 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007990 } else {
7991 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7992 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007993
7994 if (intel_eld_uptodate(connector,
7995 aud_cntrl_st2, eldv,
7996 aud_cntl_st, IBX_ELD_ADDRESS,
7997 hdmiw_hdmiedid))
7998 return;
7999
Wu Fengguange0dac652011-09-05 14:25:34 +08008000 i = I915_READ(aud_cntrl_st2);
8001 i &= ~eldv;
8002 I915_WRITE(aud_cntrl_st2, i);
8003
8004 if (!eld[0])
8005 return;
8006
Wu Fengguange0dac652011-09-05 14:25:34 +08008007 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008008 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008009 I915_WRITE(aud_cntl_st, i);
8010
8011 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8012 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8013 for (i = 0; i < len; i++)
8014 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8015
8016 i = I915_READ(aud_cntrl_st2);
8017 i |= eldv;
8018 I915_WRITE(aud_cntrl_st2, i);
8019}
8020
8021void intel_write_eld(struct drm_encoder *encoder,
8022 struct drm_display_mode *mode)
8023{
8024 struct drm_crtc *crtc = encoder->crtc;
8025 struct drm_connector *connector;
8026 struct drm_device *dev = encoder->dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028
8029 connector = drm_select_eld(encoder, mode);
8030 if (!connector)
8031 return;
8032
8033 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8034 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008035 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008036 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008037 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008038
8039 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8040
8041 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008042 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008043}
8044
Chris Wilson560b85b2010-08-07 11:01:38 +01008045static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8046{
8047 struct drm_device *dev = crtc->dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008050 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008051
Chris Wilson4b0e3332014-05-30 16:35:26 +03008052 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008053 /* On these chipsets we can only modify the base whilst
8054 * the cursor is disabled.
8055 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008056 if (intel_crtc->cursor_cntl) {
8057 I915_WRITE(_CURACNTR, 0);
8058 POSTING_READ(_CURACNTR);
8059 intel_crtc->cursor_cntl = 0;
8060 }
8061
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008062 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008063 POSTING_READ(_CURABASE);
8064 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008065
Chris Wilson4b0e3332014-05-30 16:35:26 +03008066 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8067 cntl = 0;
8068 if (base)
8069 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008070 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008071 CURSOR_FORMAT_ARGB);
8072 if (intel_crtc->cursor_cntl != cntl) {
8073 I915_WRITE(_CURACNTR, cntl);
8074 POSTING_READ(_CURACNTR);
8075 intel_crtc->cursor_cntl = cntl;
8076 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008077}
8078
8079static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8080{
8081 struct drm_device *dev = crtc->dev;
8082 struct drm_i915_private *dev_priv = dev->dev_private;
8083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8084 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008085 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008086
Chris Wilson4b0e3332014-05-30 16:35:26 +03008087 cntl = 0;
8088 if (base) {
8089 cntl = MCURSOR_GAMMA_ENABLE;
8090 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308091 case 64:
8092 cntl |= CURSOR_MODE_64_ARGB_AX;
8093 break;
8094 case 128:
8095 cntl |= CURSOR_MODE_128_ARGB_AX;
8096 break;
8097 case 256:
8098 cntl |= CURSOR_MODE_256_ARGB_AX;
8099 break;
8100 default:
8101 WARN_ON(1);
8102 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008103 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008104 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008105 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008106 if (intel_crtc->cursor_cntl != cntl) {
8107 I915_WRITE(CURCNTR(pipe), cntl);
8108 POSTING_READ(CURCNTR(pipe));
8109 intel_crtc->cursor_cntl = cntl;
8110 }
8111
Chris Wilson560b85b2010-08-07 11:01:38 +01008112 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008113 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008114 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008115}
8116
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008117static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8118{
8119 struct drm_device *dev = crtc->dev;
8120 struct drm_i915_private *dev_priv = dev->dev_private;
8121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8122 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008123 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008124
Chris Wilson4b0e3332014-05-30 16:35:26 +03008125 cntl = 0;
8126 if (base) {
8127 cntl = MCURSOR_GAMMA_ENABLE;
8128 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308129 case 64:
8130 cntl |= CURSOR_MODE_64_ARGB_AX;
8131 break;
8132 case 128:
8133 cntl |= CURSOR_MODE_128_ARGB_AX;
8134 break;
8135 case 256:
8136 cntl |= CURSOR_MODE_256_ARGB_AX;
8137 break;
8138 default:
8139 WARN_ON(1);
8140 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008141 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008142 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008143 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8144 cntl |= CURSOR_PIPE_CSC_ENABLE;
8145
8146 if (intel_crtc->cursor_cntl != cntl) {
8147 I915_WRITE(CURCNTR(pipe), cntl);
8148 POSTING_READ(CURCNTR(pipe));
8149 intel_crtc->cursor_cntl = cntl;
8150 }
8151
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008152 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008153 I915_WRITE(CURBASE(pipe), base);
8154 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008155}
8156
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008157/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008158static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8159 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008160{
8161 struct drm_device *dev = crtc->dev;
8162 struct drm_i915_private *dev_priv = dev->dev_private;
8163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8164 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008165 int x = crtc->cursor_x;
8166 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008167 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008168
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008169 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008170 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008171
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008172 if (x >= intel_crtc->config.pipe_src_w)
8173 base = 0;
8174
8175 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008176 base = 0;
8177
8178 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008179 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008180 base = 0;
8181
8182 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8183 x = -x;
8184 }
8185 pos |= x << CURSOR_X_SHIFT;
8186
8187 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008188 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008189 base = 0;
8190
8191 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8192 y = -y;
8193 }
8194 pos |= y << CURSOR_Y_SHIFT;
8195
Chris Wilson4b0e3332014-05-30 16:35:26 +03008196 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008197 return;
8198
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008199 I915_WRITE(CURPOS(pipe), pos);
8200
8201 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008202 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008203 else if (IS_845G(dev) || IS_I865G(dev))
8204 i845_update_cursor(crtc, base);
8205 else
8206 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008207 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008208}
8209
Matt Ropere3287952014-06-10 08:28:12 -07008210/*
8211 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8212 *
8213 * Note that the object's reference will be consumed if the update fails. If
8214 * the update succeeds, the reference of the old object (if any) will be
8215 * consumed.
8216 */
8217static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8218 struct drm_i915_gem_object *obj,
8219 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008220{
8221 struct drm_device *dev = crtc->dev;
8222 struct drm_i915_private *dev_priv = dev->dev_private;
8223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008224 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008225 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008226 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008227 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008228
Jesse Barnes79e53942008-11-07 14:24:08 -08008229 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008230 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008231 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008232 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008233 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008234 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008235 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 }
8237
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308238 /* Check for which cursor types we support */
8239 if (!((width == 64 && height == 64) ||
8240 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8241 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8242 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008243 return -EINVAL;
8244 }
8245
Chris Wilson05394f32010-11-08 19:18:58 +00008246 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008247 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008248 ret = -ENOMEM;
8249 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 }
8251
Dave Airlie71acb5e2008-12-30 20:31:46 +10008252 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008253 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008254 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008255 unsigned alignment;
8256
Chris Wilsond9e86c02010-11-10 16:40:20 +00008257 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008258 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008259 ret = -EINVAL;
8260 goto fail_locked;
8261 }
8262
Chris Wilson693db182013-03-05 14:52:39 +00008263 /* Note that the w/a also requires 2 PTE of padding following
8264 * the bo. We currently fill all unused PTE with the shadow
8265 * page and so we should always have valid PTE following the
8266 * cursor preventing the VT-d warning.
8267 */
8268 alignment = 0;
8269 if (need_vtd_wa(dev))
8270 alignment = 64*1024;
8271
8272 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008273 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008274 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008275 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008276 }
8277
Chris Wilsond9e86c02010-11-10 16:40:20 +00008278 ret = i915_gem_object_put_fence(obj);
8279 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008280 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008281 goto fail_unpin;
8282 }
8283
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008284 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008285 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008286 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008287 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008288 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008289 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008290 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008291 }
Chris Wilson00731152014-05-21 12:42:56 +01008292 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008293 }
8294
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008295 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008296 I915_WRITE(CURSIZE, (height << 12) | width);
8297
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008298 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008299 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008300 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008301 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008302 }
Jesse Barnes80824002009-09-10 15:28:06 -07008303
Daniel Vettera071fa02014-06-18 23:28:09 +02008304 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8305 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008306 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008307
Chris Wilson64f962e2014-03-26 12:38:15 +00008308 old_width = intel_crtc->cursor_width;
8309
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008310 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008311 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008312 intel_crtc->cursor_width = width;
8313 intel_crtc->cursor_height = height;
8314
Chris Wilson64f962e2014-03-26 12:38:15 +00008315 if (intel_crtc->active) {
8316 if (old_width != width)
8317 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008318 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008319 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008320
Daniel Vetterf99d7062014-06-19 16:01:59 +02008321 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8322
Jesse Barnes79e53942008-11-07 14:24:08 -08008323 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008324fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008325 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008326fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008327 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008328fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008329 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008330 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008331}
8332
Jesse Barnes79e53942008-11-07 14:24:08 -08008333static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008334 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008335{
James Simmons72034252010-08-03 01:33:19 +01008336 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008338
James Simmons72034252010-08-03 01:33:19 +01008339 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008340 intel_crtc->lut_r[i] = red[i] >> 8;
8341 intel_crtc->lut_g[i] = green[i] >> 8;
8342 intel_crtc->lut_b[i] = blue[i] >> 8;
8343 }
8344
8345 intel_crtc_load_lut(crtc);
8346}
8347
Jesse Barnes79e53942008-11-07 14:24:08 -08008348/* VESA 640x480x72Hz mode to set on the pipe */
8349static struct drm_display_mode load_detect_mode = {
8350 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8351 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8352};
8353
Daniel Vettera8bb6812014-02-10 18:00:39 +01008354struct drm_framebuffer *
8355__intel_framebuffer_create(struct drm_device *dev,
8356 struct drm_mode_fb_cmd2 *mode_cmd,
8357 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008358{
8359 struct intel_framebuffer *intel_fb;
8360 int ret;
8361
8362 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8363 if (!intel_fb) {
8364 drm_gem_object_unreference_unlocked(&obj->base);
8365 return ERR_PTR(-ENOMEM);
8366 }
8367
8368 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008369 if (ret)
8370 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008371
8372 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008373err:
8374 drm_gem_object_unreference_unlocked(&obj->base);
8375 kfree(intel_fb);
8376
8377 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008378}
8379
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008380static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008381intel_framebuffer_create(struct drm_device *dev,
8382 struct drm_mode_fb_cmd2 *mode_cmd,
8383 struct drm_i915_gem_object *obj)
8384{
8385 struct drm_framebuffer *fb;
8386 int ret;
8387
8388 ret = i915_mutex_lock_interruptible(dev);
8389 if (ret)
8390 return ERR_PTR(ret);
8391 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8392 mutex_unlock(&dev->struct_mutex);
8393
8394 return fb;
8395}
8396
Chris Wilsond2dff872011-04-19 08:36:26 +01008397static u32
8398intel_framebuffer_pitch_for_width(int width, int bpp)
8399{
8400 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8401 return ALIGN(pitch, 64);
8402}
8403
8404static u32
8405intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8406{
8407 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008408 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008409}
8410
8411static struct drm_framebuffer *
8412intel_framebuffer_create_for_mode(struct drm_device *dev,
8413 struct drm_display_mode *mode,
8414 int depth, int bpp)
8415{
8416 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008417 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008418
8419 obj = i915_gem_alloc_object(dev,
8420 intel_framebuffer_size_for_mode(mode, bpp));
8421 if (obj == NULL)
8422 return ERR_PTR(-ENOMEM);
8423
8424 mode_cmd.width = mode->hdisplay;
8425 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008426 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8427 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008428 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008429
8430 return intel_framebuffer_create(dev, &mode_cmd, obj);
8431}
8432
8433static struct drm_framebuffer *
8434mode_fits_in_fbdev(struct drm_device *dev,
8435 struct drm_display_mode *mode)
8436{
Daniel Vetter4520f532013-10-09 09:18:51 +02008437#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008438 struct drm_i915_private *dev_priv = dev->dev_private;
8439 struct drm_i915_gem_object *obj;
8440 struct drm_framebuffer *fb;
8441
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008442 if (!dev_priv->fbdev)
8443 return NULL;
8444
8445 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008446 return NULL;
8447
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008448 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008449 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008450
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008451 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008452 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8453 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008454 return NULL;
8455
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008456 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008457 return NULL;
8458
8459 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008460#else
8461 return NULL;
8462#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008463}
8464
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008465bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008466 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008467 struct intel_load_detect_pipe *old,
8468 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008469{
8470 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008471 struct intel_encoder *intel_encoder =
8472 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008473 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008474 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008475 struct drm_crtc *crtc = NULL;
8476 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008477 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008478 struct drm_mode_config *config = &dev->mode_config;
8479 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008480
Chris Wilsond2dff872011-04-19 08:36:26 +01008481 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008482 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008483 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008484
Rob Clark51fd3712013-11-19 12:10:12 -05008485 drm_modeset_acquire_init(ctx, 0);
8486
8487retry:
8488 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8489 if (ret)
8490 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008491
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 /*
8493 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008494 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008495 * - if the connector already has an assigned crtc, use it (but make
8496 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008497 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 * - try to find the first unused crtc that can drive this connector,
8499 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 */
8501
8502 /* See if we already have a CRTC for this connector */
8503 if (encoder->crtc) {
8504 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008505
Rob Clark51fd3712013-11-19 12:10:12 -05008506 ret = drm_modeset_lock(&crtc->mutex, ctx);
8507 if (ret)
8508 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008509
Daniel Vetter24218aa2012-08-12 19:27:11 +02008510 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008511 old->load_detect_temp = false;
8512
8513 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008514 if (connector->dpms != DRM_MODE_DPMS_ON)
8515 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008516
Chris Wilson71731882011-04-19 23:10:58 +01008517 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008518 }
8519
8520 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008521 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008522 i++;
8523 if (!(encoder->possible_crtcs & (1 << i)))
8524 continue;
8525 if (!possible_crtc->enabled) {
8526 crtc = possible_crtc;
8527 break;
8528 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008529 }
8530
8531 /*
8532 * If we didn't find an unused CRTC, don't use any.
8533 */
8534 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008535 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008536 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008537 }
8538
Rob Clark51fd3712013-11-19 12:10:12 -05008539 ret = drm_modeset_lock(&crtc->mutex, ctx);
8540 if (ret)
8541 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008542 intel_encoder->new_crtc = to_intel_crtc(crtc);
8543 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008544
8545 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008546 intel_crtc->new_enabled = true;
8547 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008548 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008549 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008550 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008551
Chris Wilson64927112011-04-20 07:25:26 +01008552 if (!mode)
8553 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008554
Chris Wilsond2dff872011-04-19 08:36:26 +01008555 /* We need a framebuffer large enough to accommodate all accesses
8556 * that the plane may generate whilst we perform load detection.
8557 * We can not rely on the fbcon either being present (we get called
8558 * during its initialisation to detect all boot displays, or it may
8559 * not even exist) or that it is large enough to satisfy the
8560 * requested mode.
8561 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008562 fb = mode_fits_in_fbdev(dev, mode);
8563 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008564 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008565 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8566 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008567 } else
8568 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008569 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008570 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008571 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008572 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008573
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008574 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008575 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008576 if (old->release_fb)
8577 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008578 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008579 }
Chris Wilson71731882011-04-19 23:10:58 +01008580
Jesse Barnes79e53942008-11-07 14:24:08 -08008581 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008582 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008583 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008584
8585 fail:
8586 intel_crtc->new_enabled = crtc->enabled;
8587 if (intel_crtc->new_enabled)
8588 intel_crtc->new_config = &intel_crtc->config;
8589 else
8590 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008591fail_unlock:
8592 if (ret == -EDEADLK) {
8593 drm_modeset_backoff(ctx);
8594 goto retry;
8595 }
8596
8597 drm_modeset_drop_locks(ctx);
8598 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008599
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008600 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008601}
8602
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008603void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008604 struct intel_load_detect_pipe *old,
8605 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008606{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008607 struct intel_encoder *intel_encoder =
8608 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008609 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008610 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008612
Chris Wilsond2dff872011-04-19 08:36:26 +01008613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008614 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008615 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008616
Chris Wilson8261b192011-04-19 23:18:09 +01008617 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008618 to_intel_connector(connector)->new_encoder = NULL;
8619 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008620 intel_crtc->new_enabled = false;
8621 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008622 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008623
Daniel Vetter36206362012-12-10 20:42:17 +01008624 if (old->release_fb) {
8625 drm_framebuffer_unregister_private(old->release_fb);
8626 drm_framebuffer_unreference(old->release_fb);
8627 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008628
Rob Clark51fd3712013-11-19 12:10:12 -05008629 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008630 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008631 }
8632
Eric Anholtc751ce42010-03-25 11:48:48 -07008633 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008634 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8635 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008636
Rob Clark51fd3712013-11-19 12:10:12 -05008637unlock:
8638 drm_modeset_drop_locks(ctx);
8639 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008640}
8641
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008642static int i9xx_pll_refclk(struct drm_device *dev,
8643 const struct intel_crtc_config *pipe_config)
8644{
8645 struct drm_i915_private *dev_priv = dev->dev_private;
8646 u32 dpll = pipe_config->dpll_hw_state.dpll;
8647
8648 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008649 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008650 else if (HAS_PCH_SPLIT(dev))
8651 return 120000;
8652 else if (!IS_GEN2(dev))
8653 return 96000;
8654 else
8655 return 48000;
8656}
8657
Jesse Barnes79e53942008-11-07 14:24:08 -08008658/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008659static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8660 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008661{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008662 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008664 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008665 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008666 u32 fp;
8667 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008668 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008669
8670 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008671 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008672 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008673 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674
8675 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008676 if (IS_PINEVIEW(dev)) {
8677 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8678 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008679 } else {
8680 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8681 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8682 }
8683
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008684 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008685 if (IS_PINEVIEW(dev))
8686 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8687 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008688 else
8689 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008690 DPLL_FPA01_P1_POST_DIV_SHIFT);
8691
8692 switch (dpll & DPLL_MODE_MASK) {
8693 case DPLLB_MODE_DAC_SERIAL:
8694 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8695 5 : 10;
8696 break;
8697 case DPLLB_MODE_LVDS:
8698 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8699 7 : 14;
8700 break;
8701 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008702 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008704 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 }
8706
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008707 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008708 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008709 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008710 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008711 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008712 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008713 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008714
8715 if (is_lvds) {
8716 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8717 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008718
8719 if (lvds & LVDS_CLKB_POWER_UP)
8720 clock.p2 = 7;
8721 else
8722 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 } else {
8724 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8725 clock.p1 = 2;
8726 else {
8727 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8728 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8729 }
8730 if (dpll & PLL_P2_DIVIDE_BY_4)
8731 clock.p2 = 4;
8732 else
8733 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008735
8736 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008737 }
8738
Ville Syrjälä18442d02013-09-13 16:00:08 +03008739 /*
8740 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008741 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008742 * encoder's get_config() function.
8743 */
8744 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008745}
8746
Ville Syrjälä6878da02013-09-13 15:59:11 +03008747int intel_dotclock_calculate(int link_freq,
8748 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008749{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008750 /*
8751 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008752 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008753 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008754 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008755 *
8756 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008757 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008758 */
8759
Ville Syrjälä6878da02013-09-13 15:59:11 +03008760 if (!m_n->link_n)
8761 return 0;
8762
8763 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8764}
8765
Ville Syrjälä18442d02013-09-13 16:00:08 +03008766static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8767 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008768{
8769 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008770
8771 /* read out port_clock from the DPLL */
8772 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008773
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008774 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008775 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008776 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008777 * agree once we know their relationship in the encoder's
8778 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008779 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008780 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008781 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8782 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008783}
8784
8785/** Returns the currently programmed mode of the given pipe. */
8786struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8787 struct drm_crtc *crtc)
8788{
Jesse Barnes548f2452011-02-17 10:40:53 -08008789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008791 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008792 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008793 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008794 int htot = I915_READ(HTOTAL(cpu_transcoder));
8795 int hsync = I915_READ(HSYNC(cpu_transcoder));
8796 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8797 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008798 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008799
8800 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8801 if (!mode)
8802 return NULL;
8803
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008804 /*
8805 * Construct a pipe_config sufficient for getting the clock info
8806 * back out of crtc_clock_get.
8807 *
8808 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8809 * to use a real value here instead.
8810 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008811 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008812 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008813 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8814 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8815 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8817
Ville Syrjälä773ae032013-09-23 17:48:20 +03008818 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 mode->hdisplay = (htot & 0xffff) + 1;
8820 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8821 mode->hsync_start = (hsync & 0xffff) + 1;
8822 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8823 mode->vdisplay = (vtot & 0xffff) + 1;
8824 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8825 mode->vsync_start = (vsync & 0xffff) + 1;
8826 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8827
8828 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008829
8830 return mode;
8831}
8832
Daniel Vettercc365132014-06-18 13:59:13 +02008833static void intel_increase_pllclock(struct drm_device *dev,
8834 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008835{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008836 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008837 int dpll_reg = DPLL(pipe);
8838 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008839
Sonika Jindalbaff2962014-07-22 11:16:35 +05308840 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008841 return;
8842
8843 if (!dev_priv->lvds_downclock_avail)
8844 return;
8845
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008846 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008847 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008848 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008849
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008850 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008851
8852 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8853 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008854 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008855
Jesse Barnes652c3932009-08-17 13:31:43 -07008856 dpll = I915_READ(dpll_reg);
8857 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008858 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008859 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008860}
8861
8862static void intel_decrease_pllclock(struct drm_crtc *crtc)
8863{
8864 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008867
Sonika Jindalbaff2962014-07-22 11:16:35 +05308868 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008869 return;
8870
8871 if (!dev_priv->lvds_downclock_avail)
8872 return;
8873
8874 /*
8875 * Since this is called by a timer, we should never get here in
8876 * the manual case.
8877 */
8878 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008879 int pipe = intel_crtc->pipe;
8880 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008881 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008882
Zhao Yakui44d98a62009-10-09 11:39:40 +08008883 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008884
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008885 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008886
Chris Wilson074b5e12012-05-02 12:07:06 +01008887 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008888 dpll |= DISPLAY_RATE_SELECT_FPA1;
8889 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008890 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008891 dpll = I915_READ(dpll_reg);
8892 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008893 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008894 }
8895
8896}
8897
Chris Wilsonf047e392012-07-21 12:31:41 +01008898void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008899{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008900 struct drm_i915_private *dev_priv = dev->dev_private;
8901
Chris Wilsonf62a0072014-02-21 17:55:39 +00008902 if (dev_priv->mm.busy)
8903 return;
8904
Paulo Zanoni43694d62014-03-07 20:08:08 -03008905 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008906 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008907 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008908}
8909
8910void intel_mark_idle(struct drm_device *dev)
8911{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008913 struct drm_crtc *crtc;
8914
Chris Wilsonf62a0072014-02-21 17:55:39 +00008915 if (!dev_priv->mm.busy)
8916 return;
8917
8918 dev_priv->mm.busy = false;
8919
Jani Nikulad330a952014-01-21 11:24:25 +02008920 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008921 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008922
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008923 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008924 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008925 continue;
8926
8927 intel_decrease_pllclock(crtc);
8928 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008929
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008930 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008931 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008932
8933out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008934 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008935}
8936
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008937
Daniel Vetterf99d7062014-06-19 16:01:59 +02008938/**
8939 * intel_mark_fb_busy - mark given planes as busy
8940 * @dev: DRM device
8941 * @frontbuffer_bits: bits for the affected planes
8942 * @ring: optional ring for asynchronous commands
8943 *
8944 * This function gets called every time the screen contents change. It can be
8945 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8946 */
8947static void intel_mark_fb_busy(struct drm_device *dev,
8948 unsigned frontbuffer_bits,
8949 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008950{
Daniel Vettercc365132014-06-18 13:59:13 +02008951 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008952
Jani Nikulad330a952014-01-21 11:24:25 +02008953 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008954 return;
8955
Daniel Vettercc365132014-06-18 13:59:13 +02008956 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008957 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008958 continue;
8959
Daniel Vettercc365132014-06-18 13:59:13 +02008960 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008961 if (ring && intel_fbc_enabled(dev))
8962 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008963 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008964}
8965
Daniel Vetterf99d7062014-06-19 16:01:59 +02008966/**
8967 * intel_fb_obj_invalidate - invalidate frontbuffer object
8968 * @obj: GEM object to invalidate
8969 * @ring: set for asynchronous rendering
8970 *
8971 * This function gets called every time rendering on the given object starts and
8972 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8973 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8974 * until the rendering completes or a flip on this frontbuffer plane is
8975 * scheduled.
8976 */
8977void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8978 struct intel_engine_cs *ring)
8979{
8980 struct drm_device *dev = obj->base.dev;
8981 struct drm_i915_private *dev_priv = dev->dev_private;
8982
8983 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8984
8985 if (!obj->frontbuffer_bits)
8986 return;
8987
8988 if (ring) {
8989 mutex_lock(&dev_priv->fb_tracking.lock);
8990 dev_priv->fb_tracking.busy_bits
8991 |= obj->frontbuffer_bits;
8992 dev_priv->fb_tracking.flip_bits
8993 &= ~obj->frontbuffer_bits;
8994 mutex_unlock(&dev_priv->fb_tracking.lock);
8995 }
8996
8997 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8998
Daniel Vetter9ca15302014-07-11 10:30:16 -07008999 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009000}
9001
9002/**
9003 * intel_frontbuffer_flush - flush frontbuffer
9004 * @dev: DRM device
9005 * @frontbuffer_bits: frontbuffer plane tracking bits
9006 *
9007 * This function gets called every time rendering on the given planes has
9008 * completed and frontbuffer caching can be started again. Flushes will get
9009 * delayed if they're blocked by some oustanding asynchronous rendering.
9010 *
9011 * Can be called without any locks held.
9012 */
9013void intel_frontbuffer_flush(struct drm_device *dev,
9014 unsigned frontbuffer_bits)
9015{
9016 struct drm_i915_private *dev_priv = dev->dev_private;
9017
9018 /* Delay flushing when rings are still busy.*/
9019 mutex_lock(&dev_priv->fb_tracking.lock);
9020 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9021 mutex_unlock(&dev_priv->fb_tracking.lock);
9022
9023 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9024
Daniel Vetter9ca15302014-07-11 10:30:16 -07009025 intel_edp_psr_flush(dev, frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009026}
9027
9028/**
9029 * intel_fb_obj_flush - flush frontbuffer object
9030 * @obj: GEM object to flush
9031 * @retire: set when retiring asynchronous rendering
9032 *
9033 * This function gets called every time rendering on the given object has
9034 * completed and frontbuffer caching can be started again. If @retire is true
9035 * then any delayed flushes will be unblocked.
9036 */
9037void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9038 bool retire)
9039{
9040 struct drm_device *dev = obj->base.dev;
9041 struct drm_i915_private *dev_priv = dev->dev_private;
9042 unsigned frontbuffer_bits;
9043
9044 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9045
9046 if (!obj->frontbuffer_bits)
9047 return;
9048
9049 frontbuffer_bits = obj->frontbuffer_bits;
9050
9051 if (retire) {
9052 mutex_lock(&dev_priv->fb_tracking.lock);
9053 /* Filter out new bits since rendering started. */
9054 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9055
9056 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9057 mutex_unlock(&dev_priv->fb_tracking.lock);
9058 }
9059
9060 intel_frontbuffer_flush(dev, frontbuffer_bits);
9061}
9062
9063/**
9064 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9065 * @dev: DRM device
9066 * @frontbuffer_bits: frontbuffer plane tracking bits
9067 *
9068 * This function gets called after scheduling a flip on @obj. The actual
9069 * frontbuffer flushing will be delayed until completion is signalled with
9070 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9071 * flush will be cancelled.
9072 *
9073 * Can be called without any locks held.
9074 */
9075void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9076 unsigned frontbuffer_bits)
9077{
9078 struct drm_i915_private *dev_priv = dev->dev_private;
9079
9080 mutex_lock(&dev_priv->fb_tracking.lock);
9081 dev_priv->fb_tracking.flip_bits
9082 |= frontbuffer_bits;
9083 mutex_unlock(&dev_priv->fb_tracking.lock);
9084}
9085
9086/**
9087 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9088 * @dev: DRM device
9089 * @frontbuffer_bits: frontbuffer plane tracking bits
9090 *
9091 * This function gets called after the flip has been latched and will complete
9092 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9093 *
9094 * Can be called without any locks held.
9095 */
9096void intel_frontbuffer_flip_complete(struct drm_device *dev,
9097 unsigned frontbuffer_bits)
9098{
9099 struct drm_i915_private *dev_priv = dev->dev_private;
9100
9101 mutex_lock(&dev_priv->fb_tracking.lock);
9102 /* Mask any cancelled flips. */
9103 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9104 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9105 mutex_unlock(&dev_priv->fb_tracking.lock);
9106
9107 intel_frontbuffer_flush(dev, frontbuffer_bits);
9108}
9109
Jesse Barnes79e53942008-11-07 14:24:08 -08009110static void intel_crtc_destroy(struct drm_crtc *crtc)
9111{
9112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009113 struct drm_device *dev = crtc->dev;
9114 struct intel_unpin_work *work;
9115 unsigned long flags;
9116
9117 spin_lock_irqsave(&dev->event_lock, flags);
9118 work = intel_crtc->unpin_work;
9119 intel_crtc->unpin_work = NULL;
9120 spin_unlock_irqrestore(&dev->event_lock, flags);
9121
9122 if (work) {
9123 cancel_work_sync(&work->work);
9124 kfree(work);
9125 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009126
9127 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009128
Jesse Barnes79e53942008-11-07 14:24:08 -08009129 kfree(intel_crtc);
9130}
9131
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009132static void intel_unpin_work_fn(struct work_struct *__work)
9133{
9134 struct intel_unpin_work *work =
9135 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009136 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009137 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009138
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009139 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009140 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009141 drm_gem_object_unreference(&work->pending_flip_obj->base);
9142 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009143
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009144 intel_update_fbc(dev);
9145 mutex_unlock(&dev->struct_mutex);
9146
Daniel Vetterf99d7062014-06-19 16:01:59 +02009147 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9148
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009149 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9150 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9151
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009152 kfree(work);
9153}
9154
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009155static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009156 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009157{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009158 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9160 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009161 unsigned long flags;
9162
9163 /* Ignore early vblank irqs */
9164 if (intel_crtc == NULL)
9165 return;
9166
9167 spin_lock_irqsave(&dev->event_lock, flags);
9168 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009169
9170 /* Ensure we don't miss a work->pending update ... */
9171 smp_rmb();
9172
9173 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009174 spin_unlock_irqrestore(&dev->event_lock, flags);
9175 return;
9176 }
9177
Chris Wilsone7d841c2012-12-03 11:36:30 +00009178 /* and that the unpin work is consistent wrt ->pending. */
9179 smp_rmb();
9180
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009181 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182
Rob Clark45a066e2012-10-08 14:50:40 -05009183 if (work->event)
9184 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009185
Daniel Vetter87b6b102014-05-15 15:33:46 +02009186 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009188 spin_unlock_irqrestore(&dev->event_lock, flags);
9189
Daniel Vetter2c10d572012-12-20 21:24:07 +01009190 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009191
9192 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009193
9194 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009195}
9196
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009197void intel_finish_page_flip(struct drm_device *dev, int pipe)
9198{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009199 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009200 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9201
Mario Kleiner49b14a52010-12-09 07:00:07 +01009202 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009203}
9204
9205void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9206{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009207 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009208 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9209
Mario Kleiner49b14a52010-12-09 07:00:07 +01009210 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009211}
9212
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009213/* Is 'a' after or equal to 'b'? */
9214static bool g4x_flip_count_after_eq(u32 a, u32 b)
9215{
9216 return !((a - b) & 0x80000000);
9217}
9218
9219static bool page_flip_finished(struct intel_crtc *crtc)
9220{
9221 struct drm_device *dev = crtc->base.dev;
9222 struct drm_i915_private *dev_priv = dev->dev_private;
9223
9224 /*
9225 * The relevant registers doen't exist on pre-ctg.
9226 * As the flip done interrupt doesn't trigger for mmio
9227 * flips on gmch platforms, a flip count check isn't
9228 * really needed there. But since ctg has the registers,
9229 * include it in the check anyway.
9230 */
9231 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9232 return true;
9233
9234 /*
9235 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9236 * used the same base address. In that case the mmio flip might
9237 * have completed, but the CS hasn't even executed the flip yet.
9238 *
9239 * A flip count check isn't enough as the CS might have updated
9240 * the base address just after start of vblank, but before we
9241 * managed to process the interrupt. This means we'd complete the
9242 * CS flip too soon.
9243 *
9244 * Combining both checks should get us a good enough result. It may
9245 * still happen that the CS flip has been executed, but has not
9246 * yet actually completed. But in case the base address is the same
9247 * anyway, we don't really care.
9248 */
9249 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9250 crtc->unpin_work->gtt_offset &&
9251 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9252 crtc->unpin_work->flip_count);
9253}
9254
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009255void intel_prepare_page_flip(struct drm_device *dev, int plane)
9256{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009257 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009258 struct intel_crtc *intel_crtc =
9259 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9260 unsigned long flags;
9261
Chris Wilsone7d841c2012-12-03 11:36:30 +00009262 /* NB: An MMIO update of the plane base pointer will also
9263 * generate a page-flip completion irq, i.e. every modeset
9264 * is also accompanied by a spurious intel_prepare_page_flip().
9265 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009266 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009267 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009268 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009269 spin_unlock_irqrestore(&dev->event_lock, flags);
9270}
9271
Robin Schroereba905b2014-05-18 02:24:50 +02009272static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009273{
9274 /* Ensure that the work item is consistent when activating it ... */
9275 smp_wmb();
9276 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9277 /* and that it is marked active as soon as the irq could fire. */
9278 smp_wmb();
9279}
9280
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009281static int intel_gen2_queue_flip(struct drm_device *dev,
9282 struct drm_crtc *crtc,
9283 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009284 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009285 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009286 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009287{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289 u32 flip_mask;
9290 int ret;
9291
Daniel Vetter6d90c952012-04-26 23:28:05 +02009292 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009294 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009295
9296 /* Can't queue multiple flips, so wait for the previous
9297 * one to finish before executing the next.
9298 */
9299 if (intel_crtc->plane)
9300 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9301 else
9302 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009303 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9304 intel_ring_emit(ring, MI_NOOP);
9305 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9306 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9307 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009308 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009309 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009310
9311 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009312 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009313 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009314}
9315
9316static int intel_gen3_queue_flip(struct drm_device *dev,
9317 struct drm_crtc *crtc,
9318 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009319 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009320 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009321 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 u32 flip_mask;
9325 int ret;
9326
Daniel Vetter6d90c952012-04-26 23:28:05 +02009327 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009328 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009329 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330
9331 if (intel_crtc->plane)
9332 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9333 else
9334 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009335 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9336 intel_ring_emit(ring, MI_NOOP);
9337 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9339 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009340 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009341 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
Chris Wilsone7d841c2012-12-03 11:36:30 +00009343 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009344 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009345 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009346}
9347
9348static int intel_gen4_queue_flip(struct drm_device *dev,
9349 struct drm_crtc *crtc,
9350 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009351 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009352 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009353 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354{
9355 struct drm_i915_private *dev_priv = dev->dev_private;
9356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9357 uint32_t pf, pipesrc;
9358 int ret;
9359
Daniel Vetter6d90c952012-04-26 23:28:05 +02009360 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009361 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009362 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009363
9364 /* i965+ uses the linear or tiled offsets from the
9365 * Display Registers (which do not change across a page-flip)
9366 * so we need only reprogram the base address.
9367 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009368 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9369 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9370 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009371 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009372 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373
9374 /* XXX Enabling the panel-fitter across page-flip is so far
9375 * untested on non-native modes, so ignore it for now.
9376 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9377 */
9378 pf = 0;
9379 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009380 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009381
9382 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009383 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009384 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385}
9386
9387static int intel_gen6_queue_flip(struct drm_device *dev,
9388 struct drm_crtc *crtc,
9389 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009390 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009391 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009392 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009393{
9394 struct drm_i915_private *dev_priv = dev->dev_private;
9395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9396 uint32_t pf, pipesrc;
9397 int ret;
9398
Daniel Vetter6d90c952012-04-26 23:28:05 +02009399 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009400 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009401 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009402
Daniel Vetter6d90c952012-04-26 23:28:05 +02009403 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9405 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009406 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009407
Chris Wilson99d9acd2012-04-17 20:37:00 +01009408 /* Contrary to the suggestions in the documentation,
9409 * "Enable Panel Fitter" does not seem to be required when page
9410 * flipping with a non-native mode, and worse causes a normal
9411 * modeset to fail.
9412 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9413 */
9414 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009415 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009416 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009417
9418 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009419 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009420 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009421}
9422
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009423static int intel_gen7_queue_flip(struct drm_device *dev,
9424 struct drm_crtc *crtc,
9425 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009426 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009427 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009428 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009429{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009431 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009432 int len, ret;
9433
Robin Schroereba905b2014-05-18 02:24:50 +02009434 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009435 case PLANE_A:
9436 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9437 break;
9438 case PLANE_B:
9439 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9440 break;
9441 case PLANE_C:
9442 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9443 break;
9444 default:
9445 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009446 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009447 }
9448
Chris Wilsonffe74d72013-08-26 20:58:12 +01009449 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009450 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009451 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009452 /*
9453 * On Gen 8, SRM is now taking an extra dword to accommodate
9454 * 48bits addresses, and we need a NOOP for the batch size to
9455 * stay even.
9456 */
9457 if (IS_GEN8(dev))
9458 len += 2;
9459 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009460
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009461 /*
9462 * BSpec MI_DISPLAY_FLIP for IVB:
9463 * "The full packet must be contained within the same cache line."
9464 *
9465 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9466 * cacheline, if we ever start emitting more commands before
9467 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9468 * then do the cacheline alignment, and finally emit the
9469 * MI_DISPLAY_FLIP.
9470 */
9471 ret = intel_ring_cacheline_align(ring);
9472 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009473 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009474
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009476 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009477 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009478
Chris Wilsonffe74d72013-08-26 20:58:12 +01009479 /* Unmask the flip-done completion message. Note that the bspec says that
9480 * we should do this for both the BCS and RCS, and that we must not unmask
9481 * more than one flip event at any time (or ensure that one flip message
9482 * can be sent by waiting for flip-done prior to queueing new flips).
9483 * Experimentation says that BCS works despite DERRMR masking all
9484 * flip-done completion events and that unmasking all planes at once
9485 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9486 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9487 */
9488 if (ring->id == RCS) {
9489 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9490 intel_ring_emit(ring, DERRMR);
9491 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9492 DERRMR_PIPEB_PRI_FLIP_DONE |
9493 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009494 if (IS_GEN8(dev))
9495 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9496 MI_SRM_LRM_GLOBAL_GTT);
9497 else
9498 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9499 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009500 intel_ring_emit(ring, DERRMR);
9501 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009502 if (IS_GEN8(dev)) {
9503 intel_ring_emit(ring, 0);
9504 intel_ring_emit(ring, MI_NOOP);
9505 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009506 }
9507
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009508 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009509 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009510 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009511 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009512
9513 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009514 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009515 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009516}
9517
Sourab Gupta84c33a62014-06-02 16:47:17 +05309518static bool use_mmio_flip(struct intel_engine_cs *ring,
9519 struct drm_i915_gem_object *obj)
9520{
9521 /*
9522 * This is not being used for older platforms, because
9523 * non-availability of flip done interrupt forces us to use
9524 * CS flips. Older platforms derive flip done using some clever
9525 * tricks involving the flip_pending status bits and vblank irqs.
9526 * So using MMIO flips there would disrupt this mechanism.
9527 */
9528
Chris Wilson8e09bf82014-07-08 10:40:30 +01009529 if (ring == NULL)
9530 return true;
9531
Sourab Gupta84c33a62014-06-02 16:47:17 +05309532 if (INTEL_INFO(ring->dev)->gen < 5)
9533 return false;
9534
9535 if (i915.use_mmio_flip < 0)
9536 return false;
9537 else if (i915.use_mmio_flip > 0)
9538 return true;
9539 else
9540 return ring != obj->ring;
9541}
9542
9543static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9544{
9545 struct drm_device *dev = intel_crtc->base.dev;
9546 struct drm_i915_private *dev_priv = dev->dev_private;
9547 struct intel_framebuffer *intel_fb =
9548 to_intel_framebuffer(intel_crtc->base.primary->fb);
9549 struct drm_i915_gem_object *obj = intel_fb->obj;
9550 u32 dspcntr;
9551 u32 reg;
9552
9553 intel_mark_page_flip_active(intel_crtc);
9554
9555 reg = DSPCNTR(intel_crtc->plane);
9556 dspcntr = I915_READ(reg);
9557
9558 if (INTEL_INFO(dev)->gen >= 4) {
9559 if (obj->tiling_mode != I915_TILING_NONE)
9560 dspcntr |= DISPPLANE_TILED;
9561 else
9562 dspcntr &= ~DISPPLANE_TILED;
9563 }
9564 I915_WRITE(reg, dspcntr);
9565
9566 I915_WRITE(DSPSURF(intel_crtc->plane),
9567 intel_crtc->unpin_work->gtt_offset);
9568 POSTING_READ(DSPSURF(intel_crtc->plane));
9569}
9570
9571static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9572{
9573 struct intel_engine_cs *ring;
9574 int ret;
9575
9576 lockdep_assert_held(&obj->base.dev->struct_mutex);
9577
9578 if (!obj->last_write_seqno)
9579 return 0;
9580
9581 ring = obj->ring;
9582
9583 if (i915_seqno_passed(ring->get_seqno(ring, true),
9584 obj->last_write_seqno))
9585 return 0;
9586
9587 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9588 if (ret)
9589 return ret;
9590
9591 if (WARN_ON(!ring->irq_get(ring)))
9592 return 0;
9593
9594 return 1;
9595}
9596
9597void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9598{
9599 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9600 struct intel_crtc *intel_crtc;
9601 unsigned long irq_flags;
9602 u32 seqno;
9603
9604 seqno = ring->get_seqno(ring, false);
9605
9606 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9607 for_each_intel_crtc(ring->dev, intel_crtc) {
9608 struct intel_mmio_flip *mmio_flip;
9609
9610 mmio_flip = &intel_crtc->mmio_flip;
9611 if (mmio_flip->seqno == 0)
9612 continue;
9613
9614 if (ring->id != mmio_flip->ring_id)
9615 continue;
9616
9617 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9618 intel_do_mmio_flip(intel_crtc);
9619 mmio_flip->seqno = 0;
9620 ring->irq_put(ring);
9621 }
9622 }
9623 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9624}
9625
9626static int intel_queue_mmio_flip(struct drm_device *dev,
9627 struct drm_crtc *crtc,
9628 struct drm_framebuffer *fb,
9629 struct drm_i915_gem_object *obj,
9630 struct intel_engine_cs *ring,
9631 uint32_t flags)
9632{
9633 struct drm_i915_private *dev_priv = dev->dev_private;
9634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9635 unsigned long irq_flags;
9636 int ret;
9637
9638 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9639 return -EBUSY;
9640
9641 ret = intel_postpone_flip(obj);
9642 if (ret < 0)
9643 return ret;
9644 if (ret == 0) {
9645 intel_do_mmio_flip(intel_crtc);
9646 return 0;
9647 }
9648
9649 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9650 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9651 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9652 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9653
9654 /*
9655 * Double check to catch cases where irq fired before
9656 * mmio flip data was ready
9657 */
9658 intel_notify_mmio_flip(obj->ring);
9659 return 0;
9660}
9661
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009662static int intel_default_queue_flip(struct drm_device *dev,
9663 struct drm_crtc *crtc,
9664 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009665 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009666 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009667 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009668{
9669 return -ENODEV;
9670}
9671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009672static int intel_crtc_page_flip(struct drm_crtc *crtc,
9673 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009674 struct drm_pending_vblank_event *event,
9675 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009676{
9677 struct drm_device *dev = crtc->dev;
9678 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009679 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009680 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009682 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009683 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009684 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009685 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009686 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009687
Matt Roper2ff8fde2014-07-08 07:50:07 -07009688 /*
9689 * drm_mode_page_flip_ioctl() should already catch this, but double
9690 * check to be safe. In the future we may enable pageflipping from
9691 * a disabled primary plane.
9692 */
9693 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9694 return -EBUSY;
9695
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009696 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009697 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009698 return -EINVAL;
9699
9700 /*
9701 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9702 * Note that pitch changes could also affect these register.
9703 */
9704 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009705 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9706 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009707 return -EINVAL;
9708
Chris Wilsonf900db42014-02-20 09:26:13 +00009709 if (i915_terminally_wedged(&dev_priv->gpu_error))
9710 goto out_hang;
9711
Daniel Vetterb14c5672013-09-19 12:18:32 +02009712 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009713 if (work == NULL)
9714 return -ENOMEM;
9715
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009716 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009717 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009718 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009719 INIT_WORK(&work->work, intel_unpin_work_fn);
9720
Daniel Vetter87b6b102014-05-15 15:33:46 +02009721 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009722 if (ret)
9723 goto free_work;
9724
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009725 /* We borrow the event spin lock for protecting unpin_work */
9726 spin_lock_irqsave(&dev->event_lock, flags);
9727 if (intel_crtc->unpin_work) {
9728 spin_unlock_irqrestore(&dev->event_lock, flags);
9729 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009730 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009731
9732 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733 return -EBUSY;
9734 }
9735 intel_crtc->unpin_work = work;
9736 spin_unlock_irqrestore(&dev->event_lock, flags);
9737
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009738 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9739 flush_workqueue(dev_priv->wq);
9740
Chris Wilson79158102012-05-23 11:13:58 +01009741 ret = i915_mutex_lock_interruptible(dev);
9742 if (ret)
9743 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009744
Jesse Barnes75dfca82010-02-10 15:09:44 -08009745 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009746 drm_gem_object_reference(&work->old_fb_obj->base);
9747 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009748
Matt Roperf4510a22014-04-01 15:22:40 -07009749 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009750
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009751 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009752
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009753 work->enable_stall_check = true;
9754
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009755 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009756 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009757
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009758 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009759 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009760
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009761 if (IS_VALLEYVIEW(dev)) {
9762 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009763 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9764 /* vlv: DISPLAY_FLIP fails to change tiling */
9765 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009766 } else if (IS_IVYBRIDGE(dev)) {
9767 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009768 } else if (INTEL_INFO(dev)->gen >= 7) {
9769 ring = obj->ring;
9770 if (ring == NULL || ring->id != RCS)
9771 ring = &dev_priv->ring[BCS];
9772 } else {
9773 ring = &dev_priv->ring[RCS];
9774 }
9775
9776 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009777 if (ret)
9778 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009779
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009780 work->gtt_offset =
9781 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9782
Sourab Gupta84c33a62014-06-02 16:47:17 +05309783 if (use_mmio_flip(ring, obj))
9784 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9785 page_flip_flags);
9786 else
9787 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9788 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009789 if (ret)
9790 goto cleanup_unpin;
9791
Daniel Vettera071fa02014-06-18 23:28:09 +02009792 i915_gem_track_fb(work->old_fb_obj, obj,
9793 INTEL_FRONTBUFFER_PRIMARY(pipe));
9794
Chris Wilson7782de32011-07-08 12:22:41 +01009795 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009796 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009797 mutex_unlock(&dev->struct_mutex);
9798
Jesse Barnese5510fa2010-07-01 16:48:37 -07009799 trace_i915_flip_request(intel_crtc->plane, obj);
9800
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009801 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009802
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009803cleanup_unpin:
9804 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009805cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009806 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009807 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009808 drm_gem_object_unreference(&work->old_fb_obj->base);
9809 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009810 mutex_unlock(&dev->struct_mutex);
9811
Chris Wilson79158102012-05-23 11:13:58 +01009812cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009813 spin_lock_irqsave(&dev->event_lock, flags);
9814 intel_crtc->unpin_work = NULL;
9815 spin_unlock_irqrestore(&dev->event_lock, flags);
9816
Daniel Vetter87b6b102014-05-15 15:33:46 +02009817 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009818free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009819 kfree(work);
9820
Chris Wilsonf900db42014-02-20 09:26:13 +00009821 if (ret == -EIO) {
9822out_hang:
9823 intel_crtc_wait_for_pending_flips(crtc);
9824 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9825 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009826 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009827 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009828 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009829}
9830
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009831static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009832 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9833 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009834};
9835
Daniel Vetter9a935852012-07-05 22:34:27 +02009836/**
9837 * intel_modeset_update_staged_output_state
9838 *
9839 * Updates the staged output configuration state, e.g. after we've read out the
9840 * current hw state.
9841 */
9842static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9843{
Ville Syrjälä76688512014-01-10 11:28:06 +02009844 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009845 struct intel_encoder *encoder;
9846 struct intel_connector *connector;
9847
9848 list_for_each_entry(connector, &dev->mode_config.connector_list,
9849 base.head) {
9850 connector->new_encoder =
9851 to_intel_encoder(connector->base.encoder);
9852 }
9853
Damien Lespiaub2784e12014-08-05 11:29:37 +01009854 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009855 encoder->new_crtc =
9856 to_intel_crtc(encoder->base.crtc);
9857 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009858
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009859 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009860 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009861
9862 if (crtc->new_enabled)
9863 crtc->new_config = &crtc->config;
9864 else
9865 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009866 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009867}
9868
9869/**
9870 * intel_modeset_commit_output_state
9871 *
9872 * This function copies the stage display pipe configuration to the real one.
9873 */
9874static void intel_modeset_commit_output_state(struct drm_device *dev)
9875{
Ville Syrjälä76688512014-01-10 11:28:06 +02009876 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009877 struct intel_encoder *encoder;
9878 struct intel_connector *connector;
9879
9880 list_for_each_entry(connector, &dev->mode_config.connector_list,
9881 base.head) {
9882 connector->base.encoder = &connector->new_encoder->base;
9883 }
9884
Damien Lespiaub2784e12014-08-05 11:29:37 +01009885 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009886 encoder->base.crtc = &encoder->new_crtc->base;
9887 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009888
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009889 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009890 crtc->base.enabled = crtc->new_enabled;
9891 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009892}
9893
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009894static void
Robin Schroereba905b2014-05-18 02:24:50 +02009895connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009896 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009897{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009898 int bpp = pipe_config->pipe_bpp;
9899
9900 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9901 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009902 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009903
9904 /* Don't use an invalid EDID bpc value */
9905 if (connector->base.display_info.bpc &&
9906 connector->base.display_info.bpc * 3 < bpp) {
9907 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9908 bpp, connector->base.display_info.bpc*3);
9909 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9910 }
9911
9912 /* Clamp bpp to 8 on screens without EDID 1.4 */
9913 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9914 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9915 bpp);
9916 pipe_config->pipe_bpp = 24;
9917 }
9918}
9919
9920static int
9921compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9922 struct drm_framebuffer *fb,
9923 struct intel_crtc_config *pipe_config)
9924{
9925 struct drm_device *dev = crtc->base.dev;
9926 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009927 int bpp;
9928
Daniel Vetterd42264b2013-03-28 16:38:08 +01009929 switch (fb->pixel_format) {
9930 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009931 bpp = 8*3; /* since we go through a colormap */
9932 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009933 case DRM_FORMAT_XRGB1555:
9934 case DRM_FORMAT_ARGB1555:
9935 /* checked in intel_framebuffer_init already */
9936 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9937 return -EINVAL;
9938 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009939 bpp = 6*3; /* min is 18bpp */
9940 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009941 case DRM_FORMAT_XBGR8888:
9942 case DRM_FORMAT_ABGR8888:
9943 /* checked in intel_framebuffer_init already */
9944 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9945 return -EINVAL;
9946 case DRM_FORMAT_XRGB8888:
9947 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009948 bpp = 8*3;
9949 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009950 case DRM_FORMAT_XRGB2101010:
9951 case DRM_FORMAT_ARGB2101010:
9952 case DRM_FORMAT_XBGR2101010:
9953 case DRM_FORMAT_ABGR2101010:
9954 /* checked in intel_framebuffer_init already */
9955 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009956 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009957 bpp = 10*3;
9958 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009959 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009960 default:
9961 DRM_DEBUG_KMS("unsupported depth\n");
9962 return -EINVAL;
9963 }
9964
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009965 pipe_config->pipe_bpp = bpp;
9966
9967 /* Clamp display bpp to EDID value */
9968 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009969 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009970 if (!connector->new_encoder ||
9971 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009972 continue;
9973
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009974 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009975 }
9976
9977 return bpp;
9978}
9979
Daniel Vetter644db712013-09-19 14:53:58 +02009980static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9981{
9982 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9983 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009984 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009985 mode->crtc_hdisplay, mode->crtc_hsync_start,
9986 mode->crtc_hsync_end, mode->crtc_htotal,
9987 mode->crtc_vdisplay, mode->crtc_vsync_start,
9988 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9989}
9990
Daniel Vetterc0b03412013-05-28 12:05:54 +02009991static void intel_dump_pipe_config(struct intel_crtc *crtc,
9992 struct intel_crtc_config *pipe_config,
9993 const char *context)
9994{
9995 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9996 context, pipe_name(crtc->pipe));
9997
9998 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9999 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10000 pipe_config->pipe_bpp, pipe_config->dither);
10001 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10002 pipe_config->has_pch_encoder,
10003 pipe_config->fdi_lanes,
10004 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10005 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10006 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010007 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10008 pipe_config->has_dp_encoder,
10009 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10010 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10011 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010012
10013 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10014 pipe_config->has_dp_encoder,
10015 pipe_config->dp_m2_n2.gmch_m,
10016 pipe_config->dp_m2_n2.gmch_n,
10017 pipe_config->dp_m2_n2.link_m,
10018 pipe_config->dp_m2_n2.link_n,
10019 pipe_config->dp_m2_n2.tu);
10020
Daniel Vetterc0b03412013-05-28 12:05:54 +020010021 DRM_DEBUG_KMS("requested mode:\n");
10022 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10023 DRM_DEBUG_KMS("adjusted mode:\n");
10024 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010025 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010026 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010027 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10028 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010029 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10030 pipe_config->gmch_pfit.control,
10031 pipe_config->gmch_pfit.pgm_ratios,
10032 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010033 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010034 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010035 pipe_config->pch_pfit.size,
10036 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010037 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010038 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010039}
10040
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010041static bool encoders_cloneable(const struct intel_encoder *a,
10042 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010043{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010044 /* masks could be asymmetric, so check both ways */
10045 return a == b || (a->cloneable & (1 << b->type) &&
10046 b->cloneable & (1 << a->type));
10047}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010048
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010049static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10050 struct intel_encoder *encoder)
10051{
10052 struct drm_device *dev = crtc->base.dev;
10053 struct intel_encoder *source_encoder;
10054
Damien Lespiaub2784e12014-08-05 11:29:37 +010010055 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010056 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010057 continue;
10058
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010059 if (!encoders_cloneable(encoder, source_encoder))
10060 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010061 }
10062
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010063 return true;
10064}
10065
10066static bool check_encoder_cloning(struct intel_crtc *crtc)
10067{
10068 struct drm_device *dev = crtc->base.dev;
10069 struct intel_encoder *encoder;
10070
Damien Lespiaub2784e12014-08-05 11:29:37 +010010071 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010072 if (encoder->new_crtc != crtc)
10073 continue;
10074
10075 if (!check_single_encoder_cloning(crtc, encoder))
10076 return false;
10077 }
10078
10079 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010080}
10081
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010082static struct intel_crtc_config *
10083intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010084 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010085 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010086{
10087 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010088 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010089 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010090 int plane_bpp, ret = -EINVAL;
10091 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010092
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010093 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010094 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10095 return ERR_PTR(-EINVAL);
10096 }
10097
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010098 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10099 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010100 return ERR_PTR(-ENOMEM);
10101
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010102 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10103 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010104
Daniel Vettere143a212013-07-04 12:01:15 +020010105 pipe_config->cpu_transcoder =
10106 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010107 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010108
Imre Deak2960bc92013-07-30 13:36:32 +030010109 /*
10110 * Sanitize sync polarity flags based on requested ones. If neither
10111 * positive or negative polarity is requested, treat this as meaning
10112 * negative polarity.
10113 */
10114 if (!(pipe_config->adjusted_mode.flags &
10115 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10116 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10117
10118 if (!(pipe_config->adjusted_mode.flags &
10119 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10120 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10121
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010122 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10123 * plane pixel format and any sink constraints into account. Returns the
10124 * source plane bpp so that dithering can be selected on mismatches
10125 * after encoders and crtc also have had their say. */
10126 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10127 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010128 if (plane_bpp < 0)
10129 goto fail;
10130
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010131 /*
10132 * Determine the real pipe dimensions. Note that stereo modes can
10133 * increase the actual pipe size due to the frame doubling and
10134 * insertion of additional space for blanks between the frame. This
10135 * is stored in the crtc timings. We use the requested mode to do this
10136 * computation to clearly distinguish it from the adjusted mode, which
10137 * can be changed by the connectors in the below retry loop.
10138 */
10139 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10140 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10141 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10142
Daniel Vettere29c22c2013-02-21 00:00:16 +010010143encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010144 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010145 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010146 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010147
Daniel Vetter135c81b2013-07-21 21:37:09 +020010148 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010149 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010150
Daniel Vetter7758a112012-07-08 19:40:39 +020010151 /* Pass our mode to the connectors and the CRTC to give them a chance to
10152 * adjust it according to limitations or connector properties, and also
10153 * a chance to reject the mode entirely.
10154 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010155 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010156
10157 if (&encoder->new_crtc->base != crtc)
10158 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010159
Daniel Vetterefea6e82013-07-21 21:36:59 +020010160 if (!(encoder->compute_config(encoder, pipe_config))) {
10161 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010162 goto fail;
10163 }
10164 }
10165
Daniel Vetterff9a6752013-06-01 17:16:21 +020010166 /* Set default port clock if not overwritten by the encoder. Needs to be
10167 * done afterwards in case the encoder adjusts the mode. */
10168 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010169 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10170 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010171
Daniel Vettera43f6e02013-06-07 23:10:32 +020010172 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010173 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010174 DRM_DEBUG_KMS("CRTC fixup failed\n");
10175 goto fail;
10176 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010177
10178 if (ret == RETRY) {
10179 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10180 ret = -EINVAL;
10181 goto fail;
10182 }
10183
10184 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10185 retry = false;
10186 goto encoder_retry;
10187 }
10188
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010189 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10190 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10191 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10192
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010193 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010194fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010195 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010196 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010197}
10198
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010199/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10200 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10201static void
10202intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10203 unsigned *prepare_pipes, unsigned *disable_pipes)
10204{
10205 struct intel_crtc *intel_crtc;
10206 struct drm_device *dev = crtc->dev;
10207 struct intel_encoder *encoder;
10208 struct intel_connector *connector;
10209 struct drm_crtc *tmp_crtc;
10210
10211 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10212
10213 /* Check which crtcs have changed outputs connected to them, these need
10214 * to be part of the prepare_pipes mask. We don't (yet) support global
10215 * modeset across multiple crtcs, so modeset_pipes will only have one
10216 * bit set at most. */
10217 list_for_each_entry(connector, &dev->mode_config.connector_list,
10218 base.head) {
10219 if (connector->base.encoder == &connector->new_encoder->base)
10220 continue;
10221
10222 if (connector->base.encoder) {
10223 tmp_crtc = connector->base.encoder->crtc;
10224
10225 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10226 }
10227
10228 if (connector->new_encoder)
10229 *prepare_pipes |=
10230 1 << connector->new_encoder->new_crtc->pipe;
10231 }
10232
Damien Lespiaub2784e12014-08-05 11:29:37 +010010233 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010234 if (encoder->base.crtc == &encoder->new_crtc->base)
10235 continue;
10236
10237 if (encoder->base.crtc) {
10238 tmp_crtc = encoder->base.crtc;
10239
10240 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10241 }
10242
10243 if (encoder->new_crtc)
10244 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10245 }
10246
Ville Syrjälä76688512014-01-10 11:28:06 +020010247 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010248 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010249 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010250 continue;
10251
Ville Syrjälä76688512014-01-10 11:28:06 +020010252 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010253 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010254 else
10255 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010256 }
10257
10258
10259 /* set_mode is also used to update properties on life display pipes. */
10260 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010261 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010262 *prepare_pipes |= 1 << intel_crtc->pipe;
10263
Daniel Vetterb6c51642013-04-12 18:48:43 +020010264 /*
10265 * For simplicity do a full modeset on any pipe where the output routing
10266 * changed. We could be more clever, but that would require us to be
10267 * more careful with calling the relevant encoder->mode_set functions.
10268 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010269 if (*prepare_pipes)
10270 *modeset_pipes = *prepare_pipes;
10271
10272 /* ... and mask these out. */
10273 *modeset_pipes &= ~(*disable_pipes);
10274 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010275
10276 /*
10277 * HACK: We don't (yet) fully support global modesets. intel_set_config
10278 * obies this rule, but the modeset restore mode of
10279 * intel_modeset_setup_hw_state does not.
10280 */
10281 *modeset_pipes &= 1 << intel_crtc->pipe;
10282 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010283
10284 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10285 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010286}
10287
Daniel Vetterea9d7582012-07-10 10:42:52 +020010288static bool intel_crtc_in_use(struct drm_crtc *crtc)
10289{
10290 struct drm_encoder *encoder;
10291 struct drm_device *dev = crtc->dev;
10292
10293 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10294 if (encoder->crtc == crtc)
10295 return true;
10296
10297 return false;
10298}
10299
10300static void
10301intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10302{
10303 struct intel_encoder *intel_encoder;
10304 struct intel_crtc *intel_crtc;
10305 struct drm_connector *connector;
10306
Damien Lespiaub2784e12014-08-05 11:29:37 +010010307 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010308 if (!intel_encoder->base.crtc)
10309 continue;
10310
10311 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10312
10313 if (prepare_pipes & (1 << intel_crtc->pipe))
10314 intel_encoder->connectors_active = false;
10315 }
10316
10317 intel_modeset_commit_output_state(dev);
10318
Ville Syrjälä76688512014-01-10 11:28:06 +020010319 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010320 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010321 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010322 WARN_ON(intel_crtc->new_config &&
10323 intel_crtc->new_config != &intel_crtc->config);
10324 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010325 }
10326
10327 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10328 if (!connector->encoder || !connector->encoder->crtc)
10329 continue;
10330
10331 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10332
10333 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010334 struct drm_property *dpms_property =
10335 dev->mode_config.dpms_property;
10336
Daniel Vetterea9d7582012-07-10 10:42:52 +020010337 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010338 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010339 dpms_property,
10340 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010341
10342 intel_encoder = to_intel_encoder(connector->encoder);
10343 intel_encoder->connectors_active = true;
10344 }
10345 }
10346
10347}
10348
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010349static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010350{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010351 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010352
10353 if (clock1 == clock2)
10354 return true;
10355
10356 if (!clock1 || !clock2)
10357 return false;
10358
10359 diff = abs(clock1 - clock2);
10360
10361 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10362 return true;
10363
10364 return false;
10365}
10366
Daniel Vetter25c5b262012-07-08 22:08:04 +020010367#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10368 list_for_each_entry((intel_crtc), \
10369 &(dev)->mode_config.crtc_list, \
10370 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010371 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010372
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010373static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010374intel_pipe_config_compare(struct drm_device *dev,
10375 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010376 struct intel_crtc_config *pipe_config)
10377{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010378#define PIPE_CONF_CHECK_X(name) \
10379 if (current_config->name != pipe_config->name) { \
10380 DRM_ERROR("mismatch in " #name " " \
10381 "(expected 0x%08x, found 0x%08x)\n", \
10382 current_config->name, \
10383 pipe_config->name); \
10384 return false; \
10385 }
10386
Daniel Vetter08a24032013-04-19 11:25:34 +020010387#define PIPE_CONF_CHECK_I(name) \
10388 if (current_config->name != pipe_config->name) { \
10389 DRM_ERROR("mismatch in " #name " " \
10390 "(expected %i, found %i)\n", \
10391 current_config->name, \
10392 pipe_config->name); \
10393 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010394 }
10395
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010396/* This is required for BDW+ where there is only one set of registers for
10397 * switching between high and low RR.
10398 * This macro can be used whenever a comparison has to be made between one
10399 * hw state and multiple sw state variables.
10400 */
10401#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10402 if ((current_config->name != pipe_config->name) && \
10403 (current_config->alt_name != pipe_config->name)) { \
10404 DRM_ERROR("mismatch in " #name " " \
10405 "(expected %i or %i, found %i)\n", \
10406 current_config->name, \
10407 current_config->alt_name, \
10408 pipe_config->name); \
10409 return false; \
10410 }
10411
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010412#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10413 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010414 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010415 "(expected %i, found %i)\n", \
10416 current_config->name & (mask), \
10417 pipe_config->name & (mask)); \
10418 return false; \
10419 }
10420
Ville Syrjälä5e550652013-09-06 23:29:07 +030010421#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10422 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10423 DRM_ERROR("mismatch in " #name " " \
10424 "(expected %i, found %i)\n", \
10425 current_config->name, \
10426 pipe_config->name); \
10427 return false; \
10428 }
10429
Daniel Vetterbb760062013-06-06 14:55:52 +020010430#define PIPE_CONF_QUIRK(quirk) \
10431 ((current_config->quirks | pipe_config->quirks) & (quirk))
10432
Daniel Vettereccb1402013-05-22 00:50:22 +020010433 PIPE_CONF_CHECK_I(cpu_transcoder);
10434
Daniel Vetter08a24032013-04-19 11:25:34 +020010435 PIPE_CONF_CHECK_I(has_pch_encoder);
10436 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010437 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10438 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10439 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10440 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10441 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010442
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010443 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010444
10445 if (INTEL_INFO(dev)->gen < 8) {
10446 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10447 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10448 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10449 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10450 PIPE_CONF_CHECK_I(dp_m_n.tu);
10451
10452 if (current_config->has_drrs) {
10453 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10454 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10455 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10456 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10457 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10458 }
10459 } else {
10460 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10461 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10462 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10463 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10464 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10465 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010466
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010467 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10468 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10469 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10470 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10471 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10472 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10473
10474 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10475 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10476 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10477 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10478 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10479 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10480
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010481 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010482 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010483 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10484 IS_VALLEYVIEW(dev))
10485 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010486
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010487 PIPE_CONF_CHECK_I(has_audio);
10488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010489 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10490 DRM_MODE_FLAG_INTERLACE);
10491
Daniel Vetterbb760062013-06-06 14:55:52 +020010492 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10493 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10494 DRM_MODE_FLAG_PHSYNC);
10495 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10496 DRM_MODE_FLAG_NHSYNC);
10497 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10498 DRM_MODE_FLAG_PVSYNC);
10499 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10500 DRM_MODE_FLAG_NVSYNC);
10501 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010502
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010503 PIPE_CONF_CHECK_I(pipe_src_w);
10504 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010505
Daniel Vetter99535992014-04-13 12:00:33 +020010506 /*
10507 * FIXME: BIOS likes to set up a cloned config with lvds+external
10508 * screen. Since we don't yet re-compute the pipe config when moving
10509 * just the lvds port away to another pipe the sw tracking won't match.
10510 *
10511 * Proper atomic modesets with recomputed global state will fix this.
10512 * Until then just don't check gmch state for inherited modes.
10513 */
10514 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10515 PIPE_CONF_CHECK_I(gmch_pfit.control);
10516 /* pfit ratios are autocomputed by the hw on gen4+ */
10517 if (INTEL_INFO(dev)->gen < 4)
10518 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10519 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10520 }
10521
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010522 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10523 if (current_config->pch_pfit.enabled) {
10524 PIPE_CONF_CHECK_I(pch_pfit.pos);
10525 PIPE_CONF_CHECK_I(pch_pfit.size);
10526 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010527
Jesse Barnese59150d2014-01-07 13:30:45 -080010528 /* BDW+ don't expose a synchronous way to read the state */
10529 if (IS_HASWELL(dev))
10530 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010531
Ville Syrjälä282740f2013-09-04 18:30:03 +030010532 PIPE_CONF_CHECK_I(double_wide);
10533
Daniel Vetter26804af2014-06-25 22:01:55 +030010534 PIPE_CONF_CHECK_X(ddi_pll_sel);
10535
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010536 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010537 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010538 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010539 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10540 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010541 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010542
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010543 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10544 PIPE_CONF_CHECK_I(pipe_bpp);
10545
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010546 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10547 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010548
Daniel Vetter66e985c2013-06-05 13:34:20 +020010549#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010550#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010551#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010552#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010553#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010554#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010555
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010556 return true;
10557}
10558
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010559static void
10560check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010561{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010562 struct intel_connector *connector;
10563
10564 list_for_each_entry(connector, &dev->mode_config.connector_list,
10565 base.head) {
10566 /* This also checks the encoder/connector hw state with the
10567 * ->get_hw_state callbacks. */
10568 intel_connector_check_state(connector);
10569
10570 WARN(&connector->new_encoder->base != connector->base.encoder,
10571 "connector's staged encoder doesn't match current encoder\n");
10572 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010573}
10574
10575static void
10576check_encoder_state(struct drm_device *dev)
10577{
10578 struct intel_encoder *encoder;
10579 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010580
Damien Lespiaub2784e12014-08-05 11:29:37 +010010581 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010582 bool enabled = false;
10583 bool active = false;
10584 enum pipe pipe, tracked_pipe;
10585
10586 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10587 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010588 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010589
10590 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10591 "encoder's stage crtc doesn't match current crtc\n");
10592 WARN(encoder->connectors_active && !encoder->base.crtc,
10593 "encoder's active_connectors set, but no crtc\n");
10594
10595 list_for_each_entry(connector, &dev->mode_config.connector_list,
10596 base.head) {
10597 if (connector->base.encoder != &encoder->base)
10598 continue;
10599 enabled = true;
10600 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10601 active = true;
10602 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010603 /*
10604 * for MST connectors if we unplug the connector is gone
10605 * away but the encoder is still connected to a crtc
10606 * until a modeset happens in response to the hotplug.
10607 */
10608 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10609 continue;
10610
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010611 WARN(!!encoder->base.crtc != enabled,
10612 "encoder's enabled state mismatch "
10613 "(expected %i, found %i)\n",
10614 !!encoder->base.crtc, enabled);
10615 WARN(active && !encoder->base.crtc,
10616 "active encoder with no crtc\n");
10617
10618 WARN(encoder->connectors_active != active,
10619 "encoder's computed active state doesn't match tracked active state "
10620 "(expected %i, found %i)\n", active, encoder->connectors_active);
10621
10622 active = encoder->get_hw_state(encoder, &pipe);
10623 WARN(active != encoder->connectors_active,
10624 "encoder's hw state doesn't match sw tracking "
10625 "(expected %i, found %i)\n",
10626 encoder->connectors_active, active);
10627
10628 if (!encoder->base.crtc)
10629 continue;
10630
10631 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10632 WARN(active && pipe != tracked_pipe,
10633 "active encoder's pipe doesn't match"
10634 "(expected %i, found %i)\n",
10635 tracked_pipe, pipe);
10636
10637 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010638}
10639
10640static void
10641check_crtc_state(struct drm_device *dev)
10642{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010644 struct intel_crtc *crtc;
10645 struct intel_encoder *encoder;
10646 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010647
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010648 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010649 bool enabled = false;
10650 bool active = false;
10651
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010652 memset(&pipe_config, 0, sizeof(pipe_config));
10653
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010654 DRM_DEBUG_KMS("[CRTC:%d]\n",
10655 crtc->base.base.id);
10656
10657 WARN(crtc->active && !crtc->base.enabled,
10658 "active crtc, but not enabled in sw tracking\n");
10659
Damien Lespiaub2784e12014-08-05 11:29:37 +010010660 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010661 if (encoder->base.crtc != &crtc->base)
10662 continue;
10663 enabled = true;
10664 if (encoder->connectors_active)
10665 active = true;
10666 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010667
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010668 WARN(active != crtc->active,
10669 "crtc's computed active state doesn't match tracked active state "
10670 "(expected %i, found %i)\n", active, crtc->active);
10671 WARN(enabled != crtc->base.enabled,
10672 "crtc's computed enabled state doesn't match tracked enabled state "
10673 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10674
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010675 active = dev_priv->display.get_pipe_config(crtc,
10676 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010677
10678 /* hw state is inconsistent with the pipe A quirk */
10679 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10680 active = crtc->active;
10681
Damien Lespiaub2784e12014-08-05 11:29:37 +010010682 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010683 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010684 if (encoder->base.crtc != &crtc->base)
10685 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010686 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010687 encoder->get_config(encoder, &pipe_config);
10688 }
10689
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010690 WARN(crtc->active != active,
10691 "crtc active state doesn't match with hw state "
10692 "(expected %i, found %i)\n", crtc->active, active);
10693
Daniel Vetterc0b03412013-05-28 12:05:54 +020010694 if (active &&
10695 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10696 WARN(1, "pipe state doesn't match!\n");
10697 intel_dump_pipe_config(crtc, &pipe_config,
10698 "[hw state]");
10699 intel_dump_pipe_config(crtc, &crtc->config,
10700 "[sw state]");
10701 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010702 }
10703}
10704
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010705static void
10706check_shared_dpll_state(struct drm_device *dev)
10707{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010709 struct intel_crtc *crtc;
10710 struct intel_dpll_hw_state dpll_hw_state;
10711 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010712
10713 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10714 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10715 int enabled_crtcs = 0, active_crtcs = 0;
10716 bool active;
10717
10718 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10719
10720 DRM_DEBUG_KMS("%s\n", pll->name);
10721
10722 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10723
10724 WARN(pll->active > pll->refcount,
10725 "more active pll users than references: %i vs %i\n",
10726 pll->active, pll->refcount);
10727 WARN(pll->active && !pll->on,
10728 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010729 WARN(pll->on && !pll->active,
10730 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010731 WARN(pll->on != active,
10732 "pll on state mismatch (expected %i, found %i)\n",
10733 pll->on, active);
10734
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010735 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010736 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10737 enabled_crtcs++;
10738 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10739 active_crtcs++;
10740 }
10741 WARN(pll->active != active_crtcs,
10742 "pll active crtcs mismatch (expected %i, found %i)\n",
10743 pll->active, active_crtcs);
10744 WARN(pll->refcount != enabled_crtcs,
10745 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10746 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010747
10748 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10749 sizeof(dpll_hw_state)),
10750 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010751 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010752}
10753
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010754void
10755intel_modeset_check_state(struct drm_device *dev)
10756{
10757 check_connector_state(dev);
10758 check_encoder_state(dev);
10759 check_crtc_state(dev);
10760 check_shared_dpll_state(dev);
10761}
10762
Ville Syrjälä18442d02013-09-13 16:00:08 +030010763void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10764 int dotclock)
10765{
10766 /*
10767 * FDI already provided one idea for the dotclock.
10768 * Yell if the encoder disagrees.
10769 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010770 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010771 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010772 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010773}
10774
Ville Syrjälä80715b22014-05-15 20:23:23 +030010775static void update_scanline_offset(struct intel_crtc *crtc)
10776{
10777 struct drm_device *dev = crtc->base.dev;
10778
10779 /*
10780 * The scanline counter increments at the leading edge of hsync.
10781 *
10782 * On most platforms it starts counting from vtotal-1 on the
10783 * first active line. That means the scanline counter value is
10784 * always one less than what we would expect. Ie. just after
10785 * start of vblank, which also occurs at start of hsync (on the
10786 * last active line), the scanline counter will read vblank_start-1.
10787 *
10788 * On gen2 the scanline counter starts counting from 1 instead
10789 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10790 * to keep the value positive), instead of adding one.
10791 *
10792 * On HSW+ the behaviour of the scanline counter depends on the output
10793 * type. For DP ports it behaves like most other platforms, but on HDMI
10794 * there's an extra 1 line difference. So we need to add two instead of
10795 * one to the value.
10796 */
10797 if (IS_GEN2(dev)) {
10798 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10799 int vtotal;
10800
10801 vtotal = mode->crtc_vtotal;
10802 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10803 vtotal /= 2;
10804
10805 crtc->scanline_offset = vtotal - 1;
10806 } else if (HAS_DDI(dev) &&
10807 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10808 crtc->scanline_offset = 2;
10809 } else
10810 crtc->scanline_offset = 1;
10811}
10812
Daniel Vetterf30da182013-04-11 20:22:50 +020010813static int __intel_set_mode(struct drm_crtc *crtc,
10814 struct drm_display_mode *mode,
10815 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010816{
10817 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010818 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010819 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010820 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010821 struct intel_crtc *intel_crtc;
10822 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010823 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010824
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010825 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010826 if (!saved_mode)
10827 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010828
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010829 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010830 &prepare_pipes, &disable_pipes);
10831
Tim Gardner3ac18232012-12-07 07:54:26 -070010832 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010833
Daniel Vetter25c5b262012-07-08 22:08:04 +020010834 /* Hack: Because we don't (yet) support global modeset on multiple
10835 * crtcs, we don't keep track of the new mode for more than one crtc.
10836 * Hence simply check whether any bit is set in modeset_pipes in all the
10837 * pieces of code that are not yet converted to deal with mutliple crtcs
10838 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010839 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010840 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010841 if (IS_ERR(pipe_config)) {
10842 ret = PTR_ERR(pipe_config);
10843 pipe_config = NULL;
10844
Tim Gardner3ac18232012-12-07 07:54:26 -070010845 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010846 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010847 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10848 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010849 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010850 }
10851
Jesse Barnes30a970c2013-11-04 13:48:12 -080010852 /*
10853 * See if the config requires any additional preparation, e.g.
10854 * to adjust global state with pipes off. We need to do this
10855 * here so we can get the modeset_pipe updated config for the new
10856 * mode set on this crtc. For other crtcs we need to use the
10857 * adjusted_mode bits in the crtc directly.
10858 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010859 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010860 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010861
Ville Syrjäläc164f832013-11-05 22:34:12 +020010862 /* may have added more to prepare_pipes than we should */
10863 prepare_pipes &= ~disable_pipes;
10864 }
10865
Daniel Vetter460da9162013-03-27 00:44:51 +010010866 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10867 intel_crtc_disable(&intel_crtc->base);
10868
Daniel Vetterea9d7582012-07-10 10:42:52 +020010869 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10870 if (intel_crtc->base.enabled)
10871 dev_priv->display.crtc_disable(&intel_crtc->base);
10872 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010873
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010874 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10875 * to set it here already despite that we pass it down the callchain.
10876 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010877 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010878 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010879 /* mode_set/enable/disable functions rely on a correct pipe
10880 * config. */
10881 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010882 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010883
10884 /*
10885 * Calculate and store various constants which
10886 * are later needed by vblank and swap-completion
10887 * timestamping. They are derived from true hwmode.
10888 */
10889 drm_calc_timestamping_constants(crtc,
10890 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010891 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010892
Daniel Vetterea9d7582012-07-10 10:42:52 +020010893 /* Only after disabling all output pipelines that will be changed can we
10894 * update the the output configuration. */
10895 intel_modeset_update_state(dev, prepare_pipes);
10896
Daniel Vetter47fab732012-10-26 10:58:18 +020010897 if (dev_priv->display.modeset_global_resources)
10898 dev_priv->display.modeset_global_resources(dev);
10899
Daniel Vettera6778b32012-07-02 09:56:42 +020010900 /* Set up the DPLL and any encoders state that needs to adjust or depend
10901 * on the DPLL.
10902 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010903 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010904 struct drm_framebuffer *old_fb = crtc->primary->fb;
10905 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10906 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010907
10908 mutex_lock(&dev->struct_mutex);
10909 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010910 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010911 NULL);
10912 if (ret != 0) {
10913 DRM_ERROR("pin & fence failed\n");
10914 mutex_unlock(&dev->struct_mutex);
10915 goto done;
10916 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010917 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010918 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010919 i915_gem_track_fb(old_obj, obj,
10920 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010921 mutex_unlock(&dev->struct_mutex);
10922
10923 crtc->primary->fb = fb;
10924 crtc->x = x;
10925 crtc->y = y;
10926
Daniel Vetter4271b752014-04-24 23:55:00 +020010927 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10928 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010929 if (ret)
10930 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010931 }
10932
10933 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010934 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10935 update_scanline_offset(intel_crtc);
10936
Daniel Vetter25c5b262012-07-08 22:08:04 +020010937 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010938 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010939
Daniel Vettera6778b32012-07-02 09:56:42 +020010940 /* FIXME: add subpixel order */
10941done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010942 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010943 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010944
Tim Gardner3ac18232012-12-07 07:54:26 -070010945out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010946 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010947 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010948 return ret;
10949}
10950
Damien Lespiaue7457a92013-08-08 22:28:59 +010010951static int intel_set_mode(struct drm_crtc *crtc,
10952 struct drm_display_mode *mode,
10953 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010954{
10955 int ret;
10956
10957 ret = __intel_set_mode(crtc, mode, x, y, fb);
10958
10959 if (ret == 0)
10960 intel_modeset_check_state(crtc->dev);
10961
10962 return ret;
10963}
10964
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010965void intel_crtc_restore_mode(struct drm_crtc *crtc)
10966{
Matt Roperf4510a22014-04-01 15:22:40 -070010967 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010968}
10969
Daniel Vetter25c5b262012-07-08 22:08:04 +020010970#undef for_each_intel_crtc_masked
10971
Daniel Vetterd9e55602012-07-04 22:16:09 +020010972static void intel_set_config_free(struct intel_set_config *config)
10973{
10974 if (!config)
10975 return;
10976
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010977 kfree(config->save_connector_encoders);
10978 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010979 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010980 kfree(config);
10981}
10982
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010983static int intel_set_config_save_state(struct drm_device *dev,
10984 struct intel_set_config *config)
10985{
Ville Syrjälä76688512014-01-10 11:28:06 +020010986 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010987 struct drm_encoder *encoder;
10988 struct drm_connector *connector;
10989 int count;
10990
Ville Syrjälä76688512014-01-10 11:28:06 +020010991 config->save_crtc_enabled =
10992 kcalloc(dev->mode_config.num_crtc,
10993 sizeof(bool), GFP_KERNEL);
10994 if (!config->save_crtc_enabled)
10995 return -ENOMEM;
10996
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010997 config->save_encoder_crtcs =
10998 kcalloc(dev->mode_config.num_encoder,
10999 sizeof(struct drm_crtc *), GFP_KERNEL);
11000 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011001 return -ENOMEM;
11002
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011003 config->save_connector_encoders =
11004 kcalloc(dev->mode_config.num_connector,
11005 sizeof(struct drm_encoder *), GFP_KERNEL);
11006 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011007 return -ENOMEM;
11008
11009 /* Copy data. Note that driver private data is not affected.
11010 * Should anything bad happen only the expected state is
11011 * restored, not the drivers personal bookkeeping.
11012 */
11013 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011014 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011015 config->save_crtc_enabled[count++] = crtc->enabled;
11016 }
11017
11018 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011019 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011020 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011021 }
11022
11023 count = 0;
11024 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011025 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011026 }
11027
11028 return 0;
11029}
11030
11031static void intel_set_config_restore_state(struct drm_device *dev,
11032 struct intel_set_config *config)
11033{
Ville Syrjälä76688512014-01-10 11:28:06 +020011034 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011035 struct intel_encoder *encoder;
11036 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011037 int count;
11038
11039 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011040 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011041 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011042
11043 if (crtc->new_enabled)
11044 crtc->new_config = &crtc->config;
11045 else
11046 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011047 }
11048
11049 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011050 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011051 encoder->new_crtc =
11052 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011053 }
11054
11055 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011056 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11057 connector->new_encoder =
11058 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011059 }
11060}
11061
Imre Deake3de42b2013-05-03 19:44:07 +020011062static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011063is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011064{
11065 int i;
11066
Chris Wilson2e57f472013-07-17 12:14:40 +010011067 if (set->num_connectors == 0)
11068 return false;
11069
11070 if (WARN_ON(set->connectors == NULL))
11071 return false;
11072
11073 for (i = 0; i < set->num_connectors; i++)
11074 if (set->connectors[i]->encoder &&
11075 set->connectors[i]->encoder->crtc == set->crtc &&
11076 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011077 return true;
11078
11079 return false;
11080}
11081
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011082static void
11083intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11084 struct intel_set_config *config)
11085{
11086
11087 /* We should be able to check here if the fb has the same properties
11088 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011089 if (is_crtc_connector_off(set)) {
11090 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011091 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011092 /*
11093 * If we have no fb, we can only flip as long as the crtc is
11094 * active, otherwise we need a full mode set. The crtc may
11095 * be active if we've only disabled the primary plane, or
11096 * in fastboot situations.
11097 */
Matt Roperf4510a22014-04-01 15:22:40 -070011098 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011099 struct intel_crtc *intel_crtc =
11100 to_intel_crtc(set->crtc);
11101
Matt Roper3b150f02014-05-29 08:06:53 -070011102 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011103 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11104 config->fb_changed = true;
11105 } else {
11106 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11107 config->mode_changed = true;
11108 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011109 } else if (set->fb == NULL) {
11110 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011111 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011112 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011113 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011114 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011115 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011116 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011117 }
11118
Daniel Vetter835c5872012-07-10 18:11:08 +020011119 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011120 config->fb_changed = true;
11121
11122 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11123 DRM_DEBUG_KMS("modes are different, full mode set\n");
11124 drm_mode_debug_printmodeline(&set->crtc->mode);
11125 drm_mode_debug_printmodeline(set->mode);
11126 config->mode_changed = true;
11127 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011128
11129 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11130 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011131}
11132
Daniel Vetter2e431052012-07-04 22:42:15 +020011133static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011134intel_modeset_stage_output_state(struct drm_device *dev,
11135 struct drm_mode_set *set,
11136 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011137{
Daniel Vetter9a935852012-07-05 22:34:27 +020011138 struct intel_connector *connector;
11139 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011140 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011141 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011142
Damien Lespiau9abdda72013-02-13 13:29:23 +000011143 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011144 * of connectors. For paranoia, double-check this. */
11145 WARN_ON(!set->fb && (set->num_connectors != 0));
11146 WARN_ON(set->fb && (set->num_connectors == 0));
11147
Daniel Vetter9a935852012-07-05 22:34:27 +020011148 list_for_each_entry(connector, &dev->mode_config.connector_list,
11149 base.head) {
11150 /* Otherwise traverse passed in connector list and get encoders
11151 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011152 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011153 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011154 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011155 break;
11156 }
11157 }
11158
Daniel Vetter9a935852012-07-05 22:34:27 +020011159 /* If we disable the crtc, disable all its connectors. Also, if
11160 * the connector is on the changing crtc but not on the new
11161 * connector list, disable it. */
11162 if ((!set->fb || ro == set->num_connectors) &&
11163 connector->base.encoder &&
11164 connector->base.encoder->crtc == set->crtc) {
11165 connector->new_encoder = NULL;
11166
11167 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11168 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011169 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011170 }
11171
11172
11173 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011174 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011175 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011176 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011177 }
11178 /* connector->new_encoder is now updated for all connectors. */
11179
11180 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011181 list_for_each_entry(connector, &dev->mode_config.connector_list,
11182 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011183 struct drm_crtc *new_crtc;
11184
Daniel Vetter9a935852012-07-05 22:34:27 +020011185 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011186 continue;
11187
Daniel Vetter9a935852012-07-05 22:34:27 +020011188 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011189
11190 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011191 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011192 new_crtc = set->crtc;
11193 }
11194
11195 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011196 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11197 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011198 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011199 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011200 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011201
11202 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11203 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011204 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011205 new_crtc->base.id);
11206 }
11207
11208 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011209 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011210 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011211 list_for_each_entry(connector,
11212 &dev->mode_config.connector_list,
11213 base.head) {
11214 if (connector->new_encoder == encoder) {
11215 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011216 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011217 }
11218 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011219
11220 if (num_connectors == 0)
11221 encoder->new_crtc = NULL;
11222 else if (num_connectors > 1)
11223 return -EINVAL;
11224
Daniel Vetter9a935852012-07-05 22:34:27 +020011225 /* Only now check for crtc changes so we don't miss encoders
11226 * that will be disabled. */
11227 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011228 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011229 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011230 }
11231 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011232 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011233 list_for_each_entry(connector, &dev->mode_config.connector_list,
11234 base.head) {
11235 if (connector->new_encoder)
11236 if (connector->new_encoder != connector->encoder)
11237 connector->encoder = connector->new_encoder;
11238 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011239 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011240 crtc->new_enabled = false;
11241
Damien Lespiaub2784e12014-08-05 11:29:37 +010011242 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011243 if (encoder->new_crtc == crtc) {
11244 crtc->new_enabled = true;
11245 break;
11246 }
11247 }
11248
11249 if (crtc->new_enabled != crtc->base.enabled) {
11250 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11251 crtc->new_enabled ? "en" : "dis");
11252 config->mode_changed = true;
11253 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011254
11255 if (crtc->new_enabled)
11256 crtc->new_config = &crtc->config;
11257 else
11258 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 }
11260
Daniel Vetter2e431052012-07-04 22:42:15 +020011261 return 0;
11262}
11263
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011264static void disable_crtc_nofb(struct intel_crtc *crtc)
11265{
11266 struct drm_device *dev = crtc->base.dev;
11267 struct intel_encoder *encoder;
11268 struct intel_connector *connector;
11269
11270 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11271 pipe_name(crtc->pipe));
11272
11273 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11274 if (connector->new_encoder &&
11275 connector->new_encoder->new_crtc == crtc)
11276 connector->new_encoder = NULL;
11277 }
11278
Damien Lespiaub2784e12014-08-05 11:29:37 +010011279 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011280 if (encoder->new_crtc == crtc)
11281 encoder->new_crtc = NULL;
11282 }
11283
11284 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011285 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011286}
11287
Daniel Vetter2e431052012-07-04 22:42:15 +020011288static int intel_crtc_set_config(struct drm_mode_set *set)
11289{
11290 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011291 struct drm_mode_set save_set;
11292 struct intel_set_config *config;
11293 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011294
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011295 BUG_ON(!set);
11296 BUG_ON(!set->crtc);
11297 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011298
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011299 /* Enforce sane interface api - has been abused by the fb helper. */
11300 BUG_ON(!set->mode && set->fb);
11301 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011302
Daniel Vetter2e431052012-07-04 22:42:15 +020011303 if (set->fb) {
11304 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11305 set->crtc->base.id, set->fb->base.id,
11306 (int)set->num_connectors, set->x, set->y);
11307 } else {
11308 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011309 }
11310
11311 dev = set->crtc->dev;
11312
11313 ret = -ENOMEM;
11314 config = kzalloc(sizeof(*config), GFP_KERNEL);
11315 if (!config)
11316 goto out_config;
11317
11318 ret = intel_set_config_save_state(dev, config);
11319 if (ret)
11320 goto out_config;
11321
11322 save_set.crtc = set->crtc;
11323 save_set.mode = &set->crtc->mode;
11324 save_set.x = set->crtc->x;
11325 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011326 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011327
11328 /* Compute whether we need a full modeset, only an fb base update or no
11329 * change at all. In the future we might also check whether only the
11330 * mode changed, e.g. for LVDS where we only change the panel fitter in
11331 * such cases. */
11332 intel_set_config_compute_mode_changes(set, config);
11333
Daniel Vetter9a935852012-07-05 22:34:27 +020011334 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011335 if (ret)
11336 goto fail;
11337
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011338 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011339 ret = intel_set_mode(set->crtc, set->mode,
11340 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011341 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011342 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11343
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011344 intel_crtc_wait_for_pending_flips(set->crtc);
11345
Daniel Vetter4f660f42012-07-02 09:47:37 +020011346 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011347 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011348
11349 /*
11350 * We need to make sure the primary plane is re-enabled if it
11351 * has previously been turned off.
11352 */
11353 if (!intel_crtc->primary_enabled && ret == 0) {
11354 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011355 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011356 }
11357
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011358 /*
11359 * In the fastboot case this may be our only check of the
11360 * state after boot. It would be better to only do it on
11361 * the first update, but we don't have a nice way of doing that
11362 * (and really, set_config isn't used much for high freq page
11363 * flipping, so increasing its cost here shouldn't be a big
11364 * deal).
11365 */
Jani Nikulad330a952014-01-21 11:24:25 +020011366 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011367 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011368 }
11369
Chris Wilson2d05eae2013-05-03 17:36:25 +010011370 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011371 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11372 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011373fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011374 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011375
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011376 /*
11377 * HACK: if the pipe was on, but we didn't have a framebuffer,
11378 * force the pipe off to avoid oopsing in the modeset code
11379 * due to fb==NULL. This should only happen during boot since
11380 * we don't yet reconstruct the FB from the hardware state.
11381 */
11382 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11383 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11384
Chris Wilson2d05eae2013-05-03 17:36:25 +010011385 /* Try to restore the config */
11386 if (config->mode_changed &&
11387 intel_set_mode(save_set.crtc, save_set.mode,
11388 save_set.x, save_set.y, save_set.fb))
11389 DRM_ERROR("failed to restore config after modeset failure\n");
11390 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011391
Daniel Vetterd9e55602012-07-04 22:16:09 +020011392out_config:
11393 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011394 return ret;
11395}
11396
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011397static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011398 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011399 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011400 .destroy = intel_crtc_destroy,
11401 .page_flip = intel_crtc_page_flip,
11402};
11403
Daniel Vetter53589012013-06-05 13:34:16 +020011404static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11405 struct intel_shared_dpll *pll,
11406 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011407{
Daniel Vetter53589012013-06-05 13:34:16 +020011408 uint32_t val;
11409
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011410 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11411 return false;
11412
Daniel Vetter53589012013-06-05 13:34:16 +020011413 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011414 hw_state->dpll = val;
11415 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11416 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011417
11418 return val & DPLL_VCO_ENABLE;
11419}
11420
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011421static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11422 struct intel_shared_dpll *pll)
11423{
11424 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11425 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11426}
11427
Daniel Vettere7b903d2013-06-05 13:34:14 +020011428static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11429 struct intel_shared_dpll *pll)
11430{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011431 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011432 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011433
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011434 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11435
11436 /* Wait for the clocks to stabilize. */
11437 POSTING_READ(PCH_DPLL(pll->id));
11438 udelay(150);
11439
11440 /* The pixel multiplier can only be updated once the
11441 * DPLL is enabled and the clocks are stable.
11442 *
11443 * So write it again.
11444 */
11445 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11446 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011447 udelay(200);
11448}
11449
11450static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11451 struct intel_shared_dpll *pll)
11452{
11453 struct drm_device *dev = dev_priv->dev;
11454 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011455
11456 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011457 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011458 if (intel_crtc_to_shared_dpll(crtc) == pll)
11459 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11460 }
11461
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011462 I915_WRITE(PCH_DPLL(pll->id), 0);
11463 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011464 udelay(200);
11465}
11466
Daniel Vetter46edb022013-06-05 13:34:12 +020011467static char *ibx_pch_dpll_names[] = {
11468 "PCH DPLL A",
11469 "PCH DPLL B",
11470};
11471
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011472static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011473{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011474 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011475 int i;
11476
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011477 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011478
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011479 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011480 dev_priv->shared_dplls[i].id = i;
11481 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011482 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011483 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11484 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011485 dev_priv->shared_dplls[i].get_hw_state =
11486 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011487 }
11488}
11489
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011490static void intel_shared_dpll_init(struct drm_device *dev)
11491{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011493
Daniel Vetter9cd86932014-06-25 22:01:57 +030011494 if (HAS_DDI(dev))
11495 intel_ddi_pll_init(dev);
11496 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011497 ibx_pch_dpll_init(dev);
11498 else
11499 dev_priv->num_shared_dpll = 0;
11500
11501 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011502}
11503
Matt Roper465c1202014-05-29 08:06:54 -070011504static int
11505intel_primary_plane_disable(struct drm_plane *plane)
11506{
11507 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011508 struct intel_crtc *intel_crtc;
11509
11510 if (!plane->fb)
11511 return 0;
11512
11513 BUG_ON(!plane->crtc);
11514
11515 intel_crtc = to_intel_crtc(plane->crtc);
11516
11517 /*
11518 * Even though we checked plane->fb above, it's still possible that
11519 * the primary plane has been implicitly disabled because the crtc
11520 * coordinates given weren't visible, or because we detected
11521 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11522 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11523 * In either case, we need to unpin the FB and let the fb pointer get
11524 * updated, but otherwise we don't need to touch the hardware.
11525 */
11526 if (!intel_crtc->primary_enabled)
11527 goto disable_unpin;
11528
11529 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011530 intel_disable_primary_hw_plane(plane, plane->crtc);
11531
Matt Roper465c1202014-05-29 08:06:54 -070011532disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011533 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011534 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011535 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011536 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011537 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011538 plane->fb = NULL;
11539
11540 return 0;
11541}
11542
11543static int
11544intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11545 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11546 unsigned int crtc_w, unsigned int crtc_h,
11547 uint32_t src_x, uint32_t src_y,
11548 uint32_t src_w, uint32_t src_h)
11549{
11550 struct drm_device *dev = crtc->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011552 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11553 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011554 struct drm_rect dest = {
11555 /* integer pixels */
11556 .x1 = crtc_x,
11557 .y1 = crtc_y,
11558 .x2 = crtc_x + crtc_w,
11559 .y2 = crtc_y + crtc_h,
11560 };
11561 struct drm_rect src = {
11562 /* 16.16 fixed point */
11563 .x1 = src_x,
11564 .y1 = src_y,
11565 .x2 = src_x + src_w,
11566 .y2 = src_y + src_h,
11567 };
11568 const struct drm_rect clip = {
11569 /* integer pixels */
11570 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11571 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11572 };
11573 bool visible;
11574 int ret;
11575
11576 ret = drm_plane_helper_check_update(plane, crtc, fb,
11577 &src, &dest, &clip,
11578 DRM_PLANE_HELPER_NO_SCALING,
11579 DRM_PLANE_HELPER_NO_SCALING,
11580 false, true, &visible);
11581
11582 if (ret)
11583 return ret;
11584
11585 /*
11586 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11587 * updating the fb pointer, and returning without touching the
11588 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11589 * turn on the display with all planes setup as desired.
11590 */
11591 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011592 mutex_lock(&dev->struct_mutex);
11593
Matt Roper465c1202014-05-29 08:06:54 -070011594 /*
11595 * If we already called setplane while the crtc was disabled,
11596 * we may have an fb pinned; unpin it.
11597 */
11598 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011599 intel_unpin_fb_obj(old_obj);
11600
11601 i915_gem_track_fb(old_obj, obj,
11602 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011603
11604 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011605 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11606 mutex_unlock(&dev->struct_mutex);
11607
11608 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011609 }
11610
11611 intel_crtc_wait_for_pending_flips(crtc);
11612
11613 /*
11614 * If clipping results in a non-visible primary plane, we'll disable
11615 * the primary plane. Note that this is a bit different than what
11616 * happens if userspace explicitly disables the plane by passing fb=0
11617 * because plane->fb still gets set and pinned.
11618 */
11619 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011620 mutex_lock(&dev->struct_mutex);
11621
Matt Roper465c1202014-05-29 08:06:54 -070011622 /*
11623 * Try to pin the new fb first so that we can bail out if we
11624 * fail.
11625 */
11626 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011627 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011628 if (ret) {
11629 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011630 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011631 }
Matt Roper465c1202014-05-29 08:06:54 -070011632 }
11633
Daniel Vettera071fa02014-06-18 23:28:09 +020011634 i915_gem_track_fb(old_obj, obj,
11635 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11636
Matt Roper465c1202014-05-29 08:06:54 -070011637 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011638 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011639
11640
11641 if (plane->fb != fb)
11642 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011643 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011644
Matt Roper4c345742014-07-09 16:22:10 -070011645 mutex_unlock(&dev->struct_mutex);
11646
Matt Roper465c1202014-05-29 08:06:54 -070011647 return 0;
11648 }
11649
11650 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11651 if (ret)
11652 return ret;
11653
11654 if (!intel_crtc->primary_enabled)
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011655 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011656
11657 return 0;
11658}
11659
Matt Roper3d7d6512014-06-10 08:28:13 -070011660/* Common destruction function for both primary and cursor planes */
11661static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011662{
11663 struct intel_plane *intel_plane = to_intel_plane(plane);
11664 drm_plane_cleanup(plane);
11665 kfree(intel_plane);
11666}
11667
11668static const struct drm_plane_funcs intel_primary_plane_funcs = {
11669 .update_plane = intel_primary_plane_setplane,
11670 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011671 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011672};
11673
11674static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11675 int pipe)
11676{
11677 struct intel_plane *primary;
11678 const uint32_t *intel_primary_formats;
11679 int num_formats;
11680
11681 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11682 if (primary == NULL)
11683 return NULL;
11684
11685 primary->can_scale = false;
11686 primary->max_downscale = 1;
11687 primary->pipe = pipe;
11688 primary->plane = pipe;
11689 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11690 primary->plane = !pipe;
11691
11692 if (INTEL_INFO(dev)->gen <= 3) {
11693 intel_primary_formats = intel_primary_formats_gen2;
11694 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11695 } else {
11696 intel_primary_formats = intel_primary_formats_gen4;
11697 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11698 }
11699
11700 drm_universal_plane_init(dev, &primary->base, 0,
11701 &intel_primary_plane_funcs,
11702 intel_primary_formats, num_formats,
11703 DRM_PLANE_TYPE_PRIMARY);
11704 return &primary->base;
11705}
11706
Matt Roper3d7d6512014-06-10 08:28:13 -070011707static int
11708intel_cursor_plane_disable(struct drm_plane *plane)
11709{
11710 if (!plane->fb)
11711 return 0;
11712
11713 BUG_ON(!plane->crtc);
11714
11715 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11716}
11717
11718static int
11719intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11720 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11721 unsigned int crtc_w, unsigned int crtc_h,
11722 uint32_t src_x, uint32_t src_y,
11723 uint32_t src_w, uint32_t src_h)
11724{
11725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11726 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11727 struct drm_i915_gem_object *obj = intel_fb->obj;
11728 struct drm_rect dest = {
11729 /* integer pixels */
11730 .x1 = crtc_x,
11731 .y1 = crtc_y,
11732 .x2 = crtc_x + crtc_w,
11733 .y2 = crtc_y + crtc_h,
11734 };
11735 struct drm_rect src = {
11736 /* 16.16 fixed point */
11737 .x1 = src_x,
11738 .y1 = src_y,
11739 .x2 = src_x + src_w,
11740 .y2 = src_y + src_h,
11741 };
11742 const struct drm_rect clip = {
11743 /* integer pixels */
11744 .x2 = intel_crtc->config.pipe_src_w,
11745 .y2 = intel_crtc->config.pipe_src_h,
11746 };
11747 bool visible;
11748 int ret;
11749
11750 ret = drm_plane_helper_check_update(plane, crtc, fb,
11751 &src, &dest, &clip,
11752 DRM_PLANE_HELPER_NO_SCALING,
11753 DRM_PLANE_HELPER_NO_SCALING,
11754 true, true, &visible);
11755 if (ret)
11756 return ret;
11757
11758 crtc->cursor_x = crtc_x;
11759 crtc->cursor_y = crtc_y;
11760 if (fb != crtc->cursor->fb) {
11761 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11762 } else {
11763 intel_crtc_update_cursor(crtc, visible);
11764 return 0;
11765 }
11766}
11767static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11768 .update_plane = intel_cursor_plane_update,
11769 .disable_plane = intel_cursor_plane_disable,
11770 .destroy = intel_plane_destroy,
11771};
11772
11773static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11774 int pipe)
11775{
11776 struct intel_plane *cursor;
11777
11778 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11779 if (cursor == NULL)
11780 return NULL;
11781
11782 cursor->can_scale = false;
11783 cursor->max_downscale = 1;
11784 cursor->pipe = pipe;
11785 cursor->plane = pipe;
11786
11787 drm_universal_plane_init(dev, &cursor->base, 0,
11788 &intel_cursor_plane_funcs,
11789 intel_cursor_formats,
11790 ARRAY_SIZE(intel_cursor_formats),
11791 DRM_PLANE_TYPE_CURSOR);
11792 return &cursor->base;
11793}
11794
Hannes Ederb358d0a2008-12-18 21:18:47 +010011795static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011796{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011798 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011799 struct drm_plane *primary = NULL;
11800 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011801 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011802
Daniel Vetter955382f2013-09-19 14:05:45 +020011803 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011804 if (intel_crtc == NULL)
11805 return;
11806
Matt Roper465c1202014-05-29 08:06:54 -070011807 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011808 if (!primary)
11809 goto fail;
11810
11811 cursor = intel_cursor_plane_create(dev, pipe);
11812 if (!cursor)
11813 goto fail;
11814
Matt Roper465c1202014-05-29 08:06:54 -070011815 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011816 cursor, &intel_crtc_funcs);
11817 if (ret)
11818 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011819
11820 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011821 for (i = 0; i < 256; i++) {
11822 intel_crtc->lut_r[i] = i;
11823 intel_crtc->lut_g[i] = i;
11824 intel_crtc->lut_b[i] = i;
11825 }
11826
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011827 /*
11828 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011829 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011830 */
Jesse Barnes80824002009-09-10 15:28:06 -070011831 intel_crtc->pipe = pipe;
11832 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011833 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011834 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011835 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011836 }
11837
Chris Wilson4b0e3332014-05-30 16:35:26 +030011838 intel_crtc->cursor_base = ~0;
11839 intel_crtc->cursor_cntl = ~0;
11840
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011841 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11842 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11843 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11844 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11845
Jesse Barnes79e53942008-11-07 14:24:08 -080011846 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011847
11848 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011849 return;
11850
11851fail:
11852 if (primary)
11853 drm_plane_cleanup(primary);
11854 if (cursor)
11855 drm_plane_cleanup(cursor);
11856 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011857}
11858
Jesse Barnes752aa882013-10-31 18:55:49 +020011859enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11860{
11861 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011862 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011863
Rob Clark51fd3712013-11-19 12:10:12 -050011864 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011865
11866 if (!encoder)
11867 return INVALID_PIPE;
11868
11869 return to_intel_crtc(encoder->crtc)->pipe;
11870}
11871
Carl Worth08d7b3d2009-04-29 14:43:54 -070011872int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011873 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011874{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011875 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011876 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011877 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011878
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011879 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11880 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011881
Rob Clark7707e652014-07-17 23:30:04 -040011882 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011883
Rob Clark7707e652014-07-17 23:30:04 -040011884 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011885 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011886 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011887 }
11888
Rob Clark7707e652014-07-17 23:30:04 -040011889 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011890 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011891
Daniel Vetterc05422d2009-08-11 16:05:30 +020011892 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011893}
11894
Daniel Vetter66a92782012-07-12 20:08:18 +020011895static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011896{
Daniel Vetter66a92782012-07-12 20:08:18 +020011897 struct drm_device *dev = encoder->base.dev;
11898 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011899 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011900 int entry = 0;
11901
Damien Lespiaub2784e12014-08-05 11:29:37 +010011902 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011903 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011904 index_mask |= (1 << entry);
11905
Jesse Barnes79e53942008-11-07 14:24:08 -080011906 entry++;
11907 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011908
Jesse Barnes79e53942008-11-07 14:24:08 -080011909 return index_mask;
11910}
11911
Chris Wilson4d302442010-12-14 19:21:29 +000011912static bool has_edp_a(struct drm_device *dev)
11913{
11914 struct drm_i915_private *dev_priv = dev->dev_private;
11915
11916 if (!IS_MOBILE(dev))
11917 return false;
11918
11919 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11920 return false;
11921
Damien Lespiaue3589902014-02-07 19:12:50 +000011922 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011923 return false;
11924
11925 return true;
11926}
11927
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011928const char *intel_output_name(int output)
11929{
11930 static const char *names[] = {
11931 [INTEL_OUTPUT_UNUSED] = "Unused",
11932 [INTEL_OUTPUT_ANALOG] = "Analog",
11933 [INTEL_OUTPUT_DVO] = "DVO",
11934 [INTEL_OUTPUT_SDVO] = "SDVO",
11935 [INTEL_OUTPUT_LVDS] = "LVDS",
11936 [INTEL_OUTPUT_TVOUT] = "TV",
11937 [INTEL_OUTPUT_HDMI] = "HDMI",
11938 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11939 [INTEL_OUTPUT_EDP] = "eDP",
11940 [INTEL_OUTPUT_DSI] = "DSI",
11941 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11942 };
11943
11944 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11945 return "Invalid";
11946
11947 return names[output];
11948}
11949
Jesse Barnes84b4e042014-06-25 08:24:29 -070011950static bool intel_crt_present(struct drm_device *dev)
11951{
11952 struct drm_i915_private *dev_priv = dev->dev_private;
11953
11954 if (IS_ULT(dev))
11955 return false;
11956
11957 if (IS_CHERRYVIEW(dev))
11958 return false;
11959
11960 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11961 return false;
11962
11963 return true;
11964}
11965
Jesse Barnes79e53942008-11-07 14:24:08 -080011966static void intel_setup_outputs(struct drm_device *dev)
11967{
Eric Anholt725e30a2009-01-22 13:01:02 -080011968 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011969 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011970 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011971
Daniel Vetterc9093352013-06-06 22:22:47 +020011972 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011973
Jesse Barnes84b4e042014-06-25 08:24:29 -070011974 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011975 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011976
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011977 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011978 int found;
11979
11980 /* Haswell uses DDI functions to detect digital outputs */
11981 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11982 /* DDI A only supports eDP */
11983 if (found)
11984 intel_ddi_init(dev, PORT_A);
11985
11986 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11987 * register */
11988 found = I915_READ(SFUSE_STRAP);
11989
11990 if (found & SFUSE_STRAP_DDIB_DETECTED)
11991 intel_ddi_init(dev, PORT_B);
11992 if (found & SFUSE_STRAP_DDIC_DETECTED)
11993 intel_ddi_init(dev, PORT_C);
11994 if (found & SFUSE_STRAP_DDID_DETECTED)
11995 intel_ddi_init(dev, PORT_D);
11996 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011997 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011998 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011999
12000 if (has_edp_a(dev))
12001 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012002
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012003 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012004 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012005 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012006 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012007 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012008 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012009 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012010 }
12011
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012012 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012013 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012014
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012015 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012016 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012017
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012018 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012019 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012020
Daniel Vetter270b3042012-10-27 15:52:05 +020012021 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012022 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012023 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012024 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12025 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12026 PORT_B);
12027 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12028 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12029 }
12030
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012031 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12032 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12033 PORT_C);
12034 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012035 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012036 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012037
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012038 if (IS_CHERRYVIEW(dev)) {
12039 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12040 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12041 PORT_D);
12042 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12043 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12044 }
12045 }
12046
Jani Nikula3cfca972013-08-27 15:12:26 +030012047 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012048 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012049 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012050
Paulo Zanonie2debe92013-02-18 19:00:27 -030012051 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012052 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012053 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012054 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12055 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012056 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012057 }
Ma Ling27185ae2009-08-24 13:50:23 +080012058
Imre Deake7281ea2013-05-08 13:14:08 +030012059 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012060 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012061 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012062
12063 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012064
Paulo Zanonie2debe92013-02-18 19:00:27 -030012065 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012066 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012067 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012068 }
Ma Ling27185ae2009-08-24 13:50:23 +080012069
Paulo Zanonie2debe92013-02-18 19:00:27 -030012070 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012071
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012072 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12073 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012074 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012075 }
Imre Deake7281ea2013-05-08 13:14:08 +030012076 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012077 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012078 }
Ma Ling27185ae2009-08-24 13:50:23 +080012079
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012080 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012081 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012082 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012083 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012084 intel_dvo_init(dev);
12085
Zhenyu Wang103a1962009-11-27 11:44:36 +080012086 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012087 intel_tv_init(dev);
12088
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012089 intel_edp_psr_init(dev);
12090
Damien Lespiaub2784e12014-08-05 11:29:37 +010012091 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012092 encoder->base.possible_crtcs = encoder->crtc_mask;
12093 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012094 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012095 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012096
Paulo Zanonidde86e22012-12-01 12:04:25 -020012097 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012098
12099 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012100}
12101
12102static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12103{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012104 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012105 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012106
Daniel Vetteref2d6332014-02-10 18:00:38 +010012107 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012108 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012109 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012110 drm_gem_object_unreference(&intel_fb->obj->base);
12111 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012112 kfree(intel_fb);
12113}
12114
12115static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012116 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012117 unsigned int *handle)
12118{
12119 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012120 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012121
Chris Wilson05394f32010-11-08 19:18:58 +000012122 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012123}
12124
12125static const struct drm_framebuffer_funcs intel_fb_funcs = {
12126 .destroy = intel_user_framebuffer_destroy,
12127 .create_handle = intel_user_framebuffer_create_handle,
12128};
12129
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012130static int intel_framebuffer_init(struct drm_device *dev,
12131 struct intel_framebuffer *intel_fb,
12132 struct drm_mode_fb_cmd2 *mode_cmd,
12133 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012134{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012135 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012136 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012137 int ret;
12138
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012139 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12140
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012141 if (obj->tiling_mode == I915_TILING_Y) {
12142 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012143 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012144 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012145
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012146 if (mode_cmd->pitches[0] & 63) {
12147 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12148 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012149 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012150 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012151
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012152 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12153 pitch_limit = 32*1024;
12154 } else if (INTEL_INFO(dev)->gen >= 4) {
12155 if (obj->tiling_mode)
12156 pitch_limit = 16*1024;
12157 else
12158 pitch_limit = 32*1024;
12159 } else if (INTEL_INFO(dev)->gen >= 3) {
12160 if (obj->tiling_mode)
12161 pitch_limit = 8*1024;
12162 else
12163 pitch_limit = 16*1024;
12164 } else
12165 /* XXX DSPC is limited to 4k tiled */
12166 pitch_limit = 8*1024;
12167
12168 if (mode_cmd->pitches[0] > pitch_limit) {
12169 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12170 obj->tiling_mode ? "tiled" : "linear",
12171 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012172 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012173 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012174
12175 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012176 mode_cmd->pitches[0] != obj->stride) {
12177 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12178 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012179 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012180 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012181
Ville Syrjälä57779d02012-10-31 17:50:14 +020012182 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012183 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012184 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012185 case DRM_FORMAT_RGB565:
12186 case DRM_FORMAT_XRGB8888:
12187 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012188 break;
12189 case DRM_FORMAT_XRGB1555:
12190 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012191 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012192 DRM_DEBUG("unsupported pixel format: %s\n",
12193 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012194 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012195 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012196 break;
12197 case DRM_FORMAT_XBGR8888:
12198 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012199 case DRM_FORMAT_XRGB2101010:
12200 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012201 case DRM_FORMAT_XBGR2101010:
12202 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012203 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012204 DRM_DEBUG("unsupported pixel format: %s\n",
12205 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012206 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012207 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012208 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012209 case DRM_FORMAT_YUYV:
12210 case DRM_FORMAT_UYVY:
12211 case DRM_FORMAT_YVYU:
12212 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012213 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012214 DRM_DEBUG("unsupported pixel format: %s\n",
12215 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012216 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012217 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012218 break;
12219 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012220 DRM_DEBUG("unsupported pixel format: %s\n",
12221 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012222 return -EINVAL;
12223 }
12224
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012225 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12226 if (mode_cmd->offsets[0] != 0)
12227 return -EINVAL;
12228
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012229 aligned_height = intel_align_height(dev, mode_cmd->height,
12230 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012231 /* FIXME drm helper for size checks (especially planar formats)? */
12232 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12233 return -EINVAL;
12234
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012235 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12236 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012237 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012238
Jesse Barnes79e53942008-11-07 14:24:08 -080012239 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12240 if (ret) {
12241 DRM_ERROR("framebuffer init failed %d\n", ret);
12242 return ret;
12243 }
12244
Jesse Barnes79e53942008-11-07 14:24:08 -080012245 return 0;
12246}
12247
Jesse Barnes79e53942008-11-07 14:24:08 -080012248static struct drm_framebuffer *
12249intel_user_framebuffer_create(struct drm_device *dev,
12250 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012251 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012252{
Chris Wilson05394f32010-11-08 19:18:58 +000012253 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012254
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012255 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12256 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012257 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012258 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012259
Chris Wilsond2dff872011-04-19 08:36:26 +010012260 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012261}
12262
Daniel Vetter4520f532013-10-09 09:18:51 +020012263#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012264static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012265{
12266}
12267#endif
12268
Jesse Barnes79e53942008-11-07 14:24:08 -080012269static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012270 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012271 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012272};
12273
Jesse Barnese70236a2009-09-21 10:42:27 -070012274/* Set up chip specific display functions */
12275static void intel_init_display(struct drm_device *dev)
12276{
12277 struct drm_i915_private *dev_priv = dev->dev_private;
12278
Daniel Vetteree9300b2013-06-03 22:40:22 +020012279 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12280 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012281 else if (IS_CHERRYVIEW(dev))
12282 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012283 else if (IS_VALLEYVIEW(dev))
12284 dev_priv->display.find_dpll = vlv_find_best_dpll;
12285 else if (IS_PINEVIEW(dev))
12286 dev_priv->display.find_dpll = pnv_find_best_dpll;
12287 else
12288 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12289
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012290 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012291 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012292 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012293 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012294 dev_priv->display.crtc_enable = haswell_crtc_enable;
12295 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012296 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012297 dev_priv->display.update_primary_plane =
12298 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012299 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012300 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012301 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012302 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012303 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12304 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012305 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012306 dev_priv->display.update_primary_plane =
12307 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012308 } else if (IS_VALLEYVIEW(dev)) {
12309 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012310 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012311 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12312 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12313 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12314 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012315 dev_priv->display.update_primary_plane =
12316 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012317 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012318 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012319 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012320 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012321 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12322 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012323 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012324 dev_priv->display.update_primary_plane =
12325 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012326 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012327
Jesse Barnese70236a2009-09-21 10:42:27 -070012328 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012329 if (IS_VALLEYVIEW(dev))
12330 dev_priv->display.get_display_clock_speed =
12331 valleyview_get_display_clock_speed;
12332 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012333 dev_priv->display.get_display_clock_speed =
12334 i945_get_display_clock_speed;
12335 else if (IS_I915G(dev))
12336 dev_priv->display.get_display_clock_speed =
12337 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012338 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012339 dev_priv->display.get_display_clock_speed =
12340 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012341 else if (IS_PINEVIEW(dev))
12342 dev_priv->display.get_display_clock_speed =
12343 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012344 else if (IS_I915GM(dev))
12345 dev_priv->display.get_display_clock_speed =
12346 i915gm_get_display_clock_speed;
12347 else if (IS_I865G(dev))
12348 dev_priv->display.get_display_clock_speed =
12349 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012350 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012351 dev_priv->display.get_display_clock_speed =
12352 i855_get_display_clock_speed;
12353 else /* 852, 830 */
12354 dev_priv->display.get_display_clock_speed =
12355 i830_get_display_clock_speed;
12356
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012357 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012358 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012359 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012360 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012361 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012362 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012363 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012364 dev_priv->display.modeset_global_resources =
12365 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012366 } else if (IS_IVYBRIDGE(dev)) {
12367 /* FIXME: detect B0+ stepping and use auto training */
12368 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012369 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012370 dev_priv->display.modeset_global_resources =
12371 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012372 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012373 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012374 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012375 dev_priv->display.modeset_global_resources =
12376 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012377 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012378 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012379 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012380 } else if (IS_VALLEYVIEW(dev)) {
12381 dev_priv->display.modeset_global_resources =
12382 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012383 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012384 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012385
12386 /* Default just returns -ENODEV to indicate unsupported */
12387 dev_priv->display.queue_flip = intel_default_queue_flip;
12388
12389 switch (INTEL_INFO(dev)->gen) {
12390 case 2:
12391 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12392 break;
12393
12394 case 3:
12395 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12396 break;
12397
12398 case 4:
12399 case 5:
12400 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12401 break;
12402
12403 case 6:
12404 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12405 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012406 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012407 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012408 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12409 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012410 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012411
12412 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012413}
12414
Jesse Barnesb690e962010-07-19 13:53:12 -070012415/*
12416 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12417 * resume, or other times. This quirk makes sure that's the case for
12418 * affected systems.
12419 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012420static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012421{
12422 struct drm_i915_private *dev_priv = dev->dev_private;
12423
12424 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012425 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012426}
12427
Keith Packard435793d2011-07-12 14:56:22 -070012428/*
12429 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12430 */
12431static void quirk_ssc_force_disable(struct drm_device *dev)
12432{
12433 struct drm_i915_private *dev_priv = dev->dev_private;
12434 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012435 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012436}
12437
Carsten Emde4dca20e2012-03-15 15:56:26 +010012438/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012439 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12440 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012441 */
12442static void quirk_invert_brightness(struct drm_device *dev)
12443{
12444 struct drm_i915_private *dev_priv = dev->dev_private;
12445 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012446 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012447}
12448
Scot Doyle9c72cc62014-07-03 23:27:50 +000012449/* Some VBT's incorrectly indicate no backlight is present */
12450static void quirk_backlight_present(struct drm_device *dev)
12451{
12452 struct drm_i915_private *dev_priv = dev->dev_private;
12453 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12454 DRM_INFO("applying backlight present quirk\n");
12455}
12456
Jesse Barnesb690e962010-07-19 13:53:12 -070012457struct intel_quirk {
12458 int device;
12459 int subsystem_vendor;
12460 int subsystem_device;
12461 void (*hook)(struct drm_device *dev);
12462};
12463
Egbert Eich5f85f172012-10-14 15:46:38 +020012464/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12465struct intel_dmi_quirk {
12466 void (*hook)(struct drm_device *dev);
12467 const struct dmi_system_id (*dmi_id_list)[];
12468};
12469
12470static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12471{
12472 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12473 return 1;
12474}
12475
12476static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12477 {
12478 .dmi_id_list = &(const struct dmi_system_id[]) {
12479 {
12480 .callback = intel_dmi_reverse_brightness,
12481 .ident = "NCR Corporation",
12482 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12483 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12484 },
12485 },
12486 { } /* terminating entry */
12487 },
12488 .hook = quirk_invert_brightness,
12489 },
12490};
12491
Ben Widawskyc43b5632012-04-16 14:07:40 -070012492static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012493 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012494 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012495
Jesse Barnesb690e962010-07-19 13:53:12 -070012496 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12497 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12498
Jesse Barnesb690e962010-07-19 13:53:12 -070012499 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12500 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12501
Keith Packard435793d2011-07-12 14:56:22 -070012502 /* Lenovo U160 cannot use SSC on LVDS */
12503 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012504
12505 /* Sony Vaio Y cannot use SSC on LVDS */
12506 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012507
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012508 /* Acer Aspire 5734Z must invert backlight brightness */
12509 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12510
12511 /* Acer/eMachines G725 */
12512 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12513
12514 /* Acer/eMachines e725 */
12515 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12516
12517 /* Acer/Packard Bell NCL20 */
12518 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12519
12520 /* Acer Aspire 4736Z */
12521 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012522
12523 /* Acer Aspire 5336 */
12524 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012525
12526 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12527 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012528
12529 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12530 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012531
12532 /* HP Chromebook 14 (Celeron 2955U) */
12533 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012534};
12535
12536static void intel_init_quirks(struct drm_device *dev)
12537{
12538 struct pci_dev *d = dev->pdev;
12539 int i;
12540
12541 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12542 struct intel_quirk *q = &intel_quirks[i];
12543
12544 if (d->device == q->device &&
12545 (d->subsystem_vendor == q->subsystem_vendor ||
12546 q->subsystem_vendor == PCI_ANY_ID) &&
12547 (d->subsystem_device == q->subsystem_device ||
12548 q->subsystem_device == PCI_ANY_ID))
12549 q->hook(dev);
12550 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012551 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12552 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12553 intel_dmi_quirks[i].hook(dev);
12554 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012555}
12556
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012557/* Disable the VGA plane that we never use */
12558static void i915_disable_vga(struct drm_device *dev)
12559{
12560 struct drm_i915_private *dev_priv = dev->dev_private;
12561 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012562 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012563
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012564 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012565 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012566 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012567 sr1 = inb(VGA_SR_DATA);
12568 outb(sr1 | 1<<5, VGA_SR_DATA);
12569 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12570 udelay(300);
12571
12572 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12573 POSTING_READ(vga_reg);
12574}
12575
Daniel Vetterf8175862012-04-10 15:50:11 +020012576void intel_modeset_init_hw(struct drm_device *dev)
12577{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012578 intel_prepare_ddi(dev);
12579
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012580 if (IS_VALLEYVIEW(dev))
12581 vlv_update_cdclk(dev);
12582
Daniel Vetterf8175862012-04-10 15:50:11 +020012583 intel_init_clock_gating(dev);
12584
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012585 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012586}
12587
Imre Deak7d708ee2013-04-17 14:04:50 +030012588void intel_modeset_suspend_hw(struct drm_device *dev)
12589{
12590 intel_suspend_hw(dev);
12591}
12592
Jesse Barnes79e53942008-11-07 14:24:08 -080012593void intel_modeset_init(struct drm_device *dev)
12594{
Jesse Barnes652c3932009-08-17 13:31:43 -070012595 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012596 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012597 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012598 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012599
12600 drm_mode_config_init(dev);
12601
12602 dev->mode_config.min_width = 0;
12603 dev->mode_config.min_height = 0;
12604
Dave Airlie019d96c2011-09-29 16:20:42 +010012605 dev->mode_config.preferred_depth = 24;
12606 dev->mode_config.prefer_shadow = 1;
12607
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012608 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012609
Jesse Barnesb690e962010-07-19 13:53:12 -070012610 intel_init_quirks(dev);
12611
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012612 intel_init_pm(dev);
12613
Ben Widawskye3c74752013-04-05 13:12:39 -070012614 if (INTEL_INFO(dev)->num_pipes == 0)
12615 return;
12616
Jesse Barnese70236a2009-09-21 10:42:27 -070012617 intel_init_display(dev);
12618
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012619 if (IS_GEN2(dev)) {
12620 dev->mode_config.max_width = 2048;
12621 dev->mode_config.max_height = 2048;
12622 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012623 dev->mode_config.max_width = 4096;
12624 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012625 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012626 dev->mode_config.max_width = 8192;
12627 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012628 }
Damien Lespiau068be562014-03-28 14:17:49 +000012629
12630 if (IS_GEN2(dev)) {
12631 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12632 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12633 } else {
12634 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12635 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12636 }
12637
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012638 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012639
Zhao Yakui28c97732009-10-09 11:39:41 +080012640 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012641 INTEL_INFO(dev)->num_pipes,
12642 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012643
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012644 for_each_pipe(pipe) {
12645 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012646 for_each_sprite(pipe, sprite) {
12647 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012648 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012649 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012650 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012651 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012652 }
12653
Jesse Barnesf42bb702013-12-16 16:34:23 -080012654 intel_init_dpio(dev);
12655
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012656 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012657
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012658 /* Just disable it once at startup */
12659 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012660 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012661
12662 /* Just in case the BIOS is doing something questionable. */
12663 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012664
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012665 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012666 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012667 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012668
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012669 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012670 if (!crtc->active)
12671 continue;
12672
Jesse Barnes46f297f2014-03-07 08:57:48 -080012673 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012674 * Note that reserving the BIOS fb up front prevents us
12675 * from stuffing other stolen allocations like the ring
12676 * on top. This prevents some ugliness at boot time, and
12677 * can even allow for smooth boot transitions if the BIOS
12678 * fb is large enough for the active pipe configuration.
12679 */
12680 if (dev_priv->display.get_plane_config) {
12681 dev_priv->display.get_plane_config(crtc,
12682 &crtc->plane_config);
12683 /*
12684 * If the fb is shared between multiple heads, we'll
12685 * just get the first one.
12686 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012687 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012688 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012689 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012690}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012691
Daniel Vetter7fad7982012-07-04 17:51:47 +020012692static void intel_enable_pipe_a(struct drm_device *dev)
12693{
12694 struct intel_connector *connector;
12695 struct drm_connector *crt = NULL;
12696 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012697 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012698
12699 /* We can't just switch on the pipe A, we need to set things up with a
12700 * proper mode and output configuration. As a gross hack, enable pipe A
12701 * by enabling the load detect pipe once. */
12702 list_for_each_entry(connector,
12703 &dev->mode_config.connector_list,
12704 base.head) {
12705 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12706 crt = &connector->base;
12707 break;
12708 }
12709 }
12710
12711 if (!crt)
12712 return;
12713
Rob Clark51fd3712013-11-19 12:10:12 -050012714 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12715 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012716
12717
12718}
12719
Daniel Vetterfa555832012-10-10 23:14:00 +020012720static bool
12721intel_check_plane_mapping(struct intel_crtc *crtc)
12722{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012723 struct drm_device *dev = crtc->base.dev;
12724 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012725 u32 reg, val;
12726
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012727 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012728 return true;
12729
12730 reg = DSPCNTR(!crtc->plane);
12731 val = I915_READ(reg);
12732
12733 if ((val & DISPLAY_PLANE_ENABLE) &&
12734 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12735 return false;
12736
12737 return true;
12738}
12739
Daniel Vetter24929352012-07-02 20:28:59 +020012740static void intel_sanitize_crtc(struct intel_crtc *crtc)
12741{
12742 struct drm_device *dev = crtc->base.dev;
12743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012744 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012745
Daniel Vetter24929352012-07-02 20:28:59 +020012746 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012747 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012748 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12749
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012750 /* restore vblank interrupts to correct state */
12751 if (crtc->active)
12752 drm_vblank_on(dev, crtc->pipe);
12753 else
12754 drm_vblank_off(dev, crtc->pipe);
12755
Daniel Vetter24929352012-07-02 20:28:59 +020012756 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012757 * disable the crtc (and hence change the state) if it is wrong. Note
12758 * that gen4+ has a fixed plane -> pipe mapping. */
12759 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012760 struct intel_connector *connector;
12761 bool plane;
12762
Daniel Vetter24929352012-07-02 20:28:59 +020012763 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12764 crtc->base.base.id);
12765
12766 /* Pipe has the wrong plane attached and the plane is active.
12767 * Temporarily change the plane mapping and disable everything
12768 * ... */
12769 plane = crtc->plane;
12770 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012771 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012772 dev_priv->display.crtc_disable(&crtc->base);
12773 crtc->plane = plane;
12774
12775 /* ... and break all links. */
12776 list_for_each_entry(connector, &dev->mode_config.connector_list,
12777 base.head) {
12778 if (connector->encoder->base.crtc != &crtc->base)
12779 continue;
12780
Egbert Eich7f1950f2014-04-25 10:56:22 +020012781 connector->base.dpms = DRM_MODE_DPMS_OFF;
12782 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012783 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012784 /* multiple connectors may have the same encoder:
12785 * handle them and break crtc link separately */
12786 list_for_each_entry(connector, &dev->mode_config.connector_list,
12787 base.head)
12788 if (connector->encoder->base.crtc == &crtc->base) {
12789 connector->encoder->base.crtc = NULL;
12790 connector->encoder->connectors_active = false;
12791 }
Daniel Vetter24929352012-07-02 20:28:59 +020012792
12793 WARN_ON(crtc->active);
12794 crtc->base.enabled = false;
12795 }
Daniel Vetter24929352012-07-02 20:28:59 +020012796
Daniel Vetter7fad7982012-07-04 17:51:47 +020012797 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12798 crtc->pipe == PIPE_A && !crtc->active) {
12799 /* BIOS forgot to enable pipe A, this mostly happens after
12800 * resume. Force-enable the pipe to fix this, the update_dpms
12801 * call below we restore the pipe to the right state, but leave
12802 * the required bits on. */
12803 intel_enable_pipe_a(dev);
12804 }
12805
Daniel Vetter24929352012-07-02 20:28:59 +020012806 /* Adjust the state of the output pipe according to whether we
12807 * have active connectors/encoders. */
12808 intel_crtc_update_dpms(&crtc->base);
12809
12810 if (crtc->active != crtc->base.enabled) {
12811 struct intel_encoder *encoder;
12812
12813 /* This can happen either due to bugs in the get_hw_state
12814 * functions or because the pipe is force-enabled due to the
12815 * pipe A quirk. */
12816 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12817 crtc->base.base.id,
12818 crtc->base.enabled ? "enabled" : "disabled",
12819 crtc->active ? "enabled" : "disabled");
12820
12821 crtc->base.enabled = crtc->active;
12822
12823 /* Because we only establish the connector -> encoder ->
12824 * crtc links if something is active, this means the
12825 * crtc is now deactivated. Break the links. connector
12826 * -> encoder links are only establish when things are
12827 * actually up, hence no need to break them. */
12828 WARN_ON(crtc->active);
12829
12830 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12831 WARN_ON(encoder->connectors_active);
12832 encoder->base.crtc = NULL;
12833 }
12834 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012835
12836 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012837 /*
12838 * We start out with underrun reporting disabled to avoid races.
12839 * For correct bookkeeping mark this on active crtcs.
12840 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012841 * Also on gmch platforms we dont have any hardware bits to
12842 * disable the underrun reporting. Which means we need to start
12843 * out with underrun reporting disabled also on inactive pipes,
12844 * since otherwise we'll complain about the garbage we read when
12845 * e.g. coming up after runtime pm.
12846 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012847 * No protection against concurrent access is required - at
12848 * worst a fifo underrun happens which also sets this to false.
12849 */
12850 crtc->cpu_fifo_underrun_disabled = true;
12851 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012852
12853 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012854 }
Daniel Vetter24929352012-07-02 20:28:59 +020012855}
12856
12857static void intel_sanitize_encoder(struct intel_encoder *encoder)
12858{
12859 struct intel_connector *connector;
12860 struct drm_device *dev = encoder->base.dev;
12861
12862 /* We need to check both for a crtc link (meaning that the
12863 * encoder is active and trying to read from a pipe) and the
12864 * pipe itself being active. */
12865 bool has_active_crtc = encoder->base.crtc &&
12866 to_intel_crtc(encoder->base.crtc)->active;
12867
12868 if (encoder->connectors_active && !has_active_crtc) {
12869 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12870 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012871 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012872
12873 /* Connector is active, but has no active pipe. This is
12874 * fallout from our resume register restoring. Disable
12875 * the encoder manually again. */
12876 if (encoder->base.crtc) {
12877 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12878 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012879 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012880 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012881 if (encoder->post_disable)
12882 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012883 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012884 encoder->base.crtc = NULL;
12885 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012886
12887 /* Inconsistent output/port/pipe state happens presumably due to
12888 * a bug in one of the get_hw_state functions. Or someplace else
12889 * in our code, like the register restore mess on resume. Clamp
12890 * things to off as a safer default. */
12891 list_for_each_entry(connector,
12892 &dev->mode_config.connector_list,
12893 base.head) {
12894 if (connector->encoder != encoder)
12895 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012896 connector->base.dpms = DRM_MODE_DPMS_OFF;
12897 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012898 }
12899 }
12900 /* Enabled encoders without active connectors will be fixed in
12901 * the crtc fixup. */
12902}
12903
Imre Deak04098752014-02-18 00:02:16 +020012904void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012905{
12906 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012907 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012908
Imre Deak04098752014-02-18 00:02:16 +020012909 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12910 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12911 i915_disable_vga(dev);
12912 }
12913}
12914
12915void i915_redisable_vga(struct drm_device *dev)
12916{
12917 struct drm_i915_private *dev_priv = dev->dev_private;
12918
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012919 /* This function can be called both from intel_modeset_setup_hw_state or
12920 * at a very early point in our resume sequence, where the power well
12921 * structures are not yet restored. Since this function is at a very
12922 * paranoid "someone might have enabled VGA while we were not looking"
12923 * level, just check if the power well is enabled instead of trying to
12924 * follow the "don't touch the power well if we don't need it" policy
12925 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012926 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012927 return;
12928
Imre Deak04098752014-02-18 00:02:16 +020012929 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012930}
12931
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012932static bool primary_get_hw_state(struct intel_crtc *crtc)
12933{
12934 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12935
12936 if (!crtc->active)
12937 return false;
12938
12939 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12940}
12941
Daniel Vetter30e984d2013-06-05 13:34:17 +020012942static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012943{
12944 struct drm_i915_private *dev_priv = dev->dev_private;
12945 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012946 struct intel_crtc *crtc;
12947 struct intel_encoder *encoder;
12948 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012949 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012950
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012951 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012952 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012953
Daniel Vetter99535992014-04-13 12:00:33 +020012954 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12955
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012956 crtc->active = dev_priv->display.get_pipe_config(crtc,
12957 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012958
12959 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012960 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012961
12962 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12963 crtc->base.base.id,
12964 crtc->active ? "enabled" : "disabled");
12965 }
12966
Daniel Vetter53589012013-06-05 13:34:16 +020012967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12968 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12969
12970 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12971 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012972 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012973 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12974 pll->active++;
12975 }
12976 pll->refcount = pll->active;
12977
Daniel Vetter35c95372013-07-17 06:55:04 +020012978 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12979 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012980
12981 if (pll->refcount)
12982 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020012983 }
12984
Damien Lespiaub2784e12014-08-05 11:29:37 +010012985 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020012986 pipe = 0;
12987
12988 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012989 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12990 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012991 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012992 } else {
12993 encoder->base.crtc = NULL;
12994 }
12995
12996 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012997 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012998 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012999 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013000 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013001 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013002 }
13003
13004 list_for_each_entry(connector, &dev->mode_config.connector_list,
13005 base.head) {
13006 if (connector->get_hw_state(connector)) {
13007 connector->base.dpms = DRM_MODE_DPMS_ON;
13008 connector->encoder->connectors_active = true;
13009 connector->base.encoder = &connector->encoder->base;
13010 } else {
13011 connector->base.dpms = DRM_MODE_DPMS_OFF;
13012 connector->base.encoder = NULL;
13013 }
13014 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13015 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013016 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013017 connector->base.encoder ? "enabled" : "disabled");
13018 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013019}
13020
13021/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13022 * and i915 state tracking structures. */
13023void intel_modeset_setup_hw_state(struct drm_device *dev,
13024 bool force_restore)
13025{
13026 struct drm_i915_private *dev_priv = dev->dev_private;
13027 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013028 struct intel_crtc *crtc;
13029 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013030 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013031
13032 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013033
Jesse Barnesbabea612013-06-26 18:57:38 +030013034 /*
13035 * Now that we have the config, copy it to each CRTC struct
13036 * Note that this could go away if we move to using crtc_config
13037 * checking everywhere.
13038 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013039 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013040 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013041 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013042 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13043 crtc->base.base.id);
13044 drm_mode_debug_printmodeline(&crtc->base.mode);
13045 }
13046 }
13047
Daniel Vetter24929352012-07-02 20:28:59 +020013048 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013049 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013050 intel_sanitize_encoder(encoder);
13051 }
13052
13053 for_each_pipe(pipe) {
13054 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13055 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013056 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013057 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013058
Daniel Vetter35c95372013-07-17 06:55:04 +020013059 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13060 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13061
13062 if (!pll->on || pll->active)
13063 continue;
13064
13065 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13066
13067 pll->disable(dev_priv, pll);
13068 pll->on = false;
13069 }
13070
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013071 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013072 ilk_wm_get_hw_state(dev);
13073
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013074 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013075 i915_redisable_vga(dev);
13076
Daniel Vetterf30da182013-04-11 20:22:50 +020013077 /*
13078 * We need to use raw interfaces for restoring state to avoid
13079 * checking (bogus) intermediate states.
13080 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013081 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013082 struct drm_crtc *crtc =
13083 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013084
13085 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013086 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013087 }
13088 } else {
13089 intel_modeset_update_staged_output_state(dev);
13090 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013091
13092 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013093}
13094
13095void intel_modeset_gem_init(struct drm_device *dev)
13096{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013097 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013098 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013099
Imre Deakae484342014-03-31 15:10:44 +030013100 mutex_lock(&dev->struct_mutex);
13101 intel_init_gt_powersave(dev);
13102 mutex_unlock(&dev->struct_mutex);
13103
Chris Wilson1833b132012-05-09 11:56:28 +010013104 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013105
13106 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013107
13108 /*
13109 * Make sure any fbs we allocated at startup are properly
13110 * pinned & fenced. When we do the allocation it's too early
13111 * for this.
13112 */
13113 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013114 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013115 obj = intel_fb_obj(c->primary->fb);
13116 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013117 continue;
13118
Matt Roper2ff8fde2014-07-08 07:50:07 -070013119 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013120 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13121 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013122 drm_framebuffer_unreference(c->primary->fb);
13123 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013124 }
13125 }
13126 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013127}
13128
Imre Deak4932e2c2014-02-11 17:12:48 +020013129void intel_connector_unregister(struct intel_connector *intel_connector)
13130{
13131 struct drm_connector *connector = &intel_connector->base;
13132
13133 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013134 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013135}
13136
Jesse Barnes79e53942008-11-07 14:24:08 -080013137void intel_modeset_cleanup(struct drm_device *dev)
13138{
Jesse Barnes652c3932009-08-17 13:31:43 -070013139 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013140 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013141
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013142 /*
13143 * Interrupts and polling as the first thing to avoid creating havoc.
13144 * Too much stuff here (turning of rps, connectors, ...) would
13145 * experience fancy races otherwise.
13146 */
13147 drm_irq_uninstall(dev);
13148 cancel_work_sync(&dev_priv->hotplug_work);
Jesse Barneseb21b922014-06-20 11:57:33 -070013149 dev_priv->pm._irqs_disabled = true;
13150
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013151 /*
13152 * Due to the hpd irq storm handling the hotplug work can re-arm the
13153 * poll handlers. Hence disable polling after hpd handling is shut down.
13154 */
Keith Packardf87ea762010-10-03 19:36:26 -070013155 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013156
Jesse Barnes652c3932009-08-17 13:31:43 -070013157 mutex_lock(&dev->struct_mutex);
13158
Jesse Barnes723bfd72010-10-07 16:01:13 -070013159 intel_unregister_dsm_handler();
13160
Chris Wilson973d04f2011-07-08 12:22:37 +010013161 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013162
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013163 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013164
Daniel Vetter930ebb42012-06-29 23:32:16 +020013165 ironlake_teardown_rc6(dev);
13166
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013167 mutex_unlock(&dev->struct_mutex);
13168
Chris Wilson1630fe72011-07-08 12:22:42 +010013169 /* flush any delayed tasks or pending work */
13170 flush_scheduled_work();
13171
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013172 /* destroy the backlight and sysfs files before encoders/connectors */
13173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013174 struct intel_connector *intel_connector;
13175
13176 intel_connector = to_intel_connector(connector);
13177 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013178 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013179
Jesse Barnes79e53942008-11-07 14:24:08 -080013180 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013181
13182 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013183
13184 mutex_lock(&dev->struct_mutex);
13185 intel_cleanup_gt_powersave(dev);
13186 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013187}
13188
Dave Airlie28d52042009-09-21 14:33:58 +100013189/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013190 * Return which encoder is currently attached for connector.
13191 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013192struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013193{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013194 return &intel_attached_encoder(connector)->base;
13195}
Jesse Barnes79e53942008-11-07 14:24:08 -080013196
Chris Wilsondf0e9242010-09-09 16:20:55 +010013197void intel_connector_attach_encoder(struct intel_connector *connector,
13198 struct intel_encoder *encoder)
13199{
13200 connector->encoder = encoder;
13201 drm_mode_connector_attach_encoder(&connector->base,
13202 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013203}
Dave Airlie28d52042009-09-21 14:33:58 +100013204
13205/*
13206 * set vga decode state - true == enable VGA decode
13207 */
13208int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13209{
13210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013211 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013212 u16 gmch_ctrl;
13213
Chris Wilson75fa0412014-02-07 18:37:02 -020013214 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13215 DRM_ERROR("failed to read control word\n");
13216 return -EIO;
13217 }
13218
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013219 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13220 return 0;
13221
Dave Airlie28d52042009-09-21 14:33:58 +100013222 if (state)
13223 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13224 else
13225 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013226
13227 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13228 DRM_ERROR("failed to write control word\n");
13229 return -EIO;
13230 }
13231
Dave Airlie28d52042009-09-21 14:33:58 +100013232 return 0;
13233}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013234
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013235struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013236
13237 u32 power_well_driver;
13238
Chris Wilson63b66e52013-08-08 15:12:06 +020013239 int num_transcoders;
13240
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013241 struct intel_cursor_error_state {
13242 u32 control;
13243 u32 position;
13244 u32 base;
13245 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013246 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013247
13248 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013249 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013250 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013251 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013252 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013253
13254 struct intel_plane_error_state {
13255 u32 control;
13256 u32 stride;
13257 u32 size;
13258 u32 pos;
13259 u32 addr;
13260 u32 surface;
13261 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013262 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013263
13264 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013265 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013266 enum transcoder cpu_transcoder;
13267
13268 u32 conf;
13269
13270 u32 htotal;
13271 u32 hblank;
13272 u32 hsync;
13273 u32 vtotal;
13274 u32 vblank;
13275 u32 vsync;
13276 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013277};
13278
13279struct intel_display_error_state *
13280intel_display_capture_error_state(struct drm_device *dev)
13281{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013283 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013284 int transcoders[] = {
13285 TRANSCODER_A,
13286 TRANSCODER_B,
13287 TRANSCODER_C,
13288 TRANSCODER_EDP,
13289 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013290 int i;
13291
Chris Wilson63b66e52013-08-08 15:12:06 +020013292 if (INTEL_INFO(dev)->num_pipes == 0)
13293 return NULL;
13294
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013295 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013296 if (error == NULL)
13297 return NULL;
13298
Imre Deak190be112013-11-25 17:15:31 +020013299 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013300 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13301
Damien Lespiau52331302012-08-15 19:23:25 +010013302 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013303 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013304 intel_display_power_enabled_unlocked(dev_priv,
13305 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013306 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013307 continue;
13308
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013309 error->cursor[i].control = I915_READ(CURCNTR(i));
13310 error->cursor[i].position = I915_READ(CURPOS(i));
13311 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013312
13313 error->plane[i].control = I915_READ(DSPCNTR(i));
13314 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013315 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013316 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013317 error->plane[i].pos = I915_READ(DSPPOS(i));
13318 }
Paulo Zanonica291362013-03-06 20:03:14 -030013319 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13320 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013321 if (INTEL_INFO(dev)->gen >= 4) {
13322 error->plane[i].surface = I915_READ(DSPSURF(i));
13323 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13324 }
13325
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013326 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013327
Sonika Jindal3abfce72014-07-21 15:23:43 +053013328 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013329 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013330 }
13331
13332 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13333 if (HAS_DDI(dev_priv->dev))
13334 error->num_transcoders++; /* Account for eDP. */
13335
13336 for (i = 0; i < error->num_transcoders; i++) {
13337 enum transcoder cpu_transcoder = transcoders[i];
13338
Imre Deakddf9c532013-11-27 22:02:02 +020013339 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013340 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013341 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013342 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013343 continue;
13344
Chris Wilson63b66e52013-08-08 15:12:06 +020013345 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13346
13347 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13348 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13349 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13350 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13351 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13352 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13353 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013354 }
13355
13356 return error;
13357}
13358
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013359#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13360
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013361void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013362intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013363 struct drm_device *dev,
13364 struct intel_display_error_state *error)
13365{
13366 int i;
13367
Chris Wilson63b66e52013-08-08 15:12:06 +020013368 if (!error)
13369 return;
13370
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013371 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013372 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013373 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013374 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013375 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013376 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013377 err_printf(m, " Power: %s\n",
13378 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013379 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013380 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013381
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013382 err_printf(m, "Plane [%d]:\n", i);
13383 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13384 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013385 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013386 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13387 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013388 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013389 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013390 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013391 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013392 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13393 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013394 }
13395
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013396 err_printf(m, "Cursor [%d]:\n", i);
13397 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13398 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13399 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013400 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013401
13402 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013403 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013404 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013405 err_printf(m, " Power: %s\n",
13406 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013407 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13408 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13409 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13410 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13411 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13412 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13413 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13414 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013415}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013416
13417void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13418{
13419 struct intel_crtc *crtc;
13420
13421 for_each_intel_crtc(dev, crtc) {
13422 struct intel_unpin_work *work;
13423 unsigned long irqflags;
13424
13425 spin_lock_irqsave(&dev->event_lock, irqflags);
13426
13427 work = crtc->unpin_work;
13428
13429 if (work && work->event &&
13430 work->event->base.file_priv == file) {
13431 kfree(work->event);
13432 work->event = NULL;
13433 }
13434
13435 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13436 }
13437}