blob: 429c3df99e4843f670f27fcb2cd3ba62b5d4c1d8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Chris Wilson6b383a72010-09-13 13:54:26 +010088static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030092static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020093 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094
Jesse Barneseb1bfe82014-02-12 12:26:25 -080095static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020099static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200120static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_range_t;
125
126typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 int dot_limit;
128 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129} intel_p2_t;
130
Ma Lingd4906092009-03-18 20:13:27 +0800131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
Daniel Vetterd2acd212012-10-20 20:57:43 +0200173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
Jani Nikula79e50a42015-08-26 10:58:20 +0300183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
Chris Wilson021357a2010-09-07 20:54:59 +0100227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
Chris Wilson8b99e682010-10-13 09:59:17 +0100230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100235}
236
Daniel Vetter5d536e22013-07-06 12:52:06 +0200237static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200239 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200240 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
Daniel Vetter5d536e22013-07-06 12:52:06 +0200250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200252 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200253 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
Keith Packarde4b36692009-06-05 19:22:17 -0700263static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
Eric Anholt273e27c2011-03-30 13:01:10 -0700275
Keith Packarde4b36692009-06-05 19:22:17 -0700276static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Keith Packarde4b36692009-06-05 19:22:17 -0700303static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800315 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500359static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700372};
373
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800392static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429};
430
Eric Anholt273e27c2011-03-30 13:01:10 -0700431/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400440 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400453 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800456};
457
Ville Syrjälädc730512013-09-24 21:26:30 +0300458static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200466 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300470 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472};
473
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200482 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530493 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200505 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200506}
507
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
Damien Lespiau40935612014-10-29 11:16:59 +0000511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300513 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300514 struct intel_encoder *encoder;
515
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300533 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200536 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300538 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
543
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200546 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547 }
548
549 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550
551 return false;
552}
553
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800558 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100561 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200572 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800574
575 return limit;
576}
577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800580{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800582 const intel_limit_t *limit;
583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100585 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800587 else
Keith Packarde4b36692009-06-05 19:22:17 -0700588 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700595 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800596
597 return limit;
598}
599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 const intel_limit_t *limit;
605
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800610 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800615 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500616 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700619 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300620 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700630 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200631 else
632 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634 return limit;
635}
636
Imre Deakdccbea32015-06-22 23:35:51 +0300637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
Shaohua Li21778322009-02-23 15:19:16 +0800648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200650 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300651 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300654
655 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800656}
657
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
Imre Deakdccbea32015-06-22 23:35:51 +0300663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800664{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200665 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300668 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300671
672 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800673}
674
Imre Deakdccbea32015-06-22 23:35:51 +0300675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300680 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300683
684 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300685}
686
Imre Deakdccbea32015-06-22 23:35:51 +0300687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300692 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300696
697 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300698}
699
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
Chris Wilson1b894b52010-12-14 20:04:54 +0000706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800709{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400717 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001609 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001613 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
Ville Syrjäläd288f652014-10-28 13:20:22 +02001638static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001639 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
Ville Syrjäläa5805162015-05-26 20:42:30 +03001651 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
Ville Syrjälä54433e92015-05-26 20:42:31 +03001658 mutex_unlock(&dev_priv->sb_lock);
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667
1668 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001675}
1676
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001683 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685
1686 return count;
1687}
1688
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001690{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001693 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001694 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001697
1698 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700
1701 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001717
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001725 I915_WRITE(reg, dpll);
1726
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001835}
1836
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840{
1841 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001844 switch (dport->port) {
1845 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001846 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001847 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 break;
1849 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 default:
1859 BUG();
1860 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865}
1866
Daniel Vetterb14b1052014-04-24 23:55:13 +02001867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001873 if (WARN_ON(pll == NULL))
1874 return;
1875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001876 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001886/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001887 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001899
Daniel Vetter87a875b2013-06-05 13:34:19 +02001900 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001901 return;
1902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001903 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001904 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Damien Lespiau74dd6922014-07-29 18:06:17 +01001906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001907 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001908 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001909
Daniel Vettercdbd2312013-06-05 13:34:03 +02001910 if (pll->active++) {
1911 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001912 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 return;
1914 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001915 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
Daniel Vetter46edb022013-06-05 13:34:12 +02001919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001920 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001925{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001929
Jesse Barnes92f25842011-01-04 15:09:34 -08001930 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001934 if (pll == NULL)
1935 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Daniel Vetter46edb022013-06-05 13:34:12 +02001940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001943
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
1947 }
1948
Daniel Vettere9d69442013-06-05 13:34:15 +02001949 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001950 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001951 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001955 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001959}
1960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001963{
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001971 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001972
1973 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001974 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001975 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001988 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001989
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001992 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002000 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002014 else
2015 val |= TRANS_PROGRESSIVE;
2016
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002020}
2021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002023 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002024{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
2027 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002034 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002038
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002039 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002044 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 else
2046 val |= TRANS_PROGRESSIVE;
2047
Daniel Vetterab9412b2013-05-03 11:49:46 +02002048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051}
2052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002055{
Daniel Vetter23670b322012-11-01 09:15:30 +01002056 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057 i915_reg_t reg;
2058 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
Jesse Barnes291906f2011-02-02 12:28:03 -08002064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002074
Ville Syrjäläc4656132015-10-29 21:25:56 +02002075 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002082}
2083
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 u32 val;
2087
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002093 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002094
2095 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002099}
2100
2101/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002102 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002108static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109{
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 u32 val;
2117
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002135 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002220unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002222 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002242 tile_height = 64;
2243 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002244 case 2:
2245 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 32;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 16;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002272 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273}
2274
Daniel Vetter75c82a52015-10-14 16:51:04 +02002275static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
Daniel Vettera6d09182015-10-14 16:51:05 +02002279 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002280 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282 *view = i915_ggtt_view_normal;
2283
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002287 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002290 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002295 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 info->fb_modifier = fb->modifier[0];
2297
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002299 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002333 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 u32 alignment;
2340 int ret;
2341
Matt Roperebcdd392014-07-09 16:22:11 -07002342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002346 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 }
2367
Daniel Vetter75c82a52015-10-14 16:51:04 +02002368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369
Chris Wilson693db182013-03-05 14:52:39 +00002370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002390 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 i915_gem_object_pin_fence(obj);
2414 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002418
2419err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002421err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002423 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424}
2425
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431
Matt Roperebcdd392014-07-09 16:22:11 -07002432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
Daniel Vetter75c82a52015-10-14 16:51:04 +02002434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435
Vivek Kasireddy98072162015-10-29 18:54:38 -07002436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002439 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440}
2441
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449{
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tile_rows = *y / 8;
2454 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469}
2470
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002471static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002518static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521{
2522 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002523 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Paulo Zanoni3badb492015-09-23 12:52:23 -03002536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002657 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002660}
2661
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002673 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002674 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002677
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002678 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002696 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002715 }
2716
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002719 dspcntr |= DISPPLANE_8BPP;
2720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002738 break;
2739 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002740 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002741 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
Ville Syrjäläb98971272014-08-27 16:51:22 +03002750 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Daniel Vetterc2c75132012-07-05 12:17:30 +02002752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002756 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002757 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762
Matt Roper8e7d6882015-01-21 16:35:41 -08002763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 dspcntr |= DISPPLANE_ROTATE_180;
2765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302774 }
2775
Paulo Zanoni2db33662015-09-14 15:20:03 -03002776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002803 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302806 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002808 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2827
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 dspcntr |= DISPPLANE_8BPP;
2831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002845 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 break;
2847 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002848 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002861 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002862 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002863 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302876 }
2877 }
2878
Paulo Zanoni2db33662015-09-14 15:20:03 -03002879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
Sonika Jindal48404c12014-08-22 14:06:04 +05302882 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002894}
2895
Damien Lespiaub3218032015-02-27 11:15:18 +00002896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002934 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002935 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002936 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Daniel Vetterce7f1722015-10-14 16:51:06 +02002938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002940
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002944 return -1;
2945
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002946 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947
2948 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 PAGE_SIZE;
2951 }
2952
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002956}
2957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966}
2967
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002972{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 }
2983}
2984
Chandra Konduru6156a452015-04-27 13:48:39 -07002985u32 skl_plane_ctl_format(uint32_t pixel_format)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002988 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
3001 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003020 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 switch (fb_modifier) {
3029 case DRM_FORMAT_MOD_NONE:
3030 break;
3031 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 default:
3038 MISSING_CASE(fb_modifier);
3039 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003040
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042}
3043
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 switch (rotation) {
3047 case BIT(DRM_ROTATE_0):
3048 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303058 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003063 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064}
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003090 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3095 }
3096
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Damien Lespiaub3218032015-02-27 11:15:18 +00003108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003129 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003130 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003139 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303140 }
3141 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003142
Paulo Zanoni2db33662015-09-14 15:20:03 -03003143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
Damien Lespiau70d21f02013-07-03 21:06:04 +01003146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003181
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 struct drm_crtc *crtc;
3190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003204 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003208 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 plane_state = to_intel_plane_state(plane->base.state);
3210
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003211 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003215 }
3216}
3217
Ville Syrjälä75147472014-11-24 18:28:11 +02003218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003233 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003280 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301
3302 return pending;
3303}
3304
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 */
3331
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003356 i915_reg_t reg;
3357 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003362 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003368 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390}
3391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t reg;
3400 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg;
3501 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003512 udelay(150);
3513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525
Daniel Vetterd74cf322012-10-26 10:58:13 +02003526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(150);
3542
Akshay Joshi0206e352011-08-16 15:34:10 -04003543 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 udelay(500);
3552
Sean Paulfa37d392012-03-02 12:53:39 -05003553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
Sean Paulfa37d392012-03-02 12:53:39 -05003564 if (retry < 5)
3565 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
3567 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569
3570 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(150);
3595
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 udelay(500);
3605
Sean Paulfa37d392012-03-02 12:53:39 -05003606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
Sean Paulfa37d392012-03-02 12:53:39 -05003617 if (retry < 5)
3618 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
3620 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
Jesse Barnes357555c2011-04-28 15:09:55 -07003626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633 i915_reg_t reg;
3634 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 i915_reg_t reg;
3789 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003838 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
Chris Wilson5dce5b932014-01-20 10:17:36 +00003866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003877 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003914{
Chris Wilson0f911282012-04-17 10:05:38 +01003915 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003918
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941}
3942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943/* Program iCLKIP clock to the desired frequency */
3944static void lpt_program_iclkip(struct drm_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003948 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3950 u32 temp;
3951
Ville Syrjäläa5805162015-05-26 20:42:30 +03003952 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003953
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 /* It is necessary to ungate the pixclk gate prior to programming
3955 * the divisors, and gate it back when it is done.
3956 */
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3958
3959 /* Disable SSCCTL */
3960 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003961 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3962 SBI_SSCCTL_DISABLE,
3963 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964
3965 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003966 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 auxdiv = 1;
3968 divsel = 0x41;
3969 phaseinc = 0x20;
3970 } else {
3971 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003972 * but the adjusted_mode->crtc_clock in in KHz. To get the
3973 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 * convert the virtual clock precision to KHz here for higher
3975 * precision.
3976 */
3977 u32 iclk_virtual_root_freq = 172800 * 1000;
3978 u32 iclk_pi_range = 64;
3979 u32 desired_divisor, msb_divisor_value, pi_value;
3980
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003981 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 msb_divisor_value = desired_divisor / iclk_pi_range;
3983 pi_value = desired_divisor % iclk_pi_range;
3984
3985 auxdiv = 0;
3986 divsel = msb_divisor_value - 2;
3987 phaseinc = pi_value;
3988 }
3989
3990 /* This should not happen with any sane values */
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3992 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3993 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3994 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3995
3996 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv,
3999 divsel,
4000 phasedir,
4001 phaseinc);
4002
4003 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Wait for initialization time */
4025 udelay(24);
4026
4027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004028
Ville Syrjäläa5805162015-05-26 20:42:30 +03004029 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030}
4031
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
4126 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004131
Daniel Vetterab9412b2013-05-03 11:49:46 +02004132 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004133
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
Daniel Vettercd986ab2012-10-26 10:58:12 +02004137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004149 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004153 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004154 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 temp |= sel;
4161 else
4162 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004173 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004174
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004180
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004193 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004194 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200
4201 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004202 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
4211 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004212 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004218 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219}
4220
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Daniel Vetterab9412b2013-05-03 11:49:46 +02004228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004230 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni0540e482012-10-31 18:12:40 -02004232 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni937bb612012-10-31 18:12:47 -02004235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004245 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004251 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004258
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259 goto found;
4260 }
4261
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304278
4279 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304283
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004284 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286
4287 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289 continue;
4290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004295 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004296 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004318
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004319 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004322
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004325 return pll;
4326}
4327
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
4337
4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 }
4343}
4344
Daniel Vettera1520312013-05-03 11:49:50 +02004345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004356 }
4357}
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004407 return -EINVAL;
4408 }
4409
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004429int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4439 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004484 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 }
4507
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 return 0;
4509}
4510
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544 }
4545}
4546
Jesse Barnesb074cec2013-04-25 12:55:02 -07004547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004565 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004568void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004573 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 return;
4575
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004618 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 POSTING_READ(IPS_CTL);
4620 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004637 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 return;
4639
Imre Deak50360402015-01-16 00:55:16 -08004640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004641 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004658 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004677 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004712 * FIXME IPS should be fine as long as one plane is
4713 * enabled, but in practice it seems to have problems
4714 * when going from primary only to sprite only and vice
4715 * versa.
4716 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004717 hsw_enable_ips(intel_crtc);
4718
Daniel Vetterf99d7062014-06-19 16:01:59 +02004719 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004720 * Gen2 reports pipe underruns whenever all planes are disabled.
4721 * So don't enable underrun reporting before at least some planes
4722 * are enabled.
4723 * FIXME: Need to fix the logic to work when we turn off all planes
4724 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 if (IS_GEN2(dev))
4727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4728
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004729 /* Underruns don't always raise interrupts, so check manually. */
4730 intel_check_cpu_fifo_underruns(dev_priv);
4731 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732}
4733
4734/**
4735 * intel_pre_disable_primary - Perform operations before disabling primary plane
4736 * @crtc: the CRTC whose primary plane is to be disabled
4737 *
4738 * Performs potentially sleeping operations that must be done before the
4739 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4740 * be called due to an explicit primary plane update, or due to an implicit
4741 * disable that is caused when a sprite plane completely hides the primary
4742 * plane.
4743 */
4744static void
4745intel_pre_disable_primary(struct drm_crtc *crtc)
4746{
4747 struct drm_device *dev = crtc->dev;
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4750 int pipe = intel_crtc->pipe;
4751
4752 /*
4753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So diasble underrun reporting before all the planes get disabled.
4755 * FIXME: Need to fix the logic to work when we turn off all planes
4756 * but leave the pipe running.
4757 */
4758 if (IS_GEN2(dev))
4759 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4760
4761 /*
4762 * Vblank time updates from the shadow to live plane control register
4763 * are blocked if the memory self-refresh mode is active at that
4764 * moment. So to make sure the plane gets truly disabled, disable
4765 * first the self-refresh mode. The self-refresh enable bit in turn
4766 * will be checked/applied by the HW only at the next frame start
4767 * event which is after the vblank start event, so we need to have a
4768 * wait-for-vblank between disabling the plane and the pipe.
4769 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004770 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004771 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004772 dev_priv->wm.vlv.cxsr = false;
4773 intel_wait_for_vblank(dev, pipe);
4774 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 /*
4777 * FIXME IPS should be fine as long as one plane is
4778 * enabled, but in practice it seems to have problems
4779 * when going from primary only to sprite only and vice
4780 * versa.
4781 */
4782 hsw_disable_ips(intel_crtc);
4783}
4784
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785static void intel_post_plane_update(struct intel_crtc *crtc)
4786{
4787 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004788 struct intel_crtc_state *pipe_config =
4789 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791
4792 if (atomic->wait_vblank)
4793 intel_wait_for_vblank(dev, crtc->pipe);
4794
4795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004797 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004799 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004800 intel_update_watermarks(&crtc->base);
4801
Paulo Zanonic80ac852015-07-02 19:25:13 -03004802 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004803 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
4811static void intel_pre_plane_update(struct intel_crtc *crtc)
4812{
4813 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004814 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004816 struct intel_crtc_state *pipe_config =
4817 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004818
Paulo Zanonic80ac852015-07-02 19:25:13 -03004819 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004820 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004822 if (crtc->atomic.disable_ips)
4823 hsw_disable_ips(crtc);
4824
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825 if (atomic->pre_disable_primary)
4826 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004827
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004828 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004829 crtc->wm.cxsr_allowed = false;
4830 intel_set_memory_cxsr(dev_priv, false);
4831 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004832
4833 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
4834 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004835}
4836
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004837static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004838{
4839 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004841 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004844 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004845
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004846 drm_for_each_plane_mask(p, dev, plane_mask)
4847 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004848
Daniel Vetterf99d7062014-06-19 16:01:59 +02004849 /*
4850 * FIXME: Once we grow proper nuclear flip support out of this we need
4851 * to compute the mask of flip planes precisely. For the time being
4852 * consider this a flip to a NULL plane.
4853 */
4854 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855}
4856
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857static void ironlake_crtc_enable(struct drm_crtc *crtc)
4858{
4859 struct drm_device *dev = crtc->dev;
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004862 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004865 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866 return;
4867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004869 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4870
4871 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004872 intel_prepare_shared_dpll(intel_crtc);
4873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304875 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004876
4877 intel_set_pipe_timings(intel_crtc);
4878
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004879 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004880 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882 }
4883
4884 ironlake_set_pipeconf(crtc);
4885
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004887
Daniel Vettera72e4c92014-09-30 10:56:47 +02004888 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004889
Daniel Vetterf6736a12013-06-05 13:34:30 +02004890 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004891 if (encoder->pre_enable)
4892 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004895 /* Note: FDI PLL enabling _must_ be done before we enable the
4896 * cpu pipes, hence this is separate from all the other fdi/pch
4897 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004898 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004899 } else {
4900 assert_fdi_tx_disabled(dev_priv, pipe);
4901 assert_fdi_rx_disabled(dev_priv, pipe);
4902 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004903
Jesse Barnesb074cec2013-04-25 12:55:02 -07004904 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004906 /*
4907 * On ILK+ LUT must be loaded before the pipe is running but with
4908 * clocks enabled
4909 */
4910 intel_crtc_load_lut(crtc);
4911
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004912 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004913 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004917
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004918 assert_vblank_disabled(crtc);
4919 drm_crtc_vblank_on(crtc);
4920
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004921 for_each_encoder_on_crtc(dev, crtc, encoder)
4922 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004923
4924 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004925 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004926
4927 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4928 if (intel_crtc->config->has_pch_encoder)
4929 intel_wait_for_vblank(dev, pipe);
4930 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004931
4932 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004933}
4934
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004935/* IPS only exists on ULT machines and is tied to pipe A. */
4936static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4937{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004938 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004939}
4940
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004941static void haswell_crtc_enable(struct drm_crtc *crtc)
4942{
4943 struct drm_device *dev = crtc->dev;
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4946 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004947 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4948 struct intel_crtc_state *pipe_config =
4949 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004951 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 return;
4953
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004954 if (intel_crtc->config->has_pch_encoder)
4955 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4956 false);
4957
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004958 if (intel_crtc_to_shared_dpll(intel_crtc))
4959 intel_enable_shared_dpll(intel_crtc);
4960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304962 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004963
4964 intel_set_pipe_timings(intel_crtc);
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4967 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4968 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004969 }
4970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004971 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004972 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004974 }
4975
4976 haswell_set_pipeconf(crtc);
4977
4978 intel_set_pipe_csc(crtc);
4979
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004981
Daniel Vetter6b698512015-11-28 11:05:39 +01004982 if (intel_crtc->config->has_pch_encoder)
4983 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4984 else
4985 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4986
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304987 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988 if (encoder->pre_enable)
4989 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304990 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004992 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004993 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004994
Jani Nikulaa65347b2015-11-27 12:21:46 +02004995 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304996 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004998 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004999 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005000 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005001 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
5003 /*
5004 * On ILK+ LUT must be loaded before the pipe is running but with
5005 * clocks enabled
5006 */
5007 intel_crtc_load_lut(crtc);
5008
Paulo Zanoni1f544382012-10-24 11:32:00 -02005009 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005010 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305011 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005012
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005013 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005014 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005015
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005016 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005017 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018
Jani Nikulaa65347b2015-11-27 12:21:46 +02005019 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005020 intel_ddi_set_vc_payload_alloc(crtc, true);
5021
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005022 assert_vblank_disabled(crtc);
5023 drm_crtc_vblank_on(crtc);
5024
Jani Nikula8807e552013-08-30 19:40:32 +03005025 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005027 intel_opregion_notify_encoder(encoder, true);
5028 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029
Daniel Vetter6b698512015-11-28 11:05:39 +01005030 if (intel_crtc->config->has_pch_encoder) {
5031 intel_wait_for_vblank(dev, pipe);
5032 intel_wait_for_vblank(dev, pipe);
5033 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005034 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5035 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005036 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005037
Paulo Zanonie4916942013-09-20 16:21:19 -03005038 /* If we change the relative order between pipe/planes enabling, we need
5039 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005040 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5041 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5042 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5043 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5044 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005045
5046 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005047}
5048
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005049static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005050{
5051 struct drm_device *dev = crtc->base.dev;
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 int pipe = crtc->pipe;
5054
5055 /* To avoid upsetting the power well on haswell only disable the pfit if
5056 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005057 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005058 I915_WRITE(PF_CTL(pipe), 0);
5059 I915_WRITE(PF_WIN_POS(pipe), 0);
5060 I915_WRITE(PF_WIN_SZ(pipe), 0);
5061 }
5062}
5063
Jesse Barnes6be4a602010-09-10 10:26:01 -07005064static void ironlake_crtc_disable(struct drm_crtc *crtc)
5065{
5066 struct drm_device *dev = crtc->dev;
5067 struct drm_i915_private *dev_priv = dev->dev_private;
5068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005069 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005071
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005072 if (intel_crtc->config->has_pch_encoder)
5073 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5074
Daniel Vetterea9d7582012-07-10 10:42:52 +02005075 for_each_encoder_on_crtc(dev, crtc, encoder)
5076 encoder->disable(encoder);
5077
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005078 drm_crtc_vblank_off(crtc);
5079 assert_vblank_disabled(crtc);
5080
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005081 /*
5082 * Sometimes spurious CPU pipe underruns happen when the
5083 * pipe is already disabled, but FDI RX/TX is still enabled.
5084 * Happens at least with VGA+HDMI cloning. Suppress them.
5085 */
5086 if (intel_crtc->config->has_pch_encoder)
5087 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5088
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005089 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005091 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005092
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005093 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005094 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005095 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5096 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005097
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005098 for_each_encoder_on_crtc(dev, crtc, encoder)
5099 if (encoder->post_disable)
5100 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005103 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005104
Daniel Vetterd925c592013-06-05 13:34:04 +02005105 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005106 i915_reg_t reg;
5107 u32 temp;
5108
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 /* disable TRANS_DP_CTL */
5110 reg = TRANS_DP_CTL(pipe);
5111 temp = I915_READ(reg);
5112 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5113 TRANS_DP_PORT_SEL_MASK);
5114 temp |= TRANS_DP_PORT_SEL_NONE;
5115 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116
Daniel Vetterd925c592013-06-05 13:34:04 +02005117 /* disable DPLL_SEL */
5118 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005119 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005121 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005122
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005124 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005125
5126 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005127
5128 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005129}
5130
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005131static void haswell_crtc_disable(struct drm_crtc *crtc)
5132{
5133 struct drm_device *dev = crtc->dev;
5134 struct drm_i915_private *dev_priv = dev->dev_private;
5135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5136 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005137 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005138
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005139 if (intel_crtc->config->has_pch_encoder)
5140 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5141 false);
5142
Jani Nikula8807e552013-08-30 19:40:32 +03005143 for_each_encoder_on_crtc(dev, crtc, encoder) {
5144 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005146 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005147
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005148 drm_crtc_vblank_off(crtc);
5149 assert_vblank_disabled(crtc);
5150
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005151 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005153 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005154 intel_ddi_set_vc_payload_alloc(crtc, false);
5155
Jani Nikulaa65347b2015-11-27 12:21:46 +02005156 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305157 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005158
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005159 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005160 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005161 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005162 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005163
Jani Nikulaa65347b2015-11-27 12:21:46 +02005164 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305165 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166
Imre Deak97b040a2014-06-25 22:01:50 +03005167 for_each_encoder_on_crtc(dev, crtc, encoder)
5168 if (encoder->post_disable)
5169 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005170
Ville Syrjälä92966a32015-12-08 16:05:48 +02005171 if (intel_crtc->config->has_pch_encoder) {
5172 lpt_disable_pch_transcoder(dev_priv);
5173 intel_ddi_fdi_disable(crtc);
5174
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005175 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5176 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005177 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005178
5179 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005180}
5181
Jesse Barnes2dd24552013-04-25 12:55:01 -07005182static void i9xx_pfit_enable(struct intel_crtc *crtc)
5183{
5184 struct drm_device *dev = crtc->base.dev;
5185 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005186 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005187
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005188 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005189 return;
5190
Daniel Vetterc0b03412013-05-28 12:05:54 +02005191 /*
5192 * The panel fitter should only be adjusted whilst the pipe is disabled,
5193 * according to register description and PRM.
5194 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005195 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5196 assert_pipe_disabled(dev_priv, crtc->pipe);
5197
Jesse Barnesb074cec2013-04-25 12:55:02 -07005198 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5199 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005200
5201 /* Border color in case we don't scale up to the full screen. Black by
5202 * default, change to something else for debugging. */
5203 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005204}
5205
Dave Airlied05410f2014-06-05 13:22:59 +10005206static enum intel_display_power_domain port_to_power_domain(enum port port)
5207{
5208 switch (port) {
5209 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005210 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005211 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005212 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005213 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005214 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005215 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005217 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005219 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005220 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005221 return POWER_DOMAIN_PORT_OTHER;
5222 }
5223}
5224
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005225static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5226{
5227 switch (port) {
5228 case PORT_A:
5229 return POWER_DOMAIN_AUX_A;
5230 case PORT_B:
5231 return POWER_DOMAIN_AUX_B;
5232 case PORT_C:
5233 return POWER_DOMAIN_AUX_C;
5234 case PORT_D:
5235 return POWER_DOMAIN_AUX_D;
5236 case PORT_E:
5237 /* FIXME: Check VBT for actual wiring of PORT E */
5238 return POWER_DOMAIN_AUX_D;
5239 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005240 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005241 return POWER_DOMAIN_AUX_A;
5242 }
5243}
5244
Imre Deak319be8a2014-03-04 19:22:57 +02005245enum intel_display_power_domain
5246intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005247{
Imre Deak319be8a2014-03-04 19:22:57 +02005248 struct drm_device *dev = intel_encoder->base.dev;
5249 struct intel_digital_port *intel_dig_port;
5250
5251 switch (intel_encoder->type) {
5252 case INTEL_OUTPUT_UNKNOWN:
5253 /* Only DDI platforms should ever use this output type */
5254 WARN_ON_ONCE(!HAS_DDI(dev));
5255 case INTEL_OUTPUT_DISPLAYPORT:
5256 case INTEL_OUTPUT_HDMI:
5257 case INTEL_OUTPUT_EDP:
5258 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005259 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005260 case INTEL_OUTPUT_DP_MST:
5261 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5262 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005263 case INTEL_OUTPUT_ANALOG:
5264 return POWER_DOMAIN_PORT_CRT;
5265 case INTEL_OUTPUT_DSI:
5266 return POWER_DOMAIN_PORT_DSI;
5267 default:
5268 return POWER_DOMAIN_PORT_OTHER;
5269 }
5270}
5271
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005272enum intel_display_power_domain
5273intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5274{
5275 struct drm_device *dev = intel_encoder->base.dev;
5276 struct intel_digital_port *intel_dig_port;
5277
5278 switch (intel_encoder->type) {
5279 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005280 case INTEL_OUTPUT_HDMI:
5281 /*
5282 * Only DDI platforms should ever use these output types.
5283 * We can get here after the HDMI detect code has already set
5284 * the type of the shared encoder. Since we can't be sure
5285 * what's the status of the given connectors, play safe and
5286 * run the DP detection too.
5287 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005288 WARN_ON_ONCE(!HAS_DDI(dev));
5289 case INTEL_OUTPUT_DISPLAYPORT:
5290 case INTEL_OUTPUT_EDP:
5291 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5292 return port_to_aux_power_domain(intel_dig_port->port);
5293 case INTEL_OUTPUT_DP_MST:
5294 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5295 return port_to_aux_power_domain(intel_dig_port->port);
5296 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005297 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005298 return POWER_DOMAIN_AUX_A;
5299 }
5300}
5301
Imre Deak319be8a2014-03-04 19:22:57 +02005302static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5303{
5304 struct drm_device *dev = crtc->dev;
5305 struct intel_encoder *intel_encoder;
5306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5307 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005308 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005309 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005310
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005311 if (!crtc->state->active)
5312 return 0;
5313
Imre Deak77d22dc2014-03-05 16:20:52 +02005314 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5315 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005316 if (intel_crtc->config->pch_pfit.enabled ||
5317 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005318 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5319
Imre Deak319be8a2014-03-04 19:22:57 +02005320 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5321 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5322
Imre Deak77d22dc2014-03-05 16:20:52 +02005323 return mask;
5324}
5325
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005326static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5327{
5328 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5330 enum intel_display_power_domain domain;
5331 unsigned long domains, new_domains, old_domains;
5332
5333 old_domains = intel_crtc->enabled_power_domains;
5334 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5335
5336 domains = new_domains & ~old_domains;
5337
5338 for_each_power_domain(domain, domains)
5339 intel_display_power_get(dev_priv, domain);
5340
5341 return old_domains & ~new_domains;
5342}
5343
5344static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5345 unsigned long domains)
5346{
5347 enum intel_display_power_domain domain;
5348
5349 for_each_power_domain(domain, domains)
5350 intel_display_power_put(dev_priv, domain);
5351}
5352
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005353static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005354{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005355 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005356 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005357 unsigned long put_domains[I915_MAX_PIPES] = {};
5358 struct drm_crtc_state *crtc_state;
5359 struct drm_crtc *crtc;
5360 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005361
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005362 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5363 if (needs_modeset(crtc->state))
5364 put_domains[to_intel_crtc(crtc)->pipe] =
5365 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005366 }
5367
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005368 if (dev_priv->display.modeset_commit_cdclk) {
5369 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5370
5371 if (cdclk != dev_priv->cdclk_freq &&
5372 !WARN_ON(!state->allow_modeset))
5373 dev_priv->display.modeset_commit_cdclk(state);
5374 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005375
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005376 for (i = 0; i < I915_MAX_PIPES; i++)
5377 if (put_domains[i])
5378 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005379}
5380
Mika Kaholaadafdc62015-08-18 14:36:59 +03005381static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5382{
5383 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5384
5385 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5386 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5387 return max_cdclk_freq;
5388 else if (IS_CHERRYVIEW(dev_priv))
5389 return max_cdclk_freq*95/100;
5390 else if (INTEL_INFO(dev_priv)->gen < 4)
5391 return 2*max_cdclk_freq*90/100;
5392 else
5393 return max_cdclk_freq*90/100;
5394}
5395
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005396static void intel_update_max_cdclk(struct drm_device *dev)
5397{
5398 struct drm_i915_private *dev_priv = dev->dev_private;
5399
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005400 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005401 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5402
5403 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5404 dev_priv->max_cdclk_freq = 675000;
5405 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5406 dev_priv->max_cdclk_freq = 540000;
5407 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5408 dev_priv->max_cdclk_freq = 450000;
5409 else
5410 dev_priv->max_cdclk_freq = 337500;
5411 } else if (IS_BROADWELL(dev)) {
5412 /*
5413 * FIXME with extra cooling we can allow
5414 * 540 MHz for ULX and 675 Mhz for ULT.
5415 * How can we know if extra cooling is
5416 * available? PCI ID, VTB, something else?
5417 */
5418 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5419 dev_priv->max_cdclk_freq = 450000;
5420 else if (IS_BDW_ULX(dev))
5421 dev_priv->max_cdclk_freq = 450000;
5422 else if (IS_BDW_ULT(dev))
5423 dev_priv->max_cdclk_freq = 540000;
5424 else
5425 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005426 } else if (IS_CHERRYVIEW(dev)) {
5427 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005428 } else if (IS_VALLEYVIEW(dev)) {
5429 dev_priv->max_cdclk_freq = 400000;
5430 } else {
5431 /* otherwise assume cdclk is fixed */
5432 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5433 }
5434
Mika Kaholaadafdc62015-08-18 14:36:59 +03005435 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5436
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005437 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5438 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005439
5440 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5441 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005442}
5443
5444static void intel_update_cdclk(struct drm_device *dev)
5445{
5446 struct drm_i915_private *dev_priv = dev->dev_private;
5447
5448 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5449 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5450 dev_priv->cdclk_freq);
5451
5452 /*
5453 * Program the gmbus_freq based on the cdclk frequency.
5454 * BSpec erroneously claims we should aim for 4MHz, but
5455 * in fact 1MHz is the correct frequency.
5456 */
5457 if (IS_VALLEYVIEW(dev)) {
5458 /*
5459 * Program the gmbus_freq based on the cdclk frequency.
5460 * BSpec erroneously claims we should aim for 4MHz, but
5461 * in fact 1MHz is the correct frequency.
5462 */
5463 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5464 }
5465
5466 if (dev_priv->max_cdclk_freq == 0)
5467 intel_update_max_cdclk(dev);
5468}
5469
Damien Lespiau70d0c572015-06-04 18:21:29 +01005470static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 uint32_t divider;
5474 uint32_t ratio;
5475 uint32_t current_freq;
5476 int ret;
5477
5478 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5479 switch (frequency) {
5480 case 144000:
5481 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5482 ratio = BXT_DE_PLL_RATIO(60);
5483 break;
5484 case 288000:
5485 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5486 ratio = BXT_DE_PLL_RATIO(60);
5487 break;
5488 case 384000:
5489 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5490 ratio = BXT_DE_PLL_RATIO(60);
5491 break;
5492 case 576000:
5493 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5494 ratio = BXT_DE_PLL_RATIO(60);
5495 break;
5496 case 624000:
5497 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5498 ratio = BXT_DE_PLL_RATIO(65);
5499 break;
5500 case 19200:
5501 /*
5502 * Bypass frequency with DE PLL disabled. Init ratio, divider
5503 * to suppress GCC warning.
5504 */
5505 ratio = 0;
5506 divider = 0;
5507 break;
5508 default:
5509 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5510
5511 return;
5512 }
5513
5514 mutex_lock(&dev_priv->rps.hw_lock);
5515 /* Inform power controller of upcoming frequency change */
5516 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5517 0x80000000);
5518 mutex_unlock(&dev_priv->rps.hw_lock);
5519
5520 if (ret) {
5521 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5522 ret, frequency);
5523 return;
5524 }
5525
5526 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5527 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5528 current_freq = current_freq * 500 + 1000;
5529
5530 /*
5531 * DE PLL has to be disabled when
5532 * - setting to 19.2MHz (bypass, PLL isn't used)
5533 * - before setting to 624MHz (PLL needs toggling)
5534 * - before setting to any frequency from 624MHz (PLL needs toggling)
5535 */
5536 if (frequency == 19200 || frequency == 624000 ||
5537 current_freq == 624000) {
5538 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5539 /* Timeout 200us */
5540 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5541 1))
5542 DRM_ERROR("timout waiting for DE PLL unlock\n");
5543 }
5544
5545 if (frequency != 19200) {
5546 uint32_t val;
5547
5548 val = I915_READ(BXT_DE_PLL_CTL);
5549 val &= ~BXT_DE_PLL_RATIO_MASK;
5550 val |= ratio;
5551 I915_WRITE(BXT_DE_PLL_CTL, val);
5552
5553 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5554 /* Timeout 200us */
5555 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5556 DRM_ERROR("timeout waiting for DE PLL lock\n");
5557
5558 val = I915_READ(CDCLK_CTL);
5559 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5560 val |= divider;
5561 /*
5562 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5563 * enable otherwise.
5564 */
5565 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5566 if (frequency >= 500000)
5567 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5568
5569 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5570 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5571 val |= (frequency - 1000) / 500;
5572 I915_WRITE(CDCLK_CTL, val);
5573 }
5574
5575 mutex_lock(&dev_priv->rps.hw_lock);
5576 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5577 DIV_ROUND_UP(frequency, 25000));
5578 mutex_unlock(&dev_priv->rps.hw_lock);
5579
5580 if (ret) {
5581 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5582 ret, frequency);
5583 return;
5584 }
5585
Damien Lespiaua47871b2015-06-04 18:21:34 +01005586 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305587}
5588
5589void broxton_init_cdclk(struct drm_device *dev)
5590{
5591 struct drm_i915_private *dev_priv = dev->dev_private;
5592 uint32_t val;
5593
5594 /*
5595 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5596 * or else the reset will hang because there is no PCH to respond.
5597 * Move the handshake programming to initialization sequence.
5598 * Previously was left up to BIOS.
5599 */
5600 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5601 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5602 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5603
5604 /* Enable PG1 for cdclk */
5605 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5606
5607 /* check if cd clock is enabled */
5608 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5609 DRM_DEBUG_KMS("Display already initialized\n");
5610 return;
5611 }
5612
5613 /*
5614 * FIXME:
5615 * - The initial CDCLK needs to be read from VBT.
5616 * Need to make this change after VBT has changes for BXT.
5617 * - check if setting the max (or any) cdclk freq is really necessary
5618 * here, it belongs to modeset time
5619 */
5620 broxton_set_cdclk(dev, 624000);
5621
5622 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005623 POSTING_READ(DBUF_CTL);
5624
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305625 udelay(10);
5626
5627 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5628 DRM_ERROR("DBuf power enable timeout!\n");
5629}
5630
5631void broxton_uninit_cdclk(struct drm_device *dev)
5632{
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634
5635 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005636 POSTING_READ(DBUF_CTL);
5637
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305638 udelay(10);
5639
5640 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5641 DRM_ERROR("DBuf power disable timeout!\n");
5642
5643 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5644 broxton_set_cdclk(dev, 19200);
5645
5646 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5647}
5648
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005649static const struct skl_cdclk_entry {
5650 unsigned int freq;
5651 unsigned int vco;
5652} skl_cdclk_frequencies[] = {
5653 { .freq = 308570, .vco = 8640 },
5654 { .freq = 337500, .vco = 8100 },
5655 { .freq = 432000, .vco = 8640 },
5656 { .freq = 450000, .vco = 8100 },
5657 { .freq = 540000, .vco = 8100 },
5658 { .freq = 617140, .vco = 8640 },
5659 { .freq = 675000, .vco = 8100 },
5660};
5661
5662static unsigned int skl_cdclk_decimal(unsigned int freq)
5663{
5664 return (freq - 1000) / 500;
5665}
5666
5667static unsigned int skl_cdclk_get_vco(unsigned int freq)
5668{
5669 unsigned int i;
5670
5671 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5672 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5673
5674 if (e->freq == freq)
5675 return e->vco;
5676 }
5677
5678 return 8100;
5679}
5680
5681static void
5682skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5683{
5684 unsigned int min_freq;
5685 u32 val;
5686
5687 /* select the minimum CDCLK before enabling DPLL 0 */
5688 val = I915_READ(CDCLK_CTL);
5689 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5690 val |= CDCLK_FREQ_337_308;
5691
5692 if (required_vco == 8640)
5693 min_freq = 308570;
5694 else
5695 min_freq = 337500;
5696
5697 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5698
5699 I915_WRITE(CDCLK_CTL, val);
5700 POSTING_READ(CDCLK_CTL);
5701
5702 /*
5703 * We always enable DPLL0 with the lowest link rate possible, but still
5704 * taking into account the VCO required to operate the eDP panel at the
5705 * desired frequency. The usual DP link rates operate with a VCO of
5706 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5707 * The modeset code is responsible for the selection of the exact link
5708 * rate later on, with the constraint of choosing a frequency that
5709 * works with required_vco.
5710 */
5711 val = I915_READ(DPLL_CTRL1);
5712
5713 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5714 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5715 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5716 if (required_vco == 8640)
5717 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5718 SKL_DPLL0);
5719 else
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5721 SKL_DPLL0);
5722
5723 I915_WRITE(DPLL_CTRL1, val);
5724 POSTING_READ(DPLL_CTRL1);
5725
5726 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5727
5728 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5729 DRM_ERROR("DPLL0 not locked\n");
5730}
5731
5732static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5733{
5734 int ret;
5735 u32 val;
5736
5737 /* inform PCU we want to change CDCLK */
5738 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5739 mutex_lock(&dev_priv->rps.hw_lock);
5740 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5741 mutex_unlock(&dev_priv->rps.hw_lock);
5742
5743 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5744}
5745
5746static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5747{
5748 unsigned int i;
5749
5750 for (i = 0; i < 15; i++) {
5751 if (skl_cdclk_pcu_ready(dev_priv))
5752 return true;
5753 udelay(10);
5754 }
5755
5756 return false;
5757}
5758
5759static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5760{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005761 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005762 u32 freq_select, pcu_ack;
5763
5764 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5765
5766 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5767 DRM_ERROR("failed to inform PCU about cdclk change\n");
5768 return;
5769 }
5770
5771 /* set CDCLK_CTL */
5772 switch(freq) {
5773 case 450000:
5774 case 432000:
5775 freq_select = CDCLK_FREQ_450_432;
5776 pcu_ack = 1;
5777 break;
5778 case 540000:
5779 freq_select = CDCLK_FREQ_540;
5780 pcu_ack = 2;
5781 break;
5782 case 308570:
5783 case 337500:
5784 default:
5785 freq_select = CDCLK_FREQ_337_308;
5786 pcu_ack = 0;
5787 break;
5788 case 617140:
5789 case 675000:
5790 freq_select = CDCLK_FREQ_675_617;
5791 pcu_ack = 3;
5792 break;
5793 }
5794
5795 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5796 POSTING_READ(CDCLK_CTL);
5797
5798 /* inform PCU of the change */
5799 mutex_lock(&dev_priv->rps.hw_lock);
5800 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5801 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005802
5803 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005804}
5805
5806void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5807{
5808 /* disable DBUF power */
5809 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5810 POSTING_READ(DBUF_CTL);
5811
5812 udelay(10);
5813
5814 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5815 DRM_ERROR("DBuf power disable timeout\n");
5816
Imre Deakab96c1ee2015-11-04 19:24:18 +02005817 /* disable DPLL0 */
5818 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5819 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5820 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005821}
5822
5823void skl_init_cdclk(struct drm_i915_private *dev_priv)
5824{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005825 unsigned int required_vco;
5826
Gary Wang39d9b852015-08-28 16:40:34 +08005827 /* DPLL0 not enabled (happens on early BIOS versions) */
5828 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5829 /* enable DPLL0 */
5830 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5831 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005832 }
5833
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005834 /* set CDCLK to the frequency the BIOS chose */
5835 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5836
5837 /* enable DBUF power */
5838 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5839 POSTING_READ(DBUF_CTL);
5840
5841 udelay(10);
5842
5843 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5844 DRM_ERROR("DBuf power enable timeout\n");
5845}
5846
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305847int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5848{
5849 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5850 uint32_t cdctl = I915_READ(CDCLK_CTL);
5851 int freq = dev_priv->skl_boot_cdclk;
5852
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305853 /*
5854 * check if the pre-os intialized the display
5855 * There is SWF18 scratchpad register defined which is set by the
5856 * pre-os which can be used by the OS drivers to check the status
5857 */
5858 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5859 goto sanitize;
5860
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305861 /* Is PLL enabled and locked ? */
5862 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5863 goto sanitize;
5864
5865 /* DPLL okay; verify the cdclock
5866 *
5867 * Noticed in some instances that the freq selection is correct but
5868 * decimal part is programmed wrong from BIOS where pre-os does not
5869 * enable display. Verify the same as well.
5870 */
5871 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5872 /* All well; nothing to sanitize */
5873 return false;
5874sanitize:
5875 /*
5876 * As of now initialize with max cdclk till
5877 * we get dynamic cdclk support
5878 * */
5879 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5880 skl_init_cdclk(dev_priv);
5881
5882 /* we did have to sanitize */
5883 return true;
5884}
5885
Jesse Barnes30a970c2013-11-04 13:48:12 -08005886/* Adjust CDclk dividers to allow high res or save power if possible */
5887static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5888{
5889 struct drm_i915_private *dev_priv = dev->dev_private;
5890 u32 val, cmd;
5891
Vandana Kannan164dfd22014-11-24 13:37:41 +05305892 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5893 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005894
Ville Syrjälädfcab172014-06-13 13:37:47 +03005895 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005897 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898 cmd = 1;
5899 else
5900 cmd = 0;
5901
5902 mutex_lock(&dev_priv->rps.hw_lock);
5903 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5904 val &= ~DSPFREQGUAR_MASK;
5905 val |= (cmd << DSPFREQGUAR_SHIFT);
5906 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5907 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5908 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5909 50)) {
5910 DRM_ERROR("timed out waiting for CDclk change\n");
5911 }
5912 mutex_unlock(&dev_priv->rps.hw_lock);
5913
Ville Syrjälä54433e92015-05-26 20:42:31 +03005914 mutex_lock(&dev_priv->sb_lock);
5915
Ville Syrjälädfcab172014-06-13 13:37:47 +03005916 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005917 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005919 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921 /* adjust cdclk divider */
5922 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005923 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924 val |= divider;
5925 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005926
5927 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005928 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005929 50))
5930 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 }
5932
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933 /* adjust self-refresh exit latency value */
5934 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5935 val &= ~0x7f;
5936
5937 /*
5938 * For high bandwidth configs, we set a higher latency in the bunit
5939 * so that the core display fetch happens in time to avoid underruns.
5940 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005941 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942 val |= 4500 / 250; /* 4.5 usec */
5943 else
5944 val |= 3000 / 250; /* 3.0 usec */
5945 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005946
Ville Syrjäläa5805162015-05-26 20:42:30 +03005947 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948
Ville Syrjäläb6283052015-06-03 15:45:07 +03005949 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950}
5951
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005952static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5953{
5954 struct drm_i915_private *dev_priv = dev->dev_private;
5955 u32 val, cmd;
5956
Vandana Kannan164dfd22014-11-24 13:37:41 +05305957 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5958 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005959
5960 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005961 case 333333:
5962 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005963 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965 break;
5966 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005967 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005968 return;
5969 }
5970
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005971 /*
5972 * Specs are full of misinformation, but testing on actual
5973 * hardware has shown that we just need to write the desired
5974 * CCK divider into the Punit register.
5975 */
5976 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5977
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005978 mutex_lock(&dev_priv->rps.hw_lock);
5979 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5980 val &= ~DSPFREQGUAR_MASK_CHV;
5981 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5982 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5983 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5984 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5985 50)) {
5986 DRM_ERROR("timed out waiting for CDclk change\n");
5987 }
5988 mutex_unlock(&dev_priv->rps.hw_lock);
5989
Ville Syrjäläb6283052015-06-03 15:45:07 +03005990 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005991}
5992
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5994 int max_pixclk)
5995{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005996 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005997 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005998
Jesse Barnes30a970c2013-11-04 13:48:12 -08005999 /*
6000 * Really only a few cases to deal with, as only 4 CDclks are supported:
6001 * 200MHz
6002 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006003 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006004 * 400MHz (VLV only)
6005 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6006 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006007 *
6008 * We seem to get an unstable or solid color picture at 200MHz.
6009 * Not sure what's wrong. For now use 200MHz only when all pipes
6010 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006012 if (!IS_CHERRYVIEW(dev_priv) &&
6013 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006014 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006015 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006016 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006017 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006018 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006019 else
6020 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006021}
6022
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6024 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006025{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026 /*
6027 * FIXME:
6028 * - remove the guardband, it's not needed on BXT
6029 * - set 19.2MHz bypass frequency if there are no active pipes
6030 */
6031 if (max_pixclk > 576000*9/10)
6032 return 624000;
6033 else if (max_pixclk > 384000*9/10)
6034 return 576000;
6035 else if (max_pixclk > 288000*9/10)
6036 return 384000;
6037 else if (max_pixclk > 144000*9/10)
6038 return 288000;
6039 else
6040 return 144000;
6041}
6042
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006043/* Compute the max pixel clock for new configuration. Uses atomic state if
6044 * that's non-NULL, look at current state otherwise. */
6045static int intel_mode_max_pixclk(struct drm_device *dev,
6046 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006047{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006049 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050 int max_pixclk = 0;
6051
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006052 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006054 if (IS_ERR(crtc_state))
6055 return PTR_ERR(crtc_state);
6056
6057 if (!crtc_state->base.enable)
6058 continue;
6059
6060 max_pixclk = max(max_pixclk,
6061 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062 }
6063
6064 return max_pixclk;
6065}
6066
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006067static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006068{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006069 struct drm_device *dev = state->dev;
6070 struct drm_i915_private *dev_priv = dev->dev_private;
6071 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006072
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006073 if (max_pixclk < 0)
6074 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006076 to_intel_atomic_state(state)->cdclk =
6077 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079 return 0;
6080}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006081
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006082static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6083{
6084 struct drm_device *dev = state->dev;
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6086 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006087
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006088 if (max_pixclk < 0)
6089 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006090
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006091 to_intel_atomic_state(state)->cdclk =
6092 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006094 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006095}
6096
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006097static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6098{
6099 unsigned int credits, default_credits;
6100
6101 if (IS_CHERRYVIEW(dev_priv))
6102 default_credits = PFI_CREDIT(12);
6103 else
6104 default_credits = PFI_CREDIT(8);
6105
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006106 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006107 /* CHV suggested value is 31 or 63 */
6108 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006109 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006110 else
6111 credits = PFI_CREDIT(15);
6112 } else {
6113 credits = default_credits;
6114 }
6115
6116 /*
6117 * WA - write default credits before re-programming
6118 * FIXME: should we also set the resend bit here?
6119 */
6120 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6121 default_credits);
6122
6123 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6124 credits | PFI_CREDIT_RESEND);
6125
6126 /*
6127 * FIXME is this guaranteed to clear
6128 * immediately or should we poll for it?
6129 */
6130 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6131}
6132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006134{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006135 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006136 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006138
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006139 /*
6140 * FIXME: We can end up here with all power domains off, yet
6141 * with a CDCLK frequency other than the minimum. To account
6142 * for this take the PIPE-A power domain, which covers the HW
6143 * blocks needed for the following programming. This can be
6144 * removed once it's guaranteed that we get here either with
6145 * the minimum CDCLK set, or the required power domains
6146 * enabled.
6147 */
6148 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006149
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006150 if (IS_CHERRYVIEW(dev))
6151 cherryview_set_cdclk(dev, req_cdclk);
6152 else
6153 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006154
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006155 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006156
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006157 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006158}
6159
Jesse Barnes89b667f2013-04-18 14:51:36 -07006160static void valleyview_crtc_enable(struct drm_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006163 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6165 struct intel_encoder *encoder;
6166 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006168 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006169 return;
6170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006171 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306172 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006173
6174 intel_set_pipe_timings(intel_crtc);
6175
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006176 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6177 struct drm_i915_private *dev_priv = dev->dev_private;
6178
6179 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6180 I915_WRITE(CHV_CANVAS(pipe), 0);
6181 }
6182
Daniel Vetter5b18e572014-04-24 23:55:06 +02006183 i9xx_set_pipeconf(intel_crtc);
6184
Jesse Barnes89b667f2013-04-18 14:51:36 -07006185 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186
Daniel Vettera72e4c92014-09-30 10:56:47 +02006187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006188
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 if (encoder->pre_pll_enable)
6191 encoder->pre_pll_enable(encoder);
6192
Jani Nikulaa65347b2015-11-27 12:21:46 +02006193 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006194 if (IS_CHERRYVIEW(dev)) {
6195 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006196 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006197 } else {
6198 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006199 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006200 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006201 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006202
6203 for_each_encoder_on_crtc(dev, crtc, encoder)
6204 if (encoder->pre_enable)
6205 encoder->pre_enable(encoder);
6206
Jesse Barnes2dd24552013-04-25 12:55:01 -07006207 i9xx_pfit_enable(intel_crtc);
6208
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006209 intel_crtc_load_lut(crtc);
6210
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006211 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006212
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006213 assert_vblank_disabled(crtc);
6214 drm_crtc_vblank_on(crtc);
6215
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006216 for_each_encoder_on_crtc(dev, crtc, encoder)
6217 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006218}
6219
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006220static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6221{
6222 struct drm_device *dev = crtc->base.dev;
6223 struct drm_i915_private *dev_priv = dev->dev_private;
6224
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006225 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6226 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006227}
6228
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006229static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006230{
6231 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006232 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006234 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006235 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006236
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006237 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006238 return;
6239
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006240 i9xx_set_pll_dividers(intel_crtc);
6241
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006242 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306243 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006244
6245 intel_set_pipe_timings(intel_crtc);
6246
Daniel Vetter5b18e572014-04-24 23:55:06 +02006247 i9xx_set_pipeconf(intel_crtc);
6248
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006249 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006250
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006251 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006252 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006253
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006254 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006255 if (encoder->pre_enable)
6256 encoder->pre_enable(encoder);
6257
Daniel Vetterf6736a12013-06-05 13:34:30 +02006258 i9xx_enable_pll(intel_crtc);
6259
Jesse Barnes2dd24552013-04-25 12:55:01 -07006260 i9xx_pfit_enable(intel_crtc);
6261
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006262 intel_crtc_load_lut(crtc);
6263
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006264 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006265 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006266
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006267 assert_vblank_disabled(crtc);
6268 drm_crtc_vblank_on(crtc);
6269
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006270 for_each_encoder_on_crtc(dev, crtc, encoder)
6271 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006272
6273 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006274}
6275
Daniel Vetter87476d62013-04-11 16:29:06 +02006276static void i9xx_pfit_disable(struct intel_crtc *crtc)
6277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006281 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006282 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006283
6284 assert_pipe_disabled(dev_priv, crtc->pipe);
6285
Daniel Vetter328d8e82013-05-08 10:36:31 +02006286 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6287 I915_READ(PFIT_CONTROL));
6288 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006289}
6290
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006291static void i9xx_crtc_disable(struct drm_crtc *crtc)
6292{
6293 struct drm_device *dev = crtc->dev;
6294 struct drm_i915_private *dev_priv = dev->dev_private;
6295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006296 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006297 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006298
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006299 /*
6300 * On gen2 planes are double buffered but the pipe isn't, so we must
6301 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006302 * We also need to wait on all gmch platforms because of the
6303 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006304 */
Imre Deak564ed192014-06-13 14:54:21 +03006305 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006306
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006307 for_each_encoder_on_crtc(dev, crtc, encoder)
6308 encoder->disable(encoder);
6309
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006310 drm_crtc_vblank_off(crtc);
6311 assert_vblank_disabled(crtc);
6312
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006313 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006314
Daniel Vetter87476d62013-04-11 16:29:06 +02006315 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006316
Jesse Barnes89b667f2013-04-18 14:51:36 -07006317 for_each_encoder_on_crtc(dev, crtc, encoder)
6318 if (encoder->post_disable)
6319 encoder->post_disable(encoder);
6320
Jani Nikulaa65347b2015-11-27 12:21:46 +02006321 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006322 if (IS_CHERRYVIEW(dev))
6323 chv_disable_pll(dev_priv, pipe);
6324 else if (IS_VALLEYVIEW(dev))
6325 vlv_disable_pll(dev_priv, pipe);
6326 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006327 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006328 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006329
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006330 for_each_encoder_on_crtc(dev, crtc, encoder)
6331 if (encoder->post_pll_disable)
6332 encoder->post_pll_disable(encoder);
6333
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006334 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006335 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006336
6337 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006338}
6339
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006340static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006341{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006343 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006344 enum intel_display_power_domain domain;
6345 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006346
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006347 if (!intel_crtc->active)
6348 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006349
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006350 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006351 WARN_ON(intel_crtc->unpin_work);
6352
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006353 intel_pre_disable_primary(crtc);
6354 }
6355
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006356 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006357 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006358 intel_crtc->active = false;
6359 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006360 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006361
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006362 domains = intel_crtc->enabled_power_domains;
6363 for_each_power_domain(domain, domains)
6364 intel_display_power_put(dev_priv, domain);
6365 intel_crtc->enabled_power_domains = 0;
6366}
6367
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006368/*
6369 * turn all crtc's off, but do not adjust state
6370 * This has to be paired with a call to intel_modeset_setup_hw_state.
6371 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006372int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006373{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006374 struct drm_mode_config *config = &dev->mode_config;
6375 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6376 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006377 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006378 unsigned crtc_mask = 0;
6379 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006381 if (WARN_ON(!ctx))
6382 return 0;
6383
6384 lockdep_assert_held(&ctx->ww_ctx);
6385 state = drm_atomic_state_alloc(dev);
6386 if (WARN_ON(!state))
6387 return -ENOMEM;
6388
6389 state->acquire_ctx = ctx;
6390 state->allow_modeset = true;
6391
6392 for_each_crtc(dev, crtc) {
6393 struct drm_crtc_state *crtc_state =
6394 drm_atomic_get_crtc_state(state, crtc);
6395
6396 ret = PTR_ERR_OR_ZERO(crtc_state);
6397 if (ret)
6398 goto free;
6399
6400 if (!crtc_state->active)
6401 continue;
6402
6403 crtc_state->active = false;
6404 crtc_mask |= 1 << drm_crtc_index(crtc);
6405 }
6406
6407 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006408 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006409
6410 if (!ret) {
6411 for_each_crtc(dev, crtc)
6412 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6413 crtc->state->active = true;
6414
6415 return ret;
6416 }
6417 }
6418
6419free:
6420 if (ret)
6421 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6422 drm_atomic_state_free(state);
6423 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006424}
6425
Chris Wilsonea5b2132010-08-04 13:50:23 +01006426void intel_encoder_destroy(struct drm_encoder *encoder)
6427{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006428 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006429
Chris Wilsonea5b2132010-08-04 13:50:23 +01006430 drm_encoder_cleanup(encoder);
6431 kfree(intel_encoder);
6432}
6433
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006434/* Cross check the actual hw state with our own modeset state tracking (and it's
6435 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006436static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006437{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006438 struct drm_crtc *crtc = connector->base.state->crtc;
6439
6440 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6441 connector->base.base.id,
6442 connector->base.name);
6443
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006444 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006445 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006446 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006447
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006448 I915_STATE_WARN(!crtc,
6449 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006450
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006451 if (!crtc)
6452 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 I915_STATE_WARN(!crtc->state->active,
6455 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006456
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006457 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006458 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006459
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006460 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006462
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006463 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006464 "attached encoder crtc differs from connector crtc\n");
6465 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006466 I915_STATE_WARN(crtc && crtc->state->active,
6467 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006468 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6469 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006470 }
6471}
6472
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006473int intel_connector_init(struct intel_connector *connector)
6474{
6475 struct drm_connector_state *connector_state;
6476
6477 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6478 if (!connector_state)
6479 return -ENOMEM;
6480
6481 connector->base.state = connector_state;
6482 return 0;
6483}
6484
6485struct intel_connector *intel_connector_alloc(void)
6486{
6487 struct intel_connector *connector;
6488
6489 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6490 if (!connector)
6491 return NULL;
6492
6493 if (intel_connector_init(connector) < 0) {
6494 kfree(connector);
6495 return NULL;
6496 }
6497
6498 return connector;
6499}
6500
Daniel Vetterf0947c32012-07-02 13:10:34 +02006501/* Simple connector->get_hw_state implementation for encoders that support only
6502 * one connector and no cloning and hence the encoder state determines the state
6503 * of the connector. */
6504bool intel_connector_get_hw_state(struct intel_connector *connector)
6505{
Daniel Vetter24929352012-07-02 20:28:59 +02006506 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006507 struct intel_encoder *encoder = connector->encoder;
6508
6509 return encoder->get_hw_state(encoder, &pipe);
6510}
6511
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006513{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6515 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006516
6517 return 0;
6518}
6519
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006521 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 struct drm_atomic_state *state = pipe_config->base.state;
6524 struct intel_crtc *other_crtc;
6525 struct intel_crtc_state *other_crtc_state;
6526
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006527 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6528 pipe_name(pipe), pipe_config->fdi_lanes);
6529 if (pipe_config->fdi_lanes > 4) {
6530 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6531 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 }
6534
Paulo Zanonibafb6552013-11-02 21:07:44 -07006535 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006536 if (pipe_config->fdi_lanes > 2) {
6537 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6538 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542 }
6543 }
6544
6545 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547
6548 /* Ivybridge 3 pipe is really complicated */
6549 switch (pipe) {
6550 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006551 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006552 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 if (pipe_config->fdi_lanes <= 2)
6554 return 0;
6555
6556 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6557 other_crtc_state =
6558 intel_atomic_get_crtc_state(state, other_crtc);
6559 if (IS_ERR(other_crtc_state))
6560 return PTR_ERR(other_crtc_state);
6561
6562 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006563 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6564 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006565 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006566 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006569 if (pipe_config->fdi_lanes > 2) {
6570 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6571 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006572 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006573 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006574
6575 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6576 other_crtc_state =
6577 intel_atomic_get_crtc_state(state, other_crtc);
6578 if (IS_ERR(other_crtc_state))
6579 return PTR_ERR(other_crtc_state);
6580
6581 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006582 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006583 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006584 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006586 default:
6587 BUG();
6588 }
6589}
6590
Daniel Vettere29c22c2013-02-21 00:00:16 +01006591#define RETRY 1
6592static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006593 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006595 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006596 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006597 int lane, link_bw, fdi_dotclock, ret;
6598 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006599
Daniel Vettere29c22c2013-02-21 00:00:16 +01006600retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006601 /* FDI is a binary signal running at ~2.7GHz, encoding
6602 * each output octet as 10 bits. The actual frequency
6603 * is stored as a divider into a 100MHz clock, and the
6604 * mode pixel clock is stored in units of 1KHz.
6605 * Hence the bw of each lane in terms of the mode signal
6606 * is:
6607 */
6608 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6609
Damien Lespiau241bfc32013-09-25 16:45:37 +01006610 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006611
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006612 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006613 pipe_config->pipe_bpp);
6614
6615 pipe_config->fdi_lanes = lane;
6616
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006617 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006618 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006619
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006620 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6621 intel_crtc->pipe, pipe_config);
6622 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006623 pipe_config->pipe_bpp -= 2*3;
6624 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6625 pipe_config->pipe_bpp);
6626 needs_recompute = true;
6627 pipe_config->bw_constrained = true;
6628
6629 goto retry;
6630 }
6631
6632 if (needs_recompute)
6633 return RETRY;
6634
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006635 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006636}
6637
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006638static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6639 struct intel_crtc_state *pipe_config)
6640{
6641 if (pipe_config->pipe_bpp > 24)
6642 return false;
6643
6644 /* HSW can handle pixel rate up to cdclk? */
6645 if (IS_HASWELL(dev_priv->dev))
6646 return true;
6647
6648 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006649 * We compare against max which means we must take
6650 * the increased cdclk requirement into account when
6651 * calculating the new cdclk.
6652 *
6653 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006654 */
6655 return ilk_pipe_pixel_rate(pipe_config) <=
6656 dev_priv->max_cdclk_freq * 95 / 100;
6657}
6658
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006659static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006660 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006661{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006662 struct drm_device *dev = crtc->base.dev;
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664
Jani Nikulad330a952014-01-21 11:24:25 +02006665 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006666 hsw_crtc_supports_ips(crtc) &&
6667 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006668}
6669
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006670static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6671{
6672 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6673
6674 /* GDG double wide on either pipe, otherwise pipe A only */
6675 return INTEL_INFO(dev_priv)->gen < 4 &&
6676 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6677}
6678
Daniel Vettera43f6e02013-06-07 23:10:32 +02006679static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006680 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006681{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006682 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006683 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006684 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006685
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006686 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006687 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006688 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006689
6690 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006691 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006692 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006693 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006694 if (intel_crtc_supports_double_wide(crtc) &&
6695 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006696 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006697 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006698 }
6699
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006700 if (adjusted_mode->crtc_clock > clock_limit) {
6701 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6702 adjusted_mode->crtc_clock, clock_limit,
6703 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006704 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006706 }
Chris Wilson89749352010-09-12 18:25:19 +01006707
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006708 /*
6709 * Pipe horizontal size must be even in:
6710 * - DVO ganged mode
6711 * - LVDS dual channel mode
6712 * - Double wide pipe
6713 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006714 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006715 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6716 pipe_config->pipe_src_w &= ~1;
6717
Damien Lespiau8693a822013-05-03 18:48:11 +01006718 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6719 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006720 */
6721 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006722 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006723 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006724
Damien Lespiauf5adf942013-06-24 18:29:34 +01006725 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006726 hsw_compute_ips_config(crtc, pipe_config);
6727
Daniel Vetter877d48d2013-04-19 11:24:43 +02006728 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006729 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006730
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006731 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732}
6733
Ville Syrjälä1652d192015-03-31 14:12:01 +03006734static int skylake_get_display_clock_speed(struct drm_device *dev)
6735{
6736 struct drm_i915_private *dev_priv = to_i915(dev);
6737 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6738 uint32_t cdctl = I915_READ(CDCLK_CTL);
6739 uint32_t linkrate;
6740
Damien Lespiau414355a2015-06-04 18:21:31 +01006741 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006742 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006743
6744 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6745 return 540000;
6746
6747 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006748 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006749
Damien Lespiau71cd8422015-04-30 16:39:17 +01006750 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6751 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006752 /* vco 8640 */
6753 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6754 case CDCLK_FREQ_450_432:
6755 return 432000;
6756 case CDCLK_FREQ_337_308:
6757 return 308570;
6758 case CDCLK_FREQ_675_617:
6759 return 617140;
6760 default:
6761 WARN(1, "Unknown cd freq selection\n");
6762 }
6763 } else {
6764 /* vco 8100 */
6765 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6766 case CDCLK_FREQ_450_432:
6767 return 450000;
6768 case CDCLK_FREQ_337_308:
6769 return 337500;
6770 case CDCLK_FREQ_675_617:
6771 return 675000;
6772 default:
6773 WARN(1, "Unknown cd freq selection\n");
6774 }
6775 }
6776
6777 /* error case, do as if DPLL0 isn't enabled */
6778 return 24000;
6779}
6780
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006781static int broxton_get_display_clock_speed(struct drm_device *dev)
6782{
6783 struct drm_i915_private *dev_priv = to_i915(dev);
6784 uint32_t cdctl = I915_READ(CDCLK_CTL);
6785 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6786 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6787 int cdclk;
6788
6789 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6790 return 19200;
6791
6792 cdclk = 19200 * pll_ratio / 2;
6793
6794 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6795 case BXT_CDCLK_CD2X_DIV_SEL_1:
6796 return cdclk; /* 576MHz or 624MHz */
6797 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6798 return cdclk * 2 / 3; /* 384MHz */
6799 case BXT_CDCLK_CD2X_DIV_SEL_2:
6800 return cdclk / 2; /* 288MHz */
6801 case BXT_CDCLK_CD2X_DIV_SEL_4:
6802 return cdclk / 4; /* 144MHz */
6803 }
6804
6805 /* error case, do as if DE PLL isn't enabled */
6806 return 19200;
6807}
6808
Ville Syrjälä1652d192015-03-31 14:12:01 +03006809static int broadwell_get_display_clock_speed(struct drm_device *dev)
6810{
6811 struct drm_i915_private *dev_priv = dev->dev_private;
6812 uint32_t lcpll = I915_READ(LCPLL_CTL);
6813 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6814
6815 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6816 return 800000;
6817 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6818 return 450000;
6819 else if (freq == LCPLL_CLK_FREQ_450)
6820 return 450000;
6821 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6822 return 540000;
6823 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6824 return 337500;
6825 else
6826 return 675000;
6827}
6828
6829static int haswell_get_display_clock_speed(struct drm_device *dev)
6830{
6831 struct drm_i915_private *dev_priv = dev->dev_private;
6832 uint32_t lcpll = I915_READ(LCPLL_CTL);
6833 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6834
6835 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6836 return 800000;
6837 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6838 return 450000;
6839 else if (freq == LCPLL_CLK_FREQ_450)
6840 return 450000;
6841 else if (IS_HSW_ULT(dev))
6842 return 337500;
6843 else
6844 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006845}
6846
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006847static int valleyview_get_display_clock_speed(struct drm_device *dev)
6848{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006849 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6850 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006851}
6852
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006853static int ilk_get_display_clock_speed(struct drm_device *dev)
6854{
6855 return 450000;
6856}
6857
Jesse Barnese70236a2009-09-21 10:42:27 -07006858static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006859{
Jesse Barnese70236a2009-09-21 10:42:27 -07006860 return 400000;
6861}
Jesse Barnes79e53942008-11-07 14:24:08 -08006862
Jesse Barnese70236a2009-09-21 10:42:27 -07006863static int i915_get_display_clock_speed(struct drm_device *dev)
6864{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006865 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006866}
Jesse Barnes79e53942008-11-07 14:24:08 -08006867
Jesse Barnese70236a2009-09-21 10:42:27 -07006868static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6869{
6870 return 200000;
6871}
Jesse Barnes79e53942008-11-07 14:24:08 -08006872
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006873static int pnv_get_display_clock_speed(struct drm_device *dev)
6874{
6875 u16 gcfgc = 0;
6876
6877 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6878
6879 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6880 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006881 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006882 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006884 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006886 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6887 return 200000;
6888 default:
6889 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6890 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006891 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006892 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006893 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006894 }
6895}
6896
Jesse Barnese70236a2009-09-21 10:42:27 -07006897static int i915gm_get_display_clock_speed(struct drm_device *dev)
6898{
6899 u16 gcfgc = 0;
6900
6901 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6902
6903 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006904 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006905 else {
6906 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6907 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006908 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006909 default:
6910 case GC_DISPLAY_CLOCK_190_200_MHZ:
6911 return 190000;
6912 }
6913 }
6914}
Jesse Barnes79e53942008-11-07 14:24:08 -08006915
Jesse Barnese70236a2009-09-21 10:42:27 -07006916static int i865_get_display_clock_speed(struct drm_device *dev)
6917{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006918 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006919}
6920
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006921static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006922{
6923 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006924
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006925 /*
6926 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6927 * encoding is different :(
6928 * FIXME is this the right way to detect 852GM/852GMV?
6929 */
6930 if (dev->pdev->revision == 0x1)
6931 return 133333;
6932
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006933 pci_bus_read_config_word(dev->pdev->bus,
6934 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6935
Jesse Barnese70236a2009-09-21 10:42:27 -07006936 /* Assume that the hardware is in the high speed state. This
6937 * should be the default.
6938 */
6939 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6940 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006941 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006942 case GC_CLOCK_100_200:
6943 return 200000;
6944 case GC_CLOCK_166_250:
6945 return 250000;
6946 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006947 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006948 case GC_CLOCK_133_266:
6949 case GC_CLOCK_133_266_2:
6950 case GC_CLOCK_166_266:
6951 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006952 }
6953
6954 /* Shouldn't happen */
6955 return 0;
6956}
6957
6958static int i830_get_display_clock_speed(struct drm_device *dev)
6959{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006960 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006961}
6962
Ville Syrjälä34edce22015-05-22 11:22:33 +03006963static unsigned int intel_hpll_vco(struct drm_device *dev)
6964{
6965 struct drm_i915_private *dev_priv = dev->dev_private;
6966 static const unsigned int blb_vco[8] = {
6967 [0] = 3200000,
6968 [1] = 4000000,
6969 [2] = 5333333,
6970 [3] = 4800000,
6971 [4] = 6400000,
6972 };
6973 static const unsigned int pnv_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 4800000,
6978 [4] = 2666667,
6979 };
6980 static const unsigned int cl_vco[8] = {
6981 [0] = 3200000,
6982 [1] = 4000000,
6983 [2] = 5333333,
6984 [3] = 6400000,
6985 [4] = 3333333,
6986 [5] = 3566667,
6987 [6] = 4266667,
6988 };
6989 static const unsigned int elk_vco[8] = {
6990 [0] = 3200000,
6991 [1] = 4000000,
6992 [2] = 5333333,
6993 [3] = 4800000,
6994 };
6995 static const unsigned int ctg_vco[8] = {
6996 [0] = 3200000,
6997 [1] = 4000000,
6998 [2] = 5333333,
6999 [3] = 6400000,
7000 [4] = 2666667,
7001 [5] = 4266667,
7002 };
7003 const unsigned int *vco_table;
7004 unsigned int vco;
7005 uint8_t tmp = 0;
7006
7007 /* FIXME other chipsets? */
7008 if (IS_GM45(dev))
7009 vco_table = ctg_vco;
7010 else if (IS_G4X(dev))
7011 vco_table = elk_vco;
7012 else if (IS_CRESTLINE(dev))
7013 vco_table = cl_vco;
7014 else if (IS_PINEVIEW(dev))
7015 vco_table = pnv_vco;
7016 else if (IS_G33(dev))
7017 vco_table = blb_vco;
7018 else
7019 return 0;
7020
7021 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7022
7023 vco = vco_table[tmp & 0x7];
7024 if (vco == 0)
7025 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7026 else
7027 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7028
7029 return vco;
7030}
7031
7032static int gm45_get_display_clock_speed(struct drm_device *dev)
7033{
7034 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7035 uint16_t tmp = 0;
7036
7037 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7038
7039 cdclk_sel = (tmp >> 12) & 0x1;
7040
7041 switch (vco) {
7042 case 2666667:
7043 case 4000000:
7044 case 5333333:
7045 return cdclk_sel ? 333333 : 222222;
7046 case 3200000:
7047 return cdclk_sel ? 320000 : 228571;
7048 default:
7049 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7050 return 222222;
7051 }
7052}
7053
7054static int i965gm_get_display_clock_speed(struct drm_device *dev)
7055{
7056 static const uint8_t div_3200[] = { 16, 10, 8 };
7057 static const uint8_t div_4000[] = { 20, 12, 10 };
7058 static const uint8_t div_5333[] = { 24, 16, 14 };
7059 const uint8_t *div_table;
7060 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7061 uint16_t tmp = 0;
7062
7063 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7064
7065 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7066
7067 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7068 goto fail;
7069
7070 switch (vco) {
7071 case 3200000:
7072 div_table = div_3200;
7073 break;
7074 case 4000000:
7075 div_table = div_4000;
7076 break;
7077 case 5333333:
7078 div_table = div_5333;
7079 break;
7080 default:
7081 goto fail;
7082 }
7083
7084 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7085
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007086fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007087 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7088 return 200000;
7089}
7090
7091static int g33_get_display_clock_speed(struct drm_device *dev)
7092{
7093 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7094 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7095 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7096 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7097 const uint8_t *div_table;
7098 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7099 uint16_t tmp = 0;
7100
7101 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7102
7103 cdclk_sel = (tmp >> 4) & 0x7;
7104
7105 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7106 goto fail;
7107
7108 switch (vco) {
7109 case 3200000:
7110 div_table = div_3200;
7111 break;
7112 case 4000000:
7113 div_table = div_4000;
7114 break;
7115 case 4800000:
7116 div_table = div_4800;
7117 break;
7118 case 5333333:
7119 div_table = div_5333;
7120 break;
7121 default:
7122 goto fail;
7123 }
7124
7125 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7126
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007127fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007128 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7129 return 190476;
7130}
7131
Zhenyu Wang2c072452009-06-05 15:38:42 +08007132static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007133intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007134{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007135 while (*num > DATA_LINK_M_N_MASK ||
7136 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007137 *num >>= 1;
7138 *den >>= 1;
7139 }
7140}
7141
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007142static void compute_m_n(unsigned int m, unsigned int n,
7143 uint32_t *ret_m, uint32_t *ret_n)
7144{
7145 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7146 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7147 intel_reduce_m_n_ratio(ret_m, ret_n);
7148}
7149
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007150void
7151intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7152 int pixel_clock, int link_clock,
7153 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007154{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007155 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007156
7157 compute_m_n(bits_per_pixel * pixel_clock,
7158 link_clock * nlanes * 8,
7159 &m_n->gmch_m, &m_n->gmch_n);
7160
7161 compute_m_n(pixel_clock, link_clock,
7162 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007163}
7164
Chris Wilsona7615032011-01-12 17:04:08 +00007165static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7166{
Jani Nikulad330a952014-01-21 11:24:25 +02007167 if (i915.panel_use_ssc >= 0)
7168 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007169 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007170 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007171}
7172
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007173static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7174 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007175{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007176 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007177 struct drm_i915_private *dev_priv = dev->dev_private;
7178 int refclk;
7179
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007180 WARN_ON(!crtc_state->base.state);
7181
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007182 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007183 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007184 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007185 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007186 refclk = dev_priv->vbt.lvds_ssc_freq;
7187 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007188 } else if (!IS_GEN2(dev)) {
7189 refclk = 96000;
7190 } else {
7191 refclk = 48000;
7192 }
7193
7194 return refclk;
7195}
7196
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007197static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007198{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007199 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007200}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007201
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007202static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7203{
7204 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007205}
7206
Daniel Vetterf47709a2013-03-28 10:42:02 +01007207static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007208 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007209 intel_clock_t *reduced_clock)
7210{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007211 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007212 u32 fp, fp2 = 0;
7213
7214 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007215 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007216 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007217 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007218 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007219 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007220 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007221 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007222 }
7223
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007224 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007225
Daniel Vetterf47709a2013-03-28 10:42:02 +01007226 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007227 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007228 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007229 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007230 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007231 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007232 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007233 }
7234}
7235
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007236static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7237 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238{
7239 u32 reg_val;
7240
7241 /*
7242 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7243 * and set it to a reasonable value instead.
7244 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007245 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007246 reg_val &= 0xffffff00;
7247 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007250 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251 reg_val &= 0x8cffffff;
7252 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260 reg_val &= 0x00ffffff;
7261 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263}
7264
Daniel Vetterb5518422013-05-03 11:49:48 +02007265static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7266 struct intel_link_m_n *m_n)
7267{
7268 struct drm_device *dev = crtc->base.dev;
7269 struct drm_i915_private *dev_priv = dev->dev_private;
7270 int pipe = crtc->pipe;
7271
Daniel Vettere3b95f12013-05-03 11:49:49 +02007272 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7273 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7274 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7275 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007276}
7277
7278static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007279 struct intel_link_m_n *m_n,
7280 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007281{
7282 struct drm_device *dev = crtc->base.dev;
7283 struct drm_i915_private *dev_priv = dev->dev_private;
7284 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007285 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007286
7287 if (INTEL_INFO(dev)->gen >= 5) {
7288 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7289 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7290 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7291 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007292 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7293 * for gen < 8) and if DRRS is supported (to make sure the
7294 * registers are not unnecessarily accessed).
7295 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307296 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007297 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007298 I915_WRITE(PIPE_DATA_M2(transcoder),
7299 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7300 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7301 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7302 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7303 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007304 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007305 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7306 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7307 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7308 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007309 }
7310}
7311
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307312void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007313{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307314 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7315
7316 if (m_n == M1_N1) {
7317 dp_m_n = &crtc->config->dp_m_n;
7318 dp_m2_n2 = &crtc->config->dp_m2_n2;
7319 } else if (m_n == M2_N2) {
7320
7321 /*
7322 * M2_N2 registers are not supported. Hence m2_n2 divider value
7323 * needs to be programmed into M1_N1.
7324 */
7325 dp_m_n = &crtc->config->dp_m2_n2;
7326 } else {
7327 DRM_ERROR("Unsupported divider value\n");
7328 return;
7329 }
7330
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007331 if (crtc->config->has_pch_encoder)
7332 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007333 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307334 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007335}
7336
Daniel Vetter251ac862015-06-18 10:30:24 +02007337static void vlv_compute_dpll(struct intel_crtc *crtc,
7338 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007339{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007340 u32 dpll, dpll_md;
7341
7342 /*
7343 * Enable DPIO clock input. We should never disable the reference
7344 * clock for pipe B, since VGA hotplug / manual detection depends
7345 * on it.
7346 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007347 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7348 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007349 /* We should never disable this, set it here for state tracking */
7350 if (crtc->pipe == PIPE_B)
7351 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7352 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007353 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007354
Ville Syrjäläd288f652014-10-28 13:20:22 +02007355 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007356 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007358}
7359
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007361 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007362{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007363 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007364 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007365 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007366 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007367 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007368 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007369
Ville Syrjäläa5805162015-05-26 20:42:30 +03007370 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007371
Ville Syrjäläd288f652014-10-28 13:20:22 +02007372 bestn = pipe_config->dpll.n;
7373 bestm1 = pipe_config->dpll.m1;
7374 bestm2 = pipe_config->dpll.m2;
7375 bestp1 = pipe_config->dpll.p1;
7376 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007377
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378 /* See eDP HDMI DPIO driver vbios notes doc */
7379
7380 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007381 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007382 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383
7384 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007386
7387 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007389 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007390 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007391
7392 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007393 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007394
7395 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7397 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7398 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007399 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007400
7401 /*
7402 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7403 * but we don't support that).
7404 * Note: don't use the DAC post divider as it seems unstable.
7405 */
7406 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007407 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007408
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007409 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007411
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007413 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007414 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7415 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007416 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007417 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007418 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007419 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007420 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007421
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007422 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007423 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007424 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007425 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426 0x0df40000);
7427 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007429 0x0df70000);
7430 } else { /* HDMI or VGA */
7431 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007432 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007433 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007434 0x0df70000);
7435 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007436 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007437 0x0df40000);
7438 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007439
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007440 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007441 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007442 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7443 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007444 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007445 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007446
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007447 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007448 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007449}
7450
Daniel Vetter251ac862015-06-18 10:30:24 +02007451static void chv_compute_dpll(struct intel_crtc *crtc,
7452 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007453{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007454 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7455 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007456 DPLL_VCO_ENABLE;
7457 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007459
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460 pipe_config->dpll_hw_state.dpll_md =
7461 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007462}
7463
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007465 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007466{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007467 struct drm_device *dev = crtc->base.dev;
7468 struct drm_i915_private *dev_priv = dev->dev_private;
7469 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007470 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007471 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307472 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007473 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307474 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307475 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476
Ville Syrjäläd288f652014-10-28 13:20:22 +02007477 bestn = pipe_config->dpll.n;
7478 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7479 bestm1 = pipe_config->dpll.m1;
7480 bestm2 = pipe_config->dpll.m2 >> 22;
7481 bestp1 = pipe_config->dpll.p1;
7482 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307483 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307484 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307485 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007486
7487 /*
7488 * Enable Refclk and SSC
7489 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007490 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007491 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007492
Ville Syrjäläa5805162015-05-26 20:42:30 +03007493 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007494
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007495 /* p1 and p2 divider */
7496 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7497 5 << DPIO_CHV_S1_DIV_SHIFT |
7498 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7499 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7500 1 << DPIO_CHV_K_DIV_SHIFT);
7501
7502 /* Feedback post-divider - m2 */
7503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7504
7505 /* Feedback refclk divider - n and m1 */
7506 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7507 DPIO_CHV_M1_DIV_BY_2 |
7508 1 << DPIO_CHV_N_DIV_SHIFT);
7509
7510 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007511 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007512
7513 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307514 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7515 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7516 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7517 if (bestm2_frac)
7518 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7519 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007520
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307521 /* Program digital lock detect threshold */
7522 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7523 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7524 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7525 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7526 if (!bestm2_frac)
7527 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7528 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7529
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007530 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307531 if (vco == 5400000) {
7532 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7533 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7534 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7535 tribuf_calcntr = 0x9;
7536 } else if (vco <= 6200000) {
7537 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7538 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7539 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7540 tribuf_calcntr = 0x9;
7541 } else if (vco <= 6480000) {
7542 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7543 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7544 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7545 tribuf_calcntr = 0x8;
7546 } else {
7547 /* Not supported. Apply the same limits as in the max case */
7548 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7549 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7550 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7551 tribuf_calcntr = 0;
7552 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007553 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7554
Ville Syrjälä968040b2015-03-11 22:52:08 +02007555 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307556 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7557 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7558 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7559
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007560 /* AFC Recal */
7561 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7562 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7563 DPIO_AFC_RECAL);
7564
Ville Syrjäläa5805162015-05-26 20:42:30 +03007565 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007566}
7567
Ville Syrjäläd288f652014-10-28 13:20:22 +02007568/**
7569 * vlv_force_pll_on - forcibly enable just the PLL
7570 * @dev_priv: i915 private structure
7571 * @pipe: pipe PLL to enable
7572 * @dpll: PLL configuration
7573 *
7574 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7575 * in cases where we need the PLL enabled even when @pipe is not going to
7576 * be enabled.
7577 */
7578void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7579 const struct dpll *dpll)
7580{
7581 struct intel_crtc *crtc =
7582 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007583 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007584 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007585 .pixel_multiplier = 1,
7586 .dpll = *dpll,
7587 };
7588
7589 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007590 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007591 chv_prepare_pll(crtc, &pipe_config);
7592 chv_enable_pll(crtc, &pipe_config);
7593 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007594 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007595 vlv_prepare_pll(crtc, &pipe_config);
7596 vlv_enable_pll(crtc, &pipe_config);
7597 }
7598}
7599
7600/**
7601 * vlv_force_pll_off - forcibly disable just the PLL
7602 * @dev_priv: i915 private structure
7603 * @pipe: pipe PLL to disable
7604 *
7605 * Disable the PLL for @pipe. To be used in cases where we need
7606 * the PLL enabled even when @pipe is not going to be enabled.
7607 */
7608void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7609{
7610 if (IS_CHERRYVIEW(dev))
7611 chv_disable_pll(to_i915(dev), pipe);
7612 else
7613 vlv_disable_pll(to_i915(dev), pipe);
7614}
7615
Daniel Vetter251ac862015-06-18 10:30:24 +02007616static void i9xx_compute_dpll(struct intel_crtc *crtc,
7617 struct intel_crtc_state *crtc_state,
7618 intel_clock_t *reduced_clock,
7619 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007621 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007622 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007623 u32 dpll;
7624 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007627 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307628
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007629 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7630 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007631
7632 dpll = DPLL_VGA_MODE_DIS;
7633
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007634 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007635 dpll |= DPLLB_MODE_LVDS;
7636 else
7637 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007638
Daniel Vetteref1b4602013-06-01 17:17:04 +02007639 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007641 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007643
7644 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007645 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007646
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007647 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007648 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007649
7650 /* compute bitmask from p1 value */
7651 if (IS_PINEVIEW(dev))
7652 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7653 else {
7654 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7655 if (IS_G4X(dev) && reduced_clock)
7656 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7657 }
7658 switch (clock->p2) {
7659 case 5:
7660 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7661 break;
7662 case 7:
7663 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7664 break;
7665 case 10:
7666 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7667 break;
7668 case 14:
7669 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7670 break;
7671 }
7672 if (INTEL_INFO(dev)->gen >= 4)
7673 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7674
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007675 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007676 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007677 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7680 else
7681 dpll |= PLL_REF_INPUT_DREFCLK;
7682
7683 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007685
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007686 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007687 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007688 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007689 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007690 }
7691}
7692
Daniel Vetter251ac862015-06-18 10:30:24 +02007693static void i8xx_compute_dpll(struct intel_crtc *crtc,
7694 struct intel_crtc_state *crtc_state,
7695 intel_clock_t *reduced_clock,
7696 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007698 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007699 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007701 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007702
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007703 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307704
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007705 dpll = DPLL_VGA_MODE_DIS;
7706
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007707 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007708 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7709 } else {
7710 if (clock->p1 == 2)
7711 dpll |= PLL_P1_DIVIDE_BY_TWO;
7712 else
7713 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7714 if (clock->p2 == 4)
7715 dpll |= PLL_P2_DIVIDE_BY_4;
7716 }
7717
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007718 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007719 dpll |= DPLL_DVO_2X_MODE;
7720
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007721 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007722 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7723 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7724 else
7725 dpll |= PLL_REF_INPUT_DREFCLK;
7726
7727 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007728 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007729}
7730
Daniel Vetter8a654f32013-06-01 17:16:22 +02007731static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007732{
7733 struct drm_device *dev = intel_crtc->base.dev;
7734 struct drm_i915_private *dev_priv = dev->dev_private;
7735 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007736 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007737 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007738 uint32_t crtc_vtotal, crtc_vblank_end;
7739 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007740
7741 /* We need to be careful not to changed the adjusted mode, for otherwise
7742 * the hw state checker will get angry at the mismatch. */
7743 crtc_vtotal = adjusted_mode->crtc_vtotal;
7744 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007745
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007746 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007747 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007748 crtc_vtotal -= 1;
7749 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007750
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007751 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007752 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7753 else
7754 vsyncshift = adjusted_mode->crtc_hsync_start -
7755 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007756 if (vsyncshift < 0)
7757 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007758 }
7759
7760 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007761 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007762
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007763 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007764 (adjusted_mode->crtc_hdisplay - 1) |
7765 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007766 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007767 (adjusted_mode->crtc_hblank_start - 1) |
7768 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007769 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007770 (adjusted_mode->crtc_hsync_start - 1) |
7771 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7772
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007773 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007774 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007775 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007776 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007777 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007778 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007779 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007780 (adjusted_mode->crtc_vsync_start - 1) |
7781 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7782
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007783 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7784 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7785 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7786 * bits. */
7787 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7788 (pipe == PIPE_B || pipe == PIPE_C))
7789 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7790
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007791 /* pipesrc controls the size that is scaled from, which should
7792 * always be the user's requested size.
7793 */
7794 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007795 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7796 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007797}
7798
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007799static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007800 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007801{
7802 struct drm_device *dev = crtc->base.dev;
7803 struct drm_i915_private *dev_priv = dev->dev_private;
7804 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7805 uint32_t tmp;
7806
7807 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007808 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7809 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007810 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007811 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007814 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7815 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007816
7817 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007818 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7819 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007820 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007823 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007824 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7825 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007826
7827 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007828 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7829 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7830 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007831 }
7832
7833 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007834 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7835 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7836
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007837 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7838 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007839}
7840
Daniel Vetterf6a83282014-02-11 15:28:57 -08007841void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007842 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007843{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007844 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7845 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7846 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7847 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007848
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7850 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7851 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7852 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007853
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007854 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007855 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007856
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007857 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7858 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007859
7860 mode->hsync = drm_mode_hsync(mode);
7861 mode->vrefresh = drm_mode_vrefresh(mode);
7862 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007863}
7864
Daniel Vetter84b046f2013-02-19 18:48:54 +01007865static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7866{
7867 struct drm_device *dev = intel_crtc->base.dev;
7868 struct drm_i915_private *dev_priv = dev->dev_private;
7869 uint32_t pipeconf;
7870
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007871 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007872
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007873 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7874 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7875 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007877 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007878 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007879
Daniel Vetterff9ce462013-04-24 14:57:17 +02007880 /* only g4x and later have fancy bpc/dither controls */
7881 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007882 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007883 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007884 pipeconf |= PIPECONF_DITHER_EN |
7885 PIPECONF_DITHER_TYPE_SP;
7886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007887 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007888 case 18:
7889 pipeconf |= PIPECONF_6BPC;
7890 break;
7891 case 24:
7892 pipeconf |= PIPECONF_8BPC;
7893 break;
7894 case 30:
7895 pipeconf |= PIPECONF_10BPC;
7896 break;
7897 default:
7898 /* Case prevented by intel_choose_pipe_bpp_dither. */
7899 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007900 }
7901 }
7902
7903 if (HAS_PIPE_CXSR(dev)) {
7904 if (intel_crtc->lowfreq_avail) {
7905 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7906 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7907 } else {
7908 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007909 }
7910 }
7911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007912 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007913 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007914 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007915 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7916 else
7917 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7918 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007919 pipeconf |= PIPECONF_PROGRESSIVE;
7920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007921 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007922 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007923
Daniel Vetter84b046f2013-02-19 18:48:54 +01007924 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7925 POSTING_READ(PIPECONF(intel_crtc->pipe));
7926}
7927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007928static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7929 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007930{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007931 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007932 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007933 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007934 intel_clock_t clock;
7935 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007936 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007937 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007938 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007939 struct drm_connector_state *connector_state;
7940 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007941
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007942 memset(&crtc_state->dpll_hw_state, 0,
7943 sizeof(crtc_state->dpll_hw_state));
7944
Jani Nikulaa65347b2015-11-27 12:21:46 +02007945 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007946 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007947
Jani Nikulaa65347b2015-11-27 12:21:46 +02007948 for_each_connector_in_state(state, connector, connector_state, i) {
7949 if (connector_state->crtc == &crtc->base)
7950 num_connectors++;
7951 }
7952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007953 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007954 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007955
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007956 /*
7957 * Returns a set of divisors for the desired target clock with
7958 * the given refclk, or FALSE. The returned values represent
7959 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7960 * 2) / p1 / p2.
7961 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007962 limit = intel_limit(crtc_state, refclk);
7963 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007964 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007965 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007966 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007967 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7968 return -EINVAL;
7969 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007970
Jani Nikulaf2335332013-09-13 11:03:09 +03007971 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007972 crtc_state->dpll.n = clock.n;
7973 crtc_state->dpll.m1 = clock.m1;
7974 crtc_state->dpll.m2 = clock.m2;
7975 crtc_state->dpll.p1 = clock.p1;
7976 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007977 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007978
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007979 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007980 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007981 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007982 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007983 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007984 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007985 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007986 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007987 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007988 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007989 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007990
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007991 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007992}
7993
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007994static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007995 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007996{
7997 struct drm_device *dev = crtc->base.dev;
7998 struct drm_i915_private *dev_priv = dev->dev_private;
7999 uint32_t tmp;
8000
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008001 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8002 return;
8003
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008004 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008005 if (!(tmp & PFIT_ENABLE))
8006 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007
Daniel Vetter06922822013-07-11 13:35:40 +02008008 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008009 if (INTEL_INFO(dev)->gen < 4) {
8010 if (crtc->pipe != PIPE_B)
8011 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008012 } else {
8013 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8014 return;
8015 }
8016
Daniel Vetter06922822013-07-11 13:35:40 +02008017 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008018 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8019 if (INTEL_INFO(dev)->gen < 5)
8020 pipe_config->gmch_pfit.lvds_border_bits =
8021 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8022}
8023
Jesse Barnesacbec812013-09-20 11:29:32 -07008024static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008025 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008026{
8027 struct drm_device *dev = crtc->base.dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 int pipe = pipe_config->cpu_transcoder;
8030 intel_clock_t clock;
8031 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008032 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008033
Shobhit Kumarf573de52014-07-30 20:32:37 +05308034 /* In case of MIPI DPLL will not even be used */
8035 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8036 return;
8037
Ville Syrjäläa5805162015-05-26 20:42:30 +03008038 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008039 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008040 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008041
8042 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8043 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8044 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8045 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8046 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8047
Imre Deakdccbea32015-06-22 23:35:51 +03008048 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008049}
8050
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008051static void
8052i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8053 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008054{
8055 struct drm_device *dev = crtc->base.dev;
8056 struct drm_i915_private *dev_priv = dev->dev_private;
8057 u32 val, base, offset;
8058 int pipe = crtc->pipe, plane = crtc->plane;
8059 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008060 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008061 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008062 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008063
Damien Lespiau42a7b082015-02-05 19:35:13 +00008064 val = I915_READ(DSPCNTR(plane));
8065 if (!(val & DISPLAY_PLANE_ENABLE))
8066 return;
8067
Damien Lespiaud9806c92015-01-21 14:07:19 +00008068 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008069 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008070 DRM_DEBUG_KMS("failed to alloc fb\n");
8071 return;
8072 }
8073
Damien Lespiau1b842c82015-01-21 13:50:54 +00008074 fb = &intel_fb->base;
8075
Daniel Vetter18c52472015-02-10 17:16:09 +00008076 if (INTEL_INFO(dev)->gen >= 4) {
8077 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008078 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008079 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8080 }
8081 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008082
8083 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008084 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008085 fb->pixel_format = fourcc;
8086 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008087
8088 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008089 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008090 offset = I915_READ(DSPTILEOFF(plane));
8091 else
8092 offset = I915_READ(DSPLINOFF(plane));
8093 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8094 } else {
8095 base = I915_READ(DSPADDR(plane));
8096 }
8097 plane_config->base = base;
8098
8099 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008100 fb->width = ((val >> 16) & 0xfff) + 1;
8101 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008102
8103 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008104 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008105
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008106 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008107 fb->pixel_format,
8108 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008110 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008111
Damien Lespiau2844a922015-01-20 12:51:48 +00008112 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8113 pipe_name(pipe), plane, fb->width, fb->height,
8114 fb->bits_per_pixel, base, fb->pitches[0],
8115 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116
Damien Lespiau2d140302015-02-05 17:22:18 +00008117 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008118}
8119
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008120static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008121 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008122{
8123 struct drm_device *dev = crtc->base.dev;
8124 struct drm_i915_private *dev_priv = dev->dev_private;
8125 int pipe = pipe_config->cpu_transcoder;
8126 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8127 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008128 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008129 int refclk = 100000;
8130
Ville Syrjäläa5805162015-05-26 20:42:30 +03008131 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008132 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8133 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8134 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8135 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008136 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008137 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008138
8139 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008140 clock.m2 = (pll_dw0 & 0xff) << 22;
8141 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8142 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008143 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8144 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8145 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8146
Imre Deakdccbea32015-06-22 23:35:51 +03008147 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008148}
8149
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008150static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008151 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008152{
8153 struct drm_device *dev = crtc->base.dev;
8154 struct drm_i915_private *dev_priv = dev->dev_private;
8155 uint32_t tmp;
8156
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008157 if (!intel_display_power_is_enabled(dev_priv,
8158 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008159 return false;
8160
Daniel Vettere143a212013-07-04 12:01:15 +02008161 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008162 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008163
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008164 tmp = I915_READ(PIPECONF(crtc->pipe));
8165 if (!(tmp & PIPECONF_ENABLE))
8166 return false;
8167
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008168 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8169 switch (tmp & PIPECONF_BPC_MASK) {
8170 case PIPECONF_6BPC:
8171 pipe_config->pipe_bpp = 18;
8172 break;
8173 case PIPECONF_8BPC:
8174 pipe_config->pipe_bpp = 24;
8175 break;
8176 case PIPECONF_10BPC:
8177 pipe_config->pipe_bpp = 30;
8178 break;
8179 default:
8180 break;
8181 }
8182 }
8183
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008184 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8185 pipe_config->limited_color_range = true;
8186
Ville Syrjälä282740f2013-09-04 18:30:03 +03008187 if (INTEL_INFO(dev)->gen < 4)
8188 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8189
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008190 intel_get_pipe_timings(crtc, pipe_config);
8191
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008192 i9xx_get_pfit_config(crtc, pipe_config);
8193
Daniel Vetter6c49f242013-06-06 12:45:25 +02008194 if (INTEL_INFO(dev)->gen >= 4) {
8195 tmp = I915_READ(DPLL_MD(crtc->pipe));
8196 pipe_config->pixel_multiplier =
8197 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8198 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008199 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008200 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8201 tmp = I915_READ(DPLL(crtc->pipe));
8202 pipe_config->pixel_multiplier =
8203 ((tmp & SDVO_MULTIPLIER_MASK)
8204 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8205 } else {
8206 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8207 * port and will be fixed up in the encoder->get_config
8208 * function. */
8209 pipe_config->pixel_multiplier = 1;
8210 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008211 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8212 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008213 /*
8214 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8215 * on 830. Filter it out here so that we don't
8216 * report errors due to that.
8217 */
8218 if (IS_I830(dev))
8219 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8220
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008221 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8222 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008223 } else {
8224 /* Mask out read-only status bits. */
8225 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8226 DPLL_PORTC_READY_MASK |
8227 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008228 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008229
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008230 if (IS_CHERRYVIEW(dev))
8231 chv_crtc_clock_get(crtc, pipe_config);
8232 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008233 vlv_crtc_clock_get(crtc, pipe_config);
8234 else
8235 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008236
Ville Syrjälä0f646142015-08-26 19:39:18 +03008237 /*
8238 * Normally the dotclock is filled in by the encoder .get_config()
8239 * but in case the pipe is enabled w/o any ports we need a sane
8240 * default.
8241 */
8242 pipe_config->base.adjusted_mode.crtc_clock =
8243 pipe_config->port_clock / pipe_config->pixel_multiplier;
8244
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008245 return true;
8246}
8247
Paulo Zanonidde86e22012-12-01 12:04:25 -02008248static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249{
8250 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008251 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008254 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008255 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008256 bool has_ck505 = false;
8257 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258
8259 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008260 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008261 switch (encoder->type) {
8262 case INTEL_OUTPUT_LVDS:
8263 has_panel = true;
8264 has_lvds = true;
8265 break;
8266 case INTEL_OUTPUT_EDP:
8267 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008268 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008269 has_cpu_edp = true;
8270 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008271 default:
8272 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273 }
8274 }
8275
Keith Packard99eb6a02011-09-26 14:29:12 -07008276 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008277 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008278 can_ssc = has_ck505;
8279 } else {
8280 has_ck505 = false;
8281 can_ssc = true;
8282 }
8283
Imre Deak2de69052013-05-08 13:14:04 +03008284 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8285 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008286
8287 /* Ironlake: try to setup display ref clock before DPLL
8288 * enabling. This is only under driver's control after
8289 * PCH B stepping, previous chipset stepping should be
8290 * ignoring this setting.
8291 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 /* As we must carefully and slowly disable/enable each source in turn,
8295 * compute the final state we want first and check if we need to
8296 * make any changes at all.
8297 */
8298 final = val;
8299 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008300 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008302 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8304
8305 final &= ~DREF_SSC_SOURCE_MASK;
8306 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8307 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008308
Keith Packard199e5d72011-09-22 12:01:57 -07008309 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 final |= DREF_SSC_SOURCE_ENABLE;
8311
8312 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8313 final |= DREF_SSC1_ENABLE;
8314
8315 if (has_cpu_edp) {
8316 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8317 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8318 else
8319 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8320 } else
8321 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8322 } else {
8323 final |= DREF_SSC_SOURCE_DISABLE;
8324 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8325 }
8326
8327 if (final == val)
8328 return;
8329
8330 /* Always enable nonspread source */
8331 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8332
8333 if (has_ck505)
8334 val |= DREF_NONSPREAD_CK505_ENABLE;
8335 else
8336 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8337
8338 if (has_panel) {
8339 val &= ~DREF_SSC_SOURCE_MASK;
8340 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008341
Keith Packard199e5d72011-09-22 12:01:57 -07008342 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008343 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008344 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008346 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008348
8349 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008350 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008351 POSTING_READ(PCH_DREF_CONTROL);
8352 udelay(200);
8353
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008355
8356 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008357 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008358 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008359 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008360 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008361 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008363 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008365
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008367 POSTING_READ(PCH_DREF_CONTROL);
8368 udelay(200);
8369 } else {
8370 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8371
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008372 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008373
8374 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008376
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008378 POSTING_READ(PCH_DREF_CONTROL);
8379 udelay(200);
8380
8381 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val &= ~DREF_SSC_SOURCE_MASK;
8383 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008384
8385 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008389 POSTING_READ(PCH_DREF_CONTROL);
8390 udelay(200);
8391 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392
8393 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008394}
8395
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008397{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008399
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008400 tmp = I915_READ(SOUTH_CHICKEN2);
8401 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8402 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008404 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8405 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8406 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = I915_READ(SOUTH_CHICKEN2);
8409 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8410 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008412 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8413 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8414 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008415}
8416
8417/* WaMPhyProgramming:hsw */
8418static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8419{
8420 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008421
8422 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8423 tmp &= ~(0xFF << 24);
8424 tmp |= (0x12 << 24);
8425 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8426
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8428 tmp |= (1 << 11);
8429 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8430
8431 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8432 tmp |= (1 << 11);
8433 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8434
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8436 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8437 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8438
8439 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8440 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8441 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8442
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008443 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8444 tmp &= ~(7 << 13);
8445 tmp |= (5 << 13);
8446 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008447
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008448 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8449 tmp &= ~(7 << 13);
8450 tmp |= (5 << 13);
8451 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008452
8453 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8454 tmp &= ~0xFF;
8455 tmp |= 0x1C;
8456 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8457
8458 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8459 tmp &= ~0xFF;
8460 tmp |= 0x1C;
8461 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8462
8463 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8464 tmp &= ~(0xFF << 16);
8465 tmp |= (0x1C << 16);
8466 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8467
8468 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8469 tmp &= ~(0xFF << 16);
8470 tmp |= (0x1C << 16);
8471 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8472
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008473 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8474 tmp |= (1 << 27);
8475 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008476
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008477 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8478 tmp |= (1 << 27);
8479 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008480
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008481 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8482 tmp &= ~(0xF << 28);
8483 tmp |= (4 << 28);
8484 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008485
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008486 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8487 tmp &= ~(0xF << 28);
8488 tmp |= (4 << 28);
8489 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008490}
8491
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008492/* Implements 3 different sequences from BSpec chapter "Display iCLK
8493 * Programming" based on the parameters passed:
8494 * - Sequence to enable CLKOUT_DP
8495 * - Sequence to enable CLKOUT_DP without spread
8496 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8497 */
8498static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8499 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008502 uint32_t reg, tmp;
8503
8504 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8505 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008506 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008507 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008508
Ville Syrjäläa5805162015-05-26 20:42:30 +03008509 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008510
8511 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8512 tmp &= ~SBI_SSCCTL_DISABLE;
8513 tmp |= SBI_SSCCTL_PATHALT;
8514 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8515
8516 udelay(24);
8517
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008518 if (with_spread) {
8519 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8520 tmp &= ~SBI_SSCCTL_PATHALT;
8521 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008522
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008523 if (with_fdi) {
8524 lpt_reset_fdi_mphy(dev_priv);
8525 lpt_program_fdi_mphy(dev_priv);
8526 }
8527 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008528
Ville Syrjäläc2699522015-08-27 23:55:59 +03008529 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008530 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8531 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8532 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008533
Ville Syrjäläa5805162015-05-26 20:42:30 +03008534 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535}
8536
Paulo Zanoni47701c32013-07-23 11:19:25 -03008537/* Sequence to disable CLKOUT_DP */
8538static void lpt_disable_clkout_dp(struct drm_device *dev)
8539{
8540 struct drm_i915_private *dev_priv = dev->dev_private;
8541 uint32_t reg, tmp;
8542
Ville Syrjäläa5805162015-05-26 20:42:30 +03008543 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544
Ville Syrjäläc2699522015-08-27 23:55:59 +03008545 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008546 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8547 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8548 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8549
8550 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8551 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8552 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8553 tmp |= SBI_SSCCTL_PATHALT;
8554 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8555 udelay(32);
8556 }
8557 tmp |= SBI_SSCCTL_DISABLE;
8558 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8559 }
8560
Ville Syrjäläa5805162015-05-26 20:42:30 +03008561 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008562}
8563
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008564#define BEND_IDX(steps) ((50 + (steps)) / 5)
8565
8566static const uint16_t sscdivintphase[] = {
8567 [BEND_IDX( 50)] = 0x3B23,
8568 [BEND_IDX( 45)] = 0x3B23,
8569 [BEND_IDX( 40)] = 0x3C23,
8570 [BEND_IDX( 35)] = 0x3C23,
8571 [BEND_IDX( 30)] = 0x3D23,
8572 [BEND_IDX( 25)] = 0x3D23,
8573 [BEND_IDX( 20)] = 0x3E23,
8574 [BEND_IDX( 15)] = 0x3E23,
8575 [BEND_IDX( 10)] = 0x3F23,
8576 [BEND_IDX( 5)] = 0x3F23,
8577 [BEND_IDX( 0)] = 0x0025,
8578 [BEND_IDX( -5)] = 0x0025,
8579 [BEND_IDX(-10)] = 0x0125,
8580 [BEND_IDX(-15)] = 0x0125,
8581 [BEND_IDX(-20)] = 0x0225,
8582 [BEND_IDX(-25)] = 0x0225,
8583 [BEND_IDX(-30)] = 0x0325,
8584 [BEND_IDX(-35)] = 0x0325,
8585 [BEND_IDX(-40)] = 0x0425,
8586 [BEND_IDX(-45)] = 0x0425,
8587 [BEND_IDX(-50)] = 0x0525,
8588};
8589
8590/*
8591 * Bend CLKOUT_DP
8592 * steps -50 to 50 inclusive, in steps of 5
8593 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8594 * change in clock period = -(steps / 10) * 5.787 ps
8595 */
8596static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8597{
8598 uint32_t tmp;
8599 int idx = BEND_IDX(steps);
8600
8601 if (WARN_ON(steps % 5 != 0))
8602 return;
8603
8604 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8605 return;
8606
8607 mutex_lock(&dev_priv->sb_lock);
8608
8609 if (steps % 10 != 0)
8610 tmp = 0xAAAAAAAB;
8611 else
8612 tmp = 0x00000000;
8613 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8614
8615 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8616 tmp &= 0xffff0000;
8617 tmp |= sscdivintphase[idx];
8618 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8619
8620 mutex_unlock(&dev_priv->sb_lock);
8621}
8622
8623#undef BEND_IDX
8624
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008625static void lpt_init_pch_refclk(struct drm_device *dev)
8626{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008627 struct intel_encoder *encoder;
8628 bool has_vga = false;
8629
Damien Lespiaub2784e12014-08-05 11:29:37 +01008630 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008631 switch (encoder->type) {
8632 case INTEL_OUTPUT_ANALOG:
8633 has_vga = true;
8634 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008635 default:
8636 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008637 }
8638 }
8639
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008640 if (has_vga) {
8641 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008642 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008643 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008644 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008645 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008646}
8647
Paulo Zanonidde86e22012-12-01 12:04:25 -02008648/*
8649 * Initialize reference clocks when the driver loads
8650 */
8651void intel_init_pch_refclk(struct drm_device *dev)
8652{
8653 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8654 ironlake_init_pch_refclk(dev);
8655 else if (HAS_PCH_LPT(dev))
8656 lpt_init_pch_refclk(dev);
8657}
8658
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008659static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008660{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008661 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008662 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008663 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008664 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008665 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008666 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008667 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008668 bool is_lvds = false;
8669
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008670 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008671 if (connector_state->crtc != crtc_state->base.crtc)
8672 continue;
8673
8674 encoder = to_intel_encoder(connector_state->best_encoder);
8675
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008676 switch (encoder->type) {
8677 case INTEL_OUTPUT_LVDS:
8678 is_lvds = true;
8679 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008680 default:
8681 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008682 }
8683 num_connectors++;
8684 }
8685
8686 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008687 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008688 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008689 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008690 }
8691
8692 return 120000;
8693}
8694
Daniel Vetter6ff93602013-04-19 11:24:36 +02008695static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008696{
8697 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8699 int pipe = intel_crtc->pipe;
8700 uint32_t val;
8701
Daniel Vetter78114072013-06-13 00:54:57 +02008702 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008705 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008706 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008707 break;
8708 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008709 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008710 break;
8711 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008712 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008713 break;
8714 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008715 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008716 break;
8717 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008718 /* Case prevented by intel_choose_pipe_bpp_dither. */
8719 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008720 }
8721
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008722 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008723 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008726 val |= PIPECONF_INTERLACED_ILK;
8727 else
8728 val |= PIPECONF_PROGRESSIVE;
8729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008730 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008731 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008732
Paulo Zanonic8203562012-09-12 10:06:29 -03008733 I915_WRITE(PIPECONF(pipe), val);
8734 POSTING_READ(PIPECONF(pipe));
8735}
8736
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008737/*
8738 * Set up the pipe CSC unit.
8739 *
8740 * Currently only full range RGB to limited range RGB conversion
8741 * is supported, but eventually this should handle various
8742 * RGB<->YCbCr scenarios as well.
8743 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008744static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008745{
8746 struct drm_device *dev = crtc->dev;
8747 struct drm_i915_private *dev_priv = dev->dev_private;
8748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8749 int pipe = intel_crtc->pipe;
8750 uint16_t coeff = 0x7800; /* 1.0 */
8751
8752 /*
8753 * TODO: Check what kind of values actually come out of the pipe
8754 * with these coeff/postoff values and adjust to get the best
8755 * accuracy. Perhaps we even need to take the bpc value into
8756 * consideration.
8757 */
8758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008759 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008760 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8761
8762 /*
8763 * GY/GU and RY/RU should be the other way around according
8764 * to BSpec, but reality doesn't agree. Just set them up in
8765 * a way that results in the correct picture.
8766 */
8767 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8768 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8769
8770 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8771 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8772
8773 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8774 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8775
8776 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8777 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8778 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8779
8780 if (INTEL_INFO(dev)->gen > 6) {
8781 uint16_t postoff = 0;
8782
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008783 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008784 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008785
8786 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8787 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8788 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8789
8790 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8791 } else {
8792 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008794 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008795 mode |= CSC_BLACK_SCREEN_OFFSET;
8796
8797 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8798 }
8799}
8800
Daniel Vetter6ff93602013-04-19 11:24:36 +02008801static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008802{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008803 struct drm_device *dev = crtc->dev;
8804 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008806 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008807 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008808 uint32_t val;
8809
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008810 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008812 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008813 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008815 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008816 val |= PIPECONF_INTERLACED_ILK;
8817 else
8818 val |= PIPECONF_PROGRESSIVE;
8819
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008820 I915_WRITE(PIPECONF(cpu_transcoder), val);
8821 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008822
8823 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8824 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008825
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308826 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008827 val = 0;
8828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008830 case 18:
8831 val |= PIPEMISC_DITHER_6_BPC;
8832 break;
8833 case 24:
8834 val |= PIPEMISC_DITHER_8_BPC;
8835 break;
8836 case 30:
8837 val |= PIPEMISC_DITHER_10_BPC;
8838 break;
8839 case 36:
8840 val |= PIPEMISC_DITHER_12_BPC;
8841 break;
8842 default:
8843 /* Case prevented by pipe_config_set_bpp. */
8844 BUG();
8845 }
8846
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008847 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008848 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8849
8850 I915_WRITE(PIPEMISC(pipe), val);
8851 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008852}
8853
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008854static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008856 intel_clock_t *clock,
8857 bool *has_reduced_clock,
8858 intel_clock_t *reduced_clock)
8859{
8860 struct drm_device *dev = crtc->dev;
8861 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008862 int refclk;
8863 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008864 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008865
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008866 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008867
8868 /*
8869 * Returns a set of divisors for the desired target clock with the given
8870 * refclk, or FALSE. The returned values represent the clock equation:
8871 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8872 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008873 limit = intel_limit(crtc_state, refclk);
8874 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008876 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008877 if (!ret)
8878 return false;
8879
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008880 return true;
8881}
8882
Paulo Zanonid4b19312012-11-29 11:29:32 -02008883int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8884{
8885 /*
8886 * Account for spread spectrum to avoid
8887 * oversubscribing the link. Max center spread
8888 * is 2.5%; use 5% for safety's sake.
8889 */
8890 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008891 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008892}
8893
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008894static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008895{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008896 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008897}
8898
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008899static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008900 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008901 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008902 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008903{
8904 struct drm_crtc *crtc = &intel_crtc->base;
8905 struct drm_device *dev = crtc->dev;
8906 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008907 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008908 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008909 struct drm_connector_state *connector_state;
8910 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008911 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008912 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008913 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008914
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008915 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008916 if (connector_state->crtc != crtc_state->base.crtc)
8917 continue;
8918
8919 encoder = to_intel_encoder(connector_state->best_encoder);
8920
8921 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008922 case INTEL_OUTPUT_LVDS:
8923 is_lvds = true;
8924 break;
8925 case INTEL_OUTPUT_SDVO:
8926 case INTEL_OUTPUT_HDMI:
8927 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008928 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008929 default:
8930 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008931 }
8932
8933 num_connectors++;
8934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
Chris Wilsonc1858122010-12-03 21:35:48 +00008936 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008937 factor = 21;
8938 if (is_lvds) {
8939 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008940 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008941 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008942 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008943 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008944 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008947 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008948
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008949 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8950 *fp2 |= FP_CB_TUNE;
8951
Chris Wilson5eddb702010-09-11 13:48:45 +01008952 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008953
Eric Anholta07d6782011-03-30 13:01:08 -07008954 if (is_lvds)
8955 dpll |= DPLLB_MODE_LVDS;
8956 else
8957 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008958
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008960 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008961
8962 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008963 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008965 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008966
Eric Anholta07d6782011-03-30 13:01:08 -07008967 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008968 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008969 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008970 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008971
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008972 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008973 case 5:
8974 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8975 break;
8976 case 7:
8977 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8978 break;
8979 case 10:
8980 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8981 break;
8982 case 14:
8983 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8984 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 }
8986
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008987 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008988 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008989 else
8990 dpll |= PLL_REF_INPUT_DREFCLK;
8991
Daniel Vetter959e16d2013-06-05 13:34:21 +02008992 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008993}
8994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8996 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008997{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008998 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009000 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009001 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009002 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009003 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009004
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009005 memset(&crtc_state->dpll_hw_state, 0,
9006 sizeof(crtc_state->dpll_hw_state));
9007
Ville Syrjälä7905df22015-11-25 16:35:30 +02009008 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009009
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009010 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9011 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9012
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009013 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009014 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009015 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009016 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9017 return -EINVAL;
9018 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009019 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009020 if (!crtc_state->clock_set) {
9021 crtc_state->dpll.n = clock.n;
9022 crtc_state->dpll.m1 = clock.m1;
9023 crtc_state->dpll.m2 = clock.m2;
9024 crtc_state->dpll.p1 = clock.p1;
9025 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009026 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009027
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009028 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009029 if (crtc_state->has_pch_encoder) {
9030 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009031 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009032 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009033
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009034 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009035 &fp, &reduced_clock,
9036 has_reduced_clock ? &fp2 : NULL);
9037
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009038 crtc_state->dpll_hw_state.dpll = dpll;
9039 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009040 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009042 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009043 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009044
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009045 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009046 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009047 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009048 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009049 return -EINVAL;
9050 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009051 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009052
Rodrigo Viviab585de2015-03-24 12:40:09 -07009053 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009054 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009055 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009056 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009057
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009058 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009059}
9060
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009061static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9062 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009063{
9064 struct drm_device *dev = crtc->base.dev;
9065 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009066 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009067
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009068 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9069 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9070 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9071 & ~TU_SIZE_MASK;
9072 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9073 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9074 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9075}
9076
9077static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9078 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009079 struct intel_link_m_n *m_n,
9080 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009081{
9082 struct drm_device *dev = crtc->base.dev;
9083 struct drm_i915_private *dev_priv = dev->dev_private;
9084 enum pipe pipe = crtc->pipe;
9085
9086 if (INTEL_INFO(dev)->gen >= 5) {
9087 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9088 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9089 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9090 & ~TU_SIZE_MASK;
9091 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9092 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9093 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009094 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9095 * gen < 8) and if DRRS is supported (to make sure the
9096 * registers are not unnecessarily read).
9097 */
9098 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009099 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009100 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9101 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9102 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9103 & ~TU_SIZE_MASK;
9104 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9105 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9107 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009108 } else {
9109 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9110 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9111 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9112 & ~TU_SIZE_MASK;
9113 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9114 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9115 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9116 }
9117}
9118
9119void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009120 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009121{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009122 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009123 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9124 else
9125 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009126 &pipe_config->dp_m_n,
9127 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009128}
9129
Daniel Vetter72419202013-04-04 13:28:53 +02009130static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009131 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009132{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009133 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009134 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009135}
9136
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009137static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009138 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009139{
9140 struct drm_device *dev = crtc->base.dev;
9141 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009142 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9143 uint32_t ps_ctrl = 0;
9144 int id = -1;
9145 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009146
Chandra Kondurua1b22782015-04-07 15:28:45 -07009147 /* find scaler attached to this pipe */
9148 for (i = 0; i < crtc->num_scalers; i++) {
9149 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9150 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9151 id = i;
9152 pipe_config->pch_pfit.enabled = true;
9153 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9154 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9155 break;
9156 }
9157 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009158
Chandra Kondurua1b22782015-04-07 15:28:45 -07009159 scaler_state->scaler_id = id;
9160 if (id >= 0) {
9161 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9162 } else {
9163 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009164 }
9165}
9166
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009167static void
9168skylake_get_initial_plane_config(struct intel_crtc *crtc,
9169 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009170{
9171 struct drm_device *dev = crtc->base.dev;
9172 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009173 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009174 int pipe = crtc->pipe;
9175 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009176 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009178 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009179
Damien Lespiaud9806c92015-01-21 14:07:19 +00009180 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009181 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009182 DRM_DEBUG_KMS("failed to alloc fb\n");
9183 return;
9184 }
9185
Damien Lespiau1b842c82015-01-21 13:50:54 +00009186 fb = &intel_fb->base;
9187
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009188 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009189 if (!(val & PLANE_CTL_ENABLE))
9190 goto error;
9191
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009192 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9193 fourcc = skl_format_to_fourcc(pixel_format,
9194 val & PLANE_CTL_ORDER_RGBX,
9195 val & PLANE_CTL_ALPHA_MASK);
9196 fb->pixel_format = fourcc;
9197 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9198
Damien Lespiau40f46282015-02-27 11:15:21 +00009199 tiling = val & PLANE_CTL_TILED_MASK;
9200 switch (tiling) {
9201 case PLANE_CTL_TILED_LINEAR:
9202 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9203 break;
9204 case PLANE_CTL_TILED_X:
9205 plane_config->tiling = I915_TILING_X;
9206 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9207 break;
9208 case PLANE_CTL_TILED_Y:
9209 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9210 break;
9211 case PLANE_CTL_TILED_YF:
9212 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9213 break;
9214 default:
9215 MISSING_CASE(tiling);
9216 goto error;
9217 }
9218
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009219 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9220 plane_config->base = base;
9221
9222 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9223
9224 val = I915_READ(PLANE_SIZE(pipe, 0));
9225 fb->height = ((val >> 16) & 0xfff) + 1;
9226 fb->width = ((val >> 0) & 0x1fff) + 1;
9227
9228 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009229 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9230 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009231 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9232
9233 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009234 fb->pixel_format,
9235 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009236
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009237 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009238
9239 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9240 pipe_name(pipe), fb->width, fb->height,
9241 fb->bits_per_pixel, base, fb->pitches[0],
9242 plane_config->size);
9243
Damien Lespiau2d140302015-02-05 17:22:18 +00009244 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009245 return;
9246
9247error:
9248 kfree(fb);
9249}
9250
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009251static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009252 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009253{
9254 struct drm_device *dev = crtc->base.dev;
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256 uint32_t tmp;
9257
9258 tmp = I915_READ(PF_CTL(crtc->pipe));
9259
9260 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009261 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009262 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9263 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009264
9265 /* We currently do not free assignements of panel fitters on
9266 * ivb/hsw (since we don't use the higher upscaling modes which
9267 * differentiates them) so just WARN about this case for now. */
9268 if (IS_GEN7(dev)) {
9269 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9270 PF_PIPE_SEL_IVB(crtc->pipe));
9271 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009272 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009273}
9274
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009275static void
9276ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9277 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009278{
9279 struct drm_device *dev = crtc->base.dev;
9280 struct drm_i915_private *dev_priv = dev->dev_private;
9281 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009282 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009283 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009284 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009285 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009286 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009287
Damien Lespiau42a7b082015-02-05 19:35:13 +00009288 val = I915_READ(DSPCNTR(pipe));
9289 if (!(val & DISPLAY_PLANE_ENABLE))
9290 return;
9291
Damien Lespiaud9806c92015-01-21 14:07:19 +00009292 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009293 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009294 DRM_DEBUG_KMS("failed to alloc fb\n");
9295 return;
9296 }
9297
Damien Lespiau1b842c82015-01-21 13:50:54 +00009298 fb = &intel_fb->base;
9299
Daniel Vetter18c52472015-02-10 17:16:09 +00009300 if (INTEL_INFO(dev)->gen >= 4) {
9301 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009302 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009303 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9304 }
9305 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009306
9307 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009308 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009309 fb->pixel_format = fourcc;
9310 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009311
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009312 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009313 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009314 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009315 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009316 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009317 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009318 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009319 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009320 }
9321 plane_config->base = base;
9322
9323 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009324 fb->width = ((val >> 16) & 0xfff) + 1;
9325 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009326
9327 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009328 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009329
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009330 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009331 fb->pixel_format,
9332 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009333
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009334 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009335
Damien Lespiau2844a922015-01-20 12:51:48 +00009336 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9337 pipe_name(pipe), fb->width, fb->height,
9338 fb->bits_per_pixel, base, fb->pitches[0],
9339 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009340
Damien Lespiau2d140302015-02-05 17:22:18 +00009341 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342}
9343
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009344static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009345 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009346{
9347 struct drm_device *dev = crtc->base.dev;
9348 struct drm_i915_private *dev_priv = dev->dev_private;
9349 uint32_t tmp;
9350
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009351 if (!intel_display_power_is_enabled(dev_priv,
9352 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009353 return false;
9354
Daniel Vettere143a212013-07-04 12:01:15 +02009355 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009356 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009357
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009358 tmp = I915_READ(PIPECONF(crtc->pipe));
9359 if (!(tmp & PIPECONF_ENABLE))
9360 return false;
9361
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009362 switch (tmp & PIPECONF_BPC_MASK) {
9363 case PIPECONF_6BPC:
9364 pipe_config->pipe_bpp = 18;
9365 break;
9366 case PIPECONF_8BPC:
9367 pipe_config->pipe_bpp = 24;
9368 break;
9369 case PIPECONF_10BPC:
9370 pipe_config->pipe_bpp = 30;
9371 break;
9372 case PIPECONF_12BPC:
9373 pipe_config->pipe_bpp = 36;
9374 break;
9375 default:
9376 break;
9377 }
9378
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009379 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9380 pipe_config->limited_color_range = true;
9381
Daniel Vetterab9412b2013-05-03 11:49:46 +02009382 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009383 struct intel_shared_dpll *pll;
9384
Daniel Vetter88adfff2013-03-28 10:42:01 +01009385 pipe_config->has_pch_encoder = true;
9386
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009387 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9388 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9389 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009390
9391 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009392
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009393 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009394 pipe_config->shared_dpll =
9395 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009396 } else {
9397 tmp = I915_READ(PCH_DPLL_SEL);
9398 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9399 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9400 else
9401 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9402 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009403
9404 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9405
9406 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9407 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009408
9409 tmp = pipe_config->dpll_hw_state.dpll;
9410 pipe_config->pixel_multiplier =
9411 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9412 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009413
9414 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009415 } else {
9416 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009417 }
9418
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009419 intel_get_pipe_timings(crtc, pipe_config);
9420
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009421 ironlake_get_pfit_config(crtc, pipe_config);
9422
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009423 return true;
9424}
9425
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009426static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9427{
9428 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009429 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009430
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009431 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009432 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433 pipe_name(crtc->pipe));
9434
Rob Clarke2c719b2014-12-15 13:56:32 -05009435 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9436 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009437 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9438 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009439 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9440 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009442 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009443 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009444 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009445 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009446 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009447 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009449 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009450
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009451 /*
9452 * In theory we can still leave IRQs enabled, as long as only the HPD
9453 * interrupts remain enabled. We used to check for that, but since it's
9454 * gen-specific and since we only disable LCPLL after we fully disable
9455 * the interrupts, the check below should be enough.
9456 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009457 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009458}
9459
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009460static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9461{
9462 struct drm_device *dev = dev_priv->dev;
9463
9464 if (IS_HASWELL(dev))
9465 return I915_READ(D_COMP_HSW);
9466 else
9467 return I915_READ(D_COMP_BDW);
9468}
9469
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009470static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9471{
9472 struct drm_device *dev = dev_priv->dev;
9473
9474 if (IS_HASWELL(dev)) {
9475 mutex_lock(&dev_priv->rps.hw_lock);
9476 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9477 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009478 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009479 mutex_unlock(&dev_priv->rps.hw_lock);
9480 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009481 I915_WRITE(D_COMP_BDW, val);
9482 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009483 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009484}
9485
9486/*
9487 * This function implements pieces of two sequences from BSpec:
9488 * - Sequence for display software to disable LCPLL
9489 * - Sequence for display software to allow package C8+
9490 * The steps implemented here are just the steps that actually touch the LCPLL
9491 * register. Callers should take care of disabling all the display engine
9492 * functions, doing the mode unset, fixing interrupts, etc.
9493 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009494static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9495 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009496{
9497 uint32_t val;
9498
9499 assert_can_disable_lcpll(dev_priv);
9500
9501 val = I915_READ(LCPLL_CTL);
9502
9503 if (switch_to_fclk) {
9504 val |= LCPLL_CD_SOURCE_FCLK;
9505 I915_WRITE(LCPLL_CTL, val);
9506
9507 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9508 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9509 DRM_ERROR("Switching to FCLK failed\n");
9510
9511 val = I915_READ(LCPLL_CTL);
9512 }
9513
9514 val |= LCPLL_PLL_DISABLE;
9515 I915_WRITE(LCPLL_CTL, val);
9516 POSTING_READ(LCPLL_CTL);
9517
9518 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9519 DRM_ERROR("LCPLL still locked\n");
9520
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009521 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009522 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009523 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009524 ndelay(100);
9525
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009526 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9527 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009528 DRM_ERROR("D_COMP RCOMP still in progress\n");
9529
9530 if (allow_power_down) {
9531 val = I915_READ(LCPLL_CTL);
9532 val |= LCPLL_POWER_DOWN_ALLOW;
9533 I915_WRITE(LCPLL_CTL, val);
9534 POSTING_READ(LCPLL_CTL);
9535 }
9536}
9537
9538/*
9539 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9540 * source.
9541 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009542static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009543{
9544 uint32_t val;
9545
9546 val = I915_READ(LCPLL_CTL);
9547
9548 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9549 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9550 return;
9551
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009552 /*
9553 * Make sure we're not on PC8 state before disabling PC8, otherwise
9554 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009555 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009556 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009557
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009558 if (val & LCPLL_POWER_DOWN_ALLOW) {
9559 val &= ~LCPLL_POWER_DOWN_ALLOW;
9560 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009561 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009562 }
9563
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009564 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009565 val |= D_COMP_COMP_FORCE;
9566 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009567 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009568
9569 val = I915_READ(LCPLL_CTL);
9570 val &= ~LCPLL_PLL_DISABLE;
9571 I915_WRITE(LCPLL_CTL, val);
9572
9573 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9574 DRM_ERROR("LCPLL not locked yet\n");
9575
9576 if (val & LCPLL_CD_SOURCE_FCLK) {
9577 val = I915_READ(LCPLL_CTL);
9578 val &= ~LCPLL_CD_SOURCE_FCLK;
9579 I915_WRITE(LCPLL_CTL, val);
9580
9581 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9582 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9583 DRM_ERROR("Switching back to LCPLL failed\n");
9584 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009585
Mika Kuoppala59bad942015-01-16 11:34:40 +02009586 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009587 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009588}
9589
Paulo Zanoni765dab672014-03-07 20:08:18 -03009590/*
9591 * Package states C8 and deeper are really deep PC states that can only be
9592 * reached when all the devices on the system allow it, so even if the graphics
9593 * device allows PC8+, it doesn't mean the system will actually get to these
9594 * states. Our driver only allows PC8+ when going into runtime PM.
9595 *
9596 * The requirements for PC8+ are that all the outputs are disabled, the power
9597 * well is disabled and most interrupts are disabled, and these are also
9598 * requirements for runtime PM. When these conditions are met, we manually do
9599 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9600 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9601 * hang the machine.
9602 *
9603 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9604 * the state of some registers, so when we come back from PC8+ we need to
9605 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9606 * need to take care of the registers kept by RC6. Notice that this happens even
9607 * if we don't put the device in PCI D3 state (which is what currently happens
9608 * because of the runtime PM support).
9609 *
9610 * For more, read "Display Sequences for Package C8" on the hardware
9611 * documentation.
9612 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009613void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009614{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009615 struct drm_device *dev = dev_priv->dev;
9616 uint32_t val;
9617
Paulo Zanonic67a4702013-08-19 13:18:09 -03009618 DRM_DEBUG_KMS("Enabling package C8+\n");
9619
Ville Syrjäläc2699522015-08-27 23:55:59 +03009620 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009621 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9622 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9623 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9624 }
9625
9626 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009627 hsw_disable_lcpll(dev_priv, true, true);
9628}
9629
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009630void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009631{
9632 struct drm_device *dev = dev_priv->dev;
9633 uint32_t val;
9634
Paulo Zanonic67a4702013-08-19 13:18:09 -03009635 DRM_DEBUG_KMS("Disabling package C8+\n");
9636
9637 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009638 lpt_init_pch_refclk(dev);
9639
Ville Syrjäläc2699522015-08-27 23:55:59 +03009640 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009641 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9642 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9643 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9644 }
9645
9646 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009647}
9648
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009649static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309650{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009651 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009652 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309653
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009654 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309655}
9656
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009657/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009658static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009659{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009660 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009661 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009662 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664 for_each_intel_crtc(state->dev, intel_crtc) {
9665 int pixel_rate;
9666
9667 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9668 if (IS_ERR(crtc_state))
9669 return PTR_ERR(crtc_state);
9670
9671 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009672 continue;
9673
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009674 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009675
9676 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009677 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009678 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9679
9680 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9681 }
9682
9683 return max_pixel_rate;
9684}
9685
9686static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9687{
9688 struct drm_i915_private *dev_priv = dev->dev_private;
9689 uint32_t val, data;
9690 int ret;
9691
9692 if (WARN((I915_READ(LCPLL_CTL) &
9693 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9694 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9695 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9696 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9697 "trying to change cdclk frequency with cdclk not enabled\n"))
9698 return;
9699
9700 mutex_lock(&dev_priv->rps.hw_lock);
9701 ret = sandybridge_pcode_write(dev_priv,
9702 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9703 mutex_unlock(&dev_priv->rps.hw_lock);
9704 if (ret) {
9705 DRM_ERROR("failed to inform pcode about cdclk change\n");
9706 return;
9707 }
9708
9709 val = I915_READ(LCPLL_CTL);
9710 val |= LCPLL_CD_SOURCE_FCLK;
9711 I915_WRITE(LCPLL_CTL, val);
9712
9713 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9714 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9715 DRM_ERROR("Switching to FCLK failed\n");
9716
9717 val = I915_READ(LCPLL_CTL);
9718 val &= ~LCPLL_CLK_FREQ_MASK;
9719
9720 switch (cdclk) {
9721 case 450000:
9722 val |= LCPLL_CLK_FREQ_450;
9723 data = 0;
9724 break;
9725 case 540000:
9726 val |= LCPLL_CLK_FREQ_54O_BDW;
9727 data = 1;
9728 break;
9729 case 337500:
9730 val |= LCPLL_CLK_FREQ_337_5_BDW;
9731 data = 2;
9732 break;
9733 case 675000:
9734 val |= LCPLL_CLK_FREQ_675_BDW;
9735 data = 3;
9736 break;
9737 default:
9738 WARN(1, "invalid cdclk frequency\n");
9739 return;
9740 }
9741
9742 I915_WRITE(LCPLL_CTL, val);
9743
9744 val = I915_READ(LCPLL_CTL);
9745 val &= ~LCPLL_CD_SOURCE_FCLK;
9746 I915_WRITE(LCPLL_CTL, val);
9747
9748 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9749 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9750 DRM_ERROR("Switching back to LCPLL failed\n");
9751
9752 mutex_lock(&dev_priv->rps.hw_lock);
9753 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9754 mutex_unlock(&dev_priv->rps.hw_lock);
9755
9756 intel_update_cdclk(dev);
9757
9758 WARN(cdclk != dev_priv->cdclk_freq,
9759 "cdclk requested %d kHz but got %d kHz\n",
9760 cdclk, dev_priv->cdclk_freq);
9761}
9762
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009763static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009764{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009765 struct drm_i915_private *dev_priv = to_i915(state->dev);
9766 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009767 int cdclk;
9768
9769 /*
9770 * FIXME should also account for plane ratio
9771 * once 64bpp pixel formats are supported.
9772 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009773 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009774 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009775 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009776 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009777 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009778 cdclk = 450000;
9779 else
9780 cdclk = 337500;
9781
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009782 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009783 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9784 cdclk, dev_priv->max_cdclk_freq);
9785 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009786 }
9787
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009788 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009789
9790 return 0;
9791}
9792
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009793static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009794{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009795 struct drm_device *dev = old_state->dev;
9796 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009797
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009798 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009799}
9800
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009801static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9802 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009803{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009804 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009805 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009806
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009807 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009808
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009809 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009810}
9811
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309812static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9813 enum port port,
9814 struct intel_crtc_state *pipe_config)
9815{
9816 switch (port) {
9817 case PORT_A:
9818 pipe_config->ddi_pll_sel = SKL_DPLL0;
9819 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9820 break;
9821 case PORT_B:
9822 pipe_config->ddi_pll_sel = SKL_DPLL1;
9823 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9824 break;
9825 case PORT_C:
9826 pipe_config->ddi_pll_sel = SKL_DPLL2;
9827 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9828 break;
9829 default:
9830 DRM_ERROR("Incorrect port type\n");
9831 }
9832}
9833
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009834static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9835 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009836 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009837{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009838 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009839
9840 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9841 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9842
9843 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009844 case SKL_DPLL0:
9845 /*
9846 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9847 * of the shared DPLL framework and thus needs to be read out
9848 * separately
9849 */
9850 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9851 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9852 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009853 case SKL_DPLL1:
9854 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9855 break;
9856 case SKL_DPLL2:
9857 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9858 break;
9859 case SKL_DPLL3:
9860 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9861 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009862 }
9863}
9864
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009865static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9866 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009867 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009868{
9869 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9870
9871 switch (pipe_config->ddi_pll_sel) {
9872 case PORT_CLK_SEL_WRPLL1:
9873 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9874 break;
9875 case PORT_CLK_SEL_WRPLL2:
9876 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9877 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009878 case PORT_CLK_SEL_SPLL:
9879 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009880 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009881 }
9882}
9883
Daniel Vetter26804af2014-06-25 22:01:55 +03009884static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009885 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009886{
9887 struct drm_device *dev = crtc->base.dev;
9888 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009889 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009890 enum port port;
9891 uint32_t tmp;
9892
9893 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9894
9895 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9896
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009897 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009898 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309899 else if (IS_BROXTON(dev))
9900 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009901 else
9902 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009903
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009904 if (pipe_config->shared_dpll >= 0) {
9905 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9906
9907 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9908 &pipe_config->dpll_hw_state));
9909 }
9910
Daniel Vetter26804af2014-06-25 22:01:55 +03009911 /*
9912 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9913 * DDI E. So just check whether this pipe is wired to DDI E and whether
9914 * the PCH transcoder is on.
9915 */
Damien Lespiauca370452013-12-03 13:56:24 +00009916 if (INTEL_INFO(dev)->gen < 9 &&
9917 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009918 pipe_config->has_pch_encoder = true;
9919
9920 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9921 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9922 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9923
9924 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9925 }
9926}
9927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009929 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930{
9931 struct drm_device *dev = crtc->base.dev;
9932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009933 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009934 uint32_t tmp;
9935
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009936 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009937 POWER_DOMAIN_PIPE(crtc->pipe)))
9938 return false;
9939
Daniel Vettere143a212013-07-04 12:01:15 +02009940 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009941 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9942
Daniel Vettereccb1402013-05-22 00:50:22 +02009943 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9944 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9945 enum pipe trans_edp_pipe;
9946 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9947 default:
9948 WARN(1, "unknown pipe linked to edp transcoder\n");
9949 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9950 case TRANS_DDI_EDP_INPUT_A_ON:
9951 trans_edp_pipe = PIPE_A;
9952 break;
9953 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9954 trans_edp_pipe = PIPE_B;
9955 break;
9956 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9957 trans_edp_pipe = PIPE_C;
9958 break;
9959 }
9960
9961 if (trans_edp_pipe == crtc->pipe)
9962 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9963 }
9964
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009965 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009966 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009967 return false;
9968
Daniel Vettereccb1402013-05-22 00:50:22 +02009969 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009970 if (!(tmp & PIPECONF_ENABLE))
9971 return false;
9972
Daniel Vetter26804af2014-06-25 22:01:55 +03009973 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009974
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009975 intel_get_pipe_timings(crtc, pipe_config);
9976
Chandra Kondurua1b22782015-04-07 15:28:45 -07009977 if (INTEL_INFO(dev)->gen >= 9) {
9978 skl_init_scalers(dev, crtc, pipe_config);
9979 }
9980
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009981 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009982
9983 if (INTEL_INFO(dev)->gen >= 9) {
9984 pipe_config->scaler_state.scaler_id = -1;
9985 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9986 }
9987
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009988 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009989 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009990 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009991 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009992 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009993 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009994
Jesse Barnese59150d2014-01-07 13:30:45 -08009995 if (IS_HASWELL(dev))
9996 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9997 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009998
Clint Taylorebb69c92014-09-30 10:30:22 -07009999 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10000 pipe_config->pixel_multiplier =
10001 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10002 } else {
10003 pipe_config->pixel_multiplier = 1;
10004 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010005
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010006 return true;
10007}
10008
Chris Wilson560b85b2010-08-07 11:01:38 +010010009static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10010{
10011 struct drm_device *dev = crtc->dev;
10012 struct drm_i915_private *dev_priv = dev->dev_private;
10013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010014 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010015
Ville Syrjälädc41c152014-08-13 11:57:05 +030010016 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010017 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10018 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010019 unsigned int stride = roundup_pow_of_two(width) * 4;
10020
10021 switch (stride) {
10022 default:
10023 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10024 width, stride);
10025 stride = 256;
10026 /* fallthrough */
10027 case 256:
10028 case 512:
10029 case 1024:
10030 case 2048:
10031 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010032 }
10033
Ville Syrjälädc41c152014-08-13 11:57:05 +030010034 cntl |= CURSOR_ENABLE |
10035 CURSOR_GAMMA_ENABLE |
10036 CURSOR_FORMAT_ARGB |
10037 CURSOR_STRIDE(stride);
10038
10039 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010040 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010041
Ville Syrjälädc41c152014-08-13 11:57:05 +030010042 if (intel_crtc->cursor_cntl != 0 &&
10043 (intel_crtc->cursor_base != base ||
10044 intel_crtc->cursor_size != size ||
10045 intel_crtc->cursor_cntl != cntl)) {
10046 /* On these chipsets we can only modify the base/size/stride
10047 * whilst the cursor is disabled.
10048 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010049 I915_WRITE(CURCNTR(PIPE_A), 0);
10050 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010051 intel_crtc->cursor_cntl = 0;
10052 }
10053
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010054 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010055 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010056 intel_crtc->cursor_base = base;
10057 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010058
10059 if (intel_crtc->cursor_size != size) {
10060 I915_WRITE(CURSIZE, size);
10061 intel_crtc->cursor_size = size;
10062 }
10063
Chris Wilson4b0e3332014-05-30 16:35:26 +030010064 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010065 I915_WRITE(CURCNTR(PIPE_A), cntl);
10066 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010067 intel_crtc->cursor_cntl = cntl;
10068 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010069}
10070
10071static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10072{
10073 struct drm_device *dev = crtc->dev;
10074 struct drm_i915_private *dev_priv = dev->dev_private;
10075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10076 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010077 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010078
Chris Wilson4b0e3332014-05-30 16:35:26 +030010079 cntl = 0;
10080 if (base) {
10081 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010082 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010083 case 64:
10084 cntl |= CURSOR_MODE_64_ARGB_AX;
10085 break;
10086 case 128:
10087 cntl |= CURSOR_MODE_128_ARGB_AX;
10088 break;
10089 case 256:
10090 cntl |= CURSOR_MODE_256_ARGB_AX;
10091 break;
10092 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010093 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010094 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010095 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010096 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010097
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010098 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010099 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010100 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010101
Matt Roper8e7d6882015-01-21 16:35:41 -080010102 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010103 cntl |= CURSOR_ROTATE_180;
10104
Chris Wilson4b0e3332014-05-30 16:35:26 +030010105 if (intel_crtc->cursor_cntl != cntl) {
10106 I915_WRITE(CURCNTR(pipe), cntl);
10107 POSTING_READ(CURCNTR(pipe));
10108 intel_crtc->cursor_cntl = cntl;
10109 }
10110
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010111 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010112 I915_WRITE(CURBASE(pipe), base);
10113 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010114
10115 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010116}
10117
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010118/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010119static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10120 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010121{
10122 struct drm_device *dev = crtc->dev;
10123 struct drm_i915_private *dev_priv = dev->dev_private;
10124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10125 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010126 struct drm_plane_state *cursor_state = crtc->cursor->state;
10127 int x = cursor_state->crtc_x;
10128 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010129 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010130
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010131 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010132 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010133
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010134 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010135 base = 0;
10136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010137 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010138 base = 0;
10139
10140 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010141 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010142 base = 0;
10143
10144 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10145 x = -x;
10146 }
10147 pos |= x << CURSOR_X_SHIFT;
10148
10149 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010150 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010151 base = 0;
10152
10153 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10154 y = -y;
10155 }
10156 pos |= y << CURSOR_Y_SHIFT;
10157
Chris Wilson4b0e3332014-05-30 16:35:26 +030010158 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010159 return;
10160
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010161 I915_WRITE(CURPOS(pipe), pos);
10162
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010163 /* ILK+ do this automagically */
10164 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010165 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010166 base += (cursor_state->crtc_h *
10167 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010168 }
10169
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010170 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010171 i845_update_cursor(crtc, base);
10172 else
10173 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010174}
10175
Ville Syrjälädc41c152014-08-13 11:57:05 +030010176static bool cursor_size_ok(struct drm_device *dev,
10177 uint32_t width, uint32_t height)
10178{
10179 if (width == 0 || height == 0)
10180 return false;
10181
10182 /*
10183 * 845g/865g are special in that they are only limited by
10184 * the width of their cursors, the height is arbitrary up to
10185 * the precision of the register. Everything else requires
10186 * square cursors, limited to a few power-of-two sizes.
10187 */
10188 if (IS_845G(dev) || IS_I865G(dev)) {
10189 if ((width & 63) != 0)
10190 return false;
10191
10192 if (width > (IS_845G(dev) ? 64 : 512))
10193 return false;
10194
10195 if (height > 1023)
10196 return false;
10197 } else {
10198 switch (width | height) {
10199 case 256:
10200 case 128:
10201 if (IS_GEN2(dev))
10202 return false;
10203 case 64:
10204 break;
10205 default:
10206 return false;
10207 }
10208 }
10209
10210 return true;
10211}
10212
Jesse Barnes79e53942008-11-07 14:24:08 -080010213static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010214 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010215{
James Simmons72034252010-08-03 01:33:19 +010010216 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010218
James Simmons72034252010-08-03 01:33:19 +010010219 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010220 intel_crtc->lut_r[i] = red[i] >> 8;
10221 intel_crtc->lut_g[i] = green[i] >> 8;
10222 intel_crtc->lut_b[i] = blue[i] >> 8;
10223 }
10224
10225 intel_crtc_load_lut(crtc);
10226}
10227
Jesse Barnes79e53942008-11-07 14:24:08 -080010228/* VESA 640x480x72Hz mode to set on the pipe */
10229static struct drm_display_mode load_detect_mode = {
10230 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10231 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10232};
10233
Daniel Vettera8bb6812014-02-10 18:00:39 +010010234struct drm_framebuffer *
10235__intel_framebuffer_create(struct drm_device *dev,
10236 struct drm_mode_fb_cmd2 *mode_cmd,
10237 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010238{
10239 struct intel_framebuffer *intel_fb;
10240 int ret;
10241
10242 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010243 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010244 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010245
10246 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010247 if (ret)
10248 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010249
10250 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010251
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010252err:
10253 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010254 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010255}
10256
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010257static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010258intel_framebuffer_create(struct drm_device *dev,
10259 struct drm_mode_fb_cmd2 *mode_cmd,
10260 struct drm_i915_gem_object *obj)
10261{
10262 struct drm_framebuffer *fb;
10263 int ret;
10264
10265 ret = i915_mutex_lock_interruptible(dev);
10266 if (ret)
10267 return ERR_PTR(ret);
10268 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10269 mutex_unlock(&dev->struct_mutex);
10270
10271 return fb;
10272}
10273
Chris Wilsond2dff872011-04-19 08:36:26 +010010274static u32
10275intel_framebuffer_pitch_for_width(int width, int bpp)
10276{
10277 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10278 return ALIGN(pitch, 64);
10279}
10280
10281static u32
10282intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10283{
10284 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010285 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010286}
10287
10288static struct drm_framebuffer *
10289intel_framebuffer_create_for_mode(struct drm_device *dev,
10290 struct drm_display_mode *mode,
10291 int depth, int bpp)
10292{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010293 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010294 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010295 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010296
10297 obj = i915_gem_alloc_object(dev,
10298 intel_framebuffer_size_for_mode(mode, bpp));
10299 if (obj == NULL)
10300 return ERR_PTR(-ENOMEM);
10301
10302 mode_cmd.width = mode->hdisplay;
10303 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010304 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10305 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010306 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010307
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010308 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10309 if (IS_ERR(fb))
10310 drm_gem_object_unreference_unlocked(&obj->base);
10311
10312 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010313}
10314
10315static struct drm_framebuffer *
10316mode_fits_in_fbdev(struct drm_device *dev,
10317 struct drm_display_mode *mode)
10318{
Daniel Vetter06957262015-08-10 13:34:08 +020010319#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010320 struct drm_i915_private *dev_priv = dev->dev_private;
10321 struct drm_i915_gem_object *obj;
10322 struct drm_framebuffer *fb;
10323
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010324 if (!dev_priv->fbdev)
10325 return NULL;
10326
10327 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010328 return NULL;
10329
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010330 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010331 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010332
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010333 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010334 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10335 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010336 return NULL;
10337
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010338 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010339 return NULL;
10340
10341 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010342#else
10343 return NULL;
10344#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010345}
10346
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010347static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10348 struct drm_crtc *crtc,
10349 struct drm_display_mode *mode,
10350 struct drm_framebuffer *fb,
10351 int x, int y)
10352{
10353 struct drm_plane_state *plane_state;
10354 int hdisplay, vdisplay;
10355 int ret;
10356
10357 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10358 if (IS_ERR(plane_state))
10359 return PTR_ERR(plane_state);
10360
10361 if (mode)
10362 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10363 else
10364 hdisplay = vdisplay = 0;
10365
10366 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10367 if (ret)
10368 return ret;
10369 drm_atomic_set_fb_for_plane(plane_state, fb);
10370 plane_state->crtc_x = 0;
10371 plane_state->crtc_y = 0;
10372 plane_state->crtc_w = hdisplay;
10373 plane_state->crtc_h = vdisplay;
10374 plane_state->src_x = x << 16;
10375 plane_state->src_y = y << 16;
10376 plane_state->src_w = hdisplay << 16;
10377 plane_state->src_h = vdisplay << 16;
10378
10379 return 0;
10380}
10381
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010382bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010383 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010384 struct intel_load_detect_pipe *old,
10385 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010386{
10387 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010388 struct intel_encoder *intel_encoder =
10389 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010390 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010391 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392 struct drm_crtc *crtc = NULL;
10393 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010394 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010395 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010396 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010397 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010398 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010399 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010400
Chris Wilsond2dff872011-04-19 08:36:26 +010010401 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010402 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010403 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010404
Rob Clark51fd3712013-11-19 12:10:12 -050010405retry:
10406 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10407 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010408 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010409
Jesse Barnes79e53942008-11-07 14:24:08 -080010410 /*
10411 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010412 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010413 * - if the connector already has an assigned crtc, use it (but make
10414 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010415 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010416 * - try to find the first unused crtc that can drive this connector,
10417 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010418 */
10419
10420 /* See if we already have a CRTC for this connector */
10421 if (encoder->crtc) {
10422 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010423
Rob Clark51fd3712013-11-19 12:10:12 -050010424 ret = drm_modeset_lock(&crtc->mutex, ctx);
10425 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010426 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010427 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10428 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010429 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010430
Daniel Vetter24218aa2012-08-12 19:27:11 +020010431 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010432 old->load_detect_temp = false;
10433
10434 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010435 if (connector->dpms != DRM_MODE_DPMS_ON)
10436 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010437
Chris Wilson71731882011-04-19 23:10:58 +010010438 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 }
10440
10441 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010442 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 i++;
10444 if (!(encoder->possible_crtcs & (1 << i)))
10445 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010446 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010447 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010448
10449 crtc = possible_crtc;
10450 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 }
10452
10453 /*
10454 * If we didn't find an unused CRTC, don't use any.
10455 */
10456 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010457 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010458 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459 }
10460
Rob Clark51fd3712013-11-19 12:10:12 -050010461 ret = drm_modeset_lock(&crtc->mutex, ctx);
10462 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010463 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010464 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10465 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010466 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467
10468 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010469 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010470 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010471 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010472
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010473 state = drm_atomic_state_alloc(dev);
10474 if (!state)
10475 return false;
10476
10477 state->acquire_ctx = ctx;
10478
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010479 connector_state = drm_atomic_get_connector_state(state, connector);
10480 if (IS_ERR(connector_state)) {
10481 ret = PTR_ERR(connector_state);
10482 goto fail;
10483 }
10484
10485 connector_state->crtc = crtc;
10486 connector_state->best_encoder = &intel_encoder->base;
10487
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010488 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10489 if (IS_ERR(crtc_state)) {
10490 ret = PTR_ERR(crtc_state);
10491 goto fail;
10492 }
10493
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010494 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010495
Chris Wilson64927112011-04-20 07:25:26 +010010496 if (!mode)
10497 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010498
Chris Wilsond2dff872011-04-19 08:36:26 +010010499 /* We need a framebuffer large enough to accommodate all accesses
10500 * that the plane may generate whilst we perform load detection.
10501 * We can not rely on the fbcon either being present (we get called
10502 * during its initialisation to detect all boot displays, or it may
10503 * not even exist) or that it is large enough to satisfy the
10504 * requested mode.
10505 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010506 fb = mode_fits_in_fbdev(dev, mode);
10507 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010508 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010509 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10510 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010511 } else
10512 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010513 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010514 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010515 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010516 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010517
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010518 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10519 if (ret)
10520 goto fail;
10521
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010522 drm_mode_copy(&crtc_state->base.mode, mode);
10523
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010524 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010525 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010526 if (old->release_fb)
10527 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010528 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010530 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010531
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010533 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010534 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010535
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010536fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010537 drm_atomic_state_free(state);
10538 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010539
Rob Clark51fd3712013-11-19 12:10:12 -050010540 if (ret == -EDEADLK) {
10541 drm_modeset_backoff(ctx);
10542 goto retry;
10543 }
10544
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010545 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546}
10547
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010548void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010549 struct intel_load_detect_pipe *old,
10550 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010551{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010552 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010553 struct intel_encoder *intel_encoder =
10554 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010555 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010556 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010558 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010559 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010560 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010561 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562
Chris Wilsond2dff872011-04-19 08:36:26 +010010563 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010564 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010565 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010566
Chris Wilson8261b192011-04-19 23:18:09 +010010567 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010568 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010569 if (!state)
10570 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010571
10572 state->acquire_ctx = ctx;
10573
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010574 connector_state = drm_atomic_get_connector_state(state, connector);
10575 if (IS_ERR(connector_state))
10576 goto fail;
10577
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010578 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10579 if (IS_ERR(crtc_state))
10580 goto fail;
10581
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010582 connector_state->best_encoder = NULL;
10583 connector_state->crtc = NULL;
10584
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010585 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010586
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010587 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10588 0, 0);
10589 if (ret)
10590 goto fail;
10591
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010592 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010593 if (ret)
10594 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010595
Daniel Vetter36206362012-12-10 20:42:17 +010010596 if (old->release_fb) {
10597 drm_framebuffer_unregister_private(old->release_fb);
10598 drm_framebuffer_unreference(old->release_fb);
10599 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010600
Chris Wilson0622a532011-04-21 09:32:11 +010010601 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 }
10603
Eric Anholtc751ce42010-03-25 11:48:48 -070010604 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010605 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10606 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010607
10608 return;
10609fail:
10610 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10611 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010612}
10613
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010614static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010615 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010616{
10617 struct drm_i915_private *dev_priv = dev->dev_private;
10618 u32 dpll = pipe_config->dpll_hw_state.dpll;
10619
10620 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010621 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010622 else if (HAS_PCH_SPLIT(dev))
10623 return 120000;
10624 else if (!IS_GEN2(dev))
10625 return 96000;
10626 else
10627 return 48000;
10628}
10629
Jesse Barnes79e53942008-11-07 14:24:08 -080010630/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010632 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010633{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010634 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010635 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010636 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010637 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638 u32 fp;
10639 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010640 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010641 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010642
10643 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010644 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010646 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010647
10648 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010649 if (IS_PINEVIEW(dev)) {
10650 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10651 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010652 } else {
10653 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10654 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10655 }
10656
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010657 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010658 if (IS_PINEVIEW(dev))
10659 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10660 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010661 else
10662 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010663 DPLL_FPA01_P1_POST_DIV_SHIFT);
10664
10665 switch (dpll & DPLL_MODE_MASK) {
10666 case DPLLB_MODE_DAC_SERIAL:
10667 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10668 5 : 10;
10669 break;
10670 case DPLLB_MODE_LVDS:
10671 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10672 7 : 14;
10673 break;
10674 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010675 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010676 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010677 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010678 }
10679
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010680 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010681 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010682 else
Imre Deakdccbea32015-06-22 23:35:51 +030010683 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010684 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010685 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010686 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010687
10688 if (is_lvds) {
10689 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10690 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010691
10692 if (lvds & LVDS_CLKB_POWER_UP)
10693 clock.p2 = 7;
10694 else
10695 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010696 } else {
10697 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10698 clock.p1 = 2;
10699 else {
10700 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10701 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10702 }
10703 if (dpll & PLL_P2_DIVIDE_BY_4)
10704 clock.p2 = 4;
10705 else
10706 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010707 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010708
Imre Deakdccbea32015-06-22 23:35:51 +030010709 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 }
10711
Ville Syrjälä18442d02013-09-13 16:00:08 +030010712 /*
10713 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010714 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010715 * encoder's get_config() function.
10716 */
Imre Deakdccbea32015-06-22 23:35:51 +030010717 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010718}
10719
Ville Syrjälä6878da02013-09-13 15:59:11 +030010720int intel_dotclock_calculate(int link_freq,
10721 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010722{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010723 /*
10724 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010725 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010727 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010728 *
10729 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010730 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010731 */
10732
Ville Syrjälä6878da02013-09-13 15:59:11 +030010733 if (!m_n->link_n)
10734 return 0;
10735
10736 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10737}
10738
Ville Syrjälä18442d02013-09-13 16:00:08 +030010739static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010740 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010741{
10742 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010743
10744 /* read out port_clock from the DPLL */
10745 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010746
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010747 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010748 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010749 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010750 * agree once we know their relationship in the encoder's
10751 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010752 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010753 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010754 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10755 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010756}
10757
10758/** Returns the currently programmed mode of the given pipe. */
10759struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10760 struct drm_crtc *crtc)
10761{
Jesse Barnes548f2452011-02-17 10:40:53 -080010762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010764 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010765 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010766 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010767 int htot = I915_READ(HTOTAL(cpu_transcoder));
10768 int hsync = I915_READ(HSYNC(cpu_transcoder));
10769 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10770 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010771 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010772
10773 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10774 if (!mode)
10775 return NULL;
10776
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010777 /*
10778 * Construct a pipe_config sufficient for getting the clock info
10779 * back out of crtc_clock_get.
10780 *
10781 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10782 * to use a real value here instead.
10783 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010784 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010785 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010786 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10787 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10788 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010789 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10790
Ville Syrjälä773ae032013-09-23 17:48:20 +030010791 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010792 mode->hdisplay = (htot & 0xffff) + 1;
10793 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10794 mode->hsync_start = (hsync & 0xffff) + 1;
10795 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10796 mode->vdisplay = (vtot & 0xffff) + 1;
10797 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10798 mode->vsync_start = (vsync & 0xffff) + 1;
10799 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10800
10801 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010802
10803 return mode;
10804}
10805
Chris Wilsonf047e392012-07-21 12:31:41 +010010806void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010807{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010808 struct drm_i915_private *dev_priv = dev->dev_private;
10809
Chris Wilsonf62a0072014-02-21 17:55:39 +000010810 if (dev_priv->mm.busy)
10811 return;
10812
Paulo Zanoni43694d62014-03-07 20:08:08 -030010813 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010814 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010815 if (INTEL_INFO(dev)->gen >= 6)
10816 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010817 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010818}
10819
10820void intel_mark_idle(struct drm_device *dev)
10821{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010822 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010823
Chris Wilsonf62a0072014-02-21 17:55:39 +000010824 if (!dev_priv->mm.busy)
10825 return;
10826
10827 dev_priv->mm.busy = false;
10828
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010829 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010830 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010831
Paulo Zanoni43694d62014-03-07 20:08:08 -030010832 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010833}
10834
Jesse Barnes79e53942008-11-07 14:24:08 -080010835static void intel_crtc_destroy(struct drm_crtc *crtc)
10836{
10837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010838 struct drm_device *dev = crtc->dev;
10839 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010840
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010841 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010842 work = intel_crtc->unpin_work;
10843 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010844 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010845
10846 if (work) {
10847 cancel_work_sync(&work->work);
10848 kfree(work);
10849 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010850
10851 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010852
Jesse Barnes79e53942008-11-07 14:24:08 -080010853 kfree(intel_crtc);
10854}
10855
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010856static void intel_unpin_work_fn(struct work_struct *__work)
10857{
10858 struct intel_unpin_work *work =
10859 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010860 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10861 struct drm_device *dev = crtc->base.dev;
10862 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010863
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010864 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010865 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010866 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010867
John Harrisonf06cc1b2014-11-24 18:49:37 +000010868 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010869 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010870 mutex_unlock(&dev->struct_mutex);
10871
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010872 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010873 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010874
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010875 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10876 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010878 kfree(work);
10879}
10880
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010881static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010882 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010883{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10885 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010886 unsigned long flags;
10887
10888 /* Ignore early vblank irqs */
10889 if (intel_crtc == NULL)
10890 return;
10891
Daniel Vetterf3260382014-09-15 14:55:23 +020010892 /*
10893 * This is called both by irq handlers and the reset code (to complete
10894 * lost pageflips) so needs the full irqsave spinlocks.
10895 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010896 spin_lock_irqsave(&dev->event_lock, flags);
10897 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010898
10899 /* Ensure we don't miss a work->pending update ... */
10900 smp_rmb();
10901
10902 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010903 spin_unlock_irqrestore(&dev->event_lock, flags);
10904 return;
10905 }
10906
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010907 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010908
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010909 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010910}
10911
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010912void intel_finish_page_flip(struct drm_device *dev, int pipe)
10913{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010915 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10916
Mario Kleiner49b14a52010-12-09 07:00:07 +010010917 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010918}
10919
10920void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10921{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010922 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010923 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10924
Mario Kleiner49b14a52010-12-09 07:00:07 +010010925 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010926}
10927
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010928/* Is 'a' after or equal to 'b'? */
10929static bool g4x_flip_count_after_eq(u32 a, u32 b)
10930{
10931 return !((a - b) & 0x80000000);
10932}
10933
10934static bool page_flip_finished(struct intel_crtc *crtc)
10935{
10936 struct drm_device *dev = crtc->base.dev;
10937 struct drm_i915_private *dev_priv = dev->dev_private;
10938
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010939 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10940 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10941 return true;
10942
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010943 /*
10944 * The relevant registers doen't exist on pre-ctg.
10945 * As the flip done interrupt doesn't trigger for mmio
10946 * flips on gmch platforms, a flip count check isn't
10947 * really needed there. But since ctg has the registers,
10948 * include it in the check anyway.
10949 */
10950 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10951 return true;
10952
10953 /*
10954 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10955 * used the same base address. In that case the mmio flip might
10956 * have completed, but the CS hasn't even executed the flip yet.
10957 *
10958 * A flip count check isn't enough as the CS might have updated
10959 * the base address just after start of vblank, but before we
10960 * managed to process the interrupt. This means we'd complete the
10961 * CS flip too soon.
10962 *
10963 * Combining both checks should get us a good enough result. It may
10964 * still happen that the CS flip has been executed, but has not
10965 * yet actually completed. But in case the base address is the same
10966 * anyway, we don't really care.
10967 */
10968 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10969 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010970 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971 crtc->unpin_work->flip_count);
10972}
10973
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010974void intel_prepare_page_flip(struct drm_device *dev, int plane)
10975{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010976 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010977 struct intel_crtc *intel_crtc =
10978 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10979 unsigned long flags;
10980
Daniel Vetterf3260382014-09-15 14:55:23 +020010981
10982 /*
10983 * This is called both by irq handlers and the reset code (to complete
10984 * lost pageflips) so needs the full irqsave spinlocks.
10985 *
10986 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010987 * generate a page-flip completion irq, i.e. every modeset
10988 * is also accompanied by a spurious intel_prepare_page_flip().
10989 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010990 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010991 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010992 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010993 spin_unlock_irqrestore(&dev->event_lock, flags);
10994}
10995
Chris Wilson60426392015-10-10 10:44:32 +010010996static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010997{
10998 /* Ensure that the work item is consistent when activating it ... */
10999 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011000 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011001 /* and that it is marked active as soon as the irq could fire. */
11002 smp_wmb();
11003}
11004
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011005static int intel_gen2_queue_flip(struct drm_device *dev,
11006 struct drm_crtc *crtc,
11007 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011008 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011009 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011010 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011{
John Harrison6258fbe2015-05-29 17:43:48 +010011012 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014 u32 flip_mask;
11015 int ret;
11016
John Harrison5fb9de12015-05-29 17:44:07 +010011017 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011019 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020
11021 /* Can't queue multiple flips, so wait for the previous
11022 * one to finish before executing the next.
11023 */
11024 if (intel_crtc->plane)
11025 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11026 else
11027 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011028 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11029 intel_ring_emit(ring, MI_NOOP);
11030 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11032 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011033 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011034 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011035
Chris Wilson60426392015-10-10 10:44:32 +010011036 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011037 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038}
11039
11040static int intel_gen3_queue_flip(struct drm_device *dev,
11041 struct drm_crtc *crtc,
11042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011043 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011044 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011045 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046{
John Harrison6258fbe2015-05-29 17:43:48 +010011047 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049 u32 flip_mask;
11050 int ret;
11051
John Harrison5fb9de12015-05-29 17:44:07 +010011052 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011054 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055
11056 if (intel_crtc->plane)
11057 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11058 else
11059 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11061 intel_ring_emit(ring, MI_NOOP);
11062 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11064 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011065 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011066 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067
Chris Wilson60426392015-10-10 10:44:32 +010011068 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011069 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070}
11071
11072static int intel_gen4_queue_flip(struct drm_device *dev,
11073 struct drm_crtc *crtc,
11074 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011075 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011076 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078{
John Harrison6258fbe2015-05-29 17:43:48 +010011079 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080 struct drm_i915_private *dev_priv = dev->dev_private;
11081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11082 uint32_t pf, pipesrc;
11083 int ret;
11084
John Harrison5fb9de12015-05-29 17:44:07 +010011085 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011087 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088
11089 /* i965+ uses the linear or tiled offsets from the
11090 * Display Registers (which do not change across a page-flip)
11091 * so we need only reprogram the base address.
11092 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011093 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11094 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11095 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011096 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011097 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098
11099 /* XXX Enabling the panel-fitter across page-flip is so far
11100 * untested on non-native modes, so ignore it for now.
11101 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11102 */
11103 pf = 0;
11104 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011105 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011106
Chris Wilson60426392015-10-10 10:44:32 +010011107 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011108 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011109}
11110
11111static int intel_gen6_queue_flip(struct drm_device *dev,
11112 struct drm_crtc *crtc,
11113 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011114 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011115 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011116 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117{
John Harrison6258fbe2015-05-29 17:43:48 +010011118 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119 struct drm_i915_private *dev_priv = dev->dev_private;
11120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11121 uint32_t pf, pipesrc;
11122 int ret;
11123
John Harrison5fb9de12015-05-29 17:44:07 +010011124 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011125 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011126 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011127
Daniel Vetter6d90c952012-04-26 23:28:05 +020011128 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11130 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011131 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011132
Chris Wilson99d9acd2012-04-17 20:37:00 +010011133 /* Contrary to the suggestions in the documentation,
11134 * "Enable Panel Fitter" does not seem to be required when page
11135 * flipping with a non-native mode, and worse causes a normal
11136 * modeset to fail.
11137 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11138 */
11139 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011140 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011141 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011142
Chris Wilson60426392015-10-10 10:44:32 +010011143 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011144 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011145}
11146
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011147static int intel_gen7_queue_flip(struct drm_device *dev,
11148 struct drm_crtc *crtc,
11149 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011150 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011151 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011152 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011153{
John Harrison6258fbe2015-05-29 17:43:48 +010011154 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011156 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011157 int len, ret;
11158
Robin Schroereba905b2014-05-18 02:24:50 +020011159 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011160 case PLANE_A:
11161 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11162 break;
11163 case PLANE_B:
11164 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11165 break;
11166 case PLANE_C:
11167 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11168 break;
11169 default:
11170 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011171 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011172 }
11173
Chris Wilsonffe74d72013-08-26 20:58:12 +010011174 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011175 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011176 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011177 /*
11178 * On Gen 8, SRM is now taking an extra dword to accommodate
11179 * 48bits addresses, and we need a NOOP for the batch size to
11180 * stay even.
11181 */
11182 if (IS_GEN8(dev))
11183 len += 2;
11184 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011185
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011186 /*
11187 * BSpec MI_DISPLAY_FLIP for IVB:
11188 * "The full packet must be contained within the same cache line."
11189 *
11190 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11191 * cacheline, if we ever start emitting more commands before
11192 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11193 * then do the cacheline alignment, and finally emit the
11194 * MI_DISPLAY_FLIP.
11195 */
John Harrisonbba09b12015-05-29 17:44:06 +010011196 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011197 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011198 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011199
John Harrison5fb9de12015-05-29 17:44:07 +010011200 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011201 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011202 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011203
Chris Wilsonffe74d72013-08-26 20:58:12 +010011204 /* Unmask the flip-done completion message. Note that the bspec says that
11205 * we should do this for both the BCS and RCS, and that we must not unmask
11206 * more than one flip event at any time (or ensure that one flip message
11207 * can be sent by waiting for flip-done prior to queueing new flips).
11208 * Experimentation says that BCS works despite DERRMR masking all
11209 * flip-done completion events and that unmasking all planes at once
11210 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11211 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11212 */
11213 if (ring->id == RCS) {
11214 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011215 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011216 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11217 DERRMR_PIPEB_PRI_FLIP_DONE |
11218 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011219 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011220 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011221 MI_SRM_LRM_GLOBAL_GTT);
11222 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011223 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011224 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011225 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011226 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011227 if (IS_GEN8(dev)) {
11228 intel_ring_emit(ring, 0);
11229 intel_ring_emit(ring, MI_NOOP);
11230 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011231 }
11232
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011233 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011234 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011235 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011236 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011237
Chris Wilson60426392015-10-10 10:44:32 +010011238 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011239 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011240}
11241
Sourab Gupta84c33a62014-06-02 16:47:17 +053011242static bool use_mmio_flip(struct intel_engine_cs *ring,
11243 struct drm_i915_gem_object *obj)
11244{
11245 /*
11246 * This is not being used for older platforms, because
11247 * non-availability of flip done interrupt forces us to use
11248 * CS flips. Older platforms derive flip done using some clever
11249 * tricks involving the flip_pending status bits and vblank irqs.
11250 * So using MMIO flips there would disrupt this mechanism.
11251 */
11252
Chris Wilson8e09bf82014-07-08 10:40:30 +010011253 if (ring == NULL)
11254 return true;
11255
Sourab Gupta84c33a62014-06-02 16:47:17 +053011256 if (INTEL_INFO(ring->dev)->gen < 5)
11257 return false;
11258
11259 if (i915.use_mmio_flip < 0)
11260 return false;
11261 else if (i915.use_mmio_flip > 0)
11262 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011263 else if (i915.enable_execlists)
11264 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011265 else if (obj->base.dma_buf &&
11266 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11267 false))
11268 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011269 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011270 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011271}
11272
Chris Wilson60426392015-10-10 10:44:32 +010011273static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011274 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011275 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011276{
11277 struct drm_device *dev = intel_crtc->base.dev;
11278 struct drm_i915_private *dev_priv = dev->dev_private;
11279 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011280 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011281 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011282
11283 ctl = I915_READ(PLANE_CTL(pipe, 0));
11284 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011285 switch (fb->modifier[0]) {
11286 case DRM_FORMAT_MOD_NONE:
11287 break;
11288 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011289 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011290 break;
11291 case I915_FORMAT_MOD_Y_TILED:
11292 ctl |= PLANE_CTL_TILED_Y;
11293 break;
11294 case I915_FORMAT_MOD_Yf_TILED:
11295 ctl |= PLANE_CTL_TILED_YF;
11296 break;
11297 default:
11298 MISSING_CASE(fb->modifier[0]);
11299 }
Damien Lespiauff944562014-11-20 14:58:16 +000011300
11301 /*
11302 * The stride is either expressed as a multiple of 64 bytes chunks for
11303 * linear buffers or in number of tiles for tiled buffers.
11304 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011305 if (intel_rotation_90_or_270(rotation)) {
11306 /* stride = Surface height in tiles */
11307 tile_height = intel_tile_height(dev, fb->pixel_format,
11308 fb->modifier[0], 0);
11309 stride = DIV_ROUND_UP(fb->height, tile_height);
11310 } else {
11311 stride = fb->pitches[0] /
11312 intel_fb_stride_alignment(dev, fb->modifier[0],
11313 fb->pixel_format);
11314 }
Damien Lespiauff944562014-11-20 14:58:16 +000011315
11316 /*
11317 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11318 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11319 */
11320 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11321 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11322
Chris Wilson60426392015-10-10 10:44:32 +010011323 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011324 POSTING_READ(PLANE_SURF(pipe, 0));
11325}
11326
Chris Wilson60426392015-10-10 10:44:32 +010011327static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11328 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011329{
11330 struct drm_device *dev = intel_crtc->base.dev;
11331 struct drm_i915_private *dev_priv = dev->dev_private;
11332 struct intel_framebuffer *intel_fb =
11333 to_intel_framebuffer(intel_crtc->base.primary->fb);
11334 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011335 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011336 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338 dspcntr = I915_READ(reg);
11339
Damien Lespiauc5d97472014-10-25 00:11:11 +010011340 if (obj->tiling_mode != I915_TILING_NONE)
11341 dspcntr |= DISPPLANE_TILED;
11342 else
11343 dspcntr &= ~DISPPLANE_TILED;
11344
Sourab Gupta84c33a62014-06-02 16:47:17 +053011345 I915_WRITE(reg, dspcntr);
11346
Chris Wilson60426392015-10-10 10:44:32 +010011347 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011348 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011349}
11350
11351/*
11352 * XXX: This is the temporary way to update the plane registers until we get
11353 * around to using the usual plane update functions for MMIO flips
11354 */
Chris Wilson60426392015-10-10 10:44:32 +010011355static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011356{
Chris Wilson60426392015-10-10 10:44:32 +010011357 struct intel_crtc *crtc = mmio_flip->crtc;
11358 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011359
Chris Wilson60426392015-10-10 10:44:32 +010011360 spin_lock_irq(&crtc->base.dev->event_lock);
11361 work = crtc->unpin_work;
11362 spin_unlock_irq(&crtc->base.dev->event_lock);
11363 if (work == NULL)
11364 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011365
Chris Wilson60426392015-10-10 10:44:32 +010011366 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011367
Chris Wilson60426392015-10-10 10:44:32 +010011368 intel_pipe_update_start(crtc);
11369
11370 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011371 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011372 else
11373 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011374 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011375
Chris Wilson60426392015-10-10 10:44:32 +010011376 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011377}
11378
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011379static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011380{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011381 struct intel_mmio_flip *mmio_flip =
11382 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011383 struct intel_framebuffer *intel_fb =
11384 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11385 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011386
Chris Wilson60426392015-10-10 10:44:32 +010011387 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011388 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011389 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011390 false, NULL,
11391 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011392 i915_gem_request_unreference__unlocked(mmio_flip->req);
11393 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011394
Alex Goinsfd8e0582015-11-25 18:43:38 -080011395 /* For framebuffer backed by dmabuf, wait for fence */
11396 if (obj->base.dma_buf)
11397 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11398 false, false,
11399 MAX_SCHEDULE_TIMEOUT) < 0);
11400
Chris Wilson60426392015-10-10 10:44:32 +010011401 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011402 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011403}
11404
11405static int intel_queue_mmio_flip(struct drm_device *dev,
11406 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011407 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011409 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011410
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011411 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11412 if (mmio_flip == NULL)
11413 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011414
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011415 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011416 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011417 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011418 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011419
11420 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11421 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011422
Sourab Gupta84c33a62014-06-02 16:47:17 +053011423 return 0;
11424}
11425
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011426static int intel_default_queue_flip(struct drm_device *dev,
11427 struct drm_crtc *crtc,
11428 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011429 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011430 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011431 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011432{
11433 return -ENODEV;
11434}
11435
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011436static bool __intel_pageflip_stall_check(struct drm_device *dev,
11437 struct drm_crtc *crtc)
11438{
11439 struct drm_i915_private *dev_priv = dev->dev_private;
11440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11441 struct intel_unpin_work *work = intel_crtc->unpin_work;
11442 u32 addr;
11443
11444 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11445 return true;
11446
Chris Wilson908565c2015-08-12 13:08:22 +010011447 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11448 return false;
11449
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011450 if (!work->enable_stall_check)
11451 return false;
11452
11453 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011454 if (work->flip_queued_req &&
11455 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011456 return false;
11457
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011458 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 }
11460
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011461 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011462 return false;
11463
11464 /* Potential stall - if we see that the flip has happened,
11465 * assume a missed interrupt. */
11466 if (INTEL_INFO(dev)->gen >= 4)
11467 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11468 else
11469 addr = I915_READ(DSPADDR(intel_crtc->plane));
11470
11471 /* There is a potential issue here with a false positive after a flip
11472 * to the same address. We could address this by checking for a
11473 * non-incrementing frame counter.
11474 */
11475 return addr == work->gtt_offset;
11476}
11477
11478void intel_check_page_flip(struct drm_device *dev, int pipe)
11479{
11480 struct drm_i915_private *dev_priv = dev->dev_private;
11481 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011483 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011484
Dave Gordon6c51d462015-03-06 15:34:26 +000011485 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011486
11487 if (crtc == NULL)
11488 return;
11489
Daniel Vetterf3260382014-09-15 14:55:23 +020011490 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011491 work = intel_crtc->unpin_work;
11492 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011494 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011496 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011497 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011498 if (work != NULL &&
11499 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11500 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011501 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011502}
11503
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011504static int intel_crtc_page_flip(struct drm_crtc *crtc,
11505 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011506 struct drm_pending_vblank_event *event,
11507 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508{
11509 struct drm_device *dev = crtc->dev;
11510 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011511 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011512 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011514 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011515 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011516 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011517 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011518 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011519 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011520 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011521
Matt Roper2ff8fde2014-07-08 07:50:07 -070011522 /*
11523 * drm_mode_page_flip_ioctl() should already catch this, but double
11524 * check to be safe. In the future we may enable pageflipping from
11525 * a disabled primary plane.
11526 */
11527 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11528 return -EBUSY;
11529
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011530 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011531 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011532 return -EINVAL;
11533
11534 /*
11535 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11536 * Note that pitch changes could also affect these register.
11537 */
11538 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011539 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11540 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011541 return -EINVAL;
11542
Chris Wilsonf900db42014-02-20 09:26:13 +000011543 if (i915_terminally_wedged(&dev_priv->gpu_error))
11544 goto out_hang;
11545
Daniel Vetterb14c5672013-09-19 12:18:32 +020011546 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547 if (work == NULL)
11548 return -ENOMEM;
11549
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011551 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011552 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011553 INIT_WORK(&work->work, intel_unpin_work_fn);
11554
Daniel Vetter87b6b102014-05-15 15:33:46 +020011555 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011556 if (ret)
11557 goto free_work;
11558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011559 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011561 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011562 /* Before declaring the flip queue wedged, check if
11563 * the hardware completed the operation behind our backs.
11564 */
11565 if (__intel_pageflip_stall_check(dev, crtc)) {
11566 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11567 page_flip_completed(intel_crtc);
11568 } else {
11569 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011570 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011571
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011572 drm_crtc_vblank_put(crtc);
11573 kfree(work);
11574 return -EBUSY;
11575 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576 }
11577 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011578 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011580 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11581 flush_workqueue(dev_priv->wq);
11582
Jesse Barnes75dfca82010-02-10 15:09:44 -080011583 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011584 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011585 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586
Matt Roperf4510a22014-04-01 15:22:40 -070011587 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011588 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011589
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011590 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011591
Chris Wilson89ed88b2015-02-16 14:31:49 +000011592 ret = i915_mutex_lock_interruptible(dev);
11593 if (ret)
11594 goto cleanup;
11595
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011596 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011597 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011598
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011599 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011600 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011601
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011602 if (IS_VALLEYVIEW(dev)) {
11603 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011604 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011605 /* vlv: DISPLAY_FLIP fails to change tiling */
11606 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011607 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011608 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011609 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011610 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011611 if (ring == NULL || ring->id != RCS)
11612 ring = &dev_priv->ring[BCS];
11613 } else {
11614 ring = &dev_priv->ring[RCS];
11615 }
11616
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011617 mmio_flip = use_mmio_flip(ring, obj);
11618
11619 /* When using CS flips, we want to emit semaphores between rings.
11620 * However, when using mmio flips we will create a task to do the
11621 * synchronisation, so all we want here is to pin the framebuffer
11622 * into the display plane and skip any waits.
11623 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011624 if (!mmio_flip) {
11625 ret = i915_gem_object_sync(obj, ring, &request);
11626 if (ret)
11627 goto cleanup_pending;
11628 }
11629
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011630 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011631 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011632 if (ret)
11633 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011634
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011635 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11636 obj, 0);
11637 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011638
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011639 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011640 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011641 if (ret)
11642 goto cleanup_unpin;
11643
John Harrisonf06cc1b2014-11-24 18:49:37 +000011644 i915_gem_request_assign(&work->flip_queued_req,
11645 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011646 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011647 if (!request) {
11648 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11649 if (ret)
11650 goto cleanup_unpin;
11651 }
11652
11653 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011654 page_flip_flags);
11655 if (ret)
11656 goto cleanup_unpin;
11657
John Harrison6258fbe2015-05-29 17:43:48 +010011658 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011659 }
11660
John Harrison91af1272015-06-18 13:14:56 +010011661 if (request)
John Harrison75289872015-05-29 17:43:49 +010011662 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011663
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011664 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011665 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011666
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011667 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011668 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011669 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011670
Paulo Zanonid029bca2015-10-15 10:44:46 -030011671 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011672 intel_frontbuffer_flip_prepare(dev,
11673 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011674
Jesse Barnese5510fa2010-07-01 16:48:37 -070011675 trace_i915_flip_request(intel_crtc->plane, obj);
11676
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011677 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011678
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011679cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011680 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011681cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011682 if (request)
11683 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011684 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011685 mutex_unlock(&dev->struct_mutex);
11686cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011687 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011688 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011689
Chris Wilson89ed88b2015-02-16 14:31:49 +000011690 drm_gem_object_unreference_unlocked(&obj->base);
11691 drm_framebuffer_unreference(work->old_fb);
11692
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011693 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011694 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011695 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011696
Daniel Vetter87b6b102014-05-15 15:33:46 +020011697 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011698free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011699 kfree(work);
11700
Chris Wilsonf900db42014-02-20 09:26:13 +000011701 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011702 struct drm_atomic_state *state;
11703 struct drm_plane_state *plane_state;
11704
Chris Wilsonf900db42014-02-20 09:26:13 +000011705out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011706 state = drm_atomic_state_alloc(dev);
11707 if (!state)
11708 return -ENOMEM;
11709 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11710
11711retry:
11712 plane_state = drm_atomic_get_plane_state(state, primary);
11713 ret = PTR_ERR_OR_ZERO(plane_state);
11714 if (!ret) {
11715 drm_atomic_set_fb_for_plane(plane_state, fb);
11716
11717 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11718 if (!ret)
11719 ret = drm_atomic_commit(state);
11720 }
11721
11722 if (ret == -EDEADLK) {
11723 drm_modeset_backoff(state->acquire_ctx);
11724 drm_atomic_state_clear(state);
11725 goto retry;
11726 }
11727
11728 if (ret)
11729 drm_atomic_state_free(state);
11730
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011731 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011732 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011733 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011734 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011735 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011736 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011737 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011738}
11739
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011740
11741/**
11742 * intel_wm_need_update - Check whether watermarks need updating
11743 * @plane: drm plane
11744 * @state: new plane state
11745 *
11746 * Check current plane state versus the new one to determine whether
11747 * watermarks need to be recalculated.
11748 *
11749 * Returns true or false.
11750 */
11751static bool intel_wm_need_update(struct drm_plane *plane,
11752 struct drm_plane_state *state)
11753{
Matt Roperd21fbe82015-09-24 15:53:12 -070011754 struct intel_plane_state *new = to_intel_plane_state(state);
11755 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11756
11757 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011758 if (new->visible != cur->visible)
11759 return true;
11760
11761 if (!cur->base.fb || !new->base.fb)
11762 return false;
11763
11764 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11765 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011766 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11767 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11768 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11769 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011770 return true;
11771
11772 return false;
11773}
11774
Matt Roperd21fbe82015-09-24 15:53:12 -070011775static bool needs_scaling(struct intel_plane_state *state)
11776{
11777 int src_w = drm_rect_width(&state->src) >> 16;
11778 int src_h = drm_rect_height(&state->src) >> 16;
11779 int dst_w = drm_rect_width(&state->dst);
11780 int dst_h = drm_rect_height(&state->dst);
11781
11782 return (src_w != dst_w || src_h != dst_h);
11783}
11784
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011785int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11786 struct drm_plane_state *plane_state)
11787{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011788 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011789 struct drm_crtc *crtc = crtc_state->crtc;
11790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11791 struct drm_plane *plane = plane_state->plane;
11792 struct drm_device *dev = crtc->dev;
11793 struct drm_i915_private *dev_priv = dev->dev_private;
11794 struct intel_plane_state *old_plane_state =
11795 to_intel_plane_state(plane->state);
11796 int idx = intel_crtc->base.base.id, ret;
11797 int i = drm_plane_index(plane);
11798 bool mode_changed = needs_modeset(crtc_state);
11799 bool was_crtc_enabled = crtc->state->active;
11800 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011801 bool turn_off, turn_on, visible, was_visible;
11802 struct drm_framebuffer *fb = plane_state->fb;
11803
11804 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11805 plane->type != DRM_PLANE_TYPE_CURSOR) {
11806 ret = skl_update_scaler_plane(
11807 to_intel_crtc_state(crtc_state),
11808 to_intel_plane_state(plane_state));
11809 if (ret)
11810 return ret;
11811 }
11812
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011813 was_visible = old_plane_state->visible;
11814 visible = to_intel_plane_state(plane_state)->visible;
11815
11816 if (!was_crtc_enabled && WARN_ON(was_visible))
11817 was_visible = false;
11818
11819 if (!is_crtc_enabled && WARN_ON(visible))
11820 visible = false;
11821
11822 if (!was_visible && !visible)
11823 return 0;
11824
11825 turn_off = was_visible && (!visible || mode_changed);
11826 turn_on = visible && (!was_visible || mode_changed);
11827
11828 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11829 plane->base.id, fb ? fb->base.id : -1);
11830
11831 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11832 plane->base.id, was_visible, visible,
11833 turn_off, turn_on, mode_changed);
11834
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011835 if (turn_on || turn_off) {
11836 pipe_config->wm_changed = true;
11837
Ville Syrjälä852eb002015-06-24 22:00:07 +030011838 /* must disable cxsr around plane enable/disable */
11839 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11840 if (is_crtc_enabled)
11841 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011842 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011843 }
11844 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011845 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011846 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011847
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011848 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011849 intel_crtc->atomic.fb_bits |=
11850 to_intel_plane(plane)->frontbuffer_bit;
11851
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011852 switch (plane->type) {
11853 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854 intel_crtc->atomic.pre_disable_primary = turn_off;
11855 intel_crtc->atomic.post_enable_primary = turn_on;
11856
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011857 if (turn_off) {
11858 /*
11859 * FIXME: Actually if we will still have any other
11860 * plane enabled on the pipe we could let IPS enabled
11861 * still, but for now lets consider that when we make
11862 * primary invisible by setting DSPCNTR to 0 on
11863 * update_primary_plane function IPS needs to be
11864 * disable.
11865 */
11866 intel_crtc->atomic.disable_ips = true;
11867
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011868 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011869 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011870
11871 /*
11872 * FBC does not work on some platforms for rotated
11873 * planes, so disable it when rotation is not 0 and
11874 * update it when rotation is set back to 0.
11875 *
11876 * FIXME: This is redundant with the fbc update done in
11877 * the primary plane enable function except that that
11878 * one is done too late. We eventually need to unify
11879 * this.
11880 */
11881
11882 if (visible &&
11883 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11884 dev_priv->fbc.crtc == intel_crtc &&
11885 plane_state->rotation != BIT(DRM_ROTATE_0))
11886 intel_crtc->atomic.disable_fbc = true;
11887
11888 /*
11889 * BDW signals flip done immediately if the plane
11890 * is disabled, even if the plane enable is already
11891 * armed to occur at the next vblank :(
11892 */
11893 if (turn_on && IS_BROADWELL(dev))
11894 intel_crtc->atomic.wait_vblank = true;
11895
11896 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11897 break;
11898 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011899 break;
11900 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011901 /*
11902 * WaCxSRDisabledForSpriteScaling:ivb
11903 *
11904 * cstate->update_wm was already set above, so this flag will
11905 * take effect when we commit and program watermarks.
11906 */
11907 if (IS_IVYBRIDGE(dev) &&
11908 needs_scaling(to_intel_plane_state(plane_state)) &&
11909 !needs_scaling(old_plane_state)) {
11910 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11911 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011912 intel_crtc->atomic.wait_vblank = true;
11913 intel_crtc->atomic.update_sprite_watermarks |=
11914 1 << i;
11915 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011916
11917 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011918 }
11919 return 0;
11920}
11921
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011922static bool encoders_cloneable(const struct intel_encoder *a,
11923 const struct intel_encoder *b)
11924{
11925 /* masks could be asymmetric, so check both ways */
11926 return a == b || (a->cloneable & (1 << b->type) &&
11927 b->cloneable & (1 << a->type));
11928}
11929
11930static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11931 struct intel_crtc *crtc,
11932 struct intel_encoder *encoder)
11933{
11934 struct intel_encoder *source_encoder;
11935 struct drm_connector *connector;
11936 struct drm_connector_state *connector_state;
11937 int i;
11938
11939 for_each_connector_in_state(state, connector, connector_state, i) {
11940 if (connector_state->crtc != &crtc->base)
11941 continue;
11942
11943 source_encoder =
11944 to_intel_encoder(connector_state->best_encoder);
11945 if (!encoders_cloneable(encoder, source_encoder))
11946 return false;
11947 }
11948
11949 return true;
11950}
11951
11952static bool check_encoder_cloning(struct drm_atomic_state *state,
11953 struct intel_crtc *crtc)
11954{
11955 struct intel_encoder *encoder;
11956 struct drm_connector *connector;
11957 struct drm_connector_state *connector_state;
11958 int i;
11959
11960 for_each_connector_in_state(state, connector, connector_state, i) {
11961 if (connector_state->crtc != &crtc->base)
11962 continue;
11963
11964 encoder = to_intel_encoder(connector_state->best_encoder);
11965 if (!check_single_encoder_cloning(state, crtc, encoder))
11966 return false;
11967 }
11968
11969 return true;
11970}
11971
11972static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11973 struct drm_crtc_state *crtc_state)
11974{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011975 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011976 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011978 struct intel_crtc_state *pipe_config =
11979 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011980 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011981 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011982 bool mode_changed = needs_modeset(crtc_state);
11983
11984 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11985 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11986 return -EINVAL;
11987 }
11988
Ville Syrjälä852eb002015-06-24 22:00:07 +030011989 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011990 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011991
Maarten Lankhorstad421372015-06-15 12:33:42 +020011992 if (mode_changed && crtc_state->enable &&
11993 dev_priv->display.crtc_compute_clock &&
11994 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11995 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11996 pipe_config);
11997 if (ret)
11998 return ret;
11999 }
12000
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012001 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012002 if (dev_priv->display.compute_pipe_wm) {
12003 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
12004 if (ret)
12005 return ret;
12006 }
12007
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012008 if (INTEL_INFO(dev)->gen >= 9) {
12009 if (mode_changed)
12010 ret = skl_update_scaler_crtc(pipe_config);
12011
12012 if (!ret)
12013 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12014 pipe_config);
12015 }
12016
12017 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012018}
12019
Jani Nikula65b38e02015-04-13 11:26:56 +030012020static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012021 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12022 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012023 .atomic_begin = intel_begin_crtc_commit,
12024 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012025 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012026};
12027
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012028static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12029{
12030 struct intel_connector *connector;
12031
12032 for_each_intel_connector(dev, connector) {
12033 if (connector->base.encoder) {
12034 connector->base.state->best_encoder =
12035 connector->base.encoder;
12036 connector->base.state->crtc =
12037 connector->base.encoder->crtc;
12038 } else {
12039 connector->base.state->best_encoder = NULL;
12040 connector->base.state->crtc = NULL;
12041 }
12042 }
12043}
12044
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012045static void
Robin Schroereba905b2014-05-18 02:24:50 +020012046connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012047 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012048{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012049 int bpp = pipe_config->pipe_bpp;
12050
12051 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12052 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012053 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012054
12055 /* Don't use an invalid EDID bpc value */
12056 if (connector->base.display_info.bpc &&
12057 connector->base.display_info.bpc * 3 < bpp) {
12058 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12059 bpp, connector->base.display_info.bpc*3);
12060 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12061 }
12062
12063 /* Clamp bpp to 8 on screens without EDID 1.4 */
12064 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12065 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12066 bpp);
12067 pipe_config->pipe_bpp = 24;
12068 }
12069}
12070
12071static int
12072compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012073 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012074{
12075 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012076 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012077 struct drm_connector *connector;
12078 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012079 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012080
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012081 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012082 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012083 else if (INTEL_INFO(dev)->gen >= 5)
12084 bpp = 12*3;
12085 else
12086 bpp = 8*3;
12087
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012088
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012089 pipe_config->pipe_bpp = bpp;
12090
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012091 state = pipe_config->base.state;
12092
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012093 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012094 for_each_connector_in_state(state, connector, connector_state, i) {
12095 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012096 continue;
12097
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012098 connected_sink_compute_bpp(to_intel_connector(connector),
12099 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012100 }
12101
12102 return bpp;
12103}
12104
Daniel Vetter644db712013-09-19 14:53:58 +020012105static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12106{
12107 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12108 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012109 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012110 mode->crtc_hdisplay, mode->crtc_hsync_start,
12111 mode->crtc_hsync_end, mode->crtc_htotal,
12112 mode->crtc_vdisplay, mode->crtc_vsync_start,
12113 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12114}
12115
Daniel Vetterc0b03412013-05-28 12:05:54 +020012116static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012117 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012118 const char *context)
12119{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012120 struct drm_device *dev = crtc->base.dev;
12121 struct drm_plane *plane;
12122 struct intel_plane *intel_plane;
12123 struct intel_plane_state *state;
12124 struct drm_framebuffer *fb;
12125
12126 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12127 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012128
12129 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12130 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12131 pipe_config->pipe_bpp, pipe_config->dither);
12132 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12133 pipe_config->has_pch_encoder,
12134 pipe_config->fdi_lanes,
12135 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12136 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12137 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012138 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012139 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012140 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012141 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12142 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12143 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012144
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012145 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012146 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012147 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012148 pipe_config->dp_m2_n2.gmch_m,
12149 pipe_config->dp_m2_n2.gmch_n,
12150 pipe_config->dp_m2_n2.link_m,
12151 pipe_config->dp_m2_n2.link_n,
12152 pipe_config->dp_m2_n2.tu);
12153
Daniel Vetter55072d12014-11-20 16:10:28 +010012154 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12155 pipe_config->has_audio,
12156 pipe_config->has_infoframe);
12157
Daniel Vetterc0b03412013-05-28 12:05:54 +020012158 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012159 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012160 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012161 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12162 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012163 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012164 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12165 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012166 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12167 crtc->num_scalers,
12168 pipe_config->scaler_state.scaler_users,
12169 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012170 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12171 pipe_config->gmch_pfit.control,
12172 pipe_config->gmch_pfit.pgm_ratios,
12173 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012174 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012175 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012176 pipe_config->pch_pfit.size,
12177 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012178 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012179 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012180
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012181 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012182 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012183 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012184 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012185 pipe_config->ddi_pll_sel,
12186 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012187 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012188 pipe_config->dpll_hw_state.pll0,
12189 pipe_config->dpll_hw_state.pll1,
12190 pipe_config->dpll_hw_state.pll2,
12191 pipe_config->dpll_hw_state.pll3,
12192 pipe_config->dpll_hw_state.pll6,
12193 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012194 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012195 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012196 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012197 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012198 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12199 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12200 pipe_config->ddi_pll_sel,
12201 pipe_config->dpll_hw_state.ctrl1,
12202 pipe_config->dpll_hw_state.cfgcr1,
12203 pipe_config->dpll_hw_state.cfgcr2);
12204 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012205 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012206 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012207 pipe_config->dpll_hw_state.wrpll,
12208 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012209 } else {
12210 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12211 "fp0: 0x%x, fp1: 0x%x\n",
12212 pipe_config->dpll_hw_state.dpll,
12213 pipe_config->dpll_hw_state.dpll_md,
12214 pipe_config->dpll_hw_state.fp0,
12215 pipe_config->dpll_hw_state.fp1);
12216 }
12217
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012218 DRM_DEBUG_KMS("planes on this crtc\n");
12219 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12220 intel_plane = to_intel_plane(plane);
12221 if (intel_plane->pipe != crtc->pipe)
12222 continue;
12223
12224 state = to_intel_plane_state(plane->state);
12225 fb = state->base.fb;
12226 if (!fb) {
12227 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12228 "disabled, scaler_id = %d\n",
12229 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12230 plane->base.id, intel_plane->pipe,
12231 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12232 drm_plane_index(plane), state->scaler_id);
12233 continue;
12234 }
12235
12236 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12237 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12238 plane->base.id, intel_plane->pipe,
12239 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12240 drm_plane_index(plane));
12241 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12242 fb->base.id, fb->width, fb->height, fb->pixel_format);
12243 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12244 state->scaler_id,
12245 state->src.x1 >> 16, state->src.y1 >> 16,
12246 drm_rect_width(&state->src) >> 16,
12247 drm_rect_height(&state->src) >> 16,
12248 state->dst.x1, state->dst.y1,
12249 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12250 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012251}
12252
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012253static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012254{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012255 struct drm_device *dev = state->dev;
12256 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012257 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012258 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012259 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012260 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012261
12262 /*
12263 * Walk the connector list instead of the encoder
12264 * list to detect the problem on ddi platforms
12265 * where there's just one encoder per digital port.
12266 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012267 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012268 if (!connector_state->best_encoder)
12269 continue;
12270
12271 encoder = to_intel_encoder(connector_state->best_encoder);
12272
12273 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012274
12275 switch (encoder->type) {
12276 unsigned int port_mask;
12277 case INTEL_OUTPUT_UNKNOWN:
12278 if (WARN_ON(!HAS_DDI(dev)))
12279 break;
12280 case INTEL_OUTPUT_DISPLAYPORT:
12281 case INTEL_OUTPUT_HDMI:
12282 case INTEL_OUTPUT_EDP:
12283 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12284
12285 /* the same port mustn't appear more than once */
12286 if (used_ports & port_mask)
12287 return false;
12288
12289 used_ports |= port_mask;
12290 default:
12291 break;
12292 }
12293 }
12294
12295 return true;
12296}
12297
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012298static void
12299clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12300{
12301 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012302 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012303 struct intel_dpll_hw_state dpll_hw_state;
12304 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012305 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012306 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012307
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012308 /* FIXME: before the switch to atomic started, a new pipe_config was
12309 * kzalloc'd. Code that depends on any field being zero should be
12310 * fixed, so that the crtc_state can be safely duplicated. For now,
12311 * only fields that are know to not cause problems are preserved. */
12312
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012313 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012314 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012315 shared_dpll = crtc_state->shared_dpll;
12316 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012317 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012318 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012319
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012320 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012321
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012322 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012323 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012324 crtc_state->shared_dpll = shared_dpll;
12325 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012326 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012327 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012328}
12329
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012330static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012331intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012332 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012333{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012334 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012335 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012336 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012337 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012338 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012339 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012340 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012341
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012342 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012343
Daniel Vettere143a212013-07-04 12:01:15 +020012344 pipe_config->cpu_transcoder =
12345 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012346
Imre Deak2960bc92013-07-30 13:36:32 +030012347 /*
12348 * Sanitize sync polarity flags based on requested ones. If neither
12349 * positive or negative polarity is requested, treat this as meaning
12350 * negative polarity.
12351 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012352 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012353 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012354 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012355
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012356 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012357 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012358 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012359
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012360 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12361 pipe_config);
12362 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012363 goto fail;
12364
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012365 /*
12366 * Determine the real pipe dimensions. Note that stereo modes can
12367 * increase the actual pipe size due to the frame doubling and
12368 * insertion of additional space for blanks between the frame. This
12369 * is stored in the crtc timings. We use the requested mode to do this
12370 * computation to clearly distinguish it from the adjusted mode, which
12371 * can be changed by the connectors in the below retry loop.
12372 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012373 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012374 &pipe_config->pipe_src_w,
12375 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012376
Daniel Vettere29c22c2013-02-21 00:00:16 +010012377encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012378 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012379 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012380 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012381
Daniel Vetter135c81b2013-07-21 21:37:09 +020012382 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012383 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12384 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012385
Daniel Vetter7758a112012-07-08 19:40:39 +020012386 /* Pass our mode to the connectors and the CRTC to give them a chance to
12387 * adjust it according to limitations or connector properties, and also
12388 * a chance to reject the mode entirely.
12389 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012390 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012391 if (connector_state->crtc != crtc)
12392 continue;
12393
12394 encoder = to_intel_encoder(connector_state->best_encoder);
12395
Daniel Vetterefea6e82013-07-21 21:36:59 +020012396 if (!(encoder->compute_config(encoder, pipe_config))) {
12397 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012398 goto fail;
12399 }
12400 }
12401
Daniel Vetterff9a6752013-06-01 17:16:21 +020012402 /* Set default port clock if not overwritten by the encoder. Needs to be
12403 * done afterwards in case the encoder adjusts the mode. */
12404 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012405 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012406 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012407
Daniel Vettera43f6e02013-06-07 23:10:32 +020012408 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012409 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012410 DRM_DEBUG_KMS("CRTC fixup failed\n");
12411 goto fail;
12412 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012413
12414 if (ret == RETRY) {
12415 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12416 ret = -EINVAL;
12417 goto fail;
12418 }
12419
12420 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12421 retry = false;
12422 goto encoder_retry;
12423 }
12424
Daniel Vettere8fa4272015-08-12 11:43:34 +020012425 /* Dithering seems to not pass-through bits correctly when it should, so
12426 * only enable it on 6bpc panels. */
12427 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012428 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012429 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012430
Daniel Vetter7758a112012-07-08 19:40:39 +020012431fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012432 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012433}
12434
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012435static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012436intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012437{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012438 struct drm_crtc *crtc;
12439 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012440 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012441
Ville Syrjälä76688512014-01-10 11:28:06 +020012442 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012443 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012444 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012445
12446 /* Update hwmode for vblank functions */
12447 if (crtc->state->active)
12448 crtc->hwmode = crtc->state->adjusted_mode;
12449 else
12450 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012451
12452 /*
12453 * Update legacy state to satisfy fbc code. This can
12454 * be removed when fbc uses the atomic state.
12455 */
12456 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12457 struct drm_plane_state *plane_state = crtc->primary->state;
12458
12459 crtc->primary->fb = plane_state->fb;
12460 crtc->x = plane_state->src_x >> 16;
12461 crtc->y = plane_state->src_y >> 16;
12462 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012463 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012464}
12465
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012466static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012467{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012468 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012469
12470 if (clock1 == clock2)
12471 return true;
12472
12473 if (!clock1 || !clock2)
12474 return false;
12475
12476 diff = abs(clock1 - clock2);
12477
12478 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12479 return true;
12480
12481 return false;
12482}
12483
Daniel Vetter25c5b262012-07-08 22:08:04 +020012484#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12485 list_for_each_entry((intel_crtc), \
12486 &(dev)->mode_config.crtc_list, \
12487 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012488 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012489
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012490static bool
12491intel_compare_m_n(unsigned int m, unsigned int n,
12492 unsigned int m2, unsigned int n2,
12493 bool exact)
12494{
12495 if (m == m2 && n == n2)
12496 return true;
12497
12498 if (exact || !m || !n || !m2 || !n2)
12499 return false;
12500
12501 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12502
12503 if (m > m2) {
12504 while (m > m2) {
12505 m2 <<= 1;
12506 n2 <<= 1;
12507 }
12508 } else if (m < m2) {
12509 while (m < m2) {
12510 m <<= 1;
12511 n <<= 1;
12512 }
12513 }
12514
12515 return m == m2 && n == n2;
12516}
12517
12518static bool
12519intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12520 struct intel_link_m_n *m2_n2,
12521 bool adjust)
12522{
12523 if (m_n->tu == m2_n2->tu &&
12524 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12525 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12526 intel_compare_m_n(m_n->link_m, m_n->link_n,
12527 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12528 if (adjust)
12529 *m2_n2 = *m_n;
12530
12531 return true;
12532 }
12533
12534 return false;
12535}
12536
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012537static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012538intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012539 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012540 struct intel_crtc_state *pipe_config,
12541 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012542{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012543 bool ret = true;
12544
12545#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12546 do { \
12547 if (!adjust) \
12548 DRM_ERROR(fmt, ##__VA_ARGS__); \
12549 else \
12550 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12551 } while (0)
12552
Daniel Vetter66e985c2013-06-05 13:34:20 +020012553#define PIPE_CONF_CHECK_X(name) \
12554 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012555 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012556 "(expected 0x%08x, found 0x%08x)\n", \
12557 current_config->name, \
12558 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012559 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012560 }
12561
Daniel Vetter08a24032013-04-19 11:25:34 +020012562#define PIPE_CONF_CHECK_I(name) \
12563 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012564 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012565 "(expected %i, found %i)\n", \
12566 current_config->name, \
12567 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012568 ret = false; \
12569 }
12570
12571#define PIPE_CONF_CHECK_M_N(name) \
12572 if (!intel_compare_link_m_n(&current_config->name, \
12573 &pipe_config->name,\
12574 adjust)) { \
12575 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12576 "(expected tu %i gmch %i/%i link %i/%i, " \
12577 "found tu %i, gmch %i/%i link %i/%i)\n", \
12578 current_config->name.tu, \
12579 current_config->name.gmch_m, \
12580 current_config->name.gmch_n, \
12581 current_config->name.link_m, \
12582 current_config->name.link_n, \
12583 pipe_config->name.tu, \
12584 pipe_config->name.gmch_m, \
12585 pipe_config->name.gmch_n, \
12586 pipe_config->name.link_m, \
12587 pipe_config->name.link_n); \
12588 ret = false; \
12589 }
12590
12591#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12592 if (!intel_compare_link_m_n(&current_config->name, \
12593 &pipe_config->name, adjust) && \
12594 !intel_compare_link_m_n(&current_config->alt_name, \
12595 &pipe_config->name, adjust)) { \
12596 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12597 "(expected tu %i gmch %i/%i link %i/%i, " \
12598 "or tu %i gmch %i/%i link %i/%i, " \
12599 "found tu %i, gmch %i/%i link %i/%i)\n", \
12600 current_config->name.tu, \
12601 current_config->name.gmch_m, \
12602 current_config->name.gmch_n, \
12603 current_config->name.link_m, \
12604 current_config->name.link_n, \
12605 current_config->alt_name.tu, \
12606 current_config->alt_name.gmch_m, \
12607 current_config->alt_name.gmch_n, \
12608 current_config->alt_name.link_m, \
12609 current_config->alt_name.link_n, \
12610 pipe_config->name.tu, \
12611 pipe_config->name.gmch_m, \
12612 pipe_config->name.gmch_n, \
12613 pipe_config->name.link_m, \
12614 pipe_config->name.link_n); \
12615 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012616 }
12617
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012618/* This is required for BDW+ where there is only one set of registers for
12619 * switching between high and low RR.
12620 * This macro can be used whenever a comparison has to be made between one
12621 * hw state and multiple sw state variables.
12622 */
12623#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12624 if ((current_config->name != pipe_config->name) && \
12625 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012626 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012627 "(expected %i or %i, found %i)\n", \
12628 current_config->name, \
12629 current_config->alt_name, \
12630 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012631 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012632 }
12633
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012634#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12635 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012636 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012637 "(expected %i, found %i)\n", \
12638 current_config->name & (mask), \
12639 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012640 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012641 }
12642
Ville Syrjälä5e550652013-09-06 23:29:07 +030012643#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12644 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012645 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012646 "(expected %i, found %i)\n", \
12647 current_config->name, \
12648 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012649 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012650 }
12651
Daniel Vetterbb760062013-06-06 14:55:52 +020012652#define PIPE_CONF_QUIRK(quirk) \
12653 ((current_config->quirks | pipe_config->quirks) & (quirk))
12654
Daniel Vettereccb1402013-05-22 00:50:22 +020012655 PIPE_CONF_CHECK_I(cpu_transcoder);
12656
Daniel Vetter08a24032013-04-19 11:25:34 +020012657 PIPE_CONF_CHECK_I(has_pch_encoder);
12658 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012659 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012660
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012661 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012662 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012663
12664 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012665 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012666
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012667 PIPE_CONF_CHECK_I(has_drrs);
12668 if (current_config->has_drrs)
12669 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12670 } else
12671 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012672
Jani Nikulaa65347b2015-11-27 12:21:46 +020012673 PIPE_CONF_CHECK_I(has_dsi_encoder);
12674
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012675 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12676 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12677 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12678 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12679 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12680 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012681
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012688
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012689 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012690 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012691 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12692 IS_VALLEYVIEW(dev))
12693 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012694 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012695
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012696 PIPE_CONF_CHECK_I(has_audio);
12697
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012698 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012699 DRM_MODE_FLAG_INTERLACE);
12700
Daniel Vetterbb760062013-06-06 14:55:52 +020012701 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012702 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012703 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012704 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012705 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012706 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012707 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012708 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012709 DRM_MODE_FLAG_NVSYNC);
12710 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012711
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012712 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012713 /* pfit ratios are autocomputed by the hw on gen4+ */
12714 if (INTEL_INFO(dev)->gen < 4)
12715 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012716 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012717
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012718 if (!adjust) {
12719 PIPE_CONF_CHECK_I(pipe_src_w);
12720 PIPE_CONF_CHECK_I(pipe_src_h);
12721
12722 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12723 if (current_config->pch_pfit.enabled) {
12724 PIPE_CONF_CHECK_X(pch_pfit.pos);
12725 PIPE_CONF_CHECK_X(pch_pfit.size);
12726 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012727
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012728 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12729 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012730
Jesse Barnese59150d2014-01-07 13:30:45 -080012731 /* BDW+ don't expose a synchronous way to read the state */
12732 if (IS_HASWELL(dev))
12733 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012734
Ville Syrjälä282740f2013-09-04 18:30:03 +030012735 PIPE_CONF_CHECK_I(double_wide);
12736
Daniel Vetter26804af2014-06-25 22:01:55 +030012737 PIPE_CONF_CHECK_X(ddi_pll_sel);
12738
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012739 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012740 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012741 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012742 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12743 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012744 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012745 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012746 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12747 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12748 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012749
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012750 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12751 PIPE_CONF_CHECK_I(pipe_bpp);
12752
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012753 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012754 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012755
Daniel Vetter66e985c2013-06-05 13:34:20 +020012756#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012757#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012758#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012759#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012760#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012761#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012762#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012763
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012764 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012765}
12766
Damien Lespiau08db6652014-11-04 17:06:52 +000012767static void check_wm_state(struct drm_device *dev)
12768{
12769 struct drm_i915_private *dev_priv = dev->dev_private;
12770 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12771 struct intel_crtc *intel_crtc;
12772 int plane;
12773
12774 if (INTEL_INFO(dev)->gen < 9)
12775 return;
12776
12777 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12778 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12779
12780 for_each_intel_crtc(dev, intel_crtc) {
12781 struct skl_ddb_entry *hw_entry, *sw_entry;
12782 const enum pipe pipe = intel_crtc->pipe;
12783
12784 if (!intel_crtc->active)
12785 continue;
12786
12787 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012788 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012789 hw_entry = &hw_ddb.plane[pipe][plane];
12790 sw_entry = &sw_ddb->plane[pipe][plane];
12791
12792 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12793 continue;
12794
12795 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12796 "(expected (%u,%u), found (%u,%u))\n",
12797 pipe_name(pipe), plane + 1,
12798 sw_entry->start, sw_entry->end,
12799 hw_entry->start, hw_entry->end);
12800 }
12801
12802 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012803 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12804 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012805
12806 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12807 continue;
12808
12809 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12810 "(expected (%u,%u), found (%u,%u))\n",
12811 pipe_name(pipe),
12812 sw_entry->start, sw_entry->end,
12813 hw_entry->start, hw_entry->end);
12814 }
12815}
12816
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012817static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012818check_connector_state(struct drm_device *dev,
12819 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012821 struct drm_connector_state *old_conn_state;
12822 struct drm_connector *connector;
12823 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012824
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012825 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12826 struct drm_encoder *encoder = connector->encoder;
12827 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012828
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012829 /* This also checks the encoder/connector hw state with the
12830 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012831 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012832
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012833 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012834 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012835 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012836}
12837
12838static void
12839check_encoder_state(struct drm_device *dev)
12840{
12841 struct intel_encoder *encoder;
12842 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012843
Damien Lespiaub2784e12014-08-05 11:29:37 +010012844 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012845 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012846 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012847
12848 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12849 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012850 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012851
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012852 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012853 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854 continue;
12855 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012856
12857 I915_STATE_WARN(connector->base.state->crtc !=
12858 encoder->base.crtc,
12859 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012860 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012861
Rob Clarke2c719b2014-12-15 13:56:32 -050012862 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863 "encoder's enabled state mismatch "
12864 "(expected %i, found %i)\n",
12865 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012866
12867 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012868 bool active;
12869
12870 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012871 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012872 "encoder detached but still enabled on pipe %c.\n",
12873 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012874 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012875 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012876}
12877
12878static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012879check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012880{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012882 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012883 struct drm_crtc_state *old_crtc_state;
12884 struct drm_crtc *crtc;
12885 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012886
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012887 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12889 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012890 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012891
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012892 if (!needs_modeset(crtc->state) &&
12893 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012894 continue;
12895
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012896 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12897 pipe_config = to_intel_crtc_state(old_crtc_state);
12898 memset(pipe_config, 0, sizeof(*pipe_config));
12899 pipe_config->base.crtc = crtc;
12900 pipe_config->base.state = old_state;
12901
12902 DRM_DEBUG_KMS("[CRTC:%d]\n",
12903 crtc->base.id);
12904
12905 active = dev_priv->display.get_pipe_config(intel_crtc,
12906 pipe_config);
12907
12908 /* hw state is inconsistent with the pipe quirk */
12909 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12910 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12911 active = crtc->state->active;
12912
12913 I915_STATE_WARN(crtc->state->active != active,
12914 "crtc active state doesn't match with hw state "
12915 "(expected %i, found %i)\n", crtc->state->active, active);
12916
12917 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12918 "transitional active state does not match atomic hw state "
12919 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12920
12921 for_each_encoder_on_crtc(dev, crtc, encoder) {
12922 enum pipe pipe;
12923
12924 active = encoder->get_hw_state(encoder, &pipe);
12925 I915_STATE_WARN(active != crtc->state->active,
12926 "[ENCODER:%i] active %i with crtc active %i\n",
12927 encoder->base.base.id, active, crtc->state->active);
12928
12929 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12930 "Encoder connected to wrong pipe %c\n",
12931 pipe_name(pipe));
12932
12933 if (active)
12934 encoder->get_config(encoder, pipe_config);
12935 }
12936
12937 if (!crtc->state->active)
12938 continue;
12939
12940 sw_config = to_intel_crtc_state(crtc->state);
12941 if (!intel_pipe_config_compare(dev, sw_config,
12942 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012943 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012944 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012945 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012946 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012947 "[sw state]");
12948 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012949 }
12950}
12951
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012952static void
12953check_shared_dpll_state(struct drm_device *dev)
12954{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012955 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012956 struct intel_crtc *crtc;
12957 struct intel_dpll_hw_state dpll_hw_state;
12958 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012959
12960 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12961 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12962 int enabled_crtcs = 0, active_crtcs = 0;
12963 bool active;
12964
12965 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12966
12967 DRM_DEBUG_KMS("%s\n", pll->name);
12968
12969 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12970
Rob Clarke2c719b2014-12-15 13:56:32 -050012971 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012972 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012973 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012974 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012975 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012976 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012977 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012978 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012979 "pll on state mismatch (expected %i, found %i)\n",
12980 pll->on, active);
12981
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012982 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012983 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012984 enabled_crtcs++;
12985 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12986 active_crtcs++;
12987 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012988 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012989 "pll active crtcs mismatch (expected %i, found %i)\n",
12990 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012991 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012992 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012993 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012994
Rob Clarke2c719b2014-12-15 13:56:32 -050012995 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012996 sizeof(dpll_hw_state)),
12997 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012998 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012999}
13000
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013001static void
13002intel_modeset_check_state(struct drm_device *dev,
13003 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013004{
Damien Lespiau08db6652014-11-04 17:06:52 +000013005 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013006 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013007 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013008 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013009 check_shared_dpll_state(dev);
13010}
13011
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013012void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013013 int dotclock)
13014{
13015 /*
13016 * FDI already provided one idea for the dotclock.
13017 * Yell if the encoder disagrees.
13018 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013019 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013020 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013021 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013022}
13023
Ville Syrjälä80715b22014-05-15 20:23:23 +030013024static void update_scanline_offset(struct intel_crtc *crtc)
13025{
13026 struct drm_device *dev = crtc->base.dev;
13027
13028 /*
13029 * The scanline counter increments at the leading edge of hsync.
13030 *
13031 * On most platforms it starts counting from vtotal-1 on the
13032 * first active line. That means the scanline counter value is
13033 * always one less than what we would expect. Ie. just after
13034 * start of vblank, which also occurs at start of hsync (on the
13035 * last active line), the scanline counter will read vblank_start-1.
13036 *
13037 * On gen2 the scanline counter starts counting from 1 instead
13038 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13039 * to keep the value positive), instead of adding one.
13040 *
13041 * On HSW+ the behaviour of the scanline counter depends on the output
13042 * type. For DP ports it behaves like most other platforms, but on HDMI
13043 * there's an extra 1 line difference. So we need to add two instead of
13044 * one to the value.
13045 */
13046 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013047 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013048 int vtotal;
13049
Ville Syrjälä124abe02015-09-08 13:40:45 +030013050 vtotal = adjusted_mode->crtc_vtotal;
13051 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013052 vtotal /= 2;
13053
13054 crtc->scanline_offset = vtotal - 1;
13055 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013056 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013057 crtc->scanline_offset = 2;
13058 } else
13059 crtc->scanline_offset = 1;
13060}
13061
Maarten Lankhorstad421372015-06-15 12:33:42 +020013062static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013063{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013064 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013065 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013066 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013067 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013068 struct intel_crtc_state *intel_crtc_state;
13069 struct drm_crtc *crtc;
13070 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013071 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013072
13073 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013074 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013075
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013076 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013077 int dpll;
13078
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013079 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013080 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013081 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013082
Maarten Lankhorstad421372015-06-15 12:33:42 +020013083 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013084 continue;
13085
Maarten Lankhorstad421372015-06-15 12:33:42 +020013086 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013087
Maarten Lankhorstad421372015-06-15 12:33:42 +020013088 if (!shared_dpll)
13089 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13090
13091 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013092 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013093}
13094
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013095/*
13096 * This implements the workaround described in the "notes" section of the mode
13097 * set sequence documentation. When going from no pipes or single pipe to
13098 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13099 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13100 */
13101static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13102{
13103 struct drm_crtc_state *crtc_state;
13104 struct intel_crtc *intel_crtc;
13105 struct drm_crtc *crtc;
13106 struct intel_crtc_state *first_crtc_state = NULL;
13107 struct intel_crtc_state *other_crtc_state = NULL;
13108 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13109 int i;
13110
13111 /* look at all crtc's that are going to be enabled in during modeset */
13112 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13113 intel_crtc = to_intel_crtc(crtc);
13114
13115 if (!crtc_state->active || !needs_modeset(crtc_state))
13116 continue;
13117
13118 if (first_crtc_state) {
13119 other_crtc_state = to_intel_crtc_state(crtc_state);
13120 break;
13121 } else {
13122 first_crtc_state = to_intel_crtc_state(crtc_state);
13123 first_pipe = intel_crtc->pipe;
13124 }
13125 }
13126
13127 /* No workaround needed? */
13128 if (!first_crtc_state)
13129 return 0;
13130
13131 /* w/a possibly needed, check how many crtc's are already enabled. */
13132 for_each_intel_crtc(state->dev, intel_crtc) {
13133 struct intel_crtc_state *pipe_config;
13134
13135 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13136 if (IS_ERR(pipe_config))
13137 return PTR_ERR(pipe_config);
13138
13139 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13140
13141 if (!pipe_config->base.active ||
13142 needs_modeset(&pipe_config->base))
13143 continue;
13144
13145 /* 2 or more enabled crtcs means no need for w/a */
13146 if (enabled_pipe != INVALID_PIPE)
13147 return 0;
13148
13149 enabled_pipe = intel_crtc->pipe;
13150 }
13151
13152 if (enabled_pipe != INVALID_PIPE)
13153 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13154 else if (other_crtc_state)
13155 other_crtc_state->hsw_workaround_pipe = first_pipe;
13156
13157 return 0;
13158}
13159
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013160static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13161{
13162 struct drm_crtc *crtc;
13163 struct drm_crtc_state *crtc_state;
13164 int ret = 0;
13165
13166 /* add all active pipes to the state */
13167 for_each_crtc(state->dev, crtc) {
13168 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13169 if (IS_ERR(crtc_state))
13170 return PTR_ERR(crtc_state);
13171
13172 if (!crtc_state->active || needs_modeset(crtc_state))
13173 continue;
13174
13175 crtc_state->mode_changed = true;
13176
13177 ret = drm_atomic_add_affected_connectors(state, crtc);
13178 if (ret)
13179 break;
13180
13181 ret = drm_atomic_add_affected_planes(state, crtc);
13182 if (ret)
13183 break;
13184 }
13185
13186 return ret;
13187}
13188
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013189static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013190{
13191 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013192 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013193 int ret;
13194
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013195 if (!check_digital_port_conflicts(state)) {
13196 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13197 return -EINVAL;
13198 }
13199
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013200 /*
13201 * See if the config requires any additional preparation, e.g.
13202 * to adjust global state with pipes off. We need to do this
13203 * here so we can get the modeset_pipe updated config for the new
13204 * mode set on this crtc. For other crtcs we need to use the
13205 * adjusted_mode bits in the crtc directly.
13206 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013207 if (dev_priv->display.modeset_calc_cdclk) {
13208 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013209
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013210 ret = dev_priv->display.modeset_calc_cdclk(state);
13211
13212 cdclk = to_intel_atomic_state(state)->cdclk;
13213 if (!ret && cdclk != dev_priv->cdclk_freq)
13214 ret = intel_modeset_all_pipes(state);
13215
13216 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013217 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013218 } else
13219 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013220
Maarten Lankhorstad421372015-06-15 12:33:42 +020013221 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013222
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013223 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013224 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013225
Maarten Lankhorstad421372015-06-15 12:33:42 +020013226 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013227}
13228
Matt Roperaa363132015-09-24 15:53:18 -070013229/*
13230 * Handle calculation of various watermark data at the end of the atomic check
13231 * phase. The code here should be run after the per-crtc and per-plane 'check'
13232 * handlers to ensure that all derived state has been updated.
13233 */
13234static void calc_watermark_data(struct drm_atomic_state *state)
13235{
13236 struct drm_device *dev = state->dev;
13237 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13238 struct drm_crtc *crtc;
13239 struct drm_crtc_state *cstate;
13240 struct drm_plane *plane;
13241 struct drm_plane_state *pstate;
13242
13243 /*
13244 * Calculate watermark configuration details now that derived
13245 * plane/crtc state is all properly updated.
13246 */
13247 drm_for_each_crtc(crtc, dev) {
13248 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13249 crtc->state;
13250
13251 if (cstate->active)
13252 intel_state->wm_config.num_pipes_active++;
13253 }
13254 drm_for_each_legacy_plane(plane, dev) {
13255 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13256 plane->state;
13257
13258 if (!to_intel_plane_state(pstate)->visible)
13259 continue;
13260
13261 intel_state->wm_config.sprites_enabled = true;
13262 if (pstate->crtc_w != pstate->src_w >> 16 ||
13263 pstate->crtc_h != pstate->src_h >> 16)
13264 intel_state->wm_config.sprites_scaled = true;
13265 }
13266}
13267
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013268/**
13269 * intel_atomic_check - validate state object
13270 * @dev: drm device
13271 * @state: state to validate
13272 */
13273static int intel_atomic_check(struct drm_device *dev,
13274 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013275{
Matt Roperaa363132015-09-24 15:53:18 -070013276 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013277 struct drm_crtc *crtc;
13278 struct drm_crtc_state *crtc_state;
13279 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013280 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013281
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013282 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013283 if (ret)
13284 return ret;
13285
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013286 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013287 struct intel_crtc_state *pipe_config =
13288 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013289
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013290 memset(&to_intel_crtc(crtc)->atomic, 0,
13291 sizeof(struct intel_crtc_atomic_commit));
13292
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013293 /* Catch I915_MODE_FLAG_INHERITED */
13294 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13295 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013296
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013297 if (!crtc_state->enable) {
13298 if (needs_modeset(crtc_state))
13299 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013300 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013301 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013302
Daniel Vetter26495482015-07-15 14:15:52 +020013303 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013304 continue;
13305
Daniel Vetter26495482015-07-15 14:15:52 +020013306 /* FIXME: For only active_changed we shouldn't need to do any
13307 * state recomputation at all. */
13308
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013309 ret = drm_atomic_add_affected_connectors(state, crtc);
13310 if (ret)
13311 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013312
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013313 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013314 if (ret)
13315 return ret;
13316
Jani Nikula73831232015-11-19 10:26:30 +020013317 if (i915.fastboot &&
13318 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013319 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013320 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013321 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013322 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013323 }
13324
13325 if (needs_modeset(crtc_state)) {
13326 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013327
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013328 ret = drm_atomic_add_affected_planes(state, crtc);
13329 if (ret)
13330 return ret;
13331 }
13332
Daniel Vetter26495482015-07-15 14:15:52 +020013333 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13334 needs_modeset(crtc_state) ?
13335 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013336 }
13337
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013338 if (any_ms) {
13339 ret = intel_modeset_checks(state);
13340
13341 if (ret)
13342 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013343 } else
Matt Roperaa363132015-09-24 15:53:18 -070013344 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013345
Matt Roperaa363132015-09-24 15:53:18 -070013346 ret = drm_atomic_helper_check_planes(state->dev, state);
13347 if (ret)
13348 return ret;
13349
13350 calc_watermark_data(state);
13351
13352 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013353}
13354
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013355static int intel_atomic_prepare_commit(struct drm_device *dev,
13356 struct drm_atomic_state *state,
13357 bool async)
13358{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013359 struct drm_i915_private *dev_priv = dev->dev_private;
13360 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013361 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013362 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013363 struct drm_crtc *crtc;
13364 int i, ret;
13365
13366 if (async) {
13367 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13368 return -EINVAL;
13369 }
13370
13371 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13372 ret = intel_crtc_wait_for_pending_flips(crtc);
13373 if (ret)
13374 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013375
13376 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13377 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013378 }
13379
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013380 ret = mutex_lock_interruptible(&dev->struct_mutex);
13381 if (ret)
13382 return ret;
13383
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013384 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013385 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13386 u32 reset_counter;
13387
13388 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13389 mutex_unlock(&dev->struct_mutex);
13390
13391 for_each_plane_in_state(state, plane, plane_state, i) {
13392 struct intel_plane_state *intel_plane_state =
13393 to_intel_plane_state(plane_state);
13394
13395 if (!intel_plane_state->wait_req)
13396 continue;
13397
13398 ret = __i915_wait_request(intel_plane_state->wait_req,
13399 reset_counter, true,
13400 NULL, NULL);
13401
13402 /* Swallow -EIO errors to allow updates during hw lockup. */
13403 if (ret == -EIO)
13404 ret = 0;
13405
13406 if (ret)
13407 break;
13408 }
13409
13410 if (!ret)
13411 return 0;
13412
13413 mutex_lock(&dev->struct_mutex);
13414 drm_atomic_helper_cleanup_planes(dev, state);
13415 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013416
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013417 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013418 return ret;
13419}
13420
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013421/**
13422 * intel_atomic_commit - commit validated state object
13423 * @dev: DRM device
13424 * @state: the top-level driver state object
13425 * @async: asynchronous commit
13426 *
13427 * This function commits a top-level state object that has been validated
13428 * with drm_atomic_helper_check().
13429 *
13430 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13431 * we can only handle plane-related operations and do not yet support
13432 * asynchronous commit.
13433 *
13434 * RETURNS
13435 * Zero for success or -errno.
13436 */
13437static int intel_atomic_commit(struct drm_device *dev,
13438 struct drm_atomic_state *state,
13439 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013440{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013441 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013442 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013443 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013444 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013445 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013446 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013447
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013448 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013449 if (ret) {
13450 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013451 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013452 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013453
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013454 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013455 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013456
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013457 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13459
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013460 if (!needs_modeset(crtc->state))
13461 continue;
13462
13463 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013464 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013465
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013466 if (crtc_state->active) {
13467 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13468 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013469 intel_crtc->active = false;
13470 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013471
13472 /*
13473 * Underruns don't always raise
13474 * interrupts, so check manually.
13475 */
13476 intel_check_cpu_fifo_underruns(dev_priv);
13477 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013478
13479 if (!crtc->state->active)
13480 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013481 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013482 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013483
Daniel Vetterea9d7582012-07-10 10:42:52 +020013484 /* Only after disabling all output pipelines that will be changed can we
13485 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013486 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013487
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013488 if (any_ms) {
13489 intel_shared_dpll_commit(state);
13490
13491 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013492 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013493 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013494
Daniel Vettera6778b32012-07-02 09:56:42 +020013495 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013496 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13498 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013499 bool update_pipe = !modeset &&
13500 to_intel_crtc_state(crtc->state)->update_pipe;
13501 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013502
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013503 if (modeset)
13504 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13505
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013506 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013507 update_scanline_offset(to_intel_crtc(crtc));
13508 dev_priv->display.crtc_enable(crtc);
13509 }
13510
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013511 if (update_pipe) {
13512 put_domains = modeset_get_crtc_power_domains(crtc);
13513
13514 /* make sure intel_modeset_check_state runs */
13515 any_ms = true;
13516 }
13517
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013518 if (!modeset)
13519 intel_pre_plane_update(intel_crtc);
13520
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013521 if (crtc->state->active &&
13522 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013523 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013524
13525 if (put_domains)
13526 modeset_put_power_domains(dev_priv, put_domains);
13527
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013528 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013529
13530 if (modeset)
13531 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013532 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013533
Daniel Vettera6778b32012-07-02 09:56:42 +020013534 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013535
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013536 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013537
13538 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013539 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013540 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013541
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013542 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013543 intel_modeset_check_state(dev, state);
13544
13545 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013546
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013547 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013548}
13549
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013550void intel_crtc_restore_mode(struct drm_crtc *crtc)
13551{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013552 struct drm_device *dev = crtc->dev;
13553 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013554 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013555 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013556
13557 state = drm_atomic_state_alloc(dev);
13558 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013559 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013560 crtc->base.id);
13561 return;
13562 }
13563
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013564 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013565
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013566retry:
13567 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13568 ret = PTR_ERR_OR_ZERO(crtc_state);
13569 if (!ret) {
13570 if (!crtc_state->active)
13571 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013572
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013573 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013574 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013575 }
13576
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013577 if (ret == -EDEADLK) {
13578 drm_atomic_state_clear(state);
13579 drm_modeset_backoff(state->acquire_ctx);
13580 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013581 }
13582
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013583 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013584out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013585 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013586}
13587
Daniel Vetter25c5b262012-07-08 22:08:04 +020013588#undef for_each_intel_crtc_masked
13589
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013590static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013591 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013592 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013593 .destroy = intel_crtc_destroy,
13594 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013595 .atomic_duplicate_state = intel_crtc_duplicate_state,
13596 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013597};
13598
Daniel Vetter53589012013-06-05 13:34:16 +020013599static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13600 struct intel_shared_dpll *pll,
13601 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013602{
Daniel Vetter53589012013-06-05 13:34:16 +020013603 uint32_t val;
13604
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013605 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013606 return false;
13607
Daniel Vetter53589012013-06-05 13:34:16 +020013608 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013609 hw_state->dpll = val;
13610 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13611 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013612
13613 return val & DPLL_VCO_ENABLE;
13614}
13615
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013616static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13617 struct intel_shared_dpll *pll)
13618{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013619 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13620 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013621}
13622
Daniel Vettere7b903d2013-06-05 13:34:14 +020013623static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13624 struct intel_shared_dpll *pll)
13625{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013626 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013627 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013628
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013629 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013630
13631 /* Wait for the clocks to stabilize. */
13632 POSTING_READ(PCH_DPLL(pll->id));
13633 udelay(150);
13634
13635 /* The pixel multiplier can only be updated once the
13636 * DPLL is enabled and the clocks are stable.
13637 *
13638 * So write it again.
13639 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013640 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013641 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013642 udelay(200);
13643}
13644
13645static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13646 struct intel_shared_dpll *pll)
13647{
13648 struct drm_device *dev = dev_priv->dev;
13649 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013650
13651 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013652 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013653 if (intel_crtc_to_shared_dpll(crtc) == pll)
13654 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13655 }
13656
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013657 I915_WRITE(PCH_DPLL(pll->id), 0);
13658 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013659 udelay(200);
13660}
13661
Daniel Vetter46edb022013-06-05 13:34:12 +020013662static char *ibx_pch_dpll_names[] = {
13663 "PCH DPLL A",
13664 "PCH DPLL B",
13665};
13666
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013667static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013668{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013670 int i;
13671
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013672 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013673
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013674 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013675 dev_priv->shared_dplls[i].id = i;
13676 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013677 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013678 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13679 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013680 dev_priv->shared_dplls[i].get_hw_state =
13681 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013682 }
13683}
13684
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013685static void intel_shared_dpll_init(struct drm_device *dev)
13686{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013688
Daniel Vetter9cd86932014-06-25 22:01:57 +030013689 if (HAS_DDI(dev))
13690 intel_ddi_pll_init(dev);
13691 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013692 ibx_pch_dpll_init(dev);
13693 else
13694 dev_priv->num_shared_dpll = 0;
13695
13696 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013697}
13698
Matt Roper6beb8c232014-12-01 15:40:14 -080013699/**
13700 * intel_prepare_plane_fb - Prepare fb for usage on plane
13701 * @plane: drm plane to prepare for
13702 * @fb: framebuffer to prepare for presentation
13703 *
13704 * Prepares a framebuffer for usage on a display plane. Generally this
13705 * involves pinning the underlying object and updating the frontbuffer tracking
13706 * bits. Some older platforms need special physical address handling for
13707 * cursor planes.
13708 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013709 * Must be called with struct_mutex held.
13710 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013711 * Returns 0 on success, negative error code on failure.
13712 */
13713int
13714intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013715 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013716{
13717 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013718 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013719 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013720 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013721 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013722 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013723
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013724 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013725 return 0;
13726
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013727 if (old_obj) {
13728 struct drm_crtc_state *crtc_state =
13729 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13730
13731 /* Big Hammer, we also need to ensure that any pending
13732 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13733 * current scanout is retired before unpinning the old
13734 * framebuffer. Note that we rely on userspace rendering
13735 * into the buffer attached to the pipe they are waiting
13736 * on. If not, userspace generates a GPU hang with IPEHR
13737 * point to the MI_WAIT_FOR_EVENT.
13738 *
13739 * This should only fail upon a hung GPU, in which case we
13740 * can safely continue.
13741 */
13742 if (needs_modeset(crtc_state))
13743 ret = i915_gem_object_wait_rendering(old_obj, true);
13744
13745 /* Swallow -EIO errors to allow updates during hw lockup. */
13746 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013747 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013748 }
13749
Alex Goins3c28ff22015-11-25 18:43:39 -080013750 /* For framebuffer backed by dmabuf, wait for fence */
13751 if (obj && obj->base.dma_buf) {
13752 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13753 false, true,
13754 MAX_SCHEDULE_TIMEOUT);
13755 if (ret == -ERESTARTSYS)
13756 return ret;
13757
13758 WARN_ON(ret < 0);
13759 }
13760
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013761 if (!obj) {
13762 ret = 0;
13763 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013764 INTEL_INFO(dev)->cursor_needs_physical) {
13765 int align = IS_I830(dev) ? 16 * 1024 : 256;
13766 ret = i915_gem_object_attach_phys(obj, align);
13767 if (ret)
13768 DRM_DEBUG_KMS("failed to attach phys object\n");
13769 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013770 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013771 }
13772
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013773 if (ret == 0) {
13774 if (obj) {
13775 struct intel_plane_state *plane_state =
13776 to_intel_plane_state(new_state);
13777
13778 i915_gem_request_assign(&plane_state->wait_req,
13779 obj->last_write_req);
13780 }
13781
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013782 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013783 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013784
Matt Roper6beb8c232014-12-01 15:40:14 -080013785 return ret;
13786}
13787
Matt Roper38f3ce32014-12-02 07:45:25 -080013788/**
13789 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13790 * @plane: drm plane to clean up for
13791 * @fb: old framebuffer that was on plane
13792 *
13793 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013794 *
13795 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013796 */
13797void
13798intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013799 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013800{
13801 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013802 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013803 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013804 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13805 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013806
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013807 old_intel_state = to_intel_plane_state(old_state);
13808
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013809 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013810 return;
13811
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013812 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13813 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013814 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013815
13816 /* prepare_fb aborted? */
13817 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13818 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13819 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013820
13821 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13822
Matt Roper465c1202014-05-29 08:06:54 -070013823}
13824
Chandra Konduru6156a452015-04-27 13:48:39 -070013825int
13826skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13827{
13828 int max_scale;
13829 struct drm_device *dev;
13830 struct drm_i915_private *dev_priv;
13831 int crtc_clock, cdclk;
13832
13833 if (!intel_crtc || !crtc_state)
13834 return DRM_PLANE_HELPER_NO_SCALING;
13835
13836 dev = intel_crtc->base.dev;
13837 dev_priv = dev->dev_private;
13838 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013839 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013840
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013841 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013842 return DRM_PLANE_HELPER_NO_SCALING;
13843
13844 /*
13845 * skl max scale is lower of:
13846 * close to 3 but not 3, -1 is for that purpose
13847 * or
13848 * cdclk/crtc_clock
13849 */
13850 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13851
13852 return max_scale;
13853}
13854
Matt Roper465c1202014-05-29 08:06:54 -070013855static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013856intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013857 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013858 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013859{
Matt Roper2b875c22014-12-01 15:40:13 -080013860 struct drm_crtc *crtc = state->base.crtc;
13861 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013862 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013863 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13864 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013865
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013866 /* use scaler when colorkey is not required */
13867 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013868 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013869 min_scale = 1;
13870 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013871 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013872 }
Sonika Jindald8106362015-04-10 14:37:28 +053013873
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013874 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13875 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013876 min_scale, max_scale,
13877 can_position, true,
13878 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013879}
13880
Gustavo Padovan14af2932014-10-24 14:51:31 +010013881static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013882intel_commit_primary_plane(struct drm_plane *plane,
13883 struct intel_plane_state *state)
13884{
Matt Roper2b875c22014-12-01 15:40:13 -080013885 struct drm_crtc *crtc = state->base.crtc;
13886 struct drm_framebuffer *fb = state->base.fb;
13887 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013888 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013889
Matt Roperea2c67b2014-12-23 10:41:52 -080013890 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013891
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013892 dev_priv->display.update_primary_plane(crtc, fb,
13893 state->src.x1 >> 16,
13894 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013895}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013896
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013897static void
13898intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013899 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013900{
13901 struct drm_device *dev = plane->dev;
13902 struct drm_i915_private *dev_priv = dev->dev_private;
13903
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013904 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13905}
13906
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013907static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13908 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013909{
13910 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013912 struct intel_crtc_state *old_intel_state =
13913 to_intel_crtc_state(old_crtc_state);
13914 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013915
Matt Roperc34c9ee2014-12-23 10:41:50 -080013916 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013917 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013918
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013919 if (modeset)
13920 return;
13921
13922 if (to_intel_crtc_state(crtc->state)->update_pipe)
13923 intel_update_pipe_config(intel_crtc, old_intel_state);
13924 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013925 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013926}
13927
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013928static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13929 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013930{
Matt Roper32b7eee2014-12-24 07:59:06 -080013931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013932
Maarten Lankhorst62852622015-09-23 16:29:38 +020013933 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013934}
13935
Matt Ropercf4c7c12014-12-04 10:27:42 -080013936/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013937 * intel_plane_destroy - destroy a plane
13938 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013939 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013940 * Common destruction function for all types of planes (primary, cursor,
13941 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013942 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013943void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013944{
13945 struct intel_plane *intel_plane = to_intel_plane(plane);
13946 drm_plane_cleanup(plane);
13947 kfree(intel_plane);
13948}
13949
Matt Roper65a3fea2015-01-21 16:35:42 -080013950const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013951 .update_plane = drm_atomic_helper_update_plane,
13952 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013953 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013954 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013955 .atomic_get_property = intel_plane_atomic_get_property,
13956 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013957 .atomic_duplicate_state = intel_plane_duplicate_state,
13958 .atomic_destroy_state = intel_plane_destroy_state,
13959
Matt Roper465c1202014-05-29 08:06:54 -070013960};
13961
13962static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13963 int pipe)
13964{
13965 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013966 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013967 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013968 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013969
13970 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13971 if (primary == NULL)
13972 return NULL;
13973
Matt Roper8e7d6882015-01-21 16:35:41 -080013974 state = intel_create_plane_state(&primary->base);
13975 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013976 kfree(primary);
13977 return NULL;
13978 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013979 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013980
Matt Roper465c1202014-05-29 08:06:54 -070013981 primary->can_scale = false;
13982 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013983 if (INTEL_INFO(dev)->gen >= 9) {
13984 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013985 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013986 }
Matt Roper465c1202014-05-29 08:06:54 -070013987 primary->pipe = pipe;
13988 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013989 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013990 primary->check_plane = intel_check_primary_plane;
13991 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013992 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013993 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13994 primary->plane = !pipe;
13995
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013996 if (INTEL_INFO(dev)->gen >= 9) {
13997 intel_primary_formats = skl_primary_formats;
13998 num_formats = ARRAY_SIZE(skl_primary_formats);
13999 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014000 intel_primary_formats = i965_primary_formats;
14001 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014002 } else {
14003 intel_primary_formats = i8xx_primary_formats;
14004 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070014005 }
14006
14007 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014008 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014009 intel_primary_formats, num_formats,
14010 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014011
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014012 if (INTEL_INFO(dev)->gen >= 4)
14013 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014014
Matt Roperea2c67b2014-12-23 10:41:52 -080014015 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14016
Matt Roper465c1202014-05-29 08:06:54 -070014017 return &primary->base;
14018}
14019
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014020void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14021{
14022 if (!dev->mode_config.rotation_property) {
14023 unsigned long flags = BIT(DRM_ROTATE_0) |
14024 BIT(DRM_ROTATE_180);
14025
14026 if (INTEL_INFO(dev)->gen >= 9)
14027 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14028
14029 dev->mode_config.rotation_property =
14030 drm_mode_create_rotation_property(dev, flags);
14031 }
14032 if (dev->mode_config.rotation_property)
14033 drm_object_attach_property(&plane->base.base,
14034 dev->mode_config.rotation_property,
14035 plane->base.state->rotation);
14036}
14037
Matt Roper3d7d6512014-06-10 08:28:13 -070014038static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014039intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014040 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014041 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014042{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014043 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014044 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014045 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014046 unsigned stride;
14047 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014048
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014049 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14050 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014051 DRM_PLANE_HELPER_NO_SCALING,
14052 DRM_PLANE_HELPER_NO_SCALING,
14053 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014054 if (ret)
14055 return ret;
14056
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014057 /* if we want to turn off the cursor ignore width and height */
14058 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014059 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014060
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014061 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014062 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014063 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14064 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014065 return -EINVAL;
14066 }
14067
Matt Roperea2c67b2014-12-23 10:41:52 -080014068 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14069 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014070 DRM_DEBUG_KMS("buffer is too small\n");
14071 return -ENOMEM;
14072 }
14073
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014074 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014075 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014076 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014077 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014078
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014079 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014080}
14081
Matt Roperf4a2cf22014-12-01 15:40:12 -080014082static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014083intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014084 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014085{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014086 intel_crtc_update_cursor(crtc, false);
14087}
14088
14089static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014090intel_commit_cursor_plane(struct drm_plane *plane,
14091 struct intel_plane_state *state)
14092{
Matt Roper2b875c22014-12-01 15:40:13 -080014093 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014094 struct drm_device *dev = plane->dev;
14095 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014096 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014097 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014098
Matt Roperea2c67b2014-12-23 10:41:52 -080014099 crtc = crtc ? crtc : plane->crtc;
14100 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014101
Gustavo Padovana912f122014-12-01 15:40:10 -080014102 if (intel_crtc->cursor_bo == obj)
14103 goto update;
14104
Matt Roperf4a2cf22014-12-01 15:40:12 -080014105 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014106 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014107 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014108 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014109 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014110 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014111
Gustavo Padovana912f122014-12-01 15:40:10 -080014112 intel_crtc->cursor_addr = addr;
14113 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014114
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014115update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014116 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014117}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014118
Matt Roper3d7d6512014-06-10 08:28:13 -070014119static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14120 int pipe)
14121{
14122 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014123 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014124
14125 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14126 if (cursor == NULL)
14127 return NULL;
14128
Matt Roper8e7d6882015-01-21 16:35:41 -080014129 state = intel_create_plane_state(&cursor->base);
14130 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014131 kfree(cursor);
14132 return NULL;
14133 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014134 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014135
Matt Roper3d7d6512014-06-10 08:28:13 -070014136 cursor->can_scale = false;
14137 cursor->max_downscale = 1;
14138 cursor->pipe = pipe;
14139 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014140 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014141 cursor->check_plane = intel_check_cursor_plane;
14142 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014143 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014144
14145 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014146 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014147 intel_cursor_formats,
14148 ARRAY_SIZE(intel_cursor_formats),
14149 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014150
14151 if (INTEL_INFO(dev)->gen >= 4) {
14152 if (!dev->mode_config.rotation_property)
14153 dev->mode_config.rotation_property =
14154 drm_mode_create_rotation_property(dev,
14155 BIT(DRM_ROTATE_0) |
14156 BIT(DRM_ROTATE_180));
14157 if (dev->mode_config.rotation_property)
14158 drm_object_attach_property(&cursor->base.base,
14159 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014160 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014161 }
14162
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014163 if (INTEL_INFO(dev)->gen >=9)
14164 state->scaler_id = -1;
14165
Matt Roperea2c67b2014-12-23 10:41:52 -080014166 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14167
Matt Roper3d7d6512014-06-10 08:28:13 -070014168 return &cursor->base;
14169}
14170
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014171static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14172 struct intel_crtc_state *crtc_state)
14173{
14174 int i;
14175 struct intel_scaler *intel_scaler;
14176 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14177
14178 for (i = 0; i < intel_crtc->num_scalers; i++) {
14179 intel_scaler = &scaler_state->scalers[i];
14180 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014181 intel_scaler->mode = PS_SCALER_MODE_DYN;
14182 }
14183
14184 scaler_state->scaler_id = -1;
14185}
14186
Hannes Ederb358d0a2008-12-18 21:18:47 +010014187static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014188{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014189 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014190 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014191 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014192 struct drm_plane *primary = NULL;
14193 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014194 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014195
Daniel Vetter955382f2013-09-19 14:05:45 +020014196 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014197 if (intel_crtc == NULL)
14198 return;
14199
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014200 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14201 if (!crtc_state)
14202 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014203 intel_crtc->config = crtc_state;
14204 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014205 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014206
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014207 /* initialize shared scalers */
14208 if (INTEL_INFO(dev)->gen >= 9) {
14209 if (pipe == PIPE_C)
14210 intel_crtc->num_scalers = 1;
14211 else
14212 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14213
14214 skl_init_scalers(dev, intel_crtc, crtc_state);
14215 }
14216
Matt Roper465c1202014-05-29 08:06:54 -070014217 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014218 if (!primary)
14219 goto fail;
14220
14221 cursor = intel_cursor_plane_create(dev, pipe);
14222 if (!cursor)
14223 goto fail;
14224
Matt Roper465c1202014-05-29 08:06:54 -070014225 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014226 cursor, &intel_crtc_funcs);
14227 if (ret)
14228 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014229
14230 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014231 for (i = 0; i < 256; i++) {
14232 intel_crtc->lut_r[i] = i;
14233 intel_crtc->lut_g[i] = i;
14234 intel_crtc->lut_b[i] = i;
14235 }
14236
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014237 /*
14238 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014239 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014240 */
Jesse Barnes80824002009-09-10 15:28:06 -070014241 intel_crtc->pipe = pipe;
14242 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014243 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014244 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014245 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014246 }
14247
Chris Wilson4b0e3332014-05-30 16:35:26 +030014248 intel_crtc->cursor_base = ~0;
14249 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014250 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014251
Ville Syrjälä852eb002015-06-24 22:00:07 +030014252 intel_crtc->wm.cxsr_allowed = true;
14253
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014254 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14255 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14256 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14257 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14258
Jesse Barnes79e53942008-11-07 14:24:08 -080014259 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014260
14261 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014262 return;
14263
14264fail:
14265 if (primary)
14266 drm_plane_cleanup(primary);
14267 if (cursor)
14268 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014269 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014270 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014271}
14272
Jesse Barnes752aa882013-10-31 18:55:49 +020014273enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14274{
14275 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014276 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014277
Rob Clark51fd3712013-11-19 12:10:12 -050014278 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014279
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014280 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014281 return INVALID_PIPE;
14282
14283 return to_intel_crtc(encoder->crtc)->pipe;
14284}
14285
Carl Worth08d7b3d2009-04-29 14:43:54 -070014286int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014287 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014288{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014289 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014290 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014291 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014292
Rob Clark7707e652014-07-17 23:30:04 -040014293 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014294
Rob Clark7707e652014-07-17 23:30:04 -040014295 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014296 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014297 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014298 }
14299
Rob Clark7707e652014-07-17 23:30:04 -040014300 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014301 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014302
Daniel Vetterc05422d2009-08-11 16:05:30 +020014303 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014304}
14305
Daniel Vetter66a92782012-07-12 20:08:18 +020014306static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014307{
Daniel Vetter66a92782012-07-12 20:08:18 +020014308 struct drm_device *dev = encoder->base.dev;
14309 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014310 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 int entry = 0;
14312
Damien Lespiaub2784e12014-08-05 11:29:37 +010014313 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014314 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014315 index_mask |= (1 << entry);
14316
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 entry++;
14318 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014319
Jesse Barnes79e53942008-11-07 14:24:08 -080014320 return index_mask;
14321}
14322
Chris Wilson4d302442010-12-14 19:21:29 +000014323static bool has_edp_a(struct drm_device *dev)
14324{
14325 struct drm_i915_private *dev_priv = dev->dev_private;
14326
14327 if (!IS_MOBILE(dev))
14328 return false;
14329
14330 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14331 return false;
14332
Damien Lespiaue3589902014-02-07 19:12:50 +000014333 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014334 return false;
14335
14336 return true;
14337}
14338
Jesse Barnes84b4e042014-06-25 08:24:29 -070014339static bool intel_crt_present(struct drm_device *dev)
14340{
14341 struct drm_i915_private *dev_priv = dev->dev_private;
14342
Damien Lespiau884497e2013-12-03 13:56:23 +000014343 if (INTEL_INFO(dev)->gen >= 9)
14344 return false;
14345
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014346 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014347 return false;
14348
14349 if (IS_CHERRYVIEW(dev))
14350 return false;
14351
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014352 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14353 return false;
14354
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014355 /* DDI E can't be used if DDI A requires 4 lanes */
14356 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14357 return false;
14358
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014359 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014360 return false;
14361
14362 return true;
14363}
14364
Jesse Barnes79e53942008-11-07 14:24:08 -080014365static void intel_setup_outputs(struct drm_device *dev)
14366{
Eric Anholt725e30a2009-01-22 13:01:02 -080014367 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014368 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014369 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014370
Daniel Vetterc9093352013-06-06 22:22:47 +020014371 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014372
Jesse Barnes84b4e042014-06-25 08:24:29 -070014373 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014374 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014375
Vandana Kannanc776eb22014-08-19 12:05:01 +053014376 if (IS_BROXTON(dev)) {
14377 /*
14378 * FIXME: Broxton doesn't support port detection via the
14379 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14380 * detect the ports.
14381 */
14382 intel_ddi_init(dev, PORT_A);
14383 intel_ddi_init(dev, PORT_B);
14384 intel_ddi_init(dev, PORT_C);
14385 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014386 int found;
14387
Jesse Barnesde31fac2015-03-06 15:53:32 -080014388 /*
14389 * Haswell uses DDI functions to detect digital outputs.
14390 * On SKL pre-D0 the strap isn't connected, so we assume
14391 * it's there.
14392 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014393 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014394 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014395 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014396 intel_ddi_init(dev, PORT_A);
14397
14398 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14399 * register */
14400 found = I915_READ(SFUSE_STRAP);
14401
14402 if (found & SFUSE_STRAP_DDIB_DETECTED)
14403 intel_ddi_init(dev, PORT_B);
14404 if (found & SFUSE_STRAP_DDIC_DETECTED)
14405 intel_ddi_init(dev, PORT_C);
14406 if (found & SFUSE_STRAP_DDID_DETECTED)
14407 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014408 /*
14409 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14410 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014411 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014412 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14413 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14414 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14415 intel_ddi_init(dev, PORT_E);
14416
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014417 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014418 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014419 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014420
14421 if (has_edp_a(dev))
14422 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014423
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014424 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014425 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014426 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014427 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014428 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014429 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014430 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014431 }
14432
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014433 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014434 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014435
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014436 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014437 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014438
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014439 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014440 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014441
Daniel Vetter270b3042012-10-27 15:52:05 +020014442 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014443 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014444 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014445 /*
14446 * The DP_DETECTED bit is the latched state of the DDC
14447 * SDA pin at boot. However since eDP doesn't require DDC
14448 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14449 * eDP ports may have been muxed to an alternate function.
14450 * Thus we can't rely on the DP_DETECTED bit alone to detect
14451 * eDP ports. Consult the VBT as well as DP_DETECTED to
14452 * detect eDP ports.
14453 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014454 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014455 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014456 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14457 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014458 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014459 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014460
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014461 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014462 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014463 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14464 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014465 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014466 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014467
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014468 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014469 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014470 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14471 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14472 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14473 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014474 }
14475
Jani Nikula3cfca972013-08-27 15:12:26 +030014476 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014477 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014478 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014479
Paulo Zanonie2debe92013-02-18 19:00:27 -030014480 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014481 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014482 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014483 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014484 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014485 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014486 }
Ma Ling27185ae2009-08-24 13:50:23 +080014487
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014488 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014489 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014490 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014491
14492 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014493
Paulo Zanonie2debe92013-02-18 19:00:27 -030014494 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014495 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014496 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014497 }
Ma Ling27185ae2009-08-24 13:50:23 +080014498
Paulo Zanonie2debe92013-02-18 19:00:27 -030014499 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014500
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014501 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014502 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014503 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014504 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014505 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014506 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014507 }
Ma Ling27185ae2009-08-24 13:50:23 +080014508
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014509 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014510 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014511 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014512 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014513 intel_dvo_init(dev);
14514
Zhenyu Wang103a1962009-11-27 11:44:36 +080014515 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014516 intel_tv_init(dev);
14517
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014518 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014519
Damien Lespiaub2784e12014-08-05 11:29:37 +010014520 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014521 encoder->base.possible_crtcs = encoder->crtc_mask;
14522 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014523 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014524 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014525
Paulo Zanonidde86e22012-12-01 12:04:25 -020014526 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014527
14528 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014529}
14530
14531static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14532{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014533 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014534 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014535
Daniel Vetteref2d6332014-02-10 18:00:38 +010014536 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014537 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014538 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014539 drm_gem_object_unreference(&intel_fb->obj->base);
14540 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014541 kfree(intel_fb);
14542}
14543
14544static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014545 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014546 unsigned int *handle)
14547{
14548 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014549 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014550
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014551 if (obj->userptr.mm) {
14552 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14553 return -EINVAL;
14554 }
14555
Chris Wilson05394f32010-11-08 19:18:58 +000014556 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014557}
14558
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014559static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14560 struct drm_file *file,
14561 unsigned flags, unsigned color,
14562 struct drm_clip_rect *clips,
14563 unsigned num_clips)
14564{
14565 struct drm_device *dev = fb->dev;
14566 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14567 struct drm_i915_gem_object *obj = intel_fb->obj;
14568
14569 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014570 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014571 mutex_unlock(&dev->struct_mutex);
14572
14573 return 0;
14574}
14575
Jesse Barnes79e53942008-11-07 14:24:08 -080014576static const struct drm_framebuffer_funcs intel_fb_funcs = {
14577 .destroy = intel_user_framebuffer_destroy,
14578 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014579 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014580};
14581
Damien Lespiaub3218032015-02-27 11:15:18 +000014582static
14583u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14584 uint32_t pixel_format)
14585{
14586 u32 gen = INTEL_INFO(dev)->gen;
14587
14588 if (gen >= 9) {
14589 /* "The stride in bytes must not exceed the of the size of 8K
14590 * pixels and 32K bytes."
14591 */
14592 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14593 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14594 return 32*1024;
14595 } else if (gen >= 4) {
14596 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14597 return 16*1024;
14598 else
14599 return 32*1024;
14600 } else if (gen >= 3) {
14601 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14602 return 8*1024;
14603 else
14604 return 16*1024;
14605 } else {
14606 /* XXX DSPC is limited to 4k tiled */
14607 return 8*1024;
14608 }
14609}
14610
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014611static int intel_framebuffer_init(struct drm_device *dev,
14612 struct intel_framebuffer *intel_fb,
14613 struct drm_mode_fb_cmd2 *mode_cmd,
14614 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014615{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014616 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014617 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014618 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014619
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014620 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14621
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014622 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14623 /* Enforce that fb modifier and tiling mode match, but only for
14624 * X-tiled. This is needed for FBC. */
14625 if (!!(obj->tiling_mode == I915_TILING_X) !=
14626 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14627 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14628 return -EINVAL;
14629 }
14630 } else {
14631 if (obj->tiling_mode == I915_TILING_X)
14632 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14633 else if (obj->tiling_mode == I915_TILING_Y) {
14634 DRM_DEBUG("No Y tiling for legacy addfb\n");
14635 return -EINVAL;
14636 }
14637 }
14638
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014639 /* Passed in modifier sanity checking. */
14640 switch (mode_cmd->modifier[0]) {
14641 case I915_FORMAT_MOD_Y_TILED:
14642 case I915_FORMAT_MOD_Yf_TILED:
14643 if (INTEL_INFO(dev)->gen < 9) {
14644 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14645 mode_cmd->modifier[0]);
14646 return -EINVAL;
14647 }
14648 case DRM_FORMAT_MOD_NONE:
14649 case I915_FORMAT_MOD_X_TILED:
14650 break;
14651 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014652 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14653 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014654 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014655 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014656
Damien Lespiaub3218032015-02-27 11:15:18 +000014657 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14658 mode_cmd->pixel_format);
14659 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14660 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14661 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014662 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014663 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014664
Damien Lespiaub3218032015-02-27 11:15:18 +000014665 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14666 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014667 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014668 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14669 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014670 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014671 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014672 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014673 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014674
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014675 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014676 mode_cmd->pitches[0] != obj->stride) {
14677 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14678 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014679 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014680 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014681
Ville Syrjälä57779d02012-10-31 17:50:14 +020014682 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014683 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014684 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014685 case DRM_FORMAT_RGB565:
14686 case DRM_FORMAT_XRGB8888:
14687 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014688 break;
14689 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014690 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014691 DRM_DEBUG("unsupported pixel format: %s\n",
14692 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014693 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014694 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014695 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014696 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014697 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14698 DRM_DEBUG("unsupported pixel format: %s\n",
14699 drm_get_format_name(mode_cmd->pixel_format));
14700 return -EINVAL;
14701 }
14702 break;
14703 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014704 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014705 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014706 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014707 DRM_DEBUG("unsupported pixel format: %s\n",
14708 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014709 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014710 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014711 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014712 case DRM_FORMAT_ABGR2101010:
14713 if (!IS_VALLEYVIEW(dev)) {
14714 DRM_DEBUG("unsupported pixel format: %s\n",
14715 drm_get_format_name(mode_cmd->pixel_format));
14716 return -EINVAL;
14717 }
14718 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014719 case DRM_FORMAT_YUYV:
14720 case DRM_FORMAT_UYVY:
14721 case DRM_FORMAT_YVYU:
14722 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014723 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014724 DRM_DEBUG("unsupported pixel format: %s\n",
14725 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014726 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014727 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014728 break;
14729 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014730 DRM_DEBUG("unsupported pixel format: %s\n",
14731 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014732 return -EINVAL;
14733 }
14734
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014735 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14736 if (mode_cmd->offsets[0] != 0)
14737 return -EINVAL;
14738
Damien Lespiauec2c9812015-01-20 12:51:45 +000014739 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014740 mode_cmd->pixel_format,
14741 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014742 /* FIXME drm helper for size checks (especially planar formats)? */
14743 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14744 return -EINVAL;
14745
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014746 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14747 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014748 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014749
Jesse Barnes79e53942008-11-07 14:24:08 -080014750 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14751 if (ret) {
14752 DRM_ERROR("framebuffer init failed %d\n", ret);
14753 return ret;
14754 }
14755
Jesse Barnes79e53942008-11-07 14:24:08 -080014756 return 0;
14757}
14758
Jesse Barnes79e53942008-11-07 14:24:08 -080014759static struct drm_framebuffer *
14760intel_user_framebuffer_create(struct drm_device *dev,
14761 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014762 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014763{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014764 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014765 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014766 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014767
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014768 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014769 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014770 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014771 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014772
Daniel Vetter92907cb2015-11-23 09:04:05 +010014773 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014774 if (IS_ERR(fb))
14775 drm_gem_object_unreference_unlocked(&obj->base);
14776
14777 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014778}
14779
Daniel Vetter06957262015-08-10 13:34:08 +020014780#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014781static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014782{
14783}
14784#endif
14785
Jesse Barnes79e53942008-11-07 14:24:08 -080014786static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014787 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014788 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014789 .atomic_check = intel_atomic_check,
14790 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014791 .atomic_state_alloc = intel_atomic_state_alloc,
14792 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014793};
14794
Jesse Barnese70236a2009-09-21 10:42:27 -070014795/* Set up chip specific display functions */
14796static void intel_init_display(struct drm_device *dev)
14797{
14798 struct drm_i915_private *dev_priv = dev->dev_private;
14799
Daniel Vetteree9300b2013-06-03 22:40:22 +020014800 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14801 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014802 else if (IS_CHERRYVIEW(dev))
14803 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014804 else if (IS_VALLEYVIEW(dev))
14805 dev_priv->display.find_dpll = vlv_find_best_dpll;
14806 else if (IS_PINEVIEW(dev))
14807 dev_priv->display.find_dpll = pnv_find_best_dpll;
14808 else
14809 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14810
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014811 if (INTEL_INFO(dev)->gen >= 9) {
14812 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014813 dev_priv->display.get_initial_plane_config =
14814 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014815 dev_priv->display.crtc_compute_clock =
14816 haswell_crtc_compute_clock;
14817 dev_priv->display.crtc_enable = haswell_crtc_enable;
14818 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014819 dev_priv->display.update_primary_plane =
14820 skylake_update_primary_plane;
14821 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014822 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014823 dev_priv->display.get_initial_plane_config =
14824 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014825 dev_priv->display.crtc_compute_clock =
14826 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014827 dev_priv->display.crtc_enable = haswell_crtc_enable;
14828 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014829 dev_priv->display.update_primary_plane =
14830 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014831 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014832 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014833 dev_priv->display.get_initial_plane_config =
14834 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014835 dev_priv->display.crtc_compute_clock =
14836 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014837 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14838 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014839 dev_priv->display.update_primary_plane =
14840 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014841 } else if (IS_VALLEYVIEW(dev)) {
14842 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014843 dev_priv->display.get_initial_plane_config =
14844 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014845 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014846 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14847 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014848 dev_priv->display.update_primary_plane =
14849 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014850 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014851 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014852 dev_priv->display.get_initial_plane_config =
14853 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014854 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014855 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14856 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014857 dev_priv->display.update_primary_plane =
14858 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014859 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014860
Jesse Barnese70236a2009-09-21 10:42:27 -070014861 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014862 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014863 dev_priv->display.get_display_clock_speed =
14864 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014865 else if (IS_BROXTON(dev))
14866 dev_priv->display.get_display_clock_speed =
14867 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014868 else if (IS_BROADWELL(dev))
14869 dev_priv->display.get_display_clock_speed =
14870 broadwell_get_display_clock_speed;
14871 else if (IS_HASWELL(dev))
14872 dev_priv->display.get_display_clock_speed =
14873 haswell_get_display_clock_speed;
14874 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014875 dev_priv->display.get_display_clock_speed =
14876 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014877 else if (IS_GEN5(dev))
14878 dev_priv->display.get_display_clock_speed =
14879 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014880 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014881 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014882 dev_priv->display.get_display_clock_speed =
14883 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014884 else if (IS_GM45(dev))
14885 dev_priv->display.get_display_clock_speed =
14886 gm45_get_display_clock_speed;
14887 else if (IS_CRESTLINE(dev))
14888 dev_priv->display.get_display_clock_speed =
14889 i965gm_get_display_clock_speed;
14890 else if (IS_PINEVIEW(dev))
14891 dev_priv->display.get_display_clock_speed =
14892 pnv_get_display_clock_speed;
14893 else if (IS_G33(dev) || IS_G4X(dev))
14894 dev_priv->display.get_display_clock_speed =
14895 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014896 else if (IS_I915G(dev))
14897 dev_priv->display.get_display_clock_speed =
14898 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014899 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014900 dev_priv->display.get_display_clock_speed =
14901 i9xx_misc_get_display_clock_speed;
14902 else if (IS_I915GM(dev))
14903 dev_priv->display.get_display_clock_speed =
14904 i915gm_get_display_clock_speed;
14905 else if (IS_I865G(dev))
14906 dev_priv->display.get_display_clock_speed =
14907 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014908 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014909 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014910 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014911 else { /* 830 */
14912 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014913 dev_priv->display.get_display_clock_speed =
14914 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014915 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014916
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014917 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014918 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014919 } else if (IS_GEN6(dev)) {
14920 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014921 } else if (IS_IVYBRIDGE(dev)) {
14922 /* FIXME: detect B0+ stepping and use auto training */
14923 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014924 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014925 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014926 if (IS_BROADWELL(dev)) {
14927 dev_priv->display.modeset_commit_cdclk =
14928 broadwell_modeset_commit_cdclk;
14929 dev_priv->display.modeset_calc_cdclk =
14930 broadwell_modeset_calc_cdclk;
14931 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014932 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014933 dev_priv->display.modeset_commit_cdclk =
14934 valleyview_modeset_commit_cdclk;
14935 dev_priv->display.modeset_calc_cdclk =
14936 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014937 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014938 dev_priv->display.modeset_commit_cdclk =
14939 broxton_modeset_commit_cdclk;
14940 dev_priv->display.modeset_calc_cdclk =
14941 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014942 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014943
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014944 switch (INTEL_INFO(dev)->gen) {
14945 case 2:
14946 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14947 break;
14948
14949 case 3:
14950 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14951 break;
14952
14953 case 4:
14954 case 5:
14955 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14956 break;
14957
14958 case 6:
14959 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14960 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014961 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014962 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014963 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14964 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014965 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014966 /* Drop through - unsupported since execlist only. */
14967 default:
14968 /* Default just returns -ENODEV to indicate unsupported */
14969 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014970 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014971
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014972 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014973}
14974
Jesse Barnesb690e962010-07-19 13:53:12 -070014975/*
14976 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14977 * resume, or other times. This quirk makes sure that's the case for
14978 * affected systems.
14979 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014980static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014981{
14982 struct drm_i915_private *dev_priv = dev->dev_private;
14983
14984 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014985 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014986}
14987
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014988static void quirk_pipeb_force(struct drm_device *dev)
14989{
14990 struct drm_i915_private *dev_priv = dev->dev_private;
14991
14992 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14993 DRM_INFO("applying pipe b force quirk\n");
14994}
14995
Keith Packard435793d2011-07-12 14:56:22 -070014996/*
14997 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14998 */
14999static void quirk_ssc_force_disable(struct drm_device *dev)
15000{
15001 struct drm_i915_private *dev_priv = dev->dev_private;
15002 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015003 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015004}
15005
Carsten Emde4dca20e2012-03-15 15:56:26 +010015006/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015007 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15008 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015009 */
15010static void quirk_invert_brightness(struct drm_device *dev)
15011{
15012 struct drm_i915_private *dev_priv = dev->dev_private;
15013 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015014 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015015}
15016
Scot Doyle9c72cc62014-07-03 23:27:50 +000015017/* Some VBT's incorrectly indicate no backlight is present */
15018static void quirk_backlight_present(struct drm_device *dev)
15019{
15020 struct drm_i915_private *dev_priv = dev->dev_private;
15021 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15022 DRM_INFO("applying backlight present quirk\n");
15023}
15024
Jesse Barnesb690e962010-07-19 13:53:12 -070015025struct intel_quirk {
15026 int device;
15027 int subsystem_vendor;
15028 int subsystem_device;
15029 void (*hook)(struct drm_device *dev);
15030};
15031
Egbert Eich5f85f172012-10-14 15:46:38 +020015032/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15033struct intel_dmi_quirk {
15034 void (*hook)(struct drm_device *dev);
15035 const struct dmi_system_id (*dmi_id_list)[];
15036};
15037
15038static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15039{
15040 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15041 return 1;
15042}
15043
15044static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15045 {
15046 .dmi_id_list = &(const struct dmi_system_id[]) {
15047 {
15048 .callback = intel_dmi_reverse_brightness,
15049 .ident = "NCR Corporation",
15050 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15051 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15052 },
15053 },
15054 { } /* terminating entry */
15055 },
15056 .hook = quirk_invert_brightness,
15057 },
15058};
15059
Ben Widawskyc43b5632012-04-16 14:07:40 -070015060static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015061 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15062 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15063
Jesse Barnesb690e962010-07-19 13:53:12 -070015064 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15065 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15066
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015067 /* 830 needs to leave pipe A & dpll A up */
15068 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15069
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015070 /* 830 needs to leave pipe B & dpll B up */
15071 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15072
Keith Packard435793d2011-07-12 14:56:22 -070015073 /* Lenovo U160 cannot use SSC on LVDS */
15074 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015075
15076 /* Sony Vaio Y cannot use SSC on LVDS */
15077 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015078
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015079 /* Acer Aspire 5734Z must invert backlight brightness */
15080 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15081
15082 /* Acer/eMachines G725 */
15083 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15084
15085 /* Acer/eMachines e725 */
15086 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15087
15088 /* Acer/Packard Bell NCL20 */
15089 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15090
15091 /* Acer Aspire 4736Z */
15092 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015093
15094 /* Acer Aspire 5336 */
15095 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015096
15097 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15098 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015099
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015100 /* Acer C720 Chromebook (Core i3 4005U) */
15101 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15102
jens steinb2a96012014-10-28 20:25:53 +010015103 /* Apple Macbook 2,1 (Core 2 T7400) */
15104 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15105
Jani Nikula1b9448b2015-11-05 11:49:59 +020015106 /* Apple Macbook 4,1 */
15107 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15108
Scot Doyled4967d82014-07-03 23:27:52 +000015109 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15110 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015111
15112 /* HP Chromebook 14 (Celeron 2955U) */
15113 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015114
15115 /* Dell Chromebook 11 */
15116 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015117
15118 /* Dell Chromebook 11 (2015 version) */
15119 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015120};
15121
15122static void intel_init_quirks(struct drm_device *dev)
15123{
15124 struct pci_dev *d = dev->pdev;
15125 int i;
15126
15127 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15128 struct intel_quirk *q = &intel_quirks[i];
15129
15130 if (d->device == q->device &&
15131 (d->subsystem_vendor == q->subsystem_vendor ||
15132 q->subsystem_vendor == PCI_ANY_ID) &&
15133 (d->subsystem_device == q->subsystem_device ||
15134 q->subsystem_device == PCI_ANY_ID))
15135 q->hook(dev);
15136 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015137 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15138 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15139 intel_dmi_quirks[i].hook(dev);
15140 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015141}
15142
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015143/* Disable the VGA plane that we never use */
15144static void i915_disable_vga(struct drm_device *dev)
15145{
15146 struct drm_i915_private *dev_priv = dev->dev_private;
15147 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015148 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015149
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015150 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015151 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015152 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015153 sr1 = inb(VGA_SR_DATA);
15154 outb(sr1 | 1<<5, VGA_SR_DATA);
15155 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15156 udelay(300);
15157
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015158 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015159 POSTING_READ(vga_reg);
15160}
15161
Daniel Vetterf8175862012-04-10 15:50:11 +020015162void intel_modeset_init_hw(struct drm_device *dev)
15163{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015164 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015165 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015166 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015167 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015168}
15169
Jesse Barnes79e53942008-11-07 14:24:08 -080015170void intel_modeset_init(struct drm_device *dev)
15171{
Jesse Barnes652c3932009-08-17 13:31:43 -070015172 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015173 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015174 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015175 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015176
15177 drm_mode_config_init(dev);
15178
15179 dev->mode_config.min_width = 0;
15180 dev->mode_config.min_height = 0;
15181
Dave Airlie019d96c2011-09-29 16:20:42 +010015182 dev->mode_config.preferred_depth = 24;
15183 dev->mode_config.prefer_shadow = 1;
15184
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015185 dev->mode_config.allow_fb_modifiers = true;
15186
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015187 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015188
Jesse Barnesb690e962010-07-19 13:53:12 -070015189 intel_init_quirks(dev);
15190
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015191 intel_init_pm(dev);
15192
Ben Widawskye3c74752013-04-05 13:12:39 -070015193 if (INTEL_INFO(dev)->num_pipes == 0)
15194 return;
15195
Lukas Wunner69f92f62015-07-15 13:57:35 +020015196 /*
15197 * There may be no VBT; and if the BIOS enabled SSC we can
15198 * just keep using it to avoid unnecessary flicker. Whereas if the
15199 * BIOS isn't using it, don't assume it will work even if the VBT
15200 * indicates as much.
15201 */
15202 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15203 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15204 DREF_SSC1_ENABLE);
15205
15206 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15207 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15208 bios_lvds_use_ssc ? "en" : "dis",
15209 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15210 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15211 }
15212 }
15213
Jesse Barnese70236a2009-09-21 10:42:27 -070015214 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015215 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015216
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015217 if (IS_GEN2(dev)) {
15218 dev->mode_config.max_width = 2048;
15219 dev->mode_config.max_height = 2048;
15220 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015221 dev->mode_config.max_width = 4096;
15222 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015223 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015224 dev->mode_config.max_width = 8192;
15225 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015226 }
Damien Lespiau068be562014-03-28 14:17:49 +000015227
Ville Syrjälädc41c152014-08-13 11:57:05 +030015228 if (IS_845G(dev) || IS_I865G(dev)) {
15229 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15230 dev->mode_config.cursor_height = 1023;
15231 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015232 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15233 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15234 } else {
15235 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15236 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15237 }
15238
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015239 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015240
Zhao Yakui28c97732009-10-09 11:39:41 +080015241 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015242 INTEL_INFO(dev)->num_pipes,
15243 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015244
Damien Lespiau055e3932014-08-18 13:49:10 +010015245 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015246 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015247 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015248 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015249 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015250 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015251 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015252 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015253 }
15254
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015255 intel_update_czclk(dev_priv);
15256 intel_update_cdclk(dev);
15257
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015258 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015259
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015260 /* Just disable it once at startup */
15261 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015262 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015263
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015264 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015265 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015266 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015267
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015268 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015269 struct intel_initial_plane_config plane_config = {};
15270
Jesse Barnes46f297f2014-03-07 08:57:48 -080015271 if (!crtc->active)
15272 continue;
15273
Jesse Barnes46f297f2014-03-07 08:57:48 -080015274 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015275 * Note that reserving the BIOS fb up front prevents us
15276 * from stuffing other stolen allocations like the ring
15277 * on top. This prevents some ugliness at boot time, and
15278 * can even allow for smooth boot transitions if the BIOS
15279 * fb is large enough for the active pipe configuration.
15280 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015281 dev_priv->display.get_initial_plane_config(crtc,
15282 &plane_config);
15283
15284 /*
15285 * If the fb is shared between multiple heads, we'll
15286 * just get the first one.
15287 */
15288 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015289 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015290}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015291
Daniel Vetter7fad7982012-07-04 17:51:47 +020015292static void intel_enable_pipe_a(struct drm_device *dev)
15293{
15294 struct intel_connector *connector;
15295 struct drm_connector *crt = NULL;
15296 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015297 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015298
15299 /* We can't just switch on the pipe A, we need to set things up with a
15300 * proper mode and output configuration. As a gross hack, enable pipe A
15301 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015302 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015303 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15304 crt = &connector->base;
15305 break;
15306 }
15307 }
15308
15309 if (!crt)
15310 return;
15311
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015312 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015313 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015314}
15315
Daniel Vetterfa555832012-10-10 23:14:00 +020015316static bool
15317intel_check_plane_mapping(struct intel_crtc *crtc)
15318{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015319 struct drm_device *dev = crtc->base.dev;
15320 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015321 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015322
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015323 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015324 return true;
15325
Ville Syrjälä649636e2015-09-22 19:50:01 +030015326 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015327
15328 if ((val & DISPLAY_PLANE_ENABLE) &&
15329 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15330 return false;
15331
15332 return true;
15333}
15334
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015335static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15336{
15337 struct drm_device *dev = crtc->base.dev;
15338 struct intel_encoder *encoder;
15339
15340 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15341 return true;
15342
15343 return false;
15344}
15345
Daniel Vetter24929352012-07-02 20:28:59 +020015346static void intel_sanitize_crtc(struct intel_crtc *crtc)
15347{
15348 struct drm_device *dev = crtc->base.dev;
15349 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015350 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015351
Daniel Vetter24929352012-07-02 20:28:59 +020015352 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015353 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15354
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015355 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015356 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015357 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015358 struct intel_plane *plane;
15359
Daniel Vetter96256042015-02-13 21:03:42 +010015360 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015361
15362 /* Disable everything but the primary plane */
15363 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15364 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15365 continue;
15366
15367 plane->disable_plane(&plane->base, &crtc->base);
15368 }
Daniel Vetter96256042015-02-13 21:03:42 +010015369 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015370
Daniel Vetter24929352012-07-02 20:28:59 +020015371 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015372 * disable the crtc (and hence change the state) if it is wrong. Note
15373 * that gen4+ has a fixed plane -> pipe mapping. */
15374 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015375 bool plane;
15376
Daniel Vetter24929352012-07-02 20:28:59 +020015377 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15378 crtc->base.base.id);
15379
15380 /* Pipe has the wrong plane attached and the plane is active.
15381 * Temporarily change the plane mapping and disable everything
15382 * ... */
15383 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015384 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015385 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015386 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015387 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015388 }
Daniel Vetter24929352012-07-02 20:28:59 +020015389
Daniel Vetter7fad7982012-07-04 17:51:47 +020015390 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15391 crtc->pipe == PIPE_A && !crtc->active) {
15392 /* BIOS forgot to enable pipe A, this mostly happens after
15393 * resume. Force-enable the pipe to fix this, the update_dpms
15394 * call below we restore the pipe to the right state, but leave
15395 * the required bits on. */
15396 intel_enable_pipe_a(dev);
15397 }
15398
Daniel Vetter24929352012-07-02 20:28:59 +020015399 /* Adjust the state of the output pipe according to whether we
15400 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015401 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015402 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015403
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015404 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015405 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015406
15407 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015408 * functions or because of calls to intel_crtc_disable_noatomic,
15409 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015410 * pipe A quirk. */
15411 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15412 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015413 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015414 crtc->active ? "enabled" : "disabled");
15415
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015416 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015417 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015418 crtc->base.enabled = crtc->active;
15419
15420 /* Because we only establish the connector -> encoder ->
15421 * crtc links if something is active, this means the
15422 * crtc is now deactivated. Break the links. connector
15423 * -> encoder links are only establish when things are
15424 * actually up, hence no need to break them. */
15425 WARN_ON(crtc->active);
15426
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015428 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015429 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015430
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015431 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015432 /*
15433 * We start out with underrun reporting disabled to avoid races.
15434 * For correct bookkeeping mark this on active crtcs.
15435 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015436 * Also on gmch platforms we dont have any hardware bits to
15437 * disable the underrun reporting. Which means we need to start
15438 * out with underrun reporting disabled also on inactive pipes,
15439 * since otherwise we'll complain about the garbage we read when
15440 * e.g. coming up after runtime pm.
15441 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015442 * No protection against concurrent access is required - at
15443 * worst a fifo underrun happens which also sets this to false.
15444 */
15445 crtc->cpu_fifo_underrun_disabled = true;
15446 crtc->pch_fifo_underrun_disabled = true;
15447 }
Daniel Vetter24929352012-07-02 20:28:59 +020015448}
15449
15450static void intel_sanitize_encoder(struct intel_encoder *encoder)
15451{
15452 struct intel_connector *connector;
15453 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015454 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015455
15456 /* We need to check both for a crtc link (meaning that the
15457 * encoder is active and trying to read from a pipe) and the
15458 * pipe itself being active. */
15459 bool has_active_crtc = encoder->base.crtc &&
15460 to_intel_crtc(encoder->base.crtc)->active;
15461
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015462 for_each_intel_connector(dev, connector) {
15463 if (connector->base.encoder != &encoder->base)
15464 continue;
15465
15466 active = true;
15467 break;
15468 }
15469
15470 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015471 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15472 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015473 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015474
15475 /* Connector is active, but has no active pipe. This is
15476 * fallout from our resume register restoring. Disable
15477 * the encoder manually again. */
15478 if (encoder->base.crtc) {
15479 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15480 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015481 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015482 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015483 if (encoder->post_disable)
15484 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015485 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015486 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015487
15488 /* Inconsistent output/port/pipe state happens presumably due to
15489 * a bug in one of the get_hw_state functions. Or someplace else
15490 * in our code, like the register restore mess on resume. Clamp
15491 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015492 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015493 if (connector->encoder != encoder)
15494 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015495 connector->base.dpms = DRM_MODE_DPMS_OFF;
15496 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015497 }
15498 }
15499 /* Enabled encoders without active connectors will be fixed in
15500 * the crtc fixup. */
15501}
15502
Imre Deak04098752014-02-18 00:02:16 +020015503void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015504{
15505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015506 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015507
Imre Deak04098752014-02-18 00:02:16 +020015508 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15509 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15510 i915_disable_vga(dev);
15511 }
15512}
15513
15514void i915_redisable_vga(struct drm_device *dev)
15515{
15516 struct drm_i915_private *dev_priv = dev->dev_private;
15517
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015518 /* This function can be called both from intel_modeset_setup_hw_state or
15519 * at a very early point in our resume sequence, where the power well
15520 * structures are not yet restored. Since this function is at a very
15521 * paranoid "someone might have enabled VGA while we were not looking"
15522 * level, just check if the power well is enabled instead of trying to
15523 * follow the "don't touch the power well if we don't need it" policy
15524 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015525 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015526 return;
15527
Imre Deak04098752014-02-18 00:02:16 +020015528 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015529}
15530
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015531static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015532{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015533 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015534
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015535 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015536}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015537
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015538/* FIXME read out full plane state for all planes */
15539static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015540{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015541 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015542 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015543 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015544
Matt Roper19b8d382015-09-24 15:53:17 -070015545 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015546 primary_get_hw_state(to_intel_plane(primary));
15547
15548 if (plane_state->visible)
15549 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015550}
15551
Daniel Vetter30e984d2013-06-05 13:34:17 +020015552static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015553{
15554 struct drm_i915_private *dev_priv = dev->dev_private;
15555 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015556 struct intel_crtc *crtc;
15557 struct intel_encoder *encoder;
15558 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015559 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015560
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015561 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015562 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015563 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015564 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015566 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015567 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015568
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015569 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015570 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015571
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015572 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015573
15574 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15575 crtc->base.base.id,
15576 crtc->active ? "enabled" : "disabled");
15577 }
15578
Daniel Vetter53589012013-06-05 13:34:16 +020015579 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15580 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15581
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015582 pll->on = pll->get_hw_state(dev_priv, pll,
15583 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015584 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015585 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015586 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015587 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015588 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015589 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015590 }
Daniel Vetter53589012013-06-05 13:34:16 +020015591 }
Daniel Vetter53589012013-06-05 13:34:16 +020015592
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015593 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015594 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015595
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015596 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015597 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015598 }
15599
Damien Lespiaub2784e12014-08-05 11:29:37 +010015600 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015601 pipe = 0;
15602
15603 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015604 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15605 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015606 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015607 } else {
15608 encoder->base.crtc = NULL;
15609 }
15610
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015611 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015612 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015613 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015614 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015615 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015616 }
15617
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015618 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015619 if (connector->get_hw_state(connector)) {
15620 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015621 connector->base.encoder = &connector->encoder->base;
15622 } else {
15623 connector->base.dpms = DRM_MODE_DPMS_OFF;
15624 connector->base.encoder = NULL;
15625 }
15626 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15627 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015628 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015629 connector->base.encoder ? "enabled" : "disabled");
15630 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015631
15632 for_each_intel_crtc(dev, crtc) {
15633 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15634
15635 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15636 if (crtc->base.state->active) {
15637 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15638 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15639 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15640
15641 /*
15642 * The initial mode needs to be set in order to keep
15643 * the atomic core happy. It wants a valid mode if the
15644 * crtc's enabled, so we do the above call.
15645 *
15646 * At this point some state updated by the connectors
15647 * in their ->detect() callback has not run yet, so
15648 * no recalculation can be done yet.
15649 *
15650 * Even if we could do a recalculation and modeset
15651 * right now it would cause a double modeset if
15652 * fbdev or userspace chooses a different initial mode.
15653 *
15654 * If that happens, someone indicated they wanted a
15655 * mode change, which means it's safe to do a full
15656 * recalculation.
15657 */
15658 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015659
15660 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15661 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015662 }
15663 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015664}
15665
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015666/* Scan out the current hw modeset state,
15667 * and sanitizes it to the current state
15668 */
15669static void
15670intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015671{
15672 struct drm_i915_private *dev_priv = dev->dev_private;
15673 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015674 struct intel_crtc *crtc;
15675 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015676 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015677
15678 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015679
15680 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015681 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015682 intel_sanitize_encoder(encoder);
15683 }
15684
Damien Lespiau055e3932014-08-18 13:49:10 +010015685 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015686 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15687 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015688 intel_dump_pipe_config(crtc, crtc->config,
15689 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015690 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015691
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015692 intel_modeset_update_connector_atomic_state(dev);
15693
Daniel Vetter35c95372013-07-17 06:55:04 +020015694 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15695 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15696
15697 if (!pll->on || pll->active)
15698 continue;
15699
15700 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15701
15702 pll->disable(dev_priv, pll);
15703 pll->on = false;
15704 }
15705
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015706 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015707 vlv_wm_get_hw_state(dev);
15708 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015709 skl_wm_get_hw_state(dev);
15710 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015711 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015712
15713 for_each_intel_crtc(dev, crtc) {
15714 unsigned long put_domains;
15715
15716 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15717 if (WARN_ON(put_domains))
15718 modeset_put_power_domains(dev_priv, put_domains);
15719 }
15720 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015721}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015722
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015723void intel_display_resume(struct drm_device *dev)
15724{
15725 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15726 struct intel_connector *conn;
15727 struct intel_plane *plane;
15728 struct drm_crtc *crtc;
15729 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015730
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015731 if (!state)
15732 return;
15733
15734 state->acquire_ctx = dev->mode_config.acquire_ctx;
15735
15736 /* preserve complete old state, including dpll */
15737 intel_atomic_get_shared_dpll_state(state);
15738
15739 for_each_crtc(dev, crtc) {
15740 struct drm_crtc_state *crtc_state =
15741 drm_atomic_get_crtc_state(state, crtc);
15742
15743 ret = PTR_ERR_OR_ZERO(crtc_state);
15744 if (ret)
15745 goto err;
15746
15747 /* force a restore */
15748 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015749 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015750
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015751 for_each_intel_plane(dev, plane) {
15752 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15753 if (ret)
15754 goto err;
15755 }
15756
15757 for_each_intel_connector(dev, conn) {
15758 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15759 if (ret)
15760 goto err;
15761 }
15762
15763 intel_modeset_setup_hw_state(dev);
15764
15765 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015766 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015767 if (!ret)
15768 return;
15769
15770err:
15771 DRM_ERROR("Restoring old state failed with %i\n", ret);
15772 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015773}
15774
15775void intel_modeset_gem_init(struct drm_device *dev)
15776{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015777 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015778 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015779 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015780
Imre Deakae484342014-03-31 15:10:44 +030015781 mutex_lock(&dev->struct_mutex);
15782 intel_init_gt_powersave(dev);
15783 mutex_unlock(&dev->struct_mutex);
15784
Chris Wilson1833b132012-05-09 11:56:28 +010015785 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015786
15787 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015788
15789 /*
15790 * Make sure any fbs we allocated at startup are properly
15791 * pinned & fenced. When we do the allocation it's too early
15792 * for this.
15793 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015794 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015795 obj = intel_fb_obj(c->primary->fb);
15796 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015797 continue;
15798
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015799 mutex_lock(&dev->struct_mutex);
15800 ret = intel_pin_and_fence_fb_obj(c->primary,
15801 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015802 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015803 mutex_unlock(&dev->struct_mutex);
15804 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015805 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15806 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015807 drm_framebuffer_unreference(c->primary->fb);
15808 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015809 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015810 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015811 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015812 }
15813 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015814
15815 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015816}
15817
Imre Deak4932e2c2014-02-11 17:12:48 +020015818void intel_connector_unregister(struct intel_connector *intel_connector)
15819{
15820 struct drm_connector *connector = &intel_connector->base;
15821
15822 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015823 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015824}
15825
Jesse Barnes79e53942008-11-07 14:24:08 -080015826void intel_modeset_cleanup(struct drm_device *dev)
15827{
Jesse Barnes652c3932009-08-17 13:31:43 -070015828 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015829 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015830
Imre Deak2eb52522014-11-19 15:30:05 +020015831 intel_disable_gt_powersave(dev);
15832
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015833 intel_backlight_unregister(dev);
15834
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015835 /*
15836 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015837 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015838 * experience fancy races otherwise.
15839 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015840 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015841
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015842 /*
15843 * Due to the hpd irq storm handling the hotplug work can re-arm the
15844 * poll handlers. Hence disable polling after hpd handling is shut down.
15845 */
Keith Packardf87ea762010-10-03 19:36:26 -070015846 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015847
Jesse Barnes723bfd72010-10-07 16:01:13 -070015848 intel_unregister_dsm_handler();
15849
Paulo Zanoni7733b492015-07-07 15:26:04 -030015850 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015851
Chris Wilson1630fe72011-07-08 12:22:42 +010015852 /* flush any delayed tasks or pending work */
15853 flush_scheduled_work();
15854
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015855 /* destroy the backlight and sysfs files before encoders/connectors */
15856 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015857 struct intel_connector *intel_connector;
15858
15859 intel_connector = to_intel_connector(connector);
15860 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015861 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015862
Jesse Barnes79e53942008-11-07 14:24:08 -080015863 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015864
15865 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015866
15867 mutex_lock(&dev->struct_mutex);
15868 intel_cleanup_gt_powersave(dev);
15869 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015870}
15871
Dave Airlie28d52042009-09-21 14:33:58 +100015872/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015873 * Return which encoder is currently attached for connector.
15874 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015875struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015876{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015877 return &intel_attached_encoder(connector)->base;
15878}
Jesse Barnes79e53942008-11-07 14:24:08 -080015879
Chris Wilsondf0e9242010-09-09 16:20:55 +010015880void intel_connector_attach_encoder(struct intel_connector *connector,
15881 struct intel_encoder *encoder)
15882{
15883 connector->encoder = encoder;
15884 drm_mode_connector_attach_encoder(&connector->base,
15885 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015886}
Dave Airlie28d52042009-09-21 14:33:58 +100015887
15888/*
15889 * set vga decode state - true == enable VGA decode
15890 */
15891int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15892{
15893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015894 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015895 u16 gmch_ctrl;
15896
Chris Wilson75fa0412014-02-07 18:37:02 -020015897 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15898 DRM_ERROR("failed to read control word\n");
15899 return -EIO;
15900 }
15901
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015902 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15903 return 0;
15904
Dave Airlie28d52042009-09-21 14:33:58 +100015905 if (state)
15906 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15907 else
15908 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015909
15910 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15911 DRM_ERROR("failed to write control word\n");
15912 return -EIO;
15913 }
15914
Dave Airlie28d52042009-09-21 14:33:58 +100015915 return 0;
15916}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015917
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015918struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015919
15920 u32 power_well_driver;
15921
Chris Wilson63b66e52013-08-08 15:12:06 +020015922 int num_transcoders;
15923
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015924 struct intel_cursor_error_state {
15925 u32 control;
15926 u32 position;
15927 u32 base;
15928 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015929 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015930
15931 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015932 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015933 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015934 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015935 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015936
15937 struct intel_plane_error_state {
15938 u32 control;
15939 u32 stride;
15940 u32 size;
15941 u32 pos;
15942 u32 addr;
15943 u32 surface;
15944 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015945 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015946
15947 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015948 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015949 enum transcoder cpu_transcoder;
15950
15951 u32 conf;
15952
15953 u32 htotal;
15954 u32 hblank;
15955 u32 hsync;
15956 u32 vtotal;
15957 u32 vblank;
15958 u32 vsync;
15959 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015960};
15961
15962struct intel_display_error_state *
15963intel_display_capture_error_state(struct drm_device *dev)
15964{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015965 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015966 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015967 int transcoders[] = {
15968 TRANSCODER_A,
15969 TRANSCODER_B,
15970 TRANSCODER_C,
15971 TRANSCODER_EDP,
15972 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015973 int i;
15974
Chris Wilson63b66e52013-08-08 15:12:06 +020015975 if (INTEL_INFO(dev)->num_pipes == 0)
15976 return NULL;
15977
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015978 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015979 if (error == NULL)
15980 return NULL;
15981
Imre Deak190be112013-11-25 17:15:31 +020015982 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015983 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15984
Damien Lespiau055e3932014-08-18 13:49:10 +010015985 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015986 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015987 __intel_display_power_is_enabled(dev_priv,
15988 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015989 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015990 continue;
15991
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015992 error->cursor[i].control = I915_READ(CURCNTR(i));
15993 error->cursor[i].position = I915_READ(CURPOS(i));
15994 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015995
15996 error->plane[i].control = I915_READ(DSPCNTR(i));
15997 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015998 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015999 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016000 error->plane[i].pos = I915_READ(DSPPOS(i));
16001 }
Paulo Zanonica291362013-03-06 20:03:14 -030016002 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16003 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016004 if (INTEL_INFO(dev)->gen >= 4) {
16005 error->plane[i].surface = I915_READ(DSPSURF(i));
16006 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16007 }
16008
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016009 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016010
Sonika Jindal3abfce72014-07-21 15:23:43 +053016011 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016012 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016013 }
16014
16015 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16016 if (HAS_DDI(dev_priv->dev))
16017 error->num_transcoders++; /* Account for eDP. */
16018
16019 for (i = 0; i < error->num_transcoders; i++) {
16020 enum transcoder cpu_transcoder = transcoders[i];
16021
Imre Deakddf9c532013-11-27 22:02:02 +020016022 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016023 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016024 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016025 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016026 continue;
16027
Chris Wilson63b66e52013-08-08 15:12:06 +020016028 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16029
16030 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16031 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16032 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16033 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16034 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16035 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16036 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016037 }
16038
16039 return error;
16040}
16041
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016042#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16043
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016044void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016045intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016046 struct drm_device *dev,
16047 struct intel_display_error_state *error)
16048{
Damien Lespiau055e3932014-08-18 13:49:10 +010016049 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016050 int i;
16051
Chris Wilson63b66e52013-08-08 15:12:06 +020016052 if (!error)
16053 return;
16054
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016055 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016056 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016057 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016058 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016059 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016060 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016061 err_printf(m, " Power: %s\n",
16062 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016063 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016064 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016065
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016066 err_printf(m, "Plane [%d]:\n", i);
16067 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16068 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016069 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016070 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16071 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016072 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016073 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016074 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016075 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016076 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16077 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016078 }
16079
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016080 err_printf(m, "Cursor [%d]:\n", i);
16081 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16082 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16083 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016084 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016085
16086 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016087 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016088 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016089 err_printf(m, " Power: %s\n",
16090 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016091 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16092 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16093 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16094 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16095 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16096 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16097 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16098 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016099}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016100
16101void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16102{
16103 struct intel_crtc *crtc;
16104
16105 for_each_intel_crtc(dev, crtc) {
16106 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016107
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016108 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016109
16110 work = crtc->unpin_work;
16111
16112 if (work && work->event &&
16113 work->event->base.file_priv == file) {
16114 kfree(work->event);
16115 work->event = NULL;
16116 }
16117
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016118 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016119 }
16120}