blob: dd681645acbc39c878e066d167d9a31519fe8e16 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001346 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001351 state = true;
1352
Imre Deak4feed0e2016-02-12 18:55:14 +02001353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001356 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 }
1362
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001372 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001377 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001378 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379}
1380
Chris Wilson931872f2012-01-16 23:01:13 +00001381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
Jesse Barnesb24e7172011-01-04 15:09:30 -08001384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001389
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001392 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001396 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001397 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001398
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001400 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001403 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001407 }
1408}
1409
Jesse Barnes19332d72013-03-28 09:55:38 -07001410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001413 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001414 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001415
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001416 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001424 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001425 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001426 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001428 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001431 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001436 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1439 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001440 }
1441}
1442
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446 drm_crtc_vblank_put(crtc);
1447}
1448
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001450{
1451 u32 val;
1452 bool enabled;
1453
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001455
Jesse Barnes92f25842011-01-04 15:09:34 -08001456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001460}
1461
Daniel Vetterab9412b2013-05-03 11:49:46 +02001462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001464{
Jesse Barnes92f25842011-01-04 15:09:34 -08001465 u32 val;
1466 bool enabled;
1467
Ville Syrjälä649636e2015-09-22 19:50:01 +03001468 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001469 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001470 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Keith Packard4e634382011-08-06 10:39:45 -07001475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
Keith Packard1519b992011-08-06 10:35:34 -07001495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001507 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
Jesse Barnes291906f2011-02-02 12:28:03 -08001545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001548{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001549 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001552 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553
Rob Clarke2c719b2014-12-15 13:56:32 -05001554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001555 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001560 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001561{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001562 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566
Rob Clarke2c719b2014-12-15 13:56:32 -05001567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001568 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
Jesse Barnes291906f2011-02-02 12:28:03 -08001575 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
Keith Packardf0575e92011-07-25 22:12:43 -07001577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
Ville Syrjälä649636e2015-09-22 19:50:01 +03001581 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
Ville Syrjälä649636e2015-09-22 19:50:01 +03001586 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001589 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001590
Paulo Zanonie2debe92013-02-18 19:00:27 -03001591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001594}
1595
Ville Syrjäläd288f652014-10-28 13:20:22 +02001596static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001597 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001598{
Daniel Vetter426115c2013-07-11 22:13:42 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001602 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001603
Daniel Vetter426115c2013-07-11 22:13:42 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001605
Daniel Vetter87442f72013-06-06 00:52:17 +02001606 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001607 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
Daniel Vetter426115c2013-07-11 22:13:42 +02001610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
1620 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001633 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
Ville Syrjäläa5805162015-05-26 20:42:30 +03001643 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
Ville Syrjälä54433e92015-05-26 20:42:31 +03001650 mutex_unlock(&dev_priv->sb_lock);
1651
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659
1660 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667}
1668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001675 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677
1678 return count;
1679}
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001682{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001685 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001686 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001687
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001689
1690 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692
1693 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001717 I915_WRITE(reg, dpll);
1718
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001725 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734
1735 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001748 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001756static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001765 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001781 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001782}
1783
Jesse Barnesf6071162013-10-01 10:41:38 -07001784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
Imre Deake5cbfbf2014-01-09 17:08:16 +02001791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001795 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001796 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806 u32 val;
1807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818
Ville Syrjäläa5805162015-05-26 20:42:30 +03001819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
Ville Syrjäläa5805162015-05-26 20:42:30 +03001826 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001827}
1828
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832{
1833 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001836 switch (dport->port) {
1837 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001839 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001840 break;
1841 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001843 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001844 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001849 break;
1850 default:
1851 BUG();
1852 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857}
1858
Daniel Vetterb14b1052014-04-24 23:55:13 +02001859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001865 if (WARN_ON(pll == NULL))
1866 return;
1867
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001868 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001878/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001879 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001887{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001891
Daniel Vetter87a875b2013-06-05 13:34:19 +02001892 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
1894
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001895 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001897
Damien Lespiau74dd6922014-07-29 18:06:17 +01001898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001899 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001901
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (pll->active++) {
1903 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001904 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905 return;
1906 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001907 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
Daniel Vetter46edb022013-06-05 13:34:12 +02001911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001912 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001914}
1915
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001917{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001921
Jesse Barnes92f25842011-01-04 15:09:34 -08001922 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (pll == NULL)
1927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001934 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001937 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
1939 }
1940
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001942 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001943 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945
Daniel Vetter46edb022013-06-05 13:34:12 +02001946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001947 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001951}
1952
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001955{
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001963 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001966 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001967 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001980 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001981
Daniel Vetterab9412b2013-05-03 11:49:46 +02001982 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001983 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001984 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001992 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002001 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006 else
2007 val |= TRANS_PROGRESSIVE;
2008
Jesse Barnes040484a2011-01-03 12:14:26 -08002009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002012}
2013
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002015 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002016{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
2019 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002030
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002031 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002036 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 else
2038 val |= TRANS_PROGRESSIVE;
2039
Daniel Vetterab9412b2013-05-03 11:49:46 +02002040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043}
2044
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002047{
Daniel Vetter23670b322012-11-01 09:15:30 +01002048 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002049 i915_reg_t reg;
2050 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
Jesse Barnes291906f2011-02-02 12:28:03 -08002056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002066
Ville Syrjäläc4656132015-10-29 21:25:56 +02002067 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002074}
2075
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002077{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 u32 val;
2079
Daniel Vetterab9412b2013-05-03 11:49:46 +02002080 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002085 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002086
2087 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002091}
2092
2093/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002094 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002095 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002100static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101{
Paulo Zanoni03722642014-01-17 13:51:09 -02002102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002106 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 u32 val;
2109
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002112 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002113 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002114 assert_sprites_disabled(dev_priv, pipe);
2115
Paulo Zanoni681e5812012-12-06 11:12:38 -02002116 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
Imre Deak50360402015-01-16 00:55:16 -08002126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002127 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002131 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002132 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002141 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002146 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002147 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002150 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162}
2163
2164/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002165 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 u32 val;
2181
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002189 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002190 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002192 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002201 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002212}
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
Ville Syrjälä832be822016-01-12 21:08:33 +02002223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002228static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
Ville Syrjälä832be822016-01-12 21:08:33 +02002265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002267{
Ville Syrjälä832be822016-01-12 21:08:33 +02002268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002272 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273}
2274
2275unsigned int
2276intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002277 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002278{
Ville Syrjälä832be822016-01-12 21:08:33 +02002279 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2280 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2281
2282 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002283}
2284
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2287 const struct drm_plane_state *plane_state)
2288{
Ville Syrjälä832be822016-01-12 21:08:33 +02002289 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002290 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002291 unsigned int tile_size, tile_width_bytes, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002306 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 info->fb_modifier = fb->modifier[0];
2308
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002309 tile_size = intel_tile_size(dev_priv);
2310
2311 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002312 tile_width_bytes = intel_tile_width_bytes(dev_priv, fb->modifier[0], cpp);
2313 tile_height = tile_size / tile_width_bytes;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002315 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width_bytes);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002316 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002317 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002318
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002319 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002320 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002321 tile_width_bytes = intel_tile_width_bytes(dev_priv, fb->modifier[1], cpp);
2322 tile_height = tile_size / tile_width_bytes;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002324 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width_bytes);
Ville Syrjälä832be822016-01-12 21:08:33 +02002325 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002326 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002327 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328}
2329
Ville Syrjälä603525d2016-01-12 21:08:37 +02002330static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002331{
2332 if (INTEL_INFO(dev_priv)->gen >= 9)
2333 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002334 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002335 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002336 return 128 * 1024;
2337 else if (INTEL_INFO(dev_priv)->gen >= 4)
2338 return 4 * 1024;
2339 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002340 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002341}
2342
Ville Syrjälä603525d2016-01-12 21:08:37 +02002343static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2344 uint64_t fb_modifier)
2345{
2346 switch (fb_modifier) {
2347 case DRM_FORMAT_MOD_NONE:
2348 return intel_linear_alignment(dev_priv);
2349 case I915_FORMAT_MOD_X_TILED:
2350 if (INTEL_INFO(dev_priv)->gen >= 9)
2351 return 256 * 1024;
2352 return 0;
2353 case I915_FORMAT_MOD_Y_TILED:
2354 case I915_FORMAT_MOD_Yf_TILED:
2355 return 1 * 1024 * 1024;
2356 default:
2357 MISSING_CASE(fb_modifier);
2358 return 0;
2359 }
2360}
2361
Chris Wilson127bd2a2010-07-23 23:32:05 +01002362int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002363intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2364 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002365 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002367 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002368 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002369 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 u32 alignment;
2372 int ret;
2373
Matt Roperebcdd392014-07-09 16:22:11 -07002374 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2375
Ville Syrjälä603525d2016-01-12 21:08:37 +02002376 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377
Daniel Vetter75c82a52015-10-14 16:51:04 +02002378 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379
Chris Wilson693db182013-03-05 14:52:39 +00002380 /* Note that the w/a also requires 64 PTE of padding following the
2381 * bo. We currently fill all unused PTE with the shadow page and so
2382 * we should always have valid PTE following the scanout preventing
2383 * the VT-d warning.
2384 */
2385 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2386 alignment = 256 * 1024;
2387
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002388 /*
2389 * Global gtt pte registers are special registers which actually forward
2390 * writes to a chunk of system memory. Which means that there is no risk
2391 * that the register values disappear as soon as we call
2392 * intel_runtime_pm_put(), so it is correct to wrap only the
2393 * pin/unpin/fence and not more.
2394 */
2395 intel_runtime_pm_get(dev_priv);
2396
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002397 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2398 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002399 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002400 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002401
2402 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2403 * fence, whereas 965+ only requires a fence if using
2404 * framebuffer compression. For simplicity, we always install
2405 * a fence as the cost is not that onerous.
2406 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002407 if (view.type == I915_GGTT_VIEW_NORMAL) {
2408 ret = i915_gem_object_get_fence(obj);
2409 if (ret == -EDEADLK) {
2410 /*
2411 * -EDEADLK means there are no free fences
2412 * no pending flips.
2413 *
2414 * This is propagated to atomic, but it uses
2415 * -EDEADLK to force a locking recovery, so
2416 * change the returned error to -EBUSY.
2417 */
2418 ret = -EBUSY;
2419 goto err_unpin;
2420 } else if (ret)
2421 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422
Vivek Kasireddy98072162015-10-29 18:54:38 -07002423 i915_gem_object_pin_fence(obj);
2424 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002425
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002426 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002428
2429err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002431err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002432 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002433 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002434}
2435
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2437 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002440 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002441
Matt Roperebcdd392014-07-09 16:22:11 -07002442 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2443
Daniel Vetter75c82a52015-10-14 16:51:04 +02002444 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002445
Vivek Kasireddy98072162015-10-29 18:54:38 -07002446 if (view.type == I915_GGTT_VIEW_NORMAL)
2447 i915_gem_object_unpin_fence(obj);
2448
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002449 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002450}
2451
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2453 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002454u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2455 int *x, int *y,
2456 uint64_t fb_modifier,
2457 unsigned int cpp,
2458 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002460 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002461 unsigned int tile_size, tile_width_bytes, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463
Ville Syrjäläd8433102016-01-12 21:08:35 +02002464 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002465 tile_width_bytes = intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2466 tile_height = tile_size / tile_width_bytes;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tile_rows = *y / tile_height;
2469 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002471 tiles = *x / (tile_width_bytes/cpp);
2472 *x %= tile_width_bytes/cpp;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002473
2474 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002476 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002477 unsigned int offset;
2478
2479 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002480 *y = (offset & alignment) / pitch;
2481 *x = ((offset & alignment) - *y * pitch) / cpp;
2482 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002483 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484}
2485
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002486static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002487{
2488 switch (format) {
2489 case DISPPLANE_8BPP:
2490 return DRM_FORMAT_C8;
2491 case DISPPLANE_BGRX555:
2492 return DRM_FORMAT_XRGB1555;
2493 case DISPPLANE_BGRX565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case DISPPLANE_BGRX888:
2497 return DRM_FORMAT_XRGB8888;
2498 case DISPPLANE_RGBX888:
2499 return DRM_FORMAT_XBGR8888;
2500 case DISPPLANE_BGRX101010:
2501 return DRM_FORMAT_XRGB2101010;
2502 case DISPPLANE_RGBX101010:
2503 return DRM_FORMAT_XBGR2101010;
2504 }
2505}
2506
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002507static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2508{
2509 switch (format) {
2510 case PLANE_CTL_FORMAT_RGB_565:
2511 return DRM_FORMAT_RGB565;
2512 default:
2513 case PLANE_CTL_FORMAT_XRGB_8888:
2514 if (rgb_order) {
2515 if (alpha)
2516 return DRM_FORMAT_ABGR8888;
2517 else
2518 return DRM_FORMAT_XBGR8888;
2519 } else {
2520 if (alpha)
2521 return DRM_FORMAT_ARGB8888;
2522 else
2523 return DRM_FORMAT_XRGB8888;
2524 }
2525 case PLANE_CTL_FORMAT_XRGB_2101010:
2526 if (rgb_order)
2527 return DRM_FORMAT_XBGR2101010;
2528 else
2529 return DRM_FORMAT_XRGB2101010;
2530 }
2531}
2532
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002533static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002534intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2535 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536{
2537 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002538 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 struct drm_i915_gem_object *obj = NULL;
2540 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002541 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2543 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2544 PAGE_SIZE);
2545
2546 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Chris Wilsonff2652e2014-03-10 08:07:02 +00002548 if (plane_config->size == 0)
2549 return false;
2550
Paulo Zanoni3badb492015-09-23 12:52:23 -03002551 /* If the FB is too big, just don't use it since fbdev is not very
2552 * important and we should probably use that space with FBC or other
2553 * features. */
2554 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2555 return false;
2556
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002557 mutex_lock(&dev->struct_mutex);
2558
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002559 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2560 base_aligned,
2561 base_aligned,
2562 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002563 if (!obj) {
2564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002566 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567
Damien Lespiau49af4492015-01-20 12:51:44 +00002568 obj->tiling_mode = plane_config->tiling;
2569 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002570 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002572 mode_cmd.pixel_format = fb->pixel_format;
2573 mode_cmd.width = fb->width;
2574 mode_cmd.height = fb->height;
2575 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002576 mode_cmd.modifier[0] = fb->modifier[0];
2577 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002579 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002581 DRM_DEBUG_KMS("intel fb init failed\n");
2582 goto out_unref_obj;
2583 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002584
Jesse Barnes46f297f2014-03-07 08:57:48 -08002585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002589
2590out_unref_obj:
2591 drm_gem_object_unreference(&obj->base);
2592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return false;
2594}
2595
Matt Roperafd65eb2015-02-03 13:10:04 -08002596/* Update plane->state->fb to match plane->fb after driver-internal updates */
2597static void
2598update_state_fb(struct drm_plane *plane)
2599{
2600 if (plane->fb == plane->state->fb)
2601 return;
2602
2603 if (plane->state->fb)
2604 drm_framebuffer_unreference(plane->state->fb);
2605 plane->state->fb = plane->fb;
2606 if (plane->state->fb)
2607 drm_framebuffer_reference(plane->state->fb);
2608}
2609
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002610static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002611intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2612 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613{
2614 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002615 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 struct drm_crtc *c;
2617 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002620 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002621 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2622 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002623 struct intel_plane_state *intel_state =
2624 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002626
Damien Lespiau2d140302015-02-05 17:22:18 +00002627 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return;
2629
Daniel Vetterf6936e22015-03-26 12:17:05 +01002630 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 fb = &plane_config->fb->base;
2632 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002633 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634
Damien Lespiau2d140302015-02-05 17:22:18 +00002635 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002636
2637 /*
2638 * Failed to alloc the obj, check to see if we should share
2639 * an fb with another CRTC instead
2640 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002641 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002642 i = to_intel_crtc(c);
2643
2644 if (c == &intel_crtc->base)
2645 continue;
2646
Matt Roper2ff8fde2014-07-08 07:50:07 -07002647 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002648 continue;
2649
Daniel Vetter88595ac2015-03-26 12:42:24 +01002650 fb = c->primary->fb;
2651 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002652 continue;
2653
Daniel Vetter88595ac2015-03-26 12:42:24 +01002654 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002655 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002656 drm_framebuffer_reference(fb);
2657 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002658 }
2659 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002660
Matt Roper200757f2015-12-03 11:37:36 -08002661 /*
2662 * We've failed to reconstruct the BIOS FB. Current display state
2663 * indicates that the primary plane is visible, but has a NULL FB,
2664 * which will lead to problems later if we don't fix it up. The
2665 * simplest solution is to just disable the primary plane now and
2666 * pretend the BIOS never had it enabled.
2667 */
2668 to_intel_plane_state(plane_state)->visible = false;
2669 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2670 intel_pre_disable_primary(&intel_crtc->base);
2671 intel_plane->disable_plane(primary, &intel_crtc->base);
2672
Daniel Vetter88595ac2015-03-26 12:42:24 +01002673 return;
2674
2675valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002676 plane_state->src_x = 0;
2677 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002678 plane_state->src_w = fb->width << 16;
2679 plane_state->src_h = fb->height << 16;
2680
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002681 plane_state->crtc_x = 0;
2682 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002683 plane_state->crtc_w = fb->width;
2684 plane_state->crtc_h = fb->height;
2685
Matt Roper0a8d8a82015-12-03 11:37:38 -08002686 intel_state->src.x1 = plane_state->src_x;
2687 intel_state->src.y1 = plane_state->src_y;
2688 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2689 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2690 intel_state->dst.x1 = plane_state->crtc_x;
2691 intel_state->dst.y1 = plane_state->crtc_y;
2692 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2693 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2694
Daniel Vetter88595ac2015-03-26 12:42:24 +01002695 obj = intel_fb_obj(fb);
2696 if (obj->tiling_mode != I915_TILING_NONE)
2697 dev_priv->preserve_bios_swizzle = true;
2698
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002699 drm_framebuffer_reference(fb);
2700 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002701 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002702 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002703 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704}
2705
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002706static void i9xx_update_primary_plane(struct drm_plane *primary,
2707 const struct intel_crtc_state *crtc_state,
2708 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002709{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002711 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2713 struct drm_framebuffer *fb = plane_state->base.fb;
2714 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002715 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002716 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002717 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002719 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002720 int x = plane_state->src.x1 >> 16;
2721 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002722
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 dspcntr = DISPPLANE_GAMMA_ENABLE;
2724
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002725 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002726
2727 if (INTEL_INFO(dev)->gen < 4) {
2728 if (intel_crtc->pipe == PIPE_B)
2729 dspcntr |= DISPPLANE_SEL_PIPE_B;
2730
2731 /* pipesrc and dspsize control the size that is scaled from,
2732 * which should always be the user's requested size.
2733 */
2734 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002738 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2739 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002740 ((crtc_state->pipe_src_h - 1) << 16) |
2741 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002742 I915_WRITE(PRIMPOS(plane), 0);
2743 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002744 }
2745
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 switch (fb->pixel_format) {
2747 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002748 dspcntr |= DISPPLANE_8BPP;
2749 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002751 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002752 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 case DRM_FORMAT_RGB565:
2754 dspcntr |= DISPPLANE_BGRX565;
2755 break;
2756 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 dspcntr |= DISPPLANE_BGRX888;
2758 break;
2759 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002760 dspcntr |= DISPPLANE_RGBX888;
2761 break;
2762 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002763 dspcntr |= DISPPLANE_BGRX101010;
2764 break;
2765 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002766 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002767 break;
2768 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002769 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002770 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002771
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772 if (INTEL_INFO(dev)->gen >= 4 &&
2773 obj->tiling_mode != I915_TILING_NONE)
2774 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002775
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002776 if (IS_G4X(dev))
2777 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2778
Ville Syrjäläac484962016-01-20 21:05:26 +02002779 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002780
Daniel Vetterc2c75132012-07-05 12:17:30 +02002781 if (INTEL_INFO(dev)->gen >= 4) {
2782 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002783 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002784 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002785 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002786 linear_offset -= intel_crtc->dspaddr_offset;
2787 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002788 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002789 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002791 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302792 dspcntr |= DISPPLANE_ROTATE_180;
2793
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002794 x += (crtc_state->pipe_src_w - 1);
2795 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796
2797 /* Finding the last pixel of the last line of the display
2798 data and adding to linear_offset*/
2799 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002800 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002801 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302802 }
2803
Paulo Zanoni2db33662015-09-14 15:20:03 -03002804 intel_crtc->adjusted_x = x;
2805 intel_crtc->adjusted_y = y;
2806
Sonika Jindal48404c12014-08-22 14:06:04 +05302807 I915_WRITE(reg, dspcntr);
2808
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002809 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002810 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002811 I915_WRITE(DSPSURF(plane),
2812 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002814 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002816 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818}
2819
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002820static void i9xx_disable_primary_plane(struct drm_plane *primary,
2821 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002826 int plane = intel_crtc->plane;
2827
2828 I915_WRITE(DSPCNTR(plane), 0);
2829 if (INTEL_INFO(dev_priv)->gen >= 4)
2830 I915_WRITE(DSPSURF(plane), 0);
2831 else
2832 I915_WRITE(DSPADDR(plane), 0);
2833 POSTING_READ(DSPCNTR(plane));
2834}
2835
2836static void ironlake_update_primary_plane(struct drm_plane *primary,
2837 const struct intel_crtc_state *crtc_state,
2838 const struct intel_plane_state *plane_state)
2839{
2840 struct drm_device *dev = primary->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2843 struct drm_framebuffer *fb = plane_state->base.fb;
2844 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002846 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002848 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002849 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 int x = plane_state->src.x1 >> 16;
2851 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002852
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002853 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002854 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002855
2856 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2857 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2858
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 switch (fb->pixel_format) {
2860 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002861 dspcntr |= DISPPLANE_8BPP;
2862 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 case DRM_FORMAT_RGB565:
2864 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002867 dspcntr |= DISPPLANE_BGRX888;
2868 break;
2869 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002870 dspcntr |= DISPPLANE_RGBX888;
2871 break;
2872 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002873 dspcntr |= DISPPLANE_BGRX101010;
2874 break;
2875 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002876 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 break;
2878 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002879 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 }
2881
2882 if (obj->tiling_mode != I915_TILING_NONE)
2883 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002885 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002886 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002887
Ville Syrjäläac484962016-01-20 21:05:26 +02002888 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002889 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002890 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002891 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002892 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002893 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002894 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302895 dspcntr |= DISPPLANE_ROTATE_180;
2896
2897 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002898 x += (crtc_state->pipe_src_w - 1);
2899 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302900
2901 /* Finding the last pixel of the last line of the display
2902 data and adding to linear_offset*/
2903 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002904 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002905 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302906 }
2907 }
2908
Paulo Zanoni2db33662015-09-14 15:20:03 -03002909 intel_crtc->adjusted_x = x;
2910 intel_crtc->adjusted_y = y;
2911
Sonika Jindal48404c12014-08-22 14:06:04 +05302912 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002913
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002914 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002915 I915_WRITE(DSPSURF(plane),
2916 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002917 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002918 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2919 } else {
2920 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2921 I915_WRITE(DSPLINOFF(plane), linear_offset);
2922 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002923 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002924}
2925
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002926u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2927 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002928{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002929 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2930 return 64;
2931 } else {
2932 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002933
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002934 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002935 }
2936}
2937
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002938u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
Ville Syrjäläe7941292016-01-19 18:23:17 +02002946 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002947 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002948
Daniel Vetterce7f1722015-10-14 16:51:06 +02002949 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002951 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002952 return -1;
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955
2956 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002957 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002958 PAGE_SIZE;
2959 }
2960
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002961 WARN_ON(upper_32_bits(offset));
2962
2963 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002964}
2965
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2967{
2968 struct drm_device *dev = intel_crtc->base.dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970
2971 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2972 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2973 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002974}
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976/*
2977 * This function detaches (aka. unbinds) unused scalers in hardware
2978 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002979static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002981 struct intel_crtc_scaler_state *scaler_state;
2982 int i;
2983
Chandra Kondurua1b22782015-04-07 15:28:45 -07002984 scaler_state = &intel_crtc->config->scaler_state;
2985
2986 /* loop through and disable scalers that aren't in use */
2987 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002988 if (!scaler_state->scalers[i].in_use)
2989 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002990 }
2991}
2992
Chandra Konduru6156a452015-04-27 13:48:39 -07002993u32 skl_plane_ctl_format(uint32_t pixel_format)
2994{
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002996 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 /*
3005 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3006 * to be already pre-multiplied. We need to add a knob (or a different
3007 * DRM_FORMAT) for user-space to configure that.
3008 */
3009 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003026 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003028 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003030
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032}
3033
3034u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3035{
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 switch (fb_modifier) {
3037 case DRM_FORMAT_MOD_NONE:
3038 break;
3039 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 default:
3046 MISSING_CASE(fb_modifier);
3047 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003048
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003049 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050}
3051
3052u32 skl_plane_ctl_rotation(unsigned int rotation)
3053{
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 switch (rotation) {
3055 case BIT(DRM_ROTATE_0):
3056 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303057 /*
3058 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3059 * while i915 HW rotation is clockwise, thats why this swapping.
3060 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303062 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303066 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 default:
3068 MISSING_CASE(rotation);
3069 }
3070
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003071 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003072}
3073
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074static void skylake_update_primary_plane(struct drm_plane *plane,
3075 const struct intel_crtc_state *crtc_state,
3076 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003078 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3081 struct drm_framebuffer *fb = plane_state->base.fb;
3082 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003083 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303084 u32 plane_ctl, stride_div, stride;
3085 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003088 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003089 int scaler_id = plane_state->scaler_id;
3090 int src_x = plane_state->src.x1 >> 16;
3091 int src_y = plane_state->src.y1 >> 16;
3092 int src_w = drm_rect_width(&plane_state->src) >> 16;
3093 int src_h = drm_rect_height(&plane_state->src) >> 16;
3094 int dst_x = plane_state->dst.x1;
3095 int dst_y = plane_state->dst.y1;
3096 int dst_w = drm_rect_width(&plane_state->dst);
3097 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098
3099 plane_ctl = PLANE_CTL_ENABLE |
3100 PLANE_CTL_PIPE_GAMMA_ENABLE |
3101 PLANE_CTL_PIPE_CSC_ENABLE;
3102
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3104 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003108 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003109 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003110 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003112 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003115 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3116
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003118 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 x_offset = stride * tile_height - src_y - src_h;
3121 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003125 x_offset = src_x;
3126 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159static void skylake_disable_primary_plane(struct drm_plane *primary,
3160 struct drm_crtc *crtc)
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 int pipe = to_intel_crtc(crtc)->pipe;
3165
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003179 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003180}
3181
Ville Syrjälä75147472014-11-24 18:28:11 +02003182static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct drm_crtc *crtc;
3185
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003186 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003199 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003204 plane_state = to_intel_plane_state(plane->base.state);
3205
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210
3211 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003212 }
3213}
3214
Ville Syrjälä75147472014-11-24 18:28:11 +02003215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003230 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003277 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003295 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003297 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298
3299 return pending;
3300}
3301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003316
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327 */
3328
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345}
3346
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003353 i915_reg_t reg;
3354 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003359 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003365 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003387}
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003396 i915_reg_t reg;
3397 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003399 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003400 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 udelay(150);
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481}
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 i915_reg_t reg;
3498 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 udelay(150);
3510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Daniel Vetterd74cf322012-10-26 10:58:13 +02003523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 udelay(150);
3539
Akshay Joshi0206e352011-08-16 15:34:10 -04003540 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 udelay(500);
3549
Sean Paulfa37d392012-03-02 12:53:39 -05003550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
Sean Paulfa37d392012-03-02 12:53:39 -05003561 if (retry < 5)
3562 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
3564 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
3567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 udelay(150);
3592
Akshay Joshi0206e352011-08-16 15:34:10 -04003593 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 udelay(500);
3602
Sean Paulfa37d392012-03-02 12:53:39 -05003603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
Sean Paulfa37d392012-03-02 12:53:39 -05003614 if (retry < 5)
3615 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
3617 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Jesse Barnes357555c2011-04-28 15:09:55 -07003623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630 i915_reg_t reg;
3631 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
Daniel Vetter01a415f2012-10-27 15:58:40 +02003644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
3662
3663 /* enable CPU FDI TX and PCH FDI RX */
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3673
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3682
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
3685
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3690
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
3704
3705 /* Train 2 */
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003745 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748 i915_reg_t reg;
3749 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003750
Jesse Barnes0e23b992010-09-10 11:10:00 -07003751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767 udelay(200);
3768
Paulo Zanoni20749732012-11-23 15:30:38 -02003769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003774
Paulo Zanoni20749732012-11-23 15:30:38 -02003775 POSTING_READ(reg);
3776 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 }
3778}
3779
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785 i915_reg_t reg;
3786 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003835 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
Chris Wilson5dce5b932014-01-20 10:17:36 +00003863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003874 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911{
Chris Wilson0f911282012-04-17 10:05:38 +01003912 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003913 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003914 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003915
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003928
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003929 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003934 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003935 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003936
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003937 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003938}
3939
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003964 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003998 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004004 mutex_lock(&dev_priv->sb_lock);
4005
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004027 mutex_unlock(&dev_priv->sb_lock);
4028
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
Daniel Vetter275f01b22013-05-03 11:49:47 +02004035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004088 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 break;
4094 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
Jesse Barnesf67a5592011-01-05 10:31:48 -08004119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004128{
4129 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134
Daniel Vetterab9412b2013-05-03 11:49:46 +02004135 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004136
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
Daniel Vettercd986ab2012-10-26 10:58:12 +02004140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004152 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004153
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004156 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004157 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004158
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004163 temp |= sel;
4164 else
4165 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004176 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004177
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004182 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004183
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004196 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004197 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203
4204 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
4214 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004215 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 }
4220
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004221 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004222}
4223
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Daniel Vetterab9412b2013-05-03 11:49:46 +02004231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004233 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni0540e482012-10-31 18:12:40 -02004235 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004237
Paulo Zanoni937bb612012-10-31 18:12:47 -02004238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004239}
4240
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243{
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004245 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004247 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004248 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004254 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004255 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Daniel Vetter46edb022013-06-05 13:34:12 +02004257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262 goto found;
4263 }
4264
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304281
4282 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304286
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004287 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004288 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289
4290 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 continue;
4293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004298 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004299 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004321
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004322 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004327
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004328 return pll;
4329}
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
4340
4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004344 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004345 }
4346}
4347
Daniel Vettera1520312013-05-03 11:49:50 +02004348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004351 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004357 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004359 }
4360}
4361
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004410 return -EINVAL;
4411 }
4412
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004432int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004487 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 }
4510
Chandra Kondurua1b22782015-04-07 15:28:45 -07004511 return 0;
4512}
4513
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004547 }
4548}
4549
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004568 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004569}
4570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004571void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 return;
4578
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004583 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602}
4603
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004604void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004609 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004620 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004622 POSTING_READ(IPS_CTL);
4623 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004640 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 return;
4642
Imre Deak50360402015-01-16 00:55:16 -08004643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004644 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004679{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004680 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708{
4709 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004714 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 hsw_enable_ips(intel_crtc);
4721
Daniel Vetterf99d7062014-06-19 16:01:59 +02004722 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004735}
4736
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
4754
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4763
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004773 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004778
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
4785 hsw_disable_ips(intel_crtc);
4786}
4787
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004797 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004799 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004800 intel_update_watermarks(&crtc->base);
4801
Paulo Zanonic80ac852015-07-02 19:25:13 -03004802 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004803 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004811static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004813 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004815 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004819 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4820 struct drm_plane *primary = crtc->base.primary;
4821 struct drm_plane_state *old_pri_state =
4822 drm_atomic_get_existing_plane_state(old_state, primary);
4823 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004825 if (atomic->update_fbc)
4826 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004828 if (old_pri_state) {
4829 struct intel_plane_state *primary_state =
4830 to_intel_plane_state(primary->state);
4831 struct intel_plane_state *old_primary_state =
4832 to_intel_plane_state(old_pri_state);
4833
4834 if (old_primary_state->visible &&
4835 (modeset || !primary_state->visible))
4836 intel_pre_disable_primary(&crtc->base);
4837 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004838
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004839 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004840 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004841
4842 if (old_crtc_state->base.active)
4843 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004844 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004845
Matt Ropered4a6a72016-02-23 17:20:13 -08004846 /*
4847 * IVB workaround: must disable low power watermarks for at least
4848 * one frame before enabling scaling. LP watermarks can be re-enabled
4849 * when scaling is disabled.
4850 *
4851 * WaCxSRDisabledForSpriteScaling:ivb
4852 */
4853 if (pipe_config->disable_lp_wm) {
4854 ilk_disable_lp_wm(dev);
4855 intel_wait_for_vblank(dev, crtc->pipe);
4856 }
4857
4858 /*
4859 * If we're doing a modeset, we're done. No need to do any pre-vblank
4860 * watermark programming here.
4861 */
4862 if (needs_modeset(&pipe_config->base))
4863 return;
4864
4865 /*
4866 * For platforms that support atomic watermarks, program the
4867 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4868 * will be the intermediate values that are safe for both pre- and
4869 * post- vblank; when vblank happens, the 'active' values will be set
4870 * to the final 'target' values and we'll do this again to get the
4871 * optimal watermarks. For gen9+ platforms, the values we program here
4872 * will be the final target values which will get automatically latched
4873 * at vblank time; no further programming will be necessary.
4874 *
4875 * If a platform hasn't been transitioned to atomic watermarks yet,
4876 * we'll continue to update watermarks the old way, if flags tell
4877 * us to.
4878 */
4879 if (dev_priv->display.initial_watermarks != NULL)
4880 dev_priv->display.initial_watermarks(pipe_config);
4881 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004882 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004883}
4884
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004885static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004886{
4887 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004889 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004891
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004892 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004893
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004894 drm_for_each_plane_mask(p, dev, plane_mask)
4895 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004896
Daniel Vetterf99d7062014-06-19 16:01:59 +02004897 /*
4898 * FIXME: Once we grow proper nuclear flip support out of this we need
4899 * to compute the mask of flip planes precisely. For the time being
4900 * consider this a flip to a NULL plane.
4901 */
4902 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004903}
4904
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905static void ironlake_crtc_enable(struct drm_crtc *crtc)
4906{
4907 struct drm_device *dev = crtc->dev;
4908 struct drm_i915_private *dev_priv = dev->dev_private;
4909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004910 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004911 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004912
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004913 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004914 return;
4915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004917 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4918
4919 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004920 intel_prepare_shared_dpll(intel_crtc);
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304923 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004924
4925 intel_set_pipe_timings(intel_crtc);
4926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004927 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004928 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004930 }
4931
4932 ironlake_set_pipeconf(crtc);
4933
Jesse Barnesf67a5592011-01-05 10:31:48 -08004934 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004935
Daniel Vettera72e4c92014-09-30 10:56:47 +02004936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004937
Daniel Vetterf6736a12013-06-05 13:34:30 +02004938 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004939 if (encoder->pre_enable)
4940 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004943 /* Note: FDI PLL enabling _must_ be done before we enable the
4944 * cpu pipes, hence this is separate from all the other fdi/pch
4945 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004946 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004947 } else {
4948 assert_fdi_tx_disabled(dev_priv, pipe);
4949 assert_fdi_rx_disabled(dev_priv, pipe);
4950 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004951
Jesse Barnesb074cec2013-04-25 12:55:02 -07004952 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004953
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004954 /*
4955 * On ILK+ LUT must be loaded before the pipe is running but with
4956 * clocks enabled
4957 */
4958 intel_crtc_load_lut(crtc);
4959
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004960 if (dev_priv->display.initial_watermarks != NULL)
4961 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004962 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004963
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004964 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004965 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004966
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004967 assert_vblank_disabled(crtc);
4968 drm_crtc_vblank_on(crtc);
4969
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004970 for_each_encoder_on_crtc(dev, crtc, encoder)
4971 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004972
4973 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004974 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004975
4976 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4977 if (intel_crtc->config->has_pch_encoder)
4978 intel_wait_for_vblank(dev, pipe);
4979 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004980}
4981
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004982/* IPS only exists on ULT machines and is tied to pipe A. */
4983static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4984{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004985 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004986}
4987
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988static void haswell_crtc_enable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4993 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004994 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4995 struct intel_crtc_state *pipe_config =
4996 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004998 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999 return;
5000
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005001 if (intel_crtc->config->has_pch_encoder)
5002 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5003 false);
5004
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005005 if (intel_crtc_to_shared_dpll(intel_crtc))
5006 intel_enable_shared_dpll(intel_crtc);
5007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305009 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005010
5011 intel_set_pipe_timings(intel_crtc);
5012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5014 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5015 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005016 }
5017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005019 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005020 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005021 }
5022
5023 haswell_set_pipeconf(crtc);
5024
5025 intel_set_pipe_csc(crtc);
5026
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005028
Daniel Vetter6b698512015-11-28 11:05:39 +01005029 if (intel_crtc->config->has_pch_encoder)
5030 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5031 else
5032 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5033
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305034 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035 if (encoder->pre_enable)
5036 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305037 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005038
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005039 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005040 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005041
Jani Nikulaa65347b2015-11-27 12:21:46 +02005042 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305043 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005044
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005045 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005046 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005047 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005048 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049
5050 /*
5051 * On ILK+ LUT must be loaded before the pipe is running but with
5052 * clocks enabled
5053 */
5054 intel_crtc_load_lut(crtc);
5055
Paulo Zanoni1f544382012-10-24 11:32:00 -02005056 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005057 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305058 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005060 if (dev_priv->display.initial_watermarks != NULL)
5061 dev_priv->display.initial_watermarks(pipe_config);
5062 else
5063 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005064 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005065
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005066 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005067 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Jani Nikulaa65347b2015-11-27 12:21:46 +02005069 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005070 intel_ddi_set_vc_payload_alloc(crtc, true);
5071
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005072 assert_vblank_disabled(crtc);
5073 drm_crtc_vblank_on(crtc);
5074
Jani Nikula8807e552013-08-30 19:40:32 +03005075 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005077 intel_opregion_notify_encoder(encoder, true);
5078 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
Daniel Vetter6b698512015-11-28 11:05:39 +01005080 if (intel_crtc->config->has_pch_encoder) {
5081 intel_wait_for_vblank(dev, pipe);
5082 intel_wait_for_vblank(dev, pipe);
5083 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005084 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5085 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005086 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005087
Paulo Zanonie4916942013-09-20 16:21:19 -03005088 /* If we change the relative order between pipe/planes enabling, we need
5089 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005090 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5091 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5092 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5093 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5094 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095}
5096
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005097static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005098{
5099 struct drm_device *dev = crtc->base.dev;
5100 struct drm_i915_private *dev_priv = dev->dev_private;
5101 int pipe = crtc->pipe;
5102
5103 /* To avoid upsetting the power well on haswell only disable the pfit if
5104 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005105 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005106 I915_WRITE(PF_CTL(pipe), 0);
5107 I915_WRITE(PF_WIN_POS(pipe), 0);
5108 I915_WRITE(PF_WIN_SZ(pipe), 0);
5109 }
5110}
5111
Jesse Barnes6be4a602010-09-10 10:26:01 -07005112static void ironlake_crtc_disable(struct drm_crtc *crtc)
5113{
5114 struct drm_device *dev = crtc->dev;
5115 struct drm_i915_private *dev_priv = dev->dev_private;
5116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005117 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005119
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005120 if (intel_crtc->config->has_pch_encoder)
5121 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5122
Daniel Vetterea9d7582012-07-10 10:42:52 +02005123 for_each_encoder_on_crtc(dev, crtc, encoder)
5124 encoder->disable(encoder);
5125
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005126 drm_crtc_vblank_off(crtc);
5127 assert_vblank_disabled(crtc);
5128
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005129 /*
5130 * Sometimes spurious CPU pipe underruns happen when the
5131 * pipe is already disabled, but FDI RX/TX is still enabled.
5132 * Happens at least with VGA+HDMI cloning. Suppress them.
5133 */
5134 if (intel_crtc->config->has_pch_encoder)
5135 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5136
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005137 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005138
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005139 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005140
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005141 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005142 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005143 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5144 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005145
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005146 for_each_encoder_on_crtc(dev, crtc, encoder)
5147 if (encoder->post_disable)
5148 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005150 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005151 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005152
Daniel Vetterd925c592013-06-05 13:34:04 +02005153 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005154 i915_reg_t reg;
5155 u32 temp;
5156
Daniel Vetterd925c592013-06-05 13:34:04 +02005157 /* disable TRANS_DP_CTL */
5158 reg = TRANS_DP_CTL(pipe);
5159 temp = I915_READ(reg);
5160 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5161 TRANS_DP_PORT_SEL_MASK);
5162 temp |= TRANS_DP_PORT_SEL_NONE;
5163 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005164
Daniel Vetterd925c592013-06-05 13:34:04 +02005165 /* disable DPLL_SEL */
5166 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005167 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005168 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005169 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005170
Daniel Vetterd925c592013-06-05 13:34:04 +02005171 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005172 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005173
5174 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005175}
5176
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005177static void haswell_crtc_disable(struct drm_crtc *crtc)
5178{
5179 struct drm_device *dev = crtc->dev;
5180 struct drm_i915_private *dev_priv = dev->dev_private;
5181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5182 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005183 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005184
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005185 if (intel_crtc->config->has_pch_encoder)
5186 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5187 false);
5188
Jani Nikula8807e552013-08-30 19:40:32 +03005189 for_each_encoder_on_crtc(dev, crtc, encoder) {
5190 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005191 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005192 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005193
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005194 drm_crtc_vblank_off(crtc);
5195 assert_vblank_disabled(crtc);
5196
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005197 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005198
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005199 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005200 intel_ddi_set_vc_payload_alloc(crtc, false);
5201
Jani Nikulaa65347b2015-11-27 12:21:46 +02005202 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305203 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005204
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005205 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005206 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005207 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005208 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005209
Jani Nikulaa65347b2015-11-27 12:21:46 +02005210 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305211 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005212
Imre Deak97b040a2014-06-25 22:01:50 +03005213 for_each_encoder_on_crtc(dev, crtc, encoder)
5214 if (encoder->post_disable)
5215 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005216
Ville Syrjälä92966a32015-12-08 16:05:48 +02005217 if (intel_crtc->config->has_pch_encoder) {
5218 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005219 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005220 intel_ddi_fdi_disable(crtc);
5221
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005222 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5223 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005224 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005225}
5226
Jesse Barnes2dd24552013-04-25 12:55:01 -07005227static void i9xx_pfit_enable(struct intel_crtc *crtc)
5228{
5229 struct drm_device *dev = crtc->base.dev;
5230 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005231 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005232
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005233 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005234 return;
5235
Daniel Vetterc0b03412013-05-28 12:05:54 +02005236 /*
5237 * The panel fitter should only be adjusted whilst the pipe is disabled,
5238 * according to register description and PRM.
5239 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005240 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5241 assert_pipe_disabled(dev_priv, crtc->pipe);
5242
Jesse Barnesb074cec2013-04-25 12:55:02 -07005243 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5244 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005245
5246 /* Border color in case we don't scale up to the full screen. Black by
5247 * default, change to something else for debugging. */
5248 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005249}
5250
Dave Airlied05410f2014-06-05 13:22:59 +10005251static enum intel_display_power_domain port_to_power_domain(enum port port)
5252{
5253 switch (port) {
5254 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005255 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005256 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005257 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005258 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005259 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005260 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005261 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005262 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005263 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005264 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005265 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005266 return POWER_DOMAIN_PORT_OTHER;
5267 }
5268}
5269
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005270static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5271{
5272 switch (port) {
5273 case PORT_A:
5274 return POWER_DOMAIN_AUX_A;
5275 case PORT_B:
5276 return POWER_DOMAIN_AUX_B;
5277 case PORT_C:
5278 return POWER_DOMAIN_AUX_C;
5279 case PORT_D:
5280 return POWER_DOMAIN_AUX_D;
5281 case PORT_E:
5282 /* FIXME: Check VBT for actual wiring of PORT E */
5283 return POWER_DOMAIN_AUX_D;
5284 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005285 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005286 return POWER_DOMAIN_AUX_A;
5287 }
5288}
5289
Imre Deak319be8a2014-03-04 19:22:57 +02005290enum intel_display_power_domain
5291intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005292{
Imre Deak319be8a2014-03-04 19:22:57 +02005293 struct drm_device *dev = intel_encoder->base.dev;
5294 struct intel_digital_port *intel_dig_port;
5295
5296 switch (intel_encoder->type) {
5297 case INTEL_OUTPUT_UNKNOWN:
5298 /* Only DDI platforms should ever use this output type */
5299 WARN_ON_ONCE(!HAS_DDI(dev));
5300 case INTEL_OUTPUT_DISPLAYPORT:
5301 case INTEL_OUTPUT_HDMI:
5302 case INTEL_OUTPUT_EDP:
5303 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005304 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005305 case INTEL_OUTPUT_DP_MST:
5306 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5307 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005308 case INTEL_OUTPUT_ANALOG:
5309 return POWER_DOMAIN_PORT_CRT;
5310 case INTEL_OUTPUT_DSI:
5311 return POWER_DOMAIN_PORT_DSI;
5312 default:
5313 return POWER_DOMAIN_PORT_OTHER;
5314 }
5315}
5316
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005317enum intel_display_power_domain
5318intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5319{
5320 struct drm_device *dev = intel_encoder->base.dev;
5321 struct intel_digital_port *intel_dig_port;
5322
5323 switch (intel_encoder->type) {
5324 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005325 case INTEL_OUTPUT_HDMI:
5326 /*
5327 * Only DDI platforms should ever use these output types.
5328 * We can get here after the HDMI detect code has already set
5329 * the type of the shared encoder. Since we can't be sure
5330 * what's the status of the given connectors, play safe and
5331 * run the DP detection too.
5332 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005333 WARN_ON_ONCE(!HAS_DDI(dev));
5334 case INTEL_OUTPUT_DISPLAYPORT:
5335 case INTEL_OUTPUT_EDP:
5336 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5337 return port_to_aux_power_domain(intel_dig_port->port);
5338 case INTEL_OUTPUT_DP_MST:
5339 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5340 return port_to_aux_power_domain(intel_dig_port->port);
5341 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005342 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005343 return POWER_DOMAIN_AUX_A;
5344 }
5345}
5346
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005347static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5348 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005349{
5350 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005351 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5353 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005354 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005355 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005356
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005357 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005358 return 0;
5359
Imre Deak77d22dc2014-03-05 16:20:52 +02005360 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5361 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005362 if (crtc_state->pch_pfit.enabled ||
5363 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005364 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5365
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005366 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5367 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5368
Imre Deak319be8a2014-03-04 19:22:57 +02005369 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005370 }
Imre Deak319be8a2014-03-04 19:22:57 +02005371
Imre Deak77d22dc2014-03-05 16:20:52 +02005372 return mask;
5373}
5374
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005375static unsigned long
5376modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5377 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005378{
5379 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5381 enum intel_display_power_domain domain;
5382 unsigned long domains, new_domains, old_domains;
5383
5384 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005385 intel_crtc->enabled_power_domains = new_domains =
5386 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005387
5388 domains = new_domains & ~old_domains;
5389
5390 for_each_power_domain(domain, domains)
5391 intel_display_power_get(dev_priv, domain);
5392
5393 return old_domains & ~new_domains;
5394}
5395
5396static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5397 unsigned long domains)
5398{
5399 enum intel_display_power_domain domain;
5400
5401 for_each_power_domain(domain, domains)
5402 intel_display_power_put(dev_priv, domain);
5403}
5404
Mika Kaholaadafdc62015-08-18 14:36:59 +03005405static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5406{
5407 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5408
5409 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5410 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5411 return max_cdclk_freq;
5412 else if (IS_CHERRYVIEW(dev_priv))
5413 return max_cdclk_freq*95/100;
5414 else if (INTEL_INFO(dev_priv)->gen < 4)
5415 return 2*max_cdclk_freq*90/100;
5416 else
5417 return max_cdclk_freq*90/100;
5418}
5419
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005420static void intel_update_max_cdclk(struct drm_device *dev)
5421{
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005424 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005425 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5426
5427 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5428 dev_priv->max_cdclk_freq = 675000;
5429 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5430 dev_priv->max_cdclk_freq = 540000;
5431 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5432 dev_priv->max_cdclk_freq = 450000;
5433 else
5434 dev_priv->max_cdclk_freq = 337500;
5435 } else if (IS_BROADWELL(dev)) {
5436 /*
5437 * FIXME with extra cooling we can allow
5438 * 540 MHz for ULX and 675 Mhz for ULT.
5439 * How can we know if extra cooling is
5440 * available? PCI ID, VTB, something else?
5441 */
5442 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5443 dev_priv->max_cdclk_freq = 450000;
5444 else if (IS_BDW_ULX(dev))
5445 dev_priv->max_cdclk_freq = 450000;
5446 else if (IS_BDW_ULT(dev))
5447 dev_priv->max_cdclk_freq = 540000;
5448 else
5449 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005450 } else if (IS_CHERRYVIEW(dev)) {
5451 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005452 } else if (IS_VALLEYVIEW(dev)) {
5453 dev_priv->max_cdclk_freq = 400000;
5454 } else {
5455 /* otherwise assume cdclk is fixed */
5456 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5457 }
5458
Mika Kaholaadafdc62015-08-18 14:36:59 +03005459 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5460
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005461 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5462 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005463
5464 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5465 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005466}
5467
5468static void intel_update_cdclk(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471
5472 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5473 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5474 dev_priv->cdclk_freq);
5475
5476 /*
5477 * Program the gmbus_freq based on the cdclk frequency.
5478 * BSpec erroneously claims we should aim for 4MHz, but
5479 * in fact 1MHz is the correct frequency.
5480 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005481 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005482 /*
5483 * Program the gmbus_freq based on the cdclk frequency.
5484 * BSpec erroneously claims we should aim for 4MHz, but
5485 * in fact 1MHz is the correct frequency.
5486 */
5487 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5488 }
5489
5490 if (dev_priv->max_cdclk_freq == 0)
5491 intel_update_max_cdclk(dev);
5492}
5493
Damien Lespiau70d0c572015-06-04 18:21:29 +01005494static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 uint32_t divider;
5498 uint32_t ratio;
5499 uint32_t current_freq;
5500 int ret;
5501
5502 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5503 switch (frequency) {
5504 case 144000:
5505 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5506 ratio = BXT_DE_PLL_RATIO(60);
5507 break;
5508 case 288000:
5509 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5510 ratio = BXT_DE_PLL_RATIO(60);
5511 break;
5512 case 384000:
5513 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5514 ratio = BXT_DE_PLL_RATIO(60);
5515 break;
5516 case 576000:
5517 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5518 ratio = BXT_DE_PLL_RATIO(60);
5519 break;
5520 case 624000:
5521 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5522 ratio = BXT_DE_PLL_RATIO(65);
5523 break;
5524 case 19200:
5525 /*
5526 * Bypass frequency with DE PLL disabled. Init ratio, divider
5527 * to suppress GCC warning.
5528 */
5529 ratio = 0;
5530 divider = 0;
5531 break;
5532 default:
5533 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5534
5535 return;
5536 }
5537
5538 mutex_lock(&dev_priv->rps.hw_lock);
5539 /* Inform power controller of upcoming frequency change */
5540 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5541 0x80000000);
5542 mutex_unlock(&dev_priv->rps.hw_lock);
5543
5544 if (ret) {
5545 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5546 ret, frequency);
5547 return;
5548 }
5549
5550 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5551 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5552 current_freq = current_freq * 500 + 1000;
5553
5554 /*
5555 * DE PLL has to be disabled when
5556 * - setting to 19.2MHz (bypass, PLL isn't used)
5557 * - before setting to 624MHz (PLL needs toggling)
5558 * - before setting to any frequency from 624MHz (PLL needs toggling)
5559 */
5560 if (frequency == 19200 || frequency == 624000 ||
5561 current_freq == 624000) {
5562 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5563 /* Timeout 200us */
5564 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5565 1))
5566 DRM_ERROR("timout waiting for DE PLL unlock\n");
5567 }
5568
5569 if (frequency != 19200) {
5570 uint32_t val;
5571
5572 val = I915_READ(BXT_DE_PLL_CTL);
5573 val &= ~BXT_DE_PLL_RATIO_MASK;
5574 val |= ratio;
5575 I915_WRITE(BXT_DE_PLL_CTL, val);
5576
5577 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5578 /* Timeout 200us */
5579 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5580 DRM_ERROR("timeout waiting for DE PLL lock\n");
5581
5582 val = I915_READ(CDCLK_CTL);
5583 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5584 val |= divider;
5585 /*
5586 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5587 * enable otherwise.
5588 */
5589 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5590 if (frequency >= 500000)
5591 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5592
5593 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5594 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5595 val |= (frequency - 1000) / 500;
5596 I915_WRITE(CDCLK_CTL, val);
5597 }
5598
5599 mutex_lock(&dev_priv->rps.hw_lock);
5600 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5601 DIV_ROUND_UP(frequency, 25000));
5602 mutex_unlock(&dev_priv->rps.hw_lock);
5603
5604 if (ret) {
5605 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5606 ret, frequency);
5607 return;
5608 }
5609
Damien Lespiaua47871b2015-06-04 18:21:34 +01005610 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305611}
5612
5613void broxton_init_cdclk(struct drm_device *dev)
5614{
5615 struct drm_i915_private *dev_priv = dev->dev_private;
5616 uint32_t val;
5617
5618 /*
5619 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5620 * or else the reset will hang because there is no PCH to respond.
5621 * Move the handshake programming to initialization sequence.
5622 * Previously was left up to BIOS.
5623 */
5624 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5625 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5626 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5627
5628 /* Enable PG1 for cdclk */
5629 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5630
5631 /* check if cd clock is enabled */
5632 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5633 DRM_DEBUG_KMS("Display already initialized\n");
5634 return;
5635 }
5636
5637 /*
5638 * FIXME:
5639 * - The initial CDCLK needs to be read from VBT.
5640 * Need to make this change after VBT has changes for BXT.
5641 * - check if setting the max (or any) cdclk freq is really necessary
5642 * here, it belongs to modeset time
5643 */
5644 broxton_set_cdclk(dev, 624000);
5645
5646 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005647 POSTING_READ(DBUF_CTL);
5648
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305649 udelay(10);
5650
5651 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5652 DRM_ERROR("DBuf power enable timeout!\n");
5653}
5654
5655void broxton_uninit_cdclk(struct drm_device *dev)
5656{
5657 struct drm_i915_private *dev_priv = dev->dev_private;
5658
5659 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005660 POSTING_READ(DBUF_CTL);
5661
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305662 udelay(10);
5663
5664 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5665 DRM_ERROR("DBuf power disable timeout!\n");
5666
5667 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5668 broxton_set_cdclk(dev, 19200);
5669
5670 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5671}
5672
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005673static const struct skl_cdclk_entry {
5674 unsigned int freq;
5675 unsigned int vco;
5676} skl_cdclk_frequencies[] = {
5677 { .freq = 308570, .vco = 8640 },
5678 { .freq = 337500, .vco = 8100 },
5679 { .freq = 432000, .vco = 8640 },
5680 { .freq = 450000, .vco = 8100 },
5681 { .freq = 540000, .vco = 8100 },
5682 { .freq = 617140, .vco = 8640 },
5683 { .freq = 675000, .vco = 8100 },
5684};
5685
5686static unsigned int skl_cdclk_decimal(unsigned int freq)
5687{
5688 return (freq - 1000) / 500;
5689}
5690
5691static unsigned int skl_cdclk_get_vco(unsigned int freq)
5692{
5693 unsigned int i;
5694
5695 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5696 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5697
5698 if (e->freq == freq)
5699 return e->vco;
5700 }
5701
5702 return 8100;
5703}
5704
5705static void
5706skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5707{
5708 unsigned int min_freq;
5709 u32 val;
5710
5711 /* select the minimum CDCLK before enabling DPLL 0 */
5712 val = I915_READ(CDCLK_CTL);
5713 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5714 val |= CDCLK_FREQ_337_308;
5715
5716 if (required_vco == 8640)
5717 min_freq = 308570;
5718 else
5719 min_freq = 337500;
5720
5721 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5722
5723 I915_WRITE(CDCLK_CTL, val);
5724 POSTING_READ(CDCLK_CTL);
5725
5726 /*
5727 * We always enable DPLL0 with the lowest link rate possible, but still
5728 * taking into account the VCO required to operate the eDP panel at the
5729 * desired frequency. The usual DP link rates operate with a VCO of
5730 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5731 * The modeset code is responsible for the selection of the exact link
5732 * rate later on, with the constraint of choosing a frequency that
5733 * works with required_vco.
5734 */
5735 val = I915_READ(DPLL_CTRL1);
5736
5737 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5738 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5739 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5740 if (required_vco == 8640)
5741 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5742 SKL_DPLL0);
5743 else
5744 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5745 SKL_DPLL0);
5746
5747 I915_WRITE(DPLL_CTRL1, val);
5748 POSTING_READ(DPLL_CTRL1);
5749
5750 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5751
5752 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5753 DRM_ERROR("DPLL0 not locked\n");
5754}
5755
5756static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5757{
5758 int ret;
5759 u32 val;
5760
5761 /* inform PCU we want to change CDCLK */
5762 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5763 mutex_lock(&dev_priv->rps.hw_lock);
5764 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5765 mutex_unlock(&dev_priv->rps.hw_lock);
5766
5767 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5768}
5769
5770static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5771{
5772 unsigned int i;
5773
5774 for (i = 0; i < 15; i++) {
5775 if (skl_cdclk_pcu_ready(dev_priv))
5776 return true;
5777 udelay(10);
5778 }
5779
5780 return false;
5781}
5782
5783static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5784{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005785 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005786 u32 freq_select, pcu_ack;
5787
5788 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5789
5790 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5791 DRM_ERROR("failed to inform PCU about cdclk change\n");
5792 return;
5793 }
5794
5795 /* set CDCLK_CTL */
5796 switch(freq) {
5797 case 450000:
5798 case 432000:
5799 freq_select = CDCLK_FREQ_450_432;
5800 pcu_ack = 1;
5801 break;
5802 case 540000:
5803 freq_select = CDCLK_FREQ_540;
5804 pcu_ack = 2;
5805 break;
5806 case 308570:
5807 case 337500:
5808 default:
5809 freq_select = CDCLK_FREQ_337_308;
5810 pcu_ack = 0;
5811 break;
5812 case 617140:
5813 case 675000:
5814 freq_select = CDCLK_FREQ_675_617;
5815 pcu_ack = 3;
5816 break;
5817 }
5818
5819 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5820 POSTING_READ(CDCLK_CTL);
5821
5822 /* inform PCU of the change */
5823 mutex_lock(&dev_priv->rps.hw_lock);
5824 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5825 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005826
5827 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828}
5829
5830void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5831{
5832 /* disable DBUF power */
5833 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5834 POSTING_READ(DBUF_CTL);
5835
5836 udelay(10);
5837
5838 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5839 DRM_ERROR("DBuf power disable timeout\n");
5840
Imre Deakab96c1ee2015-11-04 19:24:18 +02005841 /* disable DPLL0 */
5842 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5843 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5844 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005845}
5846
5847void skl_init_cdclk(struct drm_i915_private *dev_priv)
5848{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005849 unsigned int required_vco;
5850
Gary Wang39d9b852015-08-28 16:40:34 +08005851 /* DPLL0 not enabled (happens on early BIOS versions) */
5852 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5853 /* enable DPLL0 */
5854 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5855 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005856 }
5857
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005858 /* set CDCLK to the frequency the BIOS chose */
5859 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5860
5861 /* enable DBUF power */
5862 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5863 POSTING_READ(DBUF_CTL);
5864
5865 udelay(10);
5866
5867 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5868 DRM_ERROR("DBuf power enable timeout\n");
5869}
5870
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305871int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5872{
5873 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5874 uint32_t cdctl = I915_READ(CDCLK_CTL);
5875 int freq = dev_priv->skl_boot_cdclk;
5876
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305877 /*
5878 * check if the pre-os intialized the display
5879 * There is SWF18 scratchpad register defined which is set by the
5880 * pre-os which can be used by the OS drivers to check the status
5881 */
5882 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5883 goto sanitize;
5884
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305885 /* Is PLL enabled and locked ? */
5886 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5887 goto sanitize;
5888
5889 /* DPLL okay; verify the cdclock
5890 *
5891 * Noticed in some instances that the freq selection is correct but
5892 * decimal part is programmed wrong from BIOS where pre-os does not
5893 * enable display. Verify the same as well.
5894 */
5895 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5896 /* All well; nothing to sanitize */
5897 return false;
5898sanitize:
5899 /*
5900 * As of now initialize with max cdclk till
5901 * we get dynamic cdclk support
5902 * */
5903 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5904 skl_init_cdclk(dev_priv);
5905
5906 /* we did have to sanitize */
5907 return true;
5908}
5909
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910/* Adjust CDclk dividers to allow high res or save power if possible */
5911static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5912{
5913 struct drm_i915_private *dev_priv = dev->dev_private;
5914 u32 val, cmd;
5915
Vandana Kannan164dfd22014-11-24 13:37:41 +05305916 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5917 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005918
Ville Syrjälädfcab172014-06-13 13:37:47 +03005919 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005921 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922 cmd = 1;
5923 else
5924 cmd = 0;
5925
5926 mutex_lock(&dev_priv->rps.hw_lock);
5927 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5928 val &= ~DSPFREQGUAR_MASK;
5929 val |= (cmd << DSPFREQGUAR_SHIFT);
5930 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5931 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5932 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5933 50)) {
5934 DRM_ERROR("timed out waiting for CDclk change\n");
5935 }
5936 mutex_unlock(&dev_priv->rps.hw_lock);
5937
Ville Syrjälä54433e92015-05-26 20:42:31 +03005938 mutex_lock(&dev_priv->sb_lock);
5939
Ville Syrjälädfcab172014-06-13 13:37:47 +03005940 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005941 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005943 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945 /* adjust cdclk divider */
5946 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005947 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948 val |= divider;
5949 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005950
5951 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005952 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005953 50))
5954 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955 }
5956
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957 /* adjust self-refresh exit latency value */
5958 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5959 val &= ~0x7f;
5960
5961 /*
5962 * For high bandwidth configs, we set a higher latency in the bunit
5963 * so that the core display fetch happens in time to avoid underruns.
5964 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005965 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966 val |= 4500 / 250; /* 4.5 usec */
5967 else
5968 val |= 3000 / 250; /* 3.0 usec */
5969 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005970
Ville Syrjäläa5805162015-05-26 20:42:30 +03005971 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972
Ville Syrjäläb6283052015-06-03 15:45:07 +03005973 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005974}
5975
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005976static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5977{
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 u32 val, cmd;
5980
Vandana Kannan164dfd22014-11-24 13:37:41 +05305981 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5982 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005983
5984 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005985 case 333333:
5986 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005987 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005988 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005989 break;
5990 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005991 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005992 return;
5993 }
5994
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005995 /*
5996 * Specs are full of misinformation, but testing on actual
5997 * hardware has shown that we just need to write the desired
5998 * CCK divider into the Punit register.
5999 */
6000 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6001
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006002 mutex_lock(&dev_priv->rps.hw_lock);
6003 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6004 val &= ~DSPFREQGUAR_MASK_CHV;
6005 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6006 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6007 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6008 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6009 50)) {
6010 DRM_ERROR("timed out waiting for CDclk change\n");
6011 }
6012 mutex_unlock(&dev_priv->rps.hw_lock);
6013
Ville Syrjäläb6283052015-06-03 15:45:07 +03006014 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006015}
6016
Jesse Barnes30a970c2013-11-04 13:48:12 -08006017static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6018 int max_pixclk)
6019{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006020 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006021 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006022
Jesse Barnes30a970c2013-11-04 13:48:12 -08006023 /*
6024 * Really only a few cases to deal with, as only 4 CDclks are supported:
6025 * 200MHz
6026 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006027 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006028 * 400MHz (VLV only)
6029 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6030 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006031 *
6032 * We seem to get an unstable or solid color picture at 200MHz.
6033 * Not sure what's wrong. For now use 200MHz only when all pipes
6034 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006035 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006036 if (!IS_CHERRYVIEW(dev_priv) &&
6037 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006038 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006039 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006040 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006041 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006042 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006043 else
6044 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006045}
6046
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306047static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6048 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050 /*
6051 * FIXME:
6052 * - remove the guardband, it's not needed on BXT
6053 * - set 19.2MHz bypass frequency if there are no active pipes
6054 */
6055 if (max_pixclk > 576000*9/10)
6056 return 624000;
6057 else if (max_pixclk > 384000*9/10)
6058 return 576000;
6059 else if (max_pixclk > 288000*9/10)
6060 return 384000;
6061 else if (max_pixclk > 144000*9/10)
6062 return 288000;
6063 else
6064 return 144000;
6065}
6066
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006067/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006068static int intel_mode_max_pixclk(struct drm_device *dev,
6069 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006071 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073 struct drm_crtc *crtc;
6074 struct drm_crtc_state *crtc_state;
6075 unsigned max_pixclk = 0, i;
6076 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006077
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006078 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6079 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006080
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006081 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6082 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006083
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006084 if (crtc_state->enable)
6085 pixclk = crtc_state->adjusted_mode.crtc_clock;
6086
6087 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006088 }
6089
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006090 for_each_pipe(dev_priv, pipe)
6091 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6092
Jesse Barnes30a970c2013-11-04 13:48:12 -08006093 return max_pixclk;
6094}
6095
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006096static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006097{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006098 struct drm_device *dev = state->dev;
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006101 struct intel_atomic_state *intel_state =
6102 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006103
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006104 if (max_pixclk < 0)
6105 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006106
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006107 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006108 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306109
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006110 if (!intel_state->active_crtcs)
6111 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6112
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006113 return 0;
6114}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006115
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006116static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6117{
6118 struct drm_device *dev = state->dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006121 struct intel_atomic_state *intel_state =
6122 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006123
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006124 if (max_pixclk < 0)
6125 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006126
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006127 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006128 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006129
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006130 if (!intel_state->active_crtcs)
6131 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006134}
6135
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006136static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6137{
6138 unsigned int credits, default_credits;
6139
6140 if (IS_CHERRYVIEW(dev_priv))
6141 default_credits = PFI_CREDIT(12);
6142 else
6143 default_credits = PFI_CREDIT(8);
6144
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006145 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006146 /* CHV suggested value is 31 or 63 */
6147 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006148 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006149 else
6150 credits = PFI_CREDIT(15);
6151 } else {
6152 credits = default_credits;
6153 }
6154
6155 /*
6156 * WA - write default credits before re-programming
6157 * FIXME: should we also set the resend bit here?
6158 */
6159 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6160 default_credits);
6161
6162 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6163 credits | PFI_CREDIT_RESEND);
6164
6165 /*
6166 * FIXME is this guaranteed to clear
6167 * immediately or should we poll for it?
6168 */
6169 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6170}
6171
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006172static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006173{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006174 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006175 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006176 struct intel_atomic_state *old_intel_state =
6177 to_intel_atomic_state(old_state);
6178 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006179
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006180 /*
6181 * FIXME: We can end up here with all power domains off, yet
6182 * with a CDCLK frequency other than the minimum. To account
6183 * for this take the PIPE-A power domain, which covers the HW
6184 * blocks needed for the following programming. This can be
6185 * removed once it's guaranteed that we get here either with
6186 * the minimum CDCLK set, or the required power domains
6187 * enabled.
6188 */
6189 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006190
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006191 if (IS_CHERRYVIEW(dev))
6192 cherryview_set_cdclk(dev, req_cdclk);
6193 else
6194 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006195
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006196 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006197
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006198 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006199}
6200
Jesse Barnes89b667f2013-04-18 14:51:36 -07006201static void valleyview_crtc_enable(struct drm_crtc *crtc)
6202{
6203 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006204 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6206 struct intel_encoder *encoder;
6207 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006208
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006209 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006210 return;
6211
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006212 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306213 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006214
6215 intel_set_pipe_timings(intel_crtc);
6216
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006217 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219
6220 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6221 I915_WRITE(CHV_CANVAS(pipe), 0);
6222 }
6223
Daniel Vetter5b18e572014-04-24 23:55:06 +02006224 i9xx_set_pipeconf(intel_crtc);
6225
Jesse Barnes89b667f2013-04-18 14:51:36 -07006226 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006227
Daniel Vettera72e4c92014-09-30 10:56:47 +02006228 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006229
Jesse Barnes89b667f2013-04-18 14:51:36 -07006230 for_each_encoder_on_crtc(dev, crtc, encoder)
6231 if (encoder->pre_pll_enable)
6232 encoder->pre_pll_enable(encoder);
6233
Jani Nikulaa65347b2015-11-27 12:21:46 +02006234 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006235 if (IS_CHERRYVIEW(dev)) {
6236 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006237 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006238 } else {
6239 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006240 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006241 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006242 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006243
6244 for_each_encoder_on_crtc(dev, crtc, encoder)
6245 if (encoder->pre_enable)
6246 encoder->pre_enable(encoder);
6247
Jesse Barnes2dd24552013-04-25 12:55:01 -07006248 i9xx_pfit_enable(intel_crtc);
6249
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006250 intel_crtc_load_lut(crtc);
6251
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006252 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006253
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006254 assert_vblank_disabled(crtc);
6255 drm_crtc_vblank_on(crtc);
6256
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006257 for_each_encoder_on_crtc(dev, crtc, encoder)
6258 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006259}
6260
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006261static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6262{
6263 struct drm_device *dev = crtc->base.dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006266 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6267 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006268}
6269
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006270static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006271{
6272 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006273 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006275 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006276 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006277
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006278 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006279 return;
6280
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006281 i9xx_set_pll_dividers(intel_crtc);
6282
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006283 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306284 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006285
6286 intel_set_pipe_timings(intel_crtc);
6287
Daniel Vetter5b18e572014-04-24 23:55:06 +02006288 i9xx_set_pipeconf(intel_crtc);
6289
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006290 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006291
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006292 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006293 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006294
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006295 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006296 if (encoder->pre_enable)
6297 encoder->pre_enable(encoder);
6298
Daniel Vetterf6736a12013-06-05 13:34:30 +02006299 i9xx_enable_pll(intel_crtc);
6300
Jesse Barnes2dd24552013-04-25 12:55:01 -07006301 i9xx_pfit_enable(intel_crtc);
6302
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006303 intel_crtc_load_lut(crtc);
6304
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006305 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006306 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006307
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006308 assert_vblank_disabled(crtc);
6309 drm_crtc_vblank_on(crtc);
6310
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006311 for_each_encoder_on_crtc(dev, crtc, encoder)
6312 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006313}
6314
Daniel Vetter87476d62013-04-11 16:29:06 +02006315static void i9xx_pfit_disable(struct intel_crtc *crtc)
6316{
6317 struct drm_device *dev = crtc->base.dev;
6318 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006319
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006320 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006321 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006322
6323 assert_pipe_disabled(dev_priv, crtc->pipe);
6324
Daniel Vetter328d8e82013-05-08 10:36:31 +02006325 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6326 I915_READ(PFIT_CONTROL));
6327 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006328}
6329
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006330static void i9xx_crtc_disable(struct drm_crtc *crtc)
6331{
6332 struct drm_device *dev = crtc->dev;
6333 struct drm_i915_private *dev_priv = dev->dev_private;
6334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006335 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006336 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006337
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006338 /*
6339 * On gen2 planes are double buffered but the pipe isn't, so we must
6340 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006341 * We also need to wait on all gmch platforms because of the
6342 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006343 */
Imre Deak564ed192014-06-13 14:54:21 +03006344 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006345
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006346 for_each_encoder_on_crtc(dev, crtc, encoder)
6347 encoder->disable(encoder);
6348
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006349 drm_crtc_vblank_off(crtc);
6350 assert_vblank_disabled(crtc);
6351
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006352 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006353
Daniel Vetter87476d62013-04-11 16:29:06 +02006354 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006355
Jesse Barnes89b667f2013-04-18 14:51:36 -07006356 for_each_encoder_on_crtc(dev, crtc, encoder)
6357 if (encoder->post_disable)
6358 encoder->post_disable(encoder);
6359
Jani Nikulaa65347b2015-11-27 12:21:46 +02006360 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006361 if (IS_CHERRYVIEW(dev))
6362 chv_disable_pll(dev_priv, pipe);
6363 else if (IS_VALLEYVIEW(dev))
6364 vlv_disable_pll(dev_priv, pipe);
6365 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006366 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006367 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006368
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006369 for_each_encoder_on_crtc(dev, crtc, encoder)
6370 if (encoder->post_pll_disable)
6371 encoder->post_pll_disable(encoder);
6372
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006373 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006374 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006375}
6376
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006377static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006378{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006380 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006381 enum intel_display_power_domain domain;
6382 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006383
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006384 if (!intel_crtc->active)
6385 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006386
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006387 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006388 WARN_ON(intel_crtc->unpin_work);
6389
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006390 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006391
6392 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6393 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006394 }
6395
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006396 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006397 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006398 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006399 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006400 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006401
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006402 domains = intel_crtc->enabled_power_domains;
6403 for_each_power_domain(domain, domains)
6404 intel_display_power_put(dev_priv, domain);
6405 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006406
6407 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6408 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006409}
6410
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006411/*
6412 * turn all crtc's off, but do not adjust state
6413 * This has to be paired with a call to intel_modeset_setup_hw_state.
6414 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006415int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006416{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006417 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006418 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006419 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006420
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006421 state = drm_atomic_helper_suspend(dev);
6422 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006423 if (ret)
6424 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006425 else
6426 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006427 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006428}
6429
Chris Wilsonea5b2132010-08-04 13:50:23 +01006430void intel_encoder_destroy(struct drm_encoder *encoder)
6431{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006432 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006433
Chris Wilsonea5b2132010-08-04 13:50:23 +01006434 drm_encoder_cleanup(encoder);
6435 kfree(intel_encoder);
6436}
6437
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006438/* Cross check the actual hw state with our own modeset state tracking (and it's
6439 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006440static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006441{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006442 struct drm_crtc *crtc = connector->base.state->crtc;
6443
6444 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6445 connector->base.base.id,
6446 connector->base.name);
6447
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006448 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006449 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006450 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006451
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006452 I915_STATE_WARN(!crtc,
6453 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006454
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006455 if (!crtc)
6456 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006457
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006458 I915_STATE_WARN(!crtc->state->active,
6459 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006460
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006461 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006462 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006463
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006464 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006465 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006466
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006467 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006468 "attached encoder crtc differs from connector crtc\n");
6469 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006470 I915_STATE_WARN(crtc && crtc->state->active,
6471 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006472 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6473 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006474 }
6475}
6476
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006477int intel_connector_init(struct intel_connector *connector)
6478{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006479 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006480
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006481 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006482 return -ENOMEM;
6483
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006484 return 0;
6485}
6486
6487struct intel_connector *intel_connector_alloc(void)
6488{
6489 struct intel_connector *connector;
6490
6491 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6492 if (!connector)
6493 return NULL;
6494
6495 if (intel_connector_init(connector) < 0) {
6496 kfree(connector);
6497 return NULL;
6498 }
6499
6500 return connector;
6501}
6502
Daniel Vetterf0947c32012-07-02 13:10:34 +02006503/* Simple connector->get_hw_state implementation for encoders that support only
6504 * one connector and no cloning and hence the encoder state determines the state
6505 * of the connector. */
6506bool intel_connector_get_hw_state(struct intel_connector *connector)
6507{
Daniel Vetter24929352012-07-02 20:28:59 +02006508 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006509 struct intel_encoder *encoder = connector->encoder;
6510
6511 return encoder->get_hw_state(encoder, &pipe);
6512}
6513
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006515{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6517 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006518
6519 return 0;
6520}
6521
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006523 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006524{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525 struct drm_atomic_state *state = pipe_config->base.state;
6526 struct intel_crtc *other_crtc;
6527 struct intel_crtc_state *other_crtc_state;
6528
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6530 pipe_name(pipe), pipe_config->fdi_lanes);
6531 if (pipe_config->fdi_lanes > 4) {
6532 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6533 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
6536
Paulo Zanonibafb6552013-11-02 21:07:44 -07006537 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006538 if (pipe_config->fdi_lanes > 2) {
6539 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6540 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544 }
6545 }
6546
6547 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006549
6550 /* Ivybridge 3 pipe is really complicated */
6551 switch (pipe) {
6552 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006554 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555 if (pipe_config->fdi_lanes <= 2)
6556 return 0;
6557
6558 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6559 other_crtc_state =
6560 intel_atomic_get_crtc_state(state, other_crtc);
6561 if (IS_ERR(other_crtc_state))
6562 return PTR_ERR(other_crtc_state);
6563
6564 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6566 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006571 if (pipe_config->fdi_lanes > 2) {
6572 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6573 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006574 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006575 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006576
6577 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6578 other_crtc_state =
6579 intel_atomic_get_crtc_state(state, other_crtc);
6580 if (IS_ERR(other_crtc_state))
6581 return PTR_ERR(other_crtc_state);
6582
6583 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006584 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006586 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006587 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 default:
6589 BUG();
6590 }
6591}
6592
Daniel Vettere29c22c2013-02-21 00:00:16 +01006593#define RETRY 1
6594static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006595 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006596{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006597 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006598 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006599 int lane, link_bw, fdi_dotclock, ret;
6600 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006601
Daniel Vettere29c22c2013-02-21 00:00:16 +01006602retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603 /* FDI is a binary signal running at ~2.7GHz, encoding
6604 * each output octet as 10 bits. The actual frequency
6605 * is stored as a divider into a 100MHz clock, and the
6606 * mode pixel clock is stored in units of 1KHz.
6607 * Hence the bw of each lane in terms of the mode signal
6608 * is:
6609 */
6610 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6611
Damien Lespiau241bfc32013-09-25 16:45:37 +01006612 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006613
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006614 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006615 pipe_config->pipe_bpp);
6616
6617 pipe_config->fdi_lanes = lane;
6618
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006619 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006621
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006622 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6623 intel_crtc->pipe, pipe_config);
6624 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006625 pipe_config->pipe_bpp -= 2*3;
6626 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6627 pipe_config->pipe_bpp);
6628 needs_recompute = true;
6629 pipe_config->bw_constrained = true;
6630
6631 goto retry;
6632 }
6633
6634 if (needs_recompute)
6635 return RETRY;
6636
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006637 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006638}
6639
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006640static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6641 struct intel_crtc_state *pipe_config)
6642{
6643 if (pipe_config->pipe_bpp > 24)
6644 return false;
6645
6646 /* HSW can handle pixel rate up to cdclk? */
6647 if (IS_HASWELL(dev_priv->dev))
6648 return true;
6649
6650 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006651 * We compare against max which means we must take
6652 * the increased cdclk requirement into account when
6653 * calculating the new cdclk.
6654 *
6655 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006656 */
6657 return ilk_pipe_pixel_rate(pipe_config) <=
6658 dev_priv->max_cdclk_freq * 95 / 100;
6659}
6660
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006661static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006662 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006663{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006664 struct drm_device *dev = crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666
Jani Nikulad330a952014-01-21 11:24:25 +02006667 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006668 hsw_crtc_supports_ips(crtc) &&
6669 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006670}
6671
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006672static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6673{
6674 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6675
6676 /* GDG double wide on either pipe, otherwise pipe A only */
6677 return INTEL_INFO(dev_priv)->gen < 4 &&
6678 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6679}
6680
Daniel Vettera43f6e02013-06-07 23:10:32 +02006681static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006682 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006683{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006684 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006685 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006686 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006687
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006688 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006689 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006690 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006691
6692 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006693 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006694 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006695 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006696 if (intel_crtc_supports_double_wide(crtc) &&
6697 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006698 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006699 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006700 }
6701
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006702 if (adjusted_mode->crtc_clock > clock_limit) {
6703 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6704 adjusted_mode->crtc_clock, clock_limit,
6705 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006706 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006707 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006708 }
Chris Wilson89749352010-09-12 18:25:19 +01006709
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006710 /*
6711 * Pipe horizontal size must be even in:
6712 * - DVO ganged mode
6713 * - LVDS dual channel mode
6714 * - Double wide pipe
6715 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006716 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006717 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6718 pipe_config->pipe_src_w &= ~1;
6719
Damien Lespiau8693a822013-05-03 18:48:11 +01006720 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6721 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006722 */
6723 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006724 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006725 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006726
Damien Lespiauf5adf942013-06-24 18:29:34 +01006727 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006728 hsw_compute_ips_config(crtc, pipe_config);
6729
Daniel Vetter877d48d2013-04-19 11:24:43 +02006730 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006731 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006732
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006733 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006734}
6735
Ville Syrjälä1652d192015-03-31 14:12:01 +03006736static int skylake_get_display_clock_speed(struct drm_device *dev)
6737{
6738 struct drm_i915_private *dev_priv = to_i915(dev);
6739 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6740 uint32_t cdctl = I915_READ(CDCLK_CTL);
6741 uint32_t linkrate;
6742
Damien Lespiau414355a2015-06-04 18:21:31 +01006743 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006744 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006745
6746 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6747 return 540000;
6748
6749 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006750 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006751
Damien Lespiau71cd8422015-04-30 16:39:17 +01006752 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6753 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006754 /* vco 8640 */
6755 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6756 case CDCLK_FREQ_450_432:
6757 return 432000;
6758 case CDCLK_FREQ_337_308:
6759 return 308570;
6760 case CDCLK_FREQ_675_617:
6761 return 617140;
6762 default:
6763 WARN(1, "Unknown cd freq selection\n");
6764 }
6765 } else {
6766 /* vco 8100 */
6767 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6768 case CDCLK_FREQ_450_432:
6769 return 450000;
6770 case CDCLK_FREQ_337_308:
6771 return 337500;
6772 case CDCLK_FREQ_675_617:
6773 return 675000;
6774 default:
6775 WARN(1, "Unknown cd freq selection\n");
6776 }
6777 }
6778
6779 /* error case, do as if DPLL0 isn't enabled */
6780 return 24000;
6781}
6782
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006783static int broxton_get_display_clock_speed(struct drm_device *dev)
6784{
6785 struct drm_i915_private *dev_priv = to_i915(dev);
6786 uint32_t cdctl = I915_READ(CDCLK_CTL);
6787 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6788 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6789 int cdclk;
6790
6791 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6792 return 19200;
6793
6794 cdclk = 19200 * pll_ratio / 2;
6795
6796 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6797 case BXT_CDCLK_CD2X_DIV_SEL_1:
6798 return cdclk; /* 576MHz or 624MHz */
6799 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6800 return cdclk * 2 / 3; /* 384MHz */
6801 case BXT_CDCLK_CD2X_DIV_SEL_2:
6802 return cdclk / 2; /* 288MHz */
6803 case BXT_CDCLK_CD2X_DIV_SEL_4:
6804 return cdclk / 4; /* 144MHz */
6805 }
6806
6807 /* error case, do as if DE PLL isn't enabled */
6808 return 19200;
6809}
6810
Ville Syrjälä1652d192015-03-31 14:12:01 +03006811static int broadwell_get_display_clock_speed(struct drm_device *dev)
6812{
6813 struct drm_i915_private *dev_priv = dev->dev_private;
6814 uint32_t lcpll = I915_READ(LCPLL_CTL);
6815 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6816
6817 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6818 return 800000;
6819 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6820 return 450000;
6821 else if (freq == LCPLL_CLK_FREQ_450)
6822 return 450000;
6823 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6824 return 540000;
6825 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6826 return 337500;
6827 else
6828 return 675000;
6829}
6830
6831static int haswell_get_display_clock_speed(struct drm_device *dev)
6832{
6833 struct drm_i915_private *dev_priv = dev->dev_private;
6834 uint32_t lcpll = I915_READ(LCPLL_CTL);
6835 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6836
6837 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6838 return 800000;
6839 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6840 return 450000;
6841 else if (freq == LCPLL_CLK_FREQ_450)
6842 return 450000;
6843 else if (IS_HSW_ULT(dev))
6844 return 337500;
6845 else
6846 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006847}
6848
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006849static int valleyview_get_display_clock_speed(struct drm_device *dev)
6850{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006851 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6852 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006853}
6854
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006855static int ilk_get_display_clock_speed(struct drm_device *dev)
6856{
6857 return 450000;
6858}
6859
Jesse Barnese70236a2009-09-21 10:42:27 -07006860static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006861{
Jesse Barnese70236a2009-09-21 10:42:27 -07006862 return 400000;
6863}
Jesse Barnes79e53942008-11-07 14:24:08 -08006864
Jesse Barnese70236a2009-09-21 10:42:27 -07006865static int i915_get_display_clock_speed(struct drm_device *dev)
6866{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006867 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006868}
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Jesse Barnese70236a2009-09-21 10:42:27 -07006870static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6871{
6872 return 200000;
6873}
Jesse Barnes79e53942008-11-07 14:24:08 -08006874
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006875static int pnv_get_display_clock_speed(struct drm_device *dev)
6876{
6877 u16 gcfgc = 0;
6878
6879 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6880
6881 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6882 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006884 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006886 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006887 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006888 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6889 return 200000;
6890 default:
6891 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6892 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006893 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006894 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006895 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006896 }
6897}
6898
Jesse Barnese70236a2009-09-21 10:42:27 -07006899static int i915gm_get_display_clock_speed(struct drm_device *dev)
6900{
6901 u16 gcfgc = 0;
6902
6903 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6904
6905 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006906 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006907 else {
6908 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6909 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006910 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006911 default:
6912 case GC_DISPLAY_CLOCK_190_200_MHZ:
6913 return 190000;
6914 }
6915 }
6916}
Jesse Barnes79e53942008-11-07 14:24:08 -08006917
Jesse Barnese70236a2009-09-21 10:42:27 -07006918static int i865_get_display_clock_speed(struct drm_device *dev)
6919{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006920 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006921}
6922
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006923static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006924{
6925 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006926
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006927 /*
6928 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6929 * encoding is different :(
6930 * FIXME is this the right way to detect 852GM/852GMV?
6931 */
6932 if (dev->pdev->revision == 0x1)
6933 return 133333;
6934
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006935 pci_bus_read_config_word(dev->pdev->bus,
6936 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6937
Jesse Barnese70236a2009-09-21 10:42:27 -07006938 /* Assume that the hardware is in the high speed state. This
6939 * should be the default.
6940 */
6941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6942 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006943 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006944 case GC_CLOCK_100_200:
6945 return 200000;
6946 case GC_CLOCK_166_250:
6947 return 250000;
6948 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006949 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006950 case GC_CLOCK_133_266:
6951 case GC_CLOCK_133_266_2:
6952 case GC_CLOCK_166_266:
6953 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006954 }
6955
6956 /* Shouldn't happen */
6957 return 0;
6958}
6959
6960static int i830_get_display_clock_speed(struct drm_device *dev)
6961{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006962 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006963}
6964
Ville Syrjälä34edce22015-05-22 11:22:33 +03006965static unsigned int intel_hpll_vco(struct drm_device *dev)
6966{
6967 struct drm_i915_private *dev_priv = dev->dev_private;
6968 static const unsigned int blb_vco[8] = {
6969 [0] = 3200000,
6970 [1] = 4000000,
6971 [2] = 5333333,
6972 [3] = 4800000,
6973 [4] = 6400000,
6974 };
6975 static const unsigned int pnv_vco[8] = {
6976 [0] = 3200000,
6977 [1] = 4000000,
6978 [2] = 5333333,
6979 [3] = 4800000,
6980 [4] = 2666667,
6981 };
6982 static const unsigned int cl_vco[8] = {
6983 [0] = 3200000,
6984 [1] = 4000000,
6985 [2] = 5333333,
6986 [3] = 6400000,
6987 [4] = 3333333,
6988 [5] = 3566667,
6989 [6] = 4266667,
6990 };
6991 static const unsigned int elk_vco[8] = {
6992 [0] = 3200000,
6993 [1] = 4000000,
6994 [2] = 5333333,
6995 [3] = 4800000,
6996 };
6997 static const unsigned int ctg_vco[8] = {
6998 [0] = 3200000,
6999 [1] = 4000000,
7000 [2] = 5333333,
7001 [3] = 6400000,
7002 [4] = 2666667,
7003 [5] = 4266667,
7004 };
7005 const unsigned int *vco_table;
7006 unsigned int vco;
7007 uint8_t tmp = 0;
7008
7009 /* FIXME other chipsets? */
7010 if (IS_GM45(dev))
7011 vco_table = ctg_vco;
7012 else if (IS_G4X(dev))
7013 vco_table = elk_vco;
7014 else if (IS_CRESTLINE(dev))
7015 vco_table = cl_vco;
7016 else if (IS_PINEVIEW(dev))
7017 vco_table = pnv_vco;
7018 else if (IS_G33(dev))
7019 vco_table = blb_vco;
7020 else
7021 return 0;
7022
7023 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7024
7025 vco = vco_table[tmp & 0x7];
7026 if (vco == 0)
7027 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7028 else
7029 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7030
7031 return vco;
7032}
7033
7034static int gm45_get_display_clock_speed(struct drm_device *dev)
7035{
7036 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7037 uint16_t tmp = 0;
7038
7039 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7040
7041 cdclk_sel = (tmp >> 12) & 0x1;
7042
7043 switch (vco) {
7044 case 2666667:
7045 case 4000000:
7046 case 5333333:
7047 return cdclk_sel ? 333333 : 222222;
7048 case 3200000:
7049 return cdclk_sel ? 320000 : 228571;
7050 default:
7051 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7052 return 222222;
7053 }
7054}
7055
7056static int i965gm_get_display_clock_speed(struct drm_device *dev)
7057{
7058 static const uint8_t div_3200[] = { 16, 10, 8 };
7059 static const uint8_t div_4000[] = { 20, 12, 10 };
7060 static const uint8_t div_5333[] = { 24, 16, 14 };
7061 const uint8_t *div_table;
7062 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7063 uint16_t tmp = 0;
7064
7065 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7066
7067 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7068
7069 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7070 goto fail;
7071
7072 switch (vco) {
7073 case 3200000:
7074 div_table = div_3200;
7075 break;
7076 case 4000000:
7077 div_table = div_4000;
7078 break;
7079 case 5333333:
7080 div_table = div_5333;
7081 break;
7082 default:
7083 goto fail;
7084 }
7085
7086 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7087
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007088fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007089 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7090 return 200000;
7091}
7092
7093static int g33_get_display_clock_speed(struct drm_device *dev)
7094{
7095 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7096 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7097 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7098 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7099 const uint8_t *div_table;
7100 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7101 uint16_t tmp = 0;
7102
7103 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7104
7105 cdclk_sel = (tmp >> 4) & 0x7;
7106
7107 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7108 goto fail;
7109
7110 switch (vco) {
7111 case 3200000:
7112 div_table = div_3200;
7113 break;
7114 case 4000000:
7115 div_table = div_4000;
7116 break;
7117 case 4800000:
7118 div_table = div_4800;
7119 break;
7120 case 5333333:
7121 div_table = div_5333;
7122 break;
7123 default:
7124 goto fail;
7125 }
7126
7127 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7128
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007129fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007130 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7131 return 190476;
7132}
7133
Zhenyu Wang2c072452009-06-05 15:38:42 +08007134static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007135intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007136{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007137 while (*num > DATA_LINK_M_N_MASK ||
7138 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007139 *num >>= 1;
7140 *den >>= 1;
7141 }
7142}
7143
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007144static void compute_m_n(unsigned int m, unsigned int n,
7145 uint32_t *ret_m, uint32_t *ret_n)
7146{
7147 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7148 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7149 intel_reduce_m_n_ratio(ret_m, ret_n);
7150}
7151
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007152void
7153intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7154 int pixel_clock, int link_clock,
7155 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007156{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007157 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007158
7159 compute_m_n(bits_per_pixel * pixel_clock,
7160 link_clock * nlanes * 8,
7161 &m_n->gmch_m, &m_n->gmch_n);
7162
7163 compute_m_n(pixel_clock, link_clock,
7164 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007165}
7166
Chris Wilsona7615032011-01-12 17:04:08 +00007167static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7168{
Jani Nikulad330a952014-01-21 11:24:25 +02007169 if (i915.panel_use_ssc >= 0)
7170 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007171 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007172 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007173}
7174
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007175static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7176 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007177{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007178 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007179 struct drm_i915_private *dev_priv = dev->dev_private;
7180 int refclk;
7181
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007182 WARN_ON(!crtc_state->base.state);
7183
Wayne Boyer666a4532015-12-09 12:29:35 -08007184 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007185 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007186 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007187 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007188 refclk = dev_priv->vbt.lvds_ssc_freq;
7189 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007190 } else if (!IS_GEN2(dev)) {
7191 refclk = 96000;
7192 } else {
7193 refclk = 48000;
7194 }
7195
7196 return refclk;
7197}
7198
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007199static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007200{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007201 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007202}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007203
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007204static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7205{
7206 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007207}
7208
Daniel Vetterf47709a2013-03-28 10:42:02 +01007209static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007211 intel_clock_t *reduced_clock)
7212{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007213 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007214 u32 fp, fp2 = 0;
7215
7216 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007217 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007218 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007219 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007220 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007221 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007222 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007223 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007224 }
7225
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007226 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007227
Daniel Vetterf47709a2013-03-28 10:42:02 +01007228 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007229 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007230 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007231 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007233 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007234 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007235 }
7236}
7237
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007238static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7239 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007240{
7241 u32 reg_val;
7242
7243 /*
7244 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7245 * and set it to a reasonable value instead.
7246 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007247 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007248 reg_val &= 0xffffff00;
7249 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007250 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253 reg_val &= 0x8cffffff;
7254 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007261 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007262 reg_val &= 0x00ffffff;
7263 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007264 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007265}
7266
Daniel Vetterb5518422013-05-03 11:49:48 +02007267static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7268 struct intel_link_m_n *m_n)
7269{
7270 struct drm_device *dev = crtc->base.dev;
7271 struct drm_i915_private *dev_priv = dev->dev_private;
7272 int pipe = crtc->pipe;
7273
Daniel Vettere3b95f12013-05-03 11:49:49 +02007274 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7275 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7276 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7277 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007278}
7279
7280static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007281 struct intel_link_m_n *m_n,
7282 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007283{
7284 struct drm_device *dev = crtc->base.dev;
7285 struct drm_i915_private *dev_priv = dev->dev_private;
7286 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007287 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007288
7289 if (INTEL_INFO(dev)->gen >= 5) {
7290 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7291 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7292 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7293 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007294 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7295 * for gen < 8) and if DRRS is supported (to make sure the
7296 * registers are not unnecessarily accessed).
7297 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307298 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007299 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007300 I915_WRITE(PIPE_DATA_M2(transcoder),
7301 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7302 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7303 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7304 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7305 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007306 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007307 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7308 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7309 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7310 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007311 }
7312}
7313
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307314void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007315{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307316 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7317
7318 if (m_n == M1_N1) {
7319 dp_m_n = &crtc->config->dp_m_n;
7320 dp_m2_n2 = &crtc->config->dp_m2_n2;
7321 } else if (m_n == M2_N2) {
7322
7323 /*
7324 * M2_N2 registers are not supported. Hence m2_n2 divider value
7325 * needs to be programmed into M1_N1.
7326 */
7327 dp_m_n = &crtc->config->dp_m2_n2;
7328 } else {
7329 DRM_ERROR("Unsupported divider value\n");
7330 return;
7331 }
7332
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007333 if (crtc->config->has_pch_encoder)
7334 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007335 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307336 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007337}
7338
Daniel Vetter251ac862015-06-18 10:30:24 +02007339static void vlv_compute_dpll(struct intel_crtc *crtc,
7340 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007341{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007342 u32 dpll, dpll_md;
7343
7344 /*
7345 * Enable DPIO clock input. We should never disable the reference
7346 * clock for pipe B, since VGA hotplug / manual detection depends
7347 * on it.
7348 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007349 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7350 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007351 /* We should never disable this, set it here for state tracking */
7352 if (crtc->pipe == PIPE_B)
7353 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7354 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007355 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007356
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007358 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007360}
7361
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007363 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007364{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007365 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007366 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007367 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007368 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007369 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007370 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371
Ville Syrjäläa5805162015-05-26 20:42:30 +03007372 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007373
Ville Syrjäläd288f652014-10-28 13:20:22 +02007374 bestn = pipe_config->dpll.n;
7375 bestm1 = pipe_config->dpll.m1;
7376 bestm2 = pipe_config->dpll.m2;
7377 bestp1 = pipe_config->dpll.p1;
7378 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007379
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380 /* See eDP HDMI DPIO driver vbios notes doc */
7381
7382 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007383 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007384 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007385
7386 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007388
7389 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007390 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007391 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393
7394 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007395 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396
7397 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007398 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7399 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7400 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007401 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007402
7403 /*
7404 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7405 * but we don't support that).
7406 * Note: don't use the DAC post divider as it seems unstable.
7407 */
7408 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007411 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007412 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007413
Jesse Barnes89b667f2013-04-18 14:51:36 -07007414 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007415 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007416 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7417 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007419 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007420 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007421 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007423
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007424 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007425 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007426 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007427 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007428 0x0df40000);
7429 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007430 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007431 0x0df70000);
7432 } else { /* HDMI or VGA */
7433 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007434 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007436 0x0df70000);
7437 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007438 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007439 0x0df40000);
7440 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007441
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007442 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007443 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7445 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007446 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007447 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007448
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007450 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007451}
7452
Daniel Vetter251ac862015-06-18 10:30:24 +02007453static void chv_compute_dpll(struct intel_crtc *crtc,
7454 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007455{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007456 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7457 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007458 DPLL_VCO_ENABLE;
7459 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007461
Ville Syrjäläd288f652014-10-28 13:20:22 +02007462 pipe_config->dpll_hw_state.dpll_md =
7463 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007464}
7465
Ville Syrjäläd288f652014-10-28 13:20:22 +02007466static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007467 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007468{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469 struct drm_device *dev = crtc->base.dev;
7470 struct drm_i915_private *dev_priv = dev->dev_private;
7471 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007472 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007473 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307474 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007475 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307476 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307477 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007478
Ville Syrjäläd288f652014-10-28 13:20:22 +02007479 bestn = pipe_config->dpll.n;
7480 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7481 bestm1 = pipe_config->dpll.m1;
7482 bestm2 = pipe_config->dpll.m2 >> 22;
7483 bestp1 = pipe_config->dpll.p1;
7484 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307485 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307486 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307487 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007488
7489 /*
7490 * Enable Refclk and SSC
7491 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007492 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007493 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007494
Ville Syrjäläa5805162015-05-26 20:42:30 +03007495 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007497 /* p1 and p2 divider */
7498 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7499 5 << DPIO_CHV_S1_DIV_SHIFT |
7500 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7501 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7502 1 << DPIO_CHV_K_DIV_SHIFT);
7503
7504 /* Feedback post-divider - m2 */
7505 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7506
7507 /* Feedback refclk divider - n and m1 */
7508 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7509 DPIO_CHV_M1_DIV_BY_2 |
7510 1 << DPIO_CHV_N_DIV_SHIFT);
7511
7512 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007514
7515 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307516 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7517 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7518 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7519 if (bestm2_frac)
7520 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7521 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007522
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307523 /* Program digital lock detect threshold */
7524 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7525 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7526 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7527 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7528 if (!bestm2_frac)
7529 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7530 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7531
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007532 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307533 if (vco == 5400000) {
7534 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7535 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7536 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7537 tribuf_calcntr = 0x9;
7538 } else if (vco <= 6200000) {
7539 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7540 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7541 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7542 tribuf_calcntr = 0x9;
7543 } else if (vco <= 6480000) {
7544 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7545 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7546 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7547 tribuf_calcntr = 0x8;
7548 } else {
7549 /* Not supported. Apply the same limits as in the max case */
7550 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7551 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7552 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7553 tribuf_calcntr = 0;
7554 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007555 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7556
Ville Syrjälä968040b2015-03-11 22:52:08 +02007557 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307558 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7559 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7560 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7561
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007562 /* AFC Recal */
7563 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7564 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7565 DPIO_AFC_RECAL);
7566
Ville Syrjäläa5805162015-05-26 20:42:30 +03007567 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007568}
7569
Ville Syrjäläd288f652014-10-28 13:20:22 +02007570/**
7571 * vlv_force_pll_on - forcibly enable just the PLL
7572 * @dev_priv: i915 private structure
7573 * @pipe: pipe PLL to enable
7574 * @dpll: PLL configuration
7575 *
7576 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7577 * in cases where we need the PLL enabled even when @pipe is not going to
7578 * be enabled.
7579 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007580int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7581 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007582{
7583 struct intel_crtc *crtc =
7584 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007585 struct intel_crtc_state *pipe_config;
7586
7587 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7588 if (!pipe_config)
7589 return -ENOMEM;
7590
7591 pipe_config->base.crtc = &crtc->base;
7592 pipe_config->pixel_multiplier = 1;
7593 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007594
7595 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007596 chv_compute_dpll(crtc, pipe_config);
7597 chv_prepare_pll(crtc, pipe_config);
7598 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007599 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007600 vlv_compute_dpll(crtc, pipe_config);
7601 vlv_prepare_pll(crtc, pipe_config);
7602 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007603 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007604
7605 kfree(pipe_config);
7606
7607 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007608}
7609
7610/**
7611 * vlv_force_pll_off - forcibly disable just the PLL
7612 * @dev_priv: i915 private structure
7613 * @pipe: pipe PLL to disable
7614 *
7615 * Disable the PLL for @pipe. To be used in cases where we need
7616 * the PLL enabled even when @pipe is not going to be enabled.
7617 */
7618void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7619{
7620 if (IS_CHERRYVIEW(dev))
7621 chv_disable_pll(to_i915(dev), pipe);
7622 else
7623 vlv_disable_pll(to_i915(dev), pipe);
7624}
7625
Daniel Vetter251ac862015-06-18 10:30:24 +02007626static void i9xx_compute_dpll(struct intel_crtc *crtc,
7627 struct intel_crtc_state *crtc_state,
7628 intel_clock_t *reduced_clock,
7629 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007630{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007631 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633 u32 dpll;
7634 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007635 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007637 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307638
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007639 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7640 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007641
7642 dpll = DPLL_VGA_MODE_DIS;
7643
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007644 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007645 dpll |= DPLLB_MODE_LVDS;
7646 else
7647 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007648
Daniel Vetteref1b4602013-06-01 17:17:04 +02007649 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007650 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007651 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007652 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007653
7654 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007655 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007656
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007658 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007659
7660 /* compute bitmask from p1 value */
7661 if (IS_PINEVIEW(dev))
7662 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7663 else {
7664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 if (IS_G4X(dev) && reduced_clock)
7666 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7667 }
7668 switch (clock->p2) {
7669 case 5:
7670 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7671 break;
7672 case 7:
7673 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7674 break;
7675 case 10:
7676 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7677 break;
7678 case 14:
7679 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7680 break;
7681 }
7682 if (INTEL_INFO(dev)->gen >= 4)
7683 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7684
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007685 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007686 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007687 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007688 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7689 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7690 else
7691 dpll |= PLL_REF_INPUT_DREFCLK;
7692
7693 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007694 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007695
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007696 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007697 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007698 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007699 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700 }
7701}
7702
Daniel Vetter251ac862015-06-18 10:30:24 +02007703static void i8xx_compute_dpll(struct intel_crtc *crtc,
7704 struct intel_crtc_state *crtc_state,
7705 intel_clock_t *reduced_clock,
7706 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007707{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007708 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007709 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007710 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007711 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007712
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007713 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307714
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 dpll = DPLL_VGA_MODE_DIS;
7716
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007717 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007718 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7719 } else {
7720 if (clock->p1 == 2)
7721 dpll |= PLL_P1_DIVIDE_BY_TWO;
7722 else
7723 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7724 if (clock->p2 == 4)
7725 dpll |= PLL_P2_DIVIDE_BY_4;
7726 }
7727
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007728 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007729 dpll |= DPLL_DVO_2X_MODE;
7730
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007731 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007732 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7733 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7734 else
7735 dpll |= PLL_REF_INPUT_DREFCLK;
7736
7737 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007738 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007739}
7740
Daniel Vetter8a654f32013-06-01 17:16:22 +02007741static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007742{
7743 struct drm_device *dev = intel_crtc->base.dev;
7744 struct drm_i915_private *dev_priv = dev->dev_private;
7745 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007747 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007748 uint32_t crtc_vtotal, crtc_vblank_end;
7749 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007750
7751 /* We need to be careful not to changed the adjusted mode, for otherwise
7752 * the hw state checker will get angry at the mismatch. */
7753 crtc_vtotal = adjusted_mode->crtc_vtotal;
7754 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007755
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007756 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007758 crtc_vtotal -= 1;
7759 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007760
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007761 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007762 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7763 else
7764 vsyncshift = adjusted_mode->crtc_hsync_start -
7765 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007766 if (vsyncshift < 0)
7767 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007768 }
7769
7770 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007771 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007772
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007773 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007774 (adjusted_mode->crtc_hdisplay - 1) |
7775 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007776 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007777 (adjusted_mode->crtc_hblank_start - 1) |
7778 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007779 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007780 (adjusted_mode->crtc_hsync_start - 1) |
7781 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7782
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007783 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007784 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007785 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007786 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007787 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007788 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007789 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007790 (adjusted_mode->crtc_vsync_start - 1) |
7791 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7792
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007793 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7794 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7795 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7796 * bits. */
7797 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7798 (pipe == PIPE_B || pipe == PIPE_C))
7799 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7800
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007801 /* pipesrc controls the size that is scaled from, which should
7802 * always be the user's requested size.
7803 */
7804 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007805 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7806 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007807}
7808
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007809static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007810 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811{
7812 struct drm_device *dev = crtc->base.dev;
7813 struct drm_i915_private *dev_priv = dev->dev_private;
7814 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7815 uint32_t tmp;
7816
7817 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007818 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7819 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007820 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007823 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007824 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7825 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007826
7827 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007828 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7829 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007830 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007831 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7832 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007833 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007834 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7835 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007836
7837 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007838 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7839 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7840 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007841 }
7842
7843 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007844 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7845 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7846
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007847 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7848 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007849}
7850
Daniel Vetterf6a83282014-02-11 15:28:57 -08007851void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007852 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007853{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007854 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7855 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7856 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7857 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007858
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007859 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7860 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7861 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7862 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007863
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007864 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007865 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007866
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007867 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7868 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007869
7870 mode->hsync = drm_mode_hsync(mode);
7871 mode->vrefresh = drm_mode_vrefresh(mode);
7872 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007873}
7874
Daniel Vetter84b046f2013-02-19 18:48:54 +01007875static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7876{
7877 struct drm_device *dev = intel_crtc->base.dev;
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 uint32_t pipeconf;
7880
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007881 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007882
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007883 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7884 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7885 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007887 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007888 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007889
Daniel Vetterff9ce462013-04-24 14:57:17 +02007890 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007891 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007892 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007893 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007894 pipeconf |= PIPECONF_DITHER_EN |
7895 PIPECONF_DITHER_TYPE_SP;
7896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007897 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007898 case 18:
7899 pipeconf |= PIPECONF_6BPC;
7900 break;
7901 case 24:
7902 pipeconf |= PIPECONF_8BPC;
7903 break;
7904 case 30:
7905 pipeconf |= PIPECONF_10BPC;
7906 break;
7907 default:
7908 /* Case prevented by intel_choose_pipe_bpp_dither. */
7909 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007910 }
7911 }
7912
7913 if (HAS_PIPE_CXSR(dev)) {
7914 if (intel_crtc->lowfreq_avail) {
7915 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7916 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7917 } else {
7918 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007919 }
7920 }
7921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007922 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007923 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007924 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007925 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7926 else
7927 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7928 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007929 pipeconf |= PIPECONF_PROGRESSIVE;
7930
Wayne Boyer666a4532015-12-09 12:29:35 -08007931 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7932 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007933 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007934
Daniel Vetter84b046f2013-02-19 18:48:54 +01007935 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7936 POSTING_READ(PIPECONF(intel_crtc->pipe));
7937}
7938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007939static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7940 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007941{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007942 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007943 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007944 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007945 intel_clock_t clock;
7946 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007947 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007948 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007949 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007950 struct drm_connector_state *connector_state;
7951 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007952
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007953 memset(&crtc_state->dpll_hw_state, 0,
7954 sizeof(crtc_state->dpll_hw_state));
7955
Jani Nikulaa65347b2015-11-27 12:21:46 +02007956 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007957 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007958
Jani Nikulaa65347b2015-11-27 12:21:46 +02007959 for_each_connector_in_state(state, connector, connector_state, i) {
7960 if (connector_state->crtc == &crtc->base)
7961 num_connectors++;
7962 }
7963
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007964 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007965 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007966
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007967 /*
7968 * Returns a set of divisors for the desired target clock with
7969 * the given refclk, or FALSE. The returned values represent
7970 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7971 * 2) / p1 / p2.
7972 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007973 limit = intel_limit(crtc_state, refclk);
7974 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007975 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007976 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007977 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007978 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7979 return -EINVAL;
7980 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007981
Jani Nikulaf2335332013-09-13 11:03:09 +03007982 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007983 crtc_state->dpll.n = clock.n;
7984 crtc_state->dpll.m1 = clock.m1;
7985 crtc_state->dpll.m2 = clock.m2;
7986 crtc_state->dpll.p1 = clock.p1;
7987 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007988 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007989
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007990 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007991 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007992 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007993 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007994 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007995 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007996 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007997 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007998 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007999 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008000 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008001
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008002 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008003}
8004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008006 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007{
8008 struct drm_device *dev = crtc->base.dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 uint32_t tmp;
8011
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008012 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8013 return;
8014
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008015 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008016 if (!(tmp & PFIT_ENABLE))
8017 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008018
Daniel Vetter06922822013-07-11 13:35:40 +02008019 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008020 if (INTEL_INFO(dev)->gen < 4) {
8021 if (crtc->pipe != PIPE_B)
8022 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008023 } else {
8024 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8025 return;
8026 }
8027
Daniel Vetter06922822013-07-11 13:35:40 +02008028 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008029 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8030 if (INTEL_INFO(dev)->gen < 5)
8031 pipe_config->gmch_pfit.lvds_border_bits =
8032 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8033}
8034
Jesse Barnesacbec812013-09-20 11:29:32 -07008035static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008036 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 int pipe = pipe_config->cpu_transcoder;
8041 intel_clock_t clock;
8042 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008043 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008044
Shobhit Kumarf573de52014-07-30 20:32:37 +05308045 /* In case of MIPI DPLL will not even be used */
8046 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8047 return;
8048
Ville Syrjäläa5805162015-05-26 20:42:30 +03008049 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008050 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008051 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008052
8053 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8054 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8055 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8056 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8057 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8058
Imre Deakdccbea32015-06-22 23:35:51 +03008059 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008060}
8061
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008062static void
8063i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8064 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008065{
8066 struct drm_device *dev = crtc->base.dev;
8067 struct drm_i915_private *dev_priv = dev->dev_private;
8068 u32 val, base, offset;
8069 int pipe = crtc->pipe, plane = crtc->plane;
8070 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008071 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008072 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008073 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008074
Damien Lespiau42a7b082015-02-05 19:35:13 +00008075 val = I915_READ(DSPCNTR(plane));
8076 if (!(val & DISPLAY_PLANE_ENABLE))
8077 return;
8078
Damien Lespiaud9806c92015-01-21 14:07:19 +00008079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008080 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008081 DRM_DEBUG_KMS("failed to alloc fb\n");
8082 return;
8083 }
8084
Damien Lespiau1b842c82015-01-21 13:50:54 +00008085 fb = &intel_fb->base;
8086
Daniel Vetter18c52472015-02-10 17:16:09 +00008087 if (INTEL_INFO(dev)->gen >= 4) {
8088 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008089 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008090 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8091 }
8092 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093
8094 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008095 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008096 fb->pixel_format = fourcc;
8097 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008098
8099 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008100 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008101 offset = I915_READ(DSPTILEOFF(plane));
8102 else
8103 offset = I915_READ(DSPLINOFF(plane));
8104 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8105 } else {
8106 base = I915_READ(DSPADDR(plane));
8107 }
8108 plane_config->base = base;
8109
8110 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008111 fb->width = ((val >> 16) & 0xfff) + 1;
8112 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008113
8114 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008115 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008117 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008118 fb->pixel_format,
8119 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008120
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008121 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008122
Damien Lespiau2844a922015-01-20 12:51:48 +00008123 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8124 pipe_name(pipe), plane, fb->width, fb->height,
8125 fb->bits_per_pixel, base, fb->pitches[0],
8126 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008127
Damien Lespiau2d140302015-02-05 17:22:18 +00008128 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008129}
8130
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008131static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008132 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133{
8134 struct drm_device *dev = crtc->base.dev;
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 int pipe = pipe_config->cpu_transcoder;
8137 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8138 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008139 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008140 int refclk = 100000;
8141
Ville Syrjäläa5805162015-05-26 20:42:30 +03008142 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008143 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8144 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8145 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8146 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008147 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008148 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008149
8150 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008151 clock.m2 = (pll_dw0 & 0xff) << 22;
8152 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8153 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008154 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8155 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8156 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8157
Imre Deakdccbea32015-06-22 23:35:51 +03008158 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008159}
8160
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008161static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008162 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163{
8164 struct drm_device *dev = crtc->base.dev;
8165 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008166 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008167 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008168 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008169
Imre Deak17290502016-02-12 18:55:11 +02008170 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8171 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008172 return false;
8173
Daniel Vettere143a212013-07-04 12:01:15 +02008174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008176
Imre Deak17290502016-02-12 18:55:11 +02008177 ret = false;
8178
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008179 tmp = I915_READ(PIPECONF(crtc->pipe));
8180 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008181 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008182
Wayne Boyer666a4532015-12-09 12:29:35 -08008183 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008184 switch (tmp & PIPECONF_BPC_MASK) {
8185 case PIPECONF_6BPC:
8186 pipe_config->pipe_bpp = 18;
8187 break;
8188 case PIPECONF_8BPC:
8189 pipe_config->pipe_bpp = 24;
8190 break;
8191 case PIPECONF_10BPC:
8192 pipe_config->pipe_bpp = 30;
8193 break;
8194 default:
8195 break;
8196 }
8197 }
8198
Wayne Boyer666a4532015-12-09 12:29:35 -08008199 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8200 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008201 pipe_config->limited_color_range = true;
8202
Ville Syrjälä282740f2013-09-04 18:30:03 +03008203 if (INTEL_INFO(dev)->gen < 4)
8204 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8205
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008206 intel_get_pipe_timings(crtc, pipe_config);
8207
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008208 i9xx_get_pfit_config(crtc, pipe_config);
8209
Daniel Vetter6c49f242013-06-06 12:45:25 +02008210 if (INTEL_INFO(dev)->gen >= 4) {
8211 tmp = I915_READ(DPLL_MD(crtc->pipe));
8212 pipe_config->pixel_multiplier =
8213 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8214 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008215 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008216 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8217 tmp = I915_READ(DPLL(crtc->pipe));
8218 pipe_config->pixel_multiplier =
8219 ((tmp & SDVO_MULTIPLIER_MASK)
8220 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8221 } else {
8222 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8223 * port and will be fixed up in the encoder->get_config
8224 * function. */
8225 pipe_config->pixel_multiplier = 1;
8226 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008227 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008228 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008229 /*
8230 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8231 * on 830. Filter it out here so that we don't
8232 * report errors due to that.
8233 */
8234 if (IS_I830(dev))
8235 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8236
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008237 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8238 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008239 } else {
8240 /* Mask out read-only status bits. */
8241 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8242 DPLL_PORTC_READY_MASK |
8243 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008244 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008245
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008246 if (IS_CHERRYVIEW(dev))
8247 chv_crtc_clock_get(crtc, pipe_config);
8248 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008249 vlv_crtc_clock_get(crtc, pipe_config);
8250 else
8251 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008252
Ville Syrjälä0f646142015-08-26 19:39:18 +03008253 /*
8254 * Normally the dotclock is filled in by the encoder .get_config()
8255 * but in case the pipe is enabled w/o any ports we need a sane
8256 * default.
8257 */
8258 pipe_config->base.adjusted_mode.crtc_clock =
8259 pipe_config->port_clock / pipe_config->pixel_multiplier;
8260
Imre Deak17290502016-02-12 18:55:11 +02008261 ret = true;
8262
8263out:
8264 intel_display_power_put(dev_priv, power_domain);
8265
8266 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008267}
8268
Paulo Zanonidde86e22012-12-01 12:04:25 -02008269static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008270{
8271 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008272 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008275 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008276 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008277 bool has_ck505 = false;
8278 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008279
8280 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008281 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008282 switch (encoder->type) {
8283 case INTEL_OUTPUT_LVDS:
8284 has_panel = true;
8285 has_lvds = true;
8286 break;
8287 case INTEL_OUTPUT_EDP:
8288 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008289 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008290 has_cpu_edp = true;
8291 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008292 default:
8293 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008294 }
8295 }
8296
Keith Packard99eb6a02011-09-26 14:29:12 -07008297 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008298 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008299 can_ssc = has_ck505;
8300 } else {
8301 has_ck505 = false;
8302 can_ssc = true;
8303 }
8304
Imre Deak2de69052013-05-08 13:14:04 +03008305 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8306 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008307
8308 /* Ironlake: try to setup display ref clock before DPLL
8309 * enabling. This is only under driver's control after
8310 * PCH B stepping, previous chipset stepping should be
8311 * ignoring this setting.
8312 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008314
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 /* As we must carefully and slowly disable/enable each source in turn,
8316 * compute the final state we want first and check if we need to
8317 * make any changes at all.
8318 */
8319 final = val;
8320 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008321 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008323 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8325
8326 final &= ~DREF_SSC_SOURCE_MASK;
8327 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8328 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008329
Keith Packard199e5d72011-09-22 12:01:57 -07008330 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 final |= DREF_SSC_SOURCE_ENABLE;
8332
8333 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8334 final |= DREF_SSC1_ENABLE;
8335
8336 if (has_cpu_edp) {
8337 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8338 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8339 else
8340 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8341 } else
8342 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8343 } else {
8344 final |= DREF_SSC_SOURCE_DISABLE;
8345 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8346 }
8347
8348 if (final == val)
8349 return;
8350
8351 /* Always enable nonspread source */
8352 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8353
8354 if (has_ck505)
8355 val |= DREF_NONSPREAD_CK505_ENABLE;
8356 else
8357 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8358
8359 if (has_panel) {
8360 val &= ~DREF_SSC_SOURCE_MASK;
8361 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008362
Keith Packard199e5d72011-09-22 12:01:57 -07008363 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008364 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008365 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008367 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008369
8370 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008372 POSTING_READ(PCH_DREF_CONTROL);
8373 udelay(200);
8374
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008376
8377 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008378 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008379 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008380 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008382 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008384 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008385 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008386
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008387 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008388 POSTING_READ(PCH_DREF_CONTROL);
8389 udelay(200);
8390 } else {
8391 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8392
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008394
8395 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008396 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008397
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008398 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008399 POSTING_READ(PCH_DREF_CONTROL);
8400 udelay(200);
8401
8402 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008403 val &= ~DREF_SSC_SOURCE_MASK;
8404 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008405
8406 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008407 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008408
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008409 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008410 POSTING_READ(PCH_DREF_CONTROL);
8411 udelay(200);
8412 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008413
8414 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008415}
8416
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008417static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008419 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008420
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008421 tmp = I915_READ(SOUTH_CHICKEN2);
8422 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8423 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008425 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8426 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8427 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008429 tmp = I915_READ(SOUTH_CHICKEN2);
8430 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8431 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008432
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008433 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8434 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8435 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008436}
8437
8438/* WaMPhyProgramming:hsw */
8439static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8440{
8441 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008442
8443 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8444 tmp &= ~(0xFF << 24);
8445 tmp |= (0x12 << 24);
8446 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8447
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8449 tmp |= (1 << 11);
8450 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8451
8452 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8453 tmp |= (1 << 11);
8454 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8455
Paulo Zanonidde86e22012-12-01 12:04:25 -02008456 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8457 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8458 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8461 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8462 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8463
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008464 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8465 tmp &= ~(7 << 13);
8466 tmp |= (5 << 13);
8467 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008468
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008469 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8470 tmp &= ~(7 << 13);
8471 tmp |= (5 << 13);
8472 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008473
8474 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8475 tmp &= ~0xFF;
8476 tmp |= 0x1C;
8477 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8478
8479 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8480 tmp &= ~0xFF;
8481 tmp |= 0x1C;
8482 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8483
8484 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8485 tmp &= ~(0xFF << 16);
8486 tmp |= (0x1C << 16);
8487 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8488
8489 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8490 tmp &= ~(0xFF << 16);
8491 tmp |= (0x1C << 16);
8492 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008494 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8495 tmp |= (1 << 27);
8496 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008498 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8499 tmp |= (1 << 27);
8500 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008501
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008502 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8503 tmp &= ~(0xF << 28);
8504 tmp |= (4 << 28);
8505 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008506
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008507 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8508 tmp &= ~(0xF << 28);
8509 tmp |= (4 << 28);
8510 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511}
8512
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008513/* Implements 3 different sequences from BSpec chapter "Display iCLK
8514 * Programming" based on the parameters passed:
8515 * - Sequence to enable CLKOUT_DP
8516 * - Sequence to enable CLKOUT_DP without spread
8517 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8518 */
8519static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8520 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008521{
8522 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008523 uint32_t reg, tmp;
8524
8525 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8526 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008527 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008528 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008529
Ville Syrjäläa5805162015-05-26 20:42:30 +03008530 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008531
8532 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8533 tmp &= ~SBI_SSCCTL_DISABLE;
8534 tmp |= SBI_SSCCTL_PATHALT;
8535 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8536
8537 udelay(24);
8538
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008539 if (with_spread) {
8540 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8541 tmp &= ~SBI_SSCCTL_PATHALT;
8542 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008543
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008544 if (with_fdi) {
8545 lpt_reset_fdi_mphy(dev_priv);
8546 lpt_program_fdi_mphy(dev_priv);
8547 }
8548 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008549
Ville Syrjäläc2699522015-08-27 23:55:59 +03008550 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008551 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8552 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8553 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008554
Ville Syrjäläa5805162015-05-26 20:42:30 +03008555 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008556}
8557
Paulo Zanoni47701c32013-07-23 11:19:25 -03008558/* Sequence to disable CLKOUT_DP */
8559static void lpt_disable_clkout_dp(struct drm_device *dev)
8560{
8561 struct drm_i915_private *dev_priv = dev->dev_private;
8562 uint32_t reg, tmp;
8563
Ville Syrjäläa5805162015-05-26 20:42:30 +03008564 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008565
Ville Syrjäläc2699522015-08-27 23:55:59 +03008566 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008567 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8568 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8569 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8570
8571 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8572 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8573 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8574 tmp |= SBI_SSCCTL_PATHALT;
8575 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8576 udelay(32);
8577 }
8578 tmp |= SBI_SSCCTL_DISABLE;
8579 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8580 }
8581
Ville Syrjäläa5805162015-05-26 20:42:30 +03008582 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008583}
8584
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008585#define BEND_IDX(steps) ((50 + (steps)) / 5)
8586
8587static const uint16_t sscdivintphase[] = {
8588 [BEND_IDX( 50)] = 0x3B23,
8589 [BEND_IDX( 45)] = 0x3B23,
8590 [BEND_IDX( 40)] = 0x3C23,
8591 [BEND_IDX( 35)] = 0x3C23,
8592 [BEND_IDX( 30)] = 0x3D23,
8593 [BEND_IDX( 25)] = 0x3D23,
8594 [BEND_IDX( 20)] = 0x3E23,
8595 [BEND_IDX( 15)] = 0x3E23,
8596 [BEND_IDX( 10)] = 0x3F23,
8597 [BEND_IDX( 5)] = 0x3F23,
8598 [BEND_IDX( 0)] = 0x0025,
8599 [BEND_IDX( -5)] = 0x0025,
8600 [BEND_IDX(-10)] = 0x0125,
8601 [BEND_IDX(-15)] = 0x0125,
8602 [BEND_IDX(-20)] = 0x0225,
8603 [BEND_IDX(-25)] = 0x0225,
8604 [BEND_IDX(-30)] = 0x0325,
8605 [BEND_IDX(-35)] = 0x0325,
8606 [BEND_IDX(-40)] = 0x0425,
8607 [BEND_IDX(-45)] = 0x0425,
8608 [BEND_IDX(-50)] = 0x0525,
8609};
8610
8611/*
8612 * Bend CLKOUT_DP
8613 * steps -50 to 50 inclusive, in steps of 5
8614 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8615 * change in clock period = -(steps / 10) * 5.787 ps
8616 */
8617static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8618{
8619 uint32_t tmp;
8620 int idx = BEND_IDX(steps);
8621
8622 if (WARN_ON(steps % 5 != 0))
8623 return;
8624
8625 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8626 return;
8627
8628 mutex_lock(&dev_priv->sb_lock);
8629
8630 if (steps % 10 != 0)
8631 tmp = 0xAAAAAAAB;
8632 else
8633 tmp = 0x00000000;
8634 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8635
8636 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8637 tmp &= 0xffff0000;
8638 tmp |= sscdivintphase[idx];
8639 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8640
8641 mutex_unlock(&dev_priv->sb_lock);
8642}
8643
8644#undef BEND_IDX
8645
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008646static void lpt_init_pch_refclk(struct drm_device *dev)
8647{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008648 struct intel_encoder *encoder;
8649 bool has_vga = false;
8650
Damien Lespiaub2784e12014-08-05 11:29:37 +01008651 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008652 switch (encoder->type) {
8653 case INTEL_OUTPUT_ANALOG:
8654 has_vga = true;
8655 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008656 default:
8657 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008658 }
8659 }
8660
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008661 if (has_vga) {
8662 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008663 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008664 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008665 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008666 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008667}
8668
Paulo Zanonidde86e22012-12-01 12:04:25 -02008669/*
8670 * Initialize reference clocks when the driver loads
8671 */
8672void intel_init_pch_refclk(struct drm_device *dev)
8673{
8674 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8675 ironlake_init_pch_refclk(dev);
8676 else if (HAS_PCH_LPT(dev))
8677 lpt_init_pch_refclk(dev);
8678}
8679
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008680static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008681{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008682 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008683 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008684 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008685 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008686 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008687 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008688 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008689 bool is_lvds = false;
8690
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008691 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008692 if (connector_state->crtc != crtc_state->base.crtc)
8693 continue;
8694
8695 encoder = to_intel_encoder(connector_state->best_encoder);
8696
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008697 switch (encoder->type) {
8698 case INTEL_OUTPUT_LVDS:
8699 is_lvds = true;
8700 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008701 default:
8702 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008703 }
8704 num_connectors++;
8705 }
8706
8707 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008708 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008709 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008710 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008711 }
8712
8713 return 120000;
8714}
8715
Daniel Vetter6ff93602013-04-19 11:24:36 +02008716static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008717{
8718 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8720 int pipe = intel_crtc->pipe;
8721 uint32_t val;
8722
Daniel Vetter78114072013-06-13 00:54:57 +02008723 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008726 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008727 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008728 break;
8729 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008730 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008731 break;
8732 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008733 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008734 break;
8735 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008736 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008737 break;
8738 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008739 /* Case prevented by intel_choose_pipe_bpp_dither. */
8740 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008741 }
8742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008743 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008744 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008746 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008747 val |= PIPECONF_INTERLACED_ILK;
8748 else
8749 val |= PIPECONF_PROGRESSIVE;
8750
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008751 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008752 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008753
Paulo Zanonic8203562012-09-12 10:06:29 -03008754 I915_WRITE(PIPECONF(pipe), val);
8755 POSTING_READ(PIPECONF(pipe));
8756}
8757
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008758/*
8759 * Set up the pipe CSC unit.
8760 *
8761 * Currently only full range RGB to limited range RGB conversion
8762 * is supported, but eventually this should handle various
8763 * RGB<->YCbCr scenarios as well.
8764 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008765static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008766{
8767 struct drm_device *dev = crtc->dev;
8768 struct drm_i915_private *dev_priv = dev->dev_private;
8769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8770 int pipe = intel_crtc->pipe;
8771 uint16_t coeff = 0x7800; /* 1.0 */
8772
8773 /*
8774 * TODO: Check what kind of values actually come out of the pipe
8775 * with these coeff/postoff values and adjust to get the best
8776 * accuracy. Perhaps we even need to take the bpc value into
8777 * consideration.
8778 */
8779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008780 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008781 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8782
8783 /*
8784 * GY/GU and RY/RU should be the other way around according
8785 * to BSpec, but reality doesn't agree. Just set them up in
8786 * a way that results in the correct picture.
8787 */
8788 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8789 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8790
8791 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8792 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8793
8794 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8795 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8796
8797 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8798 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8799 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8800
8801 if (INTEL_INFO(dev)->gen > 6) {
8802 uint16_t postoff = 0;
8803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008804 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008805 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008806
8807 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8808 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8809 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8810
8811 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8812 } else {
8813 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008815 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008816 mode |= CSC_BLACK_SCREEN_OFFSET;
8817
8818 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8819 }
8820}
8821
Daniel Vetter6ff93602013-04-19 11:24:36 +02008822static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008823{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008824 struct drm_device *dev = crtc->dev;
8825 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008827 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008828 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008829 uint32_t val;
8830
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008831 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008833 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008834 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008836 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008837 val |= PIPECONF_INTERLACED_ILK;
8838 else
8839 val |= PIPECONF_PROGRESSIVE;
8840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008841 I915_WRITE(PIPECONF(cpu_transcoder), val);
8842 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008843
8844 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8845 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008846
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308847 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008848 val = 0;
8849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008850 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008851 case 18:
8852 val |= PIPEMISC_DITHER_6_BPC;
8853 break;
8854 case 24:
8855 val |= PIPEMISC_DITHER_8_BPC;
8856 break;
8857 case 30:
8858 val |= PIPEMISC_DITHER_10_BPC;
8859 break;
8860 case 36:
8861 val |= PIPEMISC_DITHER_12_BPC;
8862 break;
8863 default:
8864 /* Case prevented by pipe_config_set_bpp. */
8865 BUG();
8866 }
8867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008868 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008869 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8870
8871 I915_WRITE(PIPEMISC(pipe), val);
8872 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008873}
8874
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008875static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008876 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008877 intel_clock_t *clock,
8878 bool *has_reduced_clock,
8879 intel_clock_t *reduced_clock)
8880{
8881 struct drm_device *dev = crtc->dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008883 int refclk;
8884 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008885 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008886
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008887 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008888
8889 /*
8890 * Returns a set of divisors for the desired target clock with the given
8891 * refclk, or FALSE. The returned values represent the clock equation:
8892 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8893 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008894 limit = intel_limit(crtc_state, refclk);
8895 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008897 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008898 if (!ret)
8899 return false;
8900
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008901 return true;
8902}
8903
Paulo Zanonid4b19312012-11-29 11:29:32 -02008904int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8905{
8906 /*
8907 * Account for spread spectrum to avoid
8908 * oversubscribing the link. Max center spread
8909 * is 2.5%; use 5% for safety's sake.
8910 */
8911 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008912 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008913}
8914
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008915static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008916{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008917 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008918}
8919
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008920static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008922 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008923 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008924{
8925 struct drm_crtc *crtc = &intel_crtc->base;
8926 struct drm_device *dev = crtc->dev;
8927 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008928 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008929 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008930 struct drm_connector_state *connector_state;
8931 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008932 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008933 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008934 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008935
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008936 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008937 if (connector_state->crtc != crtc_state->base.crtc)
8938 continue;
8939
8940 encoder = to_intel_encoder(connector_state->best_encoder);
8941
8942 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008943 case INTEL_OUTPUT_LVDS:
8944 is_lvds = true;
8945 break;
8946 case INTEL_OUTPUT_SDVO:
8947 case INTEL_OUTPUT_HDMI:
8948 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008949 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008950 default:
8951 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008952 }
8953
8954 num_connectors++;
8955 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008956
Chris Wilsonc1858122010-12-03 21:35:48 +00008957 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008958 factor = 21;
8959 if (is_lvds) {
8960 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008961 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008962 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008963 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008965 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008966
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008967 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008968 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008969
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008970 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8971 *fp2 |= FP_CB_TUNE;
8972
Chris Wilson5eddb702010-09-11 13:48:45 +01008973 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008974
Eric Anholta07d6782011-03-30 13:01:08 -07008975 if (is_lvds)
8976 dpll |= DPLLB_MODE_LVDS;
8977 else
8978 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008979
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008980 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008981 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008982
8983 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008984 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008985 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008986 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008987
Eric Anholta07d6782011-03-30 13:01:08 -07008988 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008989 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008990 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008991 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008992
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008993 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008994 case 5:
8995 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8996 break;
8997 case 7:
8998 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8999 break;
9000 case 10:
9001 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9002 break;
9003 case 14:
9004 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9005 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009006 }
9007
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009008 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009009 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009010 else
9011 dpll |= PLL_REF_INPUT_DREFCLK;
9012
Daniel Vetter959e16d2013-06-05 13:34:21 +02009013 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009014}
9015
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9017 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009018{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009019 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009020 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009021 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009022 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009023 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009024 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009025
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009026 memset(&crtc_state->dpll_hw_state, 0,
9027 sizeof(crtc_state->dpll_hw_state));
9028
Ville Syrjälä7905df22015-11-25 16:35:30 +02009029 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009030
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009031 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9032 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9033
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009034 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009035 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009036 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009037 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9038 return -EINVAL;
9039 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009040 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 if (!crtc_state->clock_set) {
9042 crtc_state->dpll.n = clock.n;
9043 crtc_state->dpll.m1 = clock.m1;
9044 crtc_state->dpll.m2 = clock.m2;
9045 crtc_state->dpll.p1 = clock.p1;
9046 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009047 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009048
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009049 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009050 if (crtc_state->has_pch_encoder) {
9051 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009052 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009053 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009054
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009055 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009056 &fp, &reduced_clock,
9057 has_reduced_clock ? &fp2 : NULL);
9058
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009059 crtc_state->dpll_hw_state.dpll = dpll;
9060 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009061 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009062 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009063 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009064 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009065
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009066 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009067 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009068 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009069 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009070 return -EINVAL;
9071 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009072 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009073
Rodrigo Viviab585de2015-03-24 12:40:09 -07009074 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009075 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009076 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009077 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009078
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009079 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009080}
9081
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009082static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9083 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009087 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009088
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009089 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9090 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9091 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9092 & ~TU_SIZE_MASK;
9093 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9094 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9095 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9096}
9097
9098static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9099 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009100 struct intel_link_m_n *m_n,
9101 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009102{
9103 struct drm_device *dev = crtc->base.dev;
9104 struct drm_i915_private *dev_priv = dev->dev_private;
9105 enum pipe pipe = crtc->pipe;
9106
9107 if (INTEL_INFO(dev)->gen >= 5) {
9108 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9109 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9110 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9111 & ~TU_SIZE_MASK;
9112 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9113 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9114 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009115 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9116 * gen < 8) and if DRRS is supported (to make sure the
9117 * registers are not unnecessarily read).
9118 */
9119 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009120 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009121 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9122 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9123 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9124 & ~TU_SIZE_MASK;
9125 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9126 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9127 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9128 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009129 } else {
9130 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9131 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9132 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9133 & ~TU_SIZE_MASK;
9134 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9135 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9136 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9137 }
9138}
9139
9140void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009141 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009142{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009143 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009144 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9145 else
9146 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009147 &pipe_config->dp_m_n,
9148 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009149}
9150
Daniel Vetter72419202013-04-04 13:28:53 +02009151static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009152 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009153{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009154 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009155 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009156}
9157
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009158static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009159 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009160{
9161 struct drm_device *dev = crtc->base.dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009163 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9164 uint32_t ps_ctrl = 0;
9165 int id = -1;
9166 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009167
Chandra Kondurua1b22782015-04-07 15:28:45 -07009168 /* find scaler attached to this pipe */
9169 for (i = 0; i < crtc->num_scalers; i++) {
9170 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9171 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9172 id = i;
9173 pipe_config->pch_pfit.enabled = true;
9174 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9175 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9176 break;
9177 }
9178 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009179
Chandra Kondurua1b22782015-04-07 15:28:45 -07009180 scaler_state->scaler_id = id;
9181 if (id >= 0) {
9182 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9183 } else {
9184 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009185 }
9186}
9187
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009188static void
9189skylake_get_initial_plane_config(struct intel_crtc *crtc,
9190 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009191{
9192 struct drm_device *dev = crtc->base.dev;
9193 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009194 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009195 int pipe = crtc->pipe;
9196 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009197 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009198 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009199 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009200
Damien Lespiaud9806c92015-01-21 14:07:19 +00009201 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009202 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009203 DRM_DEBUG_KMS("failed to alloc fb\n");
9204 return;
9205 }
9206
Damien Lespiau1b842c82015-01-21 13:50:54 +00009207 fb = &intel_fb->base;
9208
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009209 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009210 if (!(val & PLANE_CTL_ENABLE))
9211 goto error;
9212
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009213 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9214 fourcc = skl_format_to_fourcc(pixel_format,
9215 val & PLANE_CTL_ORDER_RGBX,
9216 val & PLANE_CTL_ALPHA_MASK);
9217 fb->pixel_format = fourcc;
9218 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9219
Damien Lespiau40f46282015-02-27 11:15:21 +00009220 tiling = val & PLANE_CTL_TILED_MASK;
9221 switch (tiling) {
9222 case PLANE_CTL_TILED_LINEAR:
9223 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9224 break;
9225 case PLANE_CTL_TILED_X:
9226 plane_config->tiling = I915_TILING_X;
9227 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9228 break;
9229 case PLANE_CTL_TILED_Y:
9230 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9231 break;
9232 case PLANE_CTL_TILED_YF:
9233 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9234 break;
9235 default:
9236 MISSING_CASE(tiling);
9237 goto error;
9238 }
9239
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009240 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9241 plane_config->base = base;
9242
9243 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9244
9245 val = I915_READ(PLANE_SIZE(pipe, 0));
9246 fb->height = ((val >> 16) & 0xfff) + 1;
9247 fb->width = ((val >> 0) & 0x1fff) + 1;
9248
9249 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009250 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009251 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009252 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9253
9254 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009255 fb->pixel_format,
9256 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009257
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009258 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009259
9260 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9261 pipe_name(pipe), fb->width, fb->height,
9262 fb->bits_per_pixel, base, fb->pitches[0],
9263 plane_config->size);
9264
Damien Lespiau2d140302015-02-05 17:22:18 +00009265 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009266 return;
9267
9268error:
9269 kfree(fb);
9270}
9271
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009272static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009273 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009274{
9275 struct drm_device *dev = crtc->base.dev;
9276 struct drm_i915_private *dev_priv = dev->dev_private;
9277 uint32_t tmp;
9278
9279 tmp = I915_READ(PF_CTL(crtc->pipe));
9280
9281 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009282 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009283 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9284 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009285
9286 /* We currently do not free assignements of panel fitters on
9287 * ivb/hsw (since we don't use the higher upscaling modes which
9288 * differentiates them) so just WARN about this case for now. */
9289 if (IS_GEN7(dev)) {
9290 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9291 PF_PIPE_SEL_IVB(crtc->pipe));
9292 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009293 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009294}
9295
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009296static void
9297ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9298 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009299{
9300 struct drm_device *dev = crtc->base.dev;
9301 struct drm_i915_private *dev_priv = dev->dev_private;
9302 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009303 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009304 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009305 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009306 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009307 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009308
Damien Lespiau42a7b082015-02-05 19:35:13 +00009309 val = I915_READ(DSPCNTR(pipe));
9310 if (!(val & DISPLAY_PLANE_ENABLE))
9311 return;
9312
Damien Lespiaud9806c92015-01-21 14:07:19 +00009313 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009314 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009315 DRM_DEBUG_KMS("failed to alloc fb\n");
9316 return;
9317 }
9318
Damien Lespiau1b842c82015-01-21 13:50:54 +00009319 fb = &intel_fb->base;
9320
Daniel Vetter18c52472015-02-10 17:16:09 +00009321 if (INTEL_INFO(dev)->gen >= 4) {
9322 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009323 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009324 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9325 }
9326 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009327
9328 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009329 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009330 fb->pixel_format = fourcc;
9331 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009332
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009333 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009334 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009335 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009336 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009337 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009338 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009339 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009340 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009341 }
9342 plane_config->base = base;
9343
9344 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009345 fb->width = ((val >> 16) & 0xfff) + 1;
9346 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009347
9348 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009349 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009350
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009351 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009352 fb->pixel_format,
9353 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009354
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009355 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356
Damien Lespiau2844a922015-01-20 12:51:48 +00009357 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9358 pipe_name(pipe), fb->width, fb->height,
9359 fb->bits_per_pixel, base, fb->pitches[0],
9360 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009361
Damien Lespiau2d140302015-02-05 17:22:18 +00009362 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009363}
9364
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009365static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009366 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009367{
9368 struct drm_device *dev = crtc->base.dev;
9369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009370 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009371 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009372 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009373
Imre Deak17290502016-02-12 18:55:11 +02009374 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9375 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009376 return false;
9377
Daniel Vettere143a212013-07-04 12:01:15 +02009378 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009379 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009380
Imre Deak17290502016-02-12 18:55:11 +02009381 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009382 tmp = I915_READ(PIPECONF(crtc->pipe));
9383 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009384 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009385
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009386 switch (tmp & PIPECONF_BPC_MASK) {
9387 case PIPECONF_6BPC:
9388 pipe_config->pipe_bpp = 18;
9389 break;
9390 case PIPECONF_8BPC:
9391 pipe_config->pipe_bpp = 24;
9392 break;
9393 case PIPECONF_10BPC:
9394 pipe_config->pipe_bpp = 30;
9395 break;
9396 case PIPECONF_12BPC:
9397 pipe_config->pipe_bpp = 36;
9398 break;
9399 default:
9400 break;
9401 }
9402
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009403 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9404 pipe_config->limited_color_range = true;
9405
Daniel Vetterab9412b2013-05-03 11:49:46 +02009406 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009407 struct intel_shared_dpll *pll;
9408
Daniel Vetter88adfff2013-03-28 10:42:01 +01009409 pipe_config->has_pch_encoder = true;
9410
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009411 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9412 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9413 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009414
9415 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009416
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009417 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009418 pipe_config->shared_dpll =
9419 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009420 } else {
9421 tmp = I915_READ(PCH_DPLL_SEL);
9422 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9423 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9424 else
9425 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9426 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009427
9428 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9429
9430 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9431 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009432
9433 tmp = pipe_config->dpll_hw_state.dpll;
9434 pipe_config->pixel_multiplier =
9435 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9436 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009437
9438 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009439 } else {
9440 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009441 }
9442
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009443 intel_get_pipe_timings(crtc, pipe_config);
9444
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009445 ironlake_get_pfit_config(crtc, pipe_config);
9446
Imre Deak17290502016-02-12 18:55:11 +02009447 ret = true;
9448
9449out:
9450 intel_display_power_put(dev_priv, power_domain);
9451
9452 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009453}
9454
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9456{
9457 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009458 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009459
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009460 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009461 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 pipe_name(crtc->pipe));
9463
Rob Clarke2c719b2014-12-15 13:56:32 -05009464 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9465 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009466 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9467 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009468 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9469 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009470 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009471 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009472 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009473 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009474 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009476 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009478 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009480 /*
9481 * In theory we can still leave IRQs enabled, as long as only the HPD
9482 * interrupts remain enabled. We used to check for that, but since it's
9483 * gen-specific and since we only disable LCPLL after we fully disable
9484 * the interrupts, the check below should be enough.
9485 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009486 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009487}
9488
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009489static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9490{
9491 struct drm_device *dev = dev_priv->dev;
9492
9493 if (IS_HASWELL(dev))
9494 return I915_READ(D_COMP_HSW);
9495 else
9496 return I915_READ(D_COMP_BDW);
9497}
9498
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009499static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9500{
9501 struct drm_device *dev = dev_priv->dev;
9502
9503 if (IS_HASWELL(dev)) {
9504 mutex_lock(&dev_priv->rps.hw_lock);
9505 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9506 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009507 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009508 mutex_unlock(&dev_priv->rps.hw_lock);
9509 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009510 I915_WRITE(D_COMP_BDW, val);
9511 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009512 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009513}
9514
9515/*
9516 * This function implements pieces of two sequences from BSpec:
9517 * - Sequence for display software to disable LCPLL
9518 * - Sequence for display software to allow package C8+
9519 * The steps implemented here are just the steps that actually touch the LCPLL
9520 * register. Callers should take care of disabling all the display engine
9521 * functions, doing the mode unset, fixing interrupts, etc.
9522 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009523static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9524 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009525{
9526 uint32_t val;
9527
9528 assert_can_disable_lcpll(dev_priv);
9529
9530 val = I915_READ(LCPLL_CTL);
9531
9532 if (switch_to_fclk) {
9533 val |= LCPLL_CD_SOURCE_FCLK;
9534 I915_WRITE(LCPLL_CTL, val);
9535
9536 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9537 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9538 DRM_ERROR("Switching to FCLK failed\n");
9539
9540 val = I915_READ(LCPLL_CTL);
9541 }
9542
9543 val |= LCPLL_PLL_DISABLE;
9544 I915_WRITE(LCPLL_CTL, val);
9545 POSTING_READ(LCPLL_CTL);
9546
9547 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9548 DRM_ERROR("LCPLL still locked\n");
9549
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009550 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009551 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009552 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009553 ndelay(100);
9554
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009555 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9556 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009557 DRM_ERROR("D_COMP RCOMP still in progress\n");
9558
9559 if (allow_power_down) {
9560 val = I915_READ(LCPLL_CTL);
9561 val |= LCPLL_POWER_DOWN_ALLOW;
9562 I915_WRITE(LCPLL_CTL, val);
9563 POSTING_READ(LCPLL_CTL);
9564 }
9565}
9566
9567/*
9568 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9569 * source.
9570 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009571static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009572{
9573 uint32_t val;
9574
9575 val = I915_READ(LCPLL_CTL);
9576
9577 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9578 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9579 return;
9580
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009581 /*
9582 * Make sure we're not on PC8 state before disabling PC8, otherwise
9583 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009584 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009585 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009586
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009587 if (val & LCPLL_POWER_DOWN_ALLOW) {
9588 val &= ~LCPLL_POWER_DOWN_ALLOW;
9589 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009590 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009591 }
9592
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009593 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009594 val |= D_COMP_COMP_FORCE;
9595 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009596 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009597
9598 val = I915_READ(LCPLL_CTL);
9599 val &= ~LCPLL_PLL_DISABLE;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9603 DRM_ERROR("LCPLL not locked yet\n");
9604
9605 if (val & LCPLL_CD_SOURCE_FCLK) {
9606 val = I915_READ(LCPLL_CTL);
9607 val &= ~LCPLL_CD_SOURCE_FCLK;
9608 I915_WRITE(LCPLL_CTL, val);
9609
9610 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9611 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9612 DRM_ERROR("Switching back to LCPLL failed\n");
9613 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009614
Mika Kuoppala59bad942015-01-16 11:34:40 +02009615 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009616 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009617}
9618
Paulo Zanoni765dab672014-03-07 20:08:18 -03009619/*
9620 * Package states C8 and deeper are really deep PC states that can only be
9621 * reached when all the devices on the system allow it, so even if the graphics
9622 * device allows PC8+, it doesn't mean the system will actually get to these
9623 * states. Our driver only allows PC8+ when going into runtime PM.
9624 *
9625 * The requirements for PC8+ are that all the outputs are disabled, the power
9626 * well is disabled and most interrupts are disabled, and these are also
9627 * requirements for runtime PM. When these conditions are met, we manually do
9628 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9629 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9630 * hang the machine.
9631 *
9632 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9633 * the state of some registers, so when we come back from PC8+ we need to
9634 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9635 * need to take care of the registers kept by RC6. Notice that this happens even
9636 * if we don't put the device in PCI D3 state (which is what currently happens
9637 * because of the runtime PM support).
9638 *
9639 * For more, read "Display Sequences for Package C8" on the hardware
9640 * documentation.
9641 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009642void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009643{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009644 struct drm_device *dev = dev_priv->dev;
9645 uint32_t val;
9646
Paulo Zanonic67a4702013-08-19 13:18:09 -03009647 DRM_DEBUG_KMS("Enabling package C8+\n");
9648
Ville Syrjäläc2699522015-08-27 23:55:59 +03009649 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009650 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9651 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9652 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9653 }
9654
9655 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009656 hsw_disable_lcpll(dev_priv, true, true);
9657}
9658
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009659void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009660{
9661 struct drm_device *dev = dev_priv->dev;
9662 uint32_t val;
9663
Paulo Zanonic67a4702013-08-19 13:18:09 -03009664 DRM_DEBUG_KMS("Disabling package C8+\n");
9665
9666 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009667 lpt_init_pch_refclk(dev);
9668
Ville Syrjäläc2699522015-08-27 23:55:59 +03009669 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009670 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9671 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9672 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9673 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009674}
9675
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009676static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309677{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009678 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009679 struct intel_atomic_state *old_intel_state =
9680 to_intel_atomic_state(old_state);
9681 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309682
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009683 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309684}
9685
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009686/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009687static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009688{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009689 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9690 struct drm_i915_private *dev_priv = state->dev->dev_private;
9691 struct drm_crtc *crtc;
9692 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009693 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009694 unsigned max_pixel_rate = 0, i;
9695 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009696
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009697 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9698 sizeof(intel_state->min_pixclk));
9699
9700 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009701 int pixel_rate;
9702
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009703 crtc_state = to_intel_crtc_state(cstate);
9704 if (!crtc_state->base.enable) {
9705 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009707 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009709 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710
9711 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009712 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009713 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9714
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009715 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009716 }
9717
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009718 for_each_pipe(dev_priv, pipe)
9719 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9720
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009721 return max_pixel_rate;
9722}
9723
9724static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9725{
9726 struct drm_i915_private *dev_priv = dev->dev_private;
9727 uint32_t val, data;
9728 int ret;
9729
9730 if (WARN((I915_READ(LCPLL_CTL) &
9731 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9732 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9733 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9734 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9735 "trying to change cdclk frequency with cdclk not enabled\n"))
9736 return;
9737
9738 mutex_lock(&dev_priv->rps.hw_lock);
9739 ret = sandybridge_pcode_write(dev_priv,
9740 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9741 mutex_unlock(&dev_priv->rps.hw_lock);
9742 if (ret) {
9743 DRM_ERROR("failed to inform pcode about cdclk change\n");
9744 return;
9745 }
9746
9747 val = I915_READ(LCPLL_CTL);
9748 val |= LCPLL_CD_SOURCE_FCLK;
9749 I915_WRITE(LCPLL_CTL, val);
9750
9751 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9752 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9753 DRM_ERROR("Switching to FCLK failed\n");
9754
9755 val = I915_READ(LCPLL_CTL);
9756 val &= ~LCPLL_CLK_FREQ_MASK;
9757
9758 switch (cdclk) {
9759 case 450000:
9760 val |= LCPLL_CLK_FREQ_450;
9761 data = 0;
9762 break;
9763 case 540000:
9764 val |= LCPLL_CLK_FREQ_54O_BDW;
9765 data = 1;
9766 break;
9767 case 337500:
9768 val |= LCPLL_CLK_FREQ_337_5_BDW;
9769 data = 2;
9770 break;
9771 case 675000:
9772 val |= LCPLL_CLK_FREQ_675_BDW;
9773 data = 3;
9774 break;
9775 default:
9776 WARN(1, "invalid cdclk frequency\n");
9777 return;
9778 }
9779
9780 I915_WRITE(LCPLL_CTL, val);
9781
9782 val = I915_READ(LCPLL_CTL);
9783 val &= ~LCPLL_CD_SOURCE_FCLK;
9784 I915_WRITE(LCPLL_CTL, val);
9785
9786 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9787 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9788 DRM_ERROR("Switching back to LCPLL failed\n");
9789
9790 mutex_lock(&dev_priv->rps.hw_lock);
9791 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9792 mutex_unlock(&dev_priv->rps.hw_lock);
9793
9794 intel_update_cdclk(dev);
9795
9796 WARN(cdclk != dev_priv->cdclk_freq,
9797 "cdclk requested %d kHz but got %d kHz\n",
9798 cdclk, dev_priv->cdclk_freq);
9799}
9800
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009801static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009802{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009803 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009804 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009805 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009806 int cdclk;
9807
9808 /*
9809 * FIXME should also account for plane ratio
9810 * once 64bpp pixel formats are supported.
9811 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009812 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009813 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009814 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009815 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009816 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009817 cdclk = 450000;
9818 else
9819 cdclk = 337500;
9820
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009821 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009822 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9823 cdclk, dev_priv->max_cdclk_freq);
9824 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009825 }
9826
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009827 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9828 if (!intel_state->active_crtcs)
9829 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009830
9831 return 0;
9832}
9833
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009834static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009835{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009836 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009837 struct intel_atomic_state *old_intel_state =
9838 to_intel_atomic_state(old_state);
9839 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009840
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009841 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009842}
9843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009844static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9845 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009846{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009847 struct intel_encoder *intel_encoder =
9848 intel_ddi_get_crtc_new_encoder(crtc_state);
9849
9850 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9851 if (!intel_ddi_pll_select(crtc, crtc_state))
9852 return -EINVAL;
9853 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009854
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009855 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009856
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009857 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009858}
9859
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309860static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9861 enum port port,
9862 struct intel_crtc_state *pipe_config)
9863{
9864 switch (port) {
9865 case PORT_A:
9866 pipe_config->ddi_pll_sel = SKL_DPLL0;
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9868 break;
9869 case PORT_B:
9870 pipe_config->ddi_pll_sel = SKL_DPLL1;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9872 break;
9873 case PORT_C:
9874 pipe_config->ddi_pll_sel = SKL_DPLL2;
9875 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9876 break;
9877 default:
9878 DRM_ERROR("Incorrect port type\n");
9879 }
9880}
9881
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009882static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9883 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009884 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009885{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009886 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009887
9888 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9889 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9890
9891 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009892 case SKL_DPLL0:
9893 /*
9894 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9895 * of the shared DPLL framework and thus needs to be read out
9896 * separately
9897 */
9898 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9899 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9900 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009901 case SKL_DPLL1:
9902 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9903 break;
9904 case SKL_DPLL2:
9905 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9906 break;
9907 case SKL_DPLL3:
9908 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9909 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009910 }
9911}
9912
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009913static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9914 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009915 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009916{
9917 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9918
9919 switch (pipe_config->ddi_pll_sel) {
9920 case PORT_CLK_SEL_WRPLL1:
9921 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9922 break;
9923 case PORT_CLK_SEL_WRPLL2:
9924 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9925 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009926 case PORT_CLK_SEL_SPLL:
9927 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009928 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009929 }
9930}
9931
Daniel Vetter26804af2014-06-25 22:01:55 +03009932static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009933 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009934{
9935 struct drm_device *dev = crtc->base.dev;
9936 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009937 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009938 enum port port;
9939 uint32_t tmp;
9940
9941 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9942
9943 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9944
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009945 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009946 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309947 else if (IS_BROXTON(dev))
9948 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009949 else
9950 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009951
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009952 if (pipe_config->shared_dpll >= 0) {
9953 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9954
9955 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9956 &pipe_config->dpll_hw_state));
9957 }
9958
Daniel Vetter26804af2014-06-25 22:01:55 +03009959 /*
9960 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9961 * DDI E. So just check whether this pipe is wired to DDI E and whether
9962 * the PCH transcoder is on.
9963 */
Damien Lespiauca370452013-12-03 13:56:24 +00009964 if (INTEL_INFO(dev)->gen < 9 &&
9965 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009966 pipe_config->has_pch_encoder = true;
9967
9968 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9969 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9970 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9971
9972 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9973 }
9974}
9975
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009977 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978{
9979 struct drm_device *dev = crtc->base.dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009981 enum intel_display_power_domain power_domain;
9982 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009983 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009984 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009985
Imre Deak17290502016-02-12 18:55:11 +02009986 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9987 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009988 return false;
Imre Deak17290502016-02-12 18:55:11 +02009989 power_domain_mask = BIT(power_domain);
9990
9991 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009992
Daniel Vettere143a212013-07-04 12:01:15 +02009993 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009994 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9995
Daniel Vettereccb1402013-05-22 00:50:22 +02009996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9997 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9998 enum pipe trans_edp_pipe;
9999 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10000 default:
10001 WARN(1, "unknown pipe linked to edp transcoder\n");
10002 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10003 case TRANS_DDI_EDP_INPUT_A_ON:
10004 trans_edp_pipe = PIPE_A;
10005 break;
10006 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10007 trans_edp_pipe = PIPE_B;
10008 break;
10009 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10010 trans_edp_pipe = PIPE_C;
10011 break;
10012 }
10013
10014 if (trans_edp_pipe == crtc->pipe)
10015 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10016 }
10017
Imre Deak17290502016-02-12 18:55:11 +020010018 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10019 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10020 goto out;
10021 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010022
Daniel Vettereccb1402013-05-22 00:50:22 +020010023 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010024 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +020010025 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010026
Daniel Vetter26804af2014-06-25 22:01:55 +030010027 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010028
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010029 intel_get_pipe_timings(crtc, pipe_config);
10030
Chandra Kondurua1b22782015-04-07 15:28:45 -070010031 if (INTEL_INFO(dev)->gen >= 9) {
10032 skl_init_scalers(dev, crtc, pipe_config);
10033 }
10034
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070010035 if (INTEL_INFO(dev)->gen >= 9) {
10036 pipe_config->scaler_state.scaler_id = -1;
10037 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10038 }
10039
Imre Deak17290502016-02-12 18:55:11 +020010040 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10041 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10042 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010043 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010044 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010045 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010046 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010047 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010048
Jesse Barnese59150d2014-01-07 13:30:45 -080010049 if (IS_HASWELL(dev))
10050 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10051 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010052
Clint Taylorebb69c92014-09-30 10:30:22 -070010053 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10054 pipe_config->pixel_multiplier =
10055 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10056 } else {
10057 pipe_config->pixel_multiplier = 1;
10058 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010059
Imre Deak17290502016-02-12 18:55:11 +020010060 ret = true;
10061
10062out:
10063 for_each_power_domain(power_domain, power_domain_mask)
10064 intel_display_power_put(dev_priv, power_domain);
10065
10066 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010067}
10068
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010069static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10070 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010071{
10072 struct drm_device *dev = crtc->dev;
10073 struct drm_i915_private *dev_priv = dev->dev_private;
10074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010075 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010076
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010077 if (plane_state && plane_state->visible) {
10078 unsigned int width = plane_state->base.crtc_w;
10079 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010080 unsigned int stride = roundup_pow_of_two(width) * 4;
10081
10082 switch (stride) {
10083 default:
10084 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10085 width, stride);
10086 stride = 256;
10087 /* fallthrough */
10088 case 256:
10089 case 512:
10090 case 1024:
10091 case 2048:
10092 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010093 }
10094
Ville Syrjälädc41c152014-08-13 11:57:05 +030010095 cntl |= CURSOR_ENABLE |
10096 CURSOR_GAMMA_ENABLE |
10097 CURSOR_FORMAT_ARGB |
10098 CURSOR_STRIDE(stride);
10099
10100 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010101 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010102
Ville Syrjälädc41c152014-08-13 11:57:05 +030010103 if (intel_crtc->cursor_cntl != 0 &&
10104 (intel_crtc->cursor_base != base ||
10105 intel_crtc->cursor_size != size ||
10106 intel_crtc->cursor_cntl != cntl)) {
10107 /* On these chipsets we can only modify the base/size/stride
10108 * whilst the cursor is disabled.
10109 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010110 I915_WRITE(CURCNTR(PIPE_A), 0);
10111 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010112 intel_crtc->cursor_cntl = 0;
10113 }
10114
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010115 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010116 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010117 intel_crtc->cursor_base = base;
10118 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010119
10120 if (intel_crtc->cursor_size != size) {
10121 I915_WRITE(CURSIZE, size);
10122 intel_crtc->cursor_size = size;
10123 }
10124
Chris Wilson4b0e3332014-05-30 16:35:26 +030010125 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010126 I915_WRITE(CURCNTR(PIPE_A), cntl);
10127 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010128 intel_crtc->cursor_cntl = cntl;
10129 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010130}
10131
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010132static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10133 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010134{
10135 struct drm_device *dev = crtc->dev;
10136 struct drm_i915_private *dev_priv = dev->dev_private;
10137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10138 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010139 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010140
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010141 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010142 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010143 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010144 case 64:
10145 cntl |= CURSOR_MODE_64_ARGB_AX;
10146 break;
10147 case 128:
10148 cntl |= CURSOR_MODE_128_ARGB_AX;
10149 break;
10150 case 256:
10151 cntl |= CURSOR_MODE_256_ARGB_AX;
10152 break;
10153 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010154 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010155 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010156 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010157 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010158
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010159 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010160 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010161
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010162 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10163 cntl |= CURSOR_ROTATE_180;
10164 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010165
Chris Wilson4b0e3332014-05-30 16:35:26 +030010166 if (intel_crtc->cursor_cntl != cntl) {
10167 I915_WRITE(CURCNTR(pipe), cntl);
10168 POSTING_READ(CURCNTR(pipe));
10169 intel_crtc->cursor_cntl = cntl;
10170 }
10171
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010172 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010173 I915_WRITE(CURBASE(pipe), base);
10174 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010175
10176 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010177}
10178
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010179/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010180static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010181 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010182{
10183 struct drm_device *dev = crtc->dev;
10184 struct drm_i915_private *dev_priv = dev->dev_private;
10185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10186 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010187 u32 base = intel_crtc->cursor_addr;
10188 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010189
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010190 if (plane_state) {
10191 int x = plane_state->base.crtc_x;
10192 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010193
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010194 if (x < 0) {
10195 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10196 x = -x;
10197 }
10198 pos |= x << CURSOR_X_SHIFT;
10199
10200 if (y < 0) {
10201 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10202 y = -y;
10203 }
10204 pos |= y << CURSOR_Y_SHIFT;
10205
10206 /* ILK+ do this automagically */
10207 if (HAS_GMCH_DISPLAY(dev) &&
10208 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10209 base += (plane_state->base.crtc_h *
10210 plane_state->base.crtc_w - 1) * 4;
10211 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010212 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010213
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010214 I915_WRITE(CURPOS(pipe), pos);
10215
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010216 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010217 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010218 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010219 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010220}
10221
Ville Syrjälädc41c152014-08-13 11:57:05 +030010222static bool cursor_size_ok(struct drm_device *dev,
10223 uint32_t width, uint32_t height)
10224{
10225 if (width == 0 || height == 0)
10226 return false;
10227
10228 /*
10229 * 845g/865g are special in that they are only limited by
10230 * the width of their cursors, the height is arbitrary up to
10231 * the precision of the register. Everything else requires
10232 * square cursors, limited to a few power-of-two sizes.
10233 */
10234 if (IS_845G(dev) || IS_I865G(dev)) {
10235 if ((width & 63) != 0)
10236 return false;
10237
10238 if (width > (IS_845G(dev) ? 64 : 512))
10239 return false;
10240
10241 if (height > 1023)
10242 return false;
10243 } else {
10244 switch (width | height) {
10245 case 256:
10246 case 128:
10247 if (IS_GEN2(dev))
10248 return false;
10249 case 64:
10250 break;
10251 default:
10252 return false;
10253 }
10254 }
10255
10256 return true;
10257}
10258
Jesse Barnes79e53942008-11-07 14:24:08 -080010259static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010260 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010261{
James Simmons72034252010-08-03 01:33:19 +010010262 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010264
James Simmons72034252010-08-03 01:33:19 +010010265 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010266 intel_crtc->lut_r[i] = red[i] >> 8;
10267 intel_crtc->lut_g[i] = green[i] >> 8;
10268 intel_crtc->lut_b[i] = blue[i] >> 8;
10269 }
10270
10271 intel_crtc_load_lut(crtc);
10272}
10273
Jesse Barnes79e53942008-11-07 14:24:08 -080010274/* VESA 640x480x72Hz mode to set on the pipe */
10275static struct drm_display_mode load_detect_mode = {
10276 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10277 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10278};
10279
Daniel Vettera8bb6812014-02-10 18:00:39 +010010280struct drm_framebuffer *
10281__intel_framebuffer_create(struct drm_device *dev,
10282 struct drm_mode_fb_cmd2 *mode_cmd,
10283 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010284{
10285 struct intel_framebuffer *intel_fb;
10286 int ret;
10287
10288 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010289 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010290 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010291
10292 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010293 if (ret)
10294 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010295
10296 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010297
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010298err:
10299 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010300 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010301}
10302
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010303static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010304intel_framebuffer_create(struct drm_device *dev,
10305 struct drm_mode_fb_cmd2 *mode_cmd,
10306 struct drm_i915_gem_object *obj)
10307{
10308 struct drm_framebuffer *fb;
10309 int ret;
10310
10311 ret = i915_mutex_lock_interruptible(dev);
10312 if (ret)
10313 return ERR_PTR(ret);
10314 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10315 mutex_unlock(&dev->struct_mutex);
10316
10317 return fb;
10318}
10319
Chris Wilsond2dff872011-04-19 08:36:26 +010010320static u32
10321intel_framebuffer_pitch_for_width(int width, int bpp)
10322{
10323 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10324 return ALIGN(pitch, 64);
10325}
10326
10327static u32
10328intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10329{
10330 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010331 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010332}
10333
10334static struct drm_framebuffer *
10335intel_framebuffer_create_for_mode(struct drm_device *dev,
10336 struct drm_display_mode *mode,
10337 int depth, int bpp)
10338{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010339 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010340 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010342
10343 obj = i915_gem_alloc_object(dev,
10344 intel_framebuffer_size_for_mode(mode, bpp));
10345 if (obj == NULL)
10346 return ERR_PTR(-ENOMEM);
10347
10348 mode_cmd.width = mode->hdisplay;
10349 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010350 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10351 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010352 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010353
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010354 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10355 if (IS_ERR(fb))
10356 drm_gem_object_unreference_unlocked(&obj->base);
10357
10358 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010359}
10360
10361static struct drm_framebuffer *
10362mode_fits_in_fbdev(struct drm_device *dev,
10363 struct drm_display_mode *mode)
10364{
Daniel Vetter06957262015-08-10 13:34:08 +020010365#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010366 struct drm_i915_private *dev_priv = dev->dev_private;
10367 struct drm_i915_gem_object *obj;
10368 struct drm_framebuffer *fb;
10369
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010370 if (!dev_priv->fbdev)
10371 return NULL;
10372
10373 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010374 return NULL;
10375
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010376 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010377 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010378
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010379 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010380 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10381 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010382 return NULL;
10383
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010384 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010385 return NULL;
10386
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010387 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010388 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010389#else
10390 return NULL;
10391#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010392}
10393
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010394static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10395 struct drm_crtc *crtc,
10396 struct drm_display_mode *mode,
10397 struct drm_framebuffer *fb,
10398 int x, int y)
10399{
10400 struct drm_plane_state *plane_state;
10401 int hdisplay, vdisplay;
10402 int ret;
10403
10404 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10405 if (IS_ERR(plane_state))
10406 return PTR_ERR(plane_state);
10407
10408 if (mode)
10409 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10410 else
10411 hdisplay = vdisplay = 0;
10412
10413 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10414 if (ret)
10415 return ret;
10416 drm_atomic_set_fb_for_plane(plane_state, fb);
10417 plane_state->crtc_x = 0;
10418 plane_state->crtc_y = 0;
10419 plane_state->crtc_w = hdisplay;
10420 plane_state->crtc_h = vdisplay;
10421 plane_state->src_x = x << 16;
10422 plane_state->src_y = y << 16;
10423 plane_state->src_w = hdisplay << 16;
10424 plane_state->src_h = vdisplay << 16;
10425
10426 return 0;
10427}
10428
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010429bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010430 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010431 struct intel_load_detect_pipe *old,
10432 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010433{
10434 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010435 struct intel_encoder *intel_encoder =
10436 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010437 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010438 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 struct drm_crtc *crtc = NULL;
10440 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010441 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010442 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010443 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010444 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010445 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010446 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010447
Chris Wilsond2dff872011-04-19 08:36:26 +010010448 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010449 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010450 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010451
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010452 old->restore_state = NULL;
10453
Rob Clark51fd3712013-11-19 12:10:12 -050010454retry:
10455 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10456 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010457 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010458
Jesse Barnes79e53942008-11-07 14:24:08 -080010459 /*
10460 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010461 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 * - if the connector already has an assigned crtc, use it (but make
10463 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010464 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010465 * - try to find the first unused crtc that can drive this connector,
10466 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 */
10468
10469 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010470 if (connector->state->crtc) {
10471 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010472
Rob Clark51fd3712013-11-19 12:10:12 -050010473 ret = drm_modeset_lock(&crtc->mutex, ctx);
10474 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010475 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010476
10477 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010478 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 }
10480
10481 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010482 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010483 i++;
10484 if (!(encoder->possible_crtcs & (1 << i)))
10485 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010486
10487 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10488 if (ret)
10489 goto fail;
10490
10491 if (possible_crtc->state->enable) {
10492 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010493 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010494 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010495
10496 crtc = possible_crtc;
10497 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010498 }
10499
10500 /*
10501 * If we didn't find an unused CRTC, don't use any.
10502 */
10503 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010504 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010505 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506 }
10507
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010508found:
10509 intel_crtc = to_intel_crtc(crtc);
10510
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010511 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10512 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010513 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010514
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010515 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010516 restore_state = drm_atomic_state_alloc(dev);
10517 if (!state || !restore_state) {
10518 ret = -ENOMEM;
10519 goto fail;
10520 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010521
10522 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010523 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010524
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010525 connector_state = drm_atomic_get_connector_state(state, connector);
10526 if (IS_ERR(connector_state)) {
10527 ret = PTR_ERR(connector_state);
10528 goto fail;
10529 }
10530
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010531 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10532 if (ret)
10533 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010534
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010535 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10536 if (IS_ERR(crtc_state)) {
10537 ret = PTR_ERR(crtc_state);
10538 goto fail;
10539 }
10540
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010541 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010542
Chris Wilson64927112011-04-20 07:25:26 +010010543 if (!mode)
10544 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010545
Chris Wilsond2dff872011-04-19 08:36:26 +010010546 /* We need a framebuffer large enough to accommodate all accesses
10547 * that the plane may generate whilst we perform load detection.
10548 * We can not rely on the fbcon either being present (we get called
10549 * during its initialisation to detect all boot displays, or it may
10550 * not even exist) or that it is large enough to satisfy the
10551 * requested mode.
10552 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010553 fb = mode_fits_in_fbdev(dev, mode);
10554 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010555 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010556 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010557 } else
10558 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010559 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010560 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010561 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010563
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010564 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10565 if (ret)
10566 goto fail;
10567
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010568 drm_framebuffer_unreference(fb);
10569
10570 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10571 if (ret)
10572 goto fail;
10573
10574 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10575 if (!ret)
10576 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10577 if (!ret)
10578 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10579 if (ret) {
10580 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10581 goto fail;
10582 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010583
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010584 ret = drm_atomic_commit(state);
10585 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010586 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010587 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010588 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010589
10590 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010591
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010593 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010594 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010595
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010596fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010597 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010598 drm_atomic_state_free(restore_state);
10599 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010600
Rob Clark51fd3712013-11-19 12:10:12 -050010601 if (ret == -EDEADLK) {
10602 drm_modeset_backoff(ctx);
10603 goto retry;
10604 }
10605
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010606 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607}
10608
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010609void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010610 struct intel_load_detect_pipe *old,
10611 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010612{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010613 struct intel_encoder *intel_encoder =
10614 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010615 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010616 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010617 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
Chris Wilsond2dff872011-04-19 08:36:26 +010010619 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010620 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010621 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010622
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010623 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010624 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010625
10626 ret = drm_atomic_commit(state);
10627 if (ret) {
10628 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10629 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010630 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010631}
10632
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010633static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010634 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010635{
10636 struct drm_i915_private *dev_priv = dev->dev_private;
10637 u32 dpll = pipe_config->dpll_hw_state.dpll;
10638
10639 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010640 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010641 else if (HAS_PCH_SPLIT(dev))
10642 return 120000;
10643 else if (!IS_GEN2(dev))
10644 return 96000;
10645 else
10646 return 48000;
10647}
10648
Jesse Barnes79e53942008-11-07 14:24:08 -080010649/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010651 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010652{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010653 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010655 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010656 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010657 u32 fp;
10658 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010659 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010660 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010661
10662 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010663 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010664 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010665 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010668 if (IS_PINEVIEW(dev)) {
10669 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10670 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010671 } else {
10672 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10673 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10674 }
10675
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010676 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010677 if (IS_PINEVIEW(dev))
10678 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10679 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010680 else
10681 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010682 DPLL_FPA01_P1_POST_DIV_SHIFT);
10683
10684 switch (dpll & DPLL_MODE_MASK) {
10685 case DPLLB_MODE_DAC_SERIAL:
10686 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10687 5 : 10;
10688 break;
10689 case DPLLB_MODE_LVDS:
10690 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10691 7 : 14;
10692 break;
10693 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010694 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010696 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 }
10698
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010699 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010700 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010701 else
Imre Deakdccbea32015-06-22 23:35:51 +030010702 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010704 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010705 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010706
10707 if (is_lvds) {
10708 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10709 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010710
10711 if (lvds & LVDS_CLKB_POWER_UP)
10712 clock.p2 = 7;
10713 else
10714 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010715 } else {
10716 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10717 clock.p1 = 2;
10718 else {
10719 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10720 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10721 }
10722 if (dpll & PLL_P2_DIVIDE_BY_4)
10723 clock.p2 = 4;
10724 else
10725 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010727
Imre Deakdccbea32015-06-22 23:35:51 +030010728 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010729 }
10730
Ville Syrjälä18442d02013-09-13 16:00:08 +030010731 /*
10732 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010733 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010734 * encoder's get_config() function.
10735 */
Imre Deakdccbea32015-06-22 23:35:51 +030010736 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010737}
10738
Ville Syrjälä6878da02013-09-13 15:59:11 +030010739int intel_dotclock_calculate(int link_freq,
10740 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010741{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010742 /*
10743 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010744 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010745 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010746 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010747 *
10748 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010749 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010750 */
10751
Ville Syrjälä6878da02013-09-13 15:59:11 +030010752 if (!m_n->link_n)
10753 return 0;
10754
10755 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10756}
10757
Ville Syrjälä18442d02013-09-13 16:00:08 +030010758static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010759 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010760{
10761 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010762
10763 /* read out port_clock from the DPLL */
10764 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010765
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010766 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010767 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010768 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010769 * agree once we know their relationship in the encoder's
10770 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010771 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010772 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010773 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10774 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010775}
10776
10777/** Returns the currently programmed mode of the given pipe. */
10778struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10779 struct drm_crtc *crtc)
10780{
Jesse Barnes548f2452011-02-17 10:40:53 -080010781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010783 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010784 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010785 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010786 int htot = I915_READ(HTOTAL(cpu_transcoder));
10787 int hsync = I915_READ(HSYNC(cpu_transcoder));
10788 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10789 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010790 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010791
10792 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10793 if (!mode)
10794 return NULL;
10795
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010796 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10797 if (!pipe_config) {
10798 kfree(mode);
10799 return NULL;
10800 }
10801
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010802 /*
10803 * Construct a pipe_config sufficient for getting the clock info
10804 * back out of crtc_clock_get.
10805 *
10806 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10807 * to use a real value here instead.
10808 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010809 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10810 pipe_config->pixel_multiplier = 1;
10811 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10812 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10813 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10814 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010816 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010817 mode->hdisplay = (htot & 0xffff) + 1;
10818 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10819 mode->hsync_start = (hsync & 0xffff) + 1;
10820 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10821 mode->vdisplay = (vtot & 0xffff) + 1;
10822 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10823 mode->vsync_start = (vsync & 0xffff) + 1;
10824 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10825
10826 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010827
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010828 kfree(pipe_config);
10829
Jesse Barnes79e53942008-11-07 14:24:08 -080010830 return mode;
10831}
10832
Chris Wilsonf047e392012-07-21 12:31:41 +010010833void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010834{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010835 struct drm_i915_private *dev_priv = dev->dev_private;
10836
Chris Wilsonf62a0072014-02-21 17:55:39 +000010837 if (dev_priv->mm.busy)
10838 return;
10839
Paulo Zanoni43694d62014-03-07 20:08:08 -030010840 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010841 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010842 if (INTEL_INFO(dev)->gen >= 6)
10843 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010844 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010845}
10846
10847void intel_mark_idle(struct drm_device *dev)
10848{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010850
Chris Wilsonf62a0072014-02-21 17:55:39 +000010851 if (!dev_priv->mm.busy)
10852 return;
10853
10854 dev_priv->mm.busy = false;
10855
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010856 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010857 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010858
Paulo Zanoni43694d62014-03-07 20:08:08 -030010859 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010860}
10861
Jesse Barnes79e53942008-11-07 14:24:08 -080010862static void intel_crtc_destroy(struct drm_crtc *crtc)
10863{
10864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010865 struct drm_device *dev = crtc->dev;
10866 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010867
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010868 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010869 work = intel_crtc->unpin_work;
10870 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010871 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010872
10873 if (work) {
10874 cancel_work_sync(&work->work);
10875 kfree(work);
10876 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010877
10878 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010879
Jesse Barnes79e53942008-11-07 14:24:08 -080010880 kfree(intel_crtc);
10881}
10882
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010883static void intel_unpin_work_fn(struct work_struct *__work)
10884{
10885 struct intel_unpin_work *work =
10886 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010887 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10888 struct drm_device *dev = crtc->base.dev;
10889 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010890
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010891 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010892 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010893 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010894
John Harrisonf06cc1b2014-11-24 18:49:37 +000010895 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010896 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010897 mutex_unlock(&dev->struct_mutex);
10898
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010899 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010900 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010901 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010902
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010903 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10904 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010905
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010906 kfree(work);
10907}
10908
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010909static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010910 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010911{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10913 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010914 unsigned long flags;
10915
10916 /* Ignore early vblank irqs */
10917 if (intel_crtc == NULL)
10918 return;
10919
Daniel Vetterf3260382014-09-15 14:55:23 +020010920 /*
10921 * This is called both by irq handlers and the reset code (to complete
10922 * lost pageflips) so needs the full irqsave spinlocks.
10923 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010924 spin_lock_irqsave(&dev->event_lock, flags);
10925 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010926
10927 /* Ensure we don't miss a work->pending update ... */
10928 smp_rmb();
10929
10930 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010931 spin_unlock_irqrestore(&dev->event_lock, flags);
10932 return;
10933 }
10934
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010935 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010937 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010938}
10939
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010940void intel_finish_page_flip(struct drm_device *dev, int pipe)
10941{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010942 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10944
Mario Kleiner49b14a52010-12-09 07:00:07 +010010945 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010946}
10947
10948void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10949{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010950 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010951 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10952
Mario Kleiner49b14a52010-12-09 07:00:07 +010010953 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010954}
10955
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010956/* Is 'a' after or equal to 'b'? */
10957static bool g4x_flip_count_after_eq(u32 a, u32 b)
10958{
10959 return !((a - b) & 0x80000000);
10960}
10961
10962static bool page_flip_finished(struct intel_crtc *crtc)
10963{
10964 struct drm_device *dev = crtc->base.dev;
10965 struct drm_i915_private *dev_priv = dev->dev_private;
10966
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010967 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10968 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10969 return true;
10970
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971 /*
10972 * The relevant registers doen't exist on pre-ctg.
10973 * As the flip done interrupt doesn't trigger for mmio
10974 * flips on gmch platforms, a flip count check isn't
10975 * really needed there. But since ctg has the registers,
10976 * include it in the check anyway.
10977 */
10978 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10979 return true;
10980
10981 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010982 * BDW signals flip done immediately if the plane
10983 * is disabled, even if the plane enable is already
10984 * armed to occur at the next vblank :(
10985 */
10986
10987 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010988 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10989 * used the same base address. In that case the mmio flip might
10990 * have completed, but the CS hasn't even executed the flip yet.
10991 *
10992 * A flip count check isn't enough as the CS might have updated
10993 * the base address just after start of vblank, but before we
10994 * managed to process the interrupt. This means we'd complete the
10995 * CS flip too soon.
10996 *
10997 * Combining both checks should get us a good enough result. It may
10998 * still happen that the CS flip has been executed, but has not
10999 * yet actually completed. But in case the base address is the same
11000 * anyway, we don't really care.
11001 */
11002 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11003 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011004 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011005 crtc->unpin_work->flip_count);
11006}
11007
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011008void intel_prepare_page_flip(struct drm_device *dev, int plane)
11009{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011010 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011011 struct intel_crtc *intel_crtc =
11012 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11013 unsigned long flags;
11014
Daniel Vetterf3260382014-09-15 14:55:23 +020011015
11016 /*
11017 * This is called both by irq handlers and the reset code (to complete
11018 * lost pageflips) so needs the full irqsave spinlocks.
11019 *
11020 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011021 * generate a page-flip completion irq, i.e. every modeset
11022 * is also accompanied by a spurious intel_prepare_page_flip().
11023 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011024 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011025 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011026 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011027 spin_unlock_irqrestore(&dev->event_lock, flags);
11028}
11029
Chris Wilson60426392015-10-10 10:44:32 +010011030static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011031{
11032 /* Ensure that the work item is consistent when activating it ... */
11033 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011034 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011035 /* and that it is marked active as soon as the irq could fire. */
11036 smp_wmb();
11037}
11038
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039static int intel_gen2_queue_flip(struct drm_device *dev,
11040 struct drm_crtc *crtc,
11041 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011042 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011043 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011044 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045{
John Harrison6258fbe2015-05-29 17:43:48 +010011046 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 u32 flip_mask;
11049 int ret;
11050
John Harrison5fb9de12015-05-29 17:44:07 +010011051 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011052 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011053 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054
11055 /* Can't queue multiple flips, so wait for the previous
11056 * one to finish before executing the next.
11057 */
11058 if (intel_crtc->plane)
11059 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11060 else
11061 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011062 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11063 intel_ring_emit(ring, MI_NOOP);
11064 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11065 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11066 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011067 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011068 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011069
Chris Wilson60426392015-10-10 10:44:32 +010011070 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011071 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072}
11073
11074static int intel_gen3_queue_flip(struct drm_device *dev,
11075 struct drm_crtc *crtc,
11076 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011078 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011079 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080{
John Harrison6258fbe2015-05-29 17:43:48 +010011081 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083 u32 flip_mask;
11084 int ret;
11085
John Harrison5fb9de12015-05-29 17:44:07 +010011086 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011088 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089
11090 if (intel_crtc->plane)
11091 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11092 else
11093 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011094 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11095 intel_ring_emit(ring, MI_NOOP);
11096 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11097 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11098 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011099 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011100 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011101
Chris Wilson60426392015-10-10 10:44:32 +010011102 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011103 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011104}
11105
11106static int intel_gen4_queue_flip(struct drm_device *dev,
11107 struct drm_crtc *crtc,
11108 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011109 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011110 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011111 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112{
John Harrison6258fbe2015-05-29 17:43:48 +010011113 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011114 struct drm_i915_private *dev_priv = dev->dev_private;
11115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11116 uint32_t pf, pipesrc;
11117 int ret;
11118
John Harrison5fb9de12015-05-29 17:44:07 +010011119 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011120 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011121 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011122
11123 /* i965+ uses the linear or tiled offsets from the
11124 * Display Registers (which do not change across a page-flip)
11125 * so we need only reprogram the base address.
11126 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011127 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11128 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11129 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011130 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011131 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011132
11133 /* XXX Enabling the panel-fitter across page-flip is so far
11134 * untested on non-native modes, so ignore it for now.
11135 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11136 */
11137 pf = 0;
11138 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011139 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011140
Chris Wilson60426392015-10-10 10:44:32 +010011141 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011142 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143}
11144
11145static int intel_gen6_queue_flip(struct drm_device *dev,
11146 struct drm_crtc *crtc,
11147 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011148 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011149 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011150 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011151{
John Harrison6258fbe2015-05-29 17:43:48 +010011152 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011153 struct drm_i915_private *dev_priv = dev->dev_private;
11154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11155 uint32_t pf, pipesrc;
11156 int ret;
11157
John Harrison5fb9de12015-05-29 17:44:07 +010011158 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011159 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011160 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011161
Daniel Vetter6d90c952012-04-26 23:28:05 +020011162 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11163 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11164 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011165 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011166
Chris Wilson99d9acd2012-04-17 20:37:00 +010011167 /* Contrary to the suggestions in the documentation,
11168 * "Enable Panel Fitter" does not seem to be required when page
11169 * flipping with a non-native mode, and worse causes a normal
11170 * modeset to fail.
11171 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11172 */
11173 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011174 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011175 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011176
Chris Wilson60426392015-10-10 10:44:32 +010011177 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011178 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011179}
11180
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011181static int intel_gen7_queue_flip(struct drm_device *dev,
11182 struct drm_crtc *crtc,
11183 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011184 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011185 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011186 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011187{
John Harrison6258fbe2015-05-29 17:43:48 +010011188 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011190 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011191 int len, ret;
11192
Robin Schroereba905b2014-05-18 02:24:50 +020011193 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011194 case PLANE_A:
11195 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11196 break;
11197 case PLANE_B:
11198 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11199 break;
11200 case PLANE_C:
11201 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11202 break;
11203 default:
11204 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011205 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011206 }
11207
Chris Wilsonffe74d72013-08-26 20:58:12 +010011208 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011209 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011210 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011211 /*
11212 * On Gen 8, SRM is now taking an extra dword to accommodate
11213 * 48bits addresses, and we need a NOOP for the batch size to
11214 * stay even.
11215 */
11216 if (IS_GEN8(dev))
11217 len += 2;
11218 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011219
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011220 /*
11221 * BSpec MI_DISPLAY_FLIP for IVB:
11222 * "The full packet must be contained within the same cache line."
11223 *
11224 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11225 * cacheline, if we ever start emitting more commands before
11226 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11227 * then do the cacheline alignment, and finally emit the
11228 * MI_DISPLAY_FLIP.
11229 */
John Harrisonbba09b12015-05-29 17:44:06 +010011230 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011231 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011232 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011233
John Harrison5fb9de12015-05-29 17:44:07 +010011234 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011235 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011236 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011237
Chris Wilsonffe74d72013-08-26 20:58:12 +010011238 /* Unmask the flip-done completion message. Note that the bspec says that
11239 * we should do this for both the BCS and RCS, and that we must not unmask
11240 * more than one flip event at any time (or ensure that one flip message
11241 * can be sent by waiting for flip-done prior to queueing new flips).
11242 * Experimentation says that BCS works despite DERRMR masking all
11243 * flip-done completion events and that unmasking all planes at once
11244 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11245 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11246 */
11247 if (ring->id == RCS) {
11248 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011249 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011250 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11251 DERRMR_PIPEB_PRI_FLIP_DONE |
11252 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011253 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011254 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011255 MI_SRM_LRM_GLOBAL_GTT);
11256 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011257 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011258 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011259 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011260 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011261 if (IS_GEN8(dev)) {
11262 intel_ring_emit(ring, 0);
11263 intel_ring_emit(ring, MI_NOOP);
11264 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011265 }
11266
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011267 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011268 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011269 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011270 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011271
Chris Wilson60426392015-10-10 10:44:32 +010011272 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011273 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011274}
11275
Sourab Gupta84c33a62014-06-02 16:47:17 +053011276static bool use_mmio_flip(struct intel_engine_cs *ring,
11277 struct drm_i915_gem_object *obj)
11278{
11279 /*
11280 * This is not being used for older platforms, because
11281 * non-availability of flip done interrupt forces us to use
11282 * CS flips. Older platforms derive flip done using some clever
11283 * tricks involving the flip_pending status bits and vblank irqs.
11284 * So using MMIO flips there would disrupt this mechanism.
11285 */
11286
Chris Wilson8e09bf82014-07-08 10:40:30 +010011287 if (ring == NULL)
11288 return true;
11289
Sourab Gupta84c33a62014-06-02 16:47:17 +053011290 if (INTEL_INFO(ring->dev)->gen < 5)
11291 return false;
11292
11293 if (i915.use_mmio_flip < 0)
11294 return false;
11295 else if (i915.use_mmio_flip > 0)
11296 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011297 else if (i915.enable_execlists)
11298 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011299 else if (obj->base.dma_buf &&
11300 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11301 false))
11302 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011303 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011304 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011305}
11306
Chris Wilson60426392015-10-10 10:44:32 +010011307static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011308 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011309 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011310{
11311 struct drm_device *dev = intel_crtc->base.dev;
11312 struct drm_i915_private *dev_priv = dev->dev_private;
11313 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011314 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011315 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011316
11317 ctl = I915_READ(PLANE_CTL(pipe, 0));
11318 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011319 switch (fb->modifier[0]) {
11320 case DRM_FORMAT_MOD_NONE:
11321 break;
11322 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011323 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011324 break;
11325 case I915_FORMAT_MOD_Y_TILED:
11326 ctl |= PLANE_CTL_TILED_Y;
11327 break;
11328 case I915_FORMAT_MOD_Yf_TILED:
11329 ctl |= PLANE_CTL_TILED_YF;
11330 break;
11331 default:
11332 MISSING_CASE(fb->modifier[0]);
11333 }
Damien Lespiauff944562014-11-20 14:58:16 +000011334
11335 /*
11336 * The stride is either expressed as a multiple of 64 bytes chunks for
11337 * linear buffers or in number of tiles for tiled buffers.
11338 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011339 if (intel_rotation_90_or_270(rotation)) {
11340 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011341 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011342 stride = DIV_ROUND_UP(fb->height, tile_height);
11343 } else {
11344 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011345 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11346 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011347 }
Damien Lespiauff944562014-11-20 14:58:16 +000011348
11349 /*
11350 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11351 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11352 */
11353 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11354 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11355
Chris Wilson60426392015-10-10 10:44:32 +010011356 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011357 POSTING_READ(PLANE_SURF(pipe, 0));
11358}
11359
Chris Wilson60426392015-10-10 10:44:32 +010011360static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11361 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011362{
11363 struct drm_device *dev = intel_crtc->base.dev;
11364 struct drm_i915_private *dev_priv = dev->dev_private;
11365 struct intel_framebuffer *intel_fb =
11366 to_intel_framebuffer(intel_crtc->base.primary->fb);
11367 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011368 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011369 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370
Sourab Gupta84c33a62014-06-02 16:47:17 +053011371 dspcntr = I915_READ(reg);
11372
Damien Lespiauc5d97472014-10-25 00:11:11 +010011373 if (obj->tiling_mode != I915_TILING_NONE)
11374 dspcntr |= DISPPLANE_TILED;
11375 else
11376 dspcntr &= ~DISPPLANE_TILED;
11377
Sourab Gupta84c33a62014-06-02 16:47:17 +053011378 I915_WRITE(reg, dspcntr);
11379
Chris Wilson60426392015-10-10 10:44:32 +010011380 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011381 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011382}
11383
11384/*
11385 * XXX: This is the temporary way to update the plane registers until we get
11386 * around to using the usual plane update functions for MMIO flips
11387 */
Chris Wilson60426392015-10-10 10:44:32 +010011388static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011389{
Chris Wilson60426392015-10-10 10:44:32 +010011390 struct intel_crtc *crtc = mmio_flip->crtc;
11391 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011392
Chris Wilson60426392015-10-10 10:44:32 +010011393 spin_lock_irq(&crtc->base.dev->event_lock);
11394 work = crtc->unpin_work;
11395 spin_unlock_irq(&crtc->base.dev->event_lock);
11396 if (work == NULL)
11397 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011398
Chris Wilson60426392015-10-10 10:44:32 +010011399 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011400
Chris Wilson60426392015-10-10 10:44:32 +010011401 intel_pipe_update_start(crtc);
11402
11403 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011404 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011405 else
11406 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011407 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011408
Chris Wilson60426392015-10-10 10:44:32 +010011409 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011410}
11411
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011412static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011413{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011414 struct intel_mmio_flip *mmio_flip =
11415 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011416 struct intel_framebuffer *intel_fb =
11417 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11418 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011419
Chris Wilson60426392015-10-10 10:44:32 +010011420 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011421 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011422 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011423 false, NULL,
11424 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011425 i915_gem_request_unreference__unlocked(mmio_flip->req);
11426 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011427
Alex Goinsfd8e0582015-11-25 18:43:38 -080011428 /* For framebuffer backed by dmabuf, wait for fence */
11429 if (obj->base.dma_buf)
11430 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11431 false, false,
11432 MAX_SCHEDULE_TIMEOUT) < 0);
11433
Chris Wilson60426392015-10-10 10:44:32 +010011434 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011435 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011436}
11437
11438static int intel_queue_mmio_flip(struct drm_device *dev,
11439 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011440 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011441{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011442 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011443
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011444 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11445 if (mmio_flip == NULL)
11446 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011447
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011448 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011449 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011450 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011451 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011452
11453 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11454 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011455
Sourab Gupta84c33a62014-06-02 16:47:17 +053011456 return 0;
11457}
11458
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011459static int intel_default_queue_flip(struct drm_device *dev,
11460 struct drm_crtc *crtc,
11461 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011462 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011463 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011464 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011465{
11466 return -ENODEV;
11467}
11468
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469static bool __intel_pageflip_stall_check(struct drm_device *dev,
11470 struct drm_crtc *crtc)
11471{
11472 struct drm_i915_private *dev_priv = dev->dev_private;
11473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11474 struct intel_unpin_work *work = intel_crtc->unpin_work;
11475 u32 addr;
11476
11477 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11478 return true;
11479
Chris Wilson908565c2015-08-12 13:08:22 +010011480 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11481 return false;
11482
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011483 if (!work->enable_stall_check)
11484 return false;
11485
11486 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011487 if (work->flip_queued_req &&
11488 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011489 return false;
11490
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011491 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011492 }
11493
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011494 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495 return false;
11496
11497 /* Potential stall - if we see that the flip has happened,
11498 * assume a missed interrupt. */
11499 if (INTEL_INFO(dev)->gen >= 4)
11500 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11501 else
11502 addr = I915_READ(DSPADDR(intel_crtc->plane));
11503
11504 /* There is a potential issue here with a false positive after a flip
11505 * to the same address. We could address this by checking for a
11506 * non-incrementing frame counter.
11507 */
11508 return addr == work->gtt_offset;
11509}
11510
11511void intel_check_page_flip(struct drm_device *dev, int pipe)
11512{
11513 struct drm_i915_private *dev_priv = dev->dev_private;
11514 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011516 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011517
Dave Gordon6c51d462015-03-06 15:34:26 +000011518 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011519
11520 if (crtc == NULL)
11521 return;
11522
Daniel Vetterf3260382014-09-15 14:55:23 +020011523 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011524 work = intel_crtc->unpin_work;
11525 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011526 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011527 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011529 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011530 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011531 if (work != NULL &&
11532 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11533 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011534 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011535}
11536
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011537static int intel_crtc_page_flip(struct drm_crtc *crtc,
11538 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011539 struct drm_pending_vblank_event *event,
11540 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541{
11542 struct drm_device *dev = crtc->dev;
11543 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011544 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011545 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011547 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011548 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011549 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011550 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011551 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011552 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011553 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554
Matt Roper2ff8fde2014-07-08 07:50:07 -070011555 /*
11556 * drm_mode_page_flip_ioctl() should already catch this, but double
11557 * check to be safe. In the future we may enable pageflipping from
11558 * a disabled primary plane.
11559 */
11560 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11561 return -EBUSY;
11562
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011563 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011564 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011565 return -EINVAL;
11566
11567 /*
11568 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11569 * Note that pitch changes could also affect these register.
11570 */
11571 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011572 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11573 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011574 return -EINVAL;
11575
Chris Wilsonf900db42014-02-20 09:26:13 +000011576 if (i915_terminally_wedged(&dev_priv->gpu_error))
11577 goto out_hang;
11578
Daniel Vetterb14c5672013-09-19 12:18:32 +020011579 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011580 if (work == NULL)
11581 return -ENOMEM;
11582
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011583 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011584 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011585 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586 INIT_WORK(&work->work, intel_unpin_work_fn);
11587
Daniel Vetter87b6b102014-05-15 15:33:46 +020011588 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011589 if (ret)
11590 goto free_work;
11591
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011592 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011593 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011594 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011595 /* Before declaring the flip queue wedged, check if
11596 * the hardware completed the operation behind our backs.
11597 */
11598 if (__intel_pageflip_stall_check(dev, crtc)) {
11599 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11600 page_flip_completed(intel_crtc);
11601 } else {
11602 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011603 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011604
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011605 drm_crtc_vblank_put(crtc);
11606 kfree(work);
11607 return -EBUSY;
11608 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011609 }
11610 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011611 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011612
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011613 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11614 flush_workqueue(dev_priv->wq);
11615
Jesse Barnes75dfca82010-02-10 15:09:44 -080011616 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011617 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011618 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011619
Matt Roperf4510a22014-04-01 15:22:40 -070011620 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011621 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011622 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011623
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011624 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011625
Chris Wilson89ed88b2015-02-16 14:31:49 +000011626 ret = i915_mutex_lock_interruptible(dev);
11627 if (ret)
11628 goto cleanup;
11629
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011630 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011631 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011632
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011633 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011634 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011635
Wayne Boyer666a4532015-12-09 12:29:35 -080011636 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011637 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011638 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011639 /* vlv: DISPLAY_FLIP fails to change tiling */
11640 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011641 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011642 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011643 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011644 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011645 if (ring == NULL || ring->id != RCS)
11646 ring = &dev_priv->ring[BCS];
11647 } else {
11648 ring = &dev_priv->ring[RCS];
11649 }
11650
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011651 mmio_flip = use_mmio_flip(ring, obj);
11652
11653 /* When using CS flips, we want to emit semaphores between rings.
11654 * However, when using mmio flips we will create a task to do the
11655 * synchronisation, so all we want here is to pin the framebuffer
11656 * into the display plane and skip any waits.
11657 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011658 if (!mmio_flip) {
11659 ret = i915_gem_object_sync(obj, ring, &request);
11660 if (ret)
11661 goto cleanup_pending;
11662 }
11663
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011664 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011665 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011666 if (ret)
11667 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011668
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011669 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11670 obj, 0);
11671 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011672
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011673 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011674 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011675 if (ret)
11676 goto cleanup_unpin;
11677
John Harrisonf06cc1b2014-11-24 18:49:37 +000011678 i915_gem_request_assign(&work->flip_queued_req,
11679 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011680 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011681 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011682 request = i915_gem_request_alloc(ring, NULL);
11683 if (IS_ERR(request)) {
11684 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011685 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011686 }
John Harrison6258fbe2015-05-29 17:43:48 +010011687 }
11688
11689 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011690 page_flip_flags);
11691 if (ret)
11692 goto cleanup_unpin;
11693
John Harrison6258fbe2015-05-29 17:43:48 +010011694 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011695 }
11696
John Harrison91af1272015-06-18 13:14:56 +010011697 if (request)
John Harrison75289872015-05-29 17:43:49 +010011698 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011699
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011700 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011701 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011702
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011703 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011704 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011705 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011706
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011707 intel_frontbuffer_flip_prepare(dev,
11708 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011709
Jesse Barnese5510fa2010-07-01 16:48:37 -070011710 trace_i915_flip_request(intel_crtc->plane, obj);
11711
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011712 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011713
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011714cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011715 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011716cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011717 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011718 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011719 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011720 mutex_unlock(&dev->struct_mutex);
11721cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011722 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011723 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011724
Chris Wilson89ed88b2015-02-16 14:31:49 +000011725 drm_gem_object_unreference_unlocked(&obj->base);
11726 drm_framebuffer_unreference(work->old_fb);
11727
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011728 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011729 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011730 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011731
Daniel Vetter87b6b102014-05-15 15:33:46 +020011732 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011733free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011734 kfree(work);
11735
Chris Wilsonf900db42014-02-20 09:26:13 +000011736 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011737 struct drm_atomic_state *state;
11738 struct drm_plane_state *plane_state;
11739
Chris Wilsonf900db42014-02-20 09:26:13 +000011740out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011741 state = drm_atomic_state_alloc(dev);
11742 if (!state)
11743 return -ENOMEM;
11744 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11745
11746retry:
11747 plane_state = drm_atomic_get_plane_state(state, primary);
11748 ret = PTR_ERR_OR_ZERO(plane_state);
11749 if (!ret) {
11750 drm_atomic_set_fb_for_plane(plane_state, fb);
11751
11752 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11753 if (!ret)
11754 ret = drm_atomic_commit(state);
11755 }
11756
11757 if (ret == -EDEADLK) {
11758 drm_modeset_backoff(state->acquire_ctx);
11759 drm_atomic_state_clear(state);
11760 goto retry;
11761 }
11762
11763 if (ret)
11764 drm_atomic_state_free(state);
11765
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011766 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011767 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011768 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011769 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011770 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011771 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011772 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011773}
11774
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011775
11776/**
11777 * intel_wm_need_update - Check whether watermarks need updating
11778 * @plane: drm plane
11779 * @state: new plane state
11780 *
11781 * Check current plane state versus the new one to determine whether
11782 * watermarks need to be recalculated.
11783 *
11784 * Returns true or false.
11785 */
11786static bool intel_wm_need_update(struct drm_plane *plane,
11787 struct drm_plane_state *state)
11788{
Matt Roperd21fbe82015-09-24 15:53:12 -070011789 struct intel_plane_state *new = to_intel_plane_state(state);
11790 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11791
11792 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011793 if (new->visible != cur->visible)
11794 return true;
11795
11796 if (!cur->base.fb || !new->base.fb)
11797 return false;
11798
11799 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11800 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011801 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11802 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11803 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11804 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011805 return true;
11806
11807 return false;
11808}
11809
Matt Roperd21fbe82015-09-24 15:53:12 -070011810static bool needs_scaling(struct intel_plane_state *state)
11811{
11812 int src_w = drm_rect_width(&state->src) >> 16;
11813 int src_h = drm_rect_height(&state->src) >> 16;
11814 int dst_w = drm_rect_width(&state->dst);
11815 int dst_h = drm_rect_height(&state->dst);
11816
11817 return (src_w != dst_w || src_h != dst_h);
11818}
11819
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011820int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11821 struct drm_plane_state *plane_state)
11822{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011823 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011824 struct drm_crtc *crtc = crtc_state->crtc;
11825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11826 struct drm_plane *plane = plane_state->plane;
11827 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011828 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011829 struct intel_plane_state *old_plane_state =
11830 to_intel_plane_state(plane->state);
11831 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011832 bool mode_changed = needs_modeset(crtc_state);
11833 bool was_crtc_enabled = crtc->state->active;
11834 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011835 bool turn_off, turn_on, visible, was_visible;
11836 struct drm_framebuffer *fb = plane_state->fb;
11837
11838 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11839 plane->type != DRM_PLANE_TYPE_CURSOR) {
11840 ret = skl_update_scaler_plane(
11841 to_intel_crtc_state(crtc_state),
11842 to_intel_plane_state(plane_state));
11843 if (ret)
11844 return ret;
11845 }
11846
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011847 was_visible = old_plane_state->visible;
11848 visible = to_intel_plane_state(plane_state)->visible;
11849
11850 if (!was_crtc_enabled && WARN_ON(was_visible))
11851 was_visible = false;
11852
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011853 /*
11854 * Visibility is calculated as if the crtc was on, but
11855 * after scaler setup everything depends on it being off
11856 * when the crtc isn't active.
11857 */
11858 if (!is_crtc_enabled)
11859 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011860
11861 if (!was_visible && !visible)
11862 return 0;
11863
Maarten Lankhorste8861672016-02-24 11:24:26 +010011864 if (fb != old_plane_state->base.fb)
11865 pipe_config->fb_changed = true;
11866
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011867 turn_off = was_visible && (!visible || mode_changed);
11868 turn_on = visible && (!was_visible || mode_changed);
11869
11870 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11871 plane->base.id, fb ? fb->base.id : -1);
11872
11873 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11874 plane->base.id, was_visible, visible,
11875 turn_off, turn_on, mode_changed);
11876
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011877 if (turn_on || turn_off) {
11878 pipe_config->wm_changed = true;
11879
Ville Syrjälä852eb002015-06-24 22:00:07 +030011880 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011881 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011882 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011883 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011884 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011885 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011886
Matt Ropered4a6a72016-02-23 17:20:13 -080011887 /* Pre-gen9 platforms need two-step watermark updates */
11888 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11889 dev_priv->display.optimize_watermarks)
11890 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11891
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011892 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011893 intel_crtc->atomic.fb_bits |=
11894 to_intel_plane(plane)->frontbuffer_bit;
11895
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011896 switch (plane->type) {
11897 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011898 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011899 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011900
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011901 break;
11902 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011903 break;
11904 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011905 /*
11906 * WaCxSRDisabledForSpriteScaling:ivb
11907 *
11908 * cstate->update_wm was already set above, so this flag will
11909 * take effect when we commit and program watermarks.
11910 */
11911 if (IS_IVYBRIDGE(dev) &&
11912 needs_scaling(to_intel_plane_state(plane_state)) &&
Maarten Lankhorste8861672016-02-24 11:24:26 +010011913 !needs_scaling(old_plane_state))
11914 pipe_config->disable_lp_wm = true;
Matt Roperd21fbe82015-09-24 15:53:12 -070011915
11916 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011917 }
11918 return 0;
11919}
11920
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011921static bool encoders_cloneable(const struct intel_encoder *a,
11922 const struct intel_encoder *b)
11923{
11924 /* masks could be asymmetric, so check both ways */
11925 return a == b || (a->cloneable & (1 << b->type) &&
11926 b->cloneable & (1 << a->type));
11927}
11928
11929static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11930 struct intel_crtc *crtc,
11931 struct intel_encoder *encoder)
11932{
11933 struct intel_encoder *source_encoder;
11934 struct drm_connector *connector;
11935 struct drm_connector_state *connector_state;
11936 int i;
11937
11938 for_each_connector_in_state(state, connector, connector_state, i) {
11939 if (connector_state->crtc != &crtc->base)
11940 continue;
11941
11942 source_encoder =
11943 to_intel_encoder(connector_state->best_encoder);
11944 if (!encoders_cloneable(encoder, source_encoder))
11945 return false;
11946 }
11947
11948 return true;
11949}
11950
11951static bool check_encoder_cloning(struct drm_atomic_state *state,
11952 struct intel_crtc *crtc)
11953{
11954 struct intel_encoder *encoder;
11955 struct drm_connector *connector;
11956 struct drm_connector_state *connector_state;
11957 int i;
11958
11959 for_each_connector_in_state(state, connector, connector_state, i) {
11960 if (connector_state->crtc != &crtc->base)
11961 continue;
11962
11963 encoder = to_intel_encoder(connector_state->best_encoder);
11964 if (!check_single_encoder_cloning(state, crtc, encoder))
11965 return false;
11966 }
11967
11968 return true;
11969}
11970
11971static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11972 struct drm_crtc_state *crtc_state)
11973{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011974 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011975 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011977 struct intel_crtc_state *pipe_config =
11978 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011979 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011980 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011981 bool mode_changed = needs_modeset(crtc_state);
11982
11983 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11984 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11985 return -EINVAL;
11986 }
11987
Ville Syrjälä852eb002015-06-24 22:00:07 +030011988 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011989 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011990
Maarten Lankhorstad421372015-06-15 12:33:42 +020011991 if (mode_changed && crtc_state->enable &&
11992 dev_priv->display.crtc_compute_clock &&
11993 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11994 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11995 pipe_config);
11996 if (ret)
11997 return ret;
11998 }
11999
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012000 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012001 if (dev_priv->display.compute_pipe_wm) {
12002 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Ropered4a6a72016-02-23 17:20:13 -080012003 if (ret) {
12004 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012005 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012006 }
12007 }
12008
12009 if (dev_priv->display.compute_intermediate_wm &&
12010 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12011 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12012 return 0;
12013
12014 /*
12015 * Calculate 'intermediate' watermarks that satisfy both the
12016 * old state and the new state. We can program these
12017 * immediately.
12018 */
12019 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12020 intel_crtc,
12021 pipe_config);
12022 if (ret) {
12023 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12024 return ret;
12025 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012026 }
12027
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012028 if (INTEL_INFO(dev)->gen >= 9) {
12029 if (mode_changed)
12030 ret = skl_update_scaler_crtc(pipe_config);
12031
12032 if (!ret)
12033 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12034 pipe_config);
12035 }
12036
12037 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012038}
12039
Jani Nikula65b38e02015-04-13 11:26:56 +030012040static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012041 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12042 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012043 .atomic_begin = intel_begin_crtc_commit,
12044 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012045 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012046};
12047
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012048static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12049{
12050 struct intel_connector *connector;
12051
12052 for_each_intel_connector(dev, connector) {
12053 if (connector->base.encoder) {
12054 connector->base.state->best_encoder =
12055 connector->base.encoder;
12056 connector->base.state->crtc =
12057 connector->base.encoder->crtc;
12058 } else {
12059 connector->base.state->best_encoder = NULL;
12060 connector->base.state->crtc = NULL;
12061 }
12062 }
12063}
12064
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012065static void
Robin Schroereba905b2014-05-18 02:24:50 +020012066connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012067 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012068{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012069 int bpp = pipe_config->pipe_bpp;
12070
12071 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12072 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012073 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012074
12075 /* Don't use an invalid EDID bpc value */
12076 if (connector->base.display_info.bpc &&
12077 connector->base.display_info.bpc * 3 < bpp) {
12078 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12079 bpp, connector->base.display_info.bpc*3);
12080 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12081 }
12082
Jani Nikula013dd9e2016-01-13 16:35:20 +020012083 /* Clamp bpp to default limit on screens without EDID 1.4 */
12084 if (connector->base.display_info.bpc == 0) {
12085 int type = connector->base.connector_type;
12086 int clamp_bpp = 24;
12087
12088 /* Fall back to 18 bpp when DP sink capability is unknown. */
12089 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12090 type == DRM_MODE_CONNECTOR_eDP)
12091 clamp_bpp = 18;
12092
12093 if (bpp > clamp_bpp) {
12094 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12095 bpp, clamp_bpp);
12096 pipe_config->pipe_bpp = clamp_bpp;
12097 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012098 }
12099}
12100
12101static int
12102compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012103 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012104{
12105 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012106 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012107 struct drm_connector *connector;
12108 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012109 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012110
Wayne Boyer666a4532015-12-09 12:29:35 -080012111 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012112 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012113 else if (INTEL_INFO(dev)->gen >= 5)
12114 bpp = 12*3;
12115 else
12116 bpp = 8*3;
12117
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012118
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012119 pipe_config->pipe_bpp = bpp;
12120
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012121 state = pipe_config->base.state;
12122
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012123 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012124 for_each_connector_in_state(state, connector, connector_state, i) {
12125 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012126 continue;
12127
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012128 connected_sink_compute_bpp(to_intel_connector(connector),
12129 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012130 }
12131
12132 return bpp;
12133}
12134
Daniel Vetter644db712013-09-19 14:53:58 +020012135static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12136{
12137 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12138 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012139 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012140 mode->crtc_hdisplay, mode->crtc_hsync_start,
12141 mode->crtc_hsync_end, mode->crtc_htotal,
12142 mode->crtc_vdisplay, mode->crtc_vsync_start,
12143 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12144}
12145
Daniel Vetterc0b03412013-05-28 12:05:54 +020012146static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012147 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012148 const char *context)
12149{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012150 struct drm_device *dev = crtc->base.dev;
12151 struct drm_plane *plane;
12152 struct intel_plane *intel_plane;
12153 struct intel_plane_state *state;
12154 struct drm_framebuffer *fb;
12155
12156 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12157 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012158
12159 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12160 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12161 pipe_config->pipe_bpp, pipe_config->dither);
12162 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12163 pipe_config->has_pch_encoder,
12164 pipe_config->fdi_lanes,
12165 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12166 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12167 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012168 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012169 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012170 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012171 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12172 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12173 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012174
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012175 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012176 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012177 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012178 pipe_config->dp_m2_n2.gmch_m,
12179 pipe_config->dp_m2_n2.gmch_n,
12180 pipe_config->dp_m2_n2.link_m,
12181 pipe_config->dp_m2_n2.link_n,
12182 pipe_config->dp_m2_n2.tu);
12183
Daniel Vetter55072d12014-11-20 16:10:28 +010012184 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12185 pipe_config->has_audio,
12186 pipe_config->has_infoframe);
12187
Daniel Vetterc0b03412013-05-28 12:05:54 +020012188 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012189 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012190 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012191 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12192 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012193 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012194 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12195 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012196 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12197 crtc->num_scalers,
12198 pipe_config->scaler_state.scaler_users,
12199 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012200 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12201 pipe_config->gmch_pfit.control,
12202 pipe_config->gmch_pfit.pgm_ratios,
12203 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012204 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012205 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012206 pipe_config->pch_pfit.size,
12207 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012208 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012209 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012210
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012212 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012213 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012214 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012215 pipe_config->ddi_pll_sel,
12216 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012217 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012218 pipe_config->dpll_hw_state.pll0,
12219 pipe_config->dpll_hw_state.pll1,
12220 pipe_config->dpll_hw_state.pll2,
12221 pipe_config->dpll_hw_state.pll3,
12222 pipe_config->dpll_hw_state.pll6,
12223 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012224 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012225 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012226 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012227 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012228 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12229 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12230 pipe_config->ddi_pll_sel,
12231 pipe_config->dpll_hw_state.ctrl1,
12232 pipe_config->dpll_hw_state.cfgcr1,
12233 pipe_config->dpll_hw_state.cfgcr2);
12234 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012235 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012236 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012237 pipe_config->dpll_hw_state.wrpll,
12238 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012239 } else {
12240 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12241 "fp0: 0x%x, fp1: 0x%x\n",
12242 pipe_config->dpll_hw_state.dpll,
12243 pipe_config->dpll_hw_state.dpll_md,
12244 pipe_config->dpll_hw_state.fp0,
12245 pipe_config->dpll_hw_state.fp1);
12246 }
12247
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012248 DRM_DEBUG_KMS("planes on this crtc\n");
12249 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12250 intel_plane = to_intel_plane(plane);
12251 if (intel_plane->pipe != crtc->pipe)
12252 continue;
12253
12254 state = to_intel_plane_state(plane->state);
12255 fb = state->base.fb;
12256 if (!fb) {
12257 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12258 "disabled, scaler_id = %d\n",
12259 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12260 plane->base.id, intel_plane->pipe,
12261 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12262 drm_plane_index(plane), state->scaler_id);
12263 continue;
12264 }
12265
12266 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12267 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12268 plane->base.id, intel_plane->pipe,
12269 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12270 drm_plane_index(plane));
12271 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12272 fb->base.id, fb->width, fb->height, fb->pixel_format);
12273 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12274 state->scaler_id,
12275 state->src.x1 >> 16, state->src.y1 >> 16,
12276 drm_rect_width(&state->src) >> 16,
12277 drm_rect_height(&state->src) >> 16,
12278 state->dst.x1, state->dst.y1,
12279 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12280 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012281}
12282
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012283static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012284{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012285 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012286 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012287 unsigned int used_ports = 0;
12288
12289 /*
12290 * Walk the connector list instead of the encoder
12291 * list to detect the problem on ddi platforms
12292 * where there's just one encoder per digital port.
12293 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012294 drm_for_each_connector(connector, dev) {
12295 struct drm_connector_state *connector_state;
12296 struct intel_encoder *encoder;
12297
12298 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12299 if (!connector_state)
12300 connector_state = connector->state;
12301
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012302 if (!connector_state->best_encoder)
12303 continue;
12304
12305 encoder = to_intel_encoder(connector_state->best_encoder);
12306
12307 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012308
12309 switch (encoder->type) {
12310 unsigned int port_mask;
12311 case INTEL_OUTPUT_UNKNOWN:
12312 if (WARN_ON(!HAS_DDI(dev)))
12313 break;
12314 case INTEL_OUTPUT_DISPLAYPORT:
12315 case INTEL_OUTPUT_HDMI:
12316 case INTEL_OUTPUT_EDP:
12317 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12318
12319 /* the same port mustn't appear more than once */
12320 if (used_ports & port_mask)
12321 return false;
12322
12323 used_ports |= port_mask;
12324 default:
12325 break;
12326 }
12327 }
12328
12329 return true;
12330}
12331
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012332static void
12333clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12334{
12335 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012336 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012337 struct intel_dpll_hw_state dpll_hw_state;
12338 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012339 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012340 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012341
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012342 /* FIXME: before the switch to atomic started, a new pipe_config was
12343 * kzalloc'd. Code that depends on any field being zero should be
12344 * fixed, so that the crtc_state can be safely duplicated. For now,
12345 * only fields that are know to not cause problems are preserved. */
12346
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012347 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012348 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012349 shared_dpll = crtc_state->shared_dpll;
12350 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012351 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012352 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012353
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012354 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012355
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012356 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012357 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012358 crtc_state->shared_dpll = shared_dpll;
12359 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012360 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012361 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012362}
12363
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012364static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012365intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012366 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012367{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012368 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012369 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012370 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012371 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012372 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012373 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012374 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012375
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012376 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012377
Daniel Vettere143a212013-07-04 12:01:15 +020012378 pipe_config->cpu_transcoder =
12379 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012380
Imre Deak2960bc92013-07-30 13:36:32 +030012381 /*
12382 * Sanitize sync polarity flags based on requested ones. If neither
12383 * positive or negative polarity is requested, treat this as meaning
12384 * negative polarity.
12385 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012386 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012387 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012388 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012390 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012391 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012392 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012393
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012394 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12395 pipe_config);
12396 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012397 goto fail;
12398
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012399 /*
12400 * Determine the real pipe dimensions. Note that stereo modes can
12401 * increase the actual pipe size due to the frame doubling and
12402 * insertion of additional space for blanks between the frame. This
12403 * is stored in the crtc timings. We use the requested mode to do this
12404 * computation to clearly distinguish it from the adjusted mode, which
12405 * can be changed by the connectors in the below retry loop.
12406 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012407 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012408 &pipe_config->pipe_src_w,
12409 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012410
Daniel Vettere29c22c2013-02-21 00:00:16 +010012411encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012412 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012413 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012414 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012415
Daniel Vetter135c81b2013-07-21 21:37:09 +020012416 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012417 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12418 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012419
Daniel Vetter7758a112012-07-08 19:40:39 +020012420 /* Pass our mode to the connectors and the CRTC to give them a chance to
12421 * adjust it according to limitations or connector properties, and also
12422 * a chance to reject the mode entirely.
12423 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012424 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012425 if (connector_state->crtc != crtc)
12426 continue;
12427
12428 encoder = to_intel_encoder(connector_state->best_encoder);
12429
Daniel Vetterefea6e82013-07-21 21:36:59 +020012430 if (!(encoder->compute_config(encoder, pipe_config))) {
12431 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012432 goto fail;
12433 }
12434 }
12435
Daniel Vetterff9a6752013-06-01 17:16:21 +020012436 /* Set default port clock if not overwritten by the encoder. Needs to be
12437 * done afterwards in case the encoder adjusts the mode. */
12438 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012439 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012440 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012441
Daniel Vettera43f6e02013-06-07 23:10:32 +020012442 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012443 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012444 DRM_DEBUG_KMS("CRTC fixup failed\n");
12445 goto fail;
12446 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012447
12448 if (ret == RETRY) {
12449 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12450 ret = -EINVAL;
12451 goto fail;
12452 }
12453
12454 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12455 retry = false;
12456 goto encoder_retry;
12457 }
12458
Daniel Vettere8fa4272015-08-12 11:43:34 +020012459 /* Dithering seems to not pass-through bits correctly when it should, so
12460 * only enable it on 6bpc panels. */
12461 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012462 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012463 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012464
Daniel Vetter7758a112012-07-08 19:40:39 +020012465fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012466 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012467}
12468
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012469static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012470intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012471{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012472 struct drm_crtc *crtc;
12473 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012474 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012475
Ville Syrjälä76688512014-01-10 11:28:06 +020012476 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012477 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012478 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012479
12480 /* Update hwmode for vblank functions */
12481 if (crtc->state->active)
12482 crtc->hwmode = crtc->state->adjusted_mode;
12483 else
12484 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012485
12486 /*
12487 * Update legacy state to satisfy fbc code. This can
12488 * be removed when fbc uses the atomic state.
12489 */
12490 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12491 struct drm_plane_state *plane_state = crtc->primary->state;
12492
12493 crtc->primary->fb = plane_state->fb;
12494 crtc->x = plane_state->src_x >> 16;
12495 crtc->y = plane_state->src_y >> 16;
12496 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012497 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012498}
12499
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012500static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012501{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012502 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012503
12504 if (clock1 == clock2)
12505 return true;
12506
12507 if (!clock1 || !clock2)
12508 return false;
12509
12510 diff = abs(clock1 - clock2);
12511
12512 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12513 return true;
12514
12515 return false;
12516}
12517
Daniel Vetter25c5b262012-07-08 22:08:04 +020012518#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12519 list_for_each_entry((intel_crtc), \
12520 &(dev)->mode_config.crtc_list, \
12521 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012522 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012523
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524static bool
12525intel_compare_m_n(unsigned int m, unsigned int n,
12526 unsigned int m2, unsigned int n2,
12527 bool exact)
12528{
12529 if (m == m2 && n == n2)
12530 return true;
12531
12532 if (exact || !m || !n || !m2 || !n2)
12533 return false;
12534
12535 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12536
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012537 if (n > n2) {
12538 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012539 m2 <<= 1;
12540 n2 <<= 1;
12541 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012542 } else if (n < n2) {
12543 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012544 m <<= 1;
12545 n <<= 1;
12546 }
12547 }
12548
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012549 if (n != n2)
12550 return false;
12551
12552 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012553}
12554
12555static bool
12556intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12557 struct intel_link_m_n *m2_n2,
12558 bool adjust)
12559{
12560 if (m_n->tu == m2_n2->tu &&
12561 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12562 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12563 intel_compare_m_n(m_n->link_m, m_n->link_n,
12564 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12565 if (adjust)
12566 *m2_n2 = *m_n;
12567
12568 return true;
12569 }
12570
12571 return false;
12572}
12573
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012574static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012575intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012576 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 struct intel_crtc_state *pipe_config,
12578 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012579{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012580 bool ret = true;
12581
12582#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12583 do { \
12584 if (!adjust) \
12585 DRM_ERROR(fmt, ##__VA_ARGS__); \
12586 else \
12587 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12588 } while (0)
12589
Daniel Vetter66e985c2013-06-05 13:34:20 +020012590#define PIPE_CONF_CHECK_X(name) \
12591 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012592 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012593 "(expected 0x%08x, found 0x%08x)\n", \
12594 current_config->name, \
12595 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012596 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012597 }
12598
Daniel Vetter08a24032013-04-19 11:25:34 +020012599#define PIPE_CONF_CHECK_I(name) \
12600 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012601 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012602 "(expected %i, found %i)\n", \
12603 current_config->name, \
12604 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012605 ret = false; \
12606 }
12607
12608#define PIPE_CONF_CHECK_M_N(name) \
12609 if (!intel_compare_link_m_n(&current_config->name, \
12610 &pipe_config->name,\
12611 adjust)) { \
12612 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12613 "(expected tu %i gmch %i/%i link %i/%i, " \
12614 "found tu %i, gmch %i/%i link %i/%i)\n", \
12615 current_config->name.tu, \
12616 current_config->name.gmch_m, \
12617 current_config->name.gmch_n, \
12618 current_config->name.link_m, \
12619 current_config->name.link_n, \
12620 pipe_config->name.tu, \
12621 pipe_config->name.gmch_m, \
12622 pipe_config->name.gmch_n, \
12623 pipe_config->name.link_m, \
12624 pipe_config->name.link_n); \
12625 ret = false; \
12626 }
12627
12628#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12629 if (!intel_compare_link_m_n(&current_config->name, \
12630 &pipe_config->name, adjust) && \
12631 !intel_compare_link_m_n(&current_config->alt_name, \
12632 &pipe_config->name, adjust)) { \
12633 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12634 "(expected tu %i gmch %i/%i link %i/%i, " \
12635 "or tu %i gmch %i/%i link %i/%i, " \
12636 "found tu %i, gmch %i/%i link %i/%i)\n", \
12637 current_config->name.tu, \
12638 current_config->name.gmch_m, \
12639 current_config->name.gmch_n, \
12640 current_config->name.link_m, \
12641 current_config->name.link_n, \
12642 current_config->alt_name.tu, \
12643 current_config->alt_name.gmch_m, \
12644 current_config->alt_name.gmch_n, \
12645 current_config->alt_name.link_m, \
12646 current_config->alt_name.link_n, \
12647 pipe_config->name.tu, \
12648 pipe_config->name.gmch_m, \
12649 pipe_config->name.gmch_n, \
12650 pipe_config->name.link_m, \
12651 pipe_config->name.link_n); \
12652 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012653 }
12654
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012655/* This is required for BDW+ where there is only one set of registers for
12656 * switching between high and low RR.
12657 * This macro can be used whenever a comparison has to be made between one
12658 * hw state and multiple sw state variables.
12659 */
12660#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12661 if ((current_config->name != pipe_config->name) && \
12662 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012663 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012664 "(expected %i or %i, found %i)\n", \
12665 current_config->name, \
12666 current_config->alt_name, \
12667 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012668 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012669 }
12670
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012671#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12672 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012673 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012674 "(expected %i, found %i)\n", \
12675 current_config->name & (mask), \
12676 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012678 }
12679
Ville Syrjälä5e550652013-09-06 23:29:07 +030012680#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12681 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012682 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012683 "(expected %i, found %i)\n", \
12684 current_config->name, \
12685 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012686 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012687 }
12688
Daniel Vetterbb760062013-06-06 14:55:52 +020012689#define PIPE_CONF_QUIRK(quirk) \
12690 ((current_config->quirks | pipe_config->quirks) & (quirk))
12691
Daniel Vettereccb1402013-05-22 00:50:22 +020012692 PIPE_CONF_CHECK_I(cpu_transcoder);
12693
Daniel Vetter08a24032013-04-19 11:25:34 +020012694 PIPE_CONF_CHECK_I(has_pch_encoder);
12695 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012696 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012697
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012698 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012699 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012700
12701 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012702 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012703
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012704 if (current_config->has_drrs)
12705 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12706 } else
12707 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012708
Jani Nikulaa65347b2015-11-27 12:21:46 +020012709 PIPE_CONF_CHECK_I(has_dsi_encoder);
12710
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012711 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12712 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12713 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12714 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12715 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12716 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012717
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012718 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12719 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12720 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12721 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12722 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12723 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012724
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012725 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012726 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012727 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012728 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012729 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012730 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012731
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012732 PIPE_CONF_CHECK_I(has_audio);
12733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012734 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012735 DRM_MODE_FLAG_INTERLACE);
12736
Daniel Vetterbb760062013-06-06 14:55:52 +020012737 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012738 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012739 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012740 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012741 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012742 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012743 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012744 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012745 DRM_MODE_FLAG_NVSYNC);
12746 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012747
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012748 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012749 /* pfit ratios are autocomputed by the hw on gen4+ */
12750 if (INTEL_INFO(dev)->gen < 4)
12751 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012752 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012753
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012754 if (!adjust) {
12755 PIPE_CONF_CHECK_I(pipe_src_w);
12756 PIPE_CONF_CHECK_I(pipe_src_h);
12757
12758 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12759 if (current_config->pch_pfit.enabled) {
12760 PIPE_CONF_CHECK_X(pch_pfit.pos);
12761 PIPE_CONF_CHECK_X(pch_pfit.size);
12762 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012763
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012764 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12765 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012766
Jesse Barnese59150d2014-01-07 13:30:45 -080012767 /* BDW+ don't expose a synchronous way to read the state */
12768 if (IS_HASWELL(dev))
12769 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012770
Ville Syrjälä282740f2013-09-04 18:30:03 +030012771 PIPE_CONF_CHECK_I(double_wide);
12772
Daniel Vetter26804af2014-06-25 22:01:55 +030012773 PIPE_CONF_CHECK_X(ddi_pll_sel);
12774
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012775 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012776 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012777 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012778 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12779 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012780 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012781 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012782 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12783 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12784 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012785
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012786 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12787 PIPE_CONF_CHECK_I(pipe_bpp);
12788
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012789 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012790 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012791
Daniel Vetter66e985c2013-06-05 13:34:20 +020012792#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012793#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012794#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012795#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012796#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012797#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012798#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012799
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012800 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012801}
12802
Damien Lespiau08db6652014-11-04 17:06:52 +000012803static void check_wm_state(struct drm_device *dev)
12804{
12805 struct drm_i915_private *dev_priv = dev->dev_private;
12806 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12807 struct intel_crtc *intel_crtc;
12808 int plane;
12809
12810 if (INTEL_INFO(dev)->gen < 9)
12811 return;
12812
12813 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12814 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12815
12816 for_each_intel_crtc(dev, intel_crtc) {
12817 struct skl_ddb_entry *hw_entry, *sw_entry;
12818 const enum pipe pipe = intel_crtc->pipe;
12819
12820 if (!intel_crtc->active)
12821 continue;
12822
12823 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012824 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012825 hw_entry = &hw_ddb.plane[pipe][plane];
12826 sw_entry = &sw_ddb->plane[pipe][plane];
12827
12828 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12829 continue;
12830
12831 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12832 "(expected (%u,%u), found (%u,%u))\n",
12833 pipe_name(pipe), plane + 1,
12834 sw_entry->start, sw_entry->end,
12835 hw_entry->start, hw_entry->end);
12836 }
12837
12838 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012839 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12840 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012841
12842 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12843 continue;
12844
12845 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12846 "(expected (%u,%u), found (%u,%u))\n",
12847 pipe_name(pipe),
12848 sw_entry->start, sw_entry->end,
12849 hw_entry->start, hw_entry->end);
12850 }
12851}
12852
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012853static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012854check_connector_state(struct drm_device *dev,
12855 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012856{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012857 struct drm_connector_state *old_conn_state;
12858 struct drm_connector *connector;
12859 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012860
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012861 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12862 struct drm_encoder *encoder = connector->encoder;
12863 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012864
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012865 /* This also checks the encoder/connector hw state with the
12866 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012867 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012868
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012869 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012870 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012871 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012872}
12873
12874static void
12875check_encoder_state(struct drm_device *dev)
12876{
12877 struct intel_encoder *encoder;
12878 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012879
Damien Lespiaub2784e12014-08-05 11:29:37 +010012880 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012881 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012882 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012883
12884 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12885 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012886 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012887
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012888 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012889 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012890 continue;
12891 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012892
12893 I915_STATE_WARN(connector->base.state->crtc !=
12894 encoder->base.crtc,
12895 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012896 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012897
Rob Clarke2c719b2014-12-15 13:56:32 -050012898 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012899 "encoder's enabled state mismatch "
12900 "(expected %i, found %i)\n",
12901 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012902
12903 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012904 bool active;
12905
12906 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012907 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012908 "encoder detached but still enabled on pipe %c.\n",
12909 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012910 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012911 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012912}
12913
12914static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012915check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012916{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012917 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012918 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012919 struct drm_crtc_state *old_crtc_state;
12920 struct drm_crtc *crtc;
12921 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012922
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012923 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12925 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012926 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012927
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012928 if (!needs_modeset(crtc->state) &&
12929 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012930 continue;
12931
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012932 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12933 pipe_config = to_intel_crtc_state(old_crtc_state);
12934 memset(pipe_config, 0, sizeof(*pipe_config));
12935 pipe_config->base.crtc = crtc;
12936 pipe_config->base.state = old_state;
12937
12938 DRM_DEBUG_KMS("[CRTC:%d]\n",
12939 crtc->base.id);
12940
12941 active = dev_priv->display.get_pipe_config(intel_crtc,
12942 pipe_config);
12943
12944 /* hw state is inconsistent with the pipe quirk */
12945 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12946 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12947 active = crtc->state->active;
12948
12949 I915_STATE_WARN(crtc->state->active != active,
12950 "crtc active state doesn't match with hw state "
12951 "(expected %i, found %i)\n", crtc->state->active, active);
12952
12953 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12954 "transitional active state does not match atomic hw state "
12955 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12956
12957 for_each_encoder_on_crtc(dev, crtc, encoder) {
12958 enum pipe pipe;
12959
12960 active = encoder->get_hw_state(encoder, &pipe);
12961 I915_STATE_WARN(active != crtc->state->active,
12962 "[ENCODER:%i] active %i with crtc active %i\n",
12963 encoder->base.base.id, active, crtc->state->active);
12964
12965 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12966 "Encoder connected to wrong pipe %c\n",
12967 pipe_name(pipe));
12968
12969 if (active)
12970 encoder->get_config(encoder, pipe_config);
12971 }
12972
12973 if (!crtc->state->active)
12974 continue;
12975
12976 sw_config = to_intel_crtc_state(crtc->state);
12977 if (!intel_pipe_config_compare(dev, sw_config,
12978 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012979 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012980 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012981 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012982 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012983 "[sw state]");
12984 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012985 }
12986}
12987
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012988static void
12989check_shared_dpll_state(struct drm_device *dev)
12990{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012991 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012992 struct intel_crtc *crtc;
12993 struct intel_dpll_hw_state dpll_hw_state;
12994 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012995
12996 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12997 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12998 int enabled_crtcs = 0, active_crtcs = 0;
12999 bool active;
13000
13001 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13002
13003 DRM_DEBUG_KMS("%s\n", pll->name);
13004
13005 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13006
Rob Clarke2c719b2014-12-15 13:56:32 -050013007 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013008 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013009 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013010 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013011 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013012 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013013 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013014 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013015 "pll on state mismatch (expected %i, found %i)\n",
13016 pll->on, active);
13017
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013018 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013019 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013020 enabled_crtcs++;
13021 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13022 active_crtcs++;
13023 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013024 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013025 "pll active crtcs mismatch (expected %i, found %i)\n",
13026 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013027 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013028 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013029 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013030
Rob Clarke2c719b2014-12-15 13:56:32 -050013031 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013032 sizeof(dpll_hw_state)),
13033 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013034 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013035}
13036
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013037static void
13038intel_modeset_check_state(struct drm_device *dev,
13039 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013040{
Damien Lespiau08db6652014-11-04 17:06:52 +000013041 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013042 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013043 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013044 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013045 check_shared_dpll_state(dev);
13046}
13047
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013048void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013049 int dotclock)
13050{
13051 /*
13052 * FDI already provided one idea for the dotclock.
13053 * Yell if the encoder disagrees.
13054 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013055 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013056 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013057 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013058}
13059
Ville Syrjälä80715b22014-05-15 20:23:23 +030013060static void update_scanline_offset(struct intel_crtc *crtc)
13061{
13062 struct drm_device *dev = crtc->base.dev;
13063
13064 /*
13065 * The scanline counter increments at the leading edge of hsync.
13066 *
13067 * On most platforms it starts counting from vtotal-1 on the
13068 * first active line. That means the scanline counter value is
13069 * always one less than what we would expect. Ie. just after
13070 * start of vblank, which also occurs at start of hsync (on the
13071 * last active line), the scanline counter will read vblank_start-1.
13072 *
13073 * On gen2 the scanline counter starts counting from 1 instead
13074 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13075 * to keep the value positive), instead of adding one.
13076 *
13077 * On HSW+ the behaviour of the scanline counter depends on the output
13078 * type. For DP ports it behaves like most other platforms, but on HDMI
13079 * there's an extra 1 line difference. So we need to add two instead of
13080 * one to the value.
13081 */
13082 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013083 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013084 int vtotal;
13085
Ville Syrjälä124abe02015-09-08 13:40:45 +030013086 vtotal = adjusted_mode->crtc_vtotal;
13087 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013088 vtotal /= 2;
13089
13090 crtc->scanline_offset = vtotal - 1;
13091 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013092 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013093 crtc->scanline_offset = 2;
13094 } else
13095 crtc->scanline_offset = 1;
13096}
13097
Maarten Lankhorstad421372015-06-15 12:33:42 +020013098static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013099{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013100 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013101 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013102 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013103 struct drm_crtc *crtc;
13104 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013105 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013106
13107 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013108 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013109
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013110 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13112 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013113
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013114 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013115 continue;
13116
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013117 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13118
13119 if (old_dpll == DPLL_ID_PRIVATE)
13120 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121
Maarten Lankhorstad421372015-06-15 12:33:42 +020013122 if (!shared_dpll)
13123 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13124
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013125 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013126 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013127}
13128
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013129/*
13130 * This implements the workaround described in the "notes" section of the mode
13131 * set sequence documentation. When going from no pipes or single pipe to
13132 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13133 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13134 */
13135static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13136{
13137 struct drm_crtc_state *crtc_state;
13138 struct intel_crtc *intel_crtc;
13139 struct drm_crtc *crtc;
13140 struct intel_crtc_state *first_crtc_state = NULL;
13141 struct intel_crtc_state *other_crtc_state = NULL;
13142 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13143 int i;
13144
13145 /* look at all crtc's that are going to be enabled in during modeset */
13146 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13147 intel_crtc = to_intel_crtc(crtc);
13148
13149 if (!crtc_state->active || !needs_modeset(crtc_state))
13150 continue;
13151
13152 if (first_crtc_state) {
13153 other_crtc_state = to_intel_crtc_state(crtc_state);
13154 break;
13155 } else {
13156 first_crtc_state = to_intel_crtc_state(crtc_state);
13157 first_pipe = intel_crtc->pipe;
13158 }
13159 }
13160
13161 /* No workaround needed? */
13162 if (!first_crtc_state)
13163 return 0;
13164
13165 /* w/a possibly needed, check how many crtc's are already enabled. */
13166 for_each_intel_crtc(state->dev, intel_crtc) {
13167 struct intel_crtc_state *pipe_config;
13168
13169 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13170 if (IS_ERR(pipe_config))
13171 return PTR_ERR(pipe_config);
13172
13173 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13174
13175 if (!pipe_config->base.active ||
13176 needs_modeset(&pipe_config->base))
13177 continue;
13178
13179 /* 2 or more enabled crtcs means no need for w/a */
13180 if (enabled_pipe != INVALID_PIPE)
13181 return 0;
13182
13183 enabled_pipe = intel_crtc->pipe;
13184 }
13185
13186 if (enabled_pipe != INVALID_PIPE)
13187 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13188 else if (other_crtc_state)
13189 other_crtc_state->hsw_workaround_pipe = first_pipe;
13190
13191 return 0;
13192}
13193
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013194static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13195{
13196 struct drm_crtc *crtc;
13197 struct drm_crtc_state *crtc_state;
13198 int ret = 0;
13199
13200 /* add all active pipes to the state */
13201 for_each_crtc(state->dev, crtc) {
13202 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13203 if (IS_ERR(crtc_state))
13204 return PTR_ERR(crtc_state);
13205
13206 if (!crtc_state->active || needs_modeset(crtc_state))
13207 continue;
13208
13209 crtc_state->mode_changed = true;
13210
13211 ret = drm_atomic_add_affected_connectors(state, crtc);
13212 if (ret)
13213 break;
13214
13215 ret = drm_atomic_add_affected_planes(state, crtc);
13216 if (ret)
13217 break;
13218 }
13219
13220 return ret;
13221}
13222
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013223static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013224{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013225 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13226 struct drm_i915_private *dev_priv = state->dev->dev_private;
13227 struct drm_crtc *crtc;
13228 struct drm_crtc_state *crtc_state;
13229 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013230
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013231 if (!check_digital_port_conflicts(state)) {
13232 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13233 return -EINVAL;
13234 }
13235
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013236 intel_state->modeset = true;
13237 intel_state->active_crtcs = dev_priv->active_crtcs;
13238
13239 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13240 if (crtc_state->active)
13241 intel_state->active_crtcs |= 1 << i;
13242 else
13243 intel_state->active_crtcs &= ~(1 << i);
13244 }
13245
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013246 /*
13247 * See if the config requires any additional preparation, e.g.
13248 * to adjust global state with pipes off. We need to do this
13249 * here so we can get the modeset_pipe updated config for the new
13250 * mode set on this crtc. For other crtcs we need to use the
13251 * adjusted_mode bits in the crtc directly.
13252 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013253 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013254 ret = dev_priv->display.modeset_calc_cdclk(state);
13255
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013256 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013257 ret = intel_modeset_all_pipes(state);
13258
13259 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013260 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013261
13262 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13263 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013264 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013265 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013266
Maarten Lankhorstad421372015-06-15 12:33:42 +020013267 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013268
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013269 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013270 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013271
Maarten Lankhorstad421372015-06-15 12:33:42 +020013272 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013273}
13274
Matt Roperaa363132015-09-24 15:53:18 -070013275/*
13276 * Handle calculation of various watermark data at the end of the atomic check
13277 * phase. The code here should be run after the per-crtc and per-plane 'check'
13278 * handlers to ensure that all derived state has been updated.
13279 */
13280static void calc_watermark_data(struct drm_atomic_state *state)
13281{
13282 struct drm_device *dev = state->dev;
13283 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13284 struct drm_crtc *crtc;
13285 struct drm_crtc_state *cstate;
13286 struct drm_plane *plane;
13287 struct drm_plane_state *pstate;
13288
13289 /*
13290 * Calculate watermark configuration details now that derived
13291 * plane/crtc state is all properly updated.
13292 */
13293 drm_for_each_crtc(crtc, dev) {
13294 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13295 crtc->state;
13296
13297 if (cstate->active)
13298 intel_state->wm_config.num_pipes_active++;
13299 }
13300 drm_for_each_legacy_plane(plane, dev) {
13301 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13302 plane->state;
13303
13304 if (!to_intel_plane_state(pstate)->visible)
13305 continue;
13306
13307 intel_state->wm_config.sprites_enabled = true;
13308 if (pstate->crtc_w != pstate->src_w >> 16 ||
13309 pstate->crtc_h != pstate->src_h >> 16)
13310 intel_state->wm_config.sprites_scaled = true;
13311 }
13312}
13313
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013314/**
13315 * intel_atomic_check - validate state object
13316 * @dev: drm device
13317 * @state: state to validate
13318 */
13319static int intel_atomic_check(struct drm_device *dev,
13320 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013321{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013322 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013323 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013324 struct drm_crtc *crtc;
13325 struct drm_crtc_state *crtc_state;
13326 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013327 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013328
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013329 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013330 if (ret)
13331 return ret;
13332
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013333 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013334 struct intel_crtc_state *pipe_config =
13335 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013336
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013337 memset(&to_intel_crtc(crtc)->atomic, 0,
13338 sizeof(struct intel_crtc_atomic_commit));
13339
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013340 /* Catch I915_MODE_FLAG_INHERITED */
13341 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13342 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013343
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013344 if (!crtc_state->enable) {
13345 if (needs_modeset(crtc_state))
13346 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013347 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013348 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013349
Daniel Vetter26495482015-07-15 14:15:52 +020013350 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013351 continue;
13352
Daniel Vetter26495482015-07-15 14:15:52 +020013353 /* FIXME: For only active_changed we shouldn't need to do any
13354 * state recomputation at all. */
13355
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013356 ret = drm_atomic_add_affected_connectors(state, crtc);
13357 if (ret)
13358 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013359
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013360 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013361 if (ret)
13362 return ret;
13363
Jani Nikula73831232015-11-19 10:26:30 +020013364 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013365 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013366 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013367 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013368 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013369 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013370 }
13371
13372 if (needs_modeset(crtc_state)) {
13373 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013374
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013375 ret = drm_atomic_add_affected_planes(state, crtc);
13376 if (ret)
13377 return ret;
13378 }
13379
Daniel Vetter26495482015-07-15 14:15:52 +020013380 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13381 needs_modeset(crtc_state) ?
13382 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013383 }
13384
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013385 if (any_ms) {
13386 ret = intel_modeset_checks(state);
13387
13388 if (ret)
13389 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013390 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013391 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013392
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013393 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013394 if (ret)
13395 return ret;
13396
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013397 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013398 calc_watermark_data(state);
13399
13400 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013401}
13402
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013403static int intel_atomic_prepare_commit(struct drm_device *dev,
13404 struct drm_atomic_state *state,
13405 bool async)
13406{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013407 struct drm_i915_private *dev_priv = dev->dev_private;
13408 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013409 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013410 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013411 struct drm_crtc *crtc;
13412 int i, ret;
13413
13414 if (async) {
13415 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13416 return -EINVAL;
13417 }
13418
13419 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13420 ret = intel_crtc_wait_for_pending_flips(crtc);
13421 if (ret)
13422 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013423
13424 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13425 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013426 }
13427
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013428 ret = mutex_lock_interruptible(&dev->struct_mutex);
13429 if (ret)
13430 return ret;
13431
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013432 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013433 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13434 u32 reset_counter;
13435
13436 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13437 mutex_unlock(&dev->struct_mutex);
13438
13439 for_each_plane_in_state(state, plane, plane_state, i) {
13440 struct intel_plane_state *intel_plane_state =
13441 to_intel_plane_state(plane_state);
13442
13443 if (!intel_plane_state->wait_req)
13444 continue;
13445
13446 ret = __i915_wait_request(intel_plane_state->wait_req,
13447 reset_counter, true,
13448 NULL, NULL);
13449
13450 /* Swallow -EIO errors to allow updates during hw lockup. */
13451 if (ret == -EIO)
13452 ret = 0;
13453
13454 if (ret)
13455 break;
13456 }
13457
13458 if (!ret)
13459 return 0;
13460
13461 mutex_lock(&dev->struct_mutex);
13462 drm_atomic_helper_cleanup_planes(dev, state);
13463 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013464
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013465 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013466 return ret;
13467}
13468
Maarten Lankhorste8861672016-02-24 11:24:26 +010013469static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13470 struct drm_i915_private *dev_priv,
13471 unsigned crtc_mask)
13472{
13473 unsigned last_vblank_count[I915_MAX_PIPES];
13474 enum pipe pipe;
13475 int ret;
13476
13477 if (!crtc_mask)
13478 return;
13479
13480 for_each_pipe(dev_priv, pipe) {
13481 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13482
13483 if (!((1 << pipe) & crtc_mask))
13484 continue;
13485
13486 ret = drm_crtc_vblank_get(crtc);
13487 if (WARN_ON(ret != 0)) {
13488 crtc_mask &= ~(1 << pipe);
13489 continue;
13490 }
13491
13492 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13493 }
13494
13495 for_each_pipe(dev_priv, pipe) {
13496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13497 long lret;
13498
13499 if (!((1 << pipe) & crtc_mask))
13500 continue;
13501
13502 lret = wait_event_timeout(dev->vblank[pipe].queue,
13503 last_vblank_count[pipe] !=
13504 drm_crtc_vblank_count(crtc),
13505 msecs_to_jiffies(50));
13506
13507 WARN_ON(!lret);
13508
13509 drm_crtc_vblank_put(crtc);
13510 }
13511}
13512
13513static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13514{
13515 /* fb updated, need to unpin old fb */
13516 if (crtc_state->fb_changed)
13517 return true;
13518
13519 /* wm changes, need vblank before final wm's */
13520 if (crtc_state->wm_changed)
13521 return true;
13522
13523 /*
13524 * cxsr is re-enabled after vblank.
13525 * This is already handled by crtc_state->wm_changed,
13526 * but added for clarity.
13527 */
13528 if (crtc_state->disable_cxsr)
13529 return true;
13530
13531 return false;
13532}
13533
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013534/**
13535 * intel_atomic_commit - commit validated state object
13536 * @dev: DRM device
13537 * @state: the top-level driver state object
13538 * @async: asynchronous commit
13539 *
13540 * This function commits a top-level state object that has been validated
13541 * with drm_atomic_helper_check().
13542 *
13543 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13544 * we can only handle plane-related operations and do not yet support
13545 * asynchronous commit.
13546 *
13547 * RETURNS
13548 * Zero for success or -errno.
13549 */
13550static int intel_atomic_commit(struct drm_device *dev,
13551 struct drm_atomic_state *state,
13552 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013553{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013554 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013555 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013556 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013557 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013558 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013559 int ret = 0, i;
13560 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013561 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013562 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013563
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013564 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013565 if (ret) {
13566 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013567 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013568 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013569
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013570 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013571 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013572
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013573 if (intel_state->modeset) {
13574 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13575 sizeof(intel_state->min_pixclk));
13576 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013577 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013578
13579 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013580 }
13581
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013582 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13584
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013585 if (needs_modeset(crtc->state) ||
13586 to_intel_crtc_state(crtc->state)->update_pipe) {
13587 hw_check = true;
13588
13589 put_domains[to_intel_crtc(crtc)->pipe] =
13590 modeset_get_crtc_power_domains(crtc,
13591 to_intel_crtc_state(crtc->state));
13592 }
13593
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013594 if (!needs_modeset(crtc->state))
13595 continue;
13596
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013597 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013598
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013599 if (crtc_state->active) {
13600 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13601 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013602 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013603 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013604 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013605
13606 /*
13607 * Underruns don't always raise
13608 * interrupts, so check manually.
13609 */
13610 intel_check_cpu_fifo_underruns(dev_priv);
13611 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013612
13613 if (!crtc->state->active)
13614 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013615 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013616 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013617
Daniel Vetterea9d7582012-07-10 10:42:52 +020013618 /* Only after disabling all output pipelines that will be changed can we
13619 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013620 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013621
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013622 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013623 intel_shared_dpll_commit(state);
13624
13625 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013626
13627 if (dev_priv->display.modeset_commit_cdclk &&
13628 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13629 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013630 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013631
Daniel Vettera6778b32012-07-02 09:56:42 +020013632 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013633 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13635 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013636 struct intel_crtc_state *pipe_config =
13637 to_intel_crtc_state(crtc->state);
13638 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013639
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013640 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013641 update_scanline_offset(to_intel_crtc(crtc));
13642 dev_priv->display.crtc_enable(crtc);
13643 }
13644
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013645 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013646 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013647
Paulo Zanoni49227c42016-01-19 11:35:52 -020013648 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13649 intel_fbc_enable(intel_crtc);
13650
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013651 if (crtc->state->active &&
13652 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013653 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013654
Maarten Lankhorste8861672016-02-24 11:24:26 +010013655 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13656 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013657 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013658
Daniel Vettera6778b32012-07-02 09:56:42 +020013659 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013660
Maarten Lankhorste8861672016-02-24 11:24:26 +010013661 if (!state->legacy_cursor_update)
13662 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013663
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013664 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorste8861672016-02-24 11:24:26 +010013665 intel_post_plane_update(to_intel_crtc(crtc));
13666
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013667 if (put_domains[i])
13668 modeset_put_power_domains(dev_priv, put_domains[i]);
13669 }
13670
13671 if (intel_state->modeset)
13672 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13673
Matt Ropered4a6a72016-02-23 17:20:13 -080013674 /*
13675 * Now that the vblank has passed, we can go ahead and program the
13676 * optimal watermarks on platforms that need two-step watermark
13677 * programming.
13678 *
13679 * TODO: Move this (and other cleanup) to an async worker eventually.
13680 */
13681 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13682 intel_cstate = to_intel_crtc_state(crtc->state);
13683
13684 if (dev_priv->display.optimize_watermarks)
13685 dev_priv->display.optimize_watermarks(intel_cstate);
13686 }
13687
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013688 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013689 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013690 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013691
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013692 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013693 intel_modeset_check_state(dev, state);
13694
13695 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013696
Mika Kuoppala75714942015-12-16 09:26:48 +020013697 /* As one of the primary mmio accessors, KMS has a high likelihood
13698 * of triggering bugs in unclaimed access. After we finish
13699 * modesetting, see if an error has been flagged, and if so
13700 * enable debugging for the next modeset - and hope we catch
13701 * the culprit.
13702 *
13703 * XXX note that we assume display power is on at this point.
13704 * This might hold true now but we need to add pm helper to check
13705 * unclaimed only when the hardware is on, as atomic commits
13706 * can happen also when the device is completely off.
13707 */
13708 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13709
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013710 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013711}
13712
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013713void intel_crtc_restore_mode(struct drm_crtc *crtc)
13714{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013715 struct drm_device *dev = crtc->dev;
13716 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013717 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013718 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013719
13720 state = drm_atomic_state_alloc(dev);
13721 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013722 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013723 crtc->base.id);
13724 return;
13725 }
13726
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013727 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013728
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013729retry:
13730 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13731 ret = PTR_ERR_OR_ZERO(crtc_state);
13732 if (!ret) {
13733 if (!crtc_state->active)
13734 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013735
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013736 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013737 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013738 }
13739
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013740 if (ret == -EDEADLK) {
13741 drm_atomic_state_clear(state);
13742 drm_modeset_backoff(state->acquire_ctx);
13743 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013744 }
13745
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013746 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013747out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013748 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013749}
13750
Daniel Vetter25c5b262012-07-08 22:08:04 +020013751#undef for_each_intel_crtc_masked
13752
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013753static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013754 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013755 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013756 .destroy = intel_crtc_destroy,
13757 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013758 .atomic_duplicate_state = intel_crtc_duplicate_state,
13759 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013760};
13761
Daniel Vetter53589012013-06-05 13:34:16 +020013762static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13763 struct intel_shared_dpll *pll,
13764 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013765{
Daniel Vetter53589012013-06-05 13:34:16 +020013766 uint32_t val;
13767
Imre Deak12fda382016-02-12 18:55:12 +020013768 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013769 return false;
13770
Daniel Vetter53589012013-06-05 13:34:16 +020013771 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013772 hw_state->dpll = val;
13773 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13774 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013775
Imre Deak12fda382016-02-12 18:55:12 +020013776 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13777
Daniel Vetter53589012013-06-05 13:34:16 +020013778 return val & DPLL_VCO_ENABLE;
13779}
13780
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013781static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13782 struct intel_shared_dpll *pll)
13783{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013784 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13785 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013786}
13787
Daniel Vettere7b903d2013-06-05 13:34:14 +020013788static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13789 struct intel_shared_dpll *pll)
13790{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013791 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013792 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013793
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013794 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013795
13796 /* Wait for the clocks to stabilize. */
13797 POSTING_READ(PCH_DPLL(pll->id));
13798 udelay(150);
13799
13800 /* The pixel multiplier can only be updated once the
13801 * DPLL is enabled and the clocks are stable.
13802 *
13803 * So write it again.
13804 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013805 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013806 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013807 udelay(200);
13808}
13809
13810static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13811 struct intel_shared_dpll *pll)
13812{
13813 struct drm_device *dev = dev_priv->dev;
13814 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013815
13816 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013817 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013818 if (intel_crtc_to_shared_dpll(crtc) == pll)
13819 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13820 }
13821
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013822 I915_WRITE(PCH_DPLL(pll->id), 0);
13823 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013824 udelay(200);
13825}
13826
Daniel Vetter46edb022013-06-05 13:34:12 +020013827static char *ibx_pch_dpll_names[] = {
13828 "PCH DPLL A",
13829 "PCH DPLL B",
13830};
13831
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013832static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013833{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013834 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013835 int i;
13836
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013837 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013838
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013839 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013840 dev_priv->shared_dplls[i].id = i;
13841 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013842 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013843 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13844 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013845 dev_priv->shared_dplls[i].get_hw_state =
13846 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013847 }
13848}
13849
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013850static void intel_shared_dpll_init(struct drm_device *dev)
13851{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013852 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013853
Daniel Vetter9cd86932014-06-25 22:01:57 +030013854 if (HAS_DDI(dev))
13855 intel_ddi_pll_init(dev);
13856 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013857 ibx_pch_dpll_init(dev);
13858 else
13859 dev_priv->num_shared_dpll = 0;
13860
13861 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013862}
13863
Matt Roper6beb8c232014-12-01 15:40:14 -080013864/**
13865 * intel_prepare_plane_fb - Prepare fb for usage on plane
13866 * @plane: drm plane to prepare for
13867 * @fb: framebuffer to prepare for presentation
13868 *
13869 * Prepares a framebuffer for usage on a display plane. Generally this
13870 * involves pinning the underlying object and updating the frontbuffer tracking
13871 * bits. Some older platforms need special physical address handling for
13872 * cursor planes.
13873 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013874 * Must be called with struct_mutex held.
13875 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013876 * Returns 0 on success, negative error code on failure.
13877 */
13878int
13879intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013880 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013881{
13882 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013883 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013884 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013885 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013886 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013887 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013888
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013889 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013890 return 0;
13891
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013892 if (old_obj) {
13893 struct drm_crtc_state *crtc_state =
13894 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13895
13896 /* Big Hammer, we also need to ensure that any pending
13897 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13898 * current scanout is retired before unpinning the old
13899 * framebuffer. Note that we rely on userspace rendering
13900 * into the buffer attached to the pipe they are waiting
13901 * on. If not, userspace generates a GPU hang with IPEHR
13902 * point to the MI_WAIT_FOR_EVENT.
13903 *
13904 * This should only fail upon a hung GPU, in which case we
13905 * can safely continue.
13906 */
13907 if (needs_modeset(crtc_state))
13908 ret = i915_gem_object_wait_rendering(old_obj, true);
13909
13910 /* Swallow -EIO errors to allow updates during hw lockup. */
13911 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013912 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013913 }
13914
Alex Goins3c28ff22015-11-25 18:43:39 -080013915 /* For framebuffer backed by dmabuf, wait for fence */
13916 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013917 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013918
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013919 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13920 false, true,
13921 MAX_SCHEDULE_TIMEOUT);
13922 if (lret == -ERESTARTSYS)
13923 return lret;
13924
13925 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013926 }
13927
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013928 if (!obj) {
13929 ret = 0;
13930 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013931 INTEL_INFO(dev)->cursor_needs_physical) {
13932 int align = IS_I830(dev) ? 16 * 1024 : 256;
13933 ret = i915_gem_object_attach_phys(obj, align);
13934 if (ret)
13935 DRM_DEBUG_KMS("failed to attach phys object\n");
13936 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013937 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013938 }
13939
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013940 if (ret == 0) {
13941 if (obj) {
13942 struct intel_plane_state *plane_state =
13943 to_intel_plane_state(new_state);
13944
13945 i915_gem_request_assign(&plane_state->wait_req,
13946 obj->last_write_req);
13947 }
13948
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013949 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013950 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013951
Matt Roper6beb8c232014-12-01 15:40:14 -080013952 return ret;
13953}
13954
Matt Roper38f3ce32014-12-02 07:45:25 -080013955/**
13956 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13957 * @plane: drm plane to clean up for
13958 * @fb: old framebuffer that was on plane
13959 *
13960 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013961 *
13962 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013963 */
13964void
13965intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013966 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013967{
13968 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013969 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013970 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013971 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13972 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013973
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013974 old_intel_state = to_intel_plane_state(old_state);
13975
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013976 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013977 return;
13978
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013979 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13980 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013981 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013982
13983 /* prepare_fb aborted? */
13984 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13985 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13986 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013987
13988 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13989
Matt Roper465c1202014-05-29 08:06:54 -070013990}
13991
Chandra Konduru6156a452015-04-27 13:48:39 -070013992int
13993skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13994{
13995 int max_scale;
13996 struct drm_device *dev;
13997 struct drm_i915_private *dev_priv;
13998 int crtc_clock, cdclk;
13999
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014000 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014001 return DRM_PLANE_HELPER_NO_SCALING;
14002
14003 dev = intel_crtc->base.dev;
14004 dev_priv = dev->dev_private;
14005 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014006 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014007
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014008 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014009 return DRM_PLANE_HELPER_NO_SCALING;
14010
14011 /*
14012 * skl max scale is lower of:
14013 * close to 3 but not 3, -1 is for that purpose
14014 * or
14015 * cdclk/crtc_clock
14016 */
14017 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14018
14019 return max_scale;
14020}
14021
Matt Roper465c1202014-05-29 08:06:54 -070014022static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014023intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014024 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014025 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014026{
Matt Roper2b875c22014-12-01 15:40:13 -080014027 struct drm_crtc *crtc = state->base.crtc;
14028 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014029 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014030 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14031 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014032
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014033 if (INTEL_INFO(plane->dev)->gen >= 9) {
14034 /* use scaler when colorkey is not required */
14035 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14036 min_scale = 1;
14037 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14038 }
Sonika Jindald8106362015-04-10 14:37:28 +053014039 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014040 }
Sonika Jindald8106362015-04-10 14:37:28 +053014041
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014042 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14043 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014044 min_scale, max_scale,
14045 can_position, true,
14046 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014047}
14048
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014049static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14050 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014051{
14052 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014054 struct intel_crtc_state *old_intel_state =
14055 to_intel_crtc_state(old_crtc_state);
14056 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014057
Matt Roperc34c9ee2014-12-23 10:41:50 -080014058 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014059 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014060
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014061 if (modeset)
14062 return;
14063
14064 if (to_intel_crtc_state(crtc->state)->update_pipe)
14065 intel_update_pipe_config(intel_crtc, old_intel_state);
14066 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014067 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014068}
14069
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014070static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14071 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014072{
Matt Roper32b7eee2014-12-24 07:59:06 -080014073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014074
Maarten Lankhorst62852622015-09-23 16:29:38 +020014075 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014076}
14077
Matt Ropercf4c7c12014-12-04 10:27:42 -080014078/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014079 * intel_plane_destroy - destroy a plane
14080 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014081 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014082 * Common destruction function for all types of planes (primary, cursor,
14083 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014084 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014085void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014086{
14087 struct intel_plane *intel_plane = to_intel_plane(plane);
14088 drm_plane_cleanup(plane);
14089 kfree(intel_plane);
14090}
14091
Matt Roper65a3fea2015-01-21 16:35:42 -080014092const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014093 .update_plane = drm_atomic_helper_update_plane,
14094 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014095 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014096 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014097 .atomic_get_property = intel_plane_atomic_get_property,
14098 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014099 .atomic_duplicate_state = intel_plane_duplicate_state,
14100 .atomic_destroy_state = intel_plane_destroy_state,
14101
Matt Roper465c1202014-05-29 08:06:54 -070014102};
14103
14104static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14105 int pipe)
14106{
14107 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014108 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014109 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014110 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014111
14112 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14113 if (primary == NULL)
14114 return NULL;
14115
Matt Roper8e7d6882015-01-21 16:35:41 -080014116 state = intel_create_plane_state(&primary->base);
14117 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014118 kfree(primary);
14119 return NULL;
14120 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014121 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014122
Matt Roper465c1202014-05-29 08:06:54 -070014123 primary->can_scale = false;
14124 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014125 if (INTEL_INFO(dev)->gen >= 9) {
14126 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014127 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014128 }
Matt Roper465c1202014-05-29 08:06:54 -070014129 primary->pipe = pipe;
14130 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014131 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014132 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014133 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14134 primary->plane = !pipe;
14135
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014136 if (INTEL_INFO(dev)->gen >= 9) {
14137 intel_primary_formats = skl_primary_formats;
14138 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014139
14140 primary->update_plane = skylake_update_primary_plane;
14141 primary->disable_plane = skylake_disable_primary_plane;
14142 } else if (HAS_PCH_SPLIT(dev)) {
14143 intel_primary_formats = i965_primary_formats;
14144 num_formats = ARRAY_SIZE(i965_primary_formats);
14145
14146 primary->update_plane = ironlake_update_primary_plane;
14147 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014148 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014149 intel_primary_formats = i965_primary_formats;
14150 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014151
14152 primary->update_plane = i9xx_update_primary_plane;
14153 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014154 } else {
14155 intel_primary_formats = i8xx_primary_formats;
14156 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014157
14158 primary->update_plane = i9xx_update_primary_plane;
14159 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014160 }
14161
14162 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014163 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014164 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014165 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014166
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014167 if (INTEL_INFO(dev)->gen >= 4)
14168 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014169
Matt Roperea2c67b2014-12-23 10:41:52 -080014170 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14171
Matt Roper465c1202014-05-29 08:06:54 -070014172 return &primary->base;
14173}
14174
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014175void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14176{
14177 if (!dev->mode_config.rotation_property) {
14178 unsigned long flags = BIT(DRM_ROTATE_0) |
14179 BIT(DRM_ROTATE_180);
14180
14181 if (INTEL_INFO(dev)->gen >= 9)
14182 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14183
14184 dev->mode_config.rotation_property =
14185 drm_mode_create_rotation_property(dev, flags);
14186 }
14187 if (dev->mode_config.rotation_property)
14188 drm_object_attach_property(&plane->base.base,
14189 dev->mode_config.rotation_property,
14190 plane->base.state->rotation);
14191}
14192
Matt Roper3d7d6512014-06-10 08:28:13 -070014193static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014194intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014195 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014196 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014197{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014198 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014199 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014200 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014201 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014202 unsigned stride;
14203 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014204
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014205 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14206 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014207 DRM_PLANE_HELPER_NO_SCALING,
14208 DRM_PLANE_HELPER_NO_SCALING,
14209 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014210 if (ret)
14211 return ret;
14212
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014213 /* if we want to turn off the cursor ignore width and height */
14214 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014215 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014216
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014217 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014218 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014219 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14220 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014221 return -EINVAL;
14222 }
14223
Matt Roperea2c67b2014-12-23 10:41:52 -080014224 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14225 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014226 DRM_DEBUG_KMS("buffer is too small\n");
14227 return -ENOMEM;
14228 }
14229
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014230 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014231 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014232 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014233 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014234
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014235 /*
14236 * There's something wrong with the cursor on CHV pipe C.
14237 * If it straddles the left edge of the screen then
14238 * moving it away from the edge or disabling it often
14239 * results in a pipe underrun, and often that can lead to
14240 * dead pipe (constant underrun reported, and it scans
14241 * out just a solid color). To recover from that, the
14242 * display power well must be turned off and on again.
14243 * Refuse the put the cursor into that compromised position.
14244 */
14245 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14246 state->visible && state->base.crtc_x < 0) {
14247 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14248 return -EINVAL;
14249 }
14250
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014251 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014252}
14253
Matt Roperf4a2cf22014-12-01 15:40:12 -080014254static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014255intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014256 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014257{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14259
14260 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014261 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014262}
14263
14264static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014265intel_update_cursor_plane(struct drm_plane *plane,
14266 const struct intel_crtc_state *crtc_state,
14267 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014268{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014269 struct drm_crtc *crtc = crtc_state->base.crtc;
14270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014271 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014272 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014273 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014274
Matt Roperf4a2cf22014-12-01 15:40:12 -080014275 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014276 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014277 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014278 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014279 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014280 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014281
Gustavo Padovana912f122014-12-01 15:40:10 -080014282 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014283 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014284}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014285
Matt Roper3d7d6512014-06-10 08:28:13 -070014286static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14287 int pipe)
14288{
14289 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014290 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014291
14292 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14293 if (cursor == NULL)
14294 return NULL;
14295
Matt Roper8e7d6882015-01-21 16:35:41 -080014296 state = intel_create_plane_state(&cursor->base);
14297 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014298 kfree(cursor);
14299 return NULL;
14300 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014301 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014302
Matt Roper3d7d6512014-06-10 08:28:13 -070014303 cursor->can_scale = false;
14304 cursor->max_downscale = 1;
14305 cursor->pipe = pipe;
14306 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014307 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014308 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014309 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014310 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014311
14312 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014313 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014314 intel_cursor_formats,
14315 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014316 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014317
14318 if (INTEL_INFO(dev)->gen >= 4) {
14319 if (!dev->mode_config.rotation_property)
14320 dev->mode_config.rotation_property =
14321 drm_mode_create_rotation_property(dev,
14322 BIT(DRM_ROTATE_0) |
14323 BIT(DRM_ROTATE_180));
14324 if (dev->mode_config.rotation_property)
14325 drm_object_attach_property(&cursor->base.base,
14326 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014327 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014328 }
14329
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070014330 if (INTEL_INFO(dev)->gen >=9)
14331 state->scaler_id = -1;
14332
Matt Roperea2c67b2014-12-23 10:41:52 -080014333 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14334
Matt Roper3d7d6512014-06-10 08:28:13 -070014335 return &cursor->base;
14336}
14337
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014338static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14339 struct intel_crtc_state *crtc_state)
14340{
14341 int i;
14342 struct intel_scaler *intel_scaler;
14343 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14344
14345 for (i = 0; i < intel_crtc->num_scalers; i++) {
14346 intel_scaler = &scaler_state->scalers[i];
14347 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014348 intel_scaler->mode = PS_SCALER_MODE_DYN;
14349 }
14350
14351 scaler_state->scaler_id = -1;
14352}
14353
Hannes Ederb358d0a2008-12-18 21:18:47 +010014354static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014355{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014356 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014357 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014358 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014359 struct drm_plane *primary = NULL;
14360 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014361 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014362
Daniel Vetter955382f2013-09-19 14:05:45 +020014363 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014364 if (intel_crtc == NULL)
14365 return;
14366
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014367 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14368 if (!crtc_state)
14369 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014370 intel_crtc->config = crtc_state;
14371 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014372 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014373
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014374 /* initialize shared scalers */
14375 if (INTEL_INFO(dev)->gen >= 9) {
14376 if (pipe == PIPE_C)
14377 intel_crtc->num_scalers = 1;
14378 else
14379 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14380
14381 skl_init_scalers(dev, intel_crtc, crtc_state);
14382 }
14383
Matt Roper465c1202014-05-29 08:06:54 -070014384 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014385 if (!primary)
14386 goto fail;
14387
14388 cursor = intel_cursor_plane_create(dev, pipe);
14389 if (!cursor)
14390 goto fail;
14391
Matt Roper465c1202014-05-29 08:06:54 -070014392 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014393 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014394 if (ret)
14395 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014396
14397 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014398 for (i = 0; i < 256; i++) {
14399 intel_crtc->lut_r[i] = i;
14400 intel_crtc->lut_g[i] = i;
14401 intel_crtc->lut_b[i] = i;
14402 }
14403
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014404 /*
14405 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014406 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014407 */
Jesse Barnes80824002009-09-10 15:28:06 -070014408 intel_crtc->pipe = pipe;
14409 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014410 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014411 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014412 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014413 }
14414
Chris Wilson4b0e3332014-05-30 16:35:26 +030014415 intel_crtc->cursor_base = ~0;
14416 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014417 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014418
Ville Syrjälä852eb002015-06-24 22:00:07 +030014419 intel_crtc->wm.cxsr_allowed = true;
14420
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014421 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14422 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14423 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14424 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14425
Jesse Barnes79e53942008-11-07 14:24:08 -080014426 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014427
14428 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014429 return;
14430
14431fail:
14432 if (primary)
14433 drm_plane_cleanup(primary);
14434 if (cursor)
14435 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014436 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014437 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014438}
14439
Jesse Barnes752aa882013-10-31 18:55:49 +020014440enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14441{
14442 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014443 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014444
Rob Clark51fd3712013-11-19 12:10:12 -050014445 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014446
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014447 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014448 return INVALID_PIPE;
14449
14450 return to_intel_crtc(encoder->crtc)->pipe;
14451}
14452
Carl Worth08d7b3d2009-04-29 14:43:54 -070014453int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014454 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014455{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014456 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014457 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014458 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014459
Rob Clark7707e652014-07-17 23:30:04 -040014460 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014461
Rob Clark7707e652014-07-17 23:30:04 -040014462 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014463 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014464 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014465 }
14466
Rob Clark7707e652014-07-17 23:30:04 -040014467 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014468 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014469
Daniel Vetterc05422d2009-08-11 16:05:30 +020014470 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014471}
14472
Daniel Vetter66a92782012-07-12 20:08:18 +020014473static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014474{
Daniel Vetter66a92782012-07-12 20:08:18 +020014475 struct drm_device *dev = encoder->base.dev;
14476 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014477 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014478 int entry = 0;
14479
Damien Lespiaub2784e12014-08-05 11:29:37 +010014480 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014481 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014482 index_mask |= (1 << entry);
14483
Jesse Barnes79e53942008-11-07 14:24:08 -080014484 entry++;
14485 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014486
Jesse Barnes79e53942008-11-07 14:24:08 -080014487 return index_mask;
14488}
14489
Chris Wilson4d302442010-12-14 19:21:29 +000014490static bool has_edp_a(struct drm_device *dev)
14491{
14492 struct drm_i915_private *dev_priv = dev->dev_private;
14493
14494 if (!IS_MOBILE(dev))
14495 return false;
14496
14497 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14498 return false;
14499
Damien Lespiaue3589902014-02-07 19:12:50 +000014500 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014501 return false;
14502
14503 return true;
14504}
14505
Jesse Barnes84b4e042014-06-25 08:24:29 -070014506static bool intel_crt_present(struct drm_device *dev)
14507{
14508 struct drm_i915_private *dev_priv = dev->dev_private;
14509
Damien Lespiau884497e2013-12-03 13:56:23 +000014510 if (INTEL_INFO(dev)->gen >= 9)
14511 return false;
14512
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014513 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014514 return false;
14515
14516 if (IS_CHERRYVIEW(dev))
14517 return false;
14518
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014519 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14520 return false;
14521
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014522 /* DDI E can't be used if DDI A requires 4 lanes */
14523 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14524 return false;
14525
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014526 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014527 return false;
14528
14529 return true;
14530}
14531
Jesse Barnes79e53942008-11-07 14:24:08 -080014532static void intel_setup_outputs(struct drm_device *dev)
14533{
Eric Anholt725e30a2009-01-22 13:01:02 -080014534 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014535 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014536 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014537
Daniel Vetterc9093352013-06-06 22:22:47 +020014538 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014539
Jesse Barnes84b4e042014-06-25 08:24:29 -070014540 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014541 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014542
Vandana Kannanc776eb22014-08-19 12:05:01 +053014543 if (IS_BROXTON(dev)) {
14544 /*
14545 * FIXME: Broxton doesn't support port detection via the
14546 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14547 * detect the ports.
14548 */
14549 intel_ddi_init(dev, PORT_A);
14550 intel_ddi_init(dev, PORT_B);
14551 intel_ddi_init(dev, PORT_C);
14552 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014553 int found;
14554
Jesse Barnesde31fac2015-03-06 15:53:32 -080014555 /*
14556 * Haswell uses DDI functions to detect digital outputs.
14557 * On SKL pre-D0 the strap isn't connected, so we assume
14558 * it's there.
14559 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014560 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014561 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014562 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014563 intel_ddi_init(dev, PORT_A);
14564
14565 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14566 * register */
14567 found = I915_READ(SFUSE_STRAP);
14568
14569 if (found & SFUSE_STRAP_DDIB_DETECTED)
14570 intel_ddi_init(dev, PORT_B);
14571 if (found & SFUSE_STRAP_DDIC_DETECTED)
14572 intel_ddi_init(dev, PORT_C);
14573 if (found & SFUSE_STRAP_DDID_DETECTED)
14574 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014575 /*
14576 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14577 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014578 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014579 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14580 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14581 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14582 intel_ddi_init(dev, PORT_E);
14583
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014584 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014585 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014586 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014587
14588 if (has_edp_a(dev))
14589 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014590
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014591 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014592 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014593 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014594 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014595 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014596 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014597 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014598 }
14599
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014600 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014601 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014602
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014603 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014604 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014605
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014606 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014607 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014608
Daniel Vetter270b3042012-10-27 15:52:05 +020014609 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014610 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014611 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014612 /*
14613 * The DP_DETECTED bit is the latched state of the DDC
14614 * SDA pin at boot. However since eDP doesn't require DDC
14615 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14616 * eDP ports may have been muxed to an alternate function.
14617 * Thus we can't rely on the DP_DETECTED bit alone to detect
14618 * eDP ports. Consult the VBT as well as DP_DETECTED to
14619 * detect eDP ports.
14620 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014621 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014622 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014623 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14624 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014625 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014626 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014627
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014628 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014629 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014630 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14631 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014632 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014633 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014634
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014635 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014636 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014637 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14638 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14639 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14640 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014641 }
14642
Jani Nikula3cfca972013-08-27 15:12:26 +030014643 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014644 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014645 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014646
Paulo Zanonie2debe92013-02-18 19:00:27 -030014647 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014648 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014649 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014650 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014651 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014652 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014653 }
Ma Ling27185ae2009-08-24 13:50:23 +080014654
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014655 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014656 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014657 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014658
14659 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014660
Paulo Zanonie2debe92013-02-18 19:00:27 -030014661 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014662 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014663 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014664 }
Ma Ling27185ae2009-08-24 13:50:23 +080014665
Paulo Zanonie2debe92013-02-18 19:00:27 -030014666 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014667
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014668 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014669 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014670 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014671 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014672 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014673 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014674 }
Ma Ling27185ae2009-08-24 13:50:23 +080014675
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014676 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014677 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014678 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014679 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014680 intel_dvo_init(dev);
14681
Zhenyu Wang103a1962009-11-27 11:44:36 +080014682 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014683 intel_tv_init(dev);
14684
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014685 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014686
Damien Lespiaub2784e12014-08-05 11:29:37 +010014687 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014688 encoder->base.possible_crtcs = encoder->crtc_mask;
14689 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014690 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014691 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014692
Paulo Zanonidde86e22012-12-01 12:04:25 -020014693 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014694
14695 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014696}
14697
14698static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14699{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014700 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014701 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014702
Daniel Vetteref2d6332014-02-10 18:00:38 +010014703 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014704 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014705 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014706 drm_gem_object_unreference(&intel_fb->obj->base);
14707 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014708 kfree(intel_fb);
14709}
14710
14711static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014712 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014713 unsigned int *handle)
14714{
14715 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014716 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014717
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014718 if (obj->userptr.mm) {
14719 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14720 return -EINVAL;
14721 }
14722
Chris Wilson05394f32010-11-08 19:18:58 +000014723 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014724}
14725
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014726static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14727 struct drm_file *file,
14728 unsigned flags, unsigned color,
14729 struct drm_clip_rect *clips,
14730 unsigned num_clips)
14731{
14732 struct drm_device *dev = fb->dev;
14733 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14734 struct drm_i915_gem_object *obj = intel_fb->obj;
14735
14736 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014737 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014738 mutex_unlock(&dev->struct_mutex);
14739
14740 return 0;
14741}
14742
Jesse Barnes79e53942008-11-07 14:24:08 -080014743static const struct drm_framebuffer_funcs intel_fb_funcs = {
14744 .destroy = intel_user_framebuffer_destroy,
14745 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014746 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014747};
14748
Damien Lespiaub3218032015-02-27 11:15:18 +000014749static
14750u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14751 uint32_t pixel_format)
14752{
14753 u32 gen = INTEL_INFO(dev)->gen;
14754
14755 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014756 int cpp = drm_format_plane_cpp(pixel_format, 0);
14757
Damien Lespiaub3218032015-02-27 11:15:18 +000014758 /* "The stride in bytes must not exceed the of the size of 8K
14759 * pixels and 32K bytes."
14760 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014761 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014762 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014763 return 32*1024;
14764 } else if (gen >= 4) {
14765 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14766 return 16*1024;
14767 else
14768 return 32*1024;
14769 } else if (gen >= 3) {
14770 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14771 return 8*1024;
14772 else
14773 return 16*1024;
14774 } else {
14775 /* XXX DSPC is limited to 4k tiled */
14776 return 8*1024;
14777 }
14778}
14779
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014780static int intel_framebuffer_init(struct drm_device *dev,
14781 struct intel_framebuffer *intel_fb,
14782 struct drm_mode_fb_cmd2 *mode_cmd,
14783 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014784{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014785 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014786 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014787 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014788 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014789
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014790 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14791
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014792 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14793 /* Enforce that fb modifier and tiling mode match, but only for
14794 * X-tiled. This is needed for FBC. */
14795 if (!!(obj->tiling_mode == I915_TILING_X) !=
14796 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14797 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14798 return -EINVAL;
14799 }
14800 } else {
14801 if (obj->tiling_mode == I915_TILING_X)
14802 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14803 else if (obj->tiling_mode == I915_TILING_Y) {
14804 DRM_DEBUG("No Y tiling for legacy addfb\n");
14805 return -EINVAL;
14806 }
14807 }
14808
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014809 /* Passed in modifier sanity checking. */
14810 switch (mode_cmd->modifier[0]) {
14811 case I915_FORMAT_MOD_Y_TILED:
14812 case I915_FORMAT_MOD_Yf_TILED:
14813 if (INTEL_INFO(dev)->gen < 9) {
14814 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14815 mode_cmd->modifier[0]);
14816 return -EINVAL;
14817 }
14818 case DRM_FORMAT_MOD_NONE:
14819 case I915_FORMAT_MOD_X_TILED:
14820 break;
14821 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014822 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14823 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014824 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014825 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014826
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014827 stride_alignment = intel_fb_stride_alignment(dev_priv,
14828 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014829 mode_cmd->pixel_format);
14830 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14831 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14832 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014834 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014835
Damien Lespiaub3218032015-02-27 11:15:18 +000014836 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14837 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014838 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014839 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14840 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014841 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014842 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014843 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014844 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014845
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014846 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014847 mode_cmd->pitches[0] != obj->stride) {
14848 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14849 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014850 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014851 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014852
Ville Syrjälä57779d02012-10-31 17:50:14 +020014853 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014854 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014855 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014856 case DRM_FORMAT_RGB565:
14857 case DRM_FORMAT_XRGB8888:
14858 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014859 break;
14860 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014861 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014862 DRM_DEBUG("unsupported pixel format: %s\n",
14863 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014864 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014865 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014866 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014867 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014868 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14869 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014870 DRM_DEBUG("unsupported pixel format: %s\n",
14871 drm_get_format_name(mode_cmd->pixel_format));
14872 return -EINVAL;
14873 }
14874 break;
14875 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014876 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014877 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014878 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014879 DRM_DEBUG("unsupported pixel format: %s\n",
14880 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014881 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014882 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014883 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014884 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014885 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014886 DRM_DEBUG("unsupported pixel format: %s\n",
14887 drm_get_format_name(mode_cmd->pixel_format));
14888 return -EINVAL;
14889 }
14890 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014891 case DRM_FORMAT_YUYV:
14892 case DRM_FORMAT_UYVY:
14893 case DRM_FORMAT_YVYU:
14894 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014895 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014896 DRM_DEBUG("unsupported pixel format: %s\n",
14897 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014899 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014900 break;
14901 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014902 DRM_DEBUG("unsupported pixel format: %s\n",
14903 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014904 return -EINVAL;
14905 }
14906
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014907 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14908 if (mode_cmd->offsets[0] != 0)
14909 return -EINVAL;
14910
Damien Lespiauec2c9812015-01-20 12:51:45 +000014911 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014912 mode_cmd->pixel_format,
14913 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014914 /* FIXME drm helper for size checks (especially planar formats)? */
14915 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14916 return -EINVAL;
14917
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014918 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14919 intel_fb->obj = obj;
14920
Jesse Barnes79e53942008-11-07 14:24:08 -080014921 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14922 if (ret) {
14923 DRM_ERROR("framebuffer init failed %d\n", ret);
14924 return ret;
14925 }
14926
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014927 intel_fb->obj->framebuffer_references++;
14928
Jesse Barnes79e53942008-11-07 14:24:08 -080014929 return 0;
14930}
14931
Jesse Barnes79e53942008-11-07 14:24:08 -080014932static struct drm_framebuffer *
14933intel_user_framebuffer_create(struct drm_device *dev,
14934 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014935 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014936{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014937 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014938 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014939 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014940
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014941 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014942 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014943 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014944 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014945
Daniel Vetter92907cb2015-11-23 09:04:05 +010014946 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014947 if (IS_ERR(fb))
14948 drm_gem_object_unreference_unlocked(&obj->base);
14949
14950 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014951}
14952
Daniel Vetter06957262015-08-10 13:34:08 +020014953#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014954static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014955{
14956}
14957#endif
14958
Jesse Barnes79e53942008-11-07 14:24:08 -080014959static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014960 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014961 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014962 .atomic_check = intel_atomic_check,
14963 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014964 .atomic_state_alloc = intel_atomic_state_alloc,
14965 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014966};
14967
Jesse Barnese70236a2009-09-21 10:42:27 -070014968/* Set up chip specific display functions */
14969static void intel_init_display(struct drm_device *dev)
14970{
14971 struct drm_i915_private *dev_priv = dev->dev_private;
14972
Daniel Vetteree9300b2013-06-03 22:40:22 +020014973 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14974 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014975 else if (IS_CHERRYVIEW(dev))
14976 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014977 else if (IS_VALLEYVIEW(dev))
14978 dev_priv->display.find_dpll = vlv_find_best_dpll;
14979 else if (IS_PINEVIEW(dev))
14980 dev_priv->display.find_dpll = pnv_find_best_dpll;
14981 else
14982 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14983
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014984 if (INTEL_INFO(dev)->gen >= 9) {
14985 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014986 dev_priv->display.get_initial_plane_config =
14987 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014988 dev_priv->display.crtc_compute_clock =
14989 haswell_crtc_compute_clock;
14990 dev_priv->display.crtc_enable = haswell_crtc_enable;
14991 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014992 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014993 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014994 dev_priv->display.get_initial_plane_config =
14995 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014996 dev_priv->display.crtc_compute_clock =
14997 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014998 dev_priv->display.crtc_enable = haswell_crtc_enable;
14999 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030015000 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015001 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015002 dev_priv->display.get_initial_plane_config =
15003 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015004 dev_priv->display.crtc_compute_clock =
15005 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015006 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15007 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080015008 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015009 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015010 dev_priv->display.get_initial_plane_config =
15011 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015012 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015013 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15014 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015015 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015016 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015017 dev_priv->display.get_initial_plane_config =
15018 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015019 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015020 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15021 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015022 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015023
Jesse Barnese70236a2009-09-21 10:42:27 -070015024 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015025 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015026 dev_priv->display.get_display_clock_speed =
15027 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015028 else if (IS_BROXTON(dev))
15029 dev_priv->display.get_display_clock_speed =
15030 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015031 else if (IS_BROADWELL(dev))
15032 dev_priv->display.get_display_clock_speed =
15033 broadwell_get_display_clock_speed;
15034 else if (IS_HASWELL(dev))
15035 dev_priv->display.get_display_clock_speed =
15036 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015037 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015038 dev_priv->display.get_display_clock_speed =
15039 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015040 else if (IS_GEN5(dev))
15041 dev_priv->display.get_display_clock_speed =
15042 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015043 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015044 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015045 dev_priv->display.get_display_clock_speed =
15046 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015047 else if (IS_GM45(dev))
15048 dev_priv->display.get_display_clock_speed =
15049 gm45_get_display_clock_speed;
15050 else if (IS_CRESTLINE(dev))
15051 dev_priv->display.get_display_clock_speed =
15052 i965gm_get_display_clock_speed;
15053 else if (IS_PINEVIEW(dev))
15054 dev_priv->display.get_display_clock_speed =
15055 pnv_get_display_clock_speed;
15056 else if (IS_G33(dev) || IS_G4X(dev))
15057 dev_priv->display.get_display_clock_speed =
15058 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015059 else if (IS_I915G(dev))
15060 dev_priv->display.get_display_clock_speed =
15061 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015062 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015063 dev_priv->display.get_display_clock_speed =
15064 i9xx_misc_get_display_clock_speed;
15065 else if (IS_I915GM(dev))
15066 dev_priv->display.get_display_clock_speed =
15067 i915gm_get_display_clock_speed;
15068 else if (IS_I865G(dev))
15069 dev_priv->display.get_display_clock_speed =
15070 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015071 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015072 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015073 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015074 else { /* 830 */
15075 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015076 dev_priv->display.get_display_clock_speed =
15077 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015078 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015079
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015080 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015081 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015082 } else if (IS_GEN6(dev)) {
15083 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015084 } else if (IS_IVYBRIDGE(dev)) {
15085 /* FIXME: detect B0+ stepping and use auto training */
15086 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015087 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015088 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015089 if (IS_BROADWELL(dev)) {
15090 dev_priv->display.modeset_commit_cdclk =
15091 broadwell_modeset_commit_cdclk;
15092 dev_priv->display.modeset_calc_cdclk =
15093 broadwell_modeset_calc_cdclk;
15094 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015095 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015096 dev_priv->display.modeset_commit_cdclk =
15097 valleyview_modeset_commit_cdclk;
15098 dev_priv->display.modeset_calc_cdclk =
15099 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015100 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015101 dev_priv->display.modeset_commit_cdclk =
15102 broxton_modeset_commit_cdclk;
15103 dev_priv->display.modeset_calc_cdclk =
15104 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015105 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015106
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015107 switch (INTEL_INFO(dev)->gen) {
15108 case 2:
15109 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15110 break;
15111
15112 case 3:
15113 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15114 break;
15115
15116 case 4:
15117 case 5:
15118 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15119 break;
15120
15121 case 6:
15122 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15123 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015124 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015125 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015126 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15127 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015128 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015129 /* Drop through - unsupported since execlist only. */
15130 default:
15131 /* Default just returns -ENODEV to indicate unsupported */
15132 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015133 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015134
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015135 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015136}
15137
Jesse Barnesb690e962010-07-19 13:53:12 -070015138/*
15139 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15140 * resume, or other times. This quirk makes sure that's the case for
15141 * affected systems.
15142 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015143static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015144{
15145 struct drm_i915_private *dev_priv = dev->dev_private;
15146
15147 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015148 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015149}
15150
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015151static void quirk_pipeb_force(struct drm_device *dev)
15152{
15153 struct drm_i915_private *dev_priv = dev->dev_private;
15154
15155 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15156 DRM_INFO("applying pipe b force quirk\n");
15157}
15158
Keith Packard435793d2011-07-12 14:56:22 -070015159/*
15160 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15161 */
15162static void quirk_ssc_force_disable(struct drm_device *dev)
15163{
15164 struct drm_i915_private *dev_priv = dev->dev_private;
15165 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015166 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015167}
15168
Carsten Emde4dca20e2012-03-15 15:56:26 +010015169/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015170 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15171 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015172 */
15173static void quirk_invert_brightness(struct drm_device *dev)
15174{
15175 struct drm_i915_private *dev_priv = dev->dev_private;
15176 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015177 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015178}
15179
Scot Doyle9c72cc62014-07-03 23:27:50 +000015180/* Some VBT's incorrectly indicate no backlight is present */
15181static void quirk_backlight_present(struct drm_device *dev)
15182{
15183 struct drm_i915_private *dev_priv = dev->dev_private;
15184 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15185 DRM_INFO("applying backlight present quirk\n");
15186}
15187
Jesse Barnesb690e962010-07-19 13:53:12 -070015188struct intel_quirk {
15189 int device;
15190 int subsystem_vendor;
15191 int subsystem_device;
15192 void (*hook)(struct drm_device *dev);
15193};
15194
Egbert Eich5f85f172012-10-14 15:46:38 +020015195/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15196struct intel_dmi_quirk {
15197 void (*hook)(struct drm_device *dev);
15198 const struct dmi_system_id (*dmi_id_list)[];
15199};
15200
15201static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15202{
15203 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15204 return 1;
15205}
15206
15207static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15208 {
15209 .dmi_id_list = &(const struct dmi_system_id[]) {
15210 {
15211 .callback = intel_dmi_reverse_brightness,
15212 .ident = "NCR Corporation",
15213 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15214 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15215 },
15216 },
15217 { } /* terminating entry */
15218 },
15219 .hook = quirk_invert_brightness,
15220 },
15221};
15222
Ben Widawskyc43b5632012-04-16 14:07:40 -070015223static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015224 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15225 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15226
Jesse Barnesb690e962010-07-19 13:53:12 -070015227 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15228 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15229
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015230 /* 830 needs to leave pipe A & dpll A up */
15231 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15232
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015233 /* 830 needs to leave pipe B & dpll B up */
15234 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15235
Keith Packard435793d2011-07-12 14:56:22 -070015236 /* Lenovo U160 cannot use SSC on LVDS */
15237 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015238
15239 /* Sony Vaio Y cannot use SSC on LVDS */
15240 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015241
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015242 /* Acer Aspire 5734Z must invert backlight brightness */
15243 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15244
15245 /* Acer/eMachines G725 */
15246 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15247
15248 /* Acer/eMachines e725 */
15249 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15250
15251 /* Acer/Packard Bell NCL20 */
15252 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15253
15254 /* Acer Aspire 4736Z */
15255 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015256
15257 /* Acer Aspire 5336 */
15258 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015259
15260 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15261 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015262
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015263 /* Acer C720 Chromebook (Core i3 4005U) */
15264 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15265
jens steinb2a96012014-10-28 20:25:53 +010015266 /* Apple Macbook 2,1 (Core 2 T7400) */
15267 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15268
Jani Nikula1b9448b2015-11-05 11:49:59 +020015269 /* Apple Macbook 4,1 */
15270 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15271
Scot Doyled4967d82014-07-03 23:27:52 +000015272 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15273 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015274
15275 /* HP Chromebook 14 (Celeron 2955U) */
15276 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015277
15278 /* Dell Chromebook 11 */
15279 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015280
15281 /* Dell Chromebook 11 (2015 version) */
15282 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015283};
15284
15285static void intel_init_quirks(struct drm_device *dev)
15286{
15287 struct pci_dev *d = dev->pdev;
15288 int i;
15289
15290 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15291 struct intel_quirk *q = &intel_quirks[i];
15292
15293 if (d->device == q->device &&
15294 (d->subsystem_vendor == q->subsystem_vendor ||
15295 q->subsystem_vendor == PCI_ANY_ID) &&
15296 (d->subsystem_device == q->subsystem_device ||
15297 q->subsystem_device == PCI_ANY_ID))
15298 q->hook(dev);
15299 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015300 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15301 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15302 intel_dmi_quirks[i].hook(dev);
15303 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015304}
15305
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015306/* Disable the VGA plane that we never use */
15307static void i915_disable_vga(struct drm_device *dev)
15308{
15309 struct drm_i915_private *dev_priv = dev->dev_private;
15310 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015311 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015312
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015313 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015314 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015315 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015316 sr1 = inb(VGA_SR_DATA);
15317 outb(sr1 | 1<<5, VGA_SR_DATA);
15318 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15319 udelay(300);
15320
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015321 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015322 POSTING_READ(vga_reg);
15323}
15324
Daniel Vetterf8175862012-04-10 15:50:11 +020015325void intel_modeset_init_hw(struct drm_device *dev)
15326{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015327 struct drm_i915_private *dev_priv = dev->dev_private;
15328
Ville Syrjäläb6283052015-06-03 15:45:07 +030015329 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015330
15331 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15332
Daniel Vetterf8175862012-04-10 15:50:11 +020015333 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015334 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015335}
15336
Matt Roperd93c0372015-12-03 11:37:41 -080015337/*
15338 * Calculate what we think the watermarks should be for the state we've read
15339 * out of the hardware and then immediately program those watermarks so that
15340 * we ensure the hardware settings match our internal state.
15341 *
15342 * We can calculate what we think WM's should be by creating a duplicate of the
15343 * current state (which was constructed during hardware readout) and running it
15344 * through the atomic check code to calculate new watermark values in the
15345 * state object.
15346 */
15347static void sanitize_watermarks(struct drm_device *dev)
15348{
15349 struct drm_i915_private *dev_priv = to_i915(dev);
15350 struct drm_atomic_state *state;
15351 struct drm_crtc *crtc;
15352 struct drm_crtc_state *cstate;
15353 struct drm_modeset_acquire_ctx ctx;
15354 int ret;
15355 int i;
15356
15357 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015358 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015359 return;
15360
15361 /*
15362 * We need to hold connection_mutex before calling duplicate_state so
15363 * that the connector loop is protected.
15364 */
15365 drm_modeset_acquire_init(&ctx, 0);
15366retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015367 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015368 if (ret == -EDEADLK) {
15369 drm_modeset_backoff(&ctx);
15370 goto retry;
15371 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015372 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015373 }
15374
15375 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15376 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015377 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015378
Matt Ropered4a6a72016-02-23 17:20:13 -080015379 /*
15380 * Hardware readout is the only time we don't want to calculate
15381 * intermediate watermarks (since we don't trust the current
15382 * watermarks).
15383 */
15384 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15385
Matt Roperd93c0372015-12-03 11:37:41 -080015386 ret = intel_atomic_check(dev, state);
15387 if (ret) {
15388 /*
15389 * If we fail here, it means that the hardware appears to be
15390 * programmed in a way that shouldn't be possible, given our
15391 * understanding of watermark requirements. This might mean a
15392 * mistake in the hardware readout code or a mistake in the
15393 * watermark calculations for a given platform. Raise a WARN
15394 * so that this is noticeable.
15395 *
15396 * If this actually happens, we'll have to just leave the
15397 * BIOS-programmed watermarks untouched and hope for the best.
15398 */
15399 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015400 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015401 }
15402
15403 /* Write calculated watermark values back */
15404 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15405 for_each_crtc_in_state(state, crtc, cstate, i) {
15406 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15407
Matt Ropered4a6a72016-02-23 17:20:13 -080015408 cs->wm.need_postvbl_update = true;
15409 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015410 }
15411
15412 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015413fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015414 drm_modeset_drop_locks(&ctx);
15415 drm_modeset_acquire_fini(&ctx);
15416}
15417
Jesse Barnes79e53942008-11-07 14:24:08 -080015418void intel_modeset_init(struct drm_device *dev)
15419{
Jesse Barnes652c3932009-08-17 13:31:43 -070015420 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015421 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015422 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015423 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015424
15425 drm_mode_config_init(dev);
15426
15427 dev->mode_config.min_width = 0;
15428 dev->mode_config.min_height = 0;
15429
Dave Airlie019d96c2011-09-29 16:20:42 +010015430 dev->mode_config.preferred_depth = 24;
15431 dev->mode_config.prefer_shadow = 1;
15432
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015433 dev->mode_config.allow_fb_modifiers = true;
15434
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015435 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015436
Jesse Barnesb690e962010-07-19 13:53:12 -070015437 intel_init_quirks(dev);
15438
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015439 intel_init_pm(dev);
15440
Ben Widawskye3c74752013-04-05 13:12:39 -070015441 if (INTEL_INFO(dev)->num_pipes == 0)
15442 return;
15443
Lukas Wunner69f92f62015-07-15 13:57:35 +020015444 /*
15445 * There may be no VBT; and if the BIOS enabled SSC we can
15446 * just keep using it to avoid unnecessary flicker. Whereas if the
15447 * BIOS isn't using it, don't assume it will work even if the VBT
15448 * indicates as much.
15449 */
15450 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15451 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15452 DREF_SSC1_ENABLE);
15453
15454 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15455 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15456 bios_lvds_use_ssc ? "en" : "dis",
15457 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15458 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15459 }
15460 }
15461
Jesse Barnese70236a2009-09-21 10:42:27 -070015462 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015463 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015464
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015465 if (IS_GEN2(dev)) {
15466 dev->mode_config.max_width = 2048;
15467 dev->mode_config.max_height = 2048;
15468 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015469 dev->mode_config.max_width = 4096;
15470 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015471 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015472 dev->mode_config.max_width = 8192;
15473 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015474 }
Damien Lespiau068be562014-03-28 14:17:49 +000015475
Ville Syrjälädc41c152014-08-13 11:57:05 +030015476 if (IS_845G(dev) || IS_I865G(dev)) {
15477 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15478 dev->mode_config.cursor_height = 1023;
15479 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015480 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15481 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15482 } else {
15483 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15484 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15485 }
15486
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015487 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015488
Zhao Yakui28c97732009-10-09 11:39:41 +080015489 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015490 INTEL_INFO(dev)->num_pipes,
15491 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015492
Damien Lespiau055e3932014-08-18 13:49:10 +010015493 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015494 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015495 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015496 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015497 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015498 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015499 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015500 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015501 }
15502
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015503 intel_update_czclk(dev_priv);
15504 intel_update_cdclk(dev);
15505
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015506 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015507
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015508 /* Just disable it once at startup */
15509 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015510 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015511
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015512 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015513 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015514 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015515
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015516 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015517 struct intel_initial_plane_config plane_config = {};
15518
Jesse Barnes46f297f2014-03-07 08:57:48 -080015519 if (!crtc->active)
15520 continue;
15521
Jesse Barnes46f297f2014-03-07 08:57:48 -080015522 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015523 * Note that reserving the BIOS fb up front prevents us
15524 * from stuffing other stolen allocations like the ring
15525 * on top. This prevents some ugliness at boot time, and
15526 * can even allow for smooth boot transitions if the BIOS
15527 * fb is large enough for the active pipe configuration.
15528 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015529 dev_priv->display.get_initial_plane_config(crtc,
15530 &plane_config);
15531
15532 /*
15533 * If the fb is shared between multiple heads, we'll
15534 * just get the first one.
15535 */
15536 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015537 }
Matt Roperd93c0372015-12-03 11:37:41 -080015538
15539 /*
15540 * Make sure hardware watermarks really match the state we read out.
15541 * Note that we need to do this after reconstructing the BIOS fb's
15542 * since the watermark calculation done here will use pstate->fb.
15543 */
15544 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015545}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015546
Daniel Vetter7fad7982012-07-04 17:51:47 +020015547static void intel_enable_pipe_a(struct drm_device *dev)
15548{
15549 struct intel_connector *connector;
15550 struct drm_connector *crt = NULL;
15551 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015552 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015553
15554 /* We can't just switch on the pipe A, we need to set things up with a
15555 * proper mode and output configuration. As a gross hack, enable pipe A
15556 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015557 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015558 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15559 crt = &connector->base;
15560 break;
15561 }
15562 }
15563
15564 if (!crt)
15565 return;
15566
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015567 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015568 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015569}
15570
Daniel Vetterfa555832012-10-10 23:14:00 +020015571static bool
15572intel_check_plane_mapping(struct intel_crtc *crtc)
15573{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015574 struct drm_device *dev = crtc->base.dev;
15575 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015576 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015577
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015578 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015579 return true;
15580
Ville Syrjälä649636e2015-09-22 19:50:01 +030015581 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015582
15583 if ((val & DISPLAY_PLANE_ENABLE) &&
15584 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15585 return false;
15586
15587 return true;
15588}
15589
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015590static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15591{
15592 struct drm_device *dev = crtc->base.dev;
15593 struct intel_encoder *encoder;
15594
15595 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15596 return true;
15597
15598 return false;
15599}
15600
Ville Syrjälädd756192016-02-17 21:28:45 +020015601static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15602{
15603 struct drm_device *dev = encoder->base.dev;
15604 struct intel_connector *connector;
15605
15606 for_each_connector_on_encoder(dev, &encoder->base, connector)
15607 return true;
15608
15609 return false;
15610}
15611
Daniel Vetter24929352012-07-02 20:28:59 +020015612static void intel_sanitize_crtc(struct intel_crtc *crtc)
15613{
15614 struct drm_device *dev = crtc->base.dev;
15615 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015616 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015617
Daniel Vetter24929352012-07-02 20:28:59 +020015618 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015619 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15620
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015621 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015622 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015623 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015624 struct intel_plane *plane;
15625
Daniel Vetter96256042015-02-13 21:03:42 +010015626 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015627
15628 /* Disable everything but the primary plane */
15629 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15630 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15631 continue;
15632
15633 plane->disable_plane(&plane->base, &crtc->base);
15634 }
Daniel Vetter96256042015-02-13 21:03:42 +010015635 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015636
Daniel Vetter24929352012-07-02 20:28:59 +020015637 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015638 * disable the crtc (and hence change the state) if it is wrong. Note
15639 * that gen4+ has a fixed plane -> pipe mapping. */
15640 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015641 bool plane;
15642
Daniel Vetter24929352012-07-02 20:28:59 +020015643 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15644 crtc->base.base.id);
15645
15646 /* Pipe has the wrong plane attached and the plane is active.
15647 * Temporarily change the plane mapping and disable everything
15648 * ... */
15649 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015650 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015651 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015652 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015653 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015654 }
Daniel Vetter24929352012-07-02 20:28:59 +020015655
Daniel Vetter7fad7982012-07-04 17:51:47 +020015656 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15657 crtc->pipe == PIPE_A && !crtc->active) {
15658 /* BIOS forgot to enable pipe A, this mostly happens after
15659 * resume. Force-enable the pipe to fix this, the update_dpms
15660 * call below we restore the pipe to the right state, but leave
15661 * the required bits on. */
15662 intel_enable_pipe_a(dev);
15663 }
15664
Daniel Vetter24929352012-07-02 20:28:59 +020015665 /* Adjust the state of the output pipe according to whether we
15666 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015667 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015668 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015669
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015670 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015671 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015672
15673 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015674 * functions or because of calls to intel_crtc_disable_noatomic,
15675 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015676 * pipe A quirk. */
15677 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15678 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015679 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015680 crtc->active ? "enabled" : "disabled");
15681
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015682 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015683 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015684 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015685 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015686 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015687
15688 /* Because we only establish the connector -> encoder ->
15689 * crtc links if something is active, this means the
15690 * crtc is now deactivated. Break the links. connector
15691 * -> encoder links are only establish when things are
15692 * actually up, hence no need to break them. */
15693 WARN_ON(crtc->active);
15694
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015695 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015696 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015697 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015698
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015699 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015700 /*
15701 * We start out with underrun reporting disabled to avoid races.
15702 * For correct bookkeeping mark this on active crtcs.
15703 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015704 * Also on gmch platforms we dont have any hardware bits to
15705 * disable the underrun reporting. Which means we need to start
15706 * out with underrun reporting disabled also on inactive pipes,
15707 * since otherwise we'll complain about the garbage we read when
15708 * e.g. coming up after runtime pm.
15709 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015710 * No protection against concurrent access is required - at
15711 * worst a fifo underrun happens which also sets this to false.
15712 */
15713 crtc->cpu_fifo_underrun_disabled = true;
15714 crtc->pch_fifo_underrun_disabled = true;
15715 }
Daniel Vetter24929352012-07-02 20:28:59 +020015716}
15717
15718static void intel_sanitize_encoder(struct intel_encoder *encoder)
15719{
15720 struct intel_connector *connector;
15721 struct drm_device *dev = encoder->base.dev;
15722
15723 /* We need to check both for a crtc link (meaning that the
15724 * encoder is active and trying to read from a pipe) and the
15725 * pipe itself being active. */
15726 bool has_active_crtc = encoder->base.crtc &&
15727 to_intel_crtc(encoder->base.crtc)->active;
15728
Ville Syrjälädd756192016-02-17 21:28:45 +020015729 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015730 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15731 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015732 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015733
15734 /* Connector is active, but has no active pipe. This is
15735 * fallout from our resume register restoring. Disable
15736 * the encoder manually again. */
15737 if (encoder->base.crtc) {
15738 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15739 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015740 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015741 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015742 if (encoder->post_disable)
15743 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015744 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015745 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015746
15747 /* Inconsistent output/port/pipe state happens presumably due to
15748 * a bug in one of the get_hw_state functions. Or someplace else
15749 * in our code, like the register restore mess on resume. Clamp
15750 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015751 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015752 if (connector->encoder != encoder)
15753 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015754 connector->base.dpms = DRM_MODE_DPMS_OFF;
15755 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015756 }
15757 }
15758 /* Enabled encoders without active connectors will be fixed in
15759 * the crtc fixup. */
15760}
15761
Imre Deak04098752014-02-18 00:02:16 +020015762void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015763{
15764 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015765 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015766
Imre Deak04098752014-02-18 00:02:16 +020015767 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15768 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15769 i915_disable_vga(dev);
15770 }
15771}
15772
15773void i915_redisable_vga(struct drm_device *dev)
15774{
15775 struct drm_i915_private *dev_priv = dev->dev_private;
15776
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015777 /* This function can be called both from intel_modeset_setup_hw_state or
15778 * at a very early point in our resume sequence, where the power well
15779 * structures are not yet restored. Since this function is at a very
15780 * paranoid "someone might have enabled VGA while we were not looking"
15781 * level, just check if the power well is enabled instead of trying to
15782 * follow the "don't touch the power well if we don't need it" policy
15783 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015784 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015785 return;
15786
Imre Deak04098752014-02-18 00:02:16 +020015787 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015788
15789 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015790}
15791
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015792static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015793{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015794 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015795
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015796 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015797}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015798
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015799/* FIXME read out full plane state for all planes */
15800static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015801{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015802 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015803 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015804 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015805
Matt Roper19b8d382015-09-24 15:53:17 -070015806 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015807 primary_get_hw_state(to_intel_plane(primary));
15808
15809 if (plane_state->visible)
15810 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015811}
15812
Daniel Vetter30e984d2013-06-05 13:34:17 +020015813static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015814{
15815 struct drm_i915_private *dev_priv = dev->dev_private;
15816 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015817 struct intel_crtc *crtc;
15818 struct intel_encoder *encoder;
15819 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015820 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015821
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015822 dev_priv->active_crtcs = 0;
15823
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015824 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015825 struct intel_crtc_state *crtc_state = crtc->config;
15826 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015827
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015828 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15829 memset(crtc_state, 0, sizeof(*crtc_state));
15830 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015831
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015832 crtc_state->base.active = crtc_state->base.enable =
15833 dev_priv->display.get_pipe_config(crtc, crtc_state);
15834
15835 crtc->base.enabled = crtc_state->base.enable;
15836 crtc->active = crtc_state->base.active;
15837
15838 if (crtc_state->base.active) {
15839 dev_priv->active_crtcs |= 1 << crtc->pipe;
15840
15841 if (IS_BROADWELL(dev_priv)) {
15842 pixclk = ilk_pipe_pixel_rate(crtc_state);
15843
15844 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15845 if (crtc_state->ips_enabled)
15846 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15847 } else if (IS_VALLEYVIEW(dev_priv) ||
15848 IS_CHERRYVIEW(dev_priv) ||
15849 IS_BROXTON(dev_priv))
15850 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15851 else
15852 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15853 }
15854
15855 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015856
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015857 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015858
15859 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15860 crtc->base.base.id,
15861 crtc->active ? "enabled" : "disabled");
15862 }
15863
Daniel Vetter53589012013-06-05 13:34:16 +020015864 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15865 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15866
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015867 pll->on = pll->get_hw_state(dev_priv, pll,
15868 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015869 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015870 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015871 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015872 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015873 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015874 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015875 }
Daniel Vetter53589012013-06-05 13:34:16 +020015876 }
Daniel Vetter53589012013-06-05 13:34:16 +020015877
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015878 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015879 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015880
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015881 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015882 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015883 }
15884
Damien Lespiaub2784e12014-08-05 11:29:37 +010015885 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015886 pipe = 0;
15887
15888 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015889 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15890 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015891 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015892 } else {
15893 encoder->base.crtc = NULL;
15894 }
15895
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015896 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015897 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015898 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015899 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015900 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015901 }
15902
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015903 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015904 if (connector->get_hw_state(connector)) {
15905 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015906
15907 encoder = connector->encoder;
15908 connector->base.encoder = &encoder->base;
15909
15910 if (encoder->base.crtc &&
15911 encoder->base.crtc->state->active) {
15912 /*
15913 * This has to be done during hardware readout
15914 * because anything calling .crtc_disable may
15915 * rely on the connector_mask being accurate.
15916 */
15917 encoder->base.crtc->state->connector_mask |=
15918 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015919 encoder->base.crtc->state->encoder_mask |=
15920 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015921 }
15922
Daniel Vetter24929352012-07-02 20:28:59 +020015923 } else {
15924 connector->base.dpms = DRM_MODE_DPMS_OFF;
15925 connector->base.encoder = NULL;
15926 }
15927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15928 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015929 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015930 connector->base.encoder ? "enabled" : "disabled");
15931 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015932
15933 for_each_intel_crtc(dev, crtc) {
15934 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15935
15936 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15937 if (crtc->base.state->active) {
15938 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15939 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15940 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15941
15942 /*
15943 * The initial mode needs to be set in order to keep
15944 * the atomic core happy. It wants a valid mode if the
15945 * crtc's enabled, so we do the above call.
15946 *
15947 * At this point some state updated by the connectors
15948 * in their ->detect() callback has not run yet, so
15949 * no recalculation can be done yet.
15950 *
15951 * Even if we could do a recalculation and modeset
15952 * right now it would cause a double modeset if
15953 * fbdev or userspace chooses a different initial mode.
15954 *
15955 * If that happens, someone indicated they wanted a
15956 * mode change, which means it's safe to do a full
15957 * recalculation.
15958 */
15959 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015960
15961 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15962 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015963 }
15964 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015965}
15966
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015967/* Scan out the current hw modeset state,
15968 * and sanitizes it to the current state
15969 */
15970static void
15971intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015972{
15973 struct drm_i915_private *dev_priv = dev->dev_private;
15974 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015975 struct intel_crtc *crtc;
15976 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015977 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015978
15979 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015980
15981 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015982 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015983 intel_sanitize_encoder(encoder);
15984 }
15985
Damien Lespiau055e3932014-08-18 13:49:10 +010015986 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015987 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15988 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015989 intel_dump_pipe_config(crtc, crtc->config,
15990 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015991 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015992
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015993 intel_modeset_update_connector_atomic_state(dev);
15994
Daniel Vetter35c95372013-07-17 06:55:04 +020015995 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15996 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15997
15998 if (!pll->on || pll->active)
15999 continue;
16000
16001 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16002
16003 pll->disable(dev_priv, pll);
16004 pll->on = false;
16005 }
16006
Wayne Boyer666a4532015-12-09 12:29:35 -080016007 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016008 vlv_wm_get_hw_state(dev);
16009 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016010 skl_wm_get_hw_state(dev);
16011 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016012 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016013
16014 for_each_intel_crtc(dev, crtc) {
16015 unsigned long put_domains;
16016
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016017 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016018 if (WARN_ON(put_domains))
16019 modeset_put_power_domains(dev_priv, put_domains);
16020 }
16021 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016022
16023 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016024}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016025
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016026void intel_display_resume(struct drm_device *dev)
16027{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016028 struct drm_i915_private *dev_priv = to_i915(dev);
16029 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16030 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016031 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016032 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016033
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016034 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016035
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016036 /*
16037 * This is a cludge because with real atomic modeset mode_config.mutex
16038 * won't be taken. Unfortunately some probed state like
16039 * audio_codec_enable is still protected by mode_config.mutex, so lock
16040 * it here for now.
16041 */
16042 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016043 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016044
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016045retry:
16046 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016047
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016048 if (ret == 0 && !setup) {
16049 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016050
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016051 intel_modeset_setup_hw_state(dev);
16052 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016053 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016054
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016055 if (ret == 0 && state) {
16056 struct drm_crtc_state *crtc_state;
16057 struct drm_crtc *crtc;
16058 int i;
16059
16060 state->acquire_ctx = &ctx;
16061
16062 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16063 /*
16064 * Force recalculation even if we restore
16065 * current state. With fast modeset this may not result
16066 * in a modeset when the state is compatible.
16067 */
16068 crtc_state->mode_changed = true;
16069 }
16070
16071 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016072 }
16073
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016074 if (ret == -EDEADLK) {
16075 drm_modeset_backoff(&ctx);
16076 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016077 }
16078
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016079 drm_modeset_drop_locks(&ctx);
16080 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016081 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016082
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016083 if (ret) {
16084 DRM_ERROR("Restoring old state failed with %i\n", ret);
16085 drm_atomic_state_free(state);
16086 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016087}
16088
16089void intel_modeset_gem_init(struct drm_device *dev)
16090{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016091 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016092 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016093 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016094
Imre Deakae484342014-03-31 15:10:44 +030016095 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030016096
Chris Wilson1833b132012-05-09 11:56:28 +010016097 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016098
16099 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016100
16101 /*
16102 * Make sure any fbs we allocated at startup are properly
16103 * pinned & fenced. When we do the allocation it's too early
16104 * for this.
16105 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016106 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016107 obj = intel_fb_obj(c->primary->fb);
16108 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016109 continue;
16110
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016111 mutex_lock(&dev->struct_mutex);
16112 ret = intel_pin_and_fence_fb_obj(c->primary,
16113 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016114 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016115 mutex_unlock(&dev->struct_mutex);
16116 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016117 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16118 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016119 drm_framebuffer_unreference(c->primary->fb);
16120 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016121 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016122 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016123 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016124 }
16125 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016126
16127 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016128}
16129
Imre Deak4932e2c2014-02-11 17:12:48 +020016130void intel_connector_unregister(struct intel_connector *intel_connector)
16131{
16132 struct drm_connector *connector = &intel_connector->base;
16133
16134 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016135 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016136}
16137
Jesse Barnes79e53942008-11-07 14:24:08 -080016138void intel_modeset_cleanup(struct drm_device *dev)
16139{
Jesse Barnes652c3932009-08-17 13:31:43 -070016140 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016141 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016142
Imre Deak2eb52522014-11-19 15:30:05 +020016143 intel_disable_gt_powersave(dev);
16144
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016145 intel_backlight_unregister(dev);
16146
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016147 /*
16148 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016149 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016150 * experience fancy races otherwise.
16151 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016152 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016153
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016154 /*
16155 * Due to the hpd irq storm handling the hotplug work can re-arm the
16156 * poll handlers. Hence disable polling after hpd handling is shut down.
16157 */
Keith Packardf87ea762010-10-03 19:36:26 -070016158 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016159
Jesse Barnes723bfd72010-10-07 16:01:13 -070016160 intel_unregister_dsm_handler();
16161
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016162 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016163
Chris Wilson1630fe72011-07-08 12:22:42 +010016164 /* flush any delayed tasks or pending work */
16165 flush_scheduled_work();
16166
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016167 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016168 for_each_intel_connector(dev, connector)
16169 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016170
Jesse Barnes79e53942008-11-07 14:24:08 -080016171 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016172
16173 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016174
Imre Deakae484342014-03-31 15:10:44 +030016175 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016176
16177 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016178}
16179
Dave Airlie28d52042009-09-21 14:33:58 +100016180/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016181 * Return which encoder is currently attached for connector.
16182 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016183struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016184{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016185 return &intel_attached_encoder(connector)->base;
16186}
Jesse Barnes79e53942008-11-07 14:24:08 -080016187
Chris Wilsondf0e9242010-09-09 16:20:55 +010016188void intel_connector_attach_encoder(struct intel_connector *connector,
16189 struct intel_encoder *encoder)
16190{
16191 connector->encoder = encoder;
16192 drm_mode_connector_attach_encoder(&connector->base,
16193 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016194}
Dave Airlie28d52042009-09-21 14:33:58 +100016195
16196/*
16197 * set vga decode state - true == enable VGA decode
16198 */
16199int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16200{
16201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016202 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016203 u16 gmch_ctrl;
16204
Chris Wilson75fa0412014-02-07 18:37:02 -020016205 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16206 DRM_ERROR("failed to read control word\n");
16207 return -EIO;
16208 }
16209
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016210 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16211 return 0;
16212
Dave Airlie28d52042009-09-21 14:33:58 +100016213 if (state)
16214 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16215 else
16216 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016217
16218 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16219 DRM_ERROR("failed to write control word\n");
16220 return -EIO;
16221 }
16222
Dave Airlie28d52042009-09-21 14:33:58 +100016223 return 0;
16224}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016225
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016226struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016227
16228 u32 power_well_driver;
16229
Chris Wilson63b66e52013-08-08 15:12:06 +020016230 int num_transcoders;
16231
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016232 struct intel_cursor_error_state {
16233 u32 control;
16234 u32 position;
16235 u32 base;
16236 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016237 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016238
16239 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016240 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016241 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016242 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016243 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016244
16245 struct intel_plane_error_state {
16246 u32 control;
16247 u32 stride;
16248 u32 size;
16249 u32 pos;
16250 u32 addr;
16251 u32 surface;
16252 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016253 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016254
16255 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016256 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016257 enum transcoder cpu_transcoder;
16258
16259 u32 conf;
16260
16261 u32 htotal;
16262 u32 hblank;
16263 u32 hsync;
16264 u32 vtotal;
16265 u32 vblank;
16266 u32 vsync;
16267 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016268};
16269
16270struct intel_display_error_state *
16271intel_display_capture_error_state(struct drm_device *dev)
16272{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016273 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016275 int transcoders[] = {
16276 TRANSCODER_A,
16277 TRANSCODER_B,
16278 TRANSCODER_C,
16279 TRANSCODER_EDP,
16280 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016281 int i;
16282
Chris Wilson63b66e52013-08-08 15:12:06 +020016283 if (INTEL_INFO(dev)->num_pipes == 0)
16284 return NULL;
16285
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016286 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016287 if (error == NULL)
16288 return NULL;
16289
Imre Deak190be112013-11-25 17:15:31 +020016290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016291 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16292
Damien Lespiau055e3932014-08-18 13:49:10 +010016293 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016294 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016295 __intel_display_power_is_enabled(dev_priv,
16296 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016297 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016298 continue;
16299
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016300 error->cursor[i].control = I915_READ(CURCNTR(i));
16301 error->cursor[i].position = I915_READ(CURPOS(i));
16302 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016303
16304 error->plane[i].control = I915_READ(DSPCNTR(i));
16305 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016306 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016307 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016308 error->plane[i].pos = I915_READ(DSPPOS(i));
16309 }
Paulo Zanonica291362013-03-06 20:03:14 -030016310 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16311 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016312 if (INTEL_INFO(dev)->gen >= 4) {
16313 error->plane[i].surface = I915_READ(DSPSURF(i));
16314 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16315 }
16316
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016317 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016318
Sonika Jindal3abfce72014-07-21 15:23:43 +053016319 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016320 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016321 }
16322
16323 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16324 if (HAS_DDI(dev_priv->dev))
16325 error->num_transcoders++; /* Account for eDP. */
16326
16327 for (i = 0; i < error->num_transcoders; i++) {
16328 enum transcoder cpu_transcoder = transcoders[i];
16329
Imre Deakddf9c532013-11-27 22:02:02 +020016330 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016331 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016332 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016333 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016334 continue;
16335
Chris Wilson63b66e52013-08-08 15:12:06 +020016336 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16337
16338 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16339 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16340 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16341 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16342 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16343 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16344 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016345 }
16346
16347 return error;
16348}
16349
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016350#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16351
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016352void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016353intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016354 struct drm_device *dev,
16355 struct intel_display_error_state *error)
16356{
Damien Lespiau055e3932014-08-18 13:49:10 +010016357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016358 int i;
16359
Chris Wilson63b66e52013-08-08 15:12:06 +020016360 if (!error)
16361 return;
16362
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016363 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016364 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016365 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016366 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016367 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016368 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016369 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016370 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016371 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016372 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016373
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016374 err_printf(m, "Plane [%d]:\n", i);
16375 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16376 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016377 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016378 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16379 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016380 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016381 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016382 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016383 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016384 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16385 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016386 }
16387
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016388 err_printf(m, "Cursor [%d]:\n", i);
16389 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16390 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16391 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016392 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016393
16394 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016395 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016396 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016397 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016398 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016399 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16400 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16401 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16402 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16403 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16404 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16405 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16406 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016407}