blob: 489af1f095e9ee95a4090cebd109cb269745a1c1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010056static const uint32_t i8xx_primary_formats[] = {
Matt Roper465c1202014-05-29 08:06:54 -070057 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010063static const uint32_t i965_primary_formats[] = {
Matt Roper465c1202014-05-29 08:06:54 -070064 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030085static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020086 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700105static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
106 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200107static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
108 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300109static void intel_crtc_enable_planes(struct drm_crtc *crtc);
110static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100111
Dave Airlie0e32b392014-05-02 14:02:48 +1000112static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
113{
114 if (!connector->mst_port)
115 return connector->encoder;
116 else
117 return &connector->mst_port->mst_encoders[pipe]->base;
118}
119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Daniel Vetterd2acd212012-10-20 20:57:43 +0200135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
Chris Wilson021357a2010-09-07 20:54:59 +0100145static inline u32 /* units of 100MHz */
146intel_fdi_link_freq(struct drm_device *dev)
147{
Chris Wilson8b99e682010-10-13 09:59:17 +0100148 if (IS_GEN5(dev)) {
149 struct drm_i915_private *dev_priv = dev->dev_private;
150 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
151 } else
152 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100153}
154
Daniel Vetter5d536e22013-07-06 12:52:06 +0200155static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200157 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200158 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .m = { .min = 96, .max = 140 },
160 .m1 = { .min = 18, .max = 26 },
161 .m2 = { .min = 6, .max = 16 },
162 .p = { .min = 4, .max = 128 },
163 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Daniel Vetter5d536e22013-07-06 12:52:06 +0200168static const intel_limit_t intel_limits_i8xx_dvo = {
169 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200170 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200171 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172 .m = { .min = 96, .max = 140 },
173 .m1 = { .min = 18, .max = 26 },
174 .m2 = { .min = 6, .max = 16 },
175 .p = { .min = 4, .max = 128 },
176 .p1 = { .min = 2, .max = 33 },
177 .p2 = { .dot_limit = 165000,
178 .p2_slow = 4, .p2_fast = 4 },
179};
180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400182 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200183 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200184 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .m = { .min = 96, .max = 140 },
186 .m1 = { .min = 18, .max = 26 },
187 .m2 = { .min = 6, .max = 16 },
188 .p = { .min = 4, .max = 128 },
189 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700192};
Eric Anholt273e27c2011-03-30 13:01:10 -0700193
Keith Packarde4b36692009-06-05 19:22:17 -0700194static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .dot = { .min = 20000, .max = 400000 },
196 .vco = { .min = 1400000, .max = 2800000 },
197 .n = { .min = 1, .max = 6 },
198 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100199 .m1 = { .min = 8, .max = 18 },
200 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .p = { .min = 5, .max = 80 },
202 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .p2 = { .dot_limit = 200000,
204 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700205};
206
207static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .dot = { .min = 20000, .max = 400000 },
209 .vco = { .min = 1400000, .max = 2800000 },
210 .n = { .min = 1, .max = 6 },
211 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100212 .m1 = { .min = 8, .max = 18 },
213 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .p = { .min = 7, .max = 98 },
215 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .p2 = { .dot_limit = 112000,
217 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
Eric Anholt273e27c2011-03-30 13:01:10 -0700220
Keith Packarde4b36692009-06-05 19:22:17 -0700221static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 25000, .max = 270000 },
223 .vco = { .min = 1750000, .max = 3500000},
224 .n = { .min = 1, .max = 4 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 10, .max = 30 },
229 .p1 = { .min = 1, .max = 3},
230 .p2 = { .dot_limit = 270000,
231 .p2_slow = 10,
232 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800233 },
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
236static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .dot = { .min = 22000, .max = 400000 },
238 .vco = { .min = 1750000, .max = 3500000},
239 .n = { .min = 1, .max = 4 },
240 .m = { .min = 104, .max = 138 },
241 .m1 = { .min = 16, .max = 23 },
242 .m2 = { .min = 5, .max = 11 },
243 .p = { .min = 5, .max = 80 },
244 .p1 = { .min = 1, .max = 8},
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
249static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 20000, .max = 115000 },
251 .vco = { .min = 1750000, .max = 3500000 },
252 .n = { .min = 1, .max = 3 },
253 .m = { .min = 104, .max = 138 },
254 .m1 = { .min = 17, .max = 23 },
255 .m2 = { .min = 5, .max = 11 },
256 .p = { .min = 28, .max = 112 },
257 .p1 = { .min = 2, .max = 8 },
258 .p2 = { .dot_limit = 0,
259 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800260 },
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
263static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .dot = { .min = 80000, .max = 224000 },
265 .vco = { .min = 1750000, .max = 3500000 },
266 .n = { .min = 1, .max = 3 },
267 .m = { .min = 104, .max = 138 },
268 .m1 = { .min = 17, .max = 23 },
269 .m2 = { .min = 5, .max = 11 },
270 .p = { .min = 14, .max = 42 },
271 .p1 = { .min = 2, .max = 6 },
272 .p2 = { .dot_limit = 0,
273 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800274 },
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500277static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 20000, .max = 400000},
279 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .n = { .min = 3, .max = 6 },
282 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .m1 = { .min = 0, .max = 0 },
285 .m2 = { .min = 0, .max = 254 },
286 .p = { .min = 5, .max = 80 },
287 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .p2 = { .dot_limit = 200000,
289 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500292static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .dot = { .min = 20000, .max = 400000 },
294 .vco = { .min = 1700000, .max = 3500000 },
295 .n = { .min = 3, .max = 6 },
296 .m = { .min = 2, .max = 256 },
297 .m1 = { .min = 0, .max = 0 },
298 .m2 = { .min = 0, .max = 254 },
299 .p = { .min = 7, .max = 112 },
300 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 112000,
302 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700303};
304
Eric Anholt273e27c2011-03-30 13:01:10 -0700305/* Ironlake / Sandybridge
306 *
307 * We calculate clock using (register_value + 2) for N/M1/M2, so here
308 * the range value for them is (actual_value - 2).
309 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 5 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 5, .max = 80 },
318 .p1 = { .min = 1, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800323static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 25000, .max = 350000 },
325 .vco = { .min = 1760000, .max = 3510000 },
326 .n = { .min = 1, .max = 3 },
327 .m = { .min = 79, .max = 118 },
328 .m1 = { .min = 12, .max = 22 },
329 .m2 = { .min = 5, .max = 9 },
330 .p = { .min = 28, .max = 112 },
331 .p1 = { .min = 2, .max = 8 },
332 .p2 = { .dot_limit = 225000,
333 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334};
335
336static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 25000, .max = 350000 },
338 .vco = { .min = 1760000, .max = 3510000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 79, .max = 127 },
341 .m1 = { .min = 12, .max = 22 },
342 .m2 = { .min = 5, .max = 9 },
343 .p = { .min = 14, .max = 56 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 225000,
346 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800347};
348
Eric Anholt273e27c2011-03-30 13:01:10 -0700349/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 25000, .max = 350000 },
352 .vco = { .min = 1760000, .max = 3510000 },
353 .n = { .min = 1, .max = 2 },
354 .m = { .min = 79, .max = 126 },
355 .m1 = { .min = 12, .max = 22 },
356 .m2 = { .min = 5, .max = 9 },
357 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 225000,
360 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374};
375
Ville Syrjälädc730512013-09-24 21:26:30 +0300376static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200384 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700385 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300388 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300389 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390};
391
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300392static const intel_limit_t intel_limits_chv = {
393 /*
394 * These are the data rate limits (measured in fast clocks)
395 * since those are the strictest limits we have. The fast
396 * clock and actual rate limits are more relaxed, so checking
397 * them would make no difference.
398 */
399 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200400 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300401 .n = { .min = 1, .max = 1 },
402 .m1 = { .min = 2, .max = 2 },
403 .m2 = { .min = 24 << 22, .max = 175 << 22 },
404 .p1 = { .min = 2, .max = 4 },
405 .p2 = { .p2_slow = 1, .p2_fast = 14 },
406};
407
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200408static const intel_limit_t intel_limits_bxt = {
409 /* FIXME: find real dot limits */
410 .dot = { .min = 0, .max = INT_MAX },
411 .vco = { .min = 4800000, .max = 6480000 },
412 .n = { .min = 1, .max = 1 },
413 .m1 = { .min = 2, .max = 2 },
414 /* FIXME: find real m2 limits */
415 .m2 = { .min = 2 << 22, .max = 255 << 22 },
416 .p1 = { .min = 2, .max = 4 },
417 .p2 = { .p2_slow = 1, .p2_fast = 20 },
418};
419
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300420static void vlv_clock(int refclk, intel_clock_t *clock)
421{
422 clock->m = clock->m1 * clock->m2;
423 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200424 if (WARN_ON(clock->n == 0 || clock->p == 0))
425 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300426 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
427 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300428}
429
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300430/**
431 * Returns whether any output on the specified pipe is of the specified type
432 */
Damien Lespiau40935612014-10-29 11:16:59 +0000433bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 struct intel_encoder *encoder;
437
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300438 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439 if (encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200445/**
446 * Returns whether any output on the specified pipe will have the specified
447 * type after a staged modeset is complete, i.e., the same as
448 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
449 * encoder->crtc.
450 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
452 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200453{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200454 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300455 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200456 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200459
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300460 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200461 if (connector_state->crtc != crtc_state->base.crtc)
462 continue;
463
464 num_connectors++;
465
466 encoder = to_intel_encoder(connector_state->best_encoder);
467 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200469 }
470
471 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472
473 return false;
474}
475
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476static const intel_limit_t *
477intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800480 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200482 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100483 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000484 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485 limit = &intel_limits_ironlake_dual_lvds_100m;
486 else
487 limit = &intel_limits_ironlake_dual_lvds;
488 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000489 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490 limit = &intel_limits_ironlake_single_lvds_100m;
491 else
492 limit = &intel_limits_ironlake_single_lvds;
493 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200494 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800495 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496
497 return limit;
498}
499
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500static const intel_limit_t *
501intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800502{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800504 const intel_limit_t *limit;
505
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100507 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 else
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
512 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800518
519 return limit;
520}
521
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522static const intel_limit_t *
523intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200525 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 const intel_limit_t *limit;
527
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200528 if (IS_BROXTON(dev))
529 limit = &intel_limits_bxt;
530 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800532 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500536 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800537 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300539 } else if (IS_CHERRYVIEW(dev)) {
540 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700541 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300542 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100543 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100545 limit = &intel_limits_i9xx_lvds;
546 else
547 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200549 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700550 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700552 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200553 else
554 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 }
556 return limit;
557}
558
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500559/* m1 is reserved as 0 in Pineview, n is a ring counter */
560static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561{
Shaohua Li21778322009-02-23 15:19:16 +0800562 clock->m = clock->m2 + 2;
563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n == 0 || clock->p == 0))
565 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800568}
569
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200570static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
571{
572 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
573}
574
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200575static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800576{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200579 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
580 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300581 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
582 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800583}
584
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585static void chv_clock(int refclk, intel_clock_t *clock)
586{
587 clock->m = clock->m1 * clock->m2;
588 clock->p = clock->p1 * clock->p2;
589 if (WARN_ON(clock->n == 0 || clock->p == 0))
590 return;
591 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
592 clock->n << 22);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
594}
595
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800596#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800597/**
598 * Returns whether the given set of divisors are valid for a given refclk with
599 * the given connectors.
600 */
601
Chris Wilson1b894b52010-12-14 20:04:54 +0000602static bool intel_PLL_is_valid(struct drm_device *dev,
603 const intel_limit_t *limit,
604 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300606 if (clock->n < limit->n.min || limit->n.max < clock->n)
607 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300614
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200615 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300616 if (clock->m1 <= clock->m2)
617 INTELPllInvalid("m1 <= m2\n");
618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->p < limit->p.min || limit->p.max < clock->p)
621 INTELPllInvalid("p out of range\n");
622 if (clock->m < limit->m.min || limit->m.max < clock->m)
623 INTELPllInvalid("m out of range\n");
624 }
625
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
629 * connector, etc., rather than just a single range.
630 */
631 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633
634 return true;
635}
636
Ma Lingd4906092009-03-18 20:13:27 +0800637static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200638i9xx_find_best_dpll(const intel_limit_t *limit,
639 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800642{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200643 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300644 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 int err = target;
647
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200648 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Zhao Yakui42158662009-11-20 11:24:18 +0800667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200671 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800672 break;
673 for (clock.n = limit->n.min;
674 clock.n <= limit->n.max; clock.n++) {
675 for (clock.p1 = limit->p1.min;
676 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 int this_err;
678
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200679 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000680 if (!intel_PLL_is_valid(dev, limit,
681 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800683 if (match_clock &&
684 clock.p != match_clock->p)
685 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
687 this_err = abs(clock.dot - target);
688 if (this_err < err) {
689 *best_clock = clock;
690 err = this_err;
691 }
692 }
693 }
694 }
695 }
696
697 return (err != target);
698}
699
Ma Lingd4906092009-03-18 20:13:27 +0800700static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200701pnv_find_best_dpll(const intel_limit_t *limit,
702 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200705{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200706 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300707 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 intel_clock_t clock;
709 int err = target;
710
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200711 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 /*
713 * For LVDS just rely on its current settings for dual-channel.
714 * We haven't figured out how to reliably set up different
715 * single/dual channel state, if we even can.
716 */
717 if (intel_is_dual_link_lvds(dev))
718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729
730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
738 int this_err;
739
740 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
743 continue;
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ma Lingd4906092009-03-18 20:13:27 +0800761static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200762g4x_find_best_dpll(const intel_limit_t *limit,
763 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200764 int target, int refclk, intel_clock_t *match_clock,
765 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800766{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200767 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300768 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800769 intel_clock_t clock;
770 int max_n;
771 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400772 /* approximately equals target * 0.00585 */
773 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800774 found = false;
775
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100777 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800778 clock.p2 = limit->p2.p2_fast;
779 else
780 clock.p2 = limit->p2.p2_slow;
781 } else {
782 if (target < limit->p2.dot_limit)
783 clock.p2 = limit->p2.p2_slow;
784 else
785 clock.p2 = limit->p2.p2_fast;
786 }
787
788 memset(best_clock, 0, sizeof(*best_clock));
789 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200790 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800791 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200792 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800793 for (clock.m1 = limit->m1.max;
794 clock.m1 >= limit->m1.min; clock.m1--) {
795 for (clock.m2 = limit->m2.max;
796 clock.m2 >= limit->m2.min; clock.m2--) {
797 for (clock.p1 = limit->p1.max;
798 clock.p1 >= limit->p1.min; clock.p1--) {
799 int this_err;
800
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200801 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000802 if (!intel_PLL_is_valid(dev, limit,
803 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800804 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000805
806 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800807 if (this_err < err_most) {
808 *best_clock = clock;
809 err_most = this_err;
810 max_n = clock.n;
811 found = true;
812 }
813 }
814 }
815 }
816 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800817 return found;
818}
Ma Lingd4906092009-03-18 20:13:27 +0800819
Imre Deakd5dd62b2015-03-17 11:40:03 +0200820/*
821 * Check if the calculated PLL configuration is more optimal compared to the
822 * best configuration and error found so far. Return the calculated error.
823 */
824static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
825 const intel_clock_t *calculated_clock,
826 const intel_clock_t *best_clock,
827 unsigned int best_error_ppm,
828 unsigned int *error_ppm)
829{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200830 /*
831 * For CHV ignore the error and consider only the P value.
832 * Prefer a bigger P value based on HW requirements.
833 */
834 if (IS_CHERRYVIEW(dev)) {
835 *error_ppm = 0;
836
837 return calculated_clock->p > best_clock->p;
838 }
839
Imre Deak24be4e42015-03-17 11:40:04 +0200840 if (WARN_ON_ONCE(!target_freq))
841 return false;
842
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 *error_ppm = div_u64(1000000ULL *
844 abs(target_freq - calculated_clock->dot),
845 target_freq);
846 /*
847 * Prefer a better P value over a better (smaller) error if the error
848 * is small. Ensure this preference for future configurations too by
849 * setting the error to 0.
850 */
851 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
852 *error_ppm = 0;
853
854 return true;
855 }
856
857 return *error_ppm + 10 < best_error_ppm;
858}
859
Zhenyu Wang2c072452009-06-05 15:38:42 +0800860static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200861vlv_find_best_dpll(const intel_limit_t *limit,
862 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300867 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300868 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300869 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300870 /* min update 19.2 MHz */
871 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300872 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 target *= 5; /* fast clock */
875
876 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
878 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300880 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300881 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300882 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300887
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
889 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300890
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891 vlv_clock(refclk, &clock);
892
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300893 if (!intel_PLL_is_valid(dev, limit,
894 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895 continue;
896
Imre Deakd5dd62b2015-03-17 11:40:03 +0200897 if (!vlv_PLL_is_optimal(dev, target,
898 &clock,
899 best_clock,
900 bestppm, &ppm))
901 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902
Imre Deakd5dd62b2015-03-17 11:40:03 +0200903 *best_clock = clock;
904 bestppm = ppm;
905 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906 }
907 }
908 }
909 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300911 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700912}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200915chv_find_best_dpll(const intel_limit_t *limit,
916 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300917 int target, int refclk, intel_clock_t *match_clock,
918 intel_clock_t *best_clock)
919{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300921 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923 intel_clock_t clock;
924 uint64_t m2;
925 int found = false;
926
927 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300929
930 /*
931 * Based on hardware doc, the n always set to 1, and m1 always
932 * set to 2. If requires to support 200Mhz refclk, we need to
933 * revisit this because n may not 1 anymore.
934 */
935 clock.n = 1, clock.m1 = 2;
936 target *= 5; /* fast clock */
937
938 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
939 for (clock.p2 = limit->p2.p2_fast;
940 clock.p2 >= limit->p2.p2_slow;
941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200942 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943
944 clock.p = clock.p1 * clock.p2;
945
946 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
947 clock.n) << 22, refclk * clock.m1);
948
949 if (m2 > INT_MAX/clock.m1)
950 continue;
951
952 clock.m2 = m2;
953
954 chv_clock(refclk, &clock);
955
956 if (!intel_PLL_is_valid(dev, limit, &clock))
957 continue;
958
Imre Deak9ca3ba02015-03-17 11:40:05 +0200959 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
960 best_error_ppm, &error_ppm))
961 continue;
962
963 *best_clock = clock;
964 best_error_ppm = error_ppm;
965 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300966 }
967 }
968
969 return found;
970}
971
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200972bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
973 intel_clock_t *best_clock)
974{
975 int refclk = i9xx_get_refclk(crtc_state, 0);
976
977 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
978 target_clock, refclk, NULL, best_clock);
979}
980
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300981bool intel_crtc_active(struct drm_crtc *crtc)
982{
983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
984
985 /* Be paranoid as we can arrive here with only partial
986 * state retrieved from the hardware during setup.
987 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100988 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * as Haswell has gained clock readout/fastboot support.
990 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000991 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300992 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700993 *
994 * FIXME: The intel_crtc->active here should be switched to
995 * crtc->state->active once we have proper CRTC states wired up
996 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200999 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001000}
1001
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001002enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1003 enum pipe pipe)
1004{
1005 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001009}
1010
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001011static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1012{
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 reg = PIPEDSL(pipe);
1015 u32 line1, line2;
1016 u32 line_mask;
1017
1018 if (IS_GEN2(dev))
1019 line_mask = DSL_LINEMASK_GEN2;
1020 else
1021 line_mask = DSL_LINEMASK_GEN3;
1022
1023 line1 = I915_READ(reg) & line_mask;
1024 mdelay(5);
1025 line2 = I915_READ(reg) & line_mask;
1026
1027 return line1 == line2;
1028}
1029
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030/*
1031 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001032 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 *
1034 * After disabling a pipe, we can't wait for vblank in the usual way,
1035 * spinning on the vblank interrupt status bit, since we won't actually
1036 * see an interrupt when the pipe is disabled.
1037 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 * On Gen4 and above:
1039 * wait for the pipe register state bit to turn off
1040 *
1041 * Otherwise:
1042 * wait for the display line value to settle (it usually
1043 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001044 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001046static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001047{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001050 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001054 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001057 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1058 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001059 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001062 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001065}
1066
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001067/*
1068 * ibx_digital_port_connected - is the specified port connected?
1069 * @dev_priv: i915 private structure
1070 * @port: the port to test
1071 *
1072 * Returns true if @port is connected, false otherwise.
1073 */
1074bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1075 struct intel_digital_port *port)
1076{
1077 u32 bit;
1078
Damien Lespiauc36346e2012-12-13 16:09:03 +00001079 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001080 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001081 case PORT_B:
1082 bit = SDE_PORTB_HOTPLUG;
1083 break;
1084 case PORT_C:
1085 bit = SDE_PORTC_HOTPLUG;
1086 break;
1087 case PORT_D:
1088 bit = SDE_PORTD_HOTPLUG;
1089 break;
1090 default:
1091 return true;
1092 }
1093 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001094 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001095 case PORT_B:
1096 bit = SDE_PORTB_HOTPLUG_CPT;
1097 break;
1098 case PORT_C:
1099 bit = SDE_PORTC_HOTPLUG_CPT;
1100 break;
1101 case PORT_D:
1102 bit = SDE_PORTD_HOTPLUG_CPT;
1103 break;
1104 default:
1105 return true;
1106 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132
Jani Nikula23538ef2013-08-27 15:12:22 +03001133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
1139 mutex_lock(&dev_priv->dpio_lock);
1140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1141 mutex_unlock(&dev_priv->dpio_lock);
1142
1143 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001144 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
Daniel Vetter55607e82013-06-16 21:42:39 +02001151struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001153{
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001157 return NULL;
1158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001160}
1161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001168 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001169
Chris Wilson92b27b02012-05-20 18:10:50 +01001170 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001171 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001172 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001173
Daniel Vetter53589012013-06-05 13:34:16 +02001174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
Jesse Barnes040484a2011-01-03 12:14:26 -08001179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001192 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001199 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 return;
1232
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001234 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001235 return;
1236
Jesse Barnes040484a2011-01-03 12:14:26 -08001237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001240}
1241
Daniel Vetter55607e82013-06-16 21:42:39 +02001242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244{
1245 int reg;
1246 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001247 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001252 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001255}
1256
Daniel Vetterb680c372014-09-19 18:27:27 +02001257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001264 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265
Jani Nikulabedd4db2014-08-22 15:04:13 +03001266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001283 } else {
1284 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 locked = false;
1293
Rob Clarke2c719b2014-12-15 13:56:32 -05001294 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297}
1298
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
Paulo Zanonid9d82082014-02-27 16:30:56 -03001305 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001307 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
1320 int reg;
1321 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001329 state = true;
1330
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001331 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001341 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343}
1344
Chris Wilson931872f2012-01-16 23:01:13 +00001345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347{
1348 int reg;
1349 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001350 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358}
1359
Chris Wilson931872f2012-01-16 23:01:13 +00001360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001366 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001378 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001379 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001382 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 }
1391}
1392
Jesse Barnes19332d72013-03-28 09:55:38 -07001393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001396 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001397 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001398 u32 val;
1399
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001400 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001401 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001402 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001409 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
1423 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
1438 u32 val;
1439 bool enabled;
1440
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Daniel Vetterab9412b2013-05-03 11:49:46 +02001449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001462}
1463
Keith Packard4e634382011-08-06 10:39:45 -07001464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
Keith Packard1519b992011-08-06 10:35:34 -07001485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001488 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001497 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
Jesse Barnes291906f2011-02-02 12:28:03 -08001535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001536 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001537{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001538 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001541 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001544 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001545 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001551 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001554 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001557 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001558 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001566
Keith Packardf0575e92011-07-25 22:12:43 -07001567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001574 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001575 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Paulo Zanonie2debe92013-02-18 19:00:27 -03001583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001586}
1587
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001606}
1607
Ville Syrjäläd288f652014-10-28 13:20:22 +02001608static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001609 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610{
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001622 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001634
1635 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
1660 mutex_lock(&dev_priv->dpio_lock);
1661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
1667 /*
1668 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1669 */
1670 udelay(1);
1671
1672 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674
1675 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001676 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001677 DRM_ERROR("PLL %d failed to lock\n", pipe);
1678
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001679 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 POSTING_READ(DPLL_MD(pipe));
1682
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001683 mutex_unlock(&dev_priv->dpio_lock);
1684}
1685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
1692 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694
1695 return count;
1696}
1697
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001699{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001703 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001706
1707 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709
1710 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773 intel_num_dvo_pipes(dev) == 1) {
1774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Daniel Vetter50b44a42013-06-05 13:34:33 +02001788 I915_WRITE(DPLL(pipe), 0);
1789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
1794 u32 val = 0;
1795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001805 I915_WRITE(DPLL(pipe), val);
1806 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
1808}
1809
1810static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1811{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001812 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813 u32 val;
1814
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001815 /* Make sure the pipe isn't still relying on us */
1816 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001818 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001819 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
1825 mutex_lock(&dev_priv->dpio_lock);
1826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjälä61407f62014-05-27 16:32:55 +03001832 /* disable left/right clock distribution */
1833 if (pipe != PIPE_B) {
1834 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1835 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1836 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1837 } else {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1839 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1841 }
1842
Ville Syrjäläd7520482014-04-09 13:28:59 +03001843 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001844}
1845
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 struct intel_digital_port *dport,
1848 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001849{
1850 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001852
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001853 switch (dport->port) {
1854 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001855 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001856 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001861 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001862 break;
1863 case PORT_D:
1864 port_mask = DPLL_PORTD_READY_MASK;
1865 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 default:
1868 BUG();
1869 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001870
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001871 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1872 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1873 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874}
1875
Daniel Vetterb14b1052014-04-24 23:55:13 +02001876static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1877{
1878 struct drm_device *dev = crtc->base.dev;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
1880 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1881
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001882 if (WARN_ON(pll == NULL))
1883 return;
1884
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001885 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001886 if (pll->active == 0) {
1887 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1888 WARN_ON(pll->on);
1889 assert_shared_dpll_disabled(dev_priv, pll);
1890
1891 pll->mode_set(dev_priv, pll);
1892 }
1893}
1894
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001895/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001896 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001897 * @dev_priv: i915 private structure
1898 * @pipe: pipe PLL to enable
1899 *
1900 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1901 * drives the transcoder clock.
1902 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001903static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001904{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001905 struct drm_device *dev = crtc->base.dev;
1906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001907 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001908
Daniel Vetter87a875b2013-06-05 13:34:19 +02001909 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001910 return;
1911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001912 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001913 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Damien Lespiau74dd6922014-07-29 18:06:17 +01001915 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001916 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918
Daniel Vettercdbd2312013-06-05 13:34:03 +02001919 if (pll->active++) {
1920 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001921 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001922 return;
1923 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001924 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001926 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1927
Daniel Vetter46edb022013-06-05 13:34:12 +02001928 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001929 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001930 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001931}
1932
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001933static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001934{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001935 struct drm_device *dev = crtc->base.dev;
1936 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001938
Jesse Barnes92f25842011-01-04 15:09:34 -08001939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001941 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942 return;
1943
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001944 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001945 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946
Daniel Vetter46edb022013-06-05 13:34:12 +02001947 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1948 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001949 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Chris Wilson48da64a2012-05-13 20:16:12 +01001951 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001952 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001953 return;
1954 }
1955
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001957 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001958 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001960
Daniel Vetter46edb022013-06-05 13:34:12 +02001961 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001962 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001964
1965 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001966}
1967
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001968static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1969 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Daniel Vetter23670b322012-11-01 09:15:30 +01001971 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001972 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001974 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001975
1976 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001977 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001978
1979 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001980 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001981 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* FDI must be feeding us bits for PCH ports */
1984 assert_fdi_tx_enabled(dev_priv, pipe);
1985 assert_fdi_rx_enabled(dev_priv, pipe);
1986
Daniel Vetter23670b322012-11-01 09:15:30 +01001987 if (HAS_PCH_CPT(dev)) {
1988 /* Workaround: Set the timing override bit before enabling the
1989 * pch transcoder. */
1990 reg = TRANS_CHICKEN2(pipe);
1991 val = I915_READ(reg);
1992 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1993 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001994 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001995
Daniel Vetterab9412b2013-05-03 11:49:46 +02001996 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001997 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999
2000 if (HAS_PCH_IBX(dev_priv->dev)) {
2001 /*
2002 * make the BPC in transcoder be consistent with
2003 * that in pipeconf reg.
2004 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002005 val &= ~PIPECONF_BPC_MASK;
2006 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002007 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002008
2009 val &= ~TRANS_INTERLACE_MASK;
2010 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002012 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002013 val |= TRANS_LEGACY_INTERLACED_ILK;
2014 else
2015 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002016 else
2017 val |= TRANS_PROGRESSIVE;
2018
Jesse Barnes040484a2011-01-03 12:14:26 -08002019 I915_WRITE(reg, val | TRANS_ENABLE);
2020 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002021 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002022}
2023
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002025 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002026{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
2029 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002030 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002033 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002036 /* Workaround: set timing override bit. */
2037 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002038 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039 I915_WRITE(_TRANSA_CHICKEN2, val);
2040
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002041 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002044 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2045 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002046 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047 else
2048 val |= TRANS_PROGRESSIVE;
2049
Daniel Vetterab9412b2013-05-03 11:49:46 +02002050 I915_WRITE(LPT_TRANSCONF, val);
2051 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002052 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002053}
2054
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002055static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2056 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002057{
Daniel Vetter23670b322012-11-01 09:15:30 +01002058 struct drm_device *dev = dev_priv->dev;
2059 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002060
2061 /* FDI relies on the transcoder */
2062 assert_fdi_tx_disabled(dev_priv, pipe);
2063 assert_fdi_rx_disabled(dev_priv, pipe);
2064
Jesse Barnes291906f2011-02-02 12:28:03 -08002065 /* Ports must be off as well */
2066 assert_pch_ports_disabled(dev_priv, pipe);
2067
Daniel Vetterab9412b2013-05-03 11:49:46 +02002068 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002069 val = I915_READ(reg);
2070 val &= ~TRANS_ENABLE;
2071 I915_WRITE(reg, val);
2072 /* wait for PCH transcoder off, transcoder state */
2073 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002074 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002075
2076 if (!HAS_PCH_IBX(dev)) {
2077 /* Workaround: Clear the timing override chicken bit again. */
2078 reg = TRANS_CHICKEN2(pipe);
2079 val = I915_READ(reg);
2080 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2081 I915_WRITE(reg, val);
2082 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002083}
2084
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002085static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 u32 val;
2088
Daniel Vetterab9412b2013-05-03 11:49:46 +02002089 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002091 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002092 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002094 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002095
2096 /* Workaround: clear timing override bit. */
2097 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002098 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002100}
2101
2102/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002103 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002104 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002106 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002109static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110{
Paulo Zanoni03722642014-01-17 13:51:09 -02002111 struct drm_device *dev = crtc->base.dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002114 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2115 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002116 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002135 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 int reg;
2177 u32 val;
2178
2179 /*
2180 * Make sure planes won't keep trying to pump pixels to us,
2181 * or we might hang the display.
2182 */
2183 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002184 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002185 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002187 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002189 if ((val & PIPECONF_ENABLE) == 0)
2190 return;
2191
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 /*
2193 * Double wide has implications for planes
2194 * so best keep it disabled when not needed.
2195 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002196 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 val &= ~PIPECONF_DOUBLE_WIDE;
2198
2199 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002200 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2201 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_ENABLE;
2203
2204 I915_WRITE(reg, val);
2205 if ((val & PIPECONF_ENABLE) == 0)
2206 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Keith Packardd74362c2011-07-28 14:47:14 -07002209/*
2210 * Plane regs are double buffered, going from enabled->disabled needs a
2211 * trigger in order to latch. The display address reg provides this.
2212 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002213void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2214 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002215{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002216 struct drm_device *dev = dev_priv->dev;
2217 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002218
2219 I915_WRITE(reg, I915_READ(reg));
2220 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002221}
2222
Jesse Barnesb24e7172011-01-04 15:09:30 -08002223/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002224 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002225 * @plane: plane to be enabled
2226 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002228 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002229 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002230static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2231 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002232{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002233 struct drm_device *dev = plane->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236
2237 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002238 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002239 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002240
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002241 dev_priv->display.update_primary_plane(crtc, plane->fb,
2242 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002243}
2244
Chris Wilson693db182013-03-05 14:52:39 +00002245static bool need_vtd_wa(struct drm_device *dev)
2246{
2247#ifdef CONFIG_INTEL_IOMMU
2248 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2249 return true;
2250#endif
2251 return false;
2252}
2253
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002254unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2256 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002257{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 unsigned int tile_height;
2259 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002260
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002261 switch (fb_format_modifier) {
2262 case DRM_FORMAT_MOD_NONE:
2263 tile_height = 1;
2264 break;
2265 case I915_FORMAT_MOD_X_TILED:
2266 tile_height = IS_GEN2(dev) ? 16 : 8;
2267 break;
2268 case I915_FORMAT_MOD_Y_TILED:
2269 tile_height = 32;
2270 break;
2271 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002272 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2273 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002274 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002276 tile_height = 64;
2277 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002278 case 2:
2279 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002280 tile_height = 32;
2281 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002283 tile_height = 16;
2284 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002285 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002286 WARN_ONCE(1,
2287 "128-bit pixels are not supported for display!");
2288 tile_height = 16;
2289 break;
2290 }
2291 break;
2292 default:
2293 MISSING_CASE(fb_format_modifier);
2294 tile_height = 1;
2295 break;
2296 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002297
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002298 return tile_height;
2299}
2300
2301unsigned int
2302intel_fb_align_height(struct drm_device *dev, unsigned int height,
2303 uint32_t pixel_format, uint64_t fb_format_modifier)
2304{
2305 return ALIGN(height, intel_tile_height(dev, pixel_format,
2306 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002307}
2308
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002309static int
2310intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2311 const struct drm_plane_state *plane_state)
2312{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002313 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002314
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315 *view = i915_ggtt_view_normal;
2316
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002317 if (!plane_state)
2318 return 0;
2319
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002320 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 return 0;
2322
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002323 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002324
2325 info->height = fb->height;
2326 info->pixel_format = fb->pixel_format;
2327 info->pitch = fb->pitches[0];
2328 info->fb_modifier = fb->modifier[0];
2329
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 return 0;
2331}
2332
Chris Wilson127bd2a2010-07-23 23:32:05 +01002333int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2335 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002337 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002339 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002340 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002341 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002343 u32 alignment;
2344 int ret;
2345
Matt Roperebcdd392014-07-09 16:22:11 -07002346 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2347
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 switch (fb->modifier[0]) {
2349 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002353 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002354 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002355 alignment = 4 * 1024;
2356 else
2357 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002360 if (INTEL_INFO(dev)->gen >= 9)
2361 alignment = 256 * 1024;
2362 else {
2363 /* pin() will align the object as required by fence */
2364 alignment = 0;
2365 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002368 case I915_FORMAT_MOD_Yf_TILED:
2369 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2370 "Y tiling bo slipped through, driver bug!\n"))
2371 return -EINVAL;
2372 alignment = 1 * 1024 * 1024;
2373 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002375 MISSING_CASE(fb->modifier[0]);
2376 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377 }
2378
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2380 if (ret)
2381 return ret;
2382
Chris Wilson693db182013-03-05 14:52:39 +00002383 /* Note that the w/a also requires 64 PTE of padding following the
2384 * bo. We currently fill all unused PTE with the shadow page and so
2385 * we should always have valid PTE following the scanout preventing
2386 * the VT-d warning.
2387 */
2388 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2389 alignment = 256 * 1024;
2390
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002391 /*
2392 * Global gtt pte registers are special registers which actually forward
2393 * writes to a chunk of system memory. Which means that there is no risk
2394 * that the register values disappear as soon as we call
2395 * intel_runtime_pm_put(), so it is correct to wrap only the
2396 * pin/unpin/fence and not more.
2397 */
2398 intel_runtime_pm_get(dev_priv);
2399
Chris Wilsonce453d82011-02-21 14:43:56 +00002400 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002401 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002402 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002403 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002405
2406 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2407 * fence, whereas 965+ only requires a fence if using
2408 * framebuffer compression. For simplicity, we always install
2409 * a fence as the cost is not that onerous.
2410 */
Chris Wilson06d98132012-04-17 15:31:24 +01002411 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002412 if (ret)
2413 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002414
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002415 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416
Chris Wilsonce453d82011-02-21 14:43:56 +00002417 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002418 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002420
2421err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002423err_interruptible:
2424 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002425 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002426 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427}
2428
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2430 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002432 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 struct i915_ggtt_view view;
2434 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002435
Matt Roperebcdd392014-07-09 16:22:11 -07002436 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2437
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002438 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2439 WARN_ONCE(ret, "Couldn't get view from plane state!");
2440
Chris Wilson1690e1e2011-12-14 13:57:08 +01002441 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002443}
2444
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2446 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002447unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2448 unsigned int tiling_mode,
2449 unsigned int cpp,
2450 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451{
Chris Wilsonbc752862013-02-21 20:04:31 +00002452 if (tiling_mode != I915_TILING_NONE) {
2453 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 tile_rows = *y / 8;
2456 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 tiles = *x / (512/cpp);
2459 *x %= 512/cpp;
2460
2461 return tile_rows * pitch * 8 + tiles * 4096;
2462 } else {
2463 unsigned int offset;
2464
2465 offset = *y * pitch + *x * cpp;
2466 *y = 0;
2467 *x = (offset & 4095) / cpp;
2468 return offset & -4096;
2469 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002470}
2471
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002472static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002473{
2474 switch (format) {
2475 case DISPPLANE_8BPP:
2476 return DRM_FORMAT_C8;
2477 case DISPPLANE_BGRX555:
2478 return DRM_FORMAT_XRGB1555;
2479 case DISPPLANE_BGRX565:
2480 return DRM_FORMAT_RGB565;
2481 default:
2482 case DISPPLANE_BGRX888:
2483 return DRM_FORMAT_XRGB8888;
2484 case DISPPLANE_RGBX888:
2485 return DRM_FORMAT_XBGR8888;
2486 case DISPPLANE_BGRX101010:
2487 return DRM_FORMAT_XRGB2101010;
2488 case DISPPLANE_RGBX101010:
2489 return DRM_FORMAT_XBGR2101010;
2490 }
2491}
2492
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002493static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2494{
2495 switch (format) {
2496 case PLANE_CTL_FORMAT_RGB_565:
2497 return DRM_FORMAT_RGB565;
2498 default:
2499 case PLANE_CTL_FORMAT_XRGB_8888:
2500 if (rgb_order) {
2501 if (alpha)
2502 return DRM_FORMAT_ABGR8888;
2503 else
2504 return DRM_FORMAT_XBGR8888;
2505 } else {
2506 if (alpha)
2507 return DRM_FORMAT_ARGB8888;
2508 else
2509 return DRM_FORMAT_XRGB8888;
2510 }
2511 case PLANE_CTL_FORMAT_XRGB_2101010:
2512 if (rgb_order)
2513 return DRM_FORMAT_XBGR2101010;
2514 else
2515 return DRM_FORMAT_XRGB2101010;
2516 }
2517}
2518
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002519static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002520intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2521 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522{
2523 struct drm_device *dev = crtc->base.dev;
2524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002536 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2537 base_aligned,
2538 base_aligned,
2539 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
Damien Lespiau49af4492015-01-20 12:51:44 +00002543 obj->tiling_mode = plane_config->tiling;
2544 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002547 mode_cmd.pixel_format = fb->pixel_format;
2548 mode_cmd.width = fb->width;
2549 mode_cmd.height = fb->height;
2550 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002551 mode_cmd.modifier[0] = fb->modifier[0];
2552 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553
2554 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002555 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557 DRM_DEBUG_KMS("intel fb init failed\n");
2558 goto out_unref_obj;
2559 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
2565out_unref_obj:
2566 drm_gem_object_unreference(&obj->base);
2567 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 return false;
2569}
2570
Matt Roperafd65eb2015-02-03 13:10:04 -08002571/* Update plane->state->fb to match plane->fb after driver-internal updates */
2572static void
2573update_state_fb(struct drm_plane *plane)
2574{
2575 if (plane->fb == plane->state->fb)
2576 return;
2577
2578 if (plane->state->fb)
2579 drm_framebuffer_unreference(plane->state->fb);
2580 plane->state->fb = plane->fb;
2581 if (plane->state->fb)
2582 drm_framebuffer_reference(plane->state->fb);
2583}
2584
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002585static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002586intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2587 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588{
2589 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002590 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002591 struct drm_crtc *c;
2592 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002593 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_plane *primary = intel_crtc->base.primary;
2595 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596
Damien Lespiau2d140302015-02-05 17:22:18 +00002597 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598 return;
2599
Daniel Vetterf6936e22015-03-26 12:17:05 +01002600 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 fb = &plane_config->fb->base;
2602 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002603 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606
2607 /*
2608 * Failed to alloc the obj, check to see if we should share
2609 * an fb with another CRTC instead
2610 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002611 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 i = to_intel_crtc(c);
2613
2614 if (c == &intel_crtc->base)
2615 continue;
2616
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 fb = c->primary->fb;
2621 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 continue;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002625 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 drm_framebuffer_reference(fb);
2627 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 }
2629 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630
2631 return;
2632
2633valid_fb:
2634 obj = intel_fb_obj(fb);
2635 if (obj->tiling_mode != I915_TILING_NONE)
2636 dev_priv->preserve_bios_swizzle = true;
2637
2638 primary->fb = fb;
2639 primary->state->crtc = &intel_crtc->base;
2640 primary->crtc = &intel_crtc->base;
2641 update_state_fb(primary);
2642 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002643}
2644
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002645static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2646 struct drm_framebuffer *fb,
2647 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002648{
2649 struct drm_device *dev = crtc->dev;
2650 struct drm_i915_private *dev_priv = dev->dev_private;
2651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002652 struct drm_plane *primary = crtc->primary;
2653 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002654 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002655 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002656 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002657 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002658 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302659 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002660
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002661 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002662 I915_WRITE(reg, 0);
2663 if (INTEL_INFO(dev)->gen >= 4)
2664 I915_WRITE(DSPSURF(plane), 0);
2665 else
2666 I915_WRITE(DSPADDR(plane), 0);
2667 POSTING_READ(reg);
2668 return;
2669 }
2670
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 obj = intel_fb_obj(fb);
2672 if (WARN_ON(obj == NULL))
2673 return;
2674
2675 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2676
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 dspcntr = DISPPLANE_GAMMA_ENABLE;
2678
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002679 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002680
2681 if (INTEL_INFO(dev)->gen < 4) {
2682 if (intel_crtc->pipe == PIPE_B)
2683 dspcntr |= DISPPLANE_SEL_PIPE_B;
2684
2685 /* pipesrc and dspsize control the size that is scaled from,
2686 * which should always be the user's requested size.
2687 */
2688 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2690 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002692 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2693 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002694 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2695 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 I915_WRITE(PRIMPOS(plane), 0);
2697 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 }
2699
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 switch (fb->pixel_format) {
2701 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002702 dspcntr |= DISPPLANE_8BPP;
2703 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 case DRM_FORMAT_XRGB1555:
2705 case DRM_FORMAT_ARGB1555:
2706 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_RGB565:
2709 dspcntr |= DISPPLANE_BGRX565;
2710 break;
2711 case DRM_FORMAT_XRGB8888:
2712 case DRM_FORMAT_ARGB8888:
2713 dspcntr |= DISPPLANE_BGRX888;
2714 break;
2715 case DRM_FORMAT_XBGR8888:
2716 case DRM_FORMAT_ABGR8888:
2717 dspcntr |= DISPPLANE_RGBX888;
2718 break;
2719 case DRM_FORMAT_XRGB2101010:
2720 case DRM_FORMAT_ARGB2101010:
2721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
2724 case DRM_FORMAT_ABGR2101010:
2725 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002726 break;
2727 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002728 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002729 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002731 if (INTEL_INFO(dev)->gen >= 4 &&
2732 obj->tiling_mode != I915_TILING_NONE)
2733 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002734
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002735 if (IS_G4X(dev))
2736 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2737
Ville Syrjäläb98971272014-08-27 16:51:22 +03002738 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002739
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 if (INTEL_INFO(dev)->gen >= 4) {
2741 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002742 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 linear_offset -= intel_crtc->dspaddr_offset;
2746 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002747 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749
Matt Roper8e7d6882015-01-21 16:35:41 -08002750 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 dspcntr |= DISPPLANE_ROTATE_180;
2752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002753 x += (intel_crtc->config->pipe_src_w - 1);
2754 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302755
2756 /* Finding the last pixel of the last line of the display
2757 data and adding to linear_offset*/
2758 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2760 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 }
2762
2763 I915_WRITE(reg, dspcntr);
2764
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002765 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002766 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002767 I915_WRITE(DSPSURF(plane),
2768 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002770 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002772 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002773 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774}
2775
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002776static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2777 struct drm_framebuffer *fb,
2778 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779{
2780 struct drm_device *dev = crtc->dev;
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002783 struct drm_plane *primary = crtc->primary;
2784 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002785 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002787 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002789 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302790 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002792 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002793 I915_WRITE(reg, 0);
2794 I915_WRITE(DSPSURF(plane), 0);
2795 POSTING_READ(reg);
2796 return;
2797 }
2798
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 obj = intel_fb_obj(fb);
2800 if (WARN_ON(obj == NULL))
2801 return;
2802
2803 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2804
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002805 dspcntr = DISPPLANE_GAMMA_ENABLE;
2806
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002807 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808
2809 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2810 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2811
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814 dspcntr |= DISPPLANE_8BPP;
2815 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 case DRM_FORMAT_RGB565:
2817 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_XRGB8888:
2820 case DRM_FORMAT_ARGB8888:
2821 dspcntr |= DISPPLANE_BGRX888;
2822 break;
2823 case DRM_FORMAT_XBGR8888:
2824 case DRM_FORMAT_ABGR8888:
2825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
2828 case DRM_FORMAT_ARGB2101010:
2829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
2832 case DRM_FORMAT_ABGR2101010:
2833 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
2835 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002836 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002837 }
2838
2839 if (obj->tiling_mode != I915_TILING_NONE)
2840 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002842 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002843 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844
Ville Syrjäläb98971272014-08-27 16:51:22 +03002845 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002846 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002847 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
2866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Damien Lespiaub3218032015-02-27 11:15:18 +00002880u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2881 uint32_t pixel_format)
2882{
2883 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2884
2885 /*
2886 * The stride is either expressed as a multiple of 64 bytes
2887 * chunks for linear buffers or in number of tiles for tiled
2888 * buffers.
2889 */
2890 switch (fb_modifier) {
2891 case DRM_FORMAT_MOD_NONE:
2892 return 64;
2893 case I915_FORMAT_MOD_X_TILED:
2894 if (INTEL_INFO(dev)->gen == 2)
2895 return 128;
2896 return 512;
2897 case I915_FORMAT_MOD_Y_TILED:
2898 /* No need to check for old gens and Y tiling since this is
2899 * about the display engine and those will be blocked before
2900 * we get here.
2901 */
2902 return 128;
2903 case I915_FORMAT_MOD_Yf_TILED:
2904 if (bits_per_pixel == 8)
2905 return 64;
2906 else
2907 return 128;
2908 default:
2909 MISSING_CASE(fb_modifier);
2910 return 64;
2911 }
2912}
2913
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002914unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2915 struct drm_i915_gem_object *obj)
2916{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002917 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918
2919 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002920 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002921
2922 return i915_gem_obj_ggtt_offset_view(obj, view);
2923}
2924
Chandra Kondurua1b22782015-04-07 15:28:45 -07002925/*
2926 * This function detaches (aka. unbinds) unused scalers in hardware
2927 */
2928void skl_detach_scalers(struct intel_crtc *intel_crtc)
2929{
2930 struct drm_device *dev;
2931 struct drm_i915_private *dev_priv;
2932 struct intel_crtc_scaler_state *scaler_state;
2933 int i;
2934
2935 if (!intel_crtc || !intel_crtc->config)
2936 return;
2937
2938 dev = intel_crtc->base.dev;
2939 dev_priv = dev->dev_private;
2940 scaler_state = &intel_crtc->config->scaler_state;
2941
2942 /* loop through and disable scalers that aren't in use */
2943 for (i = 0; i < intel_crtc->num_scalers; i++) {
2944 if (!scaler_state->scalers[i].in_use) {
2945 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2946 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2947 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2948 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2949 intel_crtc->base.base.id, intel_crtc->pipe, i);
2950 }
2951 }
2952}
2953
Chandra Konduru6156a452015-04-27 13:48:39 -07002954u32 skl_plane_ctl_format(uint32_t pixel_format)
2955{
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002957 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 /*
2966 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2967 * to be already pre-multiplied. We need to add a knob (or a different
2968 * DRM_FORMAT) for user-space to configure that.
2969 */
2970 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002989 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002991
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993}
2994
2995u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2996{
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 switch (fb_modifier) {
2998 case DRM_FORMAT_MOD_NONE:
2999 break;
3000 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 default:
3007 MISSING_CASE(fb_modifier);
3008 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003009
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011}
3012
3013u32 skl_plane_ctl_rotation(unsigned int rotation)
3014{
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 switch (rotation) {
3016 case BIT(DRM_ROTATE_0):
3017 break;
3018 case BIT(DRM_ROTATE_90):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case BIT(DRM_ROTATE_270):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
3025 MISSING_CASE(rotation);
3026 }
3027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031static void skylake_update_primary_plane(struct drm_crtc *crtc,
3032 struct drm_framebuffer *fb,
3033 int x, int y)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003038 struct drm_plane *plane = crtc->primary;
3039 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003040 struct drm_i915_gem_object *obj;
3041 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303042 u32 plane_ctl, stride_div, stride;
3043 u32 tile_height, plane_offset, plane_size;
3044 unsigned int rotation;
3045 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003046 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 struct intel_crtc_state *crtc_state = intel_crtc->config;
3048 struct intel_plane_state *plane_state;
3049 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3050 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3051 int scaler_id = -1;
3052
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003055 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3057 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3058 POSTING_READ(PLANE_CTL(pipe, 0));
3059 return;
3060 }
3061
3062 plane_ctl = PLANE_CTL_ENABLE |
3063 PLANE_CTL_PIPE_GAMMA_ENABLE |
3064 PLANE_CTL_PIPE_CSC_ENABLE;
3065
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3067 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003068 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303070 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003071 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072
Damien Lespiaub3218032015-02-27 11:15:18 +00003073 obj = intel_fb_obj(fb);
3074 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3075 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303076 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3077
Chandra Konduru6156a452015-04-27 13:48:39 -07003078 /*
3079 * FIXME: intel_plane_state->src, dst aren't set when transitional
3080 * update_plane helpers are called from legacy paths.
3081 * Once full atomic crtc is available, below check can be avoided.
3082 */
3083 if (drm_rect_width(&plane_state->src)) {
3084 scaler_id = plane_state->scaler_id;
3085 src_x = plane_state->src.x1 >> 16;
3086 src_y = plane_state->src.y1 >> 16;
3087 src_w = drm_rect_width(&plane_state->src) >> 16;
3088 src_h = drm_rect_height(&plane_state->src) >> 16;
3089 dst_x = plane_state->dst.x1;
3090 dst_y = plane_state->dst.y1;
3091 dst_w = drm_rect_width(&plane_state->dst);
3092 dst_h = drm_rect_height(&plane_state->dst);
3093
3094 WARN_ON(x != src_x || y != src_y);
3095 } else {
3096 src_w = intel_crtc->config->pipe_src_w;
3097 src_h = intel_crtc->config->pipe_src_h;
3098 }
3099
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100 if (intel_rotation_90_or_270(rotation)) {
3101 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003102 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 fb->modifier[0]);
3104 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003105 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303106 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003107 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303108 } else {
3109 stride = fb->pitches[0] / stride_div;
3110 x_offset = x;
3111 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003112 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303113 }
3114 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003115
Damien Lespiau70d21f02013-07-03 21:06:04 +01003116 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3118 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3119 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120
3121 if (scaler_id >= 0) {
3122 uint32_t ps_ctrl = 0;
3123
3124 WARN_ON(!dst_w || !dst_h);
3125 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3126 crtc_state->scaler_state.scalers[scaler_id].mode;
3127 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3128 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3129 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3130 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3131 I915_WRITE(PLANE_POS(pipe, 0), 0);
3132 } else {
3133 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3134 }
3135
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003136 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003137
3138 POSTING_READ(PLANE_SURF(pipe, 0));
3139}
3140
Jesse Barnes17638cd2011-06-24 12:19:23 -07003141/* Assume fb object is pinned & idle & fenced and just update base pointers */
3142static int
3143intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3144 int x, int y, enum mode_set_atomic state)
3145{
3146 struct drm_device *dev = crtc->dev;
3147 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003148
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003149 if (dev_priv->display.disable_fbc)
3150 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003151
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003152 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3153
3154 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003155}
3156
Ville Syrjälä75147472014-11-24 18:28:11 +02003157static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003159 struct drm_crtc *crtc;
3160
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003161 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3163 enum plane plane = intel_crtc->plane;
3164
3165 intel_prepare_page_flip(dev, plane);
3166 intel_finish_page_flip_plane(dev, plane);
3167 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003168}
3169
3170static void intel_update_primary_planes(struct drm_device *dev)
3171{
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003174
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003175 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3177
Rob Clark51fd3712013-11-19 12:10:12 -05003178 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003179 /*
3180 * FIXME: Once we have proper support for primary planes (and
3181 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003182 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003183 */
Matt Roperf4510a22014-04-01 15:22:40 -07003184 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003185 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003186 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003187 crtc->x,
3188 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003189 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190 }
3191}
3192
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003193void intel_crtc_reset(struct intel_crtc *crtc)
3194{
3195 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3196
3197 if (!crtc->active)
3198 return;
3199
3200 intel_crtc_disable_planes(&crtc->base);
3201 dev_priv->display.crtc_disable(&crtc->base);
3202 dev_priv->display.crtc_enable(&crtc->base);
3203 intel_crtc_enable_planes(&crtc->base);
3204}
3205
Ville Syrjälä75147472014-11-24 18:28:11 +02003206void intel_prepare_reset(struct drm_device *dev)
3207{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003208 struct drm_i915_private *dev_priv = to_i915(dev);
3209 struct intel_crtc *crtc;
3210
Ville Syrjälä75147472014-11-24 18:28:11 +02003211 /* no reset support for gen2 */
3212 if (IS_GEN2(dev))
3213 return;
3214
3215 /* reset doesn't touch the display */
3216 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3217 return;
3218
3219 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003220
3221 /*
3222 * Disabling the crtcs gracefully seems nicer. Also the
3223 * g33 docs say we should at least disable all the planes.
3224 */
3225 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003226 if (!crtc->active)
3227 continue;
3228
3229 intel_crtc_disable_planes(&crtc->base);
3230 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003231 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003232}
3233
3234void intel_finish_reset(struct drm_device *dev)
3235{
3236 struct drm_i915_private *dev_priv = to_i915(dev);
3237
3238 /*
3239 * Flips in the rings will be nuked by the reset,
3240 * so complete all pending flips so that user space
3241 * will get its events and not get stuck.
3242 */
3243 intel_complete_page_flips(dev);
3244
3245 /* no reset support for gen2 */
3246 if (IS_GEN2(dev))
3247 return;
3248
3249 /* reset doesn't touch the display */
3250 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3251 /*
3252 * Flips in the rings have been nuked by the reset,
3253 * so update the base address of all primary
3254 * planes to the the last fb to make sure we're
3255 * showing the correct fb after a reset.
3256 */
3257 intel_update_primary_planes(dev);
3258 return;
3259 }
3260
3261 /*
3262 * The display has been reset as well,
3263 * so need a full re-initialization.
3264 */
3265 intel_runtime_pm_disable_interrupts(dev_priv);
3266 intel_runtime_pm_enable_interrupts(dev_priv);
3267
3268 intel_modeset_init_hw(dev);
3269
3270 spin_lock_irq(&dev_priv->irq_lock);
3271 if (dev_priv->display.hpd_irq_setup)
3272 dev_priv->display.hpd_irq_setup(dev);
3273 spin_unlock_irq(&dev_priv->irq_lock);
3274
3275 intel_modeset_setup_hw_state(dev, true);
3276
3277 intel_hpd_init(dev_priv);
3278
3279 drm_modeset_unlock_all(dev);
3280}
3281
Chris Wilson2e2f3512015-04-27 13:41:14 +01003282static void
Chris Wilson14667a42012-04-03 17:58:35 +01003283intel_finish_fb(struct drm_framebuffer *old_fb)
3284{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003285 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003287 bool was_interruptible = dev_priv->mm.interruptible;
3288 int ret;
3289
Chris Wilson14667a42012-04-03 17:58:35 +01003290 /* Big Hammer, we also need to ensure that any pending
3291 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3292 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003293 * framebuffer. Note that we rely on userspace rendering
3294 * into the buffer attached to the pipe they are waiting
3295 * on. If not, userspace generates a GPU hang with IPEHR
3296 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003297 *
3298 * This should only fail upon a hung GPU, in which case we
3299 * can safely continue.
3300 */
3301 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003302 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003303 dev_priv->mm.interruptible = was_interruptible;
3304
Chris Wilson2e2f3512015-04-27 13:41:14 +01003305 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003306}
3307
Chris Wilson7d5e3792014-03-04 13:15:08 +00003308static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3309{
3310 struct drm_device *dev = crtc->dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003313 bool pending;
3314
3315 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3316 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3317 return false;
3318
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003319 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003320 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003321 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003322
3323 return pending;
3324}
3325
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003326static void intel_update_pipe_size(struct intel_crtc *crtc)
3327{
3328 struct drm_device *dev = crtc->base.dev;
3329 struct drm_i915_private *dev_priv = dev->dev_private;
3330 const struct drm_display_mode *adjusted_mode;
3331
3332 if (!i915.fastboot)
3333 return;
3334
3335 /*
3336 * Update pipe size and adjust fitter if needed: the reason for this is
3337 * that in compute_mode_changes we check the native mode (not the pfit
3338 * mode) to see if we can flip rather than do a full mode set. In the
3339 * fastboot case, we'll flip, but if we don't update the pipesrc and
3340 * pfit state, we'll end up with a big fb scanned out into the wrong
3341 * sized surface.
3342 *
3343 * To fix this properly, we need to hoist the checks up into
3344 * compute_mode_changes (or above), check the actual pfit state and
3345 * whether the platform allows pfit disable with pipe active, and only
3346 * then update the pipesrc and pfit state, even on the flip path.
3347 */
3348
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003349 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350
3351 I915_WRITE(PIPESRC(crtc->pipe),
3352 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3353 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003354 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003355 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3356 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003357 I915_WRITE(PF_CTL(crtc->pipe), 0);
3358 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3359 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3360 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003361 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3362 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003363}
3364
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003365static void intel_fdi_normal_train(struct drm_crtc *crtc)
3366{
3367 struct drm_device *dev = crtc->dev;
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3370 int pipe = intel_crtc->pipe;
3371 u32 reg, temp;
3372
3373 /* enable normal train */
3374 reg = FDI_TX_CTL(pipe);
3375 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003376 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003377 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3378 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003379 } else {
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003382 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003383 I915_WRITE(reg, temp);
3384
3385 reg = FDI_RX_CTL(pipe);
3386 temp = I915_READ(reg);
3387 if (HAS_PCH_CPT(dev)) {
3388 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3389 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3390 } else {
3391 temp &= ~FDI_LINK_TRAIN_NONE;
3392 temp |= FDI_LINK_TRAIN_NONE;
3393 }
3394 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3395
3396 /* wait one idle pattern time */
3397 POSTING_READ(reg);
3398 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003399
3400 /* IVB wants error correction enabled */
3401 if (IS_IVYBRIDGE(dev))
3402 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3403 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003404}
3405
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406/* The FDI link training functions for ILK/Ibexpeak. */
3407static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3408{
3409 struct drm_device *dev = crtc->dev;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3412 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003414
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003415 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003417
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3419 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 reg = FDI_RX_IMR(pipe);
3421 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003422 temp &= ~FDI_RX_SYMBOL_LOCK;
3423 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 I915_WRITE(reg, temp);
3425 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003426 udelay(150);
3427
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 reg = FDI_TX_CTL(pipe);
3430 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003431 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003432 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 temp &= ~FDI_LINK_TRAIN_NONE;
3434 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3442
3443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 udelay(150);
3445
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003446 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3448 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3449 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003450
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3455
3456 if ((temp & FDI_RX_BIT_LOCK)) {
3457 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 break;
3460 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003462 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464
3465 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_NONE;
3469 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 reg = FDI_RX_CTL(pipe);
3473 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 temp &= ~FDI_LINK_TRAIN_NONE;
3475 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp);
3477
3478 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479 udelay(150);
3480
Chris Wilson5eddb702010-09-11 13:48:45 +01003481 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485
3486 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 DRM_DEBUG_KMS("FDI train 2 done.\n");
3489 break;
3490 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494
3495 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003496
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497}
3498
Akshay Joshi0206e352011-08-16 15:34:10 -04003499static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3501 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3502 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3503 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3504};
3505
3506/* The FDI link training functions for SNB/Cougarpoint. */
3507static void gen6_fdi_link_train(struct drm_crtc *crtc)
3508{
3509 struct drm_device *dev = crtc->dev;
3510 struct drm_i915_private *dev_priv = dev->dev_private;
3511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3512 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003513 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514
Adam Jacksone1a44742010-06-25 15:32:14 -04003515 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3516 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 reg = FDI_RX_IMR(pipe);
3518 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003519 temp &= ~FDI_RX_SYMBOL_LOCK;
3520 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
3522
3523 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003524 udelay(150);
3525
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_TX_CTL(pipe);
3528 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003529 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003530 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 temp &= ~FDI_LINK_TRAIN_NONE;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1;
3533 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3534 /* SNB-B */
3535 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537
Daniel Vetterd74cf322012-10-26 10:58:13 +02003538 I915_WRITE(FDI_RX_MISC(pipe),
3539 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3540
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_RX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 if (HAS_PCH_CPT(dev)) {
3544 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3545 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3546 } else {
3547 temp &= ~FDI_LINK_TRAIN_NONE;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1;
3549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3551
3552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 udelay(150);
3554
Akshay Joshi0206e352011-08-16 15:34:10 -04003555 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3559 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 I915_WRITE(reg, temp);
3561
3562 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 udelay(500);
3564
Sean Paulfa37d392012-03-02 12:53:39 -05003565 for (retry = 0; retry < 5; retry++) {
3566 reg = FDI_RX_IIR(pipe);
3567 temp = I915_READ(reg);
3568 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3569 if (temp & FDI_RX_BIT_LOCK) {
3570 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3571 DRM_DEBUG_KMS("FDI train 1 done.\n");
3572 break;
3573 }
3574 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003575 }
Sean Paulfa37d392012-03-02 12:53:39 -05003576 if (retry < 5)
3577 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 }
3579 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
3582 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 reg = FDI_TX_CTL(pipe);
3584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 if (IS_GEN6(dev)) {
3588 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3589 /* SNB-B */
3590 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3591 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_RX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 if (HAS_PCH_CPT(dev)) {
3597 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3598 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3599 } else {
3600 temp &= ~FDI_LINK_TRAIN_NONE;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2;
3602 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003603 I915_WRITE(reg, temp);
3604
3605 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606 udelay(150);
3607
Akshay Joshi0206e352011-08-16 15:34:10 -04003608 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 reg = FDI_TX_CTL(pipe);
3610 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3612 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003613 I915_WRITE(reg, temp);
3614
3615 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 udelay(500);
3617
Sean Paulfa37d392012-03-02 12:53:39 -05003618 for (retry = 0; retry < 5; retry++) {
3619 reg = FDI_RX_IIR(pipe);
3620 temp = I915_READ(reg);
3621 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3622 if (temp & FDI_RX_SYMBOL_LOCK) {
3623 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3624 DRM_DEBUG_KMS("FDI train 2 done.\n");
3625 break;
3626 }
3627 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003628 }
Sean Paulfa37d392012-03-02 12:53:39 -05003629 if (retry < 5)
3630 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003631 }
3632 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003633 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003634
3635 DRM_DEBUG_KMS("FDI train done.\n");
3636}
3637
Jesse Barnes357555c2011-04-28 15:09:55 -07003638/* Manual link training for Ivy Bridge A0 parts */
3639static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3644 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003646
3647 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3648 for train result */
3649 reg = FDI_RX_IMR(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_RX_SYMBOL_LOCK;
3652 temp &= ~FDI_RX_BIT_LOCK;
3653 I915_WRITE(reg, temp);
3654
3655 POSTING_READ(reg);
3656 udelay(150);
3657
Daniel Vetter01a415f2012-10-27 15:58:40 +02003658 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3659 I915_READ(FDI_RX_IIR(pipe)));
3660
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 /* Try each vswing and preemphasis setting twice before moving on */
3662 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3663 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003666 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3667 temp &= ~FDI_TX_ENABLE;
3668 I915_WRITE(reg, temp);
3669
3670 reg = FDI_RX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp &= ~FDI_LINK_TRAIN_AUTO;
3673 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3674 temp &= ~FDI_RX_ENABLE;
3675 I915_WRITE(reg, temp);
3676
3677 /* enable CPU FDI TX and PCH FDI RX */
3678 reg = FDI_TX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003681 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003683 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 temp |= snb_b_fdi_train_param[j/2];
3685 temp |= FDI_COMPOSITE_SYNC;
3686 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3687
3688 I915_WRITE(FDI_RX_MISC(pipe),
3689 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3690
3691 reg = FDI_RX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3694 temp |= FDI_COMPOSITE_SYNC;
3695 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3696
3697 POSTING_READ(reg);
3698 udelay(1); /* should be 0.5us */
3699
3700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3704
3705 if (temp & FDI_RX_BIT_LOCK ||
3706 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3708 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3709 i);
3710 break;
3711 }
3712 udelay(1); /* should be 0.5us */
3713 }
3714 if (i == 4) {
3715 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3716 continue;
3717 }
3718
3719 /* Train 2 */
3720 reg = FDI_TX_CTL(pipe);
3721 temp = I915_READ(reg);
3722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3723 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3724 I915_WRITE(reg, temp);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3729 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003730 I915_WRITE(reg, temp);
3731
3732 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 for (i = 0; i < 4; i++) {
3736 reg = FDI_RX_IIR(pipe);
3737 temp = I915_READ(reg);
3738 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740 if (temp & FDI_RX_SYMBOL_LOCK ||
3741 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3742 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3743 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3744 i);
3745 goto train_done;
3746 }
3747 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 if (i == 4)
3750 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003751 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003752
Jesse Barnes139ccd32013-08-19 11:04:55 -07003753train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 DRM_DEBUG_KMS("FDI train done.\n");
3755}
3756
Daniel Vetter88cefb62012-08-12 19:27:14 +02003757static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003759 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763
Jesse Barnesc64e3112010-09-10 11:27:03 -07003764
Jesse Barnes0e23b992010-09-10 11:10:00 -07003765 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_RX_CTL(pipe);
3767 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003768 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003769 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003770 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3772
3773 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774 udelay(200);
3775
3776 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 temp = I915_READ(reg);
3778 I915_WRITE(reg, temp | FDI_PCDCLK);
3779
3780 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 udelay(200);
3782
Paulo Zanoni20749732012-11-23 15:30:38 -02003783 /* Enable CPU FDI TX PLL, always on for Ironlake */
3784 reg = FDI_TX_CTL(pipe);
3785 temp = I915_READ(reg);
3786 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3787 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003788
Paulo Zanoni20749732012-11-23 15:30:38 -02003789 POSTING_READ(reg);
3790 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003791 }
3792}
3793
Daniel Vetter88cefb62012-08-12 19:27:14 +02003794static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3795{
3796 struct drm_device *dev = intel_crtc->base.dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 int pipe = intel_crtc->pipe;
3799 u32 reg, temp;
3800
3801 /* Switch from PCDclk to Rawclk */
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3805
3806 /* Disable CPU FDI TX PLL */
3807 reg = FDI_TX_CTL(pipe);
3808 temp = I915_READ(reg);
3809 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3810
3811 POSTING_READ(reg);
3812 udelay(100);
3813
3814 reg = FDI_RX_CTL(pipe);
3815 temp = I915_READ(reg);
3816 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3817
3818 /* Wait for the clocks to turn off. */
3819 POSTING_READ(reg);
3820 udelay(100);
3821}
3822
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003823static void ironlake_fdi_disable(struct drm_crtc *crtc)
3824{
3825 struct drm_device *dev = crtc->dev;
3826 struct drm_i915_private *dev_priv = dev->dev_private;
3827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3828 int pipe = intel_crtc->pipe;
3829 u32 reg, temp;
3830
3831 /* disable CPU FDI tx and PCH FDI rx */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3835 POSTING_READ(reg);
3836
3837 reg = FDI_RX_CTL(pipe);
3838 temp = I915_READ(reg);
3839 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003840 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3842
3843 POSTING_READ(reg);
3844 udelay(100);
3845
3846 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003847 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003848 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003849
3850 /* still set train pattern 1 */
3851 reg = FDI_TX_CTL(pipe);
3852 temp = I915_READ(reg);
3853 temp &= ~FDI_LINK_TRAIN_NONE;
3854 temp |= FDI_LINK_TRAIN_PATTERN_1;
3855 I915_WRITE(reg, temp);
3856
3857 reg = FDI_RX_CTL(pipe);
3858 temp = I915_READ(reg);
3859 if (HAS_PCH_CPT(dev)) {
3860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3862 } else {
3863 temp &= ~FDI_LINK_TRAIN_NONE;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1;
3865 }
3866 /* BPC in FDI rx is consistent with that in PIPECONF */
3867 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003868 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003869 I915_WRITE(reg, temp);
3870
3871 POSTING_READ(reg);
3872 udelay(100);
3873}
3874
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875bool intel_has_pending_fb_unpin(struct drm_device *dev)
3876{
3877 struct intel_crtc *crtc;
3878
3879 /* Note that we don't need to be called with mode_config.lock here
3880 * as our list of CRTC objects is static for the lifetime of the
3881 * device and so cannot disappear as we iterate. Similarly, we can
3882 * happily treat the predicates as racy, atomic checks as userspace
3883 * cannot claim and pin a new fb without at least acquring the
3884 * struct_mutex and so serialising with us.
3885 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003886 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003887 if (atomic_read(&crtc->unpin_work_count) == 0)
3888 continue;
3889
3890 if (crtc->unpin_work)
3891 intel_wait_for_vblank(dev, crtc->pipe);
3892
3893 return true;
3894 }
3895
3896 return false;
3897}
3898
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003899static void page_flip_completed(struct intel_crtc *intel_crtc)
3900{
3901 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3902 struct intel_unpin_work *work = intel_crtc->unpin_work;
3903
3904 /* ensure that the unpin work is consistent wrt ->pending. */
3905 smp_rmb();
3906 intel_crtc->unpin_work = NULL;
3907
3908 if (work->event)
3909 drm_send_vblank_event(intel_crtc->base.dev,
3910 intel_crtc->pipe,
3911 work->event);
3912
3913 drm_crtc_vblank_put(&intel_crtc->base);
3914
3915 wake_up_all(&dev_priv->pending_flip_queue);
3916 queue_work(dev_priv->wq, &work->work);
3917
3918 trace_i915_flip_complete(intel_crtc->plane,
3919 work->pending_flip_obj);
3920}
3921
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003922void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003923{
Chris Wilson0f911282012-04-17 10:05:38 +01003924 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003926
Daniel Vetter2c10d572012-12-20 21:24:07 +01003927 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003928 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3929 !intel_crtc_has_pending_flip(crtc),
3930 60*HZ) == 0)) {
3931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003932
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003933 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003934 if (intel_crtc->unpin_work) {
3935 WARN_ONCE(1, "Removing stuck page flip\n");
3936 page_flip_completed(intel_crtc);
3937 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003938 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003939 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003940
Chris Wilson975d5682014-08-20 13:13:34 +01003941 if (crtc->primary->fb) {
3942 mutex_lock(&dev->struct_mutex);
3943 intel_finish_fb(crtc->primary->fb);
3944 mutex_unlock(&dev->struct_mutex);
3945 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003946}
3947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948/* Program iCLKIP clock to the desired frequency */
3949static void lpt_program_iclkip(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003953 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3955 u32 temp;
3956
Daniel Vetter09153002012-12-12 14:06:44 +01003957 mutex_lock(&dev_priv->dpio_lock);
3958
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 /* It is necessary to ungate the pixclk gate prior to programming
3960 * the divisors, and gate it back when it is done.
3961 */
3962 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3963
3964 /* Disable SSCCTL */
3965 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003966 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3967 SBI_SSCCTL_DISABLE,
3968 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969
3970 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003971 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 auxdiv = 1;
3973 divsel = 0x41;
3974 phaseinc = 0x20;
3975 } else {
3976 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003977 * but the adjusted_mode->crtc_clock in in KHz. To get the
3978 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 * convert the virtual clock precision to KHz here for higher
3980 * precision.
3981 */
3982 u32 iclk_virtual_root_freq = 172800 * 1000;
3983 u32 iclk_pi_range = 64;
3984 u32 desired_divisor, msb_divisor_value, pi_value;
3985
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003986 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 msb_divisor_value = desired_divisor / iclk_pi_range;
3988 pi_value = desired_divisor % iclk_pi_range;
3989
3990 auxdiv = 0;
3991 divsel = msb_divisor_value - 2;
3992 phaseinc = pi_value;
3993 }
3994
3995 /* This should not happen with any sane values */
3996 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3997 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3998 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3999 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4000
4001 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004002 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 auxdiv,
4004 divsel,
4005 phasedir,
4006 phaseinc);
4007
4008 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4012 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4013 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4014 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4015 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017
4018 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004019 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004020 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4021 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004027 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028
4029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004033
4034 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035}
4036
Daniel Vetter275f01b22013-05-03 11:49:47 +02004037static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4038 enum pipe pch_transcoder)
4039{
4040 struct drm_device *dev = crtc->base.dev;
4041 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004042 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004043
4044 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4045 I915_READ(HTOTAL(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4047 I915_READ(HBLANK(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4049 I915_READ(HSYNC(cpu_transcoder)));
4050
4051 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4052 I915_READ(VTOTAL(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4054 I915_READ(VBLANK(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4056 I915_READ(VSYNC(cpu_transcoder)));
4057 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4058 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4059}
4060
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004061static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062{
4063 struct drm_i915_private *dev_priv = dev->dev_private;
4064 uint32_t temp;
4065
4066 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004068 return;
4069
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4071 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4072
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 temp &= ~FDI_BC_BIFURCATION_SELECT;
4074 if (enable)
4075 temp |= FDI_BC_BIFURCATION_SELECT;
4076
4077 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078 I915_WRITE(SOUTH_CHICKEN1, temp);
4079 POSTING_READ(SOUTH_CHICKEN1);
4080}
4081
4082static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4083{
4084 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 switch (intel_crtc->pipe) {
4087 case PIPE_A:
4088 break;
4089 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004090 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004093 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094
4095 break;
4096 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004097 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004098
4099 break;
4100 default:
4101 BUG();
4102 }
4103}
4104
Jesse Barnesf67a5592011-01-05 10:31:48 -08004105/*
4106 * Enable PCH resources required for PCH ports:
4107 * - PCH PLLs
4108 * - FDI training & RX/TX
4109 * - update transcoder timings
4110 * - DP transcoding bits
4111 * - transcoder
4112 */
4113static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004114{
4115 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004119 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetterab9412b2013-05-03 11:49:46 +02004121 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004122
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004123 if (IS_IVYBRIDGE(dev))
4124 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4125
Daniel Vettercd986ab2012-10-26 10:58:12 +02004126 /* Write the TU size bits before fdi link training, so that error
4127 * detection works. */
4128 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4129 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004132 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004133
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134 /* We need to program the right clock selection before writing the pixel
4135 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004136 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004137 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004138
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004140 temp |= TRANS_DPLL_ENABLE(pipe);
4141 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004143 temp |= sel;
4144 else
4145 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149 /* XXX: pch pll's can be enabled any time before we enable the PCH
4150 * transcoder, and we actually should do this to not upset any PCH
4151 * transcoder that already use the clock when we share it.
4152 *
4153 * Note that enable_shared_dpll tries to do the right thing, but
4154 * get_shared_dpll unconditionally resets the pll - we need that to have
4155 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004156 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004158 /* set transcoder timing, panel must allow it */
4159 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004160 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004162 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004163
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004165 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004166 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 reg = TRANS_DP_CTL(pipe);
4168 temp = I915_READ(reg);
4169 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004170 TRANS_DP_SYNC_MASK |
4171 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= (TRANS_DP_OUTPUT_ENABLE |
4173 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004174 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004175
4176 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180
4181 switch (intel_trans_dp_port_sel(crtc)) {
4182 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004183 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004184 break;
4185 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004186 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004187 break;
4188 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004190 break;
4191 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004192 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004193 }
4194
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196 }
4197
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004198 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004199}
4200
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004201static void lpt_pch_enable(struct drm_crtc *crtc)
4202{
4203 struct drm_device *dev = crtc->dev;
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004206 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Daniel Vetterab9412b2013-05-03 11:49:46 +02004208 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004210 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004211
Paulo Zanoni0540e482012-10-31 18:12:40 -02004212 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004213 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004214
Paulo Zanoni937bb612012-10-31 18:12:47 -02004215 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004216}
4217
Daniel Vetter716c2e52014-06-25 22:02:02 +03004218void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004219{
Daniel Vettere2b78262013-06-07 23:10:03 +02004220 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004221
4222 if (pll == NULL)
4223 return;
4224
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004225 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004226 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227 return;
4228 }
4229
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004230 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4231 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004232 WARN_ON(pll->on);
4233 WARN_ON(pll->active);
4234 }
4235
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004236 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004237}
4238
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004239struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4240 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004241{
Daniel Vettere2b78262013-06-07 23:10:03 +02004242 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004243 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004245
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004246 if (HAS_PCH_IBX(dev_priv->dev)) {
4247 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004248 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004249 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004250
Daniel Vetter46edb022013-06-05 13:34:12 +02004251 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4252 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004255
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256 goto found;
4257 }
4258
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304259 if (IS_BROXTON(dev_priv->dev)) {
4260 /* PLL is attached to port in bxt */
4261 struct intel_encoder *encoder;
4262 struct intel_digital_port *intel_dig_port;
4263
4264 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4265 if (WARN_ON(!encoder))
4266 return NULL;
4267
4268 intel_dig_port = enc_to_dig_port(&encoder->base);
4269 /* 1:1 mapping between ports and PLLs */
4270 i = (enum intel_dpll_id)intel_dig_port->port;
4271 pll = &dev_priv->shared_dplls[i];
4272 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4273 crtc->base.base.id, pll->name);
4274 WARN_ON(pll->new_config->crtc_mask);
4275
4276 goto found;
4277 }
4278
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004279 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4280 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004281
4282 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004284 continue;
4285
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004286 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004287 &pll->new_config->hw_state,
4288 sizeof(pll->new_config->hw_state)) == 0) {
4289 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004290 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004291 pll->new_config->crtc_mask,
4292 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004293 goto found;
4294 }
4295 }
4296
4297 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004298 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4299 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004301 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4302 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004303 goto found;
4304 }
4305 }
4306
4307 return NULL;
4308
4309found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004310 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004311 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004312
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004313 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004314 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4315 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004316
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004317 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004318
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004319 return pll;
4320}
4321
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004322/**
4323 * intel_shared_dpll_start_config - start a new PLL staged config
4324 * @dev_priv: DRM device
4325 * @clear_pipes: mask of pipes that will have their PLLs freed
4326 *
4327 * Starts a new PLL staged config, copying the current config but
4328 * releasing the references of pipes specified in clear_pipes.
4329 */
4330static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4331 unsigned clear_pipes)
4332{
4333 struct intel_shared_dpll *pll;
4334 enum intel_dpll_id i;
4335
4336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4337 pll = &dev_priv->shared_dplls[i];
4338
4339 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4340 GFP_KERNEL);
4341 if (!pll->new_config)
4342 goto cleanup;
4343
4344 pll->new_config->crtc_mask &= ~clear_pipes;
4345 }
4346
4347 return 0;
4348
4349cleanup:
4350 while (--i >= 0) {
4351 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004352 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004353 pll->new_config = NULL;
4354 }
4355
4356 return -ENOMEM;
4357}
4358
4359static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4360{
4361 struct intel_shared_dpll *pll;
4362 enum intel_dpll_id i;
4363
4364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4365 pll = &dev_priv->shared_dplls[i];
4366
4367 WARN_ON(pll->new_config == &pll->config);
4368
4369 pll->config = *pll->new_config;
4370 kfree(pll->new_config);
4371 pll->new_config = NULL;
4372 }
4373}
4374
4375static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4376{
4377 struct intel_shared_dpll *pll;
4378 enum intel_dpll_id i;
4379
4380 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4381 pll = &dev_priv->shared_dplls[i];
4382
4383 WARN_ON(pll->new_config == &pll->config);
4384
4385 kfree(pll->new_config);
4386 pll->new_config = NULL;
4387 }
4388}
4389
Daniel Vettera1520312013-05-03 11:49:50 +02004390static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004391{
4392 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004393 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004394 u32 temp;
4395
4396 temp = I915_READ(dslreg);
4397 udelay(500);
4398 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004399 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004400 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004401 }
4402}
4403
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404/**
4405 * skl_update_scaler_users - Stages update to crtc's scaler state
4406 * @intel_crtc: crtc
4407 * @crtc_state: crtc_state
4408 * @plane: plane (NULL indicates crtc is requesting update)
4409 * @plane_state: plane's state
4410 * @force_detach: request unconditional detachment of scaler
4411 *
4412 * This function updates scaler state for requested plane or crtc.
4413 * To request scaler usage update for a plane, caller shall pass plane pointer.
4414 * To request scaler usage update for crtc, caller shall pass plane pointer
4415 * as NULL.
4416 *
4417 * Return
4418 * 0 - scaler_usage updated successfully
4419 * error - requested scaling cannot be supported or other error condition
4420 */
4421int
4422skl_update_scaler_users(
4423 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4424 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4425 int force_detach)
4426{
4427 int need_scaling;
4428 int idx;
4429 int src_w, src_h, dst_w, dst_h;
4430 int *scaler_id;
4431 struct drm_framebuffer *fb;
4432 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004433 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004434
4435 if (!intel_crtc || !crtc_state)
4436 return 0;
4437
4438 scaler_state = &crtc_state->scaler_state;
4439
4440 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4441 fb = intel_plane ? plane_state->base.fb : NULL;
4442
4443 if (intel_plane) {
4444 src_w = drm_rect_width(&plane_state->src) >> 16;
4445 src_h = drm_rect_height(&plane_state->src) >> 16;
4446 dst_w = drm_rect_width(&plane_state->dst);
4447 dst_h = drm_rect_height(&plane_state->dst);
4448 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004449 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004450 } else {
4451 struct drm_display_mode *adjusted_mode =
4452 &crtc_state->base.adjusted_mode;
4453 src_w = crtc_state->pipe_src_w;
4454 src_h = crtc_state->pipe_src_h;
4455 dst_w = adjusted_mode->hdisplay;
4456 dst_h = adjusted_mode->vdisplay;
4457 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004458 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004460
4461 need_scaling = intel_rotation_90_or_270(rotation) ?
4462 (src_h != dst_w || src_w != dst_h):
4463 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004464
4465 /*
4466 * if plane is being disabled or scaler is no more required or force detach
4467 * - free scaler binded to this plane/crtc
4468 * - in order to do this, update crtc->scaler_usage
4469 *
4470 * Here scaler state in crtc_state is set free so that
4471 * scaler can be assigned to other user. Actual register
4472 * update to free the scaler is done in plane/panel-fit programming.
4473 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4474 */
4475 if (force_detach || !need_scaling || (intel_plane &&
4476 (!fb || !plane_state->visible))) {
4477 if (*scaler_id >= 0) {
4478 scaler_state->scaler_users &= ~(1 << idx);
4479 scaler_state->scalers[*scaler_id].in_use = 0;
4480
4481 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4482 "crtc_state = %p scaler_users = 0x%x\n",
4483 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4484 intel_plane ? intel_plane->base.base.id :
4485 intel_crtc->base.base.id, crtc_state,
4486 scaler_state->scaler_users);
4487 *scaler_id = -1;
4488 }
4489 return 0;
4490 }
4491
4492 /* range checks */
4493 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4494 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4495
4496 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4497 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4498 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4499 "size is out of scaler range\n",
4500 intel_plane ? "PLANE" : "CRTC",
4501 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4502 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4503 return -EINVAL;
4504 }
4505
4506 /* check colorkey */
4507 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4508 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4509 intel_plane->base.base.id);
4510 return -EINVAL;
4511 }
4512
4513 /* Check src format */
4514 if (intel_plane) {
4515 switch (fb->pixel_format) {
4516 case DRM_FORMAT_RGB565:
4517 case DRM_FORMAT_XBGR8888:
4518 case DRM_FORMAT_XRGB8888:
4519 case DRM_FORMAT_ABGR8888:
4520 case DRM_FORMAT_ARGB8888:
4521 case DRM_FORMAT_XRGB2101010:
4522 case DRM_FORMAT_ARGB2101010:
4523 case DRM_FORMAT_XBGR2101010:
4524 case DRM_FORMAT_ABGR2101010:
4525 case DRM_FORMAT_YUYV:
4526 case DRM_FORMAT_YVYU:
4527 case DRM_FORMAT_UYVY:
4528 case DRM_FORMAT_VYUY:
4529 break;
4530 default:
4531 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4532 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4533 return -EINVAL;
4534 }
4535 }
4536
4537 /* mark this plane as a scaler user in crtc_state */
4538 scaler_state->scaler_users |= (1 << idx);
4539 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4540 "crtc_state = %p scaler_users = 0x%x\n",
4541 intel_plane ? "PLANE" : "CRTC",
4542 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4543 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4544 return 0;
4545}
4546
4547static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004552 struct intel_crtc_scaler_state *scaler_state =
4553 &crtc->config->scaler_state;
4554
4555 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4556
4557 /* To update pfit, first update scaler state */
4558 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4559 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4560 skl_detach_scalers(crtc);
4561 if (!enable)
4562 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004564 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004565 int id;
4566
4567 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4568 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4569 return;
4570 }
4571
4572 id = scaler_state->scaler_id;
4573 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4574 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4575 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4576 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4577
4578 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004579 }
4580}
4581
Jesse Barnesb074cec2013-04-25 12:55:02 -07004582static void ironlake_pfit_enable(struct intel_crtc *crtc)
4583{
4584 struct drm_device *dev = crtc->base.dev;
4585 struct drm_i915_private *dev_priv = dev->dev_private;
4586 int pipe = crtc->pipe;
4587
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004588 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004589 /* Force use of hard-coded filter coefficients
4590 * as some pre-programmed values are broken,
4591 * e.g. x201.
4592 */
4593 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4594 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4595 PF_PIPE_SEL_IVB(pipe));
4596 else
4597 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004598 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4599 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004600 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004601}
4602
Matt Roper4a3b8762014-12-23 10:41:51 -08004603static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004604{
4605 struct drm_device *dev = crtc->dev;
4606 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004607 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004608 struct intel_plane *intel_plane;
4609
Matt Roperaf2b6532014-04-01 15:22:32 -07004610 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4611 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004612 if (intel_plane->pipe == pipe)
4613 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004614 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004615}
4616
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004617void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004618{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004619 struct drm_device *dev = crtc->base.dev;
4620 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004622 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004623 return;
4624
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004625 /* We can only enable IPS after we enable a plane and wait for a vblank */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627
Paulo Zanonid77e4532013-09-24 13:52:55 -03004628 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004629 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004630 mutex_lock(&dev_priv->rps.hw_lock);
4631 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4632 mutex_unlock(&dev_priv->rps.hw_lock);
4633 /* Quoting Art Runyan: "its not safe to expect any particular
4634 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004635 * mailbox." Moreover, the mailbox may return a bogus state,
4636 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004637 */
4638 } else {
4639 I915_WRITE(IPS_CTL, IPS_ENABLE);
4640 /* The bit only becomes 1 in the next vblank, so this wait here
4641 * is essentially intel_wait_for_vblank. If we don't have this
4642 * and don't wait for vblanks until the end of crtc_enable, then
4643 * the HW state readout code will complain that the expected
4644 * IPS_CTL value is not the one we read. */
4645 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4646 DRM_ERROR("Timed out waiting for IPS enable\n");
4647 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004648}
4649
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004650void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651{
4652 struct drm_device *dev = crtc->base.dev;
4653 struct drm_i915_private *dev_priv = dev->dev_private;
4654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004655 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004656 return;
4657
4658 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004659 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004660 mutex_lock(&dev_priv->rps.hw_lock);
4661 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4662 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004663 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4664 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4665 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004666 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004667 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004668 POSTING_READ(IPS_CTL);
4669 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004670
4671 /* We need to wait for a vblank before we can disable the plane. */
4672 intel_wait_for_vblank(dev, crtc->pipe);
4673}
4674
4675/** Loads the palette/gamma unit for the CRTC with the prepared values */
4676static void intel_crtc_load_lut(struct drm_crtc *crtc)
4677{
4678 struct drm_device *dev = crtc->dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4681 enum pipe pipe = intel_crtc->pipe;
4682 int palreg = PALETTE(pipe);
4683 int i;
4684 bool reenable_ips = false;
4685
4686 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004687 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004688 return;
4689
Imre Deak50360402015-01-16 00:55:16 -08004690 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004691 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004692 assert_dsi_pll_enabled(dev_priv);
4693 else
4694 assert_pll_enabled(dev_priv, pipe);
4695 }
4696
4697 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304698 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004699 palreg = LGC_PALETTE(pipe);
4700
4701 /* Workaround : Do not read or write the pipe palette/gamma data while
4702 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4703 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004704 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004705 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4706 GAMMA_MODE_MODE_SPLIT)) {
4707 hsw_disable_ips(intel_crtc);
4708 reenable_ips = true;
4709 }
4710
4711 for (i = 0; i < 256; i++) {
4712 I915_WRITE(palreg + 4 * i,
4713 (intel_crtc->lut_r[i] << 16) |
4714 (intel_crtc->lut_g[i] << 8) |
4715 intel_crtc->lut_b[i]);
4716 }
4717
4718 if (reenable_ips)
4719 hsw_enable_ips(intel_crtc);
4720}
4721
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004722static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004723{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004724 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004725 struct drm_device *dev = intel_crtc->base.dev;
4726 struct drm_i915_private *dev_priv = dev->dev_private;
4727
4728 mutex_lock(&dev->struct_mutex);
4729 dev_priv->mm.interruptible = false;
4730 (void) intel_overlay_switch_off(intel_crtc->overlay);
4731 dev_priv->mm.interruptible = true;
4732 mutex_unlock(&dev->struct_mutex);
4733 }
4734
4735 /* Let userspace switch the overlay on again. In most cases userspace
4736 * has to recompute where to put it anyway.
4737 */
4738}
4739
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004740/**
4741 * intel_post_enable_primary - Perform operations after enabling primary plane
4742 * @crtc: the CRTC whose primary plane was just enabled
4743 *
4744 * Performs potentially sleeping operations that must be done after the primary
4745 * plane is enabled, such as updating FBC and IPS. Note that this may be
4746 * called due to an explicit primary plane update, or due to an implicit
4747 * re-enable that is caused when a sprite plane is updated to no longer
4748 * completely hide the primary plane.
4749 */
4750static void
4751intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004752{
4753 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004757
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004758 /*
4759 * BDW signals flip done immediately if the plane
4760 * is disabled, even if the plane enable is already
4761 * armed to occur at the next vblank :(
4762 */
4763 if (IS_BROADWELL(dev))
4764 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004765
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004766 /*
4767 * FIXME IPS should be fine as long as one plane is
4768 * enabled, but in practice it seems to have problems
4769 * when going from primary only to sprite only and vice
4770 * versa.
4771 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004772 hsw_enable_ips(intel_crtc);
4773
4774 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004775 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004776 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004777
4778 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 * Gen2 reports pipe underruns whenever all planes are disabled.
4780 * So don't enable underrun reporting before at least some planes
4781 * are enabled.
4782 * FIXME: Need to fix the logic to work when we turn off all planes
4783 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004784 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004785 if (IS_GEN2(dev))
4786 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4787
4788 /* Underruns don't raise interrupts, so check manually. */
4789 if (HAS_GMCH_DISPLAY(dev))
4790 i9xx_check_fifo_underruns(dev_priv);
4791}
4792
4793/**
4794 * intel_pre_disable_primary - Perform operations before disabling primary plane
4795 * @crtc: the CRTC whose primary plane is to be disabled
4796 *
4797 * Performs potentially sleeping operations that must be done before the
4798 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4799 * be called due to an explicit primary plane update, or due to an implicit
4800 * disable that is caused when a sprite plane completely hides the primary
4801 * plane.
4802 */
4803static void
4804intel_pre_disable_primary(struct drm_crtc *crtc)
4805{
4806 struct drm_device *dev = crtc->dev;
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4809 int pipe = intel_crtc->pipe;
4810
4811 /*
4812 * Gen2 reports pipe underruns whenever all planes are disabled.
4813 * So diasble underrun reporting before all the planes get disabled.
4814 * FIXME: Need to fix the logic to work when we turn off all planes
4815 * but leave the pipe running.
4816 */
4817 if (IS_GEN2(dev))
4818 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4819
4820 /*
4821 * Vblank time updates from the shadow to live plane control register
4822 * are blocked if the memory self-refresh mode is active at that
4823 * moment. So to make sure the plane gets truly disabled, disable
4824 * first the self-refresh mode. The self-refresh enable bit in turn
4825 * will be checked/applied by the HW only at the next frame start
4826 * event which is after the vblank start event, so we need to have a
4827 * wait-for-vblank between disabling the plane and the pipe.
4828 */
4829 if (HAS_GMCH_DISPLAY(dev))
4830 intel_set_memory_cxsr(dev_priv, false);
4831
4832 mutex_lock(&dev->struct_mutex);
4833 if (dev_priv->fbc.crtc == intel_crtc)
4834 intel_fbc_disable(dev);
4835 mutex_unlock(&dev->struct_mutex);
4836
4837 /*
4838 * FIXME IPS should be fine as long as one plane is
4839 * enabled, but in practice it seems to have problems
4840 * when going from primary only to sprite only and vice
4841 * versa.
4842 */
4843 hsw_disable_ips(intel_crtc);
4844}
4845
4846static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4847{
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004848 intel_enable_primary_hw_plane(crtc->primary, crtc);
4849 intel_enable_sprite_planes(crtc);
4850 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004851
4852 intel_post_enable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004853}
4854
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004855static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856{
4857 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004859 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004860 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004861
4862 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004863
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004864 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004865
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004866 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004867 for_each_intel_plane(dev, intel_plane) {
4868 if (intel_plane->pipe == pipe) {
4869 struct drm_crtc *from = intel_plane->base.crtc;
4870
4871 intel_plane->disable_plane(&intel_plane->base,
4872 from ?: crtc, true);
4873 }
4874 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004875
Daniel Vetterf99d7062014-06-19 16:01:59 +02004876 /*
4877 * FIXME: Once we grow proper nuclear flip support out of this we need
4878 * to compute the mask of flip planes precisely. For the time being
4879 * consider this a flip to a NULL plane.
4880 */
4881 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004882}
4883
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884static void ironlake_crtc_enable(struct drm_crtc *crtc)
4885{
4886 struct drm_device *dev = crtc->dev;
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004889 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004890 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004891
Matt Roper83d65732015-02-25 13:12:16 -08004892 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004893
Jesse Barnesf67a5592011-01-05 10:31:48 -08004894 if (intel_crtc->active)
4895 return;
4896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004898 intel_prepare_shared_dpll(intel_crtc);
4899
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004900 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304901 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004902
4903 intel_set_pipe_timings(intel_crtc);
4904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004905 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004906 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004907 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004908 }
4909
4910 ironlake_set_pipeconf(crtc);
4911
Jesse Barnesf67a5592011-01-05 10:31:48 -08004912 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004913
Daniel Vettera72e4c92014-09-30 10:56:47 +02004914 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4915 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004916
Daniel Vetterf6736a12013-06-05 13:34:30 +02004917 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004918 if (encoder->pre_enable)
4919 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004922 /* Note: FDI PLL enabling _must_ be done before we enable the
4923 * cpu pipes, hence this is separate from all the other fdi/pch
4924 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004925 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004926 } else {
4927 assert_fdi_tx_disabled(dev_priv, pipe);
4928 assert_fdi_rx_disabled(dev_priv, pipe);
4929 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004930
Jesse Barnesb074cec2013-04-25 12:55:02 -07004931 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004932
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004933 /*
4934 * On ILK+ LUT must be loaded before the pipe is running but with
4935 * clocks enabled
4936 */
4937 intel_crtc_load_lut(crtc);
4938
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004939 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004940 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004943 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004944
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004945 assert_vblank_disabled(crtc);
4946 drm_crtc_vblank_on(crtc);
4947
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004948 for_each_encoder_on_crtc(dev, crtc, encoder)
4949 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004950
4951 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004952 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004953}
4954
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004955/* IPS only exists on ULT machines and is tied to pipe A. */
4956static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4957{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004958 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004959}
4960
Paulo Zanonie4916942013-09-20 16:21:19 -03004961/*
4962 * This implements the workaround described in the "notes" section of the mode
4963 * set sequence documentation. When going from no pipes or single pipe to
4964 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4965 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4966 */
4967static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4968{
4969 struct drm_device *dev = crtc->base.dev;
4970 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4971
4972 /* We want to get the other_active_crtc only if there's only 1 other
4973 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004974 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004975 if (!crtc_it->active || crtc_it == crtc)
4976 continue;
4977
4978 if (other_active_crtc)
4979 return;
4980
4981 other_active_crtc = crtc_it;
4982 }
4983 if (!other_active_crtc)
4984 return;
4985
4986 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4987 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4988}
4989
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990static void haswell_crtc_enable(struct drm_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995 struct intel_encoder *encoder;
4996 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Matt Roper83d65732015-02-25 13:12:16 -08004998 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999
5000 if (intel_crtc->active)
5001 return;
5002
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005003 if (intel_crtc_to_shared_dpll(intel_crtc))
5004 intel_enable_shared_dpll(intel_crtc);
5005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005006 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305007 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005008
5009 intel_set_pipe_timings(intel_crtc);
5010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005011 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5012 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5013 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005014 }
5015
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005016 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005017 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005019 }
5020
5021 haswell_set_pipeconf(crtc);
5022
5023 intel_set_pipe_csc(crtc);
5024
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005026
Daniel Vettera72e4c92014-09-30 10:56:47 +02005027 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005028 for_each_encoder_on_crtc(dev, crtc, encoder)
5029 if (encoder->pre_enable)
5030 encoder->pre_enable(encoder);
5031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005032 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005033 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5034 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005035 dev_priv->display.fdi_link_train(crtc);
5036 }
5037
Paulo Zanoni1f544382012-10-24 11:32:00 -02005038 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005040 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005041 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005042 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005043 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005044 else
5045 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046
5047 /*
5048 * On ILK+ LUT must be loaded before the pipe is running but with
5049 * clocks enabled
5050 */
5051 intel_crtc_load_lut(crtc);
5052
Paulo Zanoni1f544382012-10-24 11:32:00 -02005053 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005054 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005055
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005056 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005057 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005060 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005062 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005063 intel_ddi_set_vc_payload_alloc(crtc, true);
5064
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005065 assert_vblank_disabled(crtc);
5066 drm_crtc_vblank_on(crtc);
5067
Jani Nikula8807e552013-08-30 19:40:32 +03005068 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005070 intel_opregion_notify_encoder(encoder, true);
5071 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072
Paulo Zanonie4916942013-09-20 16:21:19 -03005073 /* If we change the relative order between pipe/planes enabling, we need
5074 * to change the workaround. */
5075 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076}
5077
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005078static void ironlake_pfit_disable(struct intel_crtc *crtc)
5079{
5080 struct drm_device *dev = crtc->base.dev;
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 int pipe = crtc->pipe;
5083
5084 /* To avoid upsetting the power well on haswell only disable the pfit if
5085 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005086 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005087 I915_WRITE(PF_CTL(pipe), 0);
5088 I915_WRITE(PF_WIN_POS(pipe), 0);
5089 I915_WRITE(PF_WIN_SZ(pipe), 0);
5090 }
5091}
5092
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093static void ironlake_crtc_disable(struct drm_crtc *crtc)
5094{
5095 struct drm_device *dev = crtc->dev;
5096 struct drm_i915_private *dev_priv = dev->dev_private;
5097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005098 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005099 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005100 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005102 if (!intel_crtc->active)
5103 return;
5104
Daniel Vetterea9d7582012-07-10 10:42:52 +02005105 for_each_encoder_on_crtc(dev, crtc, encoder)
5106 encoder->disable(encoder);
5107
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005108 drm_crtc_vblank_off(crtc);
5109 assert_vblank_disabled(crtc);
5110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005111 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005112 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005113
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005114 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005115
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005116 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005117
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005118 for_each_encoder_on_crtc(dev, crtc, encoder)
5119 if (encoder->post_disable)
5120 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005121
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005122 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005124
Daniel Vetterd925c592013-06-05 13:34:04 +02005125 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005126
Daniel Vetterd925c592013-06-05 13:34:04 +02005127 if (HAS_PCH_CPT(dev)) {
5128 /* disable TRANS_DP_CTL */
5129 reg = TRANS_DP_CTL(pipe);
5130 temp = I915_READ(reg);
5131 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5132 TRANS_DP_PORT_SEL_MASK);
5133 temp |= TRANS_DP_PORT_SEL_NONE;
5134 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005135
Daniel Vetterd925c592013-06-05 13:34:04 +02005136 /* disable DPLL_SEL */
5137 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005138 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005139 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005140 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005141
5142 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005143 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005144
5145 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005146 }
5147
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005148 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005149 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005150
5151 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005152 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005153 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005154}
5155
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005156static void haswell_crtc_disable(struct drm_crtc *crtc)
5157{
5158 struct drm_device *dev = crtc->dev;
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5161 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005162 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005163
5164 if (!intel_crtc->active)
5165 return;
5166
Jani Nikula8807e552013-08-30 19:40:32 +03005167 for_each_encoder_on_crtc(dev, crtc, encoder) {
5168 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005169 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005170 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005171
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005172 drm_crtc_vblank_off(crtc);
5173 assert_vblank_disabled(crtc);
5174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005175 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005176 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5177 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005178 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005179
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005180 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005181 intel_ddi_set_vc_payload_alloc(crtc, false);
5182
Paulo Zanoniad80a812012-10-24 16:06:19 -02005183 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005184
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005185 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005186 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005187 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005188 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005189 else
5190 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005191
Paulo Zanoni1f544382012-10-24 11:32:00 -02005192 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005193
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005194 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005195 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005196 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005197 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005198
Imre Deak97b040a2014-06-25 22:01:50 +03005199 for_each_encoder_on_crtc(dev, crtc, encoder)
5200 if (encoder->post_disable)
5201 encoder->post_disable(encoder);
5202
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005203 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005204 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005205
5206 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005207 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005208 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005209
5210 if (intel_crtc_to_shared_dpll(intel_crtc))
5211 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005212}
5213
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005214static void ironlake_crtc_off(struct drm_crtc *crtc)
5215{
5216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005217 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005218}
5219
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005220
Jesse Barnes2dd24552013-04-25 12:55:01 -07005221static void i9xx_pfit_enable(struct intel_crtc *crtc)
5222{
5223 struct drm_device *dev = crtc->base.dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005225 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005226
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005227 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005228 return;
5229
Daniel Vetterc0b03412013-05-28 12:05:54 +02005230 /*
5231 * The panel fitter should only be adjusted whilst the pipe is disabled,
5232 * according to register description and PRM.
5233 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005234 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5235 assert_pipe_disabled(dev_priv, crtc->pipe);
5236
Jesse Barnesb074cec2013-04-25 12:55:02 -07005237 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5238 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005239
5240 /* Border color in case we don't scale up to the full screen. Black by
5241 * default, change to something else for debugging. */
5242 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005243}
5244
Dave Airlied05410f2014-06-05 13:22:59 +10005245static enum intel_display_power_domain port_to_power_domain(enum port port)
5246{
5247 switch (port) {
5248 case PORT_A:
5249 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5250 case PORT_B:
5251 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5252 case PORT_C:
5253 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5254 case PORT_D:
5255 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5256 default:
5257 WARN_ON_ONCE(1);
5258 return POWER_DOMAIN_PORT_OTHER;
5259 }
5260}
5261
Imre Deak77d22dc2014-03-05 16:20:52 +02005262#define for_each_power_domain(domain, mask) \
5263 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5264 if ((1 << (domain)) & (mask))
5265
Imre Deak319be8a2014-03-04 19:22:57 +02005266enum intel_display_power_domain
5267intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005268{
Imre Deak319be8a2014-03-04 19:22:57 +02005269 struct drm_device *dev = intel_encoder->base.dev;
5270 struct intel_digital_port *intel_dig_port;
5271
5272 switch (intel_encoder->type) {
5273 case INTEL_OUTPUT_UNKNOWN:
5274 /* Only DDI platforms should ever use this output type */
5275 WARN_ON_ONCE(!HAS_DDI(dev));
5276 case INTEL_OUTPUT_DISPLAYPORT:
5277 case INTEL_OUTPUT_HDMI:
5278 case INTEL_OUTPUT_EDP:
5279 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005280 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005281 case INTEL_OUTPUT_DP_MST:
5282 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5283 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005284 case INTEL_OUTPUT_ANALOG:
5285 return POWER_DOMAIN_PORT_CRT;
5286 case INTEL_OUTPUT_DSI:
5287 return POWER_DOMAIN_PORT_DSI;
5288 default:
5289 return POWER_DOMAIN_PORT_OTHER;
5290 }
5291}
5292
5293static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5294{
5295 struct drm_device *dev = crtc->dev;
5296 struct intel_encoder *intel_encoder;
5297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5298 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005299 unsigned long mask;
5300 enum transcoder transcoder;
5301
5302 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5303
5304 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5305 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005306 if (intel_crtc->config->pch_pfit.enabled ||
5307 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005308 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5309
Imre Deak319be8a2014-03-04 19:22:57 +02005310 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5311 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5312
Imre Deak77d22dc2014-03-05 16:20:52 +02005313 return mask;
5314}
5315
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005316static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005317{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005318 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005319 struct drm_i915_private *dev_priv = dev->dev_private;
5320 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5321 struct intel_crtc *crtc;
5322
5323 /*
5324 * First get all needed power domains, then put all unneeded, to avoid
5325 * any unnecessary toggling of the power wells.
5326 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005327 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005328 enum intel_display_power_domain domain;
5329
Matt Roper83d65732015-02-25 13:12:16 -08005330 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005331 continue;
5332
Imre Deak319be8a2014-03-04 19:22:57 +02005333 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005334
5335 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5336 intel_display_power_get(dev_priv, domain);
5337 }
5338
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005339 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005340 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005341
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005342 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005343 enum intel_display_power_domain domain;
5344
5345 for_each_power_domain(domain, crtc->enabled_power_domains)
5346 intel_display_power_put(dev_priv, domain);
5347
5348 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5349 }
5350
5351 intel_display_set_init_power(dev_priv, false);
5352}
5353
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305354void broxton_set_cdclk(struct drm_device *dev, int frequency)
5355{
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357 uint32_t divider;
5358 uint32_t ratio;
5359 uint32_t current_freq;
5360 int ret;
5361
5362 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5363 switch (frequency) {
5364 case 144000:
5365 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5366 ratio = BXT_DE_PLL_RATIO(60);
5367 break;
5368 case 288000:
5369 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5370 ratio = BXT_DE_PLL_RATIO(60);
5371 break;
5372 case 384000:
5373 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5374 ratio = BXT_DE_PLL_RATIO(60);
5375 break;
5376 case 576000:
5377 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5378 ratio = BXT_DE_PLL_RATIO(60);
5379 break;
5380 case 624000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5382 ratio = BXT_DE_PLL_RATIO(65);
5383 break;
5384 case 19200:
5385 /*
5386 * Bypass frequency with DE PLL disabled. Init ratio, divider
5387 * to suppress GCC warning.
5388 */
5389 ratio = 0;
5390 divider = 0;
5391 break;
5392 default:
5393 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5394
5395 return;
5396 }
5397
5398 mutex_lock(&dev_priv->rps.hw_lock);
5399 /* Inform power controller of upcoming frequency change */
5400 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5401 0x80000000);
5402 mutex_unlock(&dev_priv->rps.hw_lock);
5403
5404 if (ret) {
5405 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5406 ret, frequency);
5407 return;
5408 }
5409
5410 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5411 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5412 current_freq = current_freq * 500 + 1000;
5413
5414 /*
5415 * DE PLL has to be disabled when
5416 * - setting to 19.2MHz (bypass, PLL isn't used)
5417 * - before setting to 624MHz (PLL needs toggling)
5418 * - before setting to any frequency from 624MHz (PLL needs toggling)
5419 */
5420 if (frequency == 19200 || frequency == 624000 ||
5421 current_freq == 624000) {
5422 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5423 /* Timeout 200us */
5424 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5425 1))
5426 DRM_ERROR("timout waiting for DE PLL unlock\n");
5427 }
5428
5429 if (frequency != 19200) {
5430 uint32_t val;
5431
5432 val = I915_READ(BXT_DE_PLL_CTL);
5433 val &= ~BXT_DE_PLL_RATIO_MASK;
5434 val |= ratio;
5435 I915_WRITE(BXT_DE_PLL_CTL, val);
5436
5437 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5438 /* Timeout 200us */
5439 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5440 DRM_ERROR("timeout waiting for DE PLL lock\n");
5441
5442 val = I915_READ(CDCLK_CTL);
5443 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5444 val |= divider;
5445 /*
5446 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5447 * enable otherwise.
5448 */
5449 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5450 if (frequency >= 500000)
5451 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5452
5453 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5454 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5455 val |= (frequency - 1000) / 500;
5456 I915_WRITE(CDCLK_CTL, val);
5457 }
5458
5459 mutex_lock(&dev_priv->rps.hw_lock);
5460 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5461 DIV_ROUND_UP(frequency, 25000));
5462 mutex_unlock(&dev_priv->rps.hw_lock);
5463
5464 if (ret) {
5465 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5466 ret, frequency);
5467 return;
5468 }
5469
5470 dev_priv->cdclk_freq = frequency;
5471}
5472
5473void broxton_init_cdclk(struct drm_device *dev)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t val;
5477
5478 /*
5479 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5480 * or else the reset will hang because there is no PCH to respond.
5481 * Move the handshake programming to initialization sequence.
5482 * Previously was left up to BIOS.
5483 */
5484 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5485 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5486 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5487
5488 /* Enable PG1 for cdclk */
5489 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5490
5491 /* check if cd clock is enabled */
5492 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5493 DRM_DEBUG_KMS("Display already initialized\n");
5494 return;
5495 }
5496
5497 /*
5498 * FIXME:
5499 * - The initial CDCLK needs to be read from VBT.
5500 * Need to make this change after VBT has changes for BXT.
5501 * - check if setting the max (or any) cdclk freq is really necessary
5502 * here, it belongs to modeset time
5503 */
5504 broxton_set_cdclk(dev, 624000);
5505
5506 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005507 POSTING_READ(DBUF_CTL);
5508
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305509 udelay(10);
5510
5511 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5512 DRM_ERROR("DBuf power enable timeout!\n");
5513}
5514
5515void broxton_uninit_cdclk(struct drm_device *dev)
5516{
5517 struct drm_i915_private *dev_priv = dev->dev_private;
5518
5519 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005520 POSTING_READ(DBUF_CTL);
5521
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305522 udelay(10);
5523
5524 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5525 DRM_ERROR("DBuf power disable timeout!\n");
5526
5527 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5528 broxton_set_cdclk(dev, 19200);
5529
5530 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5531}
5532
Ville Syrjälädfcab172014-06-13 13:37:47 +03005533/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005534static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005535{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005536 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005537
Jesse Barnes586f49d2013-11-04 16:06:59 -08005538 /* Obtain SKU information */
5539 mutex_lock(&dev_priv->dpio_lock);
5540 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5541 CCK_FUSE_HPLL_FREQ_MASK;
5542 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005543
Ville Syrjälädfcab172014-06-13 13:37:47 +03005544 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005545}
5546
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005547static void vlv_update_cdclk(struct drm_device *dev)
5548{
5549 struct drm_i915_private *dev_priv = dev->dev_private;
5550
Vandana Kannan164dfd22014-11-24 13:37:41 +05305551 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005552 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305553 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005554
5555 /*
5556 * Program the gmbus_freq based on the cdclk frequency.
5557 * BSpec erroneously claims we should aim for 4MHz, but
5558 * in fact 1MHz is the correct frequency.
5559 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305560 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005561}
5562
Jesse Barnes30a970c2013-11-04 13:48:12 -08005563/* Adjust CDclk dividers to allow high res or save power if possible */
5564static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 u32 val, cmd;
5568
Vandana Kannan164dfd22014-11-24 13:37:41 +05305569 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5570 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005571
Ville Syrjälädfcab172014-06-13 13:37:47 +03005572 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005573 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005574 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005575 cmd = 1;
5576 else
5577 cmd = 0;
5578
5579 mutex_lock(&dev_priv->rps.hw_lock);
5580 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5581 val &= ~DSPFREQGUAR_MASK;
5582 val |= (cmd << DSPFREQGUAR_SHIFT);
5583 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5584 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5585 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5586 50)) {
5587 DRM_ERROR("timed out waiting for CDclk change\n");
5588 }
5589 mutex_unlock(&dev_priv->rps.hw_lock);
5590
Ville Syrjälädfcab172014-06-13 13:37:47 +03005591 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005592 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005593
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005594 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005595
5596 mutex_lock(&dev_priv->dpio_lock);
5597 /* adjust cdclk divider */
5598 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005599 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005600 val |= divider;
5601 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005602
5603 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5604 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5605 50))
5606 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005607 mutex_unlock(&dev_priv->dpio_lock);
5608 }
5609
5610 mutex_lock(&dev_priv->dpio_lock);
5611 /* adjust self-refresh exit latency value */
5612 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5613 val &= ~0x7f;
5614
5615 /*
5616 * For high bandwidth configs, we set a higher latency in the bunit
5617 * so that the core display fetch happens in time to avoid underruns.
5618 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005619 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005620 val |= 4500 / 250; /* 4.5 usec */
5621 else
5622 val |= 3000 / 250; /* 3.0 usec */
5623 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5624 mutex_unlock(&dev_priv->dpio_lock);
5625
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005626 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005627}
5628
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005629static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5630{
5631 struct drm_i915_private *dev_priv = dev->dev_private;
5632 u32 val, cmd;
5633
Vandana Kannan164dfd22014-11-24 13:37:41 +05305634 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5635 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005636
5637 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005638 case 333333:
5639 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005640 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005641 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005642 break;
5643 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005644 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005645 return;
5646 }
5647
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005648 /*
5649 * Specs are full of misinformation, but testing on actual
5650 * hardware has shown that we just need to write the desired
5651 * CCK divider into the Punit register.
5652 */
5653 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5654
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005655 mutex_lock(&dev_priv->rps.hw_lock);
5656 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5657 val &= ~DSPFREQGUAR_MASK_CHV;
5658 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5659 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5660 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5661 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5662 50)) {
5663 DRM_ERROR("timed out waiting for CDclk change\n");
5664 }
5665 mutex_unlock(&dev_priv->rps.hw_lock);
5666
5667 vlv_update_cdclk(dev);
5668}
5669
Jesse Barnes30a970c2013-11-04 13:48:12 -08005670static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5671 int max_pixclk)
5672{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005673 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005674 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005675
Jesse Barnes30a970c2013-11-04 13:48:12 -08005676 /*
5677 * Really only a few cases to deal with, as only 4 CDclks are supported:
5678 * 200MHz
5679 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005680 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005681 * 400MHz (VLV only)
5682 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5683 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005684 *
5685 * We seem to get an unstable or solid color picture at 200MHz.
5686 * Not sure what's wrong. For now use 200MHz only when all pipes
5687 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005688 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005689 if (!IS_CHERRYVIEW(dev_priv) &&
5690 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005691 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005692 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005693 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005694 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005695 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005696 else
5697 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005698}
5699
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305700static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5701 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005702{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305703 /*
5704 * FIXME:
5705 * - remove the guardband, it's not needed on BXT
5706 * - set 19.2MHz bypass frequency if there are no active pipes
5707 */
5708 if (max_pixclk > 576000*9/10)
5709 return 624000;
5710 else if (max_pixclk > 384000*9/10)
5711 return 576000;
5712 else if (max_pixclk > 288000*9/10)
5713 return 384000;
5714 else if (max_pixclk > 144000*9/10)
5715 return 288000;
5716 else
5717 return 144000;
5718}
5719
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005720/* Compute the max pixel clock for new configuration. Uses atomic state if
5721 * that's non-NULL, look at current state otherwise. */
5722static int intel_mode_max_pixclk(struct drm_device *dev,
5723 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005724{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005726 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727 int max_pixclk = 0;
5728
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005729 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005730 if (state)
5731 crtc_state =
5732 intel_atomic_get_crtc_state(state, intel_crtc);
5733 else
5734 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005735 if (IS_ERR(crtc_state))
5736 return PTR_ERR(crtc_state);
5737
5738 if (!crtc_state->base.enable)
5739 continue;
5740
5741 max_pixclk = max(max_pixclk,
5742 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005743 }
5744
5745 return max_pixclk;
5746}
5747
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005748static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005750 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005751 struct drm_crtc *crtc;
5752 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005753 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005754 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005756 if (max_pixclk < 0)
5757 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005758
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305759 if (IS_VALLEYVIEW(dev_priv))
5760 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5761 else
5762 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5763
5764 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005765 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005766
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005767 /* add all active pipes to the state */
5768 for_each_crtc(state->dev, crtc) {
5769 if (!crtc->state->enable)
5770 continue;
5771
5772 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5773 if (IS_ERR(crtc_state))
5774 return PTR_ERR(crtc_state);
5775 }
5776
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005777 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005778 for_each_crtc_in_state(state, crtc, crtc_state, i)
5779 if (crtc_state->enable)
5780 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005781
5782 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005783}
5784
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005785static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5786{
5787 unsigned int credits, default_credits;
5788
5789 if (IS_CHERRYVIEW(dev_priv))
5790 default_credits = PFI_CREDIT(12);
5791 else
5792 default_credits = PFI_CREDIT(8);
5793
Vandana Kannan164dfd22014-11-24 13:37:41 +05305794 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005795 /* CHV suggested value is 31 or 63 */
5796 if (IS_CHERRYVIEW(dev_priv))
5797 credits = PFI_CREDIT_31;
5798 else
5799 credits = PFI_CREDIT(15);
5800 } else {
5801 credits = default_credits;
5802 }
5803
5804 /*
5805 * WA - write default credits before re-programming
5806 * FIXME: should we also set the resend bit here?
5807 */
5808 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5809 default_credits);
5810
5811 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5812 credits | PFI_CREDIT_RESEND);
5813
5814 /*
5815 * FIXME is this guaranteed to clear
5816 * immediately or should we poll for it?
5817 */
5818 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5819}
5820
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005821static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005823 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005825 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005826 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005828 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5829 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005830 if (WARN_ON(max_pixclk < 0))
5831 return;
5832
5833 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834
Vandana Kannan164dfd22014-11-24 13:37:41 +05305835 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005836 /*
5837 * FIXME: We can end up here with all power domains off, yet
5838 * with a CDCLK frequency other than the minimum. To account
5839 * for this take the PIPE-A power domain, which covers the HW
5840 * blocks needed for the following programming. This can be
5841 * removed once it's guaranteed that we get here either with
5842 * the minimum CDCLK set, or the required power domains
5843 * enabled.
5844 */
5845 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5846
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 if (IS_CHERRYVIEW(dev))
5848 cherryview_set_cdclk(dev, req_cdclk);
5849 else
5850 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005851
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005852 vlv_program_pfi_credits(dev_priv);
5853
Imre Deak738c05c2014-11-19 16:25:37 +02005854 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005856}
5857
Jesse Barnes89b667f2013-04-18 14:51:36 -07005858static void valleyview_crtc_enable(struct drm_crtc *crtc)
5859{
5860 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005861 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5863 struct intel_encoder *encoder;
5864 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005865 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005866
Matt Roper83d65732015-02-25 13:12:16 -08005867 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005868
5869 if (intel_crtc->active)
5870 return;
5871
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005872 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305873
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005874 if (!is_dsi) {
5875 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005876 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005877 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005878 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005879 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005881 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305882 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005883
5884 intel_set_pipe_timings(intel_crtc);
5885
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005886 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888
5889 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5890 I915_WRITE(CHV_CANVAS(pipe), 0);
5891 }
5892
Daniel Vetter5b18e572014-04-24 23:55:06 +02005893 i9xx_set_pipeconf(intel_crtc);
5894
Jesse Barnes89b667f2013-04-18 14:51:36 -07005895 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005896
Daniel Vettera72e4c92014-09-30 10:56:47 +02005897 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005898
Jesse Barnes89b667f2013-04-18 14:51:36 -07005899 for_each_encoder_on_crtc(dev, crtc, encoder)
5900 if (encoder->pre_pll_enable)
5901 encoder->pre_pll_enable(encoder);
5902
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005903 if (!is_dsi) {
5904 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005905 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005906 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005907 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005908 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005909
5910 for_each_encoder_on_crtc(dev, crtc, encoder)
5911 if (encoder->pre_enable)
5912 encoder->pre_enable(encoder);
5913
Jesse Barnes2dd24552013-04-25 12:55:01 -07005914 i9xx_pfit_enable(intel_crtc);
5915
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005916 intel_crtc_load_lut(crtc);
5917
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005918 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005919 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005920
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005921 assert_vblank_disabled(crtc);
5922 drm_crtc_vblank_on(crtc);
5923
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005924 for_each_encoder_on_crtc(dev, crtc, encoder)
5925 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926}
5927
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005928static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5929{
5930 struct drm_device *dev = crtc->base.dev;
5931 struct drm_i915_private *dev_priv = dev->dev_private;
5932
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005933 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5934 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005935}
5936
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005937static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005938{
5939 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005940 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005942 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005943 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005944
Matt Roper83d65732015-02-25 13:12:16 -08005945 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005946
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005947 if (intel_crtc->active)
5948 return;
5949
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005950 i9xx_set_pll_dividers(intel_crtc);
5951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005952 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305953 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005954
5955 intel_set_pipe_timings(intel_crtc);
5956
Daniel Vetter5b18e572014-04-24 23:55:06 +02005957 i9xx_set_pipeconf(intel_crtc);
5958
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005959 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005960
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005961 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005962 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005963
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005964 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005965 if (encoder->pre_enable)
5966 encoder->pre_enable(encoder);
5967
Daniel Vetterf6736a12013-06-05 13:34:30 +02005968 i9xx_enable_pll(intel_crtc);
5969
Jesse Barnes2dd24552013-04-25 12:55:01 -07005970 i9xx_pfit_enable(intel_crtc);
5971
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005972 intel_crtc_load_lut(crtc);
5973
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005974 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005975 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005976
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005977 assert_vblank_disabled(crtc);
5978 drm_crtc_vblank_on(crtc);
5979
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005980 for_each_encoder_on_crtc(dev, crtc, encoder)
5981 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005982}
5983
Daniel Vetter87476d62013-04-11 16:29:06 +02005984static void i9xx_pfit_disable(struct intel_crtc *crtc)
5985{
5986 struct drm_device *dev = crtc->base.dev;
5987 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005988
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005989 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005990 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005991
5992 assert_pipe_disabled(dev_priv, crtc->pipe);
5993
Daniel Vetter328d8e82013-05-08 10:36:31 +02005994 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5995 I915_READ(PFIT_CONTROL));
5996 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005997}
5998
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005999static void i9xx_crtc_disable(struct drm_crtc *crtc)
6000{
6001 struct drm_device *dev = crtc->dev;
6002 struct drm_i915_private *dev_priv = dev->dev_private;
6003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006004 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006005 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006006
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006007 if (!intel_crtc->active)
6008 return;
6009
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006010 /*
6011 * On gen2 planes are double buffered but the pipe isn't, so we must
6012 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006013 * We also need to wait on all gmch platforms because of the
6014 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006015 */
Imre Deak564ed192014-06-13 14:54:21 +03006016 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006017
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006018 for_each_encoder_on_crtc(dev, crtc, encoder)
6019 encoder->disable(encoder);
6020
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006021 drm_crtc_vblank_off(crtc);
6022 assert_vblank_disabled(crtc);
6023
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006024 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006025
Daniel Vetter87476d62013-04-11 16:29:06 +02006026 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006027
Jesse Barnes89b667f2013-04-18 14:51:36 -07006028 for_each_encoder_on_crtc(dev, crtc, encoder)
6029 if (encoder->post_disable)
6030 encoder->post_disable(encoder);
6031
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006032 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006033 if (IS_CHERRYVIEW(dev))
6034 chv_disable_pll(dev_priv, pipe);
6035 else if (IS_VALLEYVIEW(dev))
6036 vlv_disable_pll(dev_priv, pipe);
6037 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006038 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006039 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006040
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006041 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006042 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006043
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006044 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006045 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006046
Daniel Vetterefa96242014-04-24 23:55:02 +02006047 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006048 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006049 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006050}
6051
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006052static void i9xx_crtc_off(struct drm_crtc *crtc)
6053{
6054}
6055
Borun Fub04c5bd2014-07-12 10:02:27 +05306056/* Master function to enable/disable CRTC and corresponding power wells */
6057void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006058{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006059 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006060 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006062 enum intel_display_power_domain domain;
6063 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006064
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006065 if (enable) {
6066 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006067 domains = get_crtc_power_domains(crtc);
6068 for_each_power_domain(domain, domains)
6069 intel_display_power_get(dev_priv, domain);
6070 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006071
6072 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006073 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006074 }
6075 } else {
6076 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006077 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006078 dev_priv->display.crtc_disable(crtc);
6079
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006080 domains = intel_crtc->enabled_power_domains;
6081 for_each_power_domain(domain, domains)
6082 intel_display_power_put(dev_priv, domain);
6083 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006084 }
6085 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306086}
6087
6088/**
6089 * Sets the power management mode of the pipe and plane.
6090 */
6091void intel_crtc_update_dpms(struct drm_crtc *crtc)
6092{
6093 struct drm_device *dev = crtc->dev;
6094 struct intel_encoder *intel_encoder;
6095 bool enable = false;
6096
6097 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6098 enable |= intel_encoder->connectors_active;
6099
6100 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006101
6102 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006103}
6104
Daniel Vetter976f8a22012-07-08 22:34:21 +02006105static void intel_crtc_disable(struct drm_crtc *crtc)
6106{
6107 struct drm_device *dev = crtc->dev;
6108 struct drm_connector *connector;
6109 struct drm_i915_private *dev_priv = dev->dev_private;
6110
6111 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006112 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006113
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006114 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006115 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006116 dev_priv->display.off(crtc);
6117
Matt Roper70a101f2015-04-08 18:56:53 -07006118 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006119
6120 /* Update computed state. */
6121 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6122 if (!connector->encoder || !connector->encoder->crtc)
6123 continue;
6124
6125 if (connector->encoder->crtc != crtc)
6126 continue;
6127
6128 connector->dpms = DRM_MODE_DPMS_OFF;
6129 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006130 }
6131}
6132
Chris Wilsonea5b2132010-08-04 13:50:23 +01006133void intel_encoder_destroy(struct drm_encoder *encoder)
6134{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006135 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006136
Chris Wilsonea5b2132010-08-04 13:50:23 +01006137 drm_encoder_cleanup(encoder);
6138 kfree(intel_encoder);
6139}
6140
Damien Lespiau92373292013-08-08 22:28:57 +01006141/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006142 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6143 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006144static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006145{
6146 if (mode == DRM_MODE_DPMS_ON) {
6147 encoder->connectors_active = true;
6148
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006149 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006150 } else {
6151 encoder->connectors_active = false;
6152
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006153 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006154 }
6155}
6156
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006157/* Cross check the actual hw state with our own modeset state tracking (and it's
6158 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006159static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006160{
6161 if (connector->get_hw_state(connector)) {
6162 struct intel_encoder *encoder = connector->encoder;
6163 struct drm_crtc *crtc;
6164 bool encoder_enabled;
6165 enum pipe pipe;
6166
6167 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6168 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006169 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006170
Dave Airlie0e32b392014-05-02 14:02:48 +10006171 /* there is no real hw state for MST connectors */
6172 if (connector->mst_port)
6173 return;
6174
Rob Clarke2c719b2014-12-15 13:56:32 -05006175 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006176 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006177 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006178 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006179
Dave Airlie36cd7442014-05-02 13:44:18 +10006180 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006181 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006182 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006183
Dave Airlie36cd7442014-05-02 13:44:18 +10006184 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006185 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6186 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006187 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006188
Dave Airlie36cd7442014-05-02 13:44:18 +10006189 crtc = encoder->base.crtc;
6190
Matt Roper83d65732015-02-25 13:12:16 -08006191 I915_STATE_WARN(!crtc->state->enable,
6192 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006193 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6194 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006195 "encoder active on the wrong pipe\n");
6196 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006197 }
6198}
6199
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006200int intel_connector_init(struct intel_connector *connector)
6201{
6202 struct drm_connector_state *connector_state;
6203
6204 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6205 if (!connector_state)
6206 return -ENOMEM;
6207
6208 connector->base.state = connector_state;
6209 return 0;
6210}
6211
6212struct intel_connector *intel_connector_alloc(void)
6213{
6214 struct intel_connector *connector;
6215
6216 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6217 if (!connector)
6218 return NULL;
6219
6220 if (intel_connector_init(connector) < 0) {
6221 kfree(connector);
6222 return NULL;
6223 }
6224
6225 return connector;
6226}
6227
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006228/* Even simpler default implementation, if there's really no special case to
6229 * consider. */
6230void intel_connector_dpms(struct drm_connector *connector, int mode)
6231{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006232 /* All the simple cases only support two dpms states. */
6233 if (mode != DRM_MODE_DPMS_ON)
6234 mode = DRM_MODE_DPMS_OFF;
6235
6236 if (mode == connector->dpms)
6237 return;
6238
6239 connector->dpms = mode;
6240
6241 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006242 if (connector->encoder)
6243 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006244
Daniel Vetterb9805142012-08-31 17:37:33 +02006245 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006246}
6247
Daniel Vetterf0947c32012-07-02 13:10:34 +02006248/* Simple connector->get_hw_state implementation for encoders that support only
6249 * one connector and no cloning and hence the encoder state determines the state
6250 * of the connector. */
6251bool intel_connector_get_hw_state(struct intel_connector *connector)
6252{
Daniel Vetter24929352012-07-02 20:28:59 +02006253 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006254 struct intel_encoder *encoder = connector->encoder;
6255
6256 return encoder->get_hw_state(encoder, &pipe);
6257}
6258
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006259static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006260{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006261 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6262 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006263
6264 return 0;
6265}
6266
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006267static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006268 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006269{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006270 struct drm_atomic_state *state = pipe_config->base.state;
6271 struct intel_crtc *other_crtc;
6272 struct intel_crtc_state *other_crtc_state;
6273
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006274 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6275 pipe_name(pipe), pipe_config->fdi_lanes);
6276 if (pipe_config->fdi_lanes > 4) {
6277 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6278 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006279 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006280 }
6281
Paulo Zanonibafb6552013-11-02 21:07:44 -07006282 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006283 if (pipe_config->fdi_lanes > 2) {
6284 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6285 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006286 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006287 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006288 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006289 }
6290 }
6291
6292 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006293 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006294
6295 /* Ivybridge 3 pipe is really complicated */
6296 switch (pipe) {
6297 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006298 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006299 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006300 if (pipe_config->fdi_lanes <= 2)
6301 return 0;
6302
6303 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6304 other_crtc_state =
6305 intel_atomic_get_crtc_state(state, other_crtc);
6306 if (IS_ERR(other_crtc_state))
6307 return PTR_ERR(other_crtc_state);
6308
6309 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006310 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6311 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006312 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006313 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006314 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006315 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006316 if (pipe_config->fdi_lanes > 2) {
6317 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6318 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006319 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006320 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006321
6322 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6323 other_crtc_state =
6324 intel_atomic_get_crtc_state(state, other_crtc);
6325 if (IS_ERR(other_crtc_state))
6326 return PTR_ERR(other_crtc_state);
6327
6328 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006329 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006330 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006331 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006332 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006333 default:
6334 BUG();
6335 }
6336}
6337
Daniel Vettere29c22c2013-02-21 00:00:16 +01006338#define RETRY 1
6339static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006340 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006341{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006342 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006343 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006344 int lane, link_bw, fdi_dotclock, ret;
6345 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006346
Daniel Vettere29c22c2013-02-21 00:00:16 +01006347retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006348 /* FDI is a binary signal running at ~2.7GHz, encoding
6349 * each output octet as 10 bits. The actual frequency
6350 * is stored as a divider into a 100MHz clock, and the
6351 * mode pixel clock is stored in units of 1KHz.
6352 * Hence the bw of each lane in terms of the mode signal
6353 * is:
6354 */
6355 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6356
Damien Lespiau241bfc32013-09-25 16:45:37 +01006357 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006358
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006359 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006360 pipe_config->pipe_bpp);
6361
6362 pipe_config->fdi_lanes = lane;
6363
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006364 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006365 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006366
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006367 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6368 intel_crtc->pipe, pipe_config);
6369 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006370 pipe_config->pipe_bpp -= 2*3;
6371 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6372 pipe_config->pipe_bpp);
6373 needs_recompute = true;
6374 pipe_config->bw_constrained = true;
6375
6376 goto retry;
6377 }
6378
6379 if (needs_recompute)
6380 return RETRY;
6381
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006382 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006383}
6384
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006385static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006386 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006387{
Jani Nikulad330a952014-01-21 11:24:25 +02006388 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006389 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006390 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006391}
6392
Daniel Vettera43f6e02013-06-07 23:10:32 +02006393static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006394 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006395{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006396 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006397 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006398 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006399 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006400
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006401 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006402 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006403 int clock_limit =
6404 dev_priv->display.get_display_clock_speed(dev);
6405
6406 /*
6407 * Enable pixel doubling when the dot clock
6408 * is > 90% of the (display) core speed.
6409 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006410 * GDG double wide on either pipe,
6411 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006412 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006413 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006414 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006415 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006416 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006417 }
6418
Damien Lespiau241bfc32013-09-25 16:45:37 +01006419 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006420 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006421 }
Chris Wilson89749352010-09-12 18:25:19 +01006422
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006423 /*
6424 * Pipe horizontal size must be even in:
6425 * - DVO ganged mode
6426 * - LVDS dual channel mode
6427 * - Double wide pipe
6428 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006429 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006430 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6431 pipe_config->pipe_src_w &= ~1;
6432
Damien Lespiau8693a822013-05-03 18:48:11 +01006433 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6434 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006435 */
6436 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6437 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006438 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006439
Damien Lespiauf5adf942013-06-24 18:29:34 +01006440 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006441 hsw_compute_ips_config(crtc, pipe_config);
6442
Daniel Vetter877d48d2013-04-19 11:24:43 +02006443 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006444 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006445
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006446 /* FIXME: remove below call once atomic mode set is place and all crtc
6447 * related checks called from atomic_crtc_check function */
6448 ret = 0;
6449 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6450 crtc, pipe_config->base.state);
6451 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6452
6453 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006454}
6455
Ville Syrjälä1652d192015-03-31 14:12:01 +03006456static int skylake_get_display_clock_speed(struct drm_device *dev)
6457{
6458 struct drm_i915_private *dev_priv = to_i915(dev);
6459 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6460 uint32_t cdctl = I915_READ(CDCLK_CTL);
6461 uint32_t linkrate;
6462
6463 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6464 WARN(1, "LCPLL1 not enabled\n");
6465 return 24000; /* 24MHz is the cd freq with NSSC ref */
6466 }
6467
6468 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6469 return 540000;
6470
6471 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006472 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006473
Damien Lespiau71cd8422015-04-30 16:39:17 +01006474 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6475 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006476 /* vco 8640 */
6477 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6478 case CDCLK_FREQ_450_432:
6479 return 432000;
6480 case CDCLK_FREQ_337_308:
6481 return 308570;
6482 case CDCLK_FREQ_675_617:
6483 return 617140;
6484 default:
6485 WARN(1, "Unknown cd freq selection\n");
6486 }
6487 } else {
6488 /* vco 8100 */
6489 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6490 case CDCLK_FREQ_450_432:
6491 return 450000;
6492 case CDCLK_FREQ_337_308:
6493 return 337500;
6494 case CDCLK_FREQ_675_617:
6495 return 675000;
6496 default:
6497 WARN(1, "Unknown cd freq selection\n");
6498 }
6499 }
6500
6501 /* error case, do as if DPLL0 isn't enabled */
6502 return 24000;
6503}
6504
6505static int broadwell_get_display_clock_speed(struct drm_device *dev)
6506{
6507 struct drm_i915_private *dev_priv = dev->dev_private;
6508 uint32_t lcpll = I915_READ(LCPLL_CTL);
6509 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6510
6511 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6512 return 800000;
6513 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6514 return 450000;
6515 else if (freq == LCPLL_CLK_FREQ_450)
6516 return 450000;
6517 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6518 return 540000;
6519 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6520 return 337500;
6521 else
6522 return 675000;
6523}
6524
6525static int haswell_get_display_clock_speed(struct drm_device *dev)
6526{
6527 struct drm_i915_private *dev_priv = dev->dev_private;
6528 uint32_t lcpll = I915_READ(LCPLL_CTL);
6529 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6530
6531 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6532 return 800000;
6533 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6534 return 450000;
6535 else if (freq == LCPLL_CLK_FREQ_450)
6536 return 450000;
6537 else if (IS_HSW_ULT(dev))
6538 return 337500;
6539 else
6540 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541}
6542
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006543static int valleyview_get_display_clock_speed(struct drm_device *dev)
6544{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006545 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006546 u32 val;
6547 int divider;
6548
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006549 if (dev_priv->hpll_freq == 0)
6550 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6551
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006552 mutex_lock(&dev_priv->dpio_lock);
6553 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6554 mutex_unlock(&dev_priv->dpio_lock);
6555
6556 divider = val & DISPLAY_FREQUENCY_VALUES;
6557
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006558 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6559 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6560 "cdclk change in progress\n");
6561
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006562 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006563}
6564
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006565static int ilk_get_display_clock_speed(struct drm_device *dev)
6566{
6567 return 450000;
6568}
6569
Jesse Barnese70236a2009-09-21 10:42:27 -07006570static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006571{
Jesse Barnese70236a2009-09-21 10:42:27 -07006572 return 400000;
6573}
Jesse Barnes79e53942008-11-07 14:24:08 -08006574
Jesse Barnese70236a2009-09-21 10:42:27 -07006575static int i915_get_display_clock_speed(struct drm_device *dev)
6576{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006577 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006578}
Jesse Barnes79e53942008-11-07 14:24:08 -08006579
Jesse Barnese70236a2009-09-21 10:42:27 -07006580static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6581{
6582 return 200000;
6583}
Jesse Barnes79e53942008-11-07 14:24:08 -08006584
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006585static int pnv_get_display_clock_speed(struct drm_device *dev)
6586{
6587 u16 gcfgc = 0;
6588
6589 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6590
6591 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6592 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006593 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006594 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006595 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006596 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006597 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006598 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6599 return 200000;
6600 default:
6601 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6602 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006603 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006604 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006605 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006606 }
6607}
6608
Jesse Barnese70236a2009-09-21 10:42:27 -07006609static int i915gm_get_display_clock_speed(struct drm_device *dev)
6610{
6611 u16 gcfgc = 0;
6612
6613 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6614
6615 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006616 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006617 else {
6618 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6619 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006620 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006621 default:
6622 case GC_DISPLAY_CLOCK_190_200_MHZ:
6623 return 190000;
6624 }
6625 }
6626}
Jesse Barnes79e53942008-11-07 14:24:08 -08006627
Jesse Barnese70236a2009-09-21 10:42:27 -07006628static int i865_get_display_clock_speed(struct drm_device *dev)
6629{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006630 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006631}
6632
6633static int i855_get_display_clock_speed(struct drm_device *dev)
6634{
6635 u16 hpllcc = 0;
6636 /* Assume that the hardware is in the high speed state. This
6637 * should be the default.
6638 */
6639 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6640 case GC_CLOCK_133_200:
6641 case GC_CLOCK_100_200:
6642 return 200000;
6643 case GC_CLOCK_166_250:
6644 return 250000;
6645 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006646 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006647 }
6648
6649 /* Shouldn't happen */
6650 return 0;
6651}
6652
6653static int i830_get_display_clock_speed(struct drm_device *dev)
6654{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006655 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006656}
6657
Zhenyu Wang2c072452009-06-05 15:38:42 +08006658static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006659intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006660{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006661 while (*num > DATA_LINK_M_N_MASK ||
6662 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006663 *num >>= 1;
6664 *den >>= 1;
6665 }
6666}
6667
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006668static void compute_m_n(unsigned int m, unsigned int n,
6669 uint32_t *ret_m, uint32_t *ret_n)
6670{
6671 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6672 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6673 intel_reduce_m_n_ratio(ret_m, ret_n);
6674}
6675
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006676void
6677intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6678 int pixel_clock, int link_clock,
6679 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006680{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006681 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006682
6683 compute_m_n(bits_per_pixel * pixel_clock,
6684 link_clock * nlanes * 8,
6685 &m_n->gmch_m, &m_n->gmch_n);
6686
6687 compute_m_n(pixel_clock, link_clock,
6688 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006689}
6690
Chris Wilsona7615032011-01-12 17:04:08 +00006691static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6692{
Jani Nikulad330a952014-01-21 11:24:25 +02006693 if (i915.panel_use_ssc >= 0)
6694 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006695 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006696 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006697}
6698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006699static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6700 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006701{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006702 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 int refclk;
6705
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006706 WARN_ON(!crtc_state->base.state);
6707
Imre Deak5ab7b0b2015-03-06 03:29:25 +02006708 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006709 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006710 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006711 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006712 refclk = dev_priv->vbt.lvds_ssc_freq;
6713 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006714 } else if (!IS_GEN2(dev)) {
6715 refclk = 96000;
6716 } else {
6717 refclk = 48000;
6718 }
6719
6720 return refclk;
6721}
6722
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006723static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006724{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006725 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006726}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006727
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006728static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6729{
6730 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006731}
6732
Daniel Vetterf47709a2013-03-28 10:42:02 +01006733static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006734 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006735 intel_clock_t *reduced_clock)
6736{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006737 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006738 u32 fp, fp2 = 0;
6739
6740 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006741 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006742 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006743 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006744 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006745 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006746 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006747 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006748 }
6749
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006750 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006751
Daniel Vetterf47709a2013-03-28 10:42:02 +01006752 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006753 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006754 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006755 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006756 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006757 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006758 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006759 }
6760}
6761
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006762static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6763 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006764{
6765 u32 reg_val;
6766
6767 /*
6768 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6769 * and set it to a reasonable value instead.
6770 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006771 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006772 reg_val &= 0xffffff00;
6773 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006774 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006775
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006776 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006777 reg_val &= 0x8cffffff;
6778 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006779 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006780
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006781 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006782 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006783 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006784
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006785 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006786 reg_val &= 0x00ffffff;
6787 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006788 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006789}
6790
Daniel Vetterb5518422013-05-03 11:49:48 +02006791static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6792 struct intel_link_m_n *m_n)
6793{
6794 struct drm_device *dev = crtc->base.dev;
6795 struct drm_i915_private *dev_priv = dev->dev_private;
6796 int pipe = crtc->pipe;
6797
Daniel Vettere3b95f12013-05-03 11:49:49 +02006798 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6799 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6800 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6801 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006802}
6803
6804static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006805 struct intel_link_m_n *m_n,
6806 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006807{
6808 struct drm_device *dev = crtc->base.dev;
6809 struct drm_i915_private *dev_priv = dev->dev_private;
6810 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006811 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006812
6813 if (INTEL_INFO(dev)->gen >= 5) {
6814 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6815 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6816 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6817 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006818 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6819 * for gen < 8) and if DRRS is supported (to make sure the
6820 * registers are not unnecessarily accessed).
6821 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306822 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006823 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006824 I915_WRITE(PIPE_DATA_M2(transcoder),
6825 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6826 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6827 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6828 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6829 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006830 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006831 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6832 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6833 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6834 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006835 }
6836}
6837
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306838void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006839{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306840 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6841
6842 if (m_n == M1_N1) {
6843 dp_m_n = &crtc->config->dp_m_n;
6844 dp_m2_n2 = &crtc->config->dp_m2_n2;
6845 } else if (m_n == M2_N2) {
6846
6847 /*
6848 * M2_N2 registers are not supported. Hence m2_n2 divider value
6849 * needs to be programmed into M1_N1.
6850 */
6851 dp_m_n = &crtc->config->dp_m2_n2;
6852 } else {
6853 DRM_ERROR("Unsupported divider value\n");
6854 return;
6855 }
6856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006857 if (crtc->config->has_pch_encoder)
6858 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006859 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306860 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006861}
6862
Ville Syrjäläd288f652014-10-28 13:20:22 +02006863static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006864 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006865{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006866 u32 dpll, dpll_md;
6867
6868 /*
6869 * Enable DPIO clock input. We should never disable the reference
6870 * clock for pipe B, since VGA hotplug / manual detection depends
6871 * on it.
6872 */
6873 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6874 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6875 /* We should never disable this, set it here for state tracking */
6876 if (crtc->pipe == PIPE_B)
6877 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6878 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006879 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006880
Ville Syrjäläd288f652014-10-28 13:20:22 +02006881 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006882 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006883 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006884}
6885
Ville Syrjäläd288f652014-10-28 13:20:22 +02006886static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006887 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006888{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006889 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006890 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006891 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006892 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006893 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006894 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006895
Daniel Vetter09153002012-12-12 14:06:44 +01006896 mutex_lock(&dev_priv->dpio_lock);
6897
Ville Syrjäläd288f652014-10-28 13:20:22 +02006898 bestn = pipe_config->dpll.n;
6899 bestm1 = pipe_config->dpll.m1;
6900 bestm2 = pipe_config->dpll.m2;
6901 bestp1 = pipe_config->dpll.p1;
6902 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006903
Jesse Barnes89b667f2013-04-18 14:51:36 -07006904 /* See eDP HDMI DPIO driver vbios notes doc */
6905
6906 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006907 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006908 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006909
6910 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006911 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006912
6913 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006914 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006915 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006917
6918 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006919 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006920
6921 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006922 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6923 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6924 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006925 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006926
6927 /*
6928 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6929 * but we don't support that).
6930 * Note: don't use the DAC post divider as it seems unstable.
6931 */
6932 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006934
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006935 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006937
Jesse Barnes89b667f2013-04-18 14:51:36 -07006938 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006939 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006940 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6941 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006943 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006944 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006946 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006947
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006948 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006949 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006950 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006952 0x0df40000);
6953 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006955 0x0df70000);
6956 } else { /* HDMI or VGA */
6957 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006958 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006960 0x0df70000);
6961 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006963 0x0df40000);
6964 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006965
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006966 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006967 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006968 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6969 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006970 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006972
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006974 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006975}
6976
Ville Syrjäläd288f652014-10-28 13:20:22 +02006977static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006978 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006979{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006980 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006981 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6982 DPLL_VCO_ENABLE;
6983 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006984 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006985
Ville Syrjäläd288f652014-10-28 13:20:22 +02006986 pipe_config->dpll_hw_state.dpll_md =
6987 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006988}
6989
Ville Syrjäläd288f652014-10-28 13:20:22 +02006990static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006991 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006992{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006993 struct drm_device *dev = crtc->base.dev;
6994 struct drm_i915_private *dev_priv = dev->dev_private;
6995 int pipe = crtc->pipe;
6996 int dpll_reg = DPLL(crtc->pipe);
6997 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306998 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006999 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307000 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307001 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007002
Ville Syrjäläd288f652014-10-28 13:20:22 +02007003 bestn = pipe_config->dpll.n;
7004 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7005 bestm1 = pipe_config->dpll.m1;
7006 bestm2 = pipe_config->dpll.m2 >> 22;
7007 bestp1 = pipe_config->dpll.p1;
7008 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307009 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307010 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307011 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007012
7013 /*
7014 * Enable Refclk and SSC
7015 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007016 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007017 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007018
7019 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007020
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007021 /* p1 and p2 divider */
7022 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7023 5 << DPIO_CHV_S1_DIV_SHIFT |
7024 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7025 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7026 1 << DPIO_CHV_K_DIV_SHIFT);
7027
7028 /* Feedback post-divider - m2 */
7029 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7030
7031 /* Feedback refclk divider - n and m1 */
7032 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7033 DPIO_CHV_M1_DIV_BY_2 |
7034 1 << DPIO_CHV_N_DIV_SHIFT);
7035
7036 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307037 if (bestm2_frac)
7038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007039
7040 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307041 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7042 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7043 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7044 if (bestm2_frac)
7045 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7046 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007047
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307048 /* Program digital lock detect threshold */
7049 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7050 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7051 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7052 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7053 if (!bestm2_frac)
7054 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7055 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7056
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007057 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307058 if (vco == 5400000) {
7059 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7060 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7061 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7062 tribuf_calcntr = 0x9;
7063 } else if (vco <= 6200000) {
7064 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7065 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7066 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7067 tribuf_calcntr = 0x9;
7068 } else if (vco <= 6480000) {
7069 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7070 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7071 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7072 tribuf_calcntr = 0x8;
7073 } else {
7074 /* Not supported. Apply the same limits as in the max case */
7075 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7076 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7077 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7078 tribuf_calcntr = 0;
7079 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007080 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7081
Ville Syrjälä968040b2015-03-11 22:52:08 +02007082 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307083 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7084 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7085 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7086
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007087 /* AFC Recal */
7088 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7089 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7090 DPIO_AFC_RECAL);
7091
7092 mutex_unlock(&dev_priv->dpio_lock);
7093}
7094
Ville Syrjäläd288f652014-10-28 13:20:22 +02007095/**
7096 * vlv_force_pll_on - forcibly enable just the PLL
7097 * @dev_priv: i915 private structure
7098 * @pipe: pipe PLL to enable
7099 * @dpll: PLL configuration
7100 *
7101 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7102 * in cases where we need the PLL enabled even when @pipe is not going to
7103 * be enabled.
7104 */
7105void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7106 const struct dpll *dpll)
7107{
7108 struct intel_crtc *crtc =
7109 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007110 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007111 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007112 .pixel_multiplier = 1,
7113 .dpll = *dpll,
7114 };
7115
7116 if (IS_CHERRYVIEW(dev)) {
7117 chv_update_pll(crtc, &pipe_config);
7118 chv_prepare_pll(crtc, &pipe_config);
7119 chv_enable_pll(crtc, &pipe_config);
7120 } else {
7121 vlv_update_pll(crtc, &pipe_config);
7122 vlv_prepare_pll(crtc, &pipe_config);
7123 vlv_enable_pll(crtc, &pipe_config);
7124 }
7125}
7126
7127/**
7128 * vlv_force_pll_off - forcibly disable just the PLL
7129 * @dev_priv: i915 private structure
7130 * @pipe: pipe PLL to disable
7131 *
7132 * Disable the PLL for @pipe. To be used in cases where we need
7133 * the PLL enabled even when @pipe is not going to be enabled.
7134 */
7135void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7136{
7137 if (IS_CHERRYVIEW(dev))
7138 chv_disable_pll(to_i915(dev), pipe);
7139 else
7140 vlv_disable_pll(to_i915(dev), pipe);
7141}
7142
Daniel Vetterf47709a2013-03-28 10:42:02 +01007143static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007144 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007145 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007146 int num_connectors)
7147{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007148 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007150 u32 dpll;
7151 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007152 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007153
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007154 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307155
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007156 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7157 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007158
7159 dpll = DPLL_VGA_MODE_DIS;
7160
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007161 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007162 dpll |= DPLLB_MODE_LVDS;
7163 else
7164 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007165
Daniel Vetteref1b4602013-06-01 17:17:04 +02007166 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007167 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007168 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007169 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007170
7171 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007172 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007173
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007174 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007175 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007176
7177 /* compute bitmask from p1 value */
7178 if (IS_PINEVIEW(dev))
7179 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7180 else {
7181 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7182 if (IS_G4X(dev) && reduced_clock)
7183 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7184 }
7185 switch (clock->p2) {
7186 case 5:
7187 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7188 break;
7189 case 7:
7190 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7191 break;
7192 case 10:
7193 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7194 break;
7195 case 14:
7196 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7197 break;
7198 }
7199 if (INTEL_INFO(dev)->gen >= 4)
7200 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7201
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007202 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007203 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007204 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007205 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7206 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7207 else
7208 dpll |= PLL_REF_INPUT_DREFCLK;
7209
7210 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007211 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007212
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007213 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007214 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007215 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007216 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007217 }
7218}
7219
Daniel Vetterf47709a2013-03-28 10:42:02 +01007220static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007221 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007222 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007223 int num_connectors)
7224{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007225 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007226 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007227 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007228 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007229
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007230 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307231
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007232 dpll = DPLL_VGA_MODE_DIS;
7233
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007234 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007235 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7236 } else {
7237 if (clock->p1 == 2)
7238 dpll |= PLL_P1_DIVIDE_BY_TWO;
7239 else
7240 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7241 if (clock->p2 == 4)
7242 dpll |= PLL_P2_DIVIDE_BY_4;
7243 }
7244
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007245 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007246 dpll |= DPLL_DVO_2X_MODE;
7247
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007248 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007249 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7250 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7251 else
7252 dpll |= PLL_REF_INPUT_DREFCLK;
7253
7254 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007255 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007256}
7257
Daniel Vetter8a654f32013-06-01 17:16:22 +02007258static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007259{
7260 struct drm_device *dev = intel_crtc->base.dev;
7261 struct drm_i915_private *dev_priv = dev->dev_private;
7262 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007263 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007264 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007265 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007266 uint32_t crtc_vtotal, crtc_vblank_end;
7267 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007268
7269 /* We need to be careful not to changed the adjusted mode, for otherwise
7270 * the hw state checker will get angry at the mismatch. */
7271 crtc_vtotal = adjusted_mode->crtc_vtotal;
7272 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007273
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007274 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007275 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007276 crtc_vtotal -= 1;
7277 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007278
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007279 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007280 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7281 else
7282 vsyncshift = adjusted_mode->crtc_hsync_start -
7283 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007284 if (vsyncshift < 0)
7285 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007286 }
7287
7288 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007289 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007290
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007291 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007292 (adjusted_mode->crtc_hdisplay - 1) |
7293 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007294 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007295 (adjusted_mode->crtc_hblank_start - 1) |
7296 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007297 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007298 (adjusted_mode->crtc_hsync_start - 1) |
7299 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7300
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007301 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007302 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007303 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007304 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007305 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007306 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007307 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007308 (adjusted_mode->crtc_vsync_start - 1) |
7309 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7310
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007311 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7312 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7313 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7314 * bits. */
7315 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7316 (pipe == PIPE_B || pipe == PIPE_C))
7317 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7318
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007319 /* pipesrc controls the size that is scaled from, which should
7320 * always be the user's requested size.
7321 */
7322 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007323 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7324 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007325}
7326
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007327static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007328 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007329{
7330 struct drm_device *dev = crtc->base.dev;
7331 struct drm_i915_private *dev_priv = dev->dev_private;
7332 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7333 uint32_t tmp;
7334
7335 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007336 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7337 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007338 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007339 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7340 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007341 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007342 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7343 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007344
7345 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007346 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7347 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007348 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007349 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7350 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007351 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007352 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7353 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007354
7355 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007356 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7357 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7358 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007359 }
7360
7361 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007362 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7363 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7364
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007365 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7366 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007367}
7368
Daniel Vetterf6a83282014-02-11 15:28:57 -08007369void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007370 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007371{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007372 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7373 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7374 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7375 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007376
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007377 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7378 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7379 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7380 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007381
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007382 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007383
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007384 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7385 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007386}
7387
Daniel Vetter84b046f2013-02-19 18:48:54 +01007388static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7389{
7390 struct drm_device *dev = intel_crtc->base.dev;
7391 struct drm_i915_private *dev_priv = dev->dev_private;
7392 uint32_t pipeconf;
7393
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007394 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007395
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007396 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7397 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7398 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007400 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007401 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007402
Daniel Vetterff9ce462013-04-24 14:57:17 +02007403 /* only g4x and later have fancy bpc/dither controls */
7404 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007405 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007406 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007407 pipeconf |= PIPECONF_DITHER_EN |
7408 PIPECONF_DITHER_TYPE_SP;
7409
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007410 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007411 case 18:
7412 pipeconf |= PIPECONF_6BPC;
7413 break;
7414 case 24:
7415 pipeconf |= PIPECONF_8BPC;
7416 break;
7417 case 30:
7418 pipeconf |= PIPECONF_10BPC;
7419 break;
7420 default:
7421 /* Case prevented by intel_choose_pipe_bpp_dither. */
7422 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007423 }
7424 }
7425
7426 if (HAS_PIPE_CXSR(dev)) {
7427 if (intel_crtc->lowfreq_avail) {
7428 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7429 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7430 } else {
7431 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007432 }
7433 }
7434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007435 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007436 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007437 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007438 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7439 else
7440 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7441 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007442 pipeconf |= PIPECONF_PROGRESSIVE;
7443
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007444 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007445 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007446
Daniel Vetter84b046f2013-02-19 18:48:54 +01007447 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7448 POSTING_READ(PIPECONF(intel_crtc->pipe));
7449}
7450
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007451static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7452 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007453{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007454 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007455 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007456 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007457 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007458 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007459 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007460 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007461 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007462 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007463 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007464 struct drm_connector_state *connector_state;
7465 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007466
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007467 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007468 if (connector_state->crtc != &crtc->base)
7469 continue;
7470
7471 encoder = to_intel_encoder(connector_state->best_encoder);
7472
Chris Wilson5eddb702010-09-11 13:48:45 +01007473 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 case INTEL_OUTPUT_LVDS:
7475 is_lvds = true;
7476 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007477 case INTEL_OUTPUT_DSI:
7478 is_dsi = true;
7479 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007480 default:
7481 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007483
Eric Anholtc751ce42010-03-25 11:48:48 -07007484 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007485 }
7486
Jani Nikulaf2335332013-09-13 11:03:09 +03007487 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007488 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007489
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007491 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007492
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007493 /*
7494 * Returns a set of divisors for the desired target clock with
7495 * the given refclk, or FALSE. The returned values represent
7496 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7497 * 2) / p1 / p2.
7498 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 limit = intel_limit(crtc_state, refclk);
7500 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007501 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007502 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007503 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007504 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7505 return -EINVAL;
7506 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007507
Jani Nikulaf2335332013-09-13 11:03:09 +03007508 if (is_lvds && dev_priv->lvds_downclock_avail) {
7509 /*
7510 * Ensure we match the reduced clock's P to the target
7511 * clock. If the clocks don't match, we can't switch
7512 * the display clock by using the FP0/FP1. In such case
7513 * we will disable the LVDS downclock feature.
7514 */
7515 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007516 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007517 dev_priv->lvds_downclock,
7518 refclk, &clock,
7519 &reduced_clock);
7520 }
7521 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 crtc_state->dpll.n = clock.n;
7523 crtc_state->dpll.m1 = clock.m1;
7524 crtc_state->dpll.m2 = clock.m2;
7525 crtc_state->dpll.p1 = clock.p1;
7526 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007527 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007528
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007529 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307531 has_reduced_clock ? &reduced_clock : NULL,
7532 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007533 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007534 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007535 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007536 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007537 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007540 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007541 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007542
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007543 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007544}
7545
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007546static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007547 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007548{
7549 struct drm_device *dev = crtc->base.dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
7551 uint32_t tmp;
7552
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007553 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7554 return;
7555
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007556 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007557 if (!(tmp & PFIT_ENABLE))
7558 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007559
Daniel Vetter06922822013-07-11 13:35:40 +02007560 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007561 if (INTEL_INFO(dev)->gen < 4) {
7562 if (crtc->pipe != PIPE_B)
7563 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007564 } else {
7565 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7566 return;
7567 }
7568
Daniel Vetter06922822013-07-11 13:35:40 +02007569 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007570 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7571 if (INTEL_INFO(dev)->gen < 5)
7572 pipe_config->gmch_pfit.lvds_border_bits =
7573 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7574}
7575
Jesse Barnesacbec812013-09-20 11:29:32 -07007576static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007577 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007578{
7579 struct drm_device *dev = crtc->base.dev;
7580 struct drm_i915_private *dev_priv = dev->dev_private;
7581 int pipe = pipe_config->cpu_transcoder;
7582 intel_clock_t clock;
7583 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007584 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007585
Shobhit Kumarf573de52014-07-30 20:32:37 +05307586 /* In case of MIPI DPLL will not even be used */
7587 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7588 return;
7589
Jesse Barnesacbec812013-09-20 11:29:32 -07007590 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007591 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007592 mutex_unlock(&dev_priv->dpio_lock);
7593
7594 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7595 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7596 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7597 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7598 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7599
Ville Syrjäläf6466282013-10-14 14:50:31 +03007600 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007601
Ville Syrjäläf6466282013-10-14 14:50:31 +03007602 /* clock.dot is the fast clock */
7603 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007604}
7605
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007606static void
7607i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7608 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007609{
7610 struct drm_device *dev = crtc->base.dev;
7611 struct drm_i915_private *dev_priv = dev->dev_private;
7612 u32 val, base, offset;
7613 int pipe = crtc->pipe, plane = crtc->plane;
7614 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007615 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007616 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007617 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007618
Damien Lespiau42a7b082015-02-05 19:35:13 +00007619 val = I915_READ(DSPCNTR(plane));
7620 if (!(val & DISPLAY_PLANE_ENABLE))
7621 return;
7622
Damien Lespiaud9806c92015-01-21 14:07:19 +00007623 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007624 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007625 DRM_DEBUG_KMS("failed to alloc fb\n");
7626 return;
7627 }
7628
Damien Lespiau1b842c82015-01-21 13:50:54 +00007629 fb = &intel_fb->base;
7630
Daniel Vetter18c52472015-02-10 17:16:09 +00007631 if (INTEL_INFO(dev)->gen >= 4) {
7632 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007633 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007634 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7635 }
7636 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007637
7638 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007639 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007640 fb->pixel_format = fourcc;
7641 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007642
7643 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007644 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007645 offset = I915_READ(DSPTILEOFF(plane));
7646 else
7647 offset = I915_READ(DSPLINOFF(plane));
7648 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7649 } else {
7650 base = I915_READ(DSPADDR(plane));
7651 }
7652 plane_config->base = base;
7653
7654 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007655 fb->width = ((val >> 16) & 0xfff) + 1;
7656 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007657
7658 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007659 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007660
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007661 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007662 fb->pixel_format,
7663 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007664
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007665 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007666
Damien Lespiau2844a922015-01-20 12:51:48 +00007667 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7668 pipe_name(pipe), plane, fb->width, fb->height,
7669 fb->bits_per_pixel, base, fb->pitches[0],
7670 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007671
Damien Lespiau2d140302015-02-05 17:22:18 +00007672 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007673}
7674
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007675static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007676 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007677{
7678 struct drm_device *dev = crtc->base.dev;
7679 struct drm_i915_private *dev_priv = dev->dev_private;
7680 int pipe = pipe_config->cpu_transcoder;
7681 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7682 intel_clock_t clock;
7683 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7684 int refclk = 100000;
7685
7686 mutex_lock(&dev_priv->dpio_lock);
7687 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7688 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7689 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7690 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7691 mutex_unlock(&dev_priv->dpio_lock);
7692
7693 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7694 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7695 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7696 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7697 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7698
7699 chv_clock(refclk, &clock);
7700
7701 /* clock.dot is the fast clock */
7702 pipe_config->port_clock = clock.dot / 5;
7703}
7704
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007705static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007706 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007707{
7708 struct drm_device *dev = crtc->base.dev;
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710 uint32_t tmp;
7711
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007712 if (!intel_display_power_is_enabled(dev_priv,
7713 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007714 return false;
7715
Daniel Vettere143a212013-07-04 12:01:15 +02007716 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007717 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007718
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007719 tmp = I915_READ(PIPECONF(crtc->pipe));
7720 if (!(tmp & PIPECONF_ENABLE))
7721 return false;
7722
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007723 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7724 switch (tmp & PIPECONF_BPC_MASK) {
7725 case PIPECONF_6BPC:
7726 pipe_config->pipe_bpp = 18;
7727 break;
7728 case PIPECONF_8BPC:
7729 pipe_config->pipe_bpp = 24;
7730 break;
7731 case PIPECONF_10BPC:
7732 pipe_config->pipe_bpp = 30;
7733 break;
7734 default:
7735 break;
7736 }
7737 }
7738
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007739 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7740 pipe_config->limited_color_range = true;
7741
Ville Syrjälä282740f2013-09-04 18:30:03 +03007742 if (INTEL_INFO(dev)->gen < 4)
7743 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7744
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007745 intel_get_pipe_timings(crtc, pipe_config);
7746
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007747 i9xx_get_pfit_config(crtc, pipe_config);
7748
Daniel Vetter6c49f242013-06-06 12:45:25 +02007749 if (INTEL_INFO(dev)->gen >= 4) {
7750 tmp = I915_READ(DPLL_MD(crtc->pipe));
7751 pipe_config->pixel_multiplier =
7752 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7753 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007754 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007755 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7756 tmp = I915_READ(DPLL(crtc->pipe));
7757 pipe_config->pixel_multiplier =
7758 ((tmp & SDVO_MULTIPLIER_MASK)
7759 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7760 } else {
7761 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7762 * port and will be fixed up in the encoder->get_config
7763 * function. */
7764 pipe_config->pixel_multiplier = 1;
7765 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007766 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7767 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007768 /*
7769 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7770 * on 830. Filter it out here so that we don't
7771 * report errors due to that.
7772 */
7773 if (IS_I830(dev))
7774 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7775
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007776 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7777 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007778 } else {
7779 /* Mask out read-only status bits. */
7780 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7781 DPLL_PORTC_READY_MASK |
7782 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007783 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007784
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007785 if (IS_CHERRYVIEW(dev))
7786 chv_crtc_clock_get(crtc, pipe_config);
7787 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007788 vlv_crtc_clock_get(crtc, pipe_config);
7789 else
7790 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007791
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007792 return true;
7793}
7794
Paulo Zanonidde86e22012-12-01 12:04:25 -02007795static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007796{
7797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007798 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007799 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007800 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007801 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007802 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007803 bool has_ck505 = false;
7804 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007805
7806 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007807 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007808 switch (encoder->type) {
7809 case INTEL_OUTPUT_LVDS:
7810 has_panel = true;
7811 has_lvds = true;
7812 break;
7813 case INTEL_OUTPUT_EDP:
7814 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007815 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007816 has_cpu_edp = true;
7817 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007818 default:
7819 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007820 }
7821 }
7822
Keith Packard99eb6a02011-09-26 14:29:12 -07007823 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007824 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007825 can_ssc = has_ck505;
7826 } else {
7827 has_ck505 = false;
7828 can_ssc = true;
7829 }
7830
Imre Deak2de69052013-05-08 13:14:04 +03007831 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7832 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007833
7834 /* Ironlake: try to setup display ref clock before DPLL
7835 * enabling. This is only under driver's control after
7836 * PCH B stepping, previous chipset stepping should be
7837 * ignoring this setting.
7838 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007839 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007840
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007841 /* As we must carefully and slowly disable/enable each source in turn,
7842 * compute the final state we want first and check if we need to
7843 * make any changes at all.
7844 */
7845 final = val;
7846 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007847 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007848 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007849 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007850 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7851
7852 final &= ~DREF_SSC_SOURCE_MASK;
7853 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7854 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007855
Keith Packard199e5d72011-09-22 12:01:57 -07007856 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007857 final |= DREF_SSC_SOURCE_ENABLE;
7858
7859 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7860 final |= DREF_SSC1_ENABLE;
7861
7862 if (has_cpu_edp) {
7863 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7864 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7865 else
7866 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7867 } else
7868 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7869 } else {
7870 final |= DREF_SSC_SOURCE_DISABLE;
7871 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7872 }
7873
7874 if (final == val)
7875 return;
7876
7877 /* Always enable nonspread source */
7878 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7879
7880 if (has_ck505)
7881 val |= DREF_NONSPREAD_CK505_ENABLE;
7882 else
7883 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7884
7885 if (has_panel) {
7886 val &= ~DREF_SSC_SOURCE_MASK;
7887 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007888
Keith Packard199e5d72011-09-22 12:01:57 -07007889 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007890 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007891 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007892 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007893 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007894 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007895
7896 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007897 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007898 POSTING_READ(PCH_DREF_CONTROL);
7899 udelay(200);
7900
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007901 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007902
7903 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007904 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007905 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007906 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007907 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007908 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007909 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007910 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007911 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007912
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007913 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007914 POSTING_READ(PCH_DREF_CONTROL);
7915 udelay(200);
7916 } else {
7917 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7918
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007919 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007920
7921 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007922 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007923
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007924 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007925 POSTING_READ(PCH_DREF_CONTROL);
7926 udelay(200);
7927
7928 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007929 val &= ~DREF_SSC_SOURCE_MASK;
7930 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007931
7932 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007933 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007935 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007936 POSTING_READ(PCH_DREF_CONTROL);
7937 udelay(200);
7938 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007939
7940 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007941}
7942
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007943static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007944{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007945 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007946
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007947 tmp = I915_READ(SOUTH_CHICKEN2);
7948 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7949 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007950
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007951 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7952 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7953 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007954
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007955 tmp = I915_READ(SOUTH_CHICKEN2);
7956 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7957 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007959 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7960 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7961 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007962}
7963
7964/* WaMPhyProgramming:hsw */
7965static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7966{
7967 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007968
7969 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7970 tmp &= ~(0xFF << 24);
7971 tmp |= (0x12 << 24);
7972 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7973
Paulo Zanonidde86e22012-12-01 12:04:25 -02007974 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7975 tmp |= (1 << 11);
7976 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7977
7978 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7979 tmp |= (1 << 11);
7980 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7981
Paulo Zanonidde86e22012-12-01 12:04:25 -02007982 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7983 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7984 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7985
7986 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7987 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7988 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7989
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007990 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7991 tmp &= ~(7 << 13);
7992 tmp |= (5 << 13);
7993 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007994
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007995 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7996 tmp &= ~(7 << 13);
7997 tmp |= (5 << 13);
7998 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007999
8000 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8001 tmp &= ~0xFF;
8002 tmp |= 0x1C;
8003 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8004
8005 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8006 tmp &= ~0xFF;
8007 tmp |= 0x1C;
8008 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8009
8010 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8011 tmp &= ~(0xFF << 16);
8012 tmp |= (0x1C << 16);
8013 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8014
8015 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8016 tmp &= ~(0xFF << 16);
8017 tmp |= (0x1C << 16);
8018 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8019
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008020 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8021 tmp |= (1 << 27);
8022 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008023
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008024 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8025 tmp |= (1 << 27);
8026 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008027
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008028 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8029 tmp &= ~(0xF << 28);
8030 tmp |= (4 << 28);
8031 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008032
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008033 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8034 tmp &= ~(0xF << 28);
8035 tmp |= (4 << 28);
8036 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008037}
8038
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008039/* Implements 3 different sequences from BSpec chapter "Display iCLK
8040 * Programming" based on the parameters passed:
8041 * - Sequence to enable CLKOUT_DP
8042 * - Sequence to enable CLKOUT_DP without spread
8043 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8044 */
8045static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8046 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008047{
8048 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008049 uint32_t reg, tmp;
8050
8051 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8052 with_spread = true;
8053 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8054 with_fdi, "LP PCH doesn't have FDI\n"))
8055 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008056
8057 mutex_lock(&dev_priv->dpio_lock);
8058
8059 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8060 tmp &= ~SBI_SSCCTL_DISABLE;
8061 tmp |= SBI_SSCCTL_PATHALT;
8062 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8063
8064 udelay(24);
8065
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008066 if (with_spread) {
8067 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8068 tmp &= ~SBI_SSCCTL_PATHALT;
8069 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008070
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008071 if (with_fdi) {
8072 lpt_reset_fdi_mphy(dev_priv);
8073 lpt_program_fdi_mphy(dev_priv);
8074 }
8075 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008076
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008077 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8078 SBI_GEN0 : SBI_DBUFF0;
8079 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8080 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8081 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008082
8083 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008084}
8085
Paulo Zanoni47701c32013-07-23 11:19:25 -03008086/* Sequence to disable CLKOUT_DP */
8087static void lpt_disable_clkout_dp(struct drm_device *dev)
8088{
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 uint32_t reg, tmp;
8091
8092 mutex_lock(&dev_priv->dpio_lock);
8093
8094 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8095 SBI_GEN0 : SBI_DBUFF0;
8096 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8097 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8098 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8099
8100 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8101 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8102 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8103 tmp |= SBI_SSCCTL_PATHALT;
8104 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8105 udelay(32);
8106 }
8107 tmp |= SBI_SSCCTL_DISABLE;
8108 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8109 }
8110
8111 mutex_unlock(&dev_priv->dpio_lock);
8112}
8113
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008114static void lpt_init_pch_refclk(struct drm_device *dev)
8115{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008116 struct intel_encoder *encoder;
8117 bool has_vga = false;
8118
Damien Lespiaub2784e12014-08-05 11:29:37 +01008119 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008120 switch (encoder->type) {
8121 case INTEL_OUTPUT_ANALOG:
8122 has_vga = true;
8123 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008124 default:
8125 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008126 }
8127 }
8128
Paulo Zanoni47701c32013-07-23 11:19:25 -03008129 if (has_vga)
8130 lpt_enable_clkout_dp(dev, true, true);
8131 else
8132 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008133}
8134
Paulo Zanonidde86e22012-12-01 12:04:25 -02008135/*
8136 * Initialize reference clocks when the driver loads
8137 */
8138void intel_init_pch_refclk(struct drm_device *dev)
8139{
8140 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8141 ironlake_init_pch_refclk(dev);
8142 else if (HAS_PCH_LPT(dev))
8143 lpt_init_pch_refclk(dev);
8144}
8145
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008146static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008147{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008148 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008149 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008150 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008151 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008152 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008153 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008154 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008155 bool is_lvds = false;
8156
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008157 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008158 if (connector_state->crtc != crtc_state->base.crtc)
8159 continue;
8160
8161 encoder = to_intel_encoder(connector_state->best_encoder);
8162
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008163 switch (encoder->type) {
8164 case INTEL_OUTPUT_LVDS:
8165 is_lvds = true;
8166 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008167 default:
8168 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008169 }
8170 num_connectors++;
8171 }
8172
8173 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008174 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008175 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008176 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008177 }
8178
8179 return 120000;
8180}
8181
Daniel Vetter6ff93602013-04-19 11:24:36 +02008182static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008183{
8184 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8186 int pipe = intel_crtc->pipe;
8187 uint32_t val;
8188
Daniel Vetter78114072013-06-13 00:54:57 +02008189 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008191 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008192 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008193 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008194 break;
8195 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008196 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008197 break;
8198 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008199 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008200 break;
8201 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008202 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008203 break;
8204 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008205 /* Case prevented by intel_choose_pipe_bpp_dither. */
8206 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008207 }
8208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008209 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008210 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8211
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008212 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008213 val |= PIPECONF_INTERLACED_ILK;
8214 else
8215 val |= PIPECONF_PROGRESSIVE;
8216
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008217 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008218 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008219
Paulo Zanonic8203562012-09-12 10:06:29 -03008220 I915_WRITE(PIPECONF(pipe), val);
8221 POSTING_READ(PIPECONF(pipe));
8222}
8223
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008224/*
8225 * Set up the pipe CSC unit.
8226 *
8227 * Currently only full range RGB to limited range RGB conversion
8228 * is supported, but eventually this should handle various
8229 * RGB<->YCbCr scenarios as well.
8230 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008231static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008232{
8233 struct drm_device *dev = crtc->dev;
8234 struct drm_i915_private *dev_priv = dev->dev_private;
8235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8236 int pipe = intel_crtc->pipe;
8237 uint16_t coeff = 0x7800; /* 1.0 */
8238
8239 /*
8240 * TODO: Check what kind of values actually come out of the pipe
8241 * with these coeff/postoff values and adjust to get the best
8242 * accuracy. Perhaps we even need to take the bpc value into
8243 * consideration.
8244 */
8245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008246 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008247 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8248
8249 /*
8250 * GY/GU and RY/RU should be the other way around according
8251 * to BSpec, but reality doesn't agree. Just set them up in
8252 * a way that results in the correct picture.
8253 */
8254 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8255 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8256
8257 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8258 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8259
8260 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8261 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8262
8263 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8264 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8265 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8266
8267 if (INTEL_INFO(dev)->gen > 6) {
8268 uint16_t postoff = 0;
8269
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008270 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008271 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008272
8273 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8274 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8275 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8276
8277 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8278 } else {
8279 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008281 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008282 mode |= CSC_BLACK_SCREEN_OFFSET;
8283
8284 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8285 }
8286}
8287
Daniel Vetter6ff93602013-04-19 11:24:36 +02008288static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008289{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008290 struct drm_device *dev = crtc->dev;
8291 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008293 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008294 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008295 uint32_t val;
8296
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008297 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008299 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008300 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8301
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008302 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008303 val |= PIPECONF_INTERLACED_ILK;
8304 else
8305 val |= PIPECONF_PROGRESSIVE;
8306
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008307 I915_WRITE(PIPECONF(cpu_transcoder), val);
8308 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008309
8310 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8311 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008312
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308313 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008314 val = 0;
8315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008316 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008317 case 18:
8318 val |= PIPEMISC_DITHER_6_BPC;
8319 break;
8320 case 24:
8321 val |= PIPEMISC_DITHER_8_BPC;
8322 break;
8323 case 30:
8324 val |= PIPEMISC_DITHER_10_BPC;
8325 break;
8326 case 36:
8327 val |= PIPEMISC_DITHER_12_BPC;
8328 break;
8329 default:
8330 /* Case prevented by pipe_config_set_bpp. */
8331 BUG();
8332 }
8333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008334 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008335 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8336
8337 I915_WRITE(PIPEMISC(pipe), val);
8338 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008339}
8340
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008341static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008342 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008343 intel_clock_t *clock,
8344 bool *has_reduced_clock,
8345 intel_clock_t *reduced_clock)
8346{
8347 struct drm_device *dev = crtc->dev;
8348 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008349 int refclk;
8350 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008351 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008352
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008353 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008354
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008355 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008356
8357 /*
8358 * Returns a set of divisors for the desired target clock with the given
8359 * refclk, or FALSE. The returned values represent the clock equation:
8360 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8361 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008362 limit = intel_limit(crtc_state, refclk);
8363 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008364 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008365 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008366 if (!ret)
8367 return false;
8368
8369 if (is_lvds && dev_priv->lvds_downclock_avail) {
8370 /*
8371 * Ensure we match the reduced clock's P to the target clock.
8372 * If the clocks don't match, we can't switch the display clock
8373 * by using the FP0/FP1. In such case we will disable the LVDS
8374 * downclock feature.
8375 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008376 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008377 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008378 dev_priv->lvds_downclock,
8379 refclk, clock,
8380 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008381 }
8382
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008383 return true;
8384}
8385
Paulo Zanonid4b19312012-11-29 11:29:32 -02008386int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8387{
8388 /*
8389 * Account for spread spectrum to avoid
8390 * oversubscribing the link. Max center spread
8391 * is 2.5%; use 5% for safety's sake.
8392 */
8393 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008394 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008395}
8396
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008397static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008398{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008399 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008400}
8401
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008402static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008403 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008404 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008405 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008406{
8407 struct drm_crtc *crtc = &intel_crtc->base;
8408 struct drm_device *dev = crtc->dev;
8409 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008410 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008411 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008412 struct drm_connector_state *connector_state;
8413 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008414 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008415 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008416 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008417
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008418 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008419 if (connector_state->crtc != crtc_state->base.crtc)
8420 continue;
8421
8422 encoder = to_intel_encoder(connector_state->best_encoder);
8423
8424 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008425 case INTEL_OUTPUT_LVDS:
8426 is_lvds = true;
8427 break;
8428 case INTEL_OUTPUT_SDVO:
8429 case INTEL_OUTPUT_HDMI:
8430 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008431 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008432 default:
8433 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008434 }
8435
8436 num_connectors++;
8437 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008438
Chris Wilsonc1858122010-12-03 21:35:48 +00008439 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008440 factor = 21;
8441 if (is_lvds) {
8442 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008443 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008444 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008445 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008446 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008447 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008448
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008449 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008450 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008451
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008452 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8453 *fp2 |= FP_CB_TUNE;
8454
Chris Wilson5eddb702010-09-11 13:48:45 +01008455 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008456
Eric Anholta07d6782011-03-30 13:01:08 -07008457 if (is_lvds)
8458 dpll |= DPLLB_MODE_LVDS;
8459 else
8460 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008461
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008462 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008463 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008464
8465 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008466 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008467 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008468 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008469
Eric Anholta07d6782011-03-30 13:01:08 -07008470 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008471 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008472 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008473 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008474
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008475 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008476 case 5:
8477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8478 break;
8479 case 7:
8480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8481 break;
8482 case 10:
8483 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8484 break;
8485 case 14:
8486 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8487 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008488 }
8489
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008490 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008491 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 else
8493 dpll |= PLL_REF_INPUT_DREFCLK;
8494
Daniel Vetter959e16d2013-06-05 13:34:21 +02008495 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008496}
8497
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008498static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008500{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008501 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008503 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008504 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008505 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008506 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008507
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008508 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008509
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008510 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8511 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8512
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008513 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008514 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008515 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008516 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8517 return -EINVAL;
8518 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008519 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008520 if (!crtc_state->clock_set) {
8521 crtc_state->dpll.n = clock.n;
8522 crtc_state->dpll.m1 = clock.m1;
8523 crtc_state->dpll.m2 = clock.m2;
8524 crtc_state->dpll.p1 = clock.p1;
8525 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008526 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008527
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008528 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008529 if (crtc_state->has_pch_encoder) {
8530 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008531 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008532 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008533
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008534 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008535 &fp, &reduced_clock,
8536 has_reduced_clock ? &fp2 : NULL);
8537
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008538 crtc_state->dpll_hw_state.dpll = dpll;
8539 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008540 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008541 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008542 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008543 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008544
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008545 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008546 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008547 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008548 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008549 return -EINVAL;
8550 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008551 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
Rodrigo Viviab585de2015-03-24 12:40:09 -07008553 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008554 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008555 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008556 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008557
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008558 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008559}
8560
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008561static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8562 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008563{
8564 struct drm_device *dev = crtc->base.dev;
8565 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008566 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008567
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008568 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8569 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8570 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8571 & ~TU_SIZE_MASK;
8572 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8573 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8574 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8575}
8576
8577static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8578 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008579 struct intel_link_m_n *m_n,
8580 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008581{
8582 struct drm_device *dev = crtc->base.dev;
8583 struct drm_i915_private *dev_priv = dev->dev_private;
8584 enum pipe pipe = crtc->pipe;
8585
8586 if (INTEL_INFO(dev)->gen >= 5) {
8587 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8588 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8589 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8590 & ~TU_SIZE_MASK;
8591 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8592 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8593 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008594 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8595 * gen < 8) and if DRRS is supported (to make sure the
8596 * registers are not unnecessarily read).
8597 */
8598 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008599 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008600 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8601 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8602 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8603 & ~TU_SIZE_MASK;
8604 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8605 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8606 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8607 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008608 } else {
8609 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8610 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8611 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8612 & ~TU_SIZE_MASK;
8613 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8614 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8615 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8616 }
8617}
8618
8619void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008620 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008621{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008622 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008623 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8624 else
8625 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008626 &pipe_config->dp_m_n,
8627 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008628}
8629
Daniel Vetter72419202013-04-04 13:28:53 +02008630static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008631 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008632{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008633 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008634 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008635}
8636
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008637static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008638 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008639{
8640 struct drm_device *dev = crtc->base.dev;
8641 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008642 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8643 uint32_t ps_ctrl = 0;
8644 int id = -1;
8645 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008646
Chandra Kondurua1b22782015-04-07 15:28:45 -07008647 /* find scaler attached to this pipe */
8648 for (i = 0; i < crtc->num_scalers; i++) {
8649 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8650 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8651 id = i;
8652 pipe_config->pch_pfit.enabled = true;
8653 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8654 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8655 break;
8656 }
8657 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008658
Chandra Kondurua1b22782015-04-07 15:28:45 -07008659 scaler_state->scaler_id = id;
8660 if (id >= 0) {
8661 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8662 } else {
8663 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008664 }
8665}
8666
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008667static void
8668skylake_get_initial_plane_config(struct intel_crtc *crtc,
8669 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008670{
8671 struct drm_device *dev = crtc->base.dev;
8672 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008673 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008674 int pipe = crtc->pipe;
8675 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008676 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008677 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008678 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008679
Damien Lespiaud9806c92015-01-21 14:07:19 +00008680 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008681 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008682 DRM_DEBUG_KMS("failed to alloc fb\n");
8683 return;
8684 }
8685
Damien Lespiau1b842c82015-01-21 13:50:54 +00008686 fb = &intel_fb->base;
8687
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008688 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008689 if (!(val & PLANE_CTL_ENABLE))
8690 goto error;
8691
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008692 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8693 fourcc = skl_format_to_fourcc(pixel_format,
8694 val & PLANE_CTL_ORDER_RGBX,
8695 val & PLANE_CTL_ALPHA_MASK);
8696 fb->pixel_format = fourcc;
8697 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8698
Damien Lespiau40f46282015-02-27 11:15:21 +00008699 tiling = val & PLANE_CTL_TILED_MASK;
8700 switch (tiling) {
8701 case PLANE_CTL_TILED_LINEAR:
8702 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8703 break;
8704 case PLANE_CTL_TILED_X:
8705 plane_config->tiling = I915_TILING_X;
8706 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8707 break;
8708 case PLANE_CTL_TILED_Y:
8709 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8710 break;
8711 case PLANE_CTL_TILED_YF:
8712 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8713 break;
8714 default:
8715 MISSING_CASE(tiling);
8716 goto error;
8717 }
8718
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008719 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8720 plane_config->base = base;
8721
8722 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8723
8724 val = I915_READ(PLANE_SIZE(pipe, 0));
8725 fb->height = ((val >> 16) & 0xfff) + 1;
8726 fb->width = ((val >> 0) & 0x1fff) + 1;
8727
8728 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008729 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8730 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008731 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8732
8733 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008734 fb->pixel_format,
8735 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008736
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008737 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008738
8739 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8740 pipe_name(pipe), fb->width, fb->height,
8741 fb->bits_per_pixel, base, fb->pitches[0],
8742 plane_config->size);
8743
Damien Lespiau2d140302015-02-05 17:22:18 +00008744 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008745 return;
8746
8747error:
8748 kfree(fb);
8749}
8750
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008751static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008752 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008753{
8754 struct drm_device *dev = crtc->base.dev;
8755 struct drm_i915_private *dev_priv = dev->dev_private;
8756 uint32_t tmp;
8757
8758 tmp = I915_READ(PF_CTL(crtc->pipe));
8759
8760 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008761 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008762 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8763 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008764
8765 /* We currently do not free assignements of panel fitters on
8766 * ivb/hsw (since we don't use the higher upscaling modes which
8767 * differentiates them) so just WARN about this case for now. */
8768 if (IS_GEN7(dev)) {
8769 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8770 PF_PIPE_SEL_IVB(crtc->pipe));
8771 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008772 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008773}
8774
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008775static void
8776ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8777 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008778{
8779 struct drm_device *dev = crtc->base.dev;
8780 struct drm_i915_private *dev_priv = dev->dev_private;
8781 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008782 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008783 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008784 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008785 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008786 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008787
Damien Lespiau42a7b082015-02-05 19:35:13 +00008788 val = I915_READ(DSPCNTR(pipe));
8789 if (!(val & DISPLAY_PLANE_ENABLE))
8790 return;
8791
Damien Lespiaud9806c92015-01-21 14:07:19 +00008792 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008793 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008794 DRM_DEBUG_KMS("failed to alloc fb\n");
8795 return;
8796 }
8797
Damien Lespiau1b842c82015-01-21 13:50:54 +00008798 fb = &intel_fb->base;
8799
Daniel Vetter18c52472015-02-10 17:16:09 +00008800 if (INTEL_INFO(dev)->gen >= 4) {
8801 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008802 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008803 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8804 }
8805 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008806
8807 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008808 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008809 fb->pixel_format = fourcc;
8810 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008811
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008812 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008813 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008814 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008815 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008816 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008817 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008818 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008819 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008820 }
8821 plane_config->base = base;
8822
8823 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008824 fb->width = ((val >> 16) & 0xfff) + 1;
8825 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008826
8827 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008828 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008829
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008830 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008831 fb->pixel_format,
8832 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008833
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008834 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008835
Damien Lespiau2844a922015-01-20 12:51:48 +00008836 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8837 pipe_name(pipe), fb->width, fb->height,
8838 fb->bits_per_pixel, base, fb->pitches[0],
8839 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008840
Damien Lespiau2d140302015-02-05 17:22:18 +00008841 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008842}
8843
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008844static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008845 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008846{
8847 struct drm_device *dev = crtc->base.dev;
8848 struct drm_i915_private *dev_priv = dev->dev_private;
8849 uint32_t tmp;
8850
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008851 if (!intel_display_power_is_enabled(dev_priv,
8852 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008853 return false;
8854
Daniel Vettere143a212013-07-04 12:01:15 +02008855 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008856 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008858 tmp = I915_READ(PIPECONF(crtc->pipe));
8859 if (!(tmp & PIPECONF_ENABLE))
8860 return false;
8861
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008862 switch (tmp & PIPECONF_BPC_MASK) {
8863 case PIPECONF_6BPC:
8864 pipe_config->pipe_bpp = 18;
8865 break;
8866 case PIPECONF_8BPC:
8867 pipe_config->pipe_bpp = 24;
8868 break;
8869 case PIPECONF_10BPC:
8870 pipe_config->pipe_bpp = 30;
8871 break;
8872 case PIPECONF_12BPC:
8873 pipe_config->pipe_bpp = 36;
8874 break;
8875 default:
8876 break;
8877 }
8878
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008879 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8880 pipe_config->limited_color_range = true;
8881
Daniel Vetterab9412b2013-05-03 11:49:46 +02008882 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883 struct intel_shared_dpll *pll;
8884
Daniel Vetter88adfff2013-03-28 10:42:01 +01008885 pipe_config->has_pch_encoder = true;
8886
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008887 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8888 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8889 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008890
8891 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008892
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008893 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008894 pipe_config->shared_dpll =
8895 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008896 } else {
8897 tmp = I915_READ(PCH_DPLL_SEL);
8898 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8899 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8900 else
8901 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8902 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008903
8904 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8905
8906 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8907 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008908
8909 tmp = pipe_config->dpll_hw_state.dpll;
8910 pipe_config->pixel_multiplier =
8911 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8912 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008913
8914 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008915 } else {
8916 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008917 }
8918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008919 intel_get_pipe_timings(crtc, pipe_config);
8920
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008921 ironlake_get_pfit_config(crtc, pipe_config);
8922
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008923 return true;
8924}
8925
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008926static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8927{
8928 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008929 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008930
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008931 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008932 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008933 pipe_name(crtc->pipe));
8934
Rob Clarke2c719b2014-12-15 13:56:32 -05008935 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8936 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8937 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8938 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8939 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8940 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008941 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008942 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008943 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008944 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008945 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008946 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008947 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008948 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008949 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008950
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008951 /*
8952 * In theory we can still leave IRQs enabled, as long as only the HPD
8953 * interrupts remain enabled. We used to check for that, but since it's
8954 * gen-specific and since we only disable LCPLL after we fully disable
8955 * the interrupts, the check below should be enough.
8956 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008957 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958}
8959
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008960static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8961{
8962 struct drm_device *dev = dev_priv->dev;
8963
8964 if (IS_HASWELL(dev))
8965 return I915_READ(D_COMP_HSW);
8966 else
8967 return I915_READ(D_COMP_BDW);
8968}
8969
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008970static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8971{
8972 struct drm_device *dev = dev_priv->dev;
8973
8974 if (IS_HASWELL(dev)) {
8975 mutex_lock(&dev_priv->rps.hw_lock);
8976 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8977 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008978 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008979 mutex_unlock(&dev_priv->rps.hw_lock);
8980 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008981 I915_WRITE(D_COMP_BDW, val);
8982 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008983 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008984}
8985
8986/*
8987 * This function implements pieces of two sequences from BSpec:
8988 * - Sequence for display software to disable LCPLL
8989 * - Sequence for display software to allow package C8+
8990 * The steps implemented here are just the steps that actually touch the LCPLL
8991 * register. Callers should take care of disabling all the display engine
8992 * functions, doing the mode unset, fixing interrupts, etc.
8993 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008994static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8995 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008996{
8997 uint32_t val;
8998
8999 assert_can_disable_lcpll(dev_priv);
9000
9001 val = I915_READ(LCPLL_CTL);
9002
9003 if (switch_to_fclk) {
9004 val |= LCPLL_CD_SOURCE_FCLK;
9005 I915_WRITE(LCPLL_CTL, val);
9006
9007 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9008 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9009 DRM_ERROR("Switching to FCLK failed\n");
9010
9011 val = I915_READ(LCPLL_CTL);
9012 }
9013
9014 val |= LCPLL_PLL_DISABLE;
9015 I915_WRITE(LCPLL_CTL, val);
9016 POSTING_READ(LCPLL_CTL);
9017
9018 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9019 DRM_ERROR("LCPLL still locked\n");
9020
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009021 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009022 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009023 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009024 ndelay(100);
9025
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009026 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9027 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009028 DRM_ERROR("D_COMP RCOMP still in progress\n");
9029
9030 if (allow_power_down) {
9031 val = I915_READ(LCPLL_CTL);
9032 val |= LCPLL_POWER_DOWN_ALLOW;
9033 I915_WRITE(LCPLL_CTL, val);
9034 POSTING_READ(LCPLL_CTL);
9035 }
9036}
9037
9038/*
9039 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9040 * source.
9041 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009042static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009043{
9044 uint32_t val;
9045
9046 val = I915_READ(LCPLL_CTL);
9047
9048 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9049 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9050 return;
9051
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009052 /*
9053 * Make sure we're not on PC8 state before disabling PC8, otherwise
9054 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009055 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009056 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009057
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009058 if (val & LCPLL_POWER_DOWN_ALLOW) {
9059 val &= ~LCPLL_POWER_DOWN_ALLOW;
9060 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009061 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009062 }
9063
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009064 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009065 val |= D_COMP_COMP_FORCE;
9066 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009067 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009068
9069 val = I915_READ(LCPLL_CTL);
9070 val &= ~LCPLL_PLL_DISABLE;
9071 I915_WRITE(LCPLL_CTL, val);
9072
9073 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9074 DRM_ERROR("LCPLL not locked yet\n");
9075
9076 if (val & LCPLL_CD_SOURCE_FCLK) {
9077 val = I915_READ(LCPLL_CTL);
9078 val &= ~LCPLL_CD_SOURCE_FCLK;
9079 I915_WRITE(LCPLL_CTL, val);
9080
9081 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9082 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9083 DRM_ERROR("Switching back to LCPLL failed\n");
9084 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009085
Mika Kuoppala59bad942015-01-16 11:34:40 +02009086 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009087}
9088
Paulo Zanoni765dab672014-03-07 20:08:18 -03009089/*
9090 * Package states C8 and deeper are really deep PC states that can only be
9091 * reached when all the devices on the system allow it, so even if the graphics
9092 * device allows PC8+, it doesn't mean the system will actually get to these
9093 * states. Our driver only allows PC8+ when going into runtime PM.
9094 *
9095 * The requirements for PC8+ are that all the outputs are disabled, the power
9096 * well is disabled and most interrupts are disabled, and these are also
9097 * requirements for runtime PM. When these conditions are met, we manually do
9098 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9099 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9100 * hang the machine.
9101 *
9102 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9103 * the state of some registers, so when we come back from PC8+ we need to
9104 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9105 * need to take care of the registers kept by RC6. Notice that this happens even
9106 * if we don't put the device in PCI D3 state (which is what currently happens
9107 * because of the runtime PM support).
9108 *
9109 * For more, read "Display Sequences for Package C8" on the hardware
9110 * documentation.
9111 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009112void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009113{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009114 struct drm_device *dev = dev_priv->dev;
9115 uint32_t val;
9116
Paulo Zanonic67a4702013-08-19 13:18:09 -03009117 DRM_DEBUG_KMS("Enabling package C8+\n");
9118
Paulo Zanonic67a4702013-08-19 13:18:09 -03009119 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9120 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9121 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9122 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9123 }
9124
9125 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009126 hsw_disable_lcpll(dev_priv, true, true);
9127}
9128
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009129void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009130{
9131 struct drm_device *dev = dev_priv->dev;
9132 uint32_t val;
9133
Paulo Zanonic67a4702013-08-19 13:18:09 -03009134 DRM_DEBUG_KMS("Disabling package C8+\n");
9135
9136 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009137 lpt_init_pch_refclk(dev);
9138
9139 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9140 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9141 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9142 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9143 }
9144
9145 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009146}
9147
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009148static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309149{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009150 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309151 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009152 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309153 int req_cdclk;
9154
9155 /* see the comment in valleyview_modeset_global_resources */
9156 if (WARN_ON(max_pixclk < 0))
9157 return;
9158
9159 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9160
9161 if (req_cdclk != dev_priv->cdclk_freq)
9162 broxton_set_cdclk(dev, req_cdclk);
9163}
9164
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009165static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9166 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009167{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009168 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009169 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009170
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009171 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009172
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009173 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009174}
9175
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309176static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9177 enum port port,
9178 struct intel_crtc_state *pipe_config)
9179{
9180 switch (port) {
9181 case PORT_A:
9182 pipe_config->ddi_pll_sel = SKL_DPLL0;
9183 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9184 break;
9185 case PORT_B:
9186 pipe_config->ddi_pll_sel = SKL_DPLL1;
9187 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9188 break;
9189 case PORT_C:
9190 pipe_config->ddi_pll_sel = SKL_DPLL2;
9191 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9192 break;
9193 default:
9194 DRM_ERROR("Incorrect port type\n");
9195 }
9196}
9197
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009198static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9199 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009200 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009201{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009202 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009203
9204 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9205 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9206
9207 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009208 case SKL_DPLL0:
9209 /*
9210 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9211 * of the shared DPLL framework and thus needs to be read out
9212 * separately
9213 */
9214 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9215 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9216 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009217 case SKL_DPLL1:
9218 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9219 break;
9220 case SKL_DPLL2:
9221 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9222 break;
9223 case SKL_DPLL3:
9224 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9225 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009226 }
9227}
9228
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009229static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9230 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009231 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009232{
9233 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9234
9235 switch (pipe_config->ddi_pll_sel) {
9236 case PORT_CLK_SEL_WRPLL1:
9237 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9238 break;
9239 case PORT_CLK_SEL_WRPLL2:
9240 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9241 break;
9242 }
9243}
9244
Daniel Vetter26804af2014-06-25 22:01:55 +03009245static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009246 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009247{
9248 struct drm_device *dev = crtc->base.dev;
9249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009250 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009251 enum port port;
9252 uint32_t tmp;
9253
9254 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9255
9256 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9257
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009258 if (IS_SKYLAKE(dev))
9259 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309260 else if (IS_BROXTON(dev))
9261 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009262 else
9263 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009264
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009265 if (pipe_config->shared_dpll >= 0) {
9266 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9267
9268 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9269 &pipe_config->dpll_hw_state));
9270 }
9271
Daniel Vetter26804af2014-06-25 22:01:55 +03009272 /*
9273 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9274 * DDI E. So just check whether this pipe is wired to DDI E and whether
9275 * the PCH transcoder is on.
9276 */
Damien Lespiauca370452013-12-03 13:56:24 +00009277 if (INTEL_INFO(dev)->gen < 9 &&
9278 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009279 pipe_config->has_pch_encoder = true;
9280
9281 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9282 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9283 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9284
9285 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9286 }
9287}
9288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009289static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009290 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009291{
9292 struct drm_device *dev = crtc->base.dev;
9293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009294 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009295 uint32_t tmp;
9296
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009297 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009298 POWER_DOMAIN_PIPE(crtc->pipe)))
9299 return false;
9300
Daniel Vettere143a212013-07-04 12:01:15 +02009301 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009302 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9303
Daniel Vettereccb1402013-05-22 00:50:22 +02009304 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9305 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9306 enum pipe trans_edp_pipe;
9307 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9308 default:
9309 WARN(1, "unknown pipe linked to edp transcoder\n");
9310 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9311 case TRANS_DDI_EDP_INPUT_A_ON:
9312 trans_edp_pipe = PIPE_A;
9313 break;
9314 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9315 trans_edp_pipe = PIPE_B;
9316 break;
9317 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9318 trans_edp_pipe = PIPE_C;
9319 break;
9320 }
9321
9322 if (trans_edp_pipe == crtc->pipe)
9323 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9324 }
9325
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009326 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009327 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009328 return false;
9329
Daniel Vettereccb1402013-05-22 00:50:22 +02009330 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009331 if (!(tmp & PIPECONF_ENABLE))
9332 return false;
9333
Daniel Vetter26804af2014-06-25 22:01:55 +03009334 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009335
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009336 intel_get_pipe_timings(crtc, pipe_config);
9337
Chandra Kondurua1b22782015-04-07 15:28:45 -07009338 if (INTEL_INFO(dev)->gen >= 9) {
9339 skl_init_scalers(dev, crtc, pipe_config);
9340 }
9341
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009342 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009343
9344 if (INTEL_INFO(dev)->gen >= 9) {
9345 pipe_config->scaler_state.scaler_id = -1;
9346 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9347 }
9348
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009349 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009350 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009351 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009352 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009353 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009354 else
9355 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009356 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009357
Jesse Barnese59150d2014-01-07 13:30:45 -08009358 if (IS_HASWELL(dev))
9359 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9360 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009361
Clint Taylorebb69c92014-09-30 10:30:22 -07009362 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9363 pipe_config->pixel_multiplier =
9364 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9365 } else {
9366 pipe_config->pixel_multiplier = 1;
9367 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009368
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009369 return true;
9370}
9371
Chris Wilson560b85b2010-08-07 11:01:38 +01009372static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9373{
9374 struct drm_device *dev = crtc->dev;
9375 struct drm_i915_private *dev_priv = dev->dev_private;
9376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009377 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009378
Ville Syrjälädc41c152014-08-13 11:57:05 +03009379 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009380 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9381 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009382 unsigned int stride = roundup_pow_of_two(width) * 4;
9383
9384 switch (stride) {
9385 default:
9386 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9387 width, stride);
9388 stride = 256;
9389 /* fallthrough */
9390 case 256:
9391 case 512:
9392 case 1024:
9393 case 2048:
9394 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009395 }
9396
Ville Syrjälädc41c152014-08-13 11:57:05 +03009397 cntl |= CURSOR_ENABLE |
9398 CURSOR_GAMMA_ENABLE |
9399 CURSOR_FORMAT_ARGB |
9400 CURSOR_STRIDE(stride);
9401
9402 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009403 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009404
Ville Syrjälädc41c152014-08-13 11:57:05 +03009405 if (intel_crtc->cursor_cntl != 0 &&
9406 (intel_crtc->cursor_base != base ||
9407 intel_crtc->cursor_size != size ||
9408 intel_crtc->cursor_cntl != cntl)) {
9409 /* On these chipsets we can only modify the base/size/stride
9410 * whilst the cursor is disabled.
9411 */
9412 I915_WRITE(_CURACNTR, 0);
9413 POSTING_READ(_CURACNTR);
9414 intel_crtc->cursor_cntl = 0;
9415 }
9416
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009417 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009418 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009419 intel_crtc->cursor_base = base;
9420 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009421
9422 if (intel_crtc->cursor_size != size) {
9423 I915_WRITE(CURSIZE, size);
9424 intel_crtc->cursor_size = size;
9425 }
9426
Chris Wilson4b0e3332014-05-30 16:35:26 +03009427 if (intel_crtc->cursor_cntl != cntl) {
9428 I915_WRITE(_CURACNTR, cntl);
9429 POSTING_READ(_CURACNTR);
9430 intel_crtc->cursor_cntl = cntl;
9431 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009432}
9433
9434static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9435{
9436 struct drm_device *dev = crtc->dev;
9437 struct drm_i915_private *dev_priv = dev->dev_private;
9438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9439 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009440 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009441
Chris Wilson4b0e3332014-05-30 16:35:26 +03009442 cntl = 0;
9443 if (base) {
9444 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009445 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309446 case 64:
9447 cntl |= CURSOR_MODE_64_ARGB_AX;
9448 break;
9449 case 128:
9450 cntl |= CURSOR_MODE_128_ARGB_AX;
9451 break;
9452 case 256:
9453 cntl |= CURSOR_MODE_256_ARGB_AX;
9454 break;
9455 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009456 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309457 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009458 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009459 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009460
9461 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9462 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009463 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009464
Matt Roper8e7d6882015-01-21 16:35:41 -08009465 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009466 cntl |= CURSOR_ROTATE_180;
9467
Chris Wilson4b0e3332014-05-30 16:35:26 +03009468 if (intel_crtc->cursor_cntl != cntl) {
9469 I915_WRITE(CURCNTR(pipe), cntl);
9470 POSTING_READ(CURCNTR(pipe));
9471 intel_crtc->cursor_cntl = cntl;
9472 }
9473
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009474 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009475 I915_WRITE(CURBASE(pipe), base);
9476 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009477
9478 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009479}
9480
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009481/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009482static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9483 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009484{
9485 struct drm_device *dev = crtc->dev;
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9488 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009489 int x = crtc->cursor_x;
9490 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009491 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009492
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009493 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009494 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009495
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009496 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009497 base = 0;
9498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009499 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009500 base = 0;
9501
9502 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009503 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009504 base = 0;
9505
9506 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9507 x = -x;
9508 }
9509 pos |= x << CURSOR_X_SHIFT;
9510
9511 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009512 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009513 base = 0;
9514
9515 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9516 y = -y;
9517 }
9518 pos |= y << CURSOR_Y_SHIFT;
9519
Chris Wilson4b0e3332014-05-30 16:35:26 +03009520 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009521 return;
9522
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009523 I915_WRITE(CURPOS(pipe), pos);
9524
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009525 /* ILK+ do this automagically */
9526 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009527 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009528 base += (intel_crtc->base.cursor->state->crtc_h *
9529 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009530 }
9531
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009532 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009533 i845_update_cursor(crtc, base);
9534 else
9535 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009536}
9537
Ville Syrjälädc41c152014-08-13 11:57:05 +03009538static bool cursor_size_ok(struct drm_device *dev,
9539 uint32_t width, uint32_t height)
9540{
9541 if (width == 0 || height == 0)
9542 return false;
9543
9544 /*
9545 * 845g/865g are special in that they are only limited by
9546 * the width of their cursors, the height is arbitrary up to
9547 * the precision of the register. Everything else requires
9548 * square cursors, limited to a few power-of-two sizes.
9549 */
9550 if (IS_845G(dev) || IS_I865G(dev)) {
9551 if ((width & 63) != 0)
9552 return false;
9553
9554 if (width > (IS_845G(dev) ? 64 : 512))
9555 return false;
9556
9557 if (height > 1023)
9558 return false;
9559 } else {
9560 switch (width | height) {
9561 case 256:
9562 case 128:
9563 if (IS_GEN2(dev))
9564 return false;
9565 case 64:
9566 break;
9567 default:
9568 return false;
9569 }
9570 }
9571
9572 return true;
9573}
9574
Jesse Barnes79e53942008-11-07 14:24:08 -08009575static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009576 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009577{
James Simmons72034252010-08-03 01:33:19 +01009578 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009580
James Simmons72034252010-08-03 01:33:19 +01009581 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009582 intel_crtc->lut_r[i] = red[i] >> 8;
9583 intel_crtc->lut_g[i] = green[i] >> 8;
9584 intel_crtc->lut_b[i] = blue[i] >> 8;
9585 }
9586
9587 intel_crtc_load_lut(crtc);
9588}
9589
Jesse Barnes79e53942008-11-07 14:24:08 -08009590/* VESA 640x480x72Hz mode to set on the pipe */
9591static struct drm_display_mode load_detect_mode = {
9592 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9593 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9594};
9595
Daniel Vettera8bb6812014-02-10 18:00:39 +01009596struct drm_framebuffer *
9597__intel_framebuffer_create(struct drm_device *dev,
9598 struct drm_mode_fb_cmd2 *mode_cmd,
9599 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009600{
9601 struct intel_framebuffer *intel_fb;
9602 int ret;
9603
9604 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9605 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009606 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009607 return ERR_PTR(-ENOMEM);
9608 }
9609
9610 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009611 if (ret)
9612 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009613
9614 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009615err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009616 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009617 kfree(intel_fb);
9618
9619 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009620}
9621
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009622static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009623intel_framebuffer_create(struct drm_device *dev,
9624 struct drm_mode_fb_cmd2 *mode_cmd,
9625 struct drm_i915_gem_object *obj)
9626{
9627 struct drm_framebuffer *fb;
9628 int ret;
9629
9630 ret = i915_mutex_lock_interruptible(dev);
9631 if (ret)
9632 return ERR_PTR(ret);
9633 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9634 mutex_unlock(&dev->struct_mutex);
9635
9636 return fb;
9637}
9638
Chris Wilsond2dff872011-04-19 08:36:26 +01009639static u32
9640intel_framebuffer_pitch_for_width(int width, int bpp)
9641{
9642 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9643 return ALIGN(pitch, 64);
9644}
9645
9646static u32
9647intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9648{
9649 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009650 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009651}
9652
9653static struct drm_framebuffer *
9654intel_framebuffer_create_for_mode(struct drm_device *dev,
9655 struct drm_display_mode *mode,
9656 int depth, int bpp)
9657{
9658 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009659 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009660
9661 obj = i915_gem_alloc_object(dev,
9662 intel_framebuffer_size_for_mode(mode, bpp));
9663 if (obj == NULL)
9664 return ERR_PTR(-ENOMEM);
9665
9666 mode_cmd.width = mode->hdisplay;
9667 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009668 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9669 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009670 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009671
9672 return intel_framebuffer_create(dev, &mode_cmd, obj);
9673}
9674
9675static struct drm_framebuffer *
9676mode_fits_in_fbdev(struct drm_device *dev,
9677 struct drm_display_mode *mode)
9678{
Daniel Vetter4520f532013-10-09 09:18:51 +02009679#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009680 struct drm_i915_private *dev_priv = dev->dev_private;
9681 struct drm_i915_gem_object *obj;
9682 struct drm_framebuffer *fb;
9683
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009684 if (!dev_priv->fbdev)
9685 return NULL;
9686
9687 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009688 return NULL;
9689
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009690 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009691 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009692
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009693 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009694 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9695 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009696 return NULL;
9697
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009698 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009699 return NULL;
9700
9701 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009702#else
9703 return NULL;
9704#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009705}
9706
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009707static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9708 struct drm_crtc *crtc,
9709 struct drm_display_mode *mode,
9710 struct drm_framebuffer *fb,
9711 int x, int y)
9712{
9713 struct drm_plane_state *plane_state;
9714 int hdisplay, vdisplay;
9715 int ret;
9716
9717 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9718 if (IS_ERR(plane_state))
9719 return PTR_ERR(plane_state);
9720
9721 if (mode)
9722 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9723 else
9724 hdisplay = vdisplay = 0;
9725
9726 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9727 if (ret)
9728 return ret;
9729 drm_atomic_set_fb_for_plane(plane_state, fb);
9730 plane_state->crtc_x = 0;
9731 plane_state->crtc_y = 0;
9732 plane_state->crtc_w = hdisplay;
9733 plane_state->crtc_h = vdisplay;
9734 plane_state->src_x = x << 16;
9735 plane_state->src_y = y << 16;
9736 plane_state->src_w = hdisplay << 16;
9737 plane_state->src_h = vdisplay << 16;
9738
9739 return 0;
9740}
9741
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009742bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009743 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009744 struct intel_load_detect_pipe *old,
9745 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009746{
9747 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009748 struct intel_encoder *intel_encoder =
9749 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009750 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009751 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009752 struct drm_crtc *crtc = NULL;
9753 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009754 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009755 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009756 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009757 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009758 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009759 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009760
Chris Wilsond2dff872011-04-19 08:36:26 +01009761 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009762 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009763 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009764
Rob Clark51fd3712013-11-19 12:10:12 -05009765retry:
9766 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9767 if (ret)
9768 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009769
Jesse Barnes79e53942008-11-07 14:24:08 -08009770 /*
9771 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009772 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009773 * - if the connector already has an assigned crtc, use it (but make
9774 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009775 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 * - try to find the first unused crtc that can drive this connector,
9777 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009778 */
9779
9780 /* See if we already have a CRTC for this connector */
9781 if (encoder->crtc) {
9782 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009783
Rob Clark51fd3712013-11-19 12:10:12 -05009784 ret = drm_modeset_lock(&crtc->mutex, ctx);
9785 if (ret)
9786 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009787 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9788 if (ret)
9789 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01009790
Daniel Vetter24218aa2012-08-12 19:27:11 +02009791 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009792 old->load_detect_temp = false;
9793
9794 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009795 if (connector->dpms != DRM_MODE_DPMS_ON)
9796 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01009797
Chris Wilson71731882011-04-19 23:10:58 +01009798 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08009799 }
9800
9801 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009802 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009803 i++;
9804 if (!(encoder->possible_crtcs & (1 << i)))
9805 continue;
Matt Roper83d65732015-02-25 13:12:16 -08009806 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03009807 continue;
9808 /* This can occur when applying the pipe A quirk on resume. */
9809 if (to_intel_crtc(possible_crtc)->new_enabled)
9810 continue;
9811
9812 crtc = possible_crtc;
9813 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009814 }
9815
9816 /*
9817 * If we didn't find an unused CRTC, don't use any.
9818 */
9819 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009820 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05009821 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08009822 }
9823
Rob Clark51fd3712013-11-19 12:10:12 -05009824 ret = drm_modeset_lock(&crtc->mutex, ctx);
9825 if (ret)
9826 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009827 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9828 if (ret)
9829 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02009830 intel_encoder->new_crtc = to_intel_crtc(crtc);
9831 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009832
9833 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009834 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02009835 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009836 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01009837 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08009838
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009839 state = drm_atomic_state_alloc(dev);
9840 if (!state)
9841 return false;
9842
9843 state->acquire_ctx = ctx;
9844
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009845 connector_state = drm_atomic_get_connector_state(state, connector);
9846 if (IS_ERR(connector_state)) {
9847 ret = PTR_ERR(connector_state);
9848 goto fail;
9849 }
9850
9851 connector_state->crtc = crtc;
9852 connector_state->best_encoder = &intel_encoder->base;
9853
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009854 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9855 if (IS_ERR(crtc_state)) {
9856 ret = PTR_ERR(crtc_state);
9857 goto fail;
9858 }
9859
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009860 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009861
Chris Wilson64927112011-04-20 07:25:26 +01009862 if (!mode)
9863 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009864
Chris Wilsond2dff872011-04-19 08:36:26 +01009865 /* We need a framebuffer large enough to accommodate all accesses
9866 * that the plane may generate whilst we perform load detection.
9867 * We can not rely on the fbcon either being present (we get called
9868 * during its initialisation to detect all boot displays, or it may
9869 * not even exist) or that it is large enough to satisfy the
9870 * requested mode.
9871 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009872 fb = mode_fits_in_fbdev(dev, mode);
9873 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009874 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009875 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9876 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009877 } else
9878 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009879 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009880 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009881 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009882 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009883
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009884 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9885 if (ret)
9886 goto fail;
9887
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009888 drm_mode_copy(&crtc_state->base.mode, mode);
9889
9890 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +01009891 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009892 if (old->release_fb)
9893 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009894 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009895 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009896 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009897
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009899 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009900 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009901
9902 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009903 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -05009904fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +03009905 drm_atomic_state_free(state);
9906 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009907
Rob Clark51fd3712013-11-19 12:10:12 -05009908 if (ret == -EDEADLK) {
9909 drm_modeset_backoff(ctx);
9910 goto retry;
9911 }
9912
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009913 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009914}
9915
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009916void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009917 struct intel_load_detect_pipe *old,
9918 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009919{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009920 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009921 struct intel_encoder *intel_encoder =
9922 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009923 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009924 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009926 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009927 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009928 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009929 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930
Chris Wilsond2dff872011-04-19 08:36:26 +01009931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009932 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009933 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009934
Chris Wilson8261b192011-04-19 23:18:09 +01009935 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009936 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009937 if (!state)
9938 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009939
9940 state->acquire_ctx = ctx;
9941
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009942 connector_state = drm_atomic_get_connector_state(state, connector);
9943 if (IS_ERR(connector_state))
9944 goto fail;
9945
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009946 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9947 if (IS_ERR(crtc_state))
9948 goto fail;
9949
Daniel Vetterfc303102012-07-09 10:40:58 +02009950 to_intel_connector(connector)->new_encoder = NULL;
9951 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009952 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009953
9954 connector_state->best_encoder = NULL;
9955 connector_state->crtc = NULL;
9956
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009957 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009958
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009959 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
9960 0, 0);
9961 if (ret)
9962 goto fail;
9963
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +03009964 ret = intel_set_mode(crtc, state);
9965 if (ret)
9966 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +01009967
Daniel Vetter36206362012-12-10 20:42:17 +01009968 if (old->release_fb) {
9969 drm_framebuffer_unregister_private(old->release_fb);
9970 drm_framebuffer_unreference(old->release_fb);
9971 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009972
Chris Wilson0622a532011-04-21 09:32:11 +01009973 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 }
9975
Eric Anholtc751ce42010-03-25 11:48:48 -07009976 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009977 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9978 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009979
9980 return;
9981fail:
9982 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9983 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009984}
9985
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009986static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009987 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009988{
9989 struct drm_i915_private *dev_priv = dev->dev_private;
9990 u32 dpll = pipe_config->dpll_hw_state.dpll;
9991
9992 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009993 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009994 else if (HAS_PCH_SPLIT(dev))
9995 return 120000;
9996 else if (!IS_GEN2(dev))
9997 return 96000;
9998 else
9999 return 48000;
10000}
10001
Jesse Barnes79e53942008-11-07 14:24:08 -080010002/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010003static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010004 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010005{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010006 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010007 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010008 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010009 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010010 u32 fp;
10011 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010012 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010013
10014 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010015 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010016 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010017 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010018
10019 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010020 if (IS_PINEVIEW(dev)) {
10021 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10022 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010023 } else {
10024 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10025 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10026 }
10027
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010028 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010029 if (IS_PINEVIEW(dev))
10030 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10031 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010032 else
10033 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010034 DPLL_FPA01_P1_POST_DIV_SHIFT);
10035
10036 switch (dpll & DPLL_MODE_MASK) {
10037 case DPLLB_MODE_DAC_SERIAL:
10038 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10039 5 : 10;
10040 break;
10041 case DPLLB_MODE_LVDS:
10042 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10043 7 : 14;
10044 break;
10045 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010046 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010047 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010048 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049 }
10050
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010051 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010052 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010053 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010054 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010055 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010056 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010057 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010058
10059 if (is_lvds) {
10060 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10061 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010062
10063 if (lvds & LVDS_CLKB_POWER_UP)
10064 clock.p2 = 7;
10065 else
10066 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010067 } else {
10068 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10069 clock.p1 = 2;
10070 else {
10071 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10072 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10073 }
10074 if (dpll & PLL_P2_DIVIDE_BY_4)
10075 clock.p2 = 4;
10076 else
10077 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010078 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010079
10080 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010081 }
10082
Ville Syrjälä18442d02013-09-13 16:00:08 +030010083 /*
10084 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010085 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010086 * encoder's get_config() function.
10087 */
10088 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010089}
10090
Ville Syrjälä6878da02013-09-13 15:59:11 +030010091int intel_dotclock_calculate(int link_freq,
10092 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010093{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010094 /*
10095 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010096 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010097 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010098 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010099 *
10100 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010101 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010102 */
10103
Ville Syrjälä6878da02013-09-13 15:59:11 +030010104 if (!m_n->link_n)
10105 return 0;
10106
10107 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10108}
10109
Ville Syrjälä18442d02013-09-13 16:00:08 +030010110static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010111 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010112{
10113 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010114
10115 /* read out port_clock from the DPLL */
10116 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010117
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010118 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010119 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010120 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010121 * agree once we know their relationship in the encoder's
10122 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010123 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010124 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010125 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10126 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010127}
10128
10129/** Returns the currently programmed mode of the given pipe. */
10130struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10131 struct drm_crtc *crtc)
10132{
Jesse Barnes548f2452011-02-17 10:40:53 -080010133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010135 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010136 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010137 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010138 int htot = I915_READ(HTOTAL(cpu_transcoder));
10139 int hsync = I915_READ(HSYNC(cpu_transcoder));
10140 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10141 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010142 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010143
10144 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10145 if (!mode)
10146 return NULL;
10147
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010148 /*
10149 * Construct a pipe_config sufficient for getting the clock info
10150 * back out of crtc_clock_get.
10151 *
10152 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10153 * to use a real value here instead.
10154 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010155 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010156 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010157 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10158 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10159 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010160 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10161
Ville Syrjälä773ae032013-09-23 17:48:20 +030010162 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010163 mode->hdisplay = (htot & 0xffff) + 1;
10164 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10165 mode->hsync_start = (hsync & 0xffff) + 1;
10166 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10167 mode->vdisplay = (vtot & 0xffff) + 1;
10168 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10169 mode->vsync_start = (vsync & 0xffff) + 1;
10170 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10171
10172 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010173
10174 return mode;
10175}
10176
Jesse Barnes652c3932009-08-17 13:31:43 -070010177static void intel_decrease_pllclock(struct drm_crtc *crtc)
10178{
10179 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010180 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010182
Sonika Jindalbaff2962014-07-22 11:16:35 +053010183 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010184 return;
10185
10186 if (!dev_priv->lvds_downclock_avail)
10187 return;
10188
10189 /*
10190 * Since this is called by a timer, we should never get here in
10191 * the manual case.
10192 */
10193 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010194 int pipe = intel_crtc->pipe;
10195 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010196 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010197
Zhao Yakui44d98a62009-10-09 11:39:40 +080010198 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010199
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010200 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010201
Chris Wilson074b5e12012-05-02 12:07:06 +010010202 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010203 dpll |= DISPLAY_RATE_SELECT_FPA1;
10204 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010205 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010206 dpll = I915_READ(dpll_reg);
10207 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010208 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010209 }
10210
10211}
10212
Chris Wilsonf047e392012-07-21 12:31:41 +010010213void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010214{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010215 struct drm_i915_private *dev_priv = dev->dev_private;
10216
Chris Wilsonf62a0072014-02-21 17:55:39 +000010217 if (dev_priv->mm.busy)
10218 return;
10219
Paulo Zanoni43694d62014-03-07 20:08:08 -030010220 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010221 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010222 if (INTEL_INFO(dev)->gen >= 6)
10223 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010224 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010225}
10226
10227void intel_mark_idle(struct drm_device *dev)
10228{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010229 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010230 struct drm_crtc *crtc;
10231
Chris Wilsonf62a0072014-02-21 17:55:39 +000010232 if (!dev_priv->mm.busy)
10233 return;
10234
10235 dev_priv->mm.busy = false;
10236
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010237 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010238 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010239 continue;
10240
10241 intel_decrease_pllclock(crtc);
10242 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010243
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010244 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010245 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010246
Paulo Zanoni43694d62014-03-07 20:08:08 -030010247 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010248}
10249
Jesse Barnes79e53942008-11-07 14:24:08 -080010250static void intel_crtc_destroy(struct drm_crtc *crtc)
10251{
10252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010253 struct drm_device *dev = crtc->dev;
10254 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010255
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010256 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010257 work = intel_crtc->unpin_work;
10258 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010259 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010260
10261 if (work) {
10262 cancel_work_sync(&work->work);
10263 kfree(work);
10264 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010265
10266 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010267
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 kfree(intel_crtc);
10269}
10270
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010271static void intel_unpin_work_fn(struct work_struct *__work)
10272{
10273 struct intel_unpin_work *work =
10274 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010275 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010276 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010277
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010278 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010279 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010280 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010281
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010282 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010283
10284 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010285 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010286 mutex_unlock(&dev->struct_mutex);
10287
Daniel Vetterf99d7062014-06-19 16:01:59 +020010288 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010289 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010290
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010291 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10292 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10293
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010294 kfree(work);
10295}
10296
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010297static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010298 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010299{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10301 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010302 unsigned long flags;
10303
10304 /* Ignore early vblank irqs */
10305 if (intel_crtc == NULL)
10306 return;
10307
Daniel Vetterf3260382014-09-15 14:55:23 +020010308 /*
10309 * This is called both by irq handlers and the reset code (to complete
10310 * lost pageflips) so needs the full irqsave spinlocks.
10311 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010312 spin_lock_irqsave(&dev->event_lock, flags);
10313 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010314
10315 /* Ensure we don't miss a work->pending update ... */
10316 smp_rmb();
10317
10318 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010319 spin_unlock_irqrestore(&dev->event_lock, flags);
10320 return;
10321 }
10322
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010323 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010324
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010325 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010326}
10327
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010328void intel_finish_page_flip(struct drm_device *dev, int pipe)
10329{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010330 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010331 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10332
Mario Kleiner49b14a52010-12-09 07:00:07 +010010333 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010334}
10335
10336void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10337{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010338 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010339 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10340
Mario Kleiner49b14a52010-12-09 07:00:07 +010010341 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010342}
10343
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010344/* Is 'a' after or equal to 'b'? */
10345static bool g4x_flip_count_after_eq(u32 a, u32 b)
10346{
10347 return !((a - b) & 0x80000000);
10348}
10349
10350static bool page_flip_finished(struct intel_crtc *crtc)
10351{
10352 struct drm_device *dev = crtc->base.dev;
10353 struct drm_i915_private *dev_priv = dev->dev_private;
10354
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010355 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10356 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10357 return true;
10358
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010359 /*
10360 * The relevant registers doen't exist on pre-ctg.
10361 * As the flip done interrupt doesn't trigger for mmio
10362 * flips on gmch platforms, a flip count check isn't
10363 * really needed there. But since ctg has the registers,
10364 * include it in the check anyway.
10365 */
10366 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10367 return true;
10368
10369 /*
10370 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10371 * used the same base address. In that case the mmio flip might
10372 * have completed, but the CS hasn't even executed the flip yet.
10373 *
10374 * A flip count check isn't enough as the CS might have updated
10375 * the base address just after start of vblank, but before we
10376 * managed to process the interrupt. This means we'd complete the
10377 * CS flip too soon.
10378 *
10379 * Combining both checks should get us a good enough result. It may
10380 * still happen that the CS flip has been executed, but has not
10381 * yet actually completed. But in case the base address is the same
10382 * anyway, we don't really care.
10383 */
10384 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10385 crtc->unpin_work->gtt_offset &&
10386 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10387 crtc->unpin_work->flip_count);
10388}
10389
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010390void intel_prepare_page_flip(struct drm_device *dev, int plane)
10391{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010392 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010393 struct intel_crtc *intel_crtc =
10394 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10395 unsigned long flags;
10396
Daniel Vetterf3260382014-09-15 14:55:23 +020010397
10398 /*
10399 * This is called both by irq handlers and the reset code (to complete
10400 * lost pageflips) so needs the full irqsave spinlocks.
10401 *
10402 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010403 * generate a page-flip completion irq, i.e. every modeset
10404 * is also accompanied by a spurious intel_prepare_page_flip().
10405 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010406 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010407 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010408 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010409 spin_unlock_irqrestore(&dev->event_lock, flags);
10410}
10411
Robin Schroereba905b2014-05-18 02:24:50 +020010412static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010413{
10414 /* Ensure that the work item is consistent when activating it ... */
10415 smp_wmb();
10416 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10417 /* and that it is marked active as soon as the irq could fire. */
10418 smp_wmb();
10419}
10420
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010421static int intel_gen2_queue_flip(struct drm_device *dev,
10422 struct drm_crtc *crtc,
10423 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010424 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010425 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010426 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010427{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010429 u32 flip_mask;
10430 int ret;
10431
Daniel Vetter6d90c952012-04-26 23:28:05 +020010432 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010433 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010434 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010435
10436 /* Can't queue multiple flips, so wait for the previous
10437 * one to finish before executing the next.
10438 */
10439 if (intel_crtc->plane)
10440 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10441 else
10442 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010443 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10444 intel_ring_emit(ring, MI_NOOP);
10445 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10446 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10447 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010448 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010449 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010450
10451 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010452 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010453 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010454}
10455
10456static int intel_gen3_queue_flip(struct drm_device *dev,
10457 struct drm_crtc *crtc,
10458 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010459 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010460 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010461 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010462{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010464 u32 flip_mask;
10465 int ret;
10466
Daniel Vetter6d90c952012-04-26 23:28:05 +020010467 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010468 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010469 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010470
10471 if (intel_crtc->plane)
10472 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10473 else
10474 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010475 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10476 intel_ring_emit(ring, MI_NOOP);
10477 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10478 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10479 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010480 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010481 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010482
Chris Wilsone7d841c2012-12-03 11:36:30 +000010483 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010484 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010485 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010486}
10487
10488static int intel_gen4_queue_flip(struct drm_device *dev,
10489 struct drm_crtc *crtc,
10490 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010491 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010492 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010493 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010494{
10495 struct drm_i915_private *dev_priv = dev->dev_private;
10496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10497 uint32_t pf, pipesrc;
10498 int ret;
10499
Daniel Vetter6d90c952012-04-26 23:28:05 +020010500 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010501 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010502 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010503
10504 /* i965+ uses the linear or tiled offsets from the
10505 * Display Registers (which do not change across a page-flip)
10506 * so we need only reprogram the base address.
10507 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010508 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10509 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10510 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010511 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010512 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010513
10514 /* XXX Enabling the panel-fitter across page-flip is so far
10515 * untested on non-native modes, so ignore it for now.
10516 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10517 */
10518 pf = 0;
10519 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010520 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010521
10522 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010523 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010524 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010525}
10526
10527static int intel_gen6_queue_flip(struct drm_device *dev,
10528 struct drm_crtc *crtc,
10529 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010530 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010531 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010532 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010533{
10534 struct drm_i915_private *dev_priv = dev->dev_private;
10535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10536 uint32_t pf, pipesrc;
10537 int ret;
10538
Daniel Vetter6d90c952012-04-26 23:28:05 +020010539 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010540 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010541 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010542
Daniel Vetter6d90c952012-04-26 23:28:05 +020010543 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10544 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10545 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010546 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010547
Chris Wilson99d9acd2012-04-17 20:37:00 +010010548 /* Contrary to the suggestions in the documentation,
10549 * "Enable Panel Fitter" does not seem to be required when page
10550 * flipping with a non-native mode, and worse causes a normal
10551 * modeset to fail.
10552 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10553 */
10554 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010555 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010556 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010557
10558 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010559 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010560 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010561}
10562
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010563static int intel_gen7_queue_flip(struct drm_device *dev,
10564 struct drm_crtc *crtc,
10565 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010566 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010567 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010568 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010569{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010571 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010572 int len, ret;
10573
Robin Schroereba905b2014-05-18 02:24:50 +020010574 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010575 case PLANE_A:
10576 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10577 break;
10578 case PLANE_B:
10579 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10580 break;
10581 case PLANE_C:
10582 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10583 break;
10584 default:
10585 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010586 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010587 }
10588
Chris Wilsonffe74d72013-08-26 20:58:12 +010010589 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010590 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010591 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010592 /*
10593 * On Gen 8, SRM is now taking an extra dword to accommodate
10594 * 48bits addresses, and we need a NOOP for the batch size to
10595 * stay even.
10596 */
10597 if (IS_GEN8(dev))
10598 len += 2;
10599 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010600
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010601 /*
10602 * BSpec MI_DISPLAY_FLIP for IVB:
10603 * "The full packet must be contained within the same cache line."
10604 *
10605 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10606 * cacheline, if we ever start emitting more commands before
10607 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10608 * then do the cacheline alignment, and finally emit the
10609 * MI_DISPLAY_FLIP.
10610 */
10611 ret = intel_ring_cacheline_align(ring);
10612 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010613 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010614
Chris Wilsonffe74d72013-08-26 20:58:12 +010010615 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010616 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010617 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010618
Chris Wilsonffe74d72013-08-26 20:58:12 +010010619 /* Unmask the flip-done completion message. Note that the bspec says that
10620 * we should do this for both the BCS and RCS, and that we must not unmask
10621 * more than one flip event at any time (or ensure that one flip message
10622 * can be sent by waiting for flip-done prior to queueing new flips).
10623 * Experimentation says that BCS works despite DERRMR masking all
10624 * flip-done completion events and that unmasking all planes at once
10625 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10626 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10627 */
10628 if (ring->id == RCS) {
10629 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10630 intel_ring_emit(ring, DERRMR);
10631 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10632 DERRMR_PIPEB_PRI_FLIP_DONE |
10633 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010634 if (IS_GEN8(dev))
10635 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10636 MI_SRM_LRM_GLOBAL_GTT);
10637 else
10638 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10639 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010640 intel_ring_emit(ring, DERRMR);
10641 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010642 if (IS_GEN8(dev)) {
10643 intel_ring_emit(ring, 0);
10644 intel_ring_emit(ring, MI_NOOP);
10645 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010646 }
10647
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010648 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010649 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010650 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010651 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010652
10653 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010654 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010655 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010656}
10657
Sourab Gupta84c33a62014-06-02 16:47:17 +053010658static bool use_mmio_flip(struct intel_engine_cs *ring,
10659 struct drm_i915_gem_object *obj)
10660{
10661 /*
10662 * This is not being used for older platforms, because
10663 * non-availability of flip done interrupt forces us to use
10664 * CS flips. Older platforms derive flip done using some clever
10665 * tricks involving the flip_pending status bits and vblank irqs.
10666 * So using MMIO flips there would disrupt this mechanism.
10667 */
10668
Chris Wilson8e09bf82014-07-08 10:40:30 +010010669 if (ring == NULL)
10670 return true;
10671
Sourab Gupta84c33a62014-06-02 16:47:17 +053010672 if (INTEL_INFO(ring->dev)->gen < 5)
10673 return false;
10674
10675 if (i915.use_mmio_flip < 0)
10676 return false;
10677 else if (i915.use_mmio_flip > 0)
10678 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010679 else if (i915.enable_execlists)
10680 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010681 else
John Harrison41c52412014-11-24 18:49:43 +000010682 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010683}
10684
Damien Lespiauff944562014-11-20 14:58:16 +000010685static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10686{
10687 struct drm_device *dev = intel_crtc->base.dev;
10688 struct drm_i915_private *dev_priv = dev->dev_private;
10689 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000010690 const enum pipe pipe = intel_crtc->pipe;
10691 u32 ctl, stride;
10692
10693 ctl = I915_READ(PLANE_CTL(pipe, 0));
10694 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010695 switch (fb->modifier[0]) {
10696 case DRM_FORMAT_MOD_NONE:
10697 break;
10698 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000010699 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010700 break;
10701 case I915_FORMAT_MOD_Y_TILED:
10702 ctl |= PLANE_CTL_TILED_Y;
10703 break;
10704 case I915_FORMAT_MOD_Yf_TILED:
10705 ctl |= PLANE_CTL_TILED_YF;
10706 break;
10707 default:
10708 MISSING_CASE(fb->modifier[0]);
10709 }
Damien Lespiauff944562014-11-20 14:58:16 +000010710
10711 /*
10712 * The stride is either expressed as a multiple of 64 bytes chunks for
10713 * linear buffers or in number of tiles for tiled buffers.
10714 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010715 stride = fb->pitches[0] /
10716 intel_fb_stride_alignment(dev, fb->modifier[0],
10717 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000010718
10719 /*
10720 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10721 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10722 */
10723 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10724 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10725
10726 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10727 POSTING_READ(PLANE_SURF(pipe, 0));
10728}
10729
10730static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010731{
10732 struct drm_device *dev = intel_crtc->base.dev;
10733 struct drm_i915_private *dev_priv = dev->dev_private;
10734 struct intel_framebuffer *intel_fb =
10735 to_intel_framebuffer(intel_crtc->base.primary->fb);
10736 struct drm_i915_gem_object *obj = intel_fb->obj;
10737 u32 dspcntr;
10738 u32 reg;
10739
Sourab Gupta84c33a62014-06-02 16:47:17 +053010740 reg = DSPCNTR(intel_crtc->plane);
10741 dspcntr = I915_READ(reg);
10742
Damien Lespiauc5d97472014-10-25 00:11:11 +010010743 if (obj->tiling_mode != I915_TILING_NONE)
10744 dspcntr |= DISPPLANE_TILED;
10745 else
10746 dspcntr &= ~DISPPLANE_TILED;
10747
Sourab Gupta84c33a62014-06-02 16:47:17 +053010748 I915_WRITE(reg, dspcntr);
10749
10750 I915_WRITE(DSPSURF(intel_crtc->plane),
10751 intel_crtc->unpin_work->gtt_offset);
10752 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010753
Damien Lespiauff944562014-11-20 14:58:16 +000010754}
10755
10756/*
10757 * XXX: This is the temporary way to update the plane registers until we get
10758 * around to using the usual plane update functions for MMIO flips
10759 */
10760static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10761{
10762 struct drm_device *dev = intel_crtc->base.dev;
10763 bool atomic_update;
10764 u32 start_vbl_count;
10765
10766 intel_mark_page_flip_active(intel_crtc);
10767
10768 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10769
10770 if (INTEL_INFO(dev)->gen >= 9)
10771 skl_do_mmio_flip(intel_crtc);
10772 else
10773 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10774 ilk_do_mmio_flip(intel_crtc);
10775
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010776 if (atomic_update)
10777 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010778}
10779
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010780static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010781{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010782 struct intel_mmio_flip *mmio_flip =
10783 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010784
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010785 if (mmio_flip->rq)
10786 WARN_ON(__i915_wait_request(mmio_flip->rq,
10787 mmio_flip->crtc->reset_counter,
10788 false, NULL, NULL));
Sourab Gupta84c33a62014-06-02 16:47:17 +053010789
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010790 intel_do_mmio_flip(mmio_flip->crtc);
10791
10792 i915_gem_request_unreference__unlocked(mmio_flip->rq);
10793 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010794}
10795
10796static int intel_queue_mmio_flip(struct drm_device *dev,
10797 struct drm_crtc *crtc,
10798 struct drm_framebuffer *fb,
10799 struct drm_i915_gem_object *obj,
10800 struct intel_engine_cs *ring,
10801 uint32_t flags)
10802{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010803 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010804
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010805 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
10806 if (mmio_flip == NULL)
10807 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010808
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010809 mmio_flip->rq = i915_gem_request_reference(obj->last_write_req);
10810 mmio_flip->crtc = to_intel_crtc(crtc);
10811
10812 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
10813 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020010814
Sourab Gupta84c33a62014-06-02 16:47:17 +053010815 return 0;
10816}
10817
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010818static int intel_default_queue_flip(struct drm_device *dev,
10819 struct drm_crtc *crtc,
10820 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010821 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010822 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010823 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010824{
10825 return -ENODEV;
10826}
10827
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010828static bool __intel_pageflip_stall_check(struct drm_device *dev,
10829 struct drm_crtc *crtc)
10830{
10831 struct drm_i915_private *dev_priv = dev->dev_private;
10832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10833 struct intel_unpin_work *work = intel_crtc->unpin_work;
10834 u32 addr;
10835
10836 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10837 return true;
10838
10839 if (!work->enable_stall_check)
10840 return false;
10841
10842 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010010843 if (work->flip_queued_req &&
10844 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010845 return false;
10846
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010847 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010848 }
10849
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010850 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010851 return false;
10852
10853 /* Potential stall - if we see that the flip has happened,
10854 * assume a missed interrupt. */
10855 if (INTEL_INFO(dev)->gen >= 4)
10856 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10857 else
10858 addr = I915_READ(DSPADDR(intel_crtc->plane));
10859
10860 /* There is a potential issue here with a false positive after a flip
10861 * to the same address. We could address this by checking for a
10862 * non-incrementing frame counter.
10863 */
10864 return addr == work->gtt_offset;
10865}
10866
10867void intel_check_page_flip(struct drm_device *dev, int pipe)
10868{
10869 struct drm_i915_private *dev_priv = dev->dev_private;
10870 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010872 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020010873
Dave Gordon6c51d462015-03-06 15:34:26 +000010874 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010875
10876 if (crtc == NULL)
10877 return;
10878
Daniel Vetterf3260382014-09-15 14:55:23 +020010879 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010880 work = intel_crtc->unpin_work;
10881 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010882 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010010883 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010884 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010885 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010886 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010010887 if (work != NULL &&
10888 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10889 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020010890 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010891}
10892
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010893static int intel_crtc_page_flip(struct drm_crtc *crtc,
10894 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010895 struct drm_pending_vblank_event *event,
10896 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010897{
10898 struct drm_device *dev = crtc->dev;
10899 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070010900 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070010901 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080010903 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020010904 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010905 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010906 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010907 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010010908 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010909
Matt Roper2ff8fde2014-07-08 07:50:07 -070010910 /*
10911 * drm_mode_page_flip_ioctl() should already catch this, but double
10912 * check to be safe. In the future we may enable pageflipping from
10913 * a disabled primary plane.
10914 */
10915 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10916 return -EBUSY;
10917
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010918 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010919 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010920 return -EINVAL;
10921
10922 /*
10923 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10924 * Note that pitch changes could also affect these register.
10925 */
10926 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010927 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10928 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010929 return -EINVAL;
10930
Chris Wilsonf900db42014-02-20 09:26:13 +000010931 if (i915_terminally_wedged(&dev_priv->gpu_error))
10932 goto out_hang;
10933
Daniel Vetterb14c5672013-09-19 12:18:32 +020010934 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010935 if (work == NULL)
10936 return -ENOMEM;
10937
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010938 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010939 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010940 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010941 INIT_WORK(&work->work, intel_unpin_work_fn);
10942
Daniel Vetter87b6b102014-05-15 15:33:46 +020010943 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010944 if (ret)
10945 goto free_work;
10946
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010947 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010948 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010949 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010950 /* Before declaring the flip queue wedged, check if
10951 * the hardware completed the operation behind our backs.
10952 */
10953 if (__intel_pageflip_stall_check(dev, crtc)) {
10954 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10955 page_flip_completed(intel_crtc);
10956 } else {
10957 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010958 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010959
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010960 drm_crtc_vblank_put(crtc);
10961 kfree(work);
10962 return -EBUSY;
10963 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010964 }
10965 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010966 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010967
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010968 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10969 flush_workqueue(dev_priv->wq);
10970
Jesse Barnes75dfca82010-02-10 15:09:44 -080010971 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010972 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010973 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010974
Matt Roperf4510a22014-04-01 15:22:40 -070010975 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010976 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010977
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010978 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010979
Chris Wilson89ed88b2015-02-16 14:31:49 +000010980 ret = i915_mutex_lock_interruptible(dev);
10981 if (ret)
10982 goto cleanup;
10983
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010984 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010985 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010986
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010987 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010988 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010989
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010990 if (IS_VALLEYVIEW(dev)) {
10991 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010992 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010993 /* vlv: DISPLAY_FLIP fails to change tiling */
10994 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010995 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010996 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010997 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010998 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010999 if (ring == NULL || ring->id != RCS)
11000 ring = &dev_priv->ring[BCS];
11001 } else {
11002 ring = &dev_priv->ring[RCS];
11003 }
11004
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011005 mmio_flip = use_mmio_flip(ring, obj);
11006
11007 /* When using CS flips, we want to emit semaphores between rings.
11008 * However, when using mmio flips we will create a task to do the
11009 * synchronisation, so all we want here is to pin the framebuffer
11010 * into the display plane and skip any waits.
11011 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011012 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011013 crtc->primary->state,
11014 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 if (ret)
11016 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011017
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011018 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11019 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011020
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011021 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011022 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11023 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011024 if (ret)
11025 goto cleanup_unpin;
11026
John Harrisonf06cc1b2014-11-24 18:49:37 +000011027 i915_gem_request_assign(&work->flip_queued_req,
11028 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011029 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011030 if (obj->last_write_req) {
11031 ret = i915_gem_check_olr(obj->last_write_req);
11032 if (ret)
11033 goto cleanup_unpin;
11034 }
11035
Sourab Gupta84c33a62014-06-02 16:47:17 +053011036 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011037 page_flip_flags);
11038 if (ret)
11039 goto cleanup_unpin;
11040
John Harrisonf06cc1b2014-11-24 18:49:37 +000011041 i915_gem_request_assign(&work->flip_queued_req,
11042 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011043 }
11044
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011045 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011046 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011047
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011048 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011049 INTEL_FRONTBUFFER_PRIMARY(pipe));
11050
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011051 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011052 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011053 mutex_unlock(&dev->struct_mutex);
11054
Jesse Barnese5510fa2010-07-01 16:48:37 -070011055 trace_i915_flip_request(intel_crtc->plane, obj);
11056
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011057 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011058
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011059cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011060 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011062 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011063 mutex_unlock(&dev->struct_mutex);
11064cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011065 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011066 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011067
Chris Wilson89ed88b2015-02-16 14:31:49 +000011068 drm_gem_object_unreference_unlocked(&obj->base);
11069 drm_framebuffer_unreference(work->old_fb);
11070
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011071 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011072 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011073 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011074
Daniel Vetter87b6b102014-05-15 15:33:46 +020011075 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011076free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011077 kfree(work);
11078
Chris Wilsonf900db42014-02-20 09:26:13 +000011079 if (ret == -EIO) {
11080out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011081 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011082 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011083 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011084 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011085 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011086 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011087 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011088 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011089}
11090
Jani Nikula65b38e02015-04-13 11:26:56 +030011091static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011092 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11093 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011094 .atomic_begin = intel_begin_crtc_commit,
11095 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011096};
11097
Daniel Vetter9a935852012-07-05 22:34:27 +020011098/**
11099 * intel_modeset_update_staged_output_state
11100 *
11101 * Updates the staged output configuration state, e.g. after we've read out the
11102 * current hw state.
11103 */
11104static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11105{
Ville Syrjälä76688512014-01-10 11:28:06 +020011106 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011107 struct intel_encoder *encoder;
11108 struct intel_connector *connector;
11109
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011110 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011111 connector->new_encoder =
11112 to_intel_encoder(connector->base.encoder);
11113 }
11114
Damien Lespiaub2784e12014-08-05 11:29:37 +010011115 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011116 encoder->new_crtc =
11117 to_intel_crtc(encoder->base.crtc);
11118 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011119
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011120 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011121 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011122 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011123}
11124
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011125/* Transitional helper to copy current connector/encoder state to
11126 * connector->state. This is needed so that code that is partially
11127 * converted to atomic does the right thing.
11128 */
11129static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11130{
11131 struct intel_connector *connector;
11132
11133 for_each_intel_connector(dev, connector) {
11134 if (connector->base.encoder) {
11135 connector->base.state->best_encoder =
11136 connector->base.encoder;
11137 connector->base.state->crtc =
11138 connector->base.encoder->crtc;
11139 } else {
11140 connector->base.state->best_encoder = NULL;
11141 connector->base.state->crtc = NULL;
11142 }
11143 }
11144}
11145
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011146/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011147 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011148static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011149{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011150 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011151 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011152 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011153
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011154 for_each_intel_connector(state->dev, connector) {
11155 connector->base.encoder = connector->base.state->best_encoder;
11156 if (connector->base.encoder)
11157 connector->base.encoder->crtc =
11158 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011159 }
11160
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011161 /* Update crtc of disabled encoders */
11162 for_each_intel_encoder(state->dev, encoder) {
11163 int num_connectors = 0;
11164
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011165 for_each_intel_connector(state->dev, connector)
11166 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011167 num_connectors++;
11168
11169 if (num_connectors == 0)
11170 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011171 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011172
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011173 for_each_intel_crtc(state->dev, crtc) {
11174 crtc->base.enabled = crtc->base.state->enable;
11175 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011176 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011177
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011178 /* Copy the new configuration to the staged state, to keep the few
11179 * pieces of code that haven't been converted yet happy */
11180 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011181}
11182
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011183static void
Robin Schroereba905b2014-05-18 02:24:50 +020011184connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011185 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011186{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011187 int bpp = pipe_config->pipe_bpp;
11188
11189 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11190 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011191 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011192
11193 /* Don't use an invalid EDID bpc value */
11194 if (connector->base.display_info.bpc &&
11195 connector->base.display_info.bpc * 3 < bpp) {
11196 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11197 bpp, connector->base.display_info.bpc*3);
11198 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11199 }
11200
11201 /* Clamp bpp to 8 on screens without EDID 1.4 */
11202 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11203 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11204 bpp);
11205 pipe_config->pipe_bpp = 24;
11206 }
11207}
11208
11209static int
11210compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011211 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011212{
11213 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011214 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011215 struct drm_connector *connector;
11216 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011217 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011218
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011219 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011220 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011221 else if (INTEL_INFO(dev)->gen >= 5)
11222 bpp = 12*3;
11223 else
11224 bpp = 8*3;
11225
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011226
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011227 pipe_config->pipe_bpp = bpp;
11228
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011229 state = pipe_config->base.state;
11230
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011231 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011232 for_each_connector_in_state(state, connector, connector_state, i) {
11233 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011234 continue;
11235
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011236 connected_sink_compute_bpp(to_intel_connector(connector),
11237 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011238 }
11239
11240 return bpp;
11241}
11242
Daniel Vetter644db712013-09-19 14:53:58 +020011243static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11244{
11245 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11246 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011247 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011248 mode->crtc_hdisplay, mode->crtc_hsync_start,
11249 mode->crtc_hsync_end, mode->crtc_htotal,
11250 mode->crtc_vdisplay, mode->crtc_vsync_start,
11251 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11252}
11253
Daniel Vetterc0b03412013-05-28 12:05:54 +020011254static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011255 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011256 const char *context)
11257{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011258 struct drm_device *dev = crtc->base.dev;
11259 struct drm_plane *plane;
11260 struct intel_plane *intel_plane;
11261 struct intel_plane_state *state;
11262 struct drm_framebuffer *fb;
11263
11264 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11265 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011266
11267 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11268 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11269 pipe_config->pipe_bpp, pipe_config->dither);
11270 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11271 pipe_config->has_pch_encoder,
11272 pipe_config->fdi_lanes,
11273 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11274 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11275 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011276 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11277 pipe_config->has_dp_encoder,
11278 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11279 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11280 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011281
11282 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11283 pipe_config->has_dp_encoder,
11284 pipe_config->dp_m2_n2.gmch_m,
11285 pipe_config->dp_m2_n2.gmch_n,
11286 pipe_config->dp_m2_n2.link_m,
11287 pipe_config->dp_m2_n2.link_n,
11288 pipe_config->dp_m2_n2.tu);
11289
Daniel Vetter55072d12014-11-20 16:10:28 +010011290 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11291 pipe_config->has_audio,
11292 pipe_config->has_infoframe);
11293
Daniel Vetterc0b03412013-05-28 12:05:54 +020011294 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011295 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011296 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011297 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11298 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011299 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011300 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11301 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011302 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11303 crtc->num_scalers,
11304 pipe_config->scaler_state.scaler_users,
11305 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011306 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11307 pipe_config->gmch_pfit.control,
11308 pipe_config->gmch_pfit.pgm_ratios,
11309 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011310 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011311 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011312 pipe_config->pch_pfit.size,
11313 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011314 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011315 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011316
11317 DRM_DEBUG_KMS("planes on this crtc\n");
11318 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11319 intel_plane = to_intel_plane(plane);
11320 if (intel_plane->pipe != crtc->pipe)
11321 continue;
11322
11323 state = to_intel_plane_state(plane->state);
11324 fb = state->base.fb;
11325 if (!fb) {
11326 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11327 "disabled, scaler_id = %d\n",
11328 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11329 plane->base.id, intel_plane->pipe,
11330 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11331 drm_plane_index(plane), state->scaler_id);
11332 continue;
11333 }
11334
11335 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11336 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11337 plane->base.id, intel_plane->pipe,
11338 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11339 drm_plane_index(plane));
11340 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11341 fb->base.id, fb->width, fb->height, fb->pixel_format);
11342 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11343 state->scaler_id,
11344 state->src.x1 >> 16, state->src.y1 >> 16,
11345 drm_rect_width(&state->src) >> 16,
11346 drm_rect_height(&state->src) >> 16,
11347 state->dst.x1, state->dst.y1,
11348 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11349 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011350}
11351
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011352static bool encoders_cloneable(const struct intel_encoder *a,
11353 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011354{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011355 /* masks could be asymmetric, so check both ways */
11356 return a == b || (a->cloneable & (1 << b->type) &&
11357 b->cloneable & (1 << a->type));
11358}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011359
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011360static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11361 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011362 struct intel_encoder *encoder)
11363{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011364 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011365 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011366 struct drm_connector_state *connector_state;
11367 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011368
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011369 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011370 if (connector_state->crtc != &crtc->base)
11371 continue;
11372
11373 source_encoder =
11374 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011375 if (!encoders_cloneable(encoder, source_encoder))
11376 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011377 }
11378
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011379 return true;
11380}
11381
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011382static bool check_encoder_cloning(struct drm_atomic_state *state,
11383 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011384{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011385 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011386 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011387 struct drm_connector_state *connector_state;
11388 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011389
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011390 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011391 if (connector_state->crtc != &crtc->base)
11392 continue;
11393
11394 encoder = to_intel_encoder(connector_state->best_encoder);
11395 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011396 return false;
11397 }
11398
11399 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011400}
11401
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011402static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011403{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011404 struct drm_device *dev = state->dev;
11405 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011406 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011407 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011408 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011409 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011410
11411 /*
11412 * Walk the connector list instead of the encoder
11413 * list to detect the problem on ddi platforms
11414 * where there's just one encoder per digital port.
11415 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011416 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011417 if (!connector_state->best_encoder)
11418 continue;
11419
11420 encoder = to_intel_encoder(connector_state->best_encoder);
11421
11422 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011423
11424 switch (encoder->type) {
11425 unsigned int port_mask;
11426 case INTEL_OUTPUT_UNKNOWN:
11427 if (WARN_ON(!HAS_DDI(dev)))
11428 break;
11429 case INTEL_OUTPUT_DISPLAYPORT:
11430 case INTEL_OUTPUT_HDMI:
11431 case INTEL_OUTPUT_EDP:
11432 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11433
11434 /* the same port mustn't appear more than once */
11435 if (used_ports & port_mask)
11436 return false;
11437
11438 used_ports |= port_mask;
11439 default:
11440 break;
11441 }
11442 }
11443
11444 return true;
11445}
11446
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011447static void
11448clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11449{
11450 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011451 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011452 struct intel_dpll_hw_state dpll_hw_state;
11453 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011454
Chandra Konduru663a3642015-04-07 15:28:41 -070011455 /* Clear only the intel specific part of the crtc state excluding scalers */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011456 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011457 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011458 shared_dpll = crtc_state->shared_dpll;
11459 dpll_hw_state = crtc_state->dpll_hw_state;
11460
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011461 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011462
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011463 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011464 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011465 crtc_state->shared_dpll = shared_dpll;
11466 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011467}
11468
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011469static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011470intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011471 struct drm_atomic_state *state,
11472 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011473{
Daniel Vetter7758a112012-07-08 19:40:39 +020011474 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011475 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011476 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011477 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011478 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011479 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011480
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011481 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011482 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011483 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011484 }
11485
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011486 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011487 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011488 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011489 }
11490
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011491 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011492
Daniel Vettere143a212013-07-04 12:01:15 +020011493 pipe_config->cpu_transcoder =
11494 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011495
Imre Deak2960bc92013-07-30 13:36:32 +030011496 /*
11497 * Sanitize sync polarity flags based on requested ones. If neither
11498 * positive or negative polarity is requested, treat this as meaning
11499 * negative polarity.
11500 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011501 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011502 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011503 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011504
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011505 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011506 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011507 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011508
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011509 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11510 * plane pixel format and any sink constraints into account. Returns the
11511 * source plane bpp so that dithering can be selected on mismatches
11512 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011513 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11514 pipe_config);
11515 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011516 goto fail;
11517
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011518 /*
11519 * Determine the real pipe dimensions. Note that stereo modes can
11520 * increase the actual pipe size due to the frame doubling and
11521 * insertion of additional space for blanks between the frame. This
11522 * is stored in the crtc timings. We use the requested mode to do this
11523 * computation to clearly distinguish it from the adjusted mode, which
11524 * can be changed by the connectors in the below retry loop.
11525 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011526 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011527 &pipe_config->pipe_src_w,
11528 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011529
Daniel Vettere29c22c2013-02-21 00:00:16 +010011530encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011531 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011532 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011533 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011534
Daniel Vetter135c81b2013-07-21 21:37:09 +020011535 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011536 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11537 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011538
Daniel Vetter7758a112012-07-08 19:40:39 +020011539 /* Pass our mode to the connectors and the CRTC to give them a chance to
11540 * adjust it according to limitations or connector properties, and also
11541 * a chance to reject the mode entirely.
11542 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011543 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011544 if (connector_state->crtc != crtc)
11545 continue;
11546
11547 encoder = to_intel_encoder(connector_state->best_encoder);
11548
Daniel Vetterefea6e82013-07-21 21:36:59 +020011549 if (!(encoder->compute_config(encoder, pipe_config))) {
11550 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011551 goto fail;
11552 }
11553 }
11554
Daniel Vetterff9a6752013-06-01 17:16:21 +020011555 /* Set default port clock if not overwritten by the encoder. Needs to be
11556 * done afterwards in case the encoder adjusts the mode. */
11557 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011558 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011559 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011560
Daniel Vettera43f6e02013-06-07 23:10:32 +020011561 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011562 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011563 DRM_DEBUG_KMS("CRTC fixup failed\n");
11564 goto fail;
11565 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011566
11567 if (ret == RETRY) {
11568 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11569 ret = -EINVAL;
11570 goto fail;
11571 }
11572
11573 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11574 retry = false;
11575 goto encoder_retry;
11576 }
11577
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011578 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011579 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011580 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011581
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011582 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011583fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011584 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011585}
11586
Daniel Vetterea9d7582012-07-10 10:42:52 +020011587static bool intel_crtc_in_use(struct drm_crtc *crtc)
11588{
11589 struct drm_encoder *encoder;
11590 struct drm_device *dev = crtc->dev;
11591
11592 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11593 if (encoder->crtc == crtc)
11594 return true;
11595
11596 return false;
11597}
11598
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011599static bool
11600needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011601{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011602 return state->mode_changed || state->active_changed;
11603}
11604
11605static void
11606intel_modeset_update_state(struct drm_atomic_state *state)
11607{
11608 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011609 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011610 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011611 struct drm_crtc *crtc;
11612 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011613 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011614 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011615
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011616 intel_shared_dpll_commit(dev_priv);
11617
Damien Lespiaub2784e12014-08-05 11:29:37 +010011618 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011619 if (!intel_encoder->base.crtc)
11620 continue;
11621
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011622 for_each_crtc_in_state(state, crtc, crtc_state, i)
11623 if (crtc == intel_encoder->base.crtc)
11624 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011625
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011626 if (crtc != intel_encoder->base.crtc)
11627 continue;
11628
11629 if (crtc_state->enable && needs_modeset(crtc_state))
Daniel Vetterea9d7582012-07-10 10:42:52 +020011630 intel_encoder->connectors_active = false;
11631 }
11632
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011633 drm_atomic_helper_swap_state(state->dev, state);
11634 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011635
Ville Syrjälä76688512014-01-10 11:28:06 +020011636 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011637 for_each_crtc(dev, crtc) {
11638 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011639 }
11640
11641 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11642 if (!connector->encoder || !connector->encoder->crtc)
11643 continue;
11644
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011645 for_each_crtc_in_state(state, crtc, crtc_state, i)
11646 if (crtc == connector->encoder->crtc)
11647 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011648
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011649 if (crtc != connector->encoder->crtc)
11650 continue;
11651
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011652 if (crtc->state->enable && needs_modeset(crtc->state)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011653 struct drm_property *dpms_property =
11654 dev->mode_config.dpms_property;
11655
Daniel Vetterea9d7582012-07-10 10:42:52 +020011656 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011657 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011658 dpms_property,
11659 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011660
11661 intel_encoder = to_intel_encoder(connector->encoder);
11662 intel_encoder->connectors_active = true;
11663 }
11664 }
11665
11666}
11667
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011668static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011669{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011670 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011671
11672 if (clock1 == clock2)
11673 return true;
11674
11675 if (!clock1 || !clock2)
11676 return false;
11677
11678 diff = abs(clock1 - clock2);
11679
11680 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11681 return true;
11682
11683 return false;
11684}
11685
Daniel Vetter25c5b262012-07-08 22:08:04 +020011686#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11687 list_for_each_entry((intel_crtc), \
11688 &(dev)->mode_config.crtc_list, \
11689 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011690 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011691
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011692static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011693intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011694 struct intel_crtc_state *current_config,
11695 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011696{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011697#define PIPE_CONF_CHECK_X(name) \
11698 if (current_config->name != pipe_config->name) { \
11699 DRM_ERROR("mismatch in " #name " " \
11700 "(expected 0x%08x, found 0x%08x)\n", \
11701 current_config->name, \
11702 pipe_config->name); \
11703 return false; \
11704 }
11705
Daniel Vetter08a24032013-04-19 11:25:34 +020011706#define PIPE_CONF_CHECK_I(name) \
11707 if (current_config->name != pipe_config->name) { \
11708 DRM_ERROR("mismatch in " #name " " \
11709 "(expected %i, found %i)\n", \
11710 current_config->name, \
11711 pipe_config->name); \
11712 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011713 }
11714
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011715/* This is required for BDW+ where there is only one set of registers for
11716 * switching between high and low RR.
11717 * This macro can be used whenever a comparison has to be made between one
11718 * hw state and multiple sw state variables.
11719 */
11720#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11721 if ((current_config->name != pipe_config->name) && \
11722 (current_config->alt_name != pipe_config->name)) { \
11723 DRM_ERROR("mismatch in " #name " " \
11724 "(expected %i or %i, found %i)\n", \
11725 current_config->name, \
11726 current_config->alt_name, \
11727 pipe_config->name); \
11728 return false; \
11729 }
11730
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011731#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11732 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011733 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011734 "(expected %i, found %i)\n", \
11735 current_config->name & (mask), \
11736 pipe_config->name & (mask)); \
11737 return false; \
11738 }
11739
Ville Syrjälä5e550652013-09-06 23:29:07 +030011740#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11741 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11742 DRM_ERROR("mismatch in " #name " " \
11743 "(expected %i, found %i)\n", \
11744 current_config->name, \
11745 pipe_config->name); \
11746 return false; \
11747 }
11748
Daniel Vetterbb760062013-06-06 14:55:52 +020011749#define PIPE_CONF_QUIRK(quirk) \
11750 ((current_config->quirks | pipe_config->quirks) & (quirk))
11751
Daniel Vettereccb1402013-05-22 00:50:22 +020011752 PIPE_CONF_CHECK_I(cpu_transcoder);
11753
Daniel Vetter08a24032013-04-19 11:25:34 +020011754 PIPE_CONF_CHECK_I(has_pch_encoder);
11755 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020011756 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11757 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11758 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11759 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11760 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020011761
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011762 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011763
11764 if (INTEL_INFO(dev)->gen < 8) {
11765 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11766 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11767 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11768 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11769 PIPE_CONF_CHECK_I(dp_m_n.tu);
11770
11771 if (current_config->has_drrs) {
11772 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11773 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11774 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11775 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11776 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11777 }
11778 } else {
11779 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11780 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11781 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11782 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11783 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11784 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011785
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011786 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11789 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011792
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011793 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11796 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11797 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11798 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011799
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011800 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011801 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011802 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11803 IS_VALLEYVIEW(dev))
11804 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011805 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011806
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011807 PIPE_CONF_CHECK_I(has_audio);
11808
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011809 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011810 DRM_MODE_FLAG_INTERLACE);
11811
Daniel Vetterbb760062013-06-06 14:55:52 +020011812 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011813 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011814 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011815 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011816 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011817 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011818 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011819 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011820 DRM_MODE_FLAG_NVSYNC);
11821 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011822
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011823 PIPE_CONF_CHECK_I(pipe_src_w);
11824 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011825
Daniel Vetter99535992014-04-13 12:00:33 +020011826 /*
11827 * FIXME: BIOS likes to set up a cloned config with lvds+external
11828 * screen. Since we don't yet re-compute the pipe config when moving
11829 * just the lvds port away to another pipe the sw tracking won't match.
11830 *
11831 * Proper atomic modesets with recomputed global state will fix this.
11832 * Until then just don't check gmch state for inherited modes.
11833 */
11834 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11835 PIPE_CONF_CHECK_I(gmch_pfit.control);
11836 /* pfit ratios are autocomputed by the hw on gen4+ */
11837 if (INTEL_INFO(dev)->gen < 4)
11838 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11839 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11840 }
11841
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011842 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11843 if (current_config->pch_pfit.enabled) {
11844 PIPE_CONF_CHECK_I(pch_pfit.pos);
11845 PIPE_CONF_CHECK_I(pch_pfit.size);
11846 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011847
Chandra Kondurua1b22782015-04-07 15:28:45 -070011848 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11849
Jesse Barnese59150d2014-01-07 13:30:45 -080011850 /* BDW+ don't expose a synchronous way to read the state */
11851 if (IS_HASWELL(dev))
11852 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011853
Ville Syrjälä282740f2013-09-04 18:30:03 +030011854 PIPE_CONF_CHECK_I(double_wide);
11855
Daniel Vetter26804af2014-06-25 22:01:55 +030011856 PIPE_CONF_CHECK_X(ddi_pll_sel);
11857
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011858 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011859 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011860 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011861 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11862 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011863 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011864 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11865 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11866 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011867
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11869 PIPE_CONF_CHECK_I(pipe_bpp);
11870
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011871 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011872 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011873
Daniel Vetter66e985c2013-06-05 13:34:20 +020011874#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011875#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011876#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011877#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011878#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011879#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011881 return true;
11882}
11883
Damien Lespiau08db6652014-11-04 17:06:52 +000011884static void check_wm_state(struct drm_device *dev)
11885{
11886 struct drm_i915_private *dev_priv = dev->dev_private;
11887 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11888 struct intel_crtc *intel_crtc;
11889 int plane;
11890
11891 if (INTEL_INFO(dev)->gen < 9)
11892 return;
11893
11894 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11895 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11896
11897 for_each_intel_crtc(dev, intel_crtc) {
11898 struct skl_ddb_entry *hw_entry, *sw_entry;
11899 const enum pipe pipe = intel_crtc->pipe;
11900
11901 if (!intel_crtc->active)
11902 continue;
11903
11904 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000011905 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000011906 hw_entry = &hw_ddb.plane[pipe][plane];
11907 sw_entry = &sw_ddb->plane[pipe][plane];
11908
11909 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11910 continue;
11911
11912 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11913 "(expected (%u,%u), found (%u,%u))\n",
11914 pipe_name(pipe), plane + 1,
11915 sw_entry->start, sw_entry->end,
11916 hw_entry->start, hw_entry->end);
11917 }
11918
11919 /* cursor */
11920 hw_entry = &hw_ddb.cursor[pipe];
11921 sw_entry = &sw_ddb->cursor[pipe];
11922
11923 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11924 continue;
11925
11926 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11927 "(expected (%u,%u), found (%u,%u))\n",
11928 pipe_name(pipe),
11929 sw_entry->start, sw_entry->end,
11930 hw_entry->start, hw_entry->end);
11931 }
11932}
11933
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011934static void
11935check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011936{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011937 struct intel_connector *connector;
11938
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011939 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011940 /* This also checks the encoder/connector hw state with the
11941 * ->get_hw_state callbacks. */
11942 intel_connector_check_state(connector);
11943
Rob Clarke2c719b2014-12-15 13:56:32 -050011944 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011945 "connector's staged encoder doesn't match current encoder\n");
11946 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011947}
11948
11949static void
11950check_encoder_state(struct drm_device *dev)
11951{
11952 struct intel_encoder *encoder;
11953 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011954
Damien Lespiaub2784e12014-08-05 11:29:37 +010011955 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011956 bool enabled = false;
11957 bool active = false;
11958 enum pipe pipe, tracked_pipe;
11959
11960 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11961 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011962 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011963
Rob Clarke2c719b2014-12-15 13:56:32 -050011964 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011965 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011966 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011967 "encoder's active_connectors set, but no crtc\n");
11968
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011969 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011970 if (connector->base.encoder != &encoder->base)
11971 continue;
11972 enabled = true;
11973 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11974 active = true;
11975 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011976 /*
11977 * for MST connectors if we unplug the connector is gone
11978 * away but the encoder is still connected to a crtc
11979 * until a modeset happens in response to the hotplug.
11980 */
11981 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11982 continue;
11983
Rob Clarke2c719b2014-12-15 13:56:32 -050011984 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011985 "encoder's enabled state mismatch "
11986 "(expected %i, found %i)\n",
11987 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011988 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011989 "active encoder with no crtc\n");
11990
Rob Clarke2c719b2014-12-15 13:56:32 -050011991 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011992 "encoder's computed active state doesn't match tracked active state "
11993 "(expected %i, found %i)\n", active, encoder->connectors_active);
11994
11995 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011996 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011997 "encoder's hw state doesn't match sw tracking "
11998 "(expected %i, found %i)\n",
11999 encoder->connectors_active, active);
12000
12001 if (!encoder->base.crtc)
12002 continue;
12003
12004 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012005 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012006 "active encoder's pipe doesn't match"
12007 "(expected %i, found %i)\n",
12008 tracked_pipe, pipe);
12009
12010 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012011}
12012
12013static void
12014check_crtc_state(struct drm_device *dev)
12015{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012016 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012017 struct intel_crtc *crtc;
12018 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012019 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012020
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012021 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012022 bool enabled = false;
12023 bool active = false;
12024
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012025 memset(&pipe_config, 0, sizeof(pipe_config));
12026
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012027 DRM_DEBUG_KMS("[CRTC:%d]\n",
12028 crtc->base.base.id);
12029
Matt Roper83d65732015-02-25 13:12:16 -080012030 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012031 "active crtc, but not enabled in sw tracking\n");
12032
Damien Lespiaub2784e12014-08-05 11:29:37 +010012033 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012034 if (encoder->base.crtc != &crtc->base)
12035 continue;
12036 enabled = true;
12037 if (encoder->connectors_active)
12038 active = true;
12039 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012040
Rob Clarke2c719b2014-12-15 13:56:32 -050012041 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012042 "crtc's computed active state doesn't match tracked active state "
12043 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012044 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012045 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012046 "(expected %i, found %i)\n", enabled,
12047 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012048
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012049 active = dev_priv->display.get_pipe_config(crtc,
12050 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012051
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012052 /* hw state is inconsistent with the pipe quirk */
12053 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12054 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012055 active = crtc->active;
12056
Damien Lespiaub2784e12014-08-05 11:29:37 +010012057 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012058 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012059 if (encoder->base.crtc != &crtc->base)
12060 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012061 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012062 encoder->get_config(encoder, &pipe_config);
12063 }
12064
Rob Clarke2c719b2014-12-15 13:56:32 -050012065 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012066 "crtc active state doesn't match with hw state "
12067 "(expected %i, found %i)\n", crtc->active, active);
12068
Daniel Vetterc0b03412013-05-28 12:05:54 +020012069 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012070 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012071 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012072 intel_dump_pipe_config(crtc, &pipe_config,
12073 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012074 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012075 "[sw state]");
12076 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012077 }
12078}
12079
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012080static void
12081check_shared_dpll_state(struct drm_device *dev)
12082{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012083 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012084 struct intel_crtc *crtc;
12085 struct intel_dpll_hw_state dpll_hw_state;
12086 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012087
12088 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12089 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12090 int enabled_crtcs = 0, active_crtcs = 0;
12091 bool active;
12092
12093 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12094
12095 DRM_DEBUG_KMS("%s\n", pll->name);
12096
12097 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12098
Rob Clarke2c719b2014-12-15 13:56:32 -050012099 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012100 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012101 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012102 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012103 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012104 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012105 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012106 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012107 "pll on state mismatch (expected %i, found %i)\n",
12108 pll->on, active);
12109
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012110 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012111 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012112 enabled_crtcs++;
12113 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12114 active_crtcs++;
12115 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012116 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012117 "pll active crtcs mismatch (expected %i, found %i)\n",
12118 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012119 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012120 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012121 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012122
Rob Clarke2c719b2014-12-15 13:56:32 -050012123 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012124 sizeof(dpll_hw_state)),
12125 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012126 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012127}
12128
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012129void
12130intel_modeset_check_state(struct drm_device *dev)
12131{
Damien Lespiau08db6652014-11-04 17:06:52 +000012132 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012133 check_connector_state(dev);
12134 check_encoder_state(dev);
12135 check_crtc_state(dev);
12136 check_shared_dpll_state(dev);
12137}
12138
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012139void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012140 int dotclock)
12141{
12142 /*
12143 * FDI already provided one idea for the dotclock.
12144 * Yell if the encoder disagrees.
12145 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012146 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012147 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012148 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012149}
12150
Ville Syrjälä80715b22014-05-15 20:23:23 +030012151static void update_scanline_offset(struct intel_crtc *crtc)
12152{
12153 struct drm_device *dev = crtc->base.dev;
12154
12155 /*
12156 * The scanline counter increments at the leading edge of hsync.
12157 *
12158 * On most platforms it starts counting from vtotal-1 on the
12159 * first active line. That means the scanline counter value is
12160 * always one less than what we would expect. Ie. just after
12161 * start of vblank, which also occurs at start of hsync (on the
12162 * last active line), the scanline counter will read vblank_start-1.
12163 *
12164 * On gen2 the scanline counter starts counting from 1 instead
12165 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12166 * to keep the value positive), instead of adding one.
12167 *
12168 * On HSW+ the behaviour of the scanline counter depends on the output
12169 * type. For DP ports it behaves like most other platforms, but on HDMI
12170 * there's an extra 1 line difference. So we need to add two instead of
12171 * one to the value.
12172 */
12173 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012174 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012175 int vtotal;
12176
12177 vtotal = mode->crtc_vtotal;
12178 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12179 vtotal /= 2;
12180
12181 crtc->scanline_offset = vtotal - 1;
12182 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012183 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012184 crtc->scanline_offset = 2;
12185 } else
12186 crtc->scanline_offset = 1;
12187}
12188
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012189static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012190intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012191 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012192{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012193 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012194 int ret = 0;
12195
12196 ret = drm_atomic_add_affected_connectors(state, crtc);
12197 if (ret)
12198 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012199
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012200 ret = drm_atomic_helper_check_modeset(state->dev, state);
12201 if (ret)
12202 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012203
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012204 /*
12205 * Note this needs changes when we start tracking multiple modes
12206 * and crtcs. At that point we'll need to compute the whole config
12207 * (i.e. one pipe_config for each crtc) rather than just the one
12208 * for this crtc.
12209 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012210 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12211 if (IS_ERR(pipe_config))
12212 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012213
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012214 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012215 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012216
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012217 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012218 if (ret)
12219 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012220
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012221 /* Check things that can only be changed through modeset */
12222 if (pipe_config->has_audio !=
12223 to_intel_crtc(crtc)->config->has_audio)
12224 pipe_config->base.mode_changed = true;
12225
12226 /*
12227 * Note we have an issue here with infoframes: current code
12228 * only updates them on the full mode set path per hw
12229 * requirements. So here we should be checking for any
12230 * required changes and forcing a mode set.
12231 */
12232
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012233 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12234
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012235 ret = drm_atomic_helper_check_planes(state->dev, state);
12236 if (ret)
12237 return ERR_PTR(ret);
12238
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012239 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012240}
12241
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012242static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012243{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012244 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012245 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012246 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012247 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012248 struct intel_crtc_state *intel_crtc_state;
12249 struct drm_crtc *crtc;
12250 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012251 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012252 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012253
12254 if (!dev_priv->display.crtc_compute_clock)
12255 return 0;
12256
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12258 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012259 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012260
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012261 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012262 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012263 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
12264 memset(&intel_crtc_state->dpll_hw_state, 0,
12265 sizeof(intel_crtc_state->dpll_hw_state));
12266 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012267 }
12268
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012269 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12270 if (ret)
12271 goto done;
12272
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012273 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12274 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012275 continue;
12276
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012277 intel_crtc = to_intel_crtc(crtc);
12278 intel_crtc_state = to_intel_crtc_state(crtc_state);
12279
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012280 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012281 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012282 if (ret) {
12283 intel_shared_dpll_abort_config(dev_priv);
12284 goto done;
12285 }
12286 }
12287
12288done:
12289 return ret;
12290}
12291
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012292/* Code that should eventually be part of atomic_check() */
12293static int __intel_set_mode_checks(struct drm_atomic_state *state)
12294{
12295 struct drm_device *dev = state->dev;
12296 int ret;
12297
12298 /*
12299 * See if the config requires any additional preparation, e.g.
12300 * to adjust global state with pipes off. We need to do this
12301 * here so we can get the modeset_pipe updated config for the new
12302 * mode set on this crtc. For other crtcs we need to use the
12303 * adjusted_mode bits in the crtc directly.
12304 */
12305 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12306 ret = valleyview_modeset_global_pipes(state);
12307 if (ret)
12308 return ret;
12309 }
12310
12311 ret = __intel_set_mode_setup_plls(state);
12312 if (ret)
12313 return ret;
12314
12315 return 0;
12316}
12317
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012318static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012319 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012320{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012321 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012322 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012323 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012324 struct drm_crtc *crtc;
12325 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012326 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012327 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012328
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012329 ret = __intel_set_mode_checks(state);
12330 if (ret < 0)
12331 return ret;
12332
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012333 ret = drm_atomic_helper_prepare_planes(dev, state);
12334 if (ret)
12335 return ret;
12336
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012337 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12338 if (!needs_modeset(crtc_state))
12339 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012340
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012341 if (!crtc_state->enable) {
12342 intel_crtc_disable(crtc);
12343 } else if (crtc->state->enable) {
12344 intel_crtc_disable_planes(crtc);
12345 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030012346 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012347 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012348
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012349 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12350 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012351 *
12352 * Note we'll need to fix this up when we start tracking multiple
12353 * pipes; here we assume a single modeset_pipe and only track the
12354 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012355 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012356 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012357 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012358
12359 /*
12360 * Calculate and store various constants which
12361 * are later needed by vblank and swap-completion
12362 * timestamping. They are derived from true hwmode.
12363 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012364 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012365 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012366 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012367
Daniel Vetterea9d7582012-07-10 10:42:52 +020012368 /* Only after disabling all output pipelines that will be changed can we
12369 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012370 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012371
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012372 /* The state has been swaped above, so state actually contains the
12373 * old state now. */
12374
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012375 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012376
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012377 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012378
12379 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012380 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012381 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012382 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012383
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012384 update_scanline_offset(to_intel_crtc(crtc));
12385
12386 dev_priv->display.crtc_enable(crtc);
12387 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012388 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012389
Daniel Vettera6778b32012-07-02 09:56:42 +020012390 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012391
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012392 drm_atomic_helper_cleanup_planes(dev, state);
12393
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012394 drm_atomic_state_free(state);
12395
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012396 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012397}
12398
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012399static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012400 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012401{
12402 int ret;
12403
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012404 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012405
12406 if (ret == 0)
12407 intel_modeset_check_state(crtc->dev);
12408
12409 return ret;
12410}
12411
Damien Lespiaue7457a92013-08-08 22:28:59 +010012412static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012413 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012414{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012415 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012416 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012417
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012418 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012419 if (IS_ERR(pipe_config)) {
12420 ret = PTR_ERR(pipe_config);
12421 goto out;
12422 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012423
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012424 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012425 if (ret)
12426 goto out;
12427
12428out:
12429 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012430}
12431
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012432void intel_crtc_restore_mode(struct drm_crtc *crtc)
12433{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012434 struct drm_device *dev = crtc->dev;
12435 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012436 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012437 struct intel_encoder *encoder;
12438 struct intel_connector *connector;
12439 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012440 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012441 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012442
12443 state = drm_atomic_state_alloc(dev);
12444 if (!state) {
12445 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12446 crtc->base.id);
12447 return;
12448 }
12449
12450 state->acquire_ctx = dev->mode_config.acquire_ctx;
12451
12452 /* The force restore path in the HW readout code relies on the staged
12453 * config still keeping the user requested config while the actual
12454 * state has been overwritten by the configuration read from HW. We
12455 * need to copy the staged config to the atomic state, otherwise the
12456 * mode set will just reapply the state the HW is already in. */
12457 for_each_intel_encoder(dev, encoder) {
12458 if (&encoder->new_crtc->base != crtc)
12459 continue;
12460
12461 for_each_intel_connector(dev, connector) {
12462 if (connector->new_encoder != encoder)
12463 continue;
12464
12465 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12466 if (IS_ERR(connector_state)) {
12467 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12468 connector->base.base.id,
12469 connector->base.name,
12470 PTR_ERR(connector_state));
12471 continue;
12472 }
12473
12474 connector_state->crtc = crtc;
12475 connector_state->best_encoder = &encoder->base;
12476 }
12477 }
12478
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012479 for_each_intel_crtc(dev, intel_crtc) {
12480 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12481 continue;
12482
12483 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12484 if (IS_ERR(crtc_state)) {
12485 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12486 intel_crtc->base.base.id,
12487 PTR_ERR(crtc_state));
12488 continue;
12489 }
12490
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012491 crtc_state->base.active = crtc_state->base.enable =
12492 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012493
12494 if (&intel_crtc->base == crtc)
12495 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012496 }
12497
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030012498 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12499 crtc->primary->fb, crtc->x, crtc->y);
12500
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012501 ret = intel_set_mode(crtc, state);
12502 if (ret)
12503 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012504}
12505
Daniel Vetter25c5b262012-07-08 22:08:04 +020012506#undef for_each_intel_crtc_masked
12507
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012508static bool intel_connector_in_mode_set(struct intel_connector *connector,
12509 struct drm_mode_set *set)
12510{
12511 int ro;
12512
12513 for (ro = 0; ro < set->num_connectors; ro++)
12514 if (set->connectors[ro] == &connector->base)
12515 return true;
12516
12517 return false;
12518}
12519
Daniel Vetter2e431052012-07-04 22:42:15 +020012520static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012521intel_modeset_stage_output_state(struct drm_device *dev,
12522 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012523 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012524{
Daniel Vetter9a935852012-07-05 22:34:27 +020012525 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012526 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012527 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012528 struct drm_crtc *crtc;
12529 struct drm_crtc_state *crtc_state;
12530 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020012531
Damien Lespiau9abdda72013-02-13 13:29:23 +000012532 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012533 * of connectors. For paranoia, double-check this. */
12534 WARN_ON(!set->fb && (set->num_connectors != 0));
12535 WARN_ON(set->fb && (set->num_connectors == 0));
12536
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012537 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012538 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12539
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012540 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12541 continue;
12542
12543 connector_state =
12544 drm_atomic_get_connector_state(state, &connector->base);
12545 if (IS_ERR(connector_state))
12546 return PTR_ERR(connector_state);
12547
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012548 if (in_mode_set) {
12549 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012550 connector_state->best_encoder =
12551 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020012552 }
12553
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012554 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012555 continue;
12556
Daniel Vetter9a935852012-07-05 22:34:27 +020012557 /* If we disable the crtc, disable all its connectors. Also, if
12558 * the connector is on the changing crtc but not on the new
12559 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012560 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012561 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020012562
12563 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12564 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012565 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012566 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012567 }
12568 /* connector->new_encoder is now updated for all connectors. */
12569
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012570 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12571 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020012572
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012573 if (!connector_state->best_encoder) {
12574 ret = drm_atomic_set_crtc_for_connector(connector_state,
12575 NULL);
12576 if (ret)
12577 return ret;
12578
Daniel Vetter50f56112012-07-02 09:35:43 +020012579 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012580 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012581
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012582 if (intel_connector_in_mode_set(connector, set)) {
12583 struct drm_crtc *crtc = connector->base.state->crtc;
12584
12585 /* If this connector was in a previous crtc, add it
12586 * to the state. We might need to disable it. */
12587 if (crtc) {
12588 crtc_state =
12589 drm_atomic_get_crtc_state(state, crtc);
12590 if (IS_ERR(crtc_state))
12591 return PTR_ERR(crtc_state);
12592 }
12593
12594 ret = drm_atomic_set_crtc_for_connector(connector_state,
12595 set->crtc);
12596 if (ret)
12597 return ret;
12598 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012599
12600 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012601 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12602 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012603 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012604 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012605
Daniel Vetter9a935852012-07-05 22:34:27 +020012606 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12607 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012608 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012609 connector_state->crtc->base.id);
12610
12611 if (connector_state->best_encoder != &connector->encoder->base)
12612 connector->encoder =
12613 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020012614 }
12615
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012616 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012617 bool has_connectors;
12618
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012619 ret = drm_atomic_add_affected_connectors(state, crtc);
12620 if (ret)
12621 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012622
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012623 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
12624 if (has_connectors != crtc_state->enable)
12625 crtc_state->enable =
12626 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020012627 }
12628
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012629 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12630 set->fb, set->x, set->y);
12631 if (ret)
12632 return ret;
12633
12634 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
12635 if (IS_ERR(crtc_state))
12636 return PTR_ERR(crtc_state);
12637
12638 if (set->mode)
12639 drm_mode_copy(&crtc_state->mode, set->mode);
12640
12641 if (set->num_connectors)
12642 crtc_state->active = true;
12643
Daniel Vetter2e431052012-07-04 22:42:15 +020012644 return 0;
12645}
12646
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012647static bool primary_plane_visible(struct drm_crtc *crtc)
12648{
12649 struct intel_plane_state *plane_state =
12650 to_intel_plane_state(crtc->primary->state);
12651
12652 return plane_state->visible;
12653}
12654
Daniel Vetter2e431052012-07-04 22:42:15 +020012655static int intel_crtc_set_config(struct drm_mode_set *set)
12656{
12657 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012658 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012659 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012660 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020012661 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012662
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012663 BUG_ON(!set);
12664 BUG_ON(!set->crtc);
12665 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012666
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012667 /* Enforce sane interface api - has been abused by the fb helper. */
12668 BUG_ON(!set->mode && set->fb);
12669 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012670
Daniel Vetter2e431052012-07-04 22:42:15 +020012671 if (set->fb) {
12672 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12673 set->crtc->base.id, set->fb->base.id,
12674 (int)set->num_connectors, set->x, set->y);
12675 } else {
12676 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012677 }
12678
12679 dev = set->crtc->dev;
12680
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012681 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012682 if (!state)
12683 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012684
12685 state->acquire_ctx = dev->mode_config.acquire_ctx;
12686
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030012687 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012688 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012689 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020012690
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012691 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080012692 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012693 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012694 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080012695 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012696
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012697 intel_update_pipe_size(to_intel_crtc(set->crtc));
12698
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012699 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012700
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012701 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012702
12703 if (ret == 0 &&
12704 pipe_config->base.enable &&
12705 pipe_config->base.planes_changed &&
12706 !needs_modeset(&pipe_config->base)) {
12707 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012708
12709 /*
12710 * We need to make sure the primary plane is re-enabled if it
12711 * has previously been turned off.
12712 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012713 if (ret == 0 && !primary_plane_was_visible &&
12714 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070012715 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030012716 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012717 }
12718
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012719 /*
12720 * In the fastboot case this may be our only check of the
12721 * state after boot. It would be better to only do it on
12722 * the first update, but we don't have a nice way of doing that
12723 * (and really, set_config isn't used much for high freq page
12724 * flipping, so increasing its cost here shouldn't be a big
12725 * deal).
12726 */
Jani Nikulad330a952014-01-21 11:24:25 +020012727 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012728 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012729 }
12730
Chris Wilson2d05eae2013-05-03 17:36:25 +010012731 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012732 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12733 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010012734 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012735
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012736out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012737 if (ret)
12738 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020012739 return ret;
12740}
12741
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012742static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012743 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012744 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012745 .destroy = intel_crtc_destroy,
12746 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012747 .atomic_duplicate_state = intel_crtc_duplicate_state,
12748 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012749};
12750
Daniel Vetter53589012013-06-05 13:34:16 +020012751static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12752 struct intel_shared_dpll *pll,
12753 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012754{
Daniel Vetter53589012013-06-05 13:34:16 +020012755 uint32_t val;
12756
Daniel Vetterf458ebb2014-09-30 10:56:39 +020012757 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012758 return false;
12759
Daniel Vetter53589012013-06-05 13:34:16 +020012760 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020012761 hw_state->dpll = val;
12762 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12763 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020012764
12765 return val & DPLL_VCO_ENABLE;
12766}
12767
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012768static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12769 struct intel_shared_dpll *pll)
12770{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012771 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12772 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012773}
12774
Daniel Vettere7b903d2013-06-05 13:34:14 +020012775static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12776 struct intel_shared_dpll *pll)
12777{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012778 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020012779 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020012780
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012781 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012782
12783 /* Wait for the clocks to stabilize. */
12784 POSTING_READ(PCH_DPLL(pll->id));
12785 udelay(150);
12786
12787 /* The pixel multiplier can only be updated once the
12788 * DPLL is enabled and the clocks are stable.
12789 *
12790 * So write it again.
12791 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012792 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012793 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012794 udelay(200);
12795}
12796
12797static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12798 struct intel_shared_dpll *pll)
12799{
12800 struct drm_device *dev = dev_priv->dev;
12801 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012802
12803 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012804 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020012805 if (intel_crtc_to_shared_dpll(crtc) == pll)
12806 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
12807 }
12808
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012809 I915_WRITE(PCH_DPLL(pll->id), 0);
12810 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012811 udelay(200);
12812}
12813
Daniel Vetter46edb022013-06-05 13:34:12 +020012814static char *ibx_pch_dpll_names[] = {
12815 "PCH DPLL A",
12816 "PCH DPLL B",
12817};
12818
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012819static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012820{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012822 int i;
12823
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012824 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012825
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012826 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012827 dev_priv->shared_dplls[i].id = i;
12828 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012829 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012830 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12831 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012832 dev_priv->shared_dplls[i].get_hw_state =
12833 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012834 }
12835}
12836
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012837static void intel_shared_dpll_init(struct drm_device *dev)
12838{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012839 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012840
Daniel Vetter9cd86932014-06-25 22:01:57 +030012841 if (HAS_DDI(dev))
12842 intel_ddi_pll_init(dev);
12843 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012844 ibx_pch_dpll_init(dev);
12845 else
12846 dev_priv->num_shared_dpll = 0;
12847
12848 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012849}
12850
Matt Roper6beb8c232014-12-01 15:40:14 -080012851/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012852 * intel_wm_need_update - Check whether watermarks need updating
12853 * @plane: drm plane
12854 * @state: new plane state
12855 *
12856 * Check current plane state versus the new one to determine whether
12857 * watermarks need to be recalculated.
12858 *
12859 * Returns true or false.
12860 */
12861bool intel_wm_need_update(struct drm_plane *plane,
12862 struct drm_plane_state *state)
12863{
12864 /* Update watermarks on tiling changes. */
12865 if (!plane->state->fb || !state->fb ||
12866 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12867 plane->state->rotation != state->rotation)
12868 return true;
12869
12870 return false;
12871}
12872
12873/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012874 * intel_prepare_plane_fb - Prepare fb for usage on plane
12875 * @plane: drm plane to prepare for
12876 * @fb: framebuffer to prepare for presentation
12877 *
12878 * Prepares a framebuffer for usage on a display plane. Generally this
12879 * involves pinning the underlying object and updating the frontbuffer tracking
12880 * bits. Some older platforms need special physical address handling for
12881 * cursor planes.
12882 *
12883 * Returns 0 on success, negative error code on failure.
12884 */
12885int
12886intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012887 struct drm_framebuffer *fb,
12888 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012889{
12890 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012891 struct intel_plane *intel_plane = to_intel_plane(plane);
12892 enum pipe pipe = intel_plane->pipe;
12893 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12894 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12895 unsigned frontbuffer_bits = 0;
12896 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012897
Matt Roperea2c67b2014-12-23 10:41:52 -080012898 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012899 return 0;
12900
Matt Roper6beb8c232014-12-01 15:40:14 -080012901 switch (plane->type) {
12902 case DRM_PLANE_TYPE_PRIMARY:
12903 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12904 break;
12905 case DRM_PLANE_TYPE_CURSOR:
12906 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12907 break;
12908 case DRM_PLANE_TYPE_OVERLAY:
12909 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12910 break;
12911 }
Matt Roper465c1202014-05-29 08:06:54 -070012912
Matt Roper4c345742014-07-09 16:22:10 -070012913 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012914
Matt Roper6beb8c232014-12-01 15:40:14 -080012915 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12916 INTEL_INFO(dev)->cursor_needs_physical) {
12917 int align = IS_I830(dev) ? 16 * 1024 : 256;
12918 ret = i915_gem_object_attach_phys(obj, align);
12919 if (ret)
12920 DRM_DEBUG_KMS("failed to attach phys object\n");
12921 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012922 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012923 }
12924
12925 if (ret == 0)
12926 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12927
12928 mutex_unlock(&dev->struct_mutex);
12929
12930 return ret;
12931}
12932
Matt Roper38f3ce32014-12-02 07:45:25 -080012933/**
12934 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12935 * @plane: drm plane to clean up for
12936 * @fb: old framebuffer that was on plane
12937 *
12938 * Cleans up a framebuffer that has just been removed from a plane.
12939 */
12940void
12941intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012942 struct drm_framebuffer *fb,
12943 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012944{
12945 struct drm_device *dev = plane->dev;
12946 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12947
12948 if (WARN_ON(!obj))
12949 return;
12950
12951 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12952 !INTEL_INFO(dev)->cursor_needs_physical) {
12953 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012954 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012955 mutex_unlock(&dev->struct_mutex);
12956 }
Matt Roper465c1202014-05-29 08:06:54 -070012957}
12958
Chandra Konduru6156a452015-04-27 13:48:39 -070012959int
12960skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12961{
12962 int max_scale;
12963 struct drm_device *dev;
12964 struct drm_i915_private *dev_priv;
12965 int crtc_clock, cdclk;
12966
12967 if (!intel_crtc || !crtc_state)
12968 return DRM_PLANE_HELPER_NO_SCALING;
12969
12970 dev = intel_crtc->base.dev;
12971 dev_priv = dev->dev_private;
12972 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12973 cdclk = dev_priv->display.get_display_clock_speed(dev);
12974
12975 if (!crtc_clock || !cdclk)
12976 return DRM_PLANE_HELPER_NO_SCALING;
12977
12978 /*
12979 * skl max scale is lower of:
12980 * close to 3 but not 3, -1 is for that purpose
12981 * or
12982 * cdclk/crtc_clock
12983 */
12984 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
12985
12986 return max_scale;
12987}
12988
Matt Roper465c1202014-05-29 08:06:54 -070012989static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012990intel_check_primary_plane(struct drm_plane *plane,
12991 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012992{
Matt Roper32b7eee2014-12-24 07:59:06 -080012993 struct drm_device *dev = plane->dev;
12994 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012995 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012996 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012997 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080012998 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012999 struct drm_rect *dest = &state->dst;
13000 struct drm_rect *src = &state->src;
13001 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013002 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013003 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13004 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013005 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013006
Matt Roperea2c67b2014-12-23 10:41:52 -080013007 crtc = crtc ? crtc : plane->crtc;
13008 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013009 crtc_state = state->base.state ?
13010 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013011
Chandra Konduru6156a452015-04-27 13:48:39 -070013012 if (INTEL_INFO(dev)->gen >= 9) {
13013 min_scale = 1;
13014 max_scale = skl_max_scale(intel_crtc, crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013015 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013016 }
Sonika Jindald8106362015-04-10 14:37:28 +053013017
Matt Roperc59cb172014-12-01 15:40:16 -080013018 ret = drm_plane_helper_check_update(plane, crtc, fb,
13019 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013020 min_scale,
13021 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013022 can_position, true,
13023 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013024 if (ret)
13025 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013026
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013027 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013028 struct intel_plane_state *old_state =
13029 to_intel_plane_state(plane->state);
13030
Matt Roper32b7eee2014-12-24 07:59:06 -080013031 intel_crtc->atomic.wait_for_flips = true;
13032
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013033 /*
13034 * FBC does not work on some platforms for rotated
13035 * planes, so disable it when rotation is not 0 and
13036 * update it when rotation is set back to 0.
13037 *
13038 * FIXME: This is redundant with the fbc update done in
13039 * the primary plane enable function except that that
13040 * one is done too late. We eventually need to unify
13041 * this.
13042 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013043 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013044 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013045 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013046 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013047 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013048 }
13049
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013050 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013051 /*
13052 * BDW signals flip done immediately if the plane
13053 * is disabled, even if the plane enable is already
13054 * armed to occur at the next vblank :(
13055 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013056 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013057 intel_crtc->atomic.wait_vblank = true;
13058 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013059
Matt Roper32b7eee2014-12-24 07:59:06 -080013060 intel_crtc->atomic.fb_bits |=
13061 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13062
13063 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013064
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013065 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013066 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013067 }
13068
Chandra Konduru6156a452015-04-27 13:48:39 -070013069 if (INTEL_INFO(dev)->gen >= 9) {
13070 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13071 to_intel_plane(plane), state, 0);
13072 if (ret)
13073 return ret;
13074 }
13075
Matt Roperc59cb172014-12-01 15:40:16 -080013076 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013077}
13078
Sonika Jindal48404c12014-08-22 14:06:04 +053013079static void
13080intel_commit_primary_plane(struct drm_plane *plane,
13081 struct intel_plane_state *state)
13082{
Matt Roper2b875c22014-12-01 15:40:13 -080013083 struct drm_crtc *crtc = state->base.crtc;
13084 struct drm_framebuffer *fb = state->base.fb;
13085 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013086 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013087 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013088 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013089
Matt Roperea2c67b2014-12-23 10:41:52 -080013090 crtc = crtc ? crtc : plane->crtc;
13091 intel_crtc = to_intel_crtc(crtc);
13092
Matt Ropercf4c7c12014-12-04 10:27:42 -080013093 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013094 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013095 crtc->y = src->y1 >> 16;
13096
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013097 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013098 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013099 /* FIXME: kill this fastboot hack */
13100 intel_update_pipe_size(intel_crtc);
13101
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013102 dev_priv->display.update_primary_plane(crtc, plane->fb,
13103 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013104 }
13105}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013106
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013107static void
13108intel_disable_primary_plane(struct drm_plane *plane,
13109 struct drm_crtc *crtc,
13110 bool force)
13111{
13112 struct drm_device *dev = plane->dev;
13113 struct drm_i915_private *dev_priv = dev->dev_private;
13114
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013115 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13116}
13117
Matt Roper32b7eee2014-12-24 07:59:06 -080013118static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13119{
13120 struct drm_device *dev = crtc->dev;
13121 struct drm_i915_private *dev_priv = dev->dev_private;
13122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013123 struct intel_plane *intel_plane;
13124 struct drm_plane *p;
13125 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013126
Matt Roperea2c67b2014-12-23 10:41:52 -080013127 /* Track fb's for any planes being disabled */
13128 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13129 intel_plane = to_intel_plane(p);
13130
13131 if (intel_crtc->atomic.disabled_planes &
13132 (1 << drm_plane_index(p))) {
13133 switch (p->type) {
13134 case DRM_PLANE_TYPE_PRIMARY:
13135 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13136 break;
13137 case DRM_PLANE_TYPE_CURSOR:
13138 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13139 break;
13140 case DRM_PLANE_TYPE_OVERLAY:
13141 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13142 break;
13143 }
13144
13145 mutex_lock(&dev->struct_mutex);
13146 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13147 mutex_unlock(&dev->struct_mutex);
13148 }
13149 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013150
Matt Roper32b7eee2014-12-24 07:59:06 -080013151 if (intel_crtc->atomic.wait_for_flips)
13152 intel_crtc_wait_for_pending_flips(crtc);
13153
13154 if (intel_crtc->atomic.disable_fbc)
13155 intel_fbc_disable(dev);
13156
13157 if (intel_crtc->atomic.pre_disable_primary)
13158 intel_pre_disable_primary(crtc);
13159
13160 if (intel_crtc->atomic.update_wm)
13161 intel_update_watermarks(crtc);
13162
13163 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013164
13165 /* Perform vblank evasion around commit operation */
13166 if (intel_crtc->active)
13167 intel_crtc->atomic.evade =
13168 intel_pipe_update_start(intel_crtc,
13169 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013170}
13171
13172static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13173{
13174 struct drm_device *dev = crtc->dev;
13175 struct drm_i915_private *dev_priv = dev->dev_private;
13176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13177 struct drm_plane *p;
13178
Matt Roperc34c9ee2014-12-23 10:41:50 -080013179 if (intel_crtc->atomic.evade)
13180 intel_pipe_update_end(intel_crtc,
13181 intel_crtc->atomic.start_vbl_count);
13182
Matt Roper32b7eee2014-12-24 07:59:06 -080013183 intel_runtime_pm_put(dev_priv);
13184
13185 if (intel_crtc->atomic.wait_vblank)
13186 intel_wait_for_vblank(dev, intel_crtc->pipe);
13187
13188 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13189
13190 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013191 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013192 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013193 mutex_unlock(&dev->struct_mutex);
13194 }
Matt Roper465c1202014-05-29 08:06:54 -070013195
Matt Roper32b7eee2014-12-24 07:59:06 -080013196 if (intel_crtc->atomic.post_enable_primary)
13197 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013198
Matt Roper32b7eee2014-12-24 07:59:06 -080013199 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13200 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13201 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13202 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013203
Matt Roper32b7eee2014-12-24 07:59:06 -080013204 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013205}
13206
Matt Ropercf4c7c12014-12-04 10:27:42 -080013207/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013208 * intel_plane_destroy - destroy a plane
13209 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013210 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013211 * Common destruction function for all types of planes (primary, cursor,
13212 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013213 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013214void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013215{
13216 struct intel_plane *intel_plane = to_intel_plane(plane);
13217 drm_plane_cleanup(plane);
13218 kfree(intel_plane);
13219}
13220
Matt Roper65a3fea2015-01-21 16:35:42 -080013221const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013222 .update_plane = drm_atomic_helper_update_plane,
13223 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013224 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013225 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013226 .atomic_get_property = intel_plane_atomic_get_property,
13227 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013228 .atomic_duplicate_state = intel_plane_duplicate_state,
13229 .atomic_destroy_state = intel_plane_destroy_state,
13230
Matt Roper465c1202014-05-29 08:06:54 -070013231};
13232
13233static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13234 int pipe)
13235{
13236 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013237 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013238 const uint32_t *intel_primary_formats;
13239 int num_formats;
13240
13241 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13242 if (primary == NULL)
13243 return NULL;
13244
Matt Roper8e7d6882015-01-21 16:35:41 -080013245 state = intel_create_plane_state(&primary->base);
13246 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013247 kfree(primary);
13248 return NULL;
13249 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013250 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013251
Matt Roper465c1202014-05-29 08:06:54 -070013252 primary->can_scale = false;
13253 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013254 if (INTEL_INFO(dev)->gen >= 9) {
13255 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013256 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013257 }
Matt Roper465c1202014-05-29 08:06:54 -070013258 primary->pipe = pipe;
13259 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013260 primary->check_plane = intel_check_primary_plane;
13261 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013262 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013263 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013264 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13265 primary->plane = !pipe;
13266
13267 if (INTEL_INFO(dev)->gen <= 3) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013268 intel_primary_formats = i8xx_primary_formats;
13269 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013270 } else {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013271 intel_primary_formats = i965_primary_formats;
13272 num_formats = ARRAY_SIZE(i965_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013273 }
13274
13275 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013276 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013277 intel_primary_formats, num_formats,
13278 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013279
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013280 if (INTEL_INFO(dev)->gen >= 4)
13281 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013282
Matt Roperea2c67b2014-12-23 10:41:52 -080013283 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13284
Matt Roper465c1202014-05-29 08:06:54 -070013285 return &primary->base;
13286}
13287
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013288void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13289{
13290 if (!dev->mode_config.rotation_property) {
13291 unsigned long flags = BIT(DRM_ROTATE_0) |
13292 BIT(DRM_ROTATE_180);
13293
13294 if (INTEL_INFO(dev)->gen >= 9)
13295 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13296
13297 dev->mode_config.rotation_property =
13298 drm_mode_create_rotation_property(dev, flags);
13299 }
13300 if (dev->mode_config.rotation_property)
13301 drm_object_attach_property(&plane->base.base,
13302 dev->mode_config.rotation_property,
13303 plane->base.state->rotation);
13304}
13305
Matt Roper3d7d6512014-06-10 08:28:13 -070013306static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013307intel_check_cursor_plane(struct drm_plane *plane,
13308 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013309{
Matt Roper2b875c22014-12-01 15:40:13 -080013310 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013311 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013312 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013313 struct drm_rect *dest = &state->dst;
13314 struct drm_rect *src = &state->src;
13315 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013316 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013317 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013318 unsigned stride;
13319 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013320
Matt Roperea2c67b2014-12-23 10:41:52 -080013321 crtc = crtc ? crtc : plane->crtc;
13322 intel_crtc = to_intel_crtc(crtc);
13323
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013324 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013325 src, dest, clip,
13326 DRM_PLANE_HELPER_NO_SCALING,
13327 DRM_PLANE_HELPER_NO_SCALING,
13328 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013329 if (ret)
13330 return ret;
13331
13332
13333 /* if we want to turn off the cursor ignore width and height */
13334 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013335 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013336
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013337 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013338 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13339 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13340 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013341 return -EINVAL;
13342 }
13343
Matt Roperea2c67b2014-12-23 10:41:52 -080013344 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13345 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013346 DRM_DEBUG_KMS("buffer is too small\n");
13347 return -ENOMEM;
13348 }
13349
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013350 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013351 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13352 ret = -EINVAL;
13353 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013354
Matt Roper32b7eee2014-12-24 07:59:06 -080013355finish:
13356 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013357 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013358 intel_crtc->atomic.update_wm = true;
13359
13360 intel_crtc->atomic.fb_bits |=
13361 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13362 }
13363
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013364 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013365}
13366
Matt Roperf4a2cf22014-12-01 15:40:12 -080013367static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013368intel_disable_cursor_plane(struct drm_plane *plane,
13369 struct drm_crtc *crtc,
13370 bool force)
13371{
13372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13373
13374 if (!force) {
13375 plane->fb = NULL;
13376 intel_crtc->cursor_bo = NULL;
13377 intel_crtc->cursor_addr = 0;
13378 }
13379
13380 intel_crtc_update_cursor(crtc, false);
13381}
13382
13383static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013384intel_commit_cursor_plane(struct drm_plane *plane,
13385 struct intel_plane_state *state)
13386{
Matt Roper2b875c22014-12-01 15:40:13 -080013387 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013388 struct drm_device *dev = plane->dev;
13389 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013390 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013391 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013392
Matt Roperea2c67b2014-12-23 10:41:52 -080013393 crtc = crtc ? crtc : plane->crtc;
13394 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013395
Matt Roperea2c67b2014-12-23 10:41:52 -080013396 plane->fb = state->base.fb;
13397 crtc->cursor_x = state->base.crtc_x;
13398 crtc->cursor_y = state->base.crtc_y;
13399
Gustavo Padovana912f122014-12-01 15:40:10 -080013400 if (intel_crtc->cursor_bo == obj)
13401 goto update;
13402
Matt Roperf4a2cf22014-12-01 15:40:12 -080013403 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013404 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013405 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013406 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013407 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013408 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013409
Gustavo Padovana912f122014-12-01 15:40:10 -080013410 intel_crtc->cursor_addr = addr;
13411 intel_crtc->cursor_bo = obj;
13412update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013413
Matt Roper32b7eee2014-12-24 07:59:06 -080013414 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013415 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013416}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013417
Matt Roper3d7d6512014-06-10 08:28:13 -070013418static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13419 int pipe)
13420{
13421 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013422 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013423
13424 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13425 if (cursor == NULL)
13426 return NULL;
13427
Matt Roper8e7d6882015-01-21 16:35:41 -080013428 state = intel_create_plane_state(&cursor->base);
13429 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013430 kfree(cursor);
13431 return NULL;
13432 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013433 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013434
Matt Roper3d7d6512014-06-10 08:28:13 -070013435 cursor->can_scale = false;
13436 cursor->max_downscale = 1;
13437 cursor->pipe = pipe;
13438 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013439 cursor->check_plane = intel_check_cursor_plane;
13440 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013441 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013442
13443 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013444 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013445 intel_cursor_formats,
13446 ARRAY_SIZE(intel_cursor_formats),
13447 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013448
13449 if (INTEL_INFO(dev)->gen >= 4) {
13450 if (!dev->mode_config.rotation_property)
13451 dev->mode_config.rotation_property =
13452 drm_mode_create_rotation_property(dev,
13453 BIT(DRM_ROTATE_0) |
13454 BIT(DRM_ROTATE_180));
13455 if (dev->mode_config.rotation_property)
13456 drm_object_attach_property(&cursor->base.base,
13457 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013458 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013459 }
13460
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013461 if (INTEL_INFO(dev)->gen >=9)
13462 state->scaler_id = -1;
13463
Matt Roperea2c67b2014-12-23 10:41:52 -080013464 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13465
Matt Roper3d7d6512014-06-10 08:28:13 -070013466 return &cursor->base;
13467}
13468
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013469static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13470 struct intel_crtc_state *crtc_state)
13471{
13472 int i;
13473 struct intel_scaler *intel_scaler;
13474 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13475
13476 for (i = 0; i < intel_crtc->num_scalers; i++) {
13477 intel_scaler = &scaler_state->scalers[i];
13478 intel_scaler->in_use = 0;
13479 intel_scaler->id = i;
13480
13481 intel_scaler->mode = PS_SCALER_MODE_DYN;
13482 }
13483
13484 scaler_state->scaler_id = -1;
13485}
13486
Hannes Ederb358d0a2008-12-18 21:18:47 +010013487static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013488{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013489 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013490 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013491 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013492 struct drm_plane *primary = NULL;
13493 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013494 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013495
Daniel Vetter955382f2013-09-19 14:05:45 +020013496 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013497 if (intel_crtc == NULL)
13498 return;
13499
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013500 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13501 if (!crtc_state)
13502 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013503 intel_crtc->config = crtc_state;
13504 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013505 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013506
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013507 /* initialize shared scalers */
13508 if (INTEL_INFO(dev)->gen >= 9) {
13509 if (pipe == PIPE_C)
13510 intel_crtc->num_scalers = 1;
13511 else
13512 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13513
13514 skl_init_scalers(dev, intel_crtc, crtc_state);
13515 }
13516
Matt Roper465c1202014-05-29 08:06:54 -070013517 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013518 if (!primary)
13519 goto fail;
13520
13521 cursor = intel_cursor_plane_create(dev, pipe);
13522 if (!cursor)
13523 goto fail;
13524
Matt Roper465c1202014-05-29 08:06:54 -070013525 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013526 cursor, &intel_crtc_funcs);
13527 if (ret)
13528 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013529
13530 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013531 for (i = 0; i < 256; i++) {
13532 intel_crtc->lut_r[i] = i;
13533 intel_crtc->lut_g[i] = i;
13534 intel_crtc->lut_b[i] = i;
13535 }
13536
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013537 /*
13538 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013539 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013540 */
Jesse Barnes80824002009-09-10 15:28:06 -070013541 intel_crtc->pipe = pipe;
13542 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013543 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013544 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013545 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013546 }
13547
Chris Wilson4b0e3332014-05-30 16:35:26 +030013548 intel_crtc->cursor_base = ~0;
13549 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013550 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013551
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013552 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13553 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13554 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13555 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13556
Jesse Barnes79e53942008-11-07 14:24:08 -080013557 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013558
13559 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013560 return;
13561
13562fail:
13563 if (primary)
13564 drm_plane_cleanup(primary);
13565 if (cursor)
13566 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013567 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013568 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013569}
13570
Jesse Barnes752aa882013-10-31 18:55:49 +020013571enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13572{
13573 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013574 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013575
Rob Clark51fd3712013-11-19 12:10:12 -050013576 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013577
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013578 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013579 return INVALID_PIPE;
13580
13581 return to_intel_crtc(encoder->crtc)->pipe;
13582}
13583
Carl Worth08d7b3d2009-04-29 14:43:54 -070013584int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013585 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013586{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013587 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013588 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013589 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013590
Rob Clark7707e652014-07-17 23:30:04 -040013591 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013592
Rob Clark7707e652014-07-17 23:30:04 -040013593 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013594 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013595 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013596 }
13597
Rob Clark7707e652014-07-17 23:30:04 -040013598 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013599 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013600
Daniel Vetterc05422d2009-08-11 16:05:30 +020013601 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013602}
13603
Daniel Vetter66a92782012-07-12 20:08:18 +020013604static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013605{
Daniel Vetter66a92782012-07-12 20:08:18 +020013606 struct drm_device *dev = encoder->base.dev;
13607 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013608 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013609 int entry = 0;
13610
Damien Lespiaub2784e12014-08-05 11:29:37 +010013611 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013612 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013613 index_mask |= (1 << entry);
13614
Jesse Barnes79e53942008-11-07 14:24:08 -080013615 entry++;
13616 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013617
Jesse Barnes79e53942008-11-07 14:24:08 -080013618 return index_mask;
13619}
13620
Chris Wilson4d302442010-12-14 19:21:29 +000013621static bool has_edp_a(struct drm_device *dev)
13622{
13623 struct drm_i915_private *dev_priv = dev->dev_private;
13624
13625 if (!IS_MOBILE(dev))
13626 return false;
13627
13628 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13629 return false;
13630
Damien Lespiaue3589902014-02-07 19:12:50 +000013631 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013632 return false;
13633
13634 return true;
13635}
13636
Jesse Barnes84b4e042014-06-25 08:24:29 -070013637static bool intel_crt_present(struct drm_device *dev)
13638{
13639 struct drm_i915_private *dev_priv = dev->dev_private;
13640
Damien Lespiau884497e2013-12-03 13:56:23 +000013641 if (INTEL_INFO(dev)->gen >= 9)
13642 return false;
13643
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013644 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013645 return false;
13646
13647 if (IS_CHERRYVIEW(dev))
13648 return false;
13649
13650 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13651 return false;
13652
13653 return true;
13654}
13655
Jesse Barnes79e53942008-11-07 14:24:08 -080013656static void intel_setup_outputs(struct drm_device *dev)
13657{
Eric Anholt725e30a2009-01-22 13:01:02 -080013658 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013659 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013660 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013661
Daniel Vetterc9093352013-06-06 22:22:47 +020013662 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013663
Jesse Barnes84b4e042014-06-25 08:24:29 -070013664 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013665 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013666
Vandana Kannanc776eb22014-08-19 12:05:01 +053013667 if (IS_BROXTON(dev)) {
13668 /*
13669 * FIXME: Broxton doesn't support port detection via the
13670 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13671 * detect the ports.
13672 */
13673 intel_ddi_init(dev, PORT_A);
13674 intel_ddi_init(dev, PORT_B);
13675 intel_ddi_init(dev, PORT_C);
13676 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013677 int found;
13678
Jesse Barnesde31fac2015-03-06 15:53:32 -080013679 /*
13680 * Haswell uses DDI functions to detect digital outputs.
13681 * On SKL pre-D0 the strap isn't connected, so we assume
13682 * it's there.
13683 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013684 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013685 /* WaIgnoreDDIAStrap: skl */
13686 if (found ||
13687 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013688 intel_ddi_init(dev, PORT_A);
13689
13690 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13691 * register */
13692 found = I915_READ(SFUSE_STRAP);
13693
13694 if (found & SFUSE_STRAP_DDIB_DETECTED)
13695 intel_ddi_init(dev, PORT_B);
13696 if (found & SFUSE_STRAP_DDIC_DETECTED)
13697 intel_ddi_init(dev, PORT_C);
13698 if (found & SFUSE_STRAP_DDID_DETECTED)
13699 intel_ddi_init(dev, PORT_D);
13700 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013701 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013702 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013703
13704 if (has_edp_a(dev))
13705 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013706
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013707 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013708 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013709 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013710 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013711 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013712 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013713 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013714 }
13715
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013716 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013717 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013718
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013719 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013720 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013721
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013722 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013723 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013724
Daniel Vetter270b3042012-10-27 15:52:05 +020013725 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013726 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013727 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013728 /*
13729 * The DP_DETECTED bit is the latched state of the DDC
13730 * SDA pin at boot. However since eDP doesn't require DDC
13731 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13732 * eDP ports may have been muxed to an alternate function.
13733 * Thus we can't rely on the DP_DETECTED bit alone to detect
13734 * eDP ports. Consult the VBT as well as DP_DETECTED to
13735 * detect eDP ports.
13736 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013737 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13738 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013739 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13740 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013741 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13742 intel_dp_is_edp(dev, PORT_B))
13743 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013744
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013745 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13746 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070013747 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13748 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013749 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13750 intel_dp_is_edp(dev, PORT_C))
13751 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013752
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013753 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013754 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013755 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13756 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013757 /* eDP not supported on port D, so don't check VBT */
13758 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13759 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013760 }
13761
Jani Nikula3cfca972013-08-27 15:12:26 +030013762 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080013763 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013764 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013765
Paulo Zanonie2debe92013-02-18 19:00:27 -030013766 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013767 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013768 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013769 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13770 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013771 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013772 }
Ma Ling27185ae2009-08-24 13:50:23 +080013773
Imre Deake7281ea2013-05-08 13:14:08 +030013774 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013775 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013776 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013777
13778 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013779
Paulo Zanonie2debe92013-02-18 19:00:27 -030013780 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013781 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013782 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013783 }
Ma Ling27185ae2009-08-24 13:50:23 +080013784
Paulo Zanonie2debe92013-02-18 19:00:27 -030013785 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013786
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013787 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13788 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013789 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013790 }
Imre Deake7281ea2013-05-08 13:14:08 +030013791 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013792 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013793 }
Ma Ling27185ae2009-08-24 13:50:23 +080013794
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013795 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030013796 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013797 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070013798 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013799 intel_dvo_init(dev);
13800
Zhenyu Wang103a1962009-11-27 11:44:36 +080013801 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013802 intel_tv_init(dev);
13803
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080013804 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013805
Damien Lespiaub2784e12014-08-05 11:29:37 +010013806 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013807 encoder->base.possible_crtcs = encoder->crtc_mask;
13808 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013809 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013810 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013811
Paulo Zanonidde86e22012-12-01 12:04:25 -020013812 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020013813
13814 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013815}
13816
13817static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13818{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013819 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080013820 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013821
Daniel Vetteref2d6332014-02-10 18:00:38 +010013822 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013823 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010013824 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013825 drm_gem_object_unreference(&intel_fb->obj->base);
13826 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013827 kfree(intel_fb);
13828}
13829
13830static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013831 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013832 unsigned int *handle)
13833{
13834 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013835 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013836
Chris Wilson05394f32010-11-08 19:18:58 +000013837 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013838}
13839
13840static const struct drm_framebuffer_funcs intel_fb_funcs = {
13841 .destroy = intel_user_framebuffer_destroy,
13842 .create_handle = intel_user_framebuffer_create_handle,
13843};
13844
Damien Lespiaub3218032015-02-27 11:15:18 +000013845static
13846u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13847 uint32_t pixel_format)
13848{
13849 u32 gen = INTEL_INFO(dev)->gen;
13850
13851 if (gen >= 9) {
13852 /* "The stride in bytes must not exceed the of the size of 8K
13853 * pixels and 32K bytes."
13854 */
13855 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
13856 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
13857 return 32*1024;
13858 } else if (gen >= 4) {
13859 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13860 return 16*1024;
13861 else
13862 return 32*1024;
13863 } else if (gen >= 3) {
13864 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13865 return 8*1024;
13866 else
13867 return 16*1024;
13868 } else {
13869 /* XXX DSPC is limited to 4k tiled */
13870 return 8*1024;
13871 }
13872}
13873
Daniel Vetterb5ea6422014-03-02 21:18:00 +010013874static int intel_framebuffer_init(struct drm_device *dev,
13875 struct intel_framebuffer *intel_fb,
13876 struct drm_mode_fb_cmd2 *mode_cmd,
13877 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080013878{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000013879 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080013880 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000013881 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080013882
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013883 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
13884
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013885 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13886 /* Enforce that fb modifier and tiling mode match, but only for
13887 * X-tiled. This is needed for FBC. */
13888 if (!!(obj->tiling_mode == I915_TILING_X) !=
13889 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
13890 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
13891 return -EINVAL;
13892 }
13893 } else {
13894 if (obj->tiling_mode == I915_TILING_X)
13895 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13896 else if (obj->tiling_mode == I915_TILING_Y) {
13897 DRM_DEBUG("No Y tiling for legacy addfb\n");
13898 return -EINVAL;
13899 }
13900 }
13901
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013902 /* Passed in modifier sanity checking. */
13903 switch (mode_cmd->modifier[0]) {
13904 case I915_FORMAT_MOD_Y_TILED:
13905 case I915_FORMAT_MOD_Yf_TILED:
13906 if (INTEL_INFO(dev)->gen < 9) {
13907 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13908 mode_cmd->modifier[0]);
13909 return -EINVAL;
13910 }
13911 case DRM_FORMAT_MOD_NONE:
13912 case I915_FORMAT_MOD_X_TILED:
13913 break;
13914 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013915 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13916 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013917 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013918 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013919
Damien Lespiaub3218032015-02-27 11:15:18 +000013920 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13921 mode_cmd->pixel_format);
13922 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13923 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13924 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013925 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013926 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013927
Damien Lespiaub3218032015-02-27 11:15:18 +000013928 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13929 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013930 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013931 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13932 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013933 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013934 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013936 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013937
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013938 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013939 mode_cmd->pitches[0] != obj->stride) {
13940 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13941 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013942 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013943 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013944
Ville Syrjälä57779d02012-10-31 17:50:14 +020013945 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013946 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013947 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013948 case DRM_FORMAT_RGB565:
13949 case DRM_FORMAT_XRGB8888:
13950 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013951 break;
13952 case DRM_FORMAT_XRGB1555:
13953 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013954 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013955 DRM_DEBUG("unsupported pixel format: %s\n",
13956 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013957 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013958 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013959 break;
13960 case DRM_FORMAT_XBGR8888:
13961 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013962 case DRM_FORMAT_XRGB2101010:
13963 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013964 case DRM_FORMAT_XBGR2101010:
13965 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013966 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013967 DRM_DEBUG("unsupported pixel format: %s\n",
13968 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013969 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013970 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013971 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013972 case DRM_FORMAT_YUYV:
13973 case DRM_FORMAT_UYVY:
13974 case DRM_FORMAT_YVYU:
13975 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013976 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013977 DRM_DEBUG("unsupported pixel format: %s\n",
13978 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013979 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013980 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013981 break;
13982 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013983 DRM_DEBUG("unsupported pixel format: %s\n",
13984 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013985 return -EINVAL;
13986 }
13987
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013988 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13989 if (mode_cmd->offsets[0] != 0)
13990 return -EINVAL;
13991
Damien Lespiauec2c9812015-01-20 12:51:45 +000013992 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013993 mode_cmd->pixel_format,
13994 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013995 /* FIXME drm helper for size checks (especially planar formats)? */
13996 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13997 return -EINVAL;
13998
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013999 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14000 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014001 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014002
Jesse Barnes79e53942008-11-07 14:24:08 -080014003 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14004 if (ret) {
14005 DRM_ERROR("framebuffer init failed %d\n", ret);
14006 return ret;
14007 }
14008
Jesse Barnes79e53942008-11-07 14:24:08 -080014009 return 0;
14010}
14011
Jesse Barnes79e53942008-11-07 14:24:08 -080014012static struct drm_framebuffer *
14013intel_user_framebuffer_create(struct drm_device *dev,
14014 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014015 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014016{
Chris Wilson05394f32010-11-08 19:18:58 +000014017 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014018
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014019 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14020 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014021 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014022 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014023
Chris Wilsond2dff872011-04-19 08:36:26 +010014024 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014025}
14026
Daniel Vetter4520f532013-10-09 09:18:51 +020014027#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014028static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014029{
14030}
14031#endif
14032
Jesse Barnes79e53942008-11-07 14:24:08 -080014033static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014035 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014036 .atomic_check = intel_atomic_check,
14037 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014038};
14039
Jesse Barnese70236a2009-09-21 10:42:27 -070014040/* Set up chip specific display functions */
14041static void intel_init_display(struct drm_device *dev)
14042{
14043 struct drm_i915_private *dev_priv = dev->dev_private;
14044
Daniel Vetteree9300b2013-06-03 22:40:22 +020014045 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14046 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014047 else if (IS_CHERRYVIEW(dev))
14048 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014049 else if (IS_VALLEYVIEW(dev))
14050 dev_priv->display.find_dpll = vlv_find_best_dpll;
14051 else if (IS_PINEVIEW(dev))
14052 dev_priv->display.find_dpll = pnv_find_best_dpll;
14053 else
14054 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14055
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014056 if (INTEL_INFO(dev)->gen >= 9) {
14057 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014058 dev_priv->display.get_initial_plane_config =
14059 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014060 dev_priv->display.crtc_compute_clock =
14061 haswell_crtc_compute_clock;
14062 dev_priv->display.crtc_enable = haswell_crtc_enable;
14063 dev_priv->display.crtc_disable = haswell_crtc_disable;
14064 dev_priv->display.off = ironlake_crtc_off;
14065 dev_priv->display.update_primary_plane =
14066 skylake_update_primary_plane;
14067 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014068 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014069 dev_priv->display.get_initial_plane_config =
14070 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014071 dev_priv->display.crtc_compute_clock =
14072 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014073 dev_priv->display.crtc_enable = haswell_crtc_enable;
14074 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014075 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014076 dev_priv->display.update_primary_plane =
14077 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014078 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014079 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014080 dev_priv->display.get_initial_plane_config =
14081 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014082 dev_priv->display.crtc_compute_clock =
14083 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014084 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14085 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014086 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014087 dev_priv->display.update_primary_plane =
14088 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014089 } else if (IS_VALLEYVIEW(dev)) {
14090 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014091 dev_priv->display.get_initial_plane_config =
14092 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014093 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014094 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14095 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14096 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014097 dev_priv->display.update_primary_plane =
14098 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014099 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014100 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014101 dev_priv->display.get_initial_plane_config =
14102 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014103 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014104 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14105 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014106 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014107 dev_priv->display.update_primary_plane =
14108 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014109 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014110
Jesse Barnese70236a2009-09-21 10:42:27 -070014111 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014112 if (IS_SKYLAKE(dev))
14113 dev_priv->display.get_display_clock_speed =
14114 skylake_get_display_clock_speed;
14115 else if (IS_BROADWELL(dev))
14116 dev_priv->display.get_display_clock_speed =
14117 broadwell_get_display_clock_speed;
14118 else if (IS_HASWELL(dev))
14119 dev_priv->display.get_display_clock_speed =
14120 haswell_get_display_clock_speed;
14121 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014122 dev_priv->display.get_display_clock_speed =
14123 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014124 else if (IS_GEN5(dev))
14125 dev_priv->display.get_display_clock_speed =
14126 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014127 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14128 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070014129 dev_priv->display.get_display_clock_speed =
14130 i945_get_display_clock_speed;
14131 else if (IS_I915G(dev))
14132 dev_priv->display.get_display_clock_speed =
14133 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014134 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014135 dev_priv->display.get_display_clock_speed =
14136 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014137 else if (IS_PINEVIEW(dev))
14138 dev_priv->display.get_display_clock_speed =
14139 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014140 else if (IS_I915GM(dev))
14141 dev_priv->display.get_display_clock_speed =
14142 i915gm_get_display_clock_speed;
14143 else if (IS_I865G(dev))
14144 dev_priv->display.get_display_clock_speed =
14145 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014146 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014147 dev_priv->display.get_display_clock_speed =
14148 i855_get_display_clock_speed;
14149 else /* 852, 830 */
14150 dev_priv->display.get_display_clock_speed =
14151 i830_get_display_clock_speed;
14152
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014153 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014154 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014155 } else if (IS_GEN6(dev)) {
14156 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014157 } else if (IS_IVYBRIDGE(dev)) {
14158 /* FIXME: detect B0+ stepping and use auto training */
14159 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014160 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014161 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014162 } else if (IS_VALLEYVIEW(dev)) {
14163 dev_priv->display.modeset_global_resources =
14164 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014165 } else if (IS_BROXTON(dev)) {
14166 dev_priv->display.modeset_global_resources =
14167 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014168 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014169
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014170 switch (INTEL_INFO(dev)->gen) {
14171 case 2:
14172 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14173 break;
14174
14175 case 3:
14176 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14177 break;
14178
14179 case 4:
14180 case 5:
14181 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14182 break;
14183
14184 case 6:
14185 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14186 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014187 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014188 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014189 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14190 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014191 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014192 /* Drop through - unsupported since execlist only. */
14193 default:
14194 /* Default just returns -ENODEV to indicate unsupported */
14195 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014196 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014197
14198 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014199
14200 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014201}
14202
Jesse Barnesb690e962010-07-19 13:53:12 -070014203/*
14204 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14205 * resume, or other times. This quirk makes sure that's the case for
14206 * affected systems.
14207 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014208static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014209{
14210 struct drm_i915_private *dev_priv = dev->dev_private;
14211
14212 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014213 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014214}
14215
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014216static void quirk_pipeb_force(struct drm_device *dev)
14217{
14218 struct drm_i915_private *dev_priv = dev->dev_private;
14219
14220 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14221 DRM_INFO("applying pipe b force quirk\n");
14222}
14223
Keith Packard435793d2011-07-12 14:56:22 -070014224/*
14225 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14226 */
14227static void quirk_ssc_force_disable(struct drm_device *dev)
14228{
14229 struct drm_i915_private *dev_priv = dev->dev_private;
14230 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014231 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014232}
14233
Carsten Emde4dca20e2012-03-15 15:56:26 +010014234/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014235 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14236 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014237 */
14238static void quirk_invert_brightness(struct drm_device *dev)
14239{
14240 struct drm_i915_private *dev_priv = dev->dev_private;
14241 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014242 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014243}
14244
Scot Doyle9c72cc62014-07-03 23:27:50 +000014245/* Some VBT's incorrectly indicate no backlight is present */
14246static void quirk_backlight_present(struct drm_device *dev)
14247{
14248 struct drm_i915_private *dev_priv = dev->dev_private;
14249 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14250 DRM_INFO("applying backlight present quirk\n");
14251}
14252
Jesse Barnesb690e962010-07-19 13:53:12 -070014253struct intel_quirk {
14254 int device;
14255 int subsystem_vendor;
14256 int subsystem_device;
14257 void (*hook)(struct drm_device *dev);
14258};
14259
Egbert Eich5f85f172012-10-14 15:46:38 +020014260/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14261struct intel_dmi_quirk {
14262 void (*hook)(struct drm_device *dev);
14263 const struct dmi_system_id (*dmi_id_list)[];
14264};
14265
14266static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14267{
14268 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14269 return 1;
14270}
14271
14272static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14273 {
14274 .dmi_id_list = &(const struct dmi_system_id[]) {
14275 {
14276 .callback = intel_dmi_reverse_brightness,
14277 .ident = "NCR Corporation",
14278 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14279 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14280 },
14281 },
14282 { } /* terminating entry */
14283 },
14284 .hook = quirk_invert_brightness,
14285 },
14286};
14287
Ben Widawskyc43b5632012-04-16 14:07:40 -070014288static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014289 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14290 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14291
Jesse Barnesb690e962010-07-19 13:53:12 -070014292 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14293 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14294
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014295 /* 830 needs to leave pipe A & dpll A up */
14296 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14297
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014298 /* 830 needs to leave pipe B & dpll B up */
14299 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14300
Keith Packard435793d2011-07-12 14:56:22 -070014301 /* Lenovo U160 cannot use SSC on LVDS */
14302 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014303
14304 /* Sony Vaio Y cannot use SSC on LVDS */
14305 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014306
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014307 /* Acer Aspire 5734Z must invert backlight brightness */
14308 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14309
14310 /* Acer/eMachines G725 */
14311 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14312
14313 /* Acer/eMachines e725 */
14314 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14315
14316 /* Acer/Packard Bell NCL20 */
14317 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14318
14319 /* Acer Aspire 4736Z */
14320 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014321
14322 /* Acer Aspire 5336 */
14323 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014324
14325 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14326 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014327
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014328 /* Acer C720 Chromebook (Core i3 4005U) */
14329 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14330
jens steinb2a96012014-10-28 20:25:53 +010014331 /* Apple Macbook 2,1 (Core 2 T7400) */
14332 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14333
Scot Doyled4967d82014-07-03 23:27:52 +000014334 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14335 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014336
14337 /* HP Chromebook 14 (Celeron 2955U) */
14338 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014339
14340 /* Dell Chromebook 11 */
14341 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014342};
14343
14344static void intel_init_quirks(struct drm_device *dev)
14345{
14346 struct pci_dev *d = dev->pdev;
14347 int i;
14348
14349 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14350 struct intel_quirk *q = &intel_quirks[i];
14351
14352 if (d->device == q->device &&
14353 (d->subsystem_vendor == q->subsystem_vendor ||
14354 q->subsystem_vendor == PCI_ANY_ID) &&
14355 (d->subsystem_device == q->subsystem_device ||
14356 q->subsystem_device == PCI_ANY_ID))
14357 q->hook(dev);
14358 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014359 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14360 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14361 intel_dmi_quirks[i].hook(dev);
14362 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014363}
14364
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014365/* Disable the VGA plane that we never use */
14366static void i915_disable_vga(struct drm_device *dev)
14367{
14368 struct drm_i915_private *dev_priv = dev->dev_private;
14369 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014370 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014371
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014372 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014373 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014374 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014375 sr1 = inb(VGA_SR_DATA);
14376 outb(sr1 | 1<<5, VGA_SR_DATA);
14377 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14378 udelay(300);
14379
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014380 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014381 POSTING_READ(vga_reg);
14382}
14383
Daniel Vetterf8175862012-04-10 15:50:11 +020014384void intel_modeset_init_hw(struct drm_device *dev)
14385{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014386 intel_prepare_ddi(dev);
14387
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014388 if (IS_VALLEYVIEW(dev))
14389 vlv_update_cdclk(dev);
14390
Daniel Vetterf8175862012-04-10 15:50:11 +020014391 intel_init_clock_gating(dev);
14392
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014393 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014394}
14395
Jesse Barnes79e53942008-11-07 14:24:08 -080014396void intel_modeset_init(struct drm_device *dev)
14397{
Jesse Barnes652c3932009-08-17 13:31:43 -070014398 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014399 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014400 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014401 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014402
14403 drm_mode_config_init(dev);
14404
14405 dev->mode_config.min_width = 0;
14406 dev->mode_config.min_height = 0;
14407
Dave Airlie019d96c2011-09-29 16:20:42 +010014408 dev->mode_config.preferred_depth = 24;
14409 dev->mode_config.prefer_shadow = 1;
14410
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014411 dev->mode_config.allow_fb_modifiers = true;
14412
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014413 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014414
Jesse Barnesb690e962010-07-19 13:53:12 -070014415 intel_init_quirks(dev);
14416
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014417 intel_init_pm(dev);
14418
Ben Widawskye3c74752013-04-05 13:12:39 -070014419 if (INTEL_INFO(dev)->num_pipes == 0)
14420 return;
14421
Jesse Barnese70236a2009-09-21 10:42:27 -070014422 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014423 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014424
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014425 if (IS_GEN2(dev)) {
14426 dev->mode_config.max_width = 2048;
14427 dev->mode_config.max_height = 2048;
14428 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014429 dev->mode_config.max_width = 4096;
14430 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014431 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014432 dev->mode_config.max_width = 8192;
14433 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014434 }
Damien Lespiau068be562014-03-28 14:17:49 +000014435
Ville Syrjälädc41c152014-08-13 11:57:05 +030014436 if (IS_845G(dev) || IS_I865G(dev)) {
14437 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14438 dev->mode_config.cursor_height = 1023;
14439 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014440 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14441 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14442 } else {
14443 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14444 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14445 }
14446
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014447 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014448
Zhao Yakui28c97732009-10-09 11:39:41 +080014449 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014450 INTEL_INFO(dev)->num_pipes,
14451 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014452
Damien Lespiau055e3932014-08-18 13:49:10 +010014453 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014454 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014455 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014456 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014457 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014458 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014459 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014460 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014461 }
14462
Jesse Barnesf42bb702013-12-16 16:34:23 -080014463 intel_init_dpio(dev);
14464
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014465 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014466
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014467 /* Just disable it once at startup */
14468 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014469 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014470
14471 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014472 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014473
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014474 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014475 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014476 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014477
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014478 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014479 if (!crtc->active)
14480 continue;
14481
Jesse Barnes46f297f2014-03-07 08:57:48 -080014482 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014483 * Note that reserving the BIOS fb up front prevents us
14484 * from stuffing other stolen allocations like the ring
14485 * on top. This prevents some ugliness at boot time, and
14486 * can even allow for smooth boot transitions if the BIOS
14487 * fb is large enough for the active pipe configuration.
14488 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014489 if (dev_priv->display.get_initial_plane_config) {
14490 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014491 &crtc->plane_config);
14492 /*
14493 * If the fb is shared between multiple heads, we'll
14494 * just get the first one.
14495 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014496 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014497 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014498 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014499}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014500
Daniel Vetter7fad7982012-07-04 17:51:47 +020014501static void intel_enable_pipe_a(struct drm_device *dev)
14502{
14503 struct intel_connector *connector;
14504 struct drm_connector *crt = NULL;
14505 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014506 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014507
14508 /* We can't just switch on the pipe A, we need to set things up with a
14509 * proper mode and output configuration. As a gross hack, enable pipe A
14510 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014511 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014512 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14513 crt = &connector->base;
14514 break;
14515 }
14516 }
14517
14518 if (!crt)
14519 return;
14520
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014521 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014522 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014523}
14524
Daniel Vetterfa555832012-10-10 23:14:00 +020014525static bool
14526intel_check_plane_mapping(struct intel_crtc *crtc)
14527{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014528 struct drm_device *dev = crtc->base.dev;
14529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014530 u32 reg, val;
14531
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014532 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014533 return true;
14534
14535 reg = DSPCNTR(!crtc->plane);
14536 val = I915_READ(reg);
14537
14538 if ((val & DISPLAY_PLANE_ENABLE) &&
14539 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14540 return false;
14541
14542 return true;
14543}
14544
Daniel Vetter24929352012-07-02 20:28:59 +020014545static void intel_sanitize_crtc(struct intel_crtc *crtc)
14546{
14547 struct drm_device *dev = crtc->base.dev;
14548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014549 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014550
Daniel Vetter24929352012-07-02 20:28:59 +020014551 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014552 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014553 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14554
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014555 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014556 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014557 if (crtc->active) {
14558 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014559 drm_crtc_vblank_on(&crtc->base);
14560 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014561
Daniel Vetter24929352012-07-02 20:28:59 +020014562 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014563 * disable the crtc (and hence change the state) if it is wrong. Note
14564 * that gen4+ has a fixed plane -> pipe mapping. */
14565 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014566 struct intel_connector *connector;
14567 bool plane;
14568
Daniel Vetter24929352012-07-02 20:28:59 +020014569 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14570 crtc->base.base.id);
14571
14572 /* Pipe has the wrong plane attached and the plane is active.
14573 * Temporarily change the plane mapping and disable everything
14574 * ... */
14575 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014576 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014577 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030014578 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014579 dev_priv->display.crtc_disable(&crtc->base);
14580 crtc->plane = plane;
14581
14582 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014583 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014584 if (connector->encoder->base.crtc != &crtc->base)
14585 continue;
14586
Egbert Eich7f1950f2014-04-25 10:56:22 +020014587 connector->base.dpms = DRM_MODE_DPMS_OFF;
14588 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014589 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014590 /* multiple connectors may have the same encoder:
14591 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014592 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014593 if (connector->encoder->base.crtc == &crtc->base) {
14594 connector->encoder->base.crtc = NULL;
14595 connector->encoder->connectors_active = false;
14596 }
Daniel Vetter24929352012-07-02 20:28:59 +020014597
14598 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014599 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014600 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014601 crtc->base.enabled = false;
14602 }
Daniel Vetter24929352012-07-02 20:28:59 +020014603
Daniel Vetter7fad7982012-07-04 17:51:47 +020014604 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14605 crtc->pipe == PIPE_A && !crtc->active) {
14606 /* BIOS forgot to enable pipe A, this mostly happens after
14607 * resume. Force-enable the pipe to fix this, the update_dpms
14608 * call below we restore the pipe to the right state, but leave
14609 * the required bits on. */
14610 intel_enable_pipe_a(dev);
14611 }
14612
Daniel Vetter24929352012-07-02 20:28:59 +020014613 /* Adjust the state of the output pipe according to whether we
14614 * have active connectors/encoders. */
14615 intel_crtc_update_dpms(&crtc->base);
14616
Matt Roper83d65732015-02-25 13:12:16 -080014617 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014618 struct intel_encoder *encoder;
14619
14620 /* This can happen either due to bugs in the get_hw_state
14621 * functions or because the pipe is force-enabled due to the
14622 * pipe A quirk. */
14623 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14624 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014625 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014626 crtc->active ? "enabled" : "disabled");
14627
Matt Roper83d65732015-02-25 13:12:16 -080014628 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014629 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014630 crtc->base.enabled = crtc->active;
14631
14632 /* Because we only establish the connector -> encoder ->
14633 * crtc links if something is active, this means the
14634 * crtc is now deactivated. Break the links. connector
14635 * -> encoder links are only establish when things are
14636 * actually up, hence no need to break them. */
14637 WARN_ON(crtc->active);
14638
14639 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14640 WARN_ON(encoder->connectors_active);
14641 encoder->base.crtc = NULL;
14642 }
14643 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014644
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014645 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014646 /*
14647 * We start out with underrun reporting disabled to avoid races.
14648 * For correct bookkeeping mark this on active crtcs.
14649 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014650 * Also on gmch platforms we dont have any hardware bits to
14651 * disable the underrun reporting. Which means we need to start
14652 * out with underrun reporting disabled also on inactive pipes,
14653 * since otherwise we'll complain about the garbage we read when
14654 * e.g. coming up after runtime pm.
14655 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014656 * No protection against concurrent access is required - at
14657 * worst a fifo underrun happens which also sets this to false.
14658 */
14659 crtc->cpu_fifo_underrun_disabled = true;
14660 crtc->pch_fifo_underrun_disabled = true;
14661 }
Daniel Vetter24929352012-07-02 20:28:59 +020014662}
14663
14664static void intel_sanitize_encoder(struct intel_encoder *encoder)
14665{
14666 struct intel_connector *connector;
14667 struct drm_device *dev = encoder->base.dev;
14668
14669 /* We need to check both for a crtc link (meaning that the
14670 * encoder is active and trying to read from a pipe) and the
14671 * pipe itself being active. */
14672 bool has_active_crtc = encoder->base.crtc &&
14673 to_intel_crtc(encoder->base.crtc)->active;
14674
14675 if (encoder->connectors_active && !has_active_crtc) {
14676 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14677 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014678 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014679
14680 /* Connector is active, but has no active pipe. This is
14681 * fallout from our resume register restoring. Disable
14682 * the encoder manually again. */
14683 if (encoder->base.crtc) {
14684 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14685 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014686 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014687 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014688 if (encoder->post_disable)
14689 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014690 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014691 encoder->base.crtc = NULL;
14692 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014693
14694 /* Inconsistent output/port/pipe state happens presumably due to
14695 * a bug in one of the get_hw_state functions. Or someplace else
14696 * in our code, like the register restore mess on resume. Clamp
14697 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014698 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014699 if (connector->encoder != encoder)
14700 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014701 connector->base.dpms = DRM_MODE_DPMS_OFF;
14702 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014703 }
14704 }
14705 /* Enabled encoders without active connectors will be fixed in
14706 * the crtc fixup. */
14707}
14708
Imre Deak04098752014-02-18 00:02:16 +020014709void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014710{
14711 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014712 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014713
Imre Deak04098752014-02-18 00:02:16 +020014714 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14715 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14716 i915_disable_vga(dev);
14717 }
14718}
14719
14720void i915_redisable_vga(struct drm_device *dev)
14721{
14722 struct drm_i915_private *dev_priv = dev->dev_private;
14723
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014724 /* This function can be called both from intel_modeset_setup_hw_state or
14725 * at a very early point in our resume sequence, where the power well
14726 * structures are not yet restored. Since this function is at a very
14727 * paranoid "someone might have enabled VGA while we were not looking"
14728 * level, just check if the power well is enabled instead of trying to
14729 * follow the "don't touch the power well if we don't need it" policy
14730 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014731 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014732 return;
14733
Imre Deak04098752014-02-18 00:02:16 +020014734 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014735}
14736
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014737static bool primary_get_hw_state(struct intel_crtc *crtc)
14738{
14739 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14740
14741 if (!crtc->active)
14742 return false;
14743
14744 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14745}
14746
Daniel Vetter30e984d2013-06-05 13:34:17 +020014747static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014748{
14749 struct drm_i915_private *dev_priv = dev->dev_private;
14750 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014751 struct intel_crtc *crtc;
14752 struct intel_encoder *encoder;
14753 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020014754 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014755
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014756 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014757 struct drm_plane *primary = crtc->base.primary;
14758 struct intel_plane_state *plane_state;
14759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014760 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020014761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014762 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020014763
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014764 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014765 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014766
Matt Roper83d65732015-02-25 13:12:16 -080014767 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014768 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014769 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014770
14771 plane_state = to_intel_plane_state(primary->state);
14772 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014773
14774 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14775 crtc->base.base.id,
14776 crtc->active ? "enabled" : "disabled");
14777 }
14778
Daniel Vetter53589012013-06-05 13:34:16 +020014779 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14780 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014782 pll->on = pll->get_hw_state(dev_priv, pll,
14783 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020014784 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014785 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014786 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014787 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020014788 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014789 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014790 }
Daniel Vetter53589012013-06-05 13:34:16 +020014791 }
Daniel Vetter53589012013-06-05 13:34:16 +020014792
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014793 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014794 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014795
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014796 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014797 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020014798 }
14799
Damien Lespiaub2784e12014-08-05 11:29:37 +010014800 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014801 pipe = 0;
14802
14803 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014804 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14805 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014806 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014807 } else {
14808 encoder->base.crtc = NULL;
14809 }
14810
14811 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014812 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020014813 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014814 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014815 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014816 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014817 }
14818
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014819 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014820 if (connector->get_hw_state(connector)) {
14821 connector->base.dpms = DRM_MODE_DPMS_ON;
14822 connector->encoder->connectors_active = true;
14823 connector->base.encoder = &connector->encoder->base;
14824 } else {
14825 connector->base.dpms = DRM_MODE_DPMS_OFF;
14826 connector->base.encoder = NULL;
14827 }
14828 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14829 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030014830 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014831 connector->base.encoder ? "enabled" : "disabled");
14832 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020014833}
14834
14835/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14836 * and i915 state tracking structures. */
14837void intel_modeset_setup_hw_state(struct drm_device *dev,
14838 bool force_restore)
14839{
14840 struct drm_i915_private *dev_priv = dev->dev_private;
14841 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014842 struct intel_crtc *crtc;
14843 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020014844 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014845
14846 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014847
Jesse Barnesbabea612013-06-26 18:57:38 +030014848 /*
14849 * Now that we have the config, copy it to each CRTC struct
14850 * Note that this could go away if we move to using crtc_config
14851 * checking everywhere.
14852 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014853 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020014854 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014855 intel_mode_from_pipe_config(&crtc->base.mode,
14856 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030014857 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
14858 crtc->base.base.id);
14859 drm_mode_debug_printmodeline(&crtc->base.mode);
14860 }
14861 }
14862
Daniel Vetter24929352012-07-02 20:28:59 +020014863 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010014864 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014865 intel_sanitize_encoder(encoder);
14866 }
14867
Damien Lespiau055e3932014-08-18 13:49:10 +010014868 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020014869 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14870 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014871 intel_dump_pipe_config(crtc, crtc->config,
14872 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020014873 }
Daniel Vetter9a935852012-07-05 22:34:27 +020014874
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020014875 intel_modeset_update_connector_atomic_state(dev);
14876
Daniel Vetter35c95372013-07-17 06:55:04 +020014877 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14878 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14879
14880 if (!pll->on || pll->active)
14881 continue;
14882
14883 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
14884
14885 pll->disable(dev_priv, pll);
14886 pll->on = false;
14887 }
14888
Pradeep Bhat30789992014-11-04 17:06:45 +000014889 if (IS_GEN9(dev))
14890 skl_wm_get_hw_state(dev);
14891 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030014892 ilk_wm_get_hw_state(dev);
14893
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014894 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030014895 i915_redisable_vga(dev);
14896
Daniel Vetterf30da182013-04-11 20:22:50 +020014897 /*
14898 * We need to use raw interfaces for restoring state to avoid
14899 * checking (bogus) intermediate states.
14900 */
Damien Lespiau055e3932014-08-18 13:49:10 +010014901 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070014902 struct drm_crtc *crtc =
14903 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020014904
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014905 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014906 }
14907 } else {
14908 intel_modeset_update_staged_output_state(dev);
14909 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020014910
14911 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014912}
14913
14914void intel_modeset_gem_init(struct drm_device *dev)
14915{
Jesse Barnes92122782014-10-09 12:57:42 -070014916 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014917 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070014918 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010014919 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014920
Imre Deakae484342014-03-31 15:10:44 +030014921 mutex_lock(&dev->struct_mutex);
14922 intel_init_gt_powersave(dev);
14923 mutex_unlock(&dev->struct_mutex);
14924
Jesse Barnes92122782014-10-09 12:57:42 -070014925 /*
14926 * There may be no VBT; and if the BIOS enabled SSC we can
14927 * just keep using it to avoid unnecessary flicker. Whereas if the
14928 * BIOS isn't using it, don't assume it will work even if the VBT
14929 * indicates as much.
14930 */
14931 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14932 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14933 DREF_SSC1_ENABLE);
14934
Chris Wilson1833b132012-05-09 11:56:28 +010014935 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014936
14937 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014938
14939 /*
14940 * Make sure any fbs we allocated at startup are properly
14941 * pinned & fenced. When we do the allocation it's too early
14942 * for this.
14943 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014944 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014945 obj = intel_fb_obj(c->primary->fb);
14946 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080014947 continue;
14948
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010014949 mutex_lock(&dev->struct_mutex);
14950 ret = intel_pin_and_fence_fb_obj(c->primary,
14951 c->primary->fb,
14952 c->primary->state,
14953 NULL);
14954 mutex_unlock(&dev->struct_mutex);
14955 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014956 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14957 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014958 drm_framebuffer_unreference(c->primary->fb);
14959 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014960 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014961 }
14962 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014963
14964 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014965}
14966
Imre Deak4932e2c2014-02-11 17:12:48 +020014967void intel_connector_unregister(struct intel_connector *intel_connector)
14968{
14969 struct drm_connector *connector = &intel_connector->base;
14970
14971 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014972 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014973}
14974
Jesse Barnes79e53942008-11-07 14:24:08 -080014975void intel_modeset_cleanup(struct drm_device *dev)
14976{
Jesse Barnes652c3932009-08-17 13:31:43 -070014977 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014978 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014979
Imre Deak2eb52522014-11-19 15:30:05 +020014980 intel_disable_gt_powersave(dev);
14981
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014982 intel_backlight_unregister(dev);
14983
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014984 /*
14985 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014986 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014987 * experience fancy races otherwise.
14988 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014989 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014990
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014991 /*
14992 * Due to the hpd irq storm handling the hotplug work can re-arm the
14993 * poll handlers. Hence disable polling after hpd handling is shut down.
14994 */
Keith Packardf87ea762010-10-03 19:36:26 -070014995 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014996
Jesse Barnes652c3932009-08-17 13:31:43 -070014997 mutex_lock(&dev->struct_mutex);
14998
Jesse Barnes723bfd72010-10-07 16:01:13 -070014999 intel_unregister_dsm_handler();
15000
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015001 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015002
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015003 mutex_unlock(&dev->struct_mutex);
15004
Chris Wilson1630fe72011-07-08 12:22:42 +010015005 /* flush any delayed tasks or pending work */
15006 flush_scheduled_work();
15007
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015008 /* destroy the backlight and sysfs files before encoders/connectors */
15009 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015010 struct intel_connector *intel_connector;
15011
15012 intel_connector = to_intel_connector(connector);
15013 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015014 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015015
Jesse Barnes79e53942008-11-07 14:24:08 -080015016 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015017
15018 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015019
15020 mutex_lock(&dev->struct_mutex);
15021 intel_cleanup_gt_powersave(dev);
15022 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015023}
15024
Dave Airlie28d52042009-09-21 14:33:58 +100015025/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015026 * Return which encoder is currently attached for connector.
15027 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015028struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015029{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015030 return &intel_attached_encoder(connector)->base;
15031}
Jesse Barnes79e53942008-11-07 14:24:08 -080015032
Chris Wilsondf0e9242010-09-09 16:20:55 +010015033void intel_connector_attach_encoder(struct intel_connector *connector,
15034 struct intel_encoder *encoder)
15035{
15036 connector->encoder = encoder;
15037 drm_mode_connector_attach_encoder(&connector->base,
15038 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015039}
Dave Airlie28d52042009-09-21 14:33:58 +100015040
15041/*
15042 * set vga decode state - true == enable VGA decode
15043 */
15044int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15045{
15046 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015047 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015048 u16 gmch_ctrl;
15049
Chris Wilson75fa0412014-02-07 18:37:02 -020015050 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15051 DRM_ERROR("failed to read control word\n");
15052 return -EIO;
15053 }
15054
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015055 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15056 return 0;
15057
Dave Airlie28d52042009-09-21 14:33:58 +100015058 if (state)
15059 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15060 else
15061 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015062
15063 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15064 DRM_ERROR("failed to write control word\n");
15065 return -EIO;
15066 }
15067
Dave Airlie28d52042009-09-21 14:33:58 +100015068 return 0;
15069}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015070
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015071struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015072
15073 u32 power_well_driver;
15074
Chris Wilson63b66e52013-08-08 15:12:06 +020015075 int num_transcoders;
15076
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015077 struct intel_cursor_error_state {
15078 u32 control;
15079 u32 position;
15080 u32 base;
15081 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015082 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015083
15084 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015085 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015086 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015087 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015088 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015089
15090 struct intel_plane_error_state {
15091 u32 control;
15092 u32 stride;
15093 u32 size;
15094 u32 pos;
15095 u32 addr;
15096 u32 surface;
15097 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015098 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015099
15100 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015101 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015102 enum transcoder cpu_transcoder;
15103
15104 u32 conf;
15105
15106 u32 htotal;
15107 u32 hblank;
15108 u32 hsync;
15109 u32 vtotal;
15110 u32 vblank;
15111 u32 vsync;
15112 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015113};
15114
15115struct intel_display_error_state *
15116intel_display_capture_error_state(struct drm_device *dev)
15117{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015118 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015119 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015120 int transcoders[] = {
15121 TRANSCODER_A,
15122 TRANSCODER_B,
15123 TRANSCODER_C,
15124 TRANSCODER_EDP,
15125 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015126 int i;
15127
Chris Wilson63b66e52013-08-08 15:12:06 +020015128 if (INTEL_INFO(dev)->num_pipes == 0)
15129 return NULL;
15130
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015131 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015132 if (error == NULL)
15133 return NULL;
15134
Imre Deak190be112013-11-25 17:15:31 +020015135 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015136 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15137
Damien Lespiau055e3932014-08-18 13:49:10 +010015138 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015139 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015140 __intel_display_power_is_enabled(dev_priv,
15141 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015142 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015143 continue;
15144
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015145 error->cursor[i].control = I915_READ(CURCNTR(i));
15146 error->cursor[i].position = I915_READ(CURPOS(i));
15147 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015148
15149 error->plane[i].control = I915_READ(DSPCNTR(i));
15150 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015151 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015152 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015153 error->plane[i].pos = I915_READ(DSPPOS(i));
15154 }
Paulo Zanonica291362013-03-06 20:03:14 -030015155 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15156 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015157 if (INTEL_INFO(dev)->gen >= 4) {
15158 error->plane[i].surface = I915_READ(DSPSURF(i));
15159 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15160 }
15161
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015162 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015163
Sonika Jindal3abfce72014-07-21 15:23:43 +053015164 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015165 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015166 }
15167
15168 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15169 if (HAS_DDI(dev_priv->dev))
15170 error->num_transcoders++; /* Account for eDP. */
15171
15172 for (i = 0; i < error->num_transcoders; i++) {
15173 enum transcoder cpu_transcoder = transcoders[i];
15174
Imre Deakddf9c532013-11-27 22:02:02 +020015175 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015176 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015177 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015178 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015179 continue;
15180
Chris Wilson63b66e52013-08-08 15:12:06 +020015181 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15182
15183 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15184 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15185 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15186 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15187 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15188 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15189 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015190 }
15191
15192 return error;
15193}
15194
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015195#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15196
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015197void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015198intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015199 struct drm_device *dev,
15200 struct intel_display_error_state *error)
15201{
Damien Lespiau055e3932014-08-18 13:49:10 +010015202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015203 int i;
15204
Chris Wilson63b66e52013-08-08 15:12:06 +020015205 if (!error)
15206 return;
15207
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015208 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015210 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015211 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015212 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015213 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015214 err_printf(m, " Power: %s\n",
15215 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015216 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015217 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015218
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015219 err_printf(m, "Plane [%d]:\n", i);
15220 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15221 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015222 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015223 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15224 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015225 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015226 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015227 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015228 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015229 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15230 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015231 }
15232
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015233 err_printf(m, "Cursor [%d]:\n", i);
15234 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15235 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15236 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015237 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015238
15239 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015240 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015241 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015242 err_printf(m, " Power: %s\n",
15243 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015244 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15245 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15246 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15247 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15248 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15249 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15250 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15251 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015252}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015253
15254void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15255{
15256 struct intel_crtc *crtc;
15257
15258 for_each_intel_crtc(dev, crtc) {
15259 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015260
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015261 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015262
15263 work = crtc->unpin_work;
15264
15265 if (work && work->event &&
15266 work->event->base.file_priv == file) {
15267 kfree(work->event);
15268 work->event = NULL;
15269 }
15270
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015271 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015272 }
15273}