blob: 9ecff07598d9e08ccfa1c7ba82bdb65fde06ba72 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
Chris Wilson16e4dd032019-01-14 14:21:10 +000032#include <linux/stackdepot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070034#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020037#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030039#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100040#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030041#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020042#include <drm/drm_atomic.h>
Neil Armstrong9c229122018-07-04 17:08:17 +020043#include <media/cec-notifier.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010044
Chris Wilsonbd780f32019-01-14 14:21:09 +000045struct drm_printer;
46
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010047/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050048 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050050 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
51 * important that we check the condition again after having timed out, since the
52 * timeout could be due to preemption or similar and we've never had a chance to
53 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010054 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050055#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Mika Kuoppala30859822018-04-23 14:37:53 +030056 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
Chris Wilsona54b1872017-11-24 13:00:30 +000057 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010058 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000059 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010060 for (;;) { \
Mika Kuoppala30859822018-04-23 14:37:53 +030061 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050062 OP; \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +030063 /* Guarantee COND check prior to timeout */ \
64 barrier(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010065 if (COND) { \
66 ret__ = 0; \
67 break; \
68 } \
69 if (expired__) { \
70 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010071 break; \
72 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000073 usleep_range(wait__, wait__ * 2); \
74 if (wait__ < (Wmax)) \
75 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010076 } \
77 ret__; \
78})
79
Sean Paul23fdbdd2018-01-08 14:55:36 -050080#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
81 (Wmax))
82#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000083
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
85#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000087#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010088# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000089#endif
90
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010091#define _wait_for_atomic(COND, US, ATOMIC) \
92({ \
93 int cpu, ret, timeout = (US) * 1000; \
94 u64 base; \
95 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010096 if (!(ATOMIC)) { \
97 preempt_disable(); \
98 cpu = smp_processor_id(); \
99 } \
100 base = local_clock(); \
101 for (;;) { \
102 u64 now = local_clock(); \
103 if (!(ATOMIC)) \
104 preempt_enable(); \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +0300105 /* Guarantee COND check prior to timeout */ \
106 barrier(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100107 if (COND) { \
108 ret = 0; \
109 break; \
110 } \
111 if (now - base >= timeout) { \
112 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000113 break; \
114 } \
115 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100116 if (!(ATOMIC)) { \
117 preempt_disable(); \
118 if (unlikely(cpu != smp_processor_id())) { \
119 timeout -= now - base; \
120 cpu = smp_processor_id(); \
121 base = local_clock(); \
122 } \
123 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000124 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100125 ret; \
126})
127
128#define wait_for_us(COND, US) \
129({ \
130 int ret__; \
131 BUILD_BUG_ON(!__builtin_constant_p(US)); \
132 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000133 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100134 else \
135 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000136 ret__; \
137})
138
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100139#define wait_for_atomic_us(COND, US) \
140({ \
141 BUILD_BUG_ON(!__builtin_constant_p(US)); \
142 BUILD_BUG_ON((US) > 50000); \
143 _wait_for_atomic((COND), (US), 1); \
144})
145
146#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100147
Jani Nikula49938ac2014-01-10 17:10:20 +0200148#define KHz(x) (1000 * (x))
149#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100150
Mahesh Kumaraa9664f2018-04-26 19:55:16 +0530151#define KBps(x) (1000 * (x))
152#define MBps(x) KBps(1000 * (x))
153#define GBps(x) ((u64)1000 * MBps((x)))
154
Jesse Barnes79e53942008-11-07 14:24:08 -0800155/*
156 * Display related stuff
157 */
158
159/* store information about an Ixxx DVO */
160/* The i830->i865 use multiple DVOs with multiple i2cs */
161/* the i915, i945 have a single sDVO i2c bus - which is different */
162#define MAX_OUTPUTS 6
163/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800164
165#define INTEL_I2C_BUS_DVO 1
166#define INTEL_I2C_BUS_SDVO 2
167
168/* these are outputs from the chip - integrated only
169 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200170enum intel_output_type {
171 INTEL_OUTPUT_UNUSED = 0,
172 INTEL_OUTPUT_ANALOG = 1,
173 INTEL_OUTPUT_DVO = 2,
174 INTEL_OUTPUT_SDVO = 3,
175 INTEL_OUTPUT_LVDS = 4,
176 INTEL_OUTPUT_TVOUT = 5,
177 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300178 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200179 INTEL_OUTPUT_EDP = 8,
180 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300181 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200182 INTEL_OUTPUT_DP_MST = 11,
183};
Jesse Barnes79e53942008-11-07 14:24:08 -0800184
185#define INTEL_DVO_CHIP_NONE 0
186#define INTEL_DVO_CHIP_LVDS 1
187#define INTEL_DVO_CHIP_TMDS 2
188#define INTEL_DVO_CHIP_TVOUT 4
189
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530190#define INTEL_DSI_VIDEO_MODE 0
191#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300192
Jesse Barnes79e53942008-11-07 14:24:08 -0800193struct intel_framebuffer {
194 struct drm_framebuffer base;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200195 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300196
197 /* for each plane in the normal GTT view */
198 struct {
199 unsigned int x, y;
200 } normal[2];
201 /* for each plane in the rotated GTT view */
202 struct {
203 unsigned int x, y;
204 unsigned int pitch; /* pixels */
205 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800206};
207
Chris Wilson37811fc2010-08-25 22:45:57 +0100208struct intel_fbdev {
209 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800210 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100211 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000212 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100213 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800214 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100215};
Jesse Barnes79e53942008-11-07 14:24:08 -0800216
Eric Anholt21d40d32010-03-25 11:11:14 -0700217struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100218 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200219
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200220 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700221 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200222 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200223 bool (*hotplug)(struct intel_encoder *encoder,
224 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300225 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
Lyude Paul204474a2019-01-15 15:08:00 -0500228 int (*compute_config)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200231 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200234 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200237 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200240 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300241 const struct intel_crtc_state *,
242 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200243 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300244 const struct intel_crtc_state *,
245 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200246 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300247 const struct intel_crtc_state *,
248 const struct drm_connector_state *);
Hans de Goede608ed4a2018-12-20 14:21:18 +0100249 void (*update_pipe)(struct intel_encoder *,
250 const struct intel_crtc_state *,
251 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200252 /* Read out the current hw state of this connector, returning true if
253 * the encoder is active. If the encoder is enabled it also set the pipe
254 * it is connected to in the pipe parameter. */
255 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700256 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200257 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800258 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
259 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700260 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200261 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200262 /* Returns a mask of power domains that need to be referenced as part
263 * of the hardware state readout code. */
Imre Deak52528052018-06-21 21:44:49 +0300264 u64 (*get_power_domains)(struct intel_encoder *encoder,
265 struct intel_crtc_state *crtc_state);
Imre Deak07f9cd02014-08-18 14:42:45 +0300266 /*
267 * Called during system suspend after all pending requests for the
268 * encoder are flushed (for example for DP AUX transactions) and
269 * device interrupts are disabled.
270 */
271 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800272 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500273 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200274 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700275 /* for communication with audio component; protected by av_mutex */
276 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800277};
278
Jani Nikula1d508702012-10-19 14:51:49 +0300279struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300280 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530281 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200282
283 /* backlight */
284 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200285 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200286 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300287 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200288 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200289 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200290 bool combination_mode; /* gen 2/4 only */
291 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300292 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530293
294 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530295 bool util_pin_active_low; /* bxt+ */
296 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530297 struct pwm_device *pwm;
298
Jani Nikula58c68772013-11-08 16:48:54 +0200299 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300300
Jani Nikula5507fae2015-09-14 14:03:48 +0300301 /* Connector and platform specific backlight functions */
302 int (*setup)(struct intel_connector *connector, enum pipe pipe);
303 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200304 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
305 void (*disable)(const struct drm_connector_state *conn_state);
306 void (*enable)(const struct intel_crtc_state *crtc_state,
307 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300308 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
309 uint32_t hz);
310 void (*power)(struct intel_connector *, bool enable);
311 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300312};
313
Ville Syrjäläb6ca3ee2018-07-05 19:43:53 +0300314struct intel_digital_port;
315
Sean Paulee5e5e72018-01-08 14:55:39 -0500316/*
317 * This structure serves as a translation layer between the generic HDCP code
318 * and the bus-specific code. What that means is that HDCP over HDMI differs
319 * from HDCP over DP, so to account for these differences, we need to
320 * communicate with the receiver through this shim.
321 *
322 * For completeness, the 2 buses differ in the following ways:
323 * - DP AUX vs. DDC
324 * HDCP registers on the receiver are set via DP AUX for DP, and
325 * they are set via DDC for HDMI.
326 * - Receiver register offsets
327 * The offsets of the registers are different for DP vs. HDMI
328 * - Receiver register masks/offsets
329 * For instance, the ready bit for the KSV fifo is in a different
330 * place on DP vs HDMI
331 * - Receiver register names
332 * Seriously. In the DP spec, the 16-bit register containing
333 * downstream information is called BINFO, on HDMI it's called
334 * BSTATUS. To confuse matters further, DP has a BSTATUS register
335 * with a completely different definition.
336 * - KSV FIFO
337 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
338 * be read 3 keys at a time
339 * - Aksv output
340 * Since Aksv is hidden in hardware, there's different procedures
341 * to send it over DP AUX vs DDC
342 */
343struct intel_hdcp_shim {
344 /* Outputs the transmitter's An and Aksv values to the receiver. */
345 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
346
347 /* Reads the receiver's key selection vector */
348 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
349
350 /*
351 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
352 * definitions are the same in the respective specs, but the names are
353 * different. Call it BSTATUS since that's the name the HDMI spec
354 * uses and it was there first.
355 */
356 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
357 u8 *bstatus);
358
359 /* Determines whether a repeater is present downstream */
360 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
361 bool *repeater_present);
362
363 /* Reads the receiver's Ri' value */
364 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
365
366 /* Determines if the receiver's KSV FIFO is ready for consumption */
367 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
368 bool *ksv_ready);
369
370 /* Reads the ksv fifo for num_downstream devices */
371 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
372 int num_downstream, u8 *ksv_fifo);
373
374 /* Reads a 32-bit part of V' from the receiver */
375 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
376 int i, u32 *part);
377
378 /* Enables HDCP signalling on the port */
379 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
380 bool enable);
381
382 /* Ensures the link is still protected */
383 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530384
385 /* Detects panel's hdcp capability. This is optional for HDMI. */
386 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
387 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500388};
389
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530390struct intel_hdcp {
391 const struct intel_hdcp_shim *shim;
392 /* Mutex for hdcp state of the connector */
393 struct mutex mutex;
394 u64 value;
395 struct delayed_work check_work;
396 struct work_struct prop_work;
397};
398
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800399struct intel_connector {
400 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200401 /*
402 * The fixed encoder this connector is connected to.
403 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100404 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200405
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200406 /* ACPI device id for ACPI and driver cooperation */
407 u32 acpi_device_id;
408
Daniel Vetterf0947c32012-07-02 13:10:34 +0200409 /* Reads out the current hw, returning true if the connector is enabled
410 * and active (i.e. dpms ON state). */
411 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300412
413 /* Panel info for eDP and LVDS */
414 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300415
416 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
417 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100418 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200419
420 /* since POLL and HPD connectors may use the same HPD line keep the native
421 state of connector->polled in case hotplug storm detection changes it */
422 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000423
424 void *port; /* store this opaque as its illegal to dereference it */
425
426 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300427
428 /* Work struct to schedule a uevent on link train failure */
429 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500430
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530431 struct intel_hdcp hdcp;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800432};
433
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200434struct intel_digital_connector_state {
435 struct drm_connector_state base;
436
437 enum hdmi_force_audio force_audio;
438 int broadcast_rgb;
439};
440
441#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
442
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300443struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300444 /* given values */
445 int n;
446 int m1, m2;
447 int p1, p2;
448 /* derived values */
449 int dot;
450 int vco;
451 int m;
452 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300453};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300454
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200455struct intel_atomic_state {
456 struct drm_atomic_state base;
457
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200458 struct {
459 /*
460 * Logical state of cdclk (used for all scaling, watermark,
461 * etc. calculations and checks). This is computed as if all
462 * enabled crtcs were active.
463 */
464 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100465
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200466 /*
467 * Actual state of cdclk, can be different from the logical
468 * state only when all crtc's are DPMS off.
469 */
470 struct intel_cdclk_state actual;
471 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100472
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100473 bool dpll_set, modeset;
474
Matt Roper8b4a7d02016-05-12 07:06:00 -0700475 /*
476 * Does this transaction change the pipes that are active? This mask
477 * tracks which CRTC's have changed their active state at the end of
478 * the transaction (not counting the temporary disable during modesets).
479 * This mask should only be non-zero when intel_state->modeset is true,
480 * but the converse is not necessarily true; simply changing a mode may
481 * not flip the final active status of any CRTC's
482 */
483 unsigned int active_pipe_changes;
484
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100485 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300486 /* minimum acceptable cdclk for each pipe */
487 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300488 /* minimum acceptable voltage level for each pipe */
489 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100490
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200491 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800492
493 /*
494 * Current watermarks can't be trusted during hardware readout, so
495 * don't bother calculating intermediate watermarks.
496 */
497 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700498
Chris Wilson60548c52018-07-31 14:26:29 +0100499 bool rps_interactive;
500
Matt Roper98d39492016-05-12 07:06:03 -0700501 /* Gen9+ only */
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530502 struct skl_ddb_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100503
504 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000505
506 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200507};
508
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300509struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800510 struct drm_plane_state base;
Ville Syrjäläf5929c52018-09-07 18:24:06 +0300511 struct i915_ggtt_view view;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000512 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000513 unsigned long flags;
514#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800515
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200516 struct {
517 u32 offset;
Ville Syrjälädf79cf42018-09-11 18:01:39 +0300518 /*
519 * Plane stride in:
520 * bytes for 0/180 degree rotation
521 * pixels for 90/270 degree rotation
522 */
523 u32 stride;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200524 int x, y;
Ville Syrjäläc11ada02018-09-07 18:24:04 +0300525 } color_plane[2];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200526
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200527 /* plane control register */
528 u32 ctl;
529
James Ausmus4036c782017-11-13 10:11:28 -0800530 /* plane color control register */
531 u32 color_ctl;
532
Matt Roper32b7eee2014-12-24 07:59:06 -0800533 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700534 * scaler_id
535 * = -1 : not using a scaler
536 * >= 0 : using a scalers
537 *
538 * plane requiring a scaler:
539 * - During check_plane, its bit is set in
540 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200541 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700542 * - scaler_id indicates the scaler it got assigned.
543 *
544 * plane doesn't require a scaler:
545 * - this can happen when scaling is no more required or plane simply
546 * got disabled.
547 * - During check_plane, corresponding bit is reset in
548 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200549 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700550 */
551 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200552
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +0200553 /*
554 * linked_plane:
555 *
556 * ICL planar formats require 2 planes that are updated as pairs.
557 * This member is used to make sure the other plane is also updated
558 * when required, and for update_slave() to find the correct
559 * plane_state to pass as argument.
560 */
561 struct intel_plane *linked_plane;
562
563 /*
564 * slave:
565 * If set don't update use the linked plane's state for updating
566 * this plane during atomic commit with the update_slave() callback.
567 *
568 * It's also used by the watermark code to ignore wm calculations on
569 * this plane. They're calculated by the linked plane's wm code.
570 */
571 u32 slave;
572
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200573 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300574};
575
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000576struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000577 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000578 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800579 int size;
580 u32 base;
Ville Syrjäläf43348a2018-11-20 15:54:50 +0200581 u8 rotation;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800582};
583
Chandra Kondurube41e332015-04-07 15:28:36 -0700584#define SKL_MIN_SRC_W 8
585#define SKL_MAX_SRC_W 4096
586#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700587#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700588#define SKL_MIN_DST_W 8
589#define SKL_MAX_DST_W 4096
590#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700591#define SKL_MAX_DST_H 4096
Nabendu Maiti323301a2018-03-23 10:24:18 -0700592#define ICL_MAX_SRC_W 5120
593#define ICL_MAX_SRC_H 4096
594#define ICL_MAX_DST_W 5120
595#define ICL_MAX_DST_H 4096
Chandra Konduru77224cd2018-04-09 09:11:13 +0530596#define SKL_MIN_YUV_420_SRC_W 16
597#define SKL_MIN_YUV_420_SRC_H 16
Chandra Kondurube41e332015-04-07 15:28:36 -0700598
599struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700600 int in_use;
601 uint32_t mode;
602};
603
604struct intel_crtc_scaler_state {
605#define SKL_NUM_SCALERS 2
606 struct intel_scaler scalers[SKL_NUM_SCALERS];
607
608 /*
609 * scaler_users: keeps track of users requesting scalers on this crtc.
610 *
611 * If a bit is set, a user is using a scaler.
612 * Here user can be a plane or crtc as defined below:
613 * bits 0-30 - plane (bit position is index from drm_plane_index)
614 * bit 31 - crtc
615 *
616 * Instead of creating a new index to cover planes and crtc, using
617 * existing drm_plane_index for planes which is well less than 31
618 * planes and bit 31 for crtc. This should be fine to cover all
619 * our platforms.
620 *
621 * intel_atomic_setup_scalers will setup available scalers to users
622 * requesting scalers. It will gracefully fail if request exceeds
623 * avilability.
624 */
625#define SKL_CRTC_INDEX 31
626 unsigned scaler_users;
627
628 /* scaler used by crtc for panel fitting purpose */
629 int scaler_id;
630};
631
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200632/* drm_mode->private_flags */
633#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530634/* Flag to get scanline using frame time stamps */
635#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200636
Matt Roper4e0963c2015-09-24 15:53:15 -0700637struct intel_pipe_wm {
638 struct intel_wm_level wm[5];
639 uint32_t linetime;
640 bool fbc_wm_enabled;
641 bool pipe_enabled;
642 bool sprites_enabled;
643 bool sprites_scaled;
644};
645
Lyudea62163e2016-10-04 14:28:20 -0400646struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700647 struct skl_wm_level wm[8];
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530648 struct skl_wm_level uv_wm[8];
Matt Roper4e0963c2015-09-24 15:53:15 -0700649 struct skl_wm_level trans_wm;
Mahesh Kumarb879d582018-04-09 09:11:01 +0530650 bool is_planar;
Lyudea62163e2016-10-04 14:28:20 -0400651};
652
653struct skl_pipe_wm {
654 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700655 uint32_t linetime;
656};
657
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200658enum vlv_wm_level {
659 VLV_WM_LEVEL_PM2,
660 VLV_WM_LEVEL_PM5,
661 VLV_WM_LEVEL_DDR_DVFS,
662 NUM_VLV_WM_LEVELS,
663};
664
665struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300666 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
667 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200668 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200669 bool cxsr;
670};
671
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200672struct vlv_fifo_state {
673 u16 plane[I915_MAX_PLANES];
674};
675
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300676enum g4x_wm_level {
677 G4X_WM_LEVEL_NORMAL,
678 G4X_WM_LEVEL_SR,
679 G4X_WM_LEVEL_HPLL,
680 NUM_G4X_WM_LEVELS,
681};
682
683struct g4x_wm_state {
684 struct g4x_pipe_wm wm;
685 struct g4x_sr_wm sr;
686 struct g4x_sr_wm hpll;
687 bool cxsr;
688 bool hpll_en;
689 bool fbc_en;
690};
691
Matt Ropere8f1f022016-05-12 07:05:55 -0700692struct intel_crtc_wm_state {
693 union {
694 struct {
695 /*
696 * Intermediate watermarks; these can be
697 * programmed immediately since they satisfy
698 * both the current configuration we're
699 * switching away from and the new
700 * configuration we're switching to.
701 */
702 struct intel_pipe_wm intermediate;
703
704 /*
705 * Optimal watermarks, programmed post-vblank
706 * when this state is committed.
707 */
708 struct intel_pipe_wm optimal;
709 } ilk;
710
711 struct {
712 /* gen9+ only needs 1-step wm programming */
713 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400714 struct skl_ddb_entry ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +0200715 struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
716 struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700717 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200718
719 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200720 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300721 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200722 /* intermediate watermarks (inverted) */
723 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200724 /* optimal watermarks (inverted) */
725 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200726 /* display FIFO split */
727 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200728 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300729
730 struct {
731 /* "raw" watermarks */
732 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
733 /* intermediate watermarks */
734 struct g4x_wm_state intermediate;
735 /* optimal watermarks */
736 struct g4x_wm_state optimal;
737 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700738 };
739
740 /*
741 * Platforms with two-step watermark programming will need to
742 * update watermark programming post-vblank to switch from the
743 * safe intermediate watermarks to the optimal final
744 * watermarks.
745 */
746 bool need_postvbl_update;
747};
748
Shashank Sharmad9facae2018-10-12 11:53:07 +0530749enum intel_output_format {
750 INTEL_OUTPUT_FORMAT_INVALID,
751 INTEL_OUTPUT_FORMAT_RGB,
Shashank Sharma33b7f3e2018-10-12 11:53:08 +0530752 INTEL_OUTPUT_FORMAT_YCBCR420,
Shashank Sharma8c79f842018-10-12 11:53:09 +0530753 INTEL_OUTPUT_FORMAT_YCBCR444,
Shashank Sharmad9facae2018-10-12 11:53:07 +0530754};
755
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200756struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200757 struct drm_crtc_state base;
758
Daniel Vetterbb760062013-06-06 14:55:52 +0200759 /**
760 * quirks - bitfield with hw state readout quirks
761 *
762 * For various reasons the hw state readout code might not be able to
763 * completely faithfully read out the current state. These cases are
764 * tracked with quirk flags so that fastboot and state checker can act
765 * accordingly.
766 */
Daniel Vetter99535992014-04-13 12:00:33 +0200767#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200768 unsigned long quirks;
769
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100770 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100771 bool update_pipe; /* can a fast modeset be performed? */
772 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200773 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100774 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200775 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200776
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300777 /* Pipe source size (ie. panel fitter input size)
778 * All planes will be positioned inside this space,
779 * and get clipped at the edges. */
780 int pipe_src_w, pipe_src_h;
781
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200782 /*
783 * Pipe pixel rate, adjusted for
784 * panel fitter/pipe scaler downscaling.
785 */
786 unsigned int pixel_rate;
787
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100788 /* Whether to set up the PCH/FDI. Note that we never allow sharing
789 * between pch encoders and cpu encoders. */
790 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100791
Jesse Barnese43823e2014-11-05 14:26:08 -0800792 /* Are we sending infoframes on the attached port */
793 bool has_infoframe;
794
Daniel Vetter3b117c82013-04-17 20:15:07 +0200795 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200796 * pipe on Haswell and later (where we have a special eDP transcoder)
797 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200798 enum transcoder cpu_transcoder;
799
Daniel Vetter50f3b012013-03-27 00:44:56 +0100800 /*
801 * Use reduced/limited/broadcast rbg range, compressing from the full
802 * range fed into the crtcs.
803 */
804 bool limited_color_range;
805
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300806 /* Bitmask of encoder types (enum intel_output_type)
807 * driven by the pipe.
808 */
809 unsigned int output_types;
810
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200811 /* Whether we should send NULL infoframes. Required for audio. */
812 bool has_hdmi_sink;
813
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200814 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
815 * has_dp_encoder is set. */
816 bool has_audio;
817
Daniel Vetterd8b32242013-04-25 17:54:44 +0200818 /*
819 * Enable dithering, used when the selected pipe bpp doesn't match the
820 * plane bpp.
821 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100822 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100823
Manasi Navare611032b2017-01-24 08:21:49 -0800824 /*
825 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
826 * compliance video pattern tests.
827 * Disable dither only if it is a compliance test request for
828 * 18bpp.
829 */
830 bool dither_force_disable;
831
Daniel Vetterf47709a2013-03-28 10:42:02 +0100832 /* Controls for the clock computation, to override various stages. */
833 bool clock_set;
834
Daniel Vetter09ede542013-04-30 14:01:45 +0200835 /* SDVO TV has a bunch of special case. To make multifunction encoders
836 * work correctly, we need to track this at runtime.*/
837 bool sdvo_tv_clock;
838
Daniel Vettere29c22c2013-02-21 00:00:16 +0100839 /*
840 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
841 * required. This is set in the 2nd loop of calling encoder's
842 * ->compute_config if the first pick doesn't work out.
843 */
844 bool bw_constrained;
845
Daniel Vetterf47709a2013-03-28 10:42:02 +0100846 /* Settings for the intel dpll used on pretty much everything but
847 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300848 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100849
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200850 /* Selected dpll when shared or NULL. */
851 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200852
Daniel Vetter66e985c2013-06-05 13:34:20 +0200853 /* Actual register state of the dpll, for shared dpll cross-checking. */
854 struct intel_dpll_hw_state dpll_hw_state;
855
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300856 /* DSI PLL registers */
857 struct {
858 u32 ctrl, div;
859 } dsi_pll;
860
Daniel Vetter965e0c42013-03-27 00:44:57 +0100861 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200862 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200863
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530864 /* m2_n2 for eDP downclock */
865 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700866 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530867
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300868 bool has_psr;
869 bool has_psr2;
870
Daniel Vetterff9a6752013-06-01 17:16:21 +0200871 /*
872 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300873 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
874 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100875 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200876 int port_clock;
877
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100878 /* Used by SDVO (and if we ever fix it, HDMI). */
879 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700880
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300881 uint8_t lane_count;
882
Imre Deak95a7a2a2016-06-13 16:44:35 +0300883 /*
884 * Used by platforms having DP/HDMI PHY with programmable lane
885 * latency optimization.
886 */
887 uint8_t lane_lat_optim_mask;
888
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300889 /* minimum acceptable voltage level */
890 u8 min_voltage_level;
891
Jesse Barnes2dd24552013-04-25 12:55:01 -0700892 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700893 struct {
894 u32 control;
895 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200896 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700897 } gmch_pfit;
898
899 /* Panel fitter placement and size for Ironlake+ */
900 struct {
901 u32 pos;
902 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100903 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200904 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700905 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100906
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100907 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100908 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100909 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300910
911 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300912 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300913
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200914 bool enable_fbc;
915
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300916 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000917
Dave Airlie0e32b392014-05-02 14:02:48 +1000918 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700919
920 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200921
922 /* w/a for waiting 2 vblanks during crtc enable */
923 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700924
925 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
926 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700927
Matt Ropere8f1f022016-05-12 07:05:55 -0700928 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000929
930 /* Gamma mode programmed on the pipe */
931 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200932
933 /* bitmask of visible planes (enum plane_id) */
934 u8 active_planes;
Maarten Lankhorst8e021152018-05-12 03:03:12 +0530935 u8 nv12_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530936
Ville Syrjäläafbd8a72018-11-27 18:37:42 +0200937 /* bitmask of planes that will be updated during the commit */
938 u8 update_planes;
939
Shashank Sharma15953632017-03-13 16:54:03 +0530940 /* HDMI scrambling status */
941 bool hdmi_scrambling;
942
943 /* HDMI High TMDS char rate ratio */
944 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530945
Shashank Sharmad9facae2018-10-12 11:53:07 +0530946 /* Output format RGB/YCBCR etc */
947 enum intel_output_format output_format;
Shashank Sharma668b6c12018-10-12 11:53:14 +0530948
949 /* Output down scaling is done in LSPCON device */
950 bool lspcon_downsampling;
Manasi Navare7b610f12018-11-28 12:26:12 -0800951
952 /* Display Stream compression state */
953 struct {
954 bool compression_enable;
955 bool dsc_split;
956 u16 compressed_bpp;
957 u8 slice_count;
958 } dsc_params;
959 struct drm_dsc_config dp_dsc_cfg;
Anusha Srivatsa240999c2018-11-28 12:26:25 -0800960
961 /* Forward Error correction State */
962 bool fec_enable;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100963};
964
Jesse Barnes79e53942008-11-07 14:24:08 -0800965struct intel_crtc {
966 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700967 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200968 /*
969 * Whether the crtc and the connected output pipeline is active. Implies
970 * that crtc->enabled is set, i.e. the current mode configuration has
971 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200972 */
973 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200974 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200975 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200976 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200978 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100979
Chris Wilson8af29b02016-09-09 14:11:47 +0100980 /* global reset count when the last flip was submitted */
981 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200982
Paulo Zanoni86642812013-04-12 17:57:57 -0300983 /* Access to these should be protected by dev_priv->irq_lock. */
984 bool cpu_fifo_underrun_disabled;
985 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300986
987 /* per-pipe watermark state */
988 struct {
989 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700990 union {
991 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200992 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300993 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700994 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300995 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300996
Ville Syrjälä80715b22014-05-15 20:23:23 +0300997 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800998
Jesse Barneseb120ef2015-09-15 14:19:32 -0700999 struct {
1000 unsigned start_vbl_count;
1001 ktime_t start_vbl_time;
1002 int min_vbl, max_vbl;
1003 int scanline_start;
1004 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +02001005
Chandra Kondurube41e332015-04-07 15:28:36 -07001006 /* scalers available on this crtc */
1007 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -08001008};
1009
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001010struct intel_plane {
1011 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +02001012 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001013 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001014 enum pipe pipe;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +02001015 bool has_fbc;
Ville Syrjäläa38189c2018-05-18 19:21:59 +03001016 bool has_ccs;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03001017 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -03001018
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03001019 struct {
1020 u32 base, cntl, size;
1021 } cursor;
1022
Matt Roper8e7d6882015-01-21 16:35:41 -08001023 /*
1024 * NOTE: Do not place new plane state fields here (e.g., when adding
1025 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001026 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -08001027 */
1028
Ville Syrjäläddd57132018-09-07 18:24:02 +03001029 unsigned int (*max_stride)(struct intel_plane *plane,
1030 u32 pixel_format, u64 modifier,
1031 unsigned int rotation);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001032 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001033 const struct intel_crtc_state *crtc_state,
1034 const struct intel_plane_state *plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001035 void (*update_slave)(struct intel_plane *plane,
1036 const struct intel_crtc_state *crtc_state,
1037 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001038 void (*disable_plane)(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02001039 const struct intel_crtc_state *crtc_state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001040 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03001041 int (*check_plane)(struct intel_crtc_state *crtc_state,
1042 struct intel_plane_state *plane_state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001043};
1044
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001045struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +01001046 u16 fifo_size;
1047 u16 max_wm;
1048 u8 default_wm;
1049 u8 guard_size;
1050 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001051};
1052
1053struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +01001054 bool is_desktop : 1;
1055 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +01001056 u16 fsb_freq;
1057 u16 mem_freq;
1058 u16 display_sr;
1059 u16 display_hpll_disable;
1060 u16 cursor_sr;
1061 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001062};
1063
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001064#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001065#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001066#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +08001067#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +01001068#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001069#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001070#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -08001071#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Daniel Stonea268bcd2018-05-18 15:30:08 +01001072#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08001073
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001074struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001075 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001076 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001077 struct {
1078 enum drm_dp_dual_mode_type type;
1079 int max_tmds_clock;
1080 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001081 bool has_hdmi_sink;
1082 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001083 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301084 struct intel_connector *attached_connector;
Neil Armstrong9c229122018-07-04 17:08:17 +02001085 struct cec_notifier *cec_notifier;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001086};
1087
Dave Airlie0e32b392014-05-02 14:02:48 +10001088struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001089#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001090
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301091/*
1092 * enum link_m_n_set:
1093 * When platform provides two set of M_N registers for dp, we can
1094 * program them and switch between them incase of DRRS.
1095 * But When only one such register is provided, we have to program the
1096 * required divider value on that registers itself based on the DRRS state.
1097 *
1098 * M1_N1 : Program dp_m_n on M1_N1 registers
1099 * dp_m2_n2 on M2_N2 registers (If supported)
1100 *
1101 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1102 * M2_N2 registers are not supported
1103 */
1104
1105enum link_m_n_set {
1106 /* Sets the m1_n1 and m2_n2 */
1107 M1_N1 = 0,
1108 M2_N2
1109};
1110
Manasi Navarec1617ab2016-12-09 16:22:50 -08001111struct intel_dp_compliance_data {
1112 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001113 uint8_t video_pattern;
1114 uint16_t hdisplay, vdisplay;
1115 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001116};
1117
1118struct intel_dp_compliance {
1119 unsigned long test_type;
1120 struct intel_dp_compliance_data test_data;
1121 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001122 int test_link_rate;
1123 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001124};
1125
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001126struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001127 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001128 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001129 int link_rate;
1130 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301131 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001132 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001133 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001134 bool has_audio;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001135 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001136 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001137 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001138 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001139 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Manasi Navare93ac0922018-10-30 17:19:19 -07001140 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
Anusha Srivatsa08cadae2018-11-01 21:14:54 -07001141 u8 fec_capable;
Jani Nikula55cfc582017-03-28 17:59:04 +03001142 /* source rates */
1143 int num_source_rates;
1144 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001145 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1146 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001147 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001148 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001149 /* intersection of source and sink rates */
1150 int num_common_rates;
1151 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001152 /* Max lane count for the current link */
1153 int max_link_lane_count;
1154 /* Max rate for the current link */
1155 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001156 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001157 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001158 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001159 uint8_t train_set[4];
1160 int panel_power_up_delay;
1161 int panel_power_down_delay;
1162 int panel_power_cycle_delay;
1163 int backlight_on_delay;
1164 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001165 struct delayed_work panel_vdd_work;
1166 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001167 unsigned long last_power_on;
1168 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001169 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001170
Clint Taylor01527b32014-07-07 13:01:46 -07001171 struct notifier_block edp_notifier;
1172
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001173 /*
1174 * Pipe whose power sequencer is currently locked into
1175 * this port. Only relevant on VLV/CHV.
1176 */
1177 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001178 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001179 * Pipe currently driving the port. Used for preventing
1180 * the use of the PPS for any pipe currentrly driving
1181 * external DP as that will mess things up on VLV.
1182 */
1183 enum pipe active_pipe;
1184 /*
Imre Deak78597992016-06-16 16:37:20 +03001185 * Set if the sequencer may be reset due to a power transition,
1186 * requiring a reinitialization. Only relevant on BXT.
1187 */
1188 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001189 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001190
Dave Airlie0e32b392014-05-02 14:02:48 +10001191 bool can_mst; /* this port supports mst */
1192 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001193 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001194 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001195 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001196
Dave Airlie0e32b392014-05-02 14:02:48 +10001197 /* mst connector list */
1198 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1199 struct drm_dp_mst_topology_mgr mst_mgr;
1200
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001201 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001202 /*
1203 * This function returns the value we have to program the AUX_CTL
1204 * register with to kick off an AUX transaction.
1205 */
1206 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
Damien Lespiau153b1102014-01-21 13:37:15 +00001207 int send_bytes,
1208 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001209
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001210 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1211 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1212
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001213 /* This is called before a link training is starterd */
1214 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1215
Todd Previtec5d5ab72015-04-15 08:38:38 -07001216 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001217 struct intel_dp_compliance compliance;
Manasi Navaree845f092018-12-05 16:54:07 -08001218
1219 /* Display stream compression testing */
1220 bool force_dsc_en;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001221};
1222
Shashank Sharma96e35592018-10-12 11:53:10 +05301223enum lspcon_vendor {
1224 LSPCON_VENDOR_MCA,
1225 LSPCON_VENDOR_PARADE
1226};
1227
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301228struct intel_lspcon {
1229 bool active;
1230 enum drm_lspcon_mode mode;
Shashank Sharma96e35592018-10-12 11:53:10 +05301231 enum lspcon_vendor vendor;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301232};
1233
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001234struct intel_digital_port {
1235 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001236 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001237 struct intel_dp dp;
1238 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301239 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001240 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001241 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001242 uint8_t max_lanes;
Imre Deak563d22a2018-11-01 16:04:21 +02001243 /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
1244 enum aux_ch aux_ch;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001245 enum intel_display_power_domain ddi_io_power_domain;
Imre Deakf6bff602018-12-14 20:27:02 +02001246 bool tc_legacy_port:1;
Paulo Zanoni60755462018-07-24 17:28:10 -07001247 enum tc_port_type tc_type;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001248
Ville Syrjälä790ea702018-09-20 21:51:36 +03001249 void (*write_infoframe)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001250 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001251 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001252 const void *frame, ssize_t len);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001253 void (*set_infoframes)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001254 bool enable,
1255 const struct intel_crtc_state *crtc_state,
1256 const struct drm_connector_state *conn_state);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001257 bool (*infoframe_enabled)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001258 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001259};
1260
Dave Airlie0e32b392014-05-02 14:02:48 +10001261struct intel_dp_mst_encoder {
1262 struct intel_encoder base;
1263 enum pipe pipe;
1264 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001265 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001266};
1267
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001268static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001269vlv_dport_to_channel(struct intel_digital_port *dport)
1270{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001271 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001272 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001273 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001274 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001275 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001276 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001277 default:
1278 BUG();
1279 }
1280}
1281
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001282static inline enum dpio_phy
1283vlv_dport_to_phy(struct intel_digital_port *dport)
1284{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001285 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001286 case PORT_B:
1287 case PORT_C:
1288 return DPIO_PHY0;
1289 case PORT_D:
1290 return DPIO_PHY1;
1291 default:
1292 BUG();
1293 }
1294}
1295
1296static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001297vlv_pipe_to_channel(enum pipe pipe)
1298{
1299 switch (pipe) {
1300 case PIPE_A:
1301 case PIPE_C:
1302 return DPIO_CH0;
1303 case PIPE_B:
1304 return DPIO_CH1;
1305 default:
1306 BUG();
1307 }
1308}
1309
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001310static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001311intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001312{
Chris Wilsonf875c152010-09-09 15:44:14 +01001313 return dev_priv->pipe_to_crtc_mapping[pipe];
1314}
1315
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001316static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001317intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001318{
Chris Wilson417ae142011-01-19 15:04:42 +00001319 return dev_priv->plane_to_crtc_mapping[plane];
1320}
1321
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001322struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001323 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001324};
Daniel Vetterb9805142012-08-31 17:37:33 +02001325
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001326static inline struct intel_encoder *
1327intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001328{
1329 return to_intel_connector(connector)->encoder;
1330}
1331
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001332static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1333{
1334 switch (encoder->type) {
1335 case INTEL_OUTPUT_DDI:
1336 case INTEL_OUTPUT_DP:
1337 case INTEL_OUTPUT_EDP:
1338 case INTEL_OUTPUT_HDMI:
1339 return true;
1340 default:
1341 return false;
1342 }
1343}
1344
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001345static inline struct intel_digital_port *
1346enc_to_dig_port(struct drm_encoder *encoder)
1347{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001348 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1349
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001350 if (intel_encoder_is_dig_port(intel_encoder))
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001351 return container_of(encoder, struct intel_digital_port,
1352 base.base);
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001353 else
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001354 return NULL;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001355}
1356
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05301357static inline struct intel_digital_port *
1358conn_to_dig_port(struct intel_connector *connector)
1359{
1360 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
1361}
1362
Dave Airlie0e32b392014-05-02 14:02:48 +10001363static inline struct intel_dp_mst_encoder *
1364enc_to_mst(struct drm_encoder *encoder)
1365{
1366 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1367}
1368
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001369static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1370{
1371 return &enc_to_dig_port(encoder)->dp;
1372}
1373
Ville Syrjälä14aa5212018-07-05 19:43:50 +03001374static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1375{
1376 switch (encoder->type) {
1377 case INTEL_OUTPUT_DP:
1378 case INTEL_OUTPUT_EDP:
1379 return true;
1380 case INTEL_OUTPUT_DDI:
1381 /* Skip pure HDMI/DVI DDI encoders */
1382 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1383 default:
1384 return false;
1385 }
1386}
1387
Shashank Sharma06c812d2018-10-12 11:53:11 +05301388static inline struct intel_lspcon *
1389enc_to_intel_lspcon(struct drm_encoder *encoder)
1390{
1391 return &enc_to_dig_port(encoder)->lspcon;
1392}
1393
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001394static inline struct intel_digital_port *
1395dp_to_dig_port(struct intel_dp *intel_dp)
1396{
1397 return container_of(intel_dp, struct intel_digital_port, dp);
1398}
1399
Imre Deakdd75f6d2016-11-21 21:15:05 +02001400static inline struct intel_lspcon *
1401dp_to_lspcon(struct intel_dp *intel_dp)
1402{
1403 return &dp_to_dig_port(intel_dp)->lspcon;
1404}
1405
Rodrigo Vivide25eb72018-08-27 15:30:20 -07001406static inline struct drm_i915_private *
1407dp_to_i915(struct intel_dp *intel_dp)
1408{
1409 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1410}
1411
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001412static inline struct intel_digital_port *
1413hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1414{
1415 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001416}
1417
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001418static inline struct intel_plane_state *
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001419intel_atomic_get_plane_state(struct intel_atomic_state *state,
1420 struct intel_plane *plane)
1421{
1422 struct drm_plane_state *ret =
1423 drm_atomic_get_plane_state(&state->base, &plane->base);
1424
1425 if (IS_ERR(ret))
1426 return ERR_CAST(ret);
1427
1428 return to_intel_plane_state(ret);
1429}
1430
1431static inline struct intel_plane_state *
1432intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
1433 struct intel_plane *plane)
1434{
1435 return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
1436 &plane->base));
1437}
1438
1439static inline struct intel_plane_state *
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001440intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1441 struct intel_plane *plane)
1442{
1443 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1444 &plane->base));
1445}
1446
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001447static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001448intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1449 struct intel_crtc *crtc)
1450{
1451 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1452 &crtc->base));
1453}
1454
1455static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001456intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1457 struct intel_crtc *crtc)
1458{
1459 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1460 &crtc->base));
1461}
1462
Daniel Vetter47339cd2014-09-30 10:56:46 +02001463/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001464bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001465 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001466bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001467 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001468 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001469void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1470 enum pipe pipe);
1471void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001472 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001473void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1474void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001475
1476/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001477void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1478void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301479void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1480void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Oscar Mateod02b98b2018-04-05 17:00:50 +03001481void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001482void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001483void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1484void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001485
1486static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1487 u32 mask)
1488{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001489 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001490}
1491
Daniel Vetterb9632912014-09-30 10:56:44 +02001492void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1493void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001494static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1495{
1496 /*
1497 * We only use drm_irq_uninstall() at unload and VT switch, so
1498 * this is the only thing we need to check.
1499 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001500 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001501}
1502
Ville Syrjäläa225f072014-04-29 13:35:45 +03001503int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001504void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001505 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001506void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001507 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301508void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1509void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1510void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001511
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001512/* intel_crt.c */
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001513bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1514 i915_reg_t adpa_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001515void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001516void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001517
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001518/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001519void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001520 const struct intel_crtc_state *old_crtc_state,
1521 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001522void hsw_fdi_link_train(struct intel_crtc *crtc,
1523 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001524void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001525bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001526void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Clint Taylor90c3e212018-07-10 13:02:05 -07001527void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001528void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1529void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001530void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001531void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001532bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001533void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001534 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001535
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001536void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1537 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001538void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1539 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001540u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001541uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001542u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Ville Syrjälä4718a362018-05-17 20:03:06 +03001543u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1544 u8 voltage_swing);
Sean Paul23201752018-01-08 14:55:42 -05001545int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1546 bool enable);
Imre Deak70332ac2018-11-01 16:04:27 +02001547void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
Vandita Kulkarni8327af22018-11-29 16:12:23 +02001548int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1549 enum intel_dpll_id pll_id);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001550
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001551unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001552 int color_plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001553
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001554/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001555void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001556void intel_audio_codec_enable(struct intel_encoder *encoder,
1557 const struct intel_crtc_state *crtc_state,
1558 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001559void intel_audio_codec_disable(struct intel_encoder *encoder,
1560 const struct intel_crtc_state *old_crtc_state,
1561 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001562void i915_audio_component_init(struct drm_i915_private *dev_priv);
1563void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301564void intel_audio_init(struct drm_i915_private *dev_priv);
1565void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001566
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001567/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001568int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001569void skl_init_cdclk(struct drm_i915_private *dev_priv);
1570void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001571void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1572void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001573void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1574void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001575void icl_init_cdclk(struct drm_i915_private *dev_priv);
1576void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001577void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1578void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1579void intel_update_cdclk(struct drm_i915_private *dev_priv);
1580void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001581bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001582 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001583bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1584 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001585void intel_set_cdclk(struct drm_i915_private *dev_priv,
1586 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001587void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1588 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001589
Daniel Vetterb680c372014-09-19 18:27:27 +02001590/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001591void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1592void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001593enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001594int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001595int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1596 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001597int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1598 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001599void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1600void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001601void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001602unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001603 const struct intel_plane_state *state,
1604 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001605void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001606 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001607unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001608bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001609void intel_mark_busy(struct drm_i915_private *dev_priv);
1610void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001611int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001612void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001613void intel_encoder_destroy(struct drm_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001614struct drm_display_mode *
1615intel_encoder_current_mode(struct intel_encoder *encoder);
Mahesh Kumar176597a2018-10-04 14:20:43 +05301616bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoniac213c12018-05-21 17:25:37 -07001617bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1618enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1619 enum port port);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001620int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1621 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001622enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1623 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001624static inline bool
1625intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1626 enum intel_output_type type)
1627{
1628 return crtc_state->output_types & (1 << type);
1629}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001630static inline bool
1631intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1632{
1633 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001634 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001635 (1 << INTEL_OUTPUT_DP_MST) |
1636 (1 << INTEL_OUTPUT_EDP));
1637}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001638static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001639intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001640{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001641 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001642}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001643static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001644intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001645{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001646 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001647
1648 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001649 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001650}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001651
1652u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1653
Paulo Zanoni87440422013-09-24 15:48:31 -03001654int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001655void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001656 struct intel_digital_port *dport,
1657 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001658int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001659 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001660 struct intel_load_detect_pipe *old,
1661 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001662void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001663 struct intel_load_detect_pipe *old,
1664 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001665struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001666intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03001667 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001668 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001669 unsigned long *out_flags);
1670void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001671struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001672intel_framebuffer_create(struct drm_i915_gem_object *obj,
1673 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001674int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001675 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001676void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001677 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001678int intel_plane_atomic_get_property(struct drm_plane *plane,
1679 const struct drm_plane_state *state,
1680 struct drm_property *property,
1681 uint64_t *val);
1682int intel_plane_atomic_set_property(struct drm_plane *plane,
1683 struct drm_plane_state *state,
1684 struct drm_property *property,
1685 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001686int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1687 struct drm_crtc_state *crtc_state,
1688 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001689 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001690
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001691void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1692 enum pipe pipe);
1693
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001694int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001695 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001696void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001697int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001698
Daniel Vetter716c2e52014-06-25 22:02:02 +03001699/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001700void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1701 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001702void assert_pll(struct drm_i915_private *dev_priv,
1703 enum pipe pipe, bool state);
1704#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1705#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001706void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1707#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1708#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001709void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1710 enum pipe pipe, bool state);
1711#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1712#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001713void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001714#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1715#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Chris Wilsonc0336662016-05-06 15:40:21 +01001716void intel_prepare_reset(struct drm_i915_private *dev_priv);
1717void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001718void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1719void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001720void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301721void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1722void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001723void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001724unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna3e689282018-10-29 15:14:10 -07001725void skl_enable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001726void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001727 struct intel_crtc_state *pipe_config);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02001728void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
1729 enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001730int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001731bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001732 struct dpll *best_clock);
1733int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001734
Ville Syrjälä525b9312016-10-31 22:37:02 +02001735bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001736bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001737void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1738void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001739enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Imre Deak337837a2018-11-01 16:04:23 +02001740enum intel_display_power_domain
1741intel_aux_power_domain(struct intel_digital_port *dig_port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001742void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001743 struct intel_crtc_state *pipe_config);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001744void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1745 struct intel_crtc_state *crtc_state);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001746
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02001747u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001748int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03001749int skl_max_scale(const struct intel_crtc_state *crtc_state,
1750 u32 pixel_format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001751
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001752static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1753{
1754 return i915_ggtt_offset(state->vma);
1755}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001756
James Ausmus4036c782017-11-13 10:11:28 -08001757u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1758 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001759u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1760 const struct intel_plane_state *plane_state);
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001761u32 glk_color_ctl(const struct intel_plane_state *plane_state);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03001762u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1763 int plane);
Ville Syrjälä73266592018-09-07 18:24:11 +03001764int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001765int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Mahesh Kumarddf34312018-04-09 09:11:03 +05301766int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
Ville Syrjäläddd57132018-09-07 18:24:02 +03001767unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1768 u32 pixel_format, u64 modifier,
1769 unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001770
Jani Nikula360fa662018-10-10 10:52:04 +03001771/* intel_connector.c */
Jani Nikula1c213482018-10-10 10:52:05 +03001772int intel_connector_init(struct intel_connector *connector);
1773struct intel_connector *intel_connector_alloc(void);
1774void intel_connector_free(struct intel_connector *connector);
1775void intel_connector_destroy(struct drm_connector *connector);
1776int intel_connector_register(struct drm_connector *connector);
1777void intel_connector_unregister(struct drm_connector *connector);
1778void intel_connector_attach_encoder(struct intel_connector *connector,
1779 struct intel_encoder *encoder);
1780bool intel_connector_get_hw_state(struct intel_connector *connector);
Jani Nikula046c9bc2018-10-16 17:50:44 +03001781enum pipe intel_connector_get_pipe(struct intel_connector *connector);
Jani Nikula360fa662018-10-10 10:52:04 +03001782int intel_connector_update_modes(struct drm_connector *connector,
1783 struct edid *edid);
1784int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1785void intel_attach_force_audio_property(struct drm_connector *connector);
1786void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1787void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1788
Daniel Vettereb805622015-05-04 14:58:44 +02001789/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001790void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001791void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001792void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001793void intel_csr_ucode_suspend(struct drm_i915_private *);
1794void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001795
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001796/* intel_dp.c */
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001797bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1798 i915_reg_t dp_reg, enum port port,
1799 enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001800bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1801 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001802bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1803 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001804void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001805 int link_rate, uint8_t lane_count,
1806 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001807int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1808 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001809void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001810void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001811int intel_dp_retrain_link(struct intel_encoder *encoder,
1812 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001813void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Gaurav K Singh22792982018-11-28 12:26:17 -08001814void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
1815 const struct intel_crtc_state *crtc_state,
1816 bool enable);
Imre Deakbf93ba62016-04-18 10:04:21 +03001817void intel_dp_encoder_reset(struct drm_encoder *encoder);
1818void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001819void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
Lyude Paul204474a2019-01-15 15:08:00 -05001820int intel_dp_compute_config(struct intel_encoder *encoder,
1821 struct intel_crtc_state *pipe_config,
1822 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001823bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001824bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001825enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1826 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001827void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1828 const struct drm_connector_state *conn_state);
1829void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001830void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001831void intel_edp_panel_on(struct intel_dp *intel_dp);
1832void intel_edp_panel_off(struct intel_dp *intel_dp);
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001833void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
1834void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001835int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001836int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001837int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001838void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001839void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001840uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001841void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001842void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001843 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001844void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001845 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001846void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1847 unsigned int frontbuffer_bits);
1848void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1849 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001850
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001851void
1852intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1853 uint8_t dp_train_pat);
1854void
1855intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1856void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1857uint8_t
1858intel_dp_voltage_max(struct intel_dp *intel_dp);
1859uint8_t
1860intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1861void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1862 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001863bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Manasi Navare2edd5322018-06-11 15:26:55 -07001864bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001865bool
1866intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
Manasi Navared9218c82018-10-30 17:19:21 -07001867uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count,
1868 int mode_clock, int mode_hdisplay);
1869uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
1870 int mode_hdisplay);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001871
Gaurav K Singh168243c2018-11-29 11:38:27 -08001872/* intel_vdsc.c */
1873int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
1874 struct intel_crtc_state *pipe_config);
Manasi Navarea24c62f2018-11-28 12:26:24 -08001875enum intel_display_power_domain
1876intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
Gaurav K Singh168243c2018-11-29 11:38:27 -08001877
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001878static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1879{
1880 return ~((1 << lane_count) - 1) & 0xf;
1881}
1882
Imre Deak24e807e2016-10-24 19:33:28 +03001883bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001884int intel_dp_link_required(int pixel_clock, int bpp);
1885int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001886bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001887void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
1888 struct intel_digital_port *dig_port);
Imre Deak24e807e2016-10-24 19:33:28 +03001889
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001890/* intel_dp_aux_backlight.c */
1891int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1892
Dave Airlie0e32b392014-05-02 14:02:48 +10001893/* intel_dp_mst.c */
1894int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1895void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Jani Nikulaca3589c2018-07-05 16:25:07 +03001896/* vlv_dsi.c */
Jani Nikulae5186342018-07-05 16:25:08 +03001897void vlv_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001898
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +02001899/* icl_dsi.c */
1900void icl_dsi_init(struct drm_i915_private *dev_priv);
1901
Jani Nikula90198352016-04-26 16:14:25 +03001902/* intel_dsi_dcs_backlight.c */
1903int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001904
1905/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001906void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001907/* intel_hotplug.c */
1908void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001909bool intel_encoder_hotplug(struct intel_encoder *encoder,
1910 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001911
Daniel Vetter0632fef2013-10-08 17:44:49 +02001912/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001913#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001914extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001915extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001916extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1917extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001918extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001919extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1920extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001921#else
1922static inline int intel_fbdev_init(struct drm_device *dev)
1923{
1924 return 0;
1925}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001926
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001927static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001928{
1929}
1930
Daniel Vetter4f256d82017-07-15 00:46:55 +02001931static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1932{
1933}
1934
1935static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001936{
1937}
1938
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001939static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001940{
1941}
1942
Jani Nikulad9c409d2016-10-04 10:53:48 +03001943static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1944{
1945}
1946
Daniel Vetter0632fef2013-10-08 17:44:49 +02001947static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001948{
1949}
1950#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001951
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001952/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001953void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001954 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001955bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001956void intel_fbc_pre_update(struct intel_crtc *crtc,
1957 struct intel_crtc_state *crtc_state,
1958 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001959void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001960void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001961void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001962void intel_fbc_enable(struct intel_crtc *crtc,
1963 struct intel_crtc_state *crtc_state,
1964 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001965void intel_fbc_disable(struct intel_crtc *crtc);
1966void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001967void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1968 unsigned int frontbuffer_bits,
1969 enum fb_op_origin origin);
1970void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001971 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001972void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001973void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001974int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001975
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001976/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001977void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1978 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001979void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1980 struct intel_connector *intel_connector);
1981struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Lyude Paul204474a2019-01-15 15:08:00 -05001982int intel_hdmi_compute_config(struct intel_encoder *encoder,
1983 struct intel_crtc_state *pipe_config,
1984 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001985bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301986 struct drm_connector *connector,
1987 bool high_tmds_clock_ratio,
1988 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001989void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001990void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001991
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001992/* intel_lvds.c */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001993bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1994 i915_reg_t lvds_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001995void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001996struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001997bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001998
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001999/* intel_overlay.c */
José Roberto de Souza58db08a72018-11-07 16:16:47 -08002000void intel_overlay_setup(struct drm_i915_private *dev_priv);
2001void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002002int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01002003int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
2004 struct drm_file *file_priv);
2005int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
2006 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02002007void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002008
2009
2010/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03002011int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05302012 struct drm_display_mode *fixed_mode,
2013 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03002014void intel_panel_fini(struct intel_panel *panel);
2015void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
2016 struct drm_display_mode *adjusted_mode);
2017void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002018 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002019 int fitting_mode);
2020void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002021 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002022 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02002023void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03002024 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01002025int intel_panel_setup_backlight(struct drm_connector *connector,
2026 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002027void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
2028 const struct drm_connector_state *conn_state);
2029void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Vandana Kannanec9ed192013-12-10 13:37:36 +05302030extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02002031 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05302032 struct drm_display_mode *fixed_mode,
2033 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002034
2035#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002036int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002037void intel_backlight_device_unregister(struct intel_connector *connector);
2038#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01002039static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002040{
2041 return 0;
2042}
Chris Wilsone63d87c2016-06-17 11:40:34 +01002043static inline void intel_backlight_device_unregister(struct intel_connector *connector)
2044{
2045}
2046#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02002047
Sean Paulee5e5e72018-01-08 14:55:39 -05002048/* intel_hdcp.c */
2049void intel_hdcp_atomic_check(struct drm_connector *connector,
2050 struct drm_connector_state *old_state,
2051 struct drm_connector_state *new_state);
2052int intel_hdcp_init(struct intel_connector *connector,
2053 const struct intel_hdcp_shim *hdcp_shim);
2054int intel_hdcp_enable(struct intel_connector *connector);
2055int intel_hdcp_disable(struct intel_connector *connector);
2056int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05302057bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05302058bool intel_hdcp_capable(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002059
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002060/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08002061#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08002062void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002063void intel_psr_enable(struct intel_dp *intel_dp,
2064 const struct intel_crtc_state *crtc_state);
2065void intel_psr_disable(struct intel_dp *intel_dp,
2066 const struct intel_crtc_state *old_crtc_state);
Maarten Lankhorstc44301f2018-08-09 16:21:01 +02002067int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
2068 struct drm_modeset_acquire_ctx *ctx,
2069 u64 value);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002070void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08002071 unsigned frontbuffer_bits,
2072 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002073void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07002074 unsigned frontbuffer_bits,
2075 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002076void intel_psr_init(struct drm_i915_private *dev_priv);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03002077void intel_psr_compute_config(struct intel_dp *intel_dp,
2078 struct intel_crtc_state *crtc_state);
Dhinakaran Pandiyan1aeb1b52018-08-21 15:11:56 -07002079void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -07002080void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
José Roberto de Souzacc3054f2018-06-26 13:16:41 -07002081void intel_psr_short_pulse(struct intel_dp *intel_dp);
Dhinakaran Pandiyan63ec1322018-08-21 15:11:54 -07002082int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
2083 u32 *out_value);
José Roberto de Souza2f8e7ea2018-11-21 14:54:37 -08002084bool intel_psr_enabled(struct intel_dp *intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002085
Jani Nikula593a21a2018-10-16 17:42:27 +03002086/* intel_quirks.c */
Jani Nikula27a981b2018-10-17 12:35:39 +03002087void intel_init_quirks(struct drm_i915_private *dev_priv);
Jani Nikula593a21a2018-10-16 17:42:27 +03002088
Daniel Vetter9c065a72014-09-30 10:56:38 +02002089/* intel_runtime_pm.c */
Chris Wilsonbd780f32019-01-14 14:21:09 +00002090void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002091int intel_power_domains_init(struct drm_i915_private *);
Imre Deakf28ec6f2018-08-06 12:58:37 +03002092void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002093void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
Imre Deak48a287e2018-08-06 12:58:35 +03002094void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
Animesh Manna3e689282018-10-29 15:14:10 -07002095void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2096void icl_display_core_uninit(struct drm_i915_private *dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03002097void intel_power_domains_enable(struct drm_i915_private *dev_priv);
2098void intel_power_domains_disable(struct drm_i915_private *dev_priv);
2099
2100enum i915_drm_suspend_mode {
2101 I915_DRM_SUSPEND_IDLE,
2102 I915_DRM_SUSPEND_MEM,
2103 I915_DRM_SUSPEND_HIBERNATE,
2104};
2105
2106void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
2107 enum i915_drm_suspend_mode);
2108void intel_power_domains_resume(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002109void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2110void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002111void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03002112void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002113void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00002114const char *
2115intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002116
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002117bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2118 enum intel_display_power_domain domain);
2119bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2120 enum intel_display_power_domain domain);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00002121intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
Imre Deak09731282016-02-17 14:17:42 +02002122 enum intel_display_power_domain domain);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00002123intel_wakeref_t
2124intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
2125 enum intel_display_power_domain domain);
2126void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
2127 enum intel_display_power_domain domain);
2128#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002129void intel_display_power_put(struct drm_i915_private *dev_priv,
Chris Wilson0e6e0be2019-01-14 14:21:24 +00002130 enum intel_display_power_domain domain,
2131 intel_wakeref_t wakeref);
2132#else
2133#define intel_display_power_put(i915, domain, wakeref) \
2134 intel_display_power_put_unchecked(i915, domain)
2135#endif
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05302136void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
2137 u8 req_slices);
Imre Deakda5827c2015-12-15 20:10:33 +02002138
2139static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002140assert_rpm_device_not_suspended(struct drm_i915_private *i915)
Imre Deakda5827c2015-12-15 20:10:33 +02002141{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002142 WARN_ONCE(i915->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02002143 "Device suspended during HW access\n");
2144}
2145
2146static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002147assert_rpm_wakelock_held(struct drm_i915_private *i915)
Imre Deakda5827c2015-12-15 20:10:33 +02002148{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002149 assert_rpm_device_not_suspended(i915);
2150 WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00002151 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02002152}
2153
Imre Deak1f814da2015-12-16 02:52:19 +02002154/**
2155 * disable_rpm_wakeref_asserts - disable the RPM assert checks
Chris Wilsonbd780f32019-01-14 14:21:09 +00002156 * @i915: i915 device instance
Imre Deak1f814da2015-12-16 02:52:19 +02002157 *
2158 * This function disable asserts that check if we hold an RPM wakelock
2159 * reference, while keeping the device-not-suspended checks still enabled.
2160 * It's meant to be used only in special circumstances where our rule about
2161 * the wakelock refcount wrt. the device power state doesn't hold. According
2162 * to this rule at any point where we access the HW or want to keep the HW in
2163 * an active state we must hold an RPM wakelock reference acquired via one of
2164 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
2165 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
2166 * forcewake release timer, and the GPU RPS and hangcheck works. All other
2167 * users should avoid using this function.
2168 *
2169 * Any calls to this function must have a symmetric call to
2170 * enable_rpm_wakeref_asserts().
2171 */
2172static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002173disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
Imre Deak1f814da2015-12-16 02:52:19 +02002174{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002175 atomic_inc(&i915->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002176}
2177
2178/**
2179 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
Chris Wilsonbd780f32019-01-14 14:21:09 +00002180 * @i915: i915 device instance
Imre Deak1f814da2015-12-16 02:52:19 +02002181 *
2182 * This function re-enables the RPM assert checks after disabling them with
2183 * disable_rpm_wakeref_asserts. It's meant to be used only in special
2184 * circumstances otherwise its use should be avoided.
2185 *
2186 * Any calls to this function must have a symmetric call to
2187 * disable_rpm_wakeref_asserts().
2188 */
2189static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002190enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
Imre Deak1f814da2015-12-16 02:52:19 +02002191{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002192 atomic_dec(&i915->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002193}
2194
Chris Wilson16e4dd032019-01-14 14:21:10 +00002195intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
2196intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
2197intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);
2198
Chris Wilsond4225a52019-01-14 14:21:23 +00002199#define with_intel_runtime_pm(i915, wf) \
2200 for ((wf) = intel_runtime_pm_get(i915); (wf); \
2201 intel_runtime_pm_put((i915), (wf)), (wf) = 0)
2202
2203#define with_intel_runtime_pm_if_in_use(i915, wf) \
2204 for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
2205 intel_runtime_pm_put((i915), (wf)), (wf) = 0)
2206
Chris Wilson16e4dd032019-01-14 14:21:10 +00002207void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
2208#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2209void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
2210#else
2211#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
2212#endif
Chris Wilsonbd780f32019-01-14 14:21:09 +00002213
2214#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2215void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
2216 struct drm_printer *p);
2217#else
2218static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
2219 struct drm_printer *p)
2220{
2221}
2222#endif
Daniel Vetter9c065a72014-09-30 10:56:38 +02002223
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002224void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2225 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002226bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2227 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002228
2229
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002230/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002231void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02002232void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002233int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02002234void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02002235void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02002236void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00002237void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002238void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2239void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01002240void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01002241void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002242void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2243void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002244void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2245void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00002246void gen6_rps_busy(struct drm_i915_private *dev_priv);
2247void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002248void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002249void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002250void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
2251void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
2252void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
2253void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002254void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
2255 struct skl_ddb_entry *ddb_y,
2256 struct skl_ddb_entry *ddb_uv);
Damien Lespiau08db6652014-11-04 17:06:52 +00002257void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2258 struct skl_ddb_allocation *ddb /* out */);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002259void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002260 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002261void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002262void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002263bool intel_can_enable_sagv(struct drm_atomic_state *state);
2264int intel_enable_sagv(struct drm_i915_private *dev_priv);
2265int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002266bool skl_wm_level_equals(const struct skl_wm_level *l1,
2267 const struct skl_wm_level *l2);
Ville Syrjälä53cc68802018-11-01 17:05:59 +02002268bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
2269 const struct skl_ddb_entry entries[],
2270 int num_entries, int ignore_idx);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002271void skl_write_plane_wm(struct intel_plane *plane,
2272 const struct intel_crtc_state *crtc_state);
2273void skl_write_cursor_wm(struct intel_plane *plane,
2274 const struct intel_crtc_state *crtc_state);
Matt Ropered4a6a72016-02-23 17:20:13 -08002275bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302276int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2277 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302278void intel_init_ipc(struct drm_i915_private *dev_priv);
2279void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002280
2281/* intel_sdvo.c */
Ville Syrjälä76203462018-05-14 20:24:21 +03002282bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2283 i915_reg_t sdvo_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002284bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002285 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002286
2287
2288/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002289int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2290 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002291struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002292 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002293int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2294 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002295void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2296void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03002297int intel_plane_check_stride(const struct intel_plane_state *plane_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03002298int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
Ville Syrjälä25721f82018-09-07 18:24:12 +03002299int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
Ville Syrjäläb7c80602018-10-05 15:58:15 +03002300struct intel_plane *
2301skl_universal_plane_create(struct drm_i915_private *dev_priv,
2302 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002303
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02002304static inline bool icl_is_nv12_y_plane(enum plane_id id)
2305{
2306 /* Don't need to do a gen check, these planes are only available on gen11 */
2307 if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
2308 return true;
2309
2310 return false;
2311}
2312
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02002313static inline bool icl_is_hdr_plane(struct intel_plane *plane)
2314{
2315 if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
2316 return false;
2317
2318 return plane->id < PLANE_SPRITE2;
2319}
2320
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002321/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002322void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002323
Matt Roperea2c67b2014-12-23 10:41:52 -08002324/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002325int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2326 const struct drm_connector_state *state,
2327 struct drm_property *property,
2328 uint64_t *val);
2329int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2330 struct drm_connector_state *state,
2331 struct drm_property *property,
2332 uint64_t val);
2333int intel_digital_connector_atomic_check(struct drm_connector *conn,
2334 struct drm_connector_state *new_state);
2335struct drm_connector_state *
2336intel_digital_connector_duplicate_state(struct drm_connector *connector);
2337
Matt Roper13568372015-01-21 16:35:47 -08002338struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2339void intel_crtc_destroy_state(struct drm_crtc *crtc,
2340 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002341struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2342void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002343
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002344static inline struct intel_crtc_state *
2345intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2346 struct intel_crtc *crtc)
2347{
2348 struct drm_crtc_state *crtc_state;
2349 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2350 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002351 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002352
2353 return to_intel_crtc_state(crtc_state);
2354}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002355
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002356int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2357 struct intel_crtc *intel_crtc,
2358 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002359
2360/* intel_atomic_plane.c */
Maarten Lankhorst87b94022018-11-13 10:28:04 +01002361struct intel_plane *intel_plane_alloc(void);
2362void intel_plane_free(struct intel_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002363struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2364void intel_plane_destroy_state(struct drm_plane *plane,
2365 struct drm_plane_state *state);
2366extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjälä5f2e5112018-11-14 23:07:27 +02002367void skl_update_planes_on_crtc(struct intel_atomic_state *state,
2368 struct intel_crtc *crtc);
2369void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
2370 struct intel_crtc *crtc);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002371int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2372 struct intel_crtc_state *crtc_state,
2373 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002374 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002375
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002376/* intel_color.c */
Matt Roper302da0c2018-12-10 13:54:15 -08002377void intel_color_init(struct intel_crtc *crtc);
2378int intel_color_check(struct intel_crtc_state *crtc_state);
2379void intel_color_set_csc(struct intel_crtc_state *crtc_state);
2380void intel_color_load_luts(struct intel_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002381
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302382/* intel_lspcon.c */
2383bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302384void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002385void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Shashank Sharma7cbf19f2018-10-12 11:53:12 +05302386void lspcon_write_infoframe(struct intel_encoder *encoder,
2387 const struct intel_crtc_state *crtc_state,
2388 unsigned int type,
2389 const void *buf, ssize_t len);
Shashank Sharma06c812d2018-10-12 11:53:11 +05302390void lspcon_set_infoframes(struct intel_encoder *encoder,
2391 bool enable,
2392 const struct intel_crtc_state *crtc_state,
2393 const struct drm_connector_state *conn_state);
2394bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
2395 const struct intel_crtc_state *pipe_config);
Shashank Sharma668b6c12018-10-12 11:53:14 +05302396void lspcon_ycbcr420_config(struct drm_connector *connector,
2397 struct intel_crtc_state *crtc_state);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002398
2399/* intel_pipe_crc.c */
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002400#ifdef CONFIG_DEBUG_FS
Mahesh Kumarc0811a72018-08-21 14:08:56 +05302401int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
Mahesh Kumara8c20832018-07-13 19:29:38 +05302402int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2403 const char *source_name, size_t *values_cnt);
Mahesh Kumar260bc552018-07-13 19:29:39 +05302404const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
2405 size_t *count);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002406void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2407void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002408#else
2409#define intel_crtc_set_crc_source NULL
Mahesh Kumara8c20832018-07-13 19:29:38 +05302410#define intel_crtc_verify_crc_source NULL
Mahesh Kumar260bc552018-07-13 19:29:39 +05302411#define intel_crtc_get_crc_sources NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002412static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2413{
2414}
2415
2416static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2417{
2418}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002419#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08002420#endif /* __INTEL_DRV_H__ */