blob: c679df99d5300b6e76fadc0090e118d21a2e3395 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
50 */
Chris Wilsona54b1872017-11-24 13:00:30 +000051#define _wait_for(COND, US, Wmin, Wmax) ({ \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000052 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilsona54b1872017-11-24 13:00:30 +000053 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010054 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000055 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010056 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
58 if (COND) { \
59 ret__ = 0; \
60 break; \
61 } \
62 if (expired__) { \
63 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010064 break; \
65 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000066 usleep_range(wait__, wait__ * 2); \
67 if (wait__ < (Wmax)) \
68 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010069 } \
70 ret__; \
71})
72
Chris Wilsona54b1872017-11-24 13:00:30 +000073#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000074
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000075/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
76#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010077# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010079# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000080#endif
81
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010082#define _wait_for_atomic(COND, US, ATOMIC) \
83({ \
84 int cpu, ret, timeout = (US) * 1000; \
85 u64 base; \
86 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010087 if (!(ATOMIC)) { \
88 preempt_disable(); \
89 cpu = smp_processor_id(); \
90 } \
91 base = local_clock(); \
92 for (;;) { \
93 u64 now = local_clock(); \
94 if (!(ATOMIC)) \
95 preempt_enable(); \
96 if (COND) { \
97 ret = 0; \
98 break; \
99 } \
100 if (now - base >= timeout) { \
101 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000102 break; \
103 } \
104 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100105 if (!(ATOMIC)) { \
106 preempt_disable(); \
107 if (unlikely(cpu != smp_processor_id())) { \
108 timeout -= now - base; \
109 cpu = smp_processor_id(); \
110 base = local_clock(); \
111 } \
112 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000113 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100114 ret; \
115})
116
117#define wait_for_us(COND, US) \
118({ \
119 int ret__; \
120 BUILD_BUG_ON(!__builtin_constant_p(US)); \
121 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000122 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100123 else \
124 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000125 ret__; \
126})
127
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100128#define wait_for_atomic_us(COND, US) \
129({ \
130 BUILD_BUG_ON(!__builtin_constant_p(US)); \
131 BUILD_BUG_ON((US) > 50000); \
132 _wait_for_atomic((COND), (US), 1); \
133})
134
135#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100136
Jani Nikula49938ac2014-01-10 17:10:20 +0200137#define KHz(x) (1000 * (x))
138#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100139
Jesse Barnes79e53942008-11-07 14:24:08 -0800140/*
141 * Display related stuff
142 */
143
144/* store information about an Ixxx DVO */
145/* The i830->i865 use multiple DVOs with multiple i2cs */
146/* the i915, i945 have a single sDVO i2c bus - which is different */
147#define MAX_OUTPUTS 6
148/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800149
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530150/* Maximum cursor sizes */
151#define GEN2_CURSOR_WIDTH 64
152#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000153#define MAX_CURSOR_WIDTH 256
154#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530155
Jesse Barnes79e53942008-11-07 14:24:08 -0800156#define INTEL_I2C_BUS_DVO 1
157#define INTEL_I2C_BUS_SDVO 2
158
159/* these are outputs from the chip - integrated only
160 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200161enum intel_output_type {
162 INTEL_OUTPUT_UNUSED = 0,
163 INTEL_OUTPUT_ANALOG = 1,
164 INTEL_OUTPUT_DVO = 2,
165 INTEL_OUTPUT_SDVO = 3,
166 INTEL_OUTPUT_LVDS = 4,
167 INTEL_OUTPUT_TVOUT = 5,
168 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300169 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200170 INTEL_OUTPUT_EDP = 8,
171 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300172 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200173 INTEL_OUTPUT_DP_MST = 11,
174};
Jesse Barnes79e53942008-11-07 14:24:08 -0800175
176#define INTEL_DVO_CHIP_NONE 0
177#define INTEL_DVO_CHIP_LVDS 1
178#define INTEL_DVO_CHIP_TMDS 2
179#define INTEL_DVO_CHIP_TVOUT 4
180
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530181#define INTEL_DSI_VIDEO_MODE 0
182#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300183
Jesse Barnes79e53942008-11-07 14:24:08 -0800184struct intel_framebuffer {
185 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000186 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200187 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300188
189 /* for each plane in the normal GTT view */
190 struct {
191 unsigned int x, y;
192 } normal[2];
193 /* for each plane in the rotated GTT view */
194 struct {
195 unsigned int x, y;
196 unsigned int pitch; /* pixels */
197 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800198};
199
Chris Wilson37811fc2010-08-25 22:45:57 +0100200struct intel_fbdev {
201 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800202 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100203 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100204 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800205 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100206};
Jesse Barnes79e53942008-11-07 14:24:08 -0800207
Eric Anholt21d40d32010-03-25 11:11:14 -0700208struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100209 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200210
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200211 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700212 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200213 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700214 void (*hot_plug)(struct intel_encoder *);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300215 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
216 struct intel_crtc_state *,
217 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100218 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200219 struct intel_crtc_state *,
220 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200221 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300222 const struct intel_crtc_state *,
223 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200224 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300225 const struct intel_crtc_state *,
226 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200227 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300228 const struct intel_crtc_state *,
229 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200230 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300231 const struct intel_crtc_state *,
232 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200233 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300234 const struct intel_crtc_state *,
235 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200236 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300237 const struct intel_crtc_state *,
238 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200239 /* Read out the current hw state of this connector, returning true if
240 * the encoder is active. If the encoder is enabled it also set the pipe
241 * it is connected to in the pipe parameter. */
242 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700243 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200244 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800245 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
246 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700247 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200248 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200249 /* Returns a mask of power domains that need to be referenced as part
250 * of the hardware state readout code. */
251 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300252 /*
253 * Called during system suspend after all pending requests for the
254 * encoder are flushed (for example for DP AUX transactions) and
255 * device interrupts are disabled.
256 */
257 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800258 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500259 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200260 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700261 /* for communication with audio component; protected by av_mutex */
262 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800263};
264
Jani Nikula1d508702012-10-19 14:51:49 +0300265struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300266 struct drm_display_mode *fixed_mode;
Jim Bridedc911f52017-08-09 12:48:53 -0700267 struct drm_display_mode *alt_fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530268 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200269
270 /* backlight */
271 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200272 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200273 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300274 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200275 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200276 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300279 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530280
281 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530284 struct pwm_device *pwm;
285
Jani Nikula58c68772013-11-08 16:48:54 +0200286 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300287
Jani Nikula5507fae2015-09-14 14:03:48 +0300288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200291 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
292 void (*disable)(const struct drm_connector_state *conn_state);
293 void (*enable)(const struct intel_crtc_state *crtc_state,
294 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300295 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
296 uint32_t hz);
297 void (*power)(struct intel_connector *, bool enable);
298 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300299};
300
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800301struct intel_connector {
302 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200303 /*
304 * The fixed encoder this connector is connected to.
305 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100306 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200307
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200308 /* ACPI device id for ACPI and driver cooperation */
309 u32 acpi_device_id;
310
Daniel Vetterf0947c32012-07-02 13:10:34 +0200311 /* Reads out the current hw, returning true if the connector is enabled
312 * and active (i.e. dpms ON state). */
313 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300314
315 /* Panel info for eDP and LVDS */
316 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300317
318 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
319 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100320 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200321
322 /* since POLL and HPD connectors may use the same HPD line keep the native
323 state of connector->polled in case hotplug storm detection changes it */
324 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000325
326 void *port; /* store this opaque as its illegal to dereference it */
327
328 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300329
330 /* Work struct to schedule a uevent on link train failure */
331 struct work_struct modeset_retry_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800332};
333
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200334struct intel_digital_connector_state {
335 struct drm_connector_state base;
336
337 enum hdmi_force_audio force_audio;
338 int broadcast_rgb;
339};
340
341#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
342
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300343struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300344 /* given values */
345 int n;
346 int m1, m2;
347 int p1, p2;
348 /* derived values */
349 int dot;
350 int vco;
351 int m;
352 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300353};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300354
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200355struct intel_atomic_state {
356 struct drm_atomic_state base;
357
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200358 struct {
359 /*
360 * Logical state of cdclk (used for all scaling, watermark,
361 * etc. calculations and checks). This is computed as if all
362 * enabled crtcs were active.
363 */
364 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100365
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200366 /*
367 * Actual state of cdclk, can be different from the logical
368 * state only when all crtc's are DPMS off.
369 */
370 struct intel_cdclk_state actual;
371 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100372
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100373 bool dpll_set, modeset;
374
Matt Roper8b4a7d02016-05-12 07:06:00 -0700375 /*
376 * Does this transaction change the pipes that are active? This mask
377 * tracks which CRTC's have changed their active state at the end of
378 * the transaction (not counting the temporary disable during modesets).
379 * This mask should only be non-zero when intel_state->modeset is true,
380 * but the converse is not necessarily true; simply changing a mode may
381 * not flip the final active status of any CRTC's
382 */
383 unsigned int active_pipe_changes;
384
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100385 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300386 /* minimum acceptable cdclk for each pipe */
387 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300388 /* minimum acceptable voltage level for each pipe */
389 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100390
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200391 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800392
393 /*
394 * Current watermarks can't be trusted during hardware readout, so
395 * don't bother calculating intermediate watermarks.
396 */
397 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700398
399 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700400 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100401
402 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000403
404 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200405};
406
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300407struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800408 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300409 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000410 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800411
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200412 struct {
413 u32 offset;
414 int x, y;
415 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200416 struct {
417 u32 offset;
418 int x, y;
419 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200420
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200421 /* plane control register */
422 u32 ctl;
423
James Ausmus4036c782017-11-13 10:11:28 -0800424 /* plane color control register */
425 u32 color_ctl;
426
Matt Roper32b7eee2014-12-24 07:59:06 -0800427 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700428 * scaler_id
429 * = -1 : not using a scaler
430 * >= 0 : using a scalers
431 *
432 * plane requiring a scaler:
433 * - During check_plane, its bit is set in
434 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200435 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700436 * - scaler_id indicates the scaler it got assigned.
437 *
438 * plane doesn't require a scaler:
439 * - this can happen when scaling is no more required or plane simply
440 * got disabled.
441 * - During check_plane, corresponding bit is reset in
442 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200443 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700444 */
445 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200446
447 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300448};
449
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000450struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000451 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000452 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800453 int size;
454 u32 base;
455};
456
Chandra Kondurube41e332015-04-07 15:28:36 -0700457#define SKL_MIN_SRC_W 8
458#define SKL_MAX_SRC_W 4096
459#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700460#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700461#define SKL_MIN_DST_W 8
462#define SKL_MAX_DST_W 4096
463#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700464#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700465
466struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700467 int in_use;
468 uint32_t mode;
469};
470
471struct intel_crtc_scaler_state {
472#define SKL_NUM_SCALERS 2
473 struct intel_scaler scalers[SKL_NUM_SCALERS];
474
475 /*
476 * scaler_users: keeps track of users requesting scalers on this crtc.
477 *
478 * If a bit is set, a user is using a scaler.
479 * Here user can be a plane or crtc as defined below:
480 * bits 0-30 - plane (bit position is index from drm_plane_index)
481 * bit 31 - crtc
482 *
483 * Instead of creating a new index to cover planes and crtc, using
484 * existing drm_plane_index for planes which is well less than 31
485 * planes and bit 31 for crtc. This should be fine to cover all
486 * our platforms.
487 *
488 * intel_atomic_setup_scalers will setup available scalers to users
489 * requesting scalers. It will gracefully fail if request exceeds
490 * avilability.
491 */
492#define SKL_CRTC_INDEX 31
493 unsigned scaler_users;
494
495 /* scaler used by crtc for panel fitting purpose */
496 int scaler_id;
497};
498
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200499/* drm_mode->private_flags */
500#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530501/* Flag to get scanline using frame time stamps */
502#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200503
Matt Roper4e0963c2015-09-24 15:53:15 -0700504struct intel_pipe_wm {
505 struct intel_wm_level wm[5];
506 uint32_t linetime;
507 bool fbc_wm_enabled;
508 bool pipe_enabled;
509 bool sprites_enabled;
510 bool sprites_scaled;
511};
512
Lyudea62163e2016-10-04 14:28:20 -0400513struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700514 struct skl_wm_level wm[8];
515 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400516};
517
518struct skl_pipe_wm {
519 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700520 uint32_t linetime;
521};
522
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200523enum vlv_wm_level {
524 VLV_WM_LEVEL_PM2,
525 VLV_WM_LEVEL_PM5,
526 VLV_WM_LEVEL_DDR_DVFS,
527 NUM_VLV_WM_LEVELS,
528};
529
530struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300531 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
532 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200533 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200534 bool cxsr;
535};
536
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200537struct vlv_fifo_state {
538 u16 plane[I915_MAX_PLANES];
539};
540
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300541enum g4x_wm_level {
542 G4X_WM_LEVEL_NORMAL,
543 G4X_WM_LEVEL_SR,
544 G4X_WM_LEVEL_HPLL,
545 NUM_G4X_WM_LEVELS,
546};
547
548struct g4x_wm_state {
549 struct g4x_pipe_wm wm;
550 struct g4x_sr_wm sr;
551 struct g4x_sr_wm hpll;
552 bool cxsr;
553 bool hpll_en;
554 bool fbc_en;
555};
556
Matt Ropere8f1f022016-05-12 07:05:55 -0700557struct intel_crtc_wm_state {
558 union {
559 struct {
560 /*
561 * Intermediate watermarks; these can be
562 * programmed immediately since they satisfy
563 * both the current configuration we're
564 * switching away from and the new
565 * configuration we're switching to.
566 */
567 struct intel_pipe_wm intermediate;
568
569 /*
570 * Optimal watermarks, programmed post-vblank
571 * when this state is committed.
572 */
573 struct intel_pipe_wm optimal;
574 } ilk;
575
576 struct {
577 /* gen9+ only needs 1-step wm programming */
578 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400579 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700580 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200581
582 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200583 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300584 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200585 /* intermediate watermarks (inverted) */
586 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200587 /* optimal watermarks (inverted) */
588 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200589 /* display FIFO split */
590 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200591 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300592
593 struct {
594 /* "raw" watermarks */
595 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
596 /* intermediate watermarks */
597 struct g4x_wm_state intermediate;
598 /* optimal watermarks */
599 struct g4x_wm_state optimal;
600 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700601 };
602
603 /*
604 * Platforms with two-step watermark programming will need to
605 * update watermark programming post-vblank to switch from the
606 * safe intermediate watermarks to the optimal final
607 * watermarks.
608 */
609 bool need_postvbl_update;
610};
611
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200612struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200613 struct drm_crtc_state base;
614
Daniel Vetterbb760062013-06-06 14:55:52 +0200615 /**
616 * quirks - bitfield with hw state readout quirks
617 *
618 * For various reasons the hw state readout code might not be able to
619 * completely faithfully read out the current state. These cases are
620 * tracked with quirk flags so that fastboot and state checker can act
621 * accordingly.
622 */
Daniel Vetter99535992014-04-13 12:00:33 +0200623#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200624 unsigned long quirks;
625
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100626 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100627 bool update_pipe; /* can a fast modeset be performed? */
628 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200629 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100630 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200631 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200632
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300633 /* Pipe source size (ie. panel fitter input size)
634 * All planes will be positioned inside this space,
635 * and get clipped at the edges. */
636 int pipe_src_w, pipe_src_h;
637
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200638 /*
639 * Pipe pixel rate, adjusted for
640 * panel fitter/pipe scaler downscaling.
641 */
642 unsigned int pixel_rate;
643
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100644 /* Whether to set up the PCH/FDI. Note that we never allow sharing
645 * between pch encoders and cpu encoders. */
646 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100647
Jesse Barnese43823e2014-11-05 14:26:08 -0800648 /* Are we sending infoframes on the attached port */
649 bool has_infoframe;
650
Daniel Vetter3b117c82013-04-17 20:15:07 +0200651 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200652 * pipe on Haswell and later (where we have a special eDP transcoder)
653 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200654 enum transcoder cpu_transcoder;
655
Daniel Vetter50f3b012013-03-27 00:44:56 +0100656 /*
657 * Use reduced/limited/broadcast rbg range, compressing from the full
658 * range fed into the crtcs.
659 */
660 bool limited_color_range;
661
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300662 /* Bitmask of encoder types (enum intel_output_type)
663 * driven by the pipe.
664 */
665 unsigned int output_types;
666
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200667 /* Whether we should send NULL infoframes. Required for audio. */
668 bool has_hdmi_sink;
669
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200670 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
671 * has_dp_encoder is set. */
672 bool has_audio;
673
Daniel Vetterd8b32242013-04-25 17:54:44 +0200674 /*
675 * Enable dithering, used when the selected pipe bpp doesn't match the
676 * plane bpp.
677 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100678 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100679
Manasi Navare611032b2017-01-24 08:21:49 -0800680 /*
681 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
682 * compliance video pattern tests.
683 * Disable dither only if it is a compliance test request for
684 * 18bpp.
685 */
686 bool dither_force_disable;
687
Daniel Vetterf47709a2013-03-28 10:42:02 +0100688 /* Controls for the clock computation, to override various stages. */
689 bool clock_set;
690
Daniel Vetter09ede542013-04-30 14:01:45 +0200691 /* SDVO TV has a bunch of special case. To make multifunction encoders
692 * work correctly, we need to track this at runtime.*/
693 bool sdvo_tv_clock;
694
Daniel Vettere29c22c2013-02-21 00:00:16 +0100695 /*
696 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
697 * required. This is set in the 2nd loop of calling encoder's
698 * ->compute_config if the first pick doesn't work out.
699 */
700 bool bw_constrained;
701
Daniel Vetterf47709a2013-03-28 10:42:02 +0100702 /* Settings for the intel dpll used on pretty much everything but
703 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300704 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100705
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200706 /* Selected dpll when shared or NULL. */
707 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200708
Daniel Vetter66e985c2013-06-05 13:34:20 +0200709 /* Actual register state of the dpll, for shared dpll cross-checking. */
710 struct intel_dpll_hw_state dpll_hw_state;
711
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300712 /* DSI PLL registers */
713 struct {
714 u32 ctrl, div;
715 } dsi_pll;
716
Daniel Vetter965e0c42013-03-27 00:44:57 +0100717 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200718 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200719
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530720 /* m2_n2 for eDP downclock */
721 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700722 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530723
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300724 bool has_psr;
725 bool has_psr2;
726
Daniel Vetterff9a6752013-06-01 17:16:21 +0200727 /*
728 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300729 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
730 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100731 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200732 int port_clock;
733
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100734 /* Used by SDVO (and if we ever fix it, HDMI). */
735 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700736
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300737 uint8_t lane_count;
738
Imre Deak95a7a2a2016-06-13 16:44:35 +0300739 /*
740 * Used by platforms having DP/HDMI PHY with programmable lane
741 * latency optimization.
742 */
743 uint8_t lane_lat_optim_mask;
744
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300745 /* minimum acceptable voltage level */
746 u8 min_voltage_level;
747
Jesse Barnes2dd24552013-04-25 12:55:01 -0700748 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700749 struct {
750 u32 control;
751 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200752 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700753 } gmch_pfit;
754
755 /* Panel fitter placement and size for Ironlake+ */
756 struct {
757 u32 pos;
758 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100759 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200760 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700761 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100762
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100763 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100764 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100765 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300766
767 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300768 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300769
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200770 bool enable_fbc;
771
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300772 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000773
Dave Airlie0e32b392014-05-02 14:02:48 +1000774 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700775
776 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200777
778 /* w/a for waiting 2 vblanks during crtc enable */
779 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700780
781 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
782 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700783
Matt Ropere8f1f022016-05-12 07:05:55 -0700784 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000785
786 /* Gamma mode programmed on the pipe */
787 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200788
789 /* bitmask of visible planes (enum plane_id) */
790 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530791
792 /* HDMI scrambling status */
793 bool hdmi_scrambling;
794
795 /* HDMI High TMDS char rate ratio */
796 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530797
798 /* output format is YCBCR 4:2:0 */
799 bool ycbcr420;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100800};
801
Jesse Barnes79e53942008-11-07 14:24:08 -0800802struct intel_crtc {
803 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700804 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200805 /*
806 * Whether the crtc and the connected output pipeline is active. Implies
807 * that crtc->enabled is set, i.e. the current mode configuration has
808 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200809 */
810 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200811 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200812 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200813 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200815 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100816
Chris Wilson8af29b02016-09-09 14:11:47 +0100817 /* global reset count when the last flip was submitted */
818 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200819
Paulo Zanoni86642812013-04-12 17:57:57 -0300820 /* Access to these should be protected by dev_priv->irq_lock. */
821 bool cpu_fifo_underrun_disabled;
822 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300823
824 /* per-pipe watermark state */
825 struct {
826 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700827 union {
828 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200829 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300830 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700831 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300832 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300833
Ville Syrjälä80715b22014-05-15 20:23:23 +0300834 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800835
Jesse Barneseb120ef2015-09-15 14:19:32 -0700836 struct {
837 unsigned start_vbl_count;
838 ktime_t start_vbl_time;
839 int min_vbl, max_vbl;
840 int scanline_start;
841 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200842
Chandra Kondurube41e332015-04-07 15:28:36 -0700843 /* scalers available on this crtc */
844 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800845};
846
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800847struct intel_plane {
848 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +0200849 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200850 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800851 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100852 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800853 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300854 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300855
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300856 struct {
857 u32 base, cntl, size;
858 } cursor;
859
Matt Roper8e7d6882015-01-21 16:35:41 -0800860 /*
861 * NOTE: Do not place new plane state fields here (e.g., when adding
862 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100863 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800864 */
865
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300866 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100867 const struct intel_crtc_state *crtc_state,
868 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300869 void (*disable_plane)(struct intel_plane *plane,
870 struct intel_crtc *crtc);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200871 bool (*get_hw_state)(struct intel_plane *plane);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300872 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200873 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800874 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800875};
876
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100878 u16 fifo_size;
879 u16 max_wm;
880 u8 default_wm;
881 u8 guard_size;
882 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883};
884
885struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100886 bool is_desktop : 1;
887 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100888 u16 fsb_freq;
889 u16 mem_freq;
890 u16 display_sr;
891 u16 display_hpll_disable;
892 u16 cursor_sr;
893 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894};
895
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200896#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800897#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200898#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800899#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100900#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800901#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800902#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800903#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700904#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800905
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300906struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200907 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300908 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300909 struct {
910 enum drm_dp_dual_mode_type type;
911 int max_tmds_clock;
912 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300913 bool has_hdmi_sink;
914 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200915 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530916 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300917};
918
Dave Airlie0e32b392014-05-02 14:02:48 +1000919struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400920#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300921
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530922/*
923 * enum link_m_n_set:
924 * When platform provides two set of M_N registers for dp, we can
925 * program them and switch between them incase of DRRS.
926 * But When only one such register is provided, we have to program the
927 * required divider value on that registers itself based on the DRRS state.
928 *
929 * M1_N1 : Program dp_m_n on M1_N1 registers
930 * dp_m2_n2 on M2_N2 registers (If supported)
931 *
932 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
933 * M2_N2 registers are not supported
934 */
935
936enum link_m_n_set {
937 /* Sets the m1_n1 and m2_n2 */
938 M1_N1 = 0,
939 M2_N2
940};
941
Manasi Navarec1617ab2016-12-09 16:22:50 -0800942struct intel_dp_compliance_data {
943 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800944 uint8_t video_pattern;
945 uint16_t hdisplay, vdisplay;
946 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800947};
948
949struct intel_dp_compliance {
950 unsigned long test_type;
951 struct intel_dp_compliance_data test_data;
952 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800953 int test_link_rate;
954 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800955};
956
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300957struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200958 i915_reg_t output_reg;
959 i915_reg_t aux_ch_ctl_reg;
960 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300961 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300962 int link_rate;
963 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530964 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300965 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300966 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530967 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700968 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800969 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300970 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300971 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400972 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100973 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +0300974 /* source rates */
975 int num_source_rates;
976 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +0300977 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
978 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200979 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +0300980 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300981 /* intersection of source and sink rates */
982 int num_common_rates;
983 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +0300984 /* Max lane count for the current link */
985 int max_link_lane_count;
986 /* Max rate for the current link */
987 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +0300988 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +0300989 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200990 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200991 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300992 uint8_t train_set[4];
993 int panel_power_up_delay;
994 int panel_power_down_delay;
995 int panel_power_cycle_delay;
996 int backlight_on_delay;
997 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300998 struct delayed_work panel_vdd_work;
999 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001000 unsigned long last_power_on;
1001 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001002 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001003
Clint Taylor01527b32014-07-07 13:01:46 -07001004 struct notifier_block edp_notifier;
1005
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001006 /*
1007 * Pipe whose power sequencer is currently locked into
1008 * this port. Only relevant on VLV/CHV.
1009 */
1010 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001011 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001012 * Pipe currently driving the port. Used for preventing
1013 * the use of the PPS for any pipe currentrly driving
1014 * external DP as that will mess things up on VLV.
1015 */
1016 enum pipe active_pipe;
1017 /*
Imre Deak78597992016-06-16 16:37:20 +03001018 * Set if the sequencer may be reset due to a power transition,
1019 * requiring a reinitialization. Only relevant on BXT.
1020 */
1021 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001022 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001023
Dave Airlie0e32b392014-05-02 14:02:48 +10001024 bool can_mst; /* this port supports mst */
1025 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001026 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001027 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001028 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001029
Dave Airlie0e32b392014-05-02 14:02:48 +10001030 /* mst connector list */
1031 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1032 struct drm_dp_mst_topology_mgr mst_mgr;
1033
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001034 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001035 /*
1036 * This function returns the value we have to program the AUX_CTL
1037 * register with to kick off an AUX transaction.
1038 */
1039 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1040 bool has_aux_irq,
1041 int send_bytes,
1042 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001043
1044 /* This is called before a link training is starterd */
1045 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1046
Todd Previtec5d5ab72015-04-15 08:38:38 -07001047 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001048 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001049};
1050
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301051struct intel_lspcon {
1052 bool active;
1053 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301054};
1055
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001056struct intel_digital_port {
1057 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001058 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001059 struct intel_dp dp;
1060 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301061 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001062 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001063 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001064 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001065 enum intel_display_power_domain ddi_io_power_domain;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001066
1067 void (*write_infoframe)(struct drm_encoder *encoder,
1068 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001069 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001070 const void *frame, ssize_t len);
1071 void (*set_infoframes)(struct drm_encoder *encoder,
1072 bool enable,
1073 const struct intel_crtc_state *crtc_state,
1074 const struct drm_connector_state *conn_state);
1075 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1076 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001077};
1078
Dave Airlie0e32b392014-05-02 14:02:48 +10001079struct intel_dp_mst_encoder {
1080 struct intel_encoder base;
1081 enum pipe pipe;
1082 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001083 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001084};
1085
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001086static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001087vlv_dport_to_channel(struct intel_digital_port *dport)
1088{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001089 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001090 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001091 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001092 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001093 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001094 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001095 default:
1096 BUG();
1097 }
1098}
1099
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001100static inline enum dpio_phy
1101vlv_dport_to_phy(struct intel_digital_port *dport)
1102{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001103 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001104 case PORT_B:
1105 case PORT_C:
1106 return DPIO_PHY0;
1107 case PORT_D:
1108 return DPIO_PHY1;
1109 default:
1110 BUG();
1111 }
1112}
1113
1114static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001115vlv_pipe_to_channel(enum pipe pipe)
1116{
1117 switch (pipe) {
1118 case PIPE_A:
1119 case PIPE_C:
1120 return DPIO_CH0;
1121 case PIPE_B:
1122 return DPIO_CH1;
1123 default:
1124 BUG();
1125 }
1126}
1127
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001128static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001129intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001130{
Chris Wilsonf875c152010-09-09 15:44:14 +01001131 return dev_priv->pipe_to_crtc_mapping[pipe];
1132}
1133
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001134static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001135intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001136{
Chris Wilson417ae142011-01-19 15:04:42 +00001137 return dev_priv->plane_to_crtc_mapping[plane];
1138}
1139
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001140struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001141 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001142};
Daniel Vetterb9805142012-08-31 17:37:33 +02001143
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001144static inline struct intel_encoder *
1145intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001146{
1147 return to_intel_connector(connector)->encoder;
1148}
1149
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001150static inline struct intel_digital_port *
1151enc_to_dig_port(struct drm_encoder *encoder)
1152{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001153 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1154
1155 switch (intel_encoder->type) {
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001156 case INTEL_OUTPUT_DDI:
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001157 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1158 case INTEL_OUTPUT_DP:
1159 case INTEL_OUTPUT_EDP:
1160 case INTEL_OUTPUT_HDMI:
1161 return container_of(encoder, struct intel_digital_port,
1162 base.base);
1163 default:
1164 return NULL;
1165 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001166}
1167
Dave Airlie0e32b392014-05-02 14:02:48 +10001168static inline struct intel_dp_mst_encoder *
1169enc_to_mst(struct drm_encoder *encoder)
1170{
1171 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1172}
1173
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001174static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1175{
1176 return &enc_to_dig_port(encoder)->dp;
1177}
1178
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001179static inline struct intel_digital_port *
1180dp_to_dig_port(struct intel_dp *intel_dp)
1181{
1182 return container_of(intel_dp, struct intel_digital_port, dp);
1183}
1184
Imre Deakdd75f6d2016-11-21 21:15:05 +02001185static inline struct intel_lspcon *
1186dp_to_lspcon(struct intel_dp *intel_dp)
1187{
1188 return &dp_to_dig_port(intel_dp)->lspcon;
1189}
1190
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001191static inline struct intel_digital_port *
1192hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1193{
1194 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001195}
1196
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001197static inline struct intel_plane_state *
1198intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1199 struct intel_plane *plane)
1200{
1201 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1202 &plane->base));
1203}
1204
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001205static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001206intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1207 struct intel_crtc *crtc)
1208{
1209 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1210 &crtc->base));
1211}
1212
1213static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001214intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1215 struct intel_crtc *crtc)
1216{
1217 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1218 &crtc->base));
1219}
1220
Daniel Vetter47339cd2014-09-30 10:56:46 +02001221/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001222bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001223 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001224bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001225 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001226 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001227void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1228 enum pipe pipe);
1229void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001230 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001231void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1232void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001233
1234/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001235void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1236void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301237void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1238void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001239void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001240void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1241void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001242
1243static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1244 u32 mask)
1245{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001246 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001247}
1248
Daniel Vetterb9632912014-09-30 10:56:44 +02001249void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1250void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001251static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1252{
1253 /*
1254 * We only use drm_irq_uninstall() at unload and VT switch, so
1255 * this is the only thing we need to check.
1256 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001257 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001258}
1259
Ville Syrjäläa225f072014-04-29 13:35:45 +03001260int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001261void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001262 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001263void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001264 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301265void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1266void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1267void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001268
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001269/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001270void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001271void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001272
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001273/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001274void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001275 const struct intel_crtc_state *old_crtc_state,
1276 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001277void hsw_fdi_link_train(struct intel_crtc *crtc,
1278 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001279void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001280bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001281void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001282void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1283 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001284void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1285void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001286struct intel_encoder *
1287intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001288void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001289void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001290bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001291bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1292 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001293void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001294 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001295
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001296void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1297 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001298void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1299 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001300u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001301uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001302u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1303
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001304unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1305 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001306
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001307/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001308void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001309void intel_audio_codec_enable(struct intel_encoder *encoder,
1310 const struct intel_crtc_state *crtc_state,
1311 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001312void intel_audio_codec_disable(struct intel_encoder *encoder,
1313 const struct intel_crtc_state *old_crtc_state,
1314 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001315void i915_audio_component_init(struct drm_i915_private *dev_priv);
1316void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301317void intel_audio_init(struct drm_i915_private *dev_priv);
1318void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001319
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001320/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001321int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001322void skl_init_cdclk(struct drm_i915_private *dev_priv);
1323void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001324void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1325void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001326void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1327void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001328void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1329void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1330void intel_update_cdclk(struct drm_i915_private *dev_priv);
1331void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001332bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001333 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001334bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1335 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001336void intel_set_cdclk(struct drm_i915_private *dev_priv,
1337 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001338void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1339 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001340
Daniel Vetterb680c372014-09-19 18:27:27 +02001341/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001342void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1343void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001344enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001345void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001346int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001347int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1348 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001349int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1350 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001351void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1352void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001353void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001354unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001355 const struct intel_plane_state *state,
1356 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001357void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001358 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001359unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001360bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001361void intel_mark_busy(struct drm_i915_private *dev_priv);
1362void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001363int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001364void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001365void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001366int intel_connector_init(struct intel_connector *);
1367struct intel_connector *intel_connector_alloc(void);
James Ausmus091a4f92017-10-13 11:01:44 -07001368void intel_connector_free(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001369bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001370void intel_connector_attach_encoder(struct intel_connector *connector,
1371 struct intel_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001372struct drm_display_mode *
1373intel_encoder_current_mode(struct intel_encoder *encoder);
1374
Jesse Barnes752aa882013-10-31 18:55:49 +02001375enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001376int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1377 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001378enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1379 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001380static inline bool
1381intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1382 enum intel_output_type type)
1383{
1384 return crtc_state->output_types & (1 << type);
1385}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001386static inline bool
1387intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1388{
1389 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001390 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001391 (1 << INTEL_OUTPUT_DP_MST) |
1392 (1 << INTEL_OUTPUT_EDP));
1393}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001394static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001395intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001396{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001397 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001398}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001399static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001400intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001401{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001402 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001403
1404 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001405 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001406}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001407
1408u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1409
Paulo Zanoni87440422013-09-24 15:48:31 -03001410int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001411void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001412 struct intel_digital_port *dport,
1413 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001414int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001415 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001416 struct intel_load_detect_pipe *old,
1417 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001418void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001419 struct intel_load_detect_pipe *old,
1420 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001421struct i915_vma *
1422intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001423void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001424struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001425intel_framebuffer_create(struct drm_i915_gem_object *obj,
1426 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001427int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001428 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001429void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001430 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001431int intel_plane_atomic_get_property(struct drm_plane *plane,
1432 const struct drm_plane_state *state,
1433 struct drm_property *property,
1434 uint64_t *val);
1435int intel_plane_atomic_set_property(struct drm_plane *plane,
1436 struct drm_plane_state *state,
1437 struct drm_property *property,
1438 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001439int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1440 struct drm_crtc_state *crtc_state,
1441 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001442 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001443
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001444void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1445 enum pipe pipe);
1446
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001447int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001448 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001449void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001450int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001451
Daniel Vetter716c2e52014-06-25 22:02:02 +03001452/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001453void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1454 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001455void assert_pll(struct drm_i915_private *dev_priv,
1456 enum pipe pipe, bool state);
1457#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1458#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001459void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1460#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1461#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001462void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1463 enum pipe pipe, bool state);
1464#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1465#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001466void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001467#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1468#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001469u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001470 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001471void intel_prepare_reset(struct drm_i915_private *dev_priv);
1472void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001473void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1474void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001475void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301476void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1477void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001478void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001479unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301480void skl_enable_dc6(struct drm_i915_private *dev_priv);
1481void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001482void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001483 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301484void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001485int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001486bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001487 struct dpll *best_clock);
1488int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001489
Ville Syrjälä525b9312016-10-31 22:37:02 +02001490bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001491void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1492void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001493enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001494void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001495 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001496
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001497int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001498int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001499
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001500static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1501{
1502 return i915_ggtt_offset(state->vma);
1503}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001504
James Ausmus4036c782017-11-13 10:11:28 -08001505u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1506 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001507u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1508 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001509u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1510 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001511int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001512int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001513
Daniel Vettereb805622015-05-04 14:58:44 +02001514/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001515void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001516void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001517void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001518void intel_csr_ucode_suspend(struct drm_i915_private *);
1519void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001520
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001521/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001522bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1523 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001524bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1525 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001526void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001527 int link_rate, uint8_t lane_count,
1528 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001529int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1530 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001531void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001532void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1533void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001534void intel_dp_encoder_reset(struct drm_encoder *encoder);
1535void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001536void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Maarten Lankhorst93313532017-11-10 12:34:59 +01001537int intel_dp_sink_crc(struct intel_dp *intel_dp,
1538 struct intel_crtc_state *crtc_state, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001539bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001540 struct intel_crtc_state *pipe_config,
1541 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001542bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001543bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001544enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1545 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001546void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1547 const struct drm_connector_state *conn_state);
1548void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001549void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001550void intel_edp_panel_on(struct intel_dp *intel_dp);
1551void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001552void intel_dp_mst_suspend(struct drm_device *dev);
1553void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001554int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001555int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001556int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001557void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001558void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001559uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001560void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001561void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001562 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001563void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001564 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001565void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1566 unsigned int frontbuffer_bits);
1567void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1568 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001569
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001570void
1571intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1572 uint8_t dp_train_pat);
1573void
1574intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1575void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1576uint8_t
1577intel_dp_voltage_max(struct intel_dp *intel_dp);
1578uint8_t
1579intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1580void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1581 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001582bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001583bool
1584intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1585
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001586static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1587{
1588 return ~((1 << lane_count) - 1) & 0xf;
1589}
1590
Imre Deak24e807e2016-10-24 19:33:28 +03001591bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001592int intel_dp_link_required(int pixel_clock, int bpp);
1593int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001594bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1595 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001596
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001597/* intel_dp_aux_backlight.c */
1598int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1599
Dave Airlie0e32b392014-05-02 14:02:48 +10001600/* intel_dp_mst.c */
1601int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1602void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001603/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001604void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001605
Jani Nikula90198352016-04-26 16:14:25 +03001606/* intel_dsi_dcs_backlight.c */
1607int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001608
1609/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001610void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001611/* intel_hotplug.c */
1612void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001613
1614
Daniel Vetter0632fef2013-10-08 17:44:49 +02001615/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001616#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001617extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001618extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001619extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1620extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001621extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001622extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1623extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001624#else
1625static inline int intel_fbdev_init(struct drm_device *dev)
1626{
1627 return 0;
1628}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001629
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001630static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001631{
1632}
1633
Daniel Vetter4f256d82017-07-15 00:46:55 +02001634static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1635{
1636}
1637
1638static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001639{
1640}
1641
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001642static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001643{
1644}
1645
Jani Nikulad9c409d2016-10-04 10:53:48 +03001646static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1647{
1648}
1649
Daniel Vetter0632fef2013-10-08 17:44:49 +02001650static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001651{
1652}
1653#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001654
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001655/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001656void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001657 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001658bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001659void intel_fbc_pre_update(struct intel_crtc *crtc,
1660 struct intel_crtc_state *crtc_state,
1661 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001662void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001663void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001664void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001665void intel_fbc_enable(struct intel_crtc *crtc,
1666 struct intel_crtc_state *crtc_state,
1667 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001668void intel_fbc_disable(struct intel_crtc *crtc);
1669void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001670void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1671 unsigned int frontbuffer_bits,
1672 enum fb_op_origin origin);
1673void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001674 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001675void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001676void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001677
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001678/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001679void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1680 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001681void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1682 struct intel_connector *intel_connector);
1683struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1684bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001685 struct intel_crtc_state *pipe_config,
1686 struct drm_connector_state *conn_state);
Shashank Sharma15953632017-03-13 16:54:03 +05301687void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1688 struct drm_connector *connector,
1689 bool high_tmds_clock_ratio,
1690 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001691void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001692void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001693
1694
1695/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001696void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001697struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001698bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001699
1700
1701/* intel_modes.c */
1702int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001703 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001704int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001705void intel_attach_force_audio_property(struct drm_connector *connector);
1706void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001707void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001708
1709
1710/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001711void intel_setup_overlay(struct drm_i915_private *dev_priv);
1712void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001713int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001714int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1715 struct drm_file *file_priv);
1716int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1717 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001718void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001719
1720
1721/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001722int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301723 struct drm_display_mode *fixed_mode,
Jim Bridedc911f52017-08-09 12:48:53 -07001724 struct drm_display_mode *alt_fixed_mode,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301725 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001726void intel_panel_fini(struct intel_panel *panel);
1727void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1728 struct drm_display_mode *adjusted_mode);
1729void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001730 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001731 int fitting_mode);
1732void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001733 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001734 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001735void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001736 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001737int intel_panel_setup_backlight(struct drm_connector *connector,
1738 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001739void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1740 const struct drm_connector_state *conn_state);
1741void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001742void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001743enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301744extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001745 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301746 struct drm_display_mode *fixed_mode,
1747 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001748
1749#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001750int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001751void intel_backlight_device_unregister(struct intel_connector *connector);
1752#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01001753static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001754{
1755 return 0;
1756}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001757static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1758{
1759}
1760#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001761
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001762
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001763/* intel_psr.c */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03001764void intel_psr_enable(struct intel_dp *intel_dp,
1765 const struct intel_crtc_state *crtc_state);
1766void intel_psr_disable(struct intel_dp *intel_dp,
1767 const struct intel_crtc_state *old_crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001768void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001769 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001770void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001771 unsigned frontbuffer_bits,
1772 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001773void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001774void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001775 unsigned frontbuffer_bits);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001776void intel_psr_compute_config(struct intel_dp *intel_dp,
1777 struct intel_crtc_state *crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001778
Daniel Vetter9c065a72014-09-30 10:56:38 +02001779/* intel_runtime_pm.c */
1780int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001781void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001782void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1783void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001784void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001785void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1786void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001787void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001788const char *
1789intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001790
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001791bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1792 enum intel_display_power_domain domain);
1793bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1794 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001795void intel_display_power_get(struct drm_i915_private *dev_priv,
1796 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001797bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1798 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001799void intel_display_power_put(struct drm_i915_private *dev_priv,
1800 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001801
1802static inline void
1803assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1804{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001805 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02001806 "Device suspended during HW access\n");
1807}
1808
1809static inline void
1810assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1811{
1812 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001813 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001814 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001815}
1816
Imre Deak1f814da2015-12-16 02:52:19 +02001817/**
1818 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1819 * @dev_priv: i915 device instance
1820 *
1821 * This function disable asserts that check if we hold an RPM wakelock
1822 * reference, while keeping the device-not-suspended checks still enabled.
1823 * It's meant to be used only in special circumstances where our rule about
1824 * the wakelock refcount wrt. the device power state doesn't hold. According
1825 * to this rule at any point where we access the HW or want to keep the HW in
1826 * an active state we must hold an RPM wakelock reference acquired via one of
1827 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1828 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1829 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1830 * users should avoid using this function.
1831 *
1832 * Any calls to this function must have a symmetric call to
1833 * enable_rpm_wakeref_asserts().
1834 */
1835static inline void
1836disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1837{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001838 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001839}
1840
1841/**
1842 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1843 * @dev_priv: i915 device instance
1844 *
1845 * This function re-enables the RPM assert checks after disabling them with
1846 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1847 * circumstances otherwise its use should be avoided.
1848 *
1849 * Any calls to this function must have a symmetric call to
1850 * disable_rpm_wakeref_asserts().
1851 */
1852static inline void
1853enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1854{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001855 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001856}
1857
Daniel Vetter9c065a72014-09-30 10:56:38 +02001858void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001859bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001860void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1861void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1862
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001863void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1864
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001865void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1866 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001867bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1868 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001869
1870
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001871/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001872void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001873void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001874int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001875void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001876void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001877void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001878void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001879void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1880void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001881void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001882void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001883void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1884void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001885void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1886void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001887void gen6_rps_busy(struct drm_i915_private *dev_priv);
1888void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001889void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001890void gen6_rps_boost(struct drm_i915_gem_request *rq,
1891 struct intel_rps_client *rps);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001892void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001893void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001894void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001895void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001896void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1897 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001898void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1899 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001900void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001901void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001902bool intel_can_enable_sagv(struct drm_atomic_state *state);
1903int intel_enable_sagv(struct drm_i915_private *dev_priv);
1904int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001905bool skl_wm_level_equals(const struct skl_wm_level *l1,
1906 const struct skl_wm_level *l2);
Mika Kahola2b685042017-10-10 13:17:03 +03001907bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
1908 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001909 const struct skl_ddb_entry *ddb,
1910 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001911bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001912int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05301913int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1914 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301915void intel_init_ipc(struct drm_i915_private *dev_priv);
1916void intel_enable_ipc(struct drm_i915_private *dev_priv);
Sagar Arun Kamble771decb2017-10-10 22:30:07 +01001917static inline int intel_rc6_enabled(void)
Chris Wilsondc979972016-05-10 14:10:04 +01001918{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001919 return i915_modparams.enable_rc6;
Chris Wilsondc979972016-05-10 14:10:04 +01001920}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001921
1922/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001923bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001924 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001925
1926
1927/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001928int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1929 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001930struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001931 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001932int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001934void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
1935void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +03001936void skl_update_plane(struct intel_plane *plane,
1937 const struct intel_crtc_state *crtc_state,
1938 const struct intel_plane_state *plane_state);
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +03001939void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001940bool skl_plane_get_hw_state(struct intel_plane *plane);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001941
1942/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001943void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001944
Matt Roperea2c67b2014-12-23 10:41:52 -08001945/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02001946int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1947 const struct drm_connector_state *state,
1948 struct drm_property *property,
1949 uint64_t *val);
1950int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1951 struct drm_connector_state *state,
1952 struct drm_property *property,
1953 uint64_t val);
1954int intel_digital_connector_atomic_check(struct drm_connector *conn,
1955 struct drm_connector_state *new_state);
1956struct drm_connector_state *
1957intel_digital_connector_duplicate_state(struct drm_connector *connector);
1958
Matt Roper13568372015-01-21 16:35:47 -08001959struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1960void intel_crtc_destroy_state(struct drm_crtc *crtc,
1961 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001962struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1963void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001964
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001965static inline struct intel_crtc_state *
1966intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1967 struct intel_crtc *crtc)
1968{
1969 struct drm_crtc_state *crtc_state;
1970 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1971 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001972 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001973
1974 return to_intel_crtc_state(crtc_state);
1975}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001976
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301977static inline struct intel_crtc_state *
1978intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1979 struct intel_crtc *crtc)
1980{
1981 struct drm_crtc_state *crtc_state;
1982
1983 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1984
1985 if (crtc_state)
1986 return to_intel_crtc_state(crtc_state);
1987 else
1988 return NULL;
1989}
1990
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001991static inline struct intel_plane_state *
1992intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1993 struct intel_plane *plane)
1994{
1995 struct drm_plane_state *plane_state;
1996
1997 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1998
1999 return to_intel_plane_state(plane_state);
2000}
2001
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002002int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2003 struct intel_crtc *intel_crtc,
2004 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002005
2006/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08002007struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002008struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2009void intel_plane_destroy_state(struct drm_plane *plane,
2010 struct drm_plane_state *state);
2011extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002012int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2013 struct intel_crtc_state *crtc_state,
2014 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002015 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002016
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002017/* intel_color.c */
2018void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00002019int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02002020void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2021void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002022
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302023/* intel_lspcon.c */
2024bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302025void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002026void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002027
2028/* intel_pipe_crc.c */
2029int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002030#ifdef CONFIG_DEBUG_FS
2031int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2032 size_t *values_cnt);
2033#else
2034#define intel_crtc_set_crc_source NULL
2035#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002036extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08002037#endif /* __INTEL_DRV_H__ */