blob: 1a11c2beb7f31437ad771345b9358771ab3137a6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Neil Armstrong9c229122018-07-04 17:08:17 +020042#include <media/cec-notifier.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010043
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010044/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050045 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050047 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
48 * important that we check the condition again after having timed out, since the
49 * timeout could be due to preemption or similar and we've never had a chance to
50 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010051 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050052#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Mika Kuoppala30859822018-04-23 14:37:53 +030053 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
Chris Wilsona54b1872017-11-24 13:00:30 +000054 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010055 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000056 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 for (;;) { \
Mika Kuoppala30859822018-04-23 14:37:53 +030058 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050059 OP; \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +030060 /* Guarantee COND check prior to timeout */ \
61 barrier(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010062 if (COND) { \
63 ret__ = 0; \
64 break; \
65 } \
66 if (expired__) { \
67 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010068 break; \
69 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000070 usleep_range(wait__, wait__ * 2); \
71 if (wait__ < (Wmax)) \
72 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Sean Paul23fdbdd2018-01-08 14:55:36 -050077#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
78 (Wmax))
79#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000080
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000081/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
82#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000086#endif
87
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010088#define _wait_for_atomic(COND, US, ATOMIC) \
89({ \
90 int cpu, ret, timeout = (US) * 1000; \
91 u64 base; \
92 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010093 if (!(ATOMIC)) { \
94 preempt_disable(); \
95 cpu = smp_processor_id(); \
96 } \
97 base = local_clock(); \
98 for (;;) { \
99 u64 now = local_clock(); \
100 if (!(ATOMIC)) \
101 preempt_enable(); \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +0300102 /* Guarantee COND check prior to timeout */ \
103 barrier(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100104 if (COND) { \
105 ret = 0; \
106 break; \
107 } \
108 if (now - base >= timeout) { \
109 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000110 break; \
111 } \
112 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100113 if (!(ATOMIC)) { \
114 preempt_disable(); \
115 if (unlikely(cpu != smp_processor_id())) { \
116 timeout -= now - base; \
117 cpu = smp_processor_id(); \
118 base = local_clock(); \
119 } \
120 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000121 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100122 ret; \
123})
124
125#define wait_for_us(COND, US) \
126({ \
127 int ret__; \
128 BUILD_BUG_ON(!__builtin_constant_p(US)); \
129 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000130 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100131 else \
132 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000133 ret__; \
134})
135
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100136#define wait_for_atomic_us(COND, US) \
137({ \
138 BUILD_BUG_ON(!__builtin_constant_p(US)); \
139 BUILD_BUG_ON((US) > 50000); \
140 _wait_for_atomic((COND), (US), 1); \
141})
142
143#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100144
Jani Nikula49938ac2014-01-10 17:10:20 +0200145#define KHz(x) (1000 * (x))
146#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100147
Mahesh Kumaraa9664f2018-04-26 19:55:16 +0530148#define KBps(x) (1000 * (x))
149#define MBps(x) KBps(1000 * (x))
150#define GBps(x) ((u64)1000 * MBps((x)))
151
Jesse Barnes79e53942008-11-07 14:24:08 -0800152/*
153 * Display related stuff
154 */
155
156/* store information about an Ixxx DVO */
157/* The i830->i865 use multiple DVOs with multiple i2cs */
158/* the i915, i945 have a single sDVO i2c bus - which is different */
159#define MAX_OUTPUTS 6
160/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
162#define INTEL_I2C_BUS_DVO 1
163#define INTEL_I2C_BUS_SDVO 2
164
165/* these are outputs from the chip - integrated only
166 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200167enum intel_output_type {
168 INTEL_OUTPUT_UNUSED = 0,
169 INTEL_OUTPUT_ANALOG = 1,
170 INTEL_OUTPUT_DVO = 2,
171 INTEL_OUTPUT_SDVO = 3,
172 INTEL_OUTPUT_LVDS = 4,
173 INTEL_OUTPUT_TVOUT = 5,
174 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300175 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200176 INTEL_OUTPUT_EDP = 8,
177 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300178 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200179 INTEL_OUTPUT_DP_MST = 11,
180};
Jesse Barnes79e53942008-11-07 14:24:08 -0800181
182#define INTEL_DVO_CHIP_NONE 0
183#define INTEL_DVO_CHIP_LVDS 1
184#define INTEL_DVO_CHIP_TMDS 2
185#define INTEL_DVO_CHIP_TVOUT 4
186
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530187#define INTEL_DSI_VIDEO_MODE 0
188#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300189
Jesse Barnes79e53942008-11-07 14:24:08 -0800190struct intel_framebuffer {
191 struct drm_framebuffer base;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200192 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300193
194 /* for each plane in the normal GTT view */
195 struct {
196 unsigned int x, y;
197 } normal[2];
198 /* for each plane in the rotated GTT view */
199 struct {
200 unsigned int x, y;
201 unsigned int pitch; /* pixels */
202 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Chris Wilson37811fc2010-08-25 22:45:57 +0100205struct intel_fbdev {
206 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800207 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100208 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000209 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100210 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800211 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100212};
Jesse Barnes79e53942008-11-07 14:24:08 -0800213
Eric Anholt21d40d32010-03-25 11:11:14 -0700214struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100215 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200216
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200217 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700218 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200219 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200220 bool (*hotplug)(struct intel_encoder *encoder,
221 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300222 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100225 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200226 struct intel_crtc_state *,
227 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200228 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300229 const struct intel_crtc_state *,
230 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200231 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200234 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200237 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200240 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300241 const struct intel_crtc_state *,
242 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200243 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300244 const struct intel_crtc_state *,
245 const struct drm_connector_state *);
Hans de Goede608ed4a2018-12-20 14:21:18 +0100246 void (*update_pipe)(struct intel_encoder *,
247 const struct intel_crtc_state *,
248 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200249 /* Read out the current hw state of this connector, returning true if
250 * the encoder is active. If the encoder is enabled it also set the pipe
251 * it is connected to in the pipe parameter. */
252 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700253 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200254 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800255 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
256 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700257 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200258 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200259 /* Returns a mask of power domains that need to be referenced as part
260 * of the hardware state readout code. */
Imre Deak52528052018-06-21 21:44:49 +0300261 u64 (*get_power_domains)(struct intel_encoder *encoder,
262 struct intel_crtc_state *crtc_state);
Imre Deak07f9cd02014-08-18 14:42:45 +0300263 /*
264 * Called during system suspend after all pending requests for the
265 * encoder are flushed (for example for DP AUX transactions) and
266 * device interrupts are disabled.
267 */
268 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800269 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500270 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200271 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700272 /* for communication with audio component; protected by av_mutex */
273 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800274};
275
Jani Nikula1d508702012-10-19 14:51:49 +0300276struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300277 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530278 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200279
280 /* backlight */
281 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200282 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200283 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300284 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200285 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200286 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200287 bool combination_mode; /* gen 2/4 only */
288 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300289 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530290
291 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530292 bool util_pin_active_low; /* bxt+ */
293 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530294 struct pwm_device *pwm;
295
Jani Nikula58c68772013-11-08 16:48:54 +0200296 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300297
Jani Nikula5507fae2015-09-14 14:03:48 +0300298 /* Connector and platform specific backlight functions */
299 int (*setup)(struct intel_connector *connector, enum pipe pipe);
300 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200301 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
302 void (*disable)(const struct drm_connector_state *conn_state);
303 void (*enable)(const struct intel_crtc_state *crtc_state,
304 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300305 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
306 uint32_t hz);
307 void (*power)(struct intel_connector *, bool enable);
308 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300309};
310
Ville Syrjäläb6ca3ee2018-07-05 19:43:53 +0300311struct intel_digital_port;
312
Sean Paulee5e5e72018-01-08 14:55:39 -0500313/*
314 * This structure serves as a translation layer between the generic HDCP code
315 * and the bus-specific code. What that means is that HDCP over HDMI differs
316 * from HDCP over DP, so to account for these differences, we need to
317 * communicate with the receiver through this shim.
318 *
319 * For completeness, the 2 buses differ in the following ways:
320 * - DP AUX vs. DDC
321 * HDCP registers on the receiver are set via DP AUX for DP, and
322 * they are set via DDC for HDMI.
323 * - Receiver register offsets
324 * The offsets of the registers are different for DP vs. HDMI
325 * - Receiver register masks/offsets
326 * For instance, the ready bit for the KSV fifo is in a different
327 * place on DP vs HDMI
328 * - Receiver register names
329 * Seriously. In the DP spec, the 16-bit register containing
330 * downstream information is called BINFO, on HDMI it's called
331 * BSTATUS. To confuse matters further, DP has a BSTATUS register
332 * with a completely different definition.
333 * - KSV FIFO
334 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
335 * be read 3 keys at a time
336 * - Aksv output
337 * Since Aksv is hidden in hardware, there's different procedures
338 * to send it over DP AUX vs DDC
339 */
340struct intel_hdcp_shim {
341 /* Outputs the transmitter's An and Aksv values to the receiver. */
342 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
343
344 /* Reads the receiver's key selection vector */
345 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
346
347 /*
348 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
349 * definitions are the same in the respective specs, but the names are
350 * different. Call it BSTATUS since that's the name the HDMI spec
351 * uses and it was there first.
352 */
353 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
354 u8 *bstatus);
355
356 /* Determines whether a repeater is present downstream */
357 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
358 bool *repeater_present);
359
360 /* Reads the receiver's Ri' value */
361 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
362
363 /* Determines if the receiver's KSV FIFO is ready for consumption */
364 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
365 bool *ksv_ready);
366
367 /* Reads the ksv fifo for num_downstream devices */
368 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
369 int num_downstream, u8 *ksv_fifo);
370
371 /* Reads a 32-bit part of V' from the receiver */
372 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
373 int i, u32 *part);
374
375 /* Enables HDCP signalling on the port */
376 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
377 bool enable);
378
379 /* Ensures the link is still protected */
380 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530381
382 /* Detects panel's hdcp capability. This is optional for HDMI. */
383 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
384 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500385};
386
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530387struct intel_hdcp {
388 const struct intel_hdcp_shim *shim;
389 /* Mutex for hdcp state of the connector */
390 struct mutex mutex;
391 u64 value;
392 struct delayed_work check_work;
393 struct work_struct prop_work;
394};
395
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800396struct intel_connector {
397 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200398 /*
399 * The fixed encoder this connector is connected to.
400 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100401 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200402
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200403 /* ACPI device id for ACPI and driver cooperation */
404 u32 acpi_device_id;
405
Daniel Vetterf0947c32012-07-02 13:10:34 +0200406 /* Reads out the current hw, returning true if the connector is enabled
407 * and active (i.e. dpms ON state). */
408 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300409
410 /* Panel info for eDP and LVDS */
411 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300412
413 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
414 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100415 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200416
417 /* since POLL and HPD connectors may use the same HPD line keep the native
418 state of connector->polled in case hotplug storm detection changes it */
419 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000420
421 void *port; /* store this opaque as its illegal to dereference it */
422
423 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300424
425 /* Work struct to schedule a uevent on link train failure */
426 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500427
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530428 struct intel_hdcp hdcp;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800429};
430
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200431struct intel_digital_connector_state {
432 struct drm_connector_state base;
433
434 enum hdmi_force_audio force_audio;
435 int broadcast_rgb;
436};
437
438#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
439
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300440struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300441 /* given values */
442 int n;
443 int m1, m2;
444 int p1, p2;
445 /* derived values */
446 int dot;
447 int vco;
448 int m;
449 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300450};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300451
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200452struct intel_atomic_state {
453 struct drm_atomic_state base;
454
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200455 struct {
456 /*
457 * Logical state of cdclk (used for all scaling, watermark,
458 * etc. calculations and checks). This is computed as if all
459 * enabled crtcs were active.
460 */
461 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100462
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200463 /*
464 * Actual state of cdclk, can be different from the logical
465 * state only when all crtc's are DPMS off.
466 */
467 struct intel_cdclk_state actual;
468 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100469
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100470 bool dpll_set, modeset;
471
Matt Roper8b4a7d02016-05-12 07:06:00 -0700472 /*
473 * Does this transaction change the pipes that are active? This mask
474 * tracks which CRTC's have changed their active state at the end of
475 * the transaction (not counting the temporary disable during modesets).
476 * This mask should only be non-zero when intel_state->modeset is true,
477 * but the converse is not necessarily true; simply changing a mode may
478 * not flip the final active status of any CRTC's
479 */
480 unsigned int active_pipe_changes;
481
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100482 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300483 /* minimum acceptable cdclk for each pipe */
484 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300485 /* minimum acceptable voltage level for each pipe */
486 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100487
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200488 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800489
490 /*
491 * Current watermarks can't be trusted during hardware readout, so
492 * don't bother calculating intermediate watermarks.
493 */
494 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700495
Chris Wilson60548c52018-07-31 14:26:29 +0100496 bool rps_interactive;
497
Matt Roper98d39492016-05-12 07:06:03 -0700498 /* Gen9+ only */
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530499 struct skl_ddb_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100500
501 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000502
503 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200504};
505
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300506struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800507 struct drm_plane_state base;
Ville Syrjäläf5929c52018-09-07 18:24:06 +0300508 struct i915_ggtt_view view;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000509 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000510 unsigned long flags;
511#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800512
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200513 struct {
514 u32 offset;
Ville Syrjälädf79cf42018-09-11 18:01:39 +0300515 /*
516 * Plane stride in:
517 * bytes for 0/180 degree rotation
518 * pixels for 90/270 degree rotation
519 */
520 u32 stride;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200521 int x, y;
Ville Syrjäläc11ada02018-09-07 18:24:04 +0300522 } color_plane[2];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200523
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200524 /* plane control register */
525 u32 ctl;
526
James Ausmus4036c782017-11-13 10:11:28 -0800527 /* plane color control register */
528 u32 color_ctl;
529
Matt Roper32b7eee2014-12-24 07:59:06 -0800530 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700531 * scaler_id
532 * = -1 : not using a scaler
533 * >= 0 : using a scalers
534 *
535 * plane requiring a scaler:
536 * - During check_plane, its bit is set in
537 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200538 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700539 * - scaler_id indicates the scaler it got assigned.
540 *
541 * plane doesn't require a scaler:
542 * - this can happen when scaling is no more required or plane simply
543 * got disabled.
544 * - During check_plane, corresponding bit is reset in
545 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200546 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700547 */
548 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200549
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +0200550 /*
551 * linked_plane:
552 *
553 * ICL planar formats require 2 planes that are updated as pairs.
554 * This member is used to make sure the other plane is also updated
555 * when required, and for update_slave() to find the correct
556 * plane_state to pass as argument.
557 */
558 struct intel_plane *linked_plane;
559
560 /*
561 * slave:
562 * If set don't update use the linked plane's state for updating
563 * this plane during atomic commit with the update_slave() callback.
564 *
565 * It's also used by the watermark code to ignore wm calculations on
566 * this plane. They're calculated by the linked plane's wm code.
567 */
568 u32 slave;
569
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200570 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300571};
572
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000573struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000574 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000575 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800576 int size;
577 u32 base;
Ville Syrjäläf43348a2018-11-20 15:54:50 +0200578 u8 rotation;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800579};
580
Chandra Kondurube41e332015-04-07 15:28:36 -0700581#define SKL_MIN_SRC_W 8
582#define SKL_MAX_SRC_W 4096
583#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700584#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700585#define SKL_MIN_DST_W 8
586#define SKL_MAX_DST_W 4096
587#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700588#define SKL_MAX_DST_H 4096
Nabendu Maiti323301a2018-03-23 10:24:18 -0700589#define ICL_MAX_SRC_W 5120
590#define ICL_MAX_SRC_H 4096
591#define ICL_MAX_DST_W 5120
592#define ICL_MAX_DST_H 4096
Chandra Konduru77224cd2018-04-09 09:11:13 +0530593#define SKL_MIN_YUV_420_SRC_W 16
594#define SKL_MIN_YUV_420_SRC_H 16
Chandra Kondurube41e332015-04-07 15:28:36 -0700595
596struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700597 int in_use;
598 uint32_t mode;
599};
600
601struct intel_crtc_scaler_state {
602#define SKL_NUM_SCALERS 2
603 struct intel_scaler scalers[SKL_NUM_SCALERS];
604
605 /*
606 * scaler_users: keeps track of users requesting scalers on this crtc.
607 *
608 * If a bit is set, a user is using a scaler.
609 * Here user can be a plane or crtc as defined below:
610 * bits 0-30 - plane (bit position is index from drm_plane_index)
611 * bit 31 - crtc
612 *
613 * Instead of creating a new index to cover planes and crtc, using
614 * existing drm_plane_index for planes which is well less than 31
615 * planes and bit 31 for crtc. This should be fine to cover all
616 * our platforms.
617 *
618 * intel_atomic_setup_scalers will setup available scalers to users
619 * requesting scalers. It will gracefully fail if request exceeds
620 * avilability.
621 */
622#define SKL_CRTC_INDEX 31
623 unsigned scaler_users;
624
625 /* scaler used by crtc for panel fitting purpose */
626 int scaler_id;
627};
628
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200629/* drm_mode->private_flags */
630#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530631/* Flag to get scanline using frame time stamps */
632#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200633
Matt Roper4e0963c2015-09-24 15:53:15 -0700634struct intel_pipe_wm {
635 struct intel_wm_level wm[5];
636 uint32_t linetime;
637 bool fbc_wm_enabled;
638 bool pipe_enabled;
639 bool sprites_enabled;
640 bool sprites_scaled;
641};
642
Lyudea62163e2016-10-04 14:28:20 -0400643struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700644 struct skl_wm_level wm[8];
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530645 struct skl_wm_level uv_wm[8];
Matt Roper4e0963c2015-09-24 15:53:15 -0700646 struct skl_wm_level trans_wm;
Mahesh Kumarb879d582018-04-09 09:11:01 +0530647 bool is_planar;
Lyudea62163e2016-10-04 14:28:20 -0400648};
649
650struct skl_pipe_wm {
651 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700652 uint32_t linetime;
653};
654
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200655enum vlv_wm_level {
656 VLV_WM_LEVEL_PM2,
657 VLV_WM_LEVEL_PM5,
658 VLV_WM_LEVEL_DDR_DVFS,
659 NUM_VLV_WM_LEVELS,
660};
661
662struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300663 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
664 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200665 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200666 bool cxsr;
667};
668
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200669struct vlv_fifo_state {
670 u16 plane[I915_MAX_PLANES];
671};
672
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300673enum g4x_wm_level {
674 G4X_WM_LEVEL_NORMAL,
675 G4X_WM_LEVEL_SR,
676 G4X_WM_LEVEL_HPLL,
677 NUM_G4X_WM_LEVELS,
678};
679
680struct g4x_wm_state {
681 struct g4x_pipe_wm wm;
682 struct g4x_sr_wm sr;
683 struct g4x_sr_wm hpll;
684 bool cxsr;
685 bool hpll_en;
686 bool fbc_en;
687};
688
Matt Ropere8f1f022016-05-12 07:05:55 -0700689struct intel_crtc_wm_state {
690 union {
691 struct {
692 /*
693 * Intermediate watermarks; these can be
694 * programmed immediately since they satisfy
695 * both the current configuration we're
696 * switching away from and the new
697 * configuration we're switching to.
698 */
699 struct intel_pipe_wm intermediate;
700
701 /*
702 * Optimal watermarks, programmed post-vblank
703 * when this state is committed.
704 */
705 struct intel_pipe_wm optimal;
706 } ilk;
707
708 struct {
709 /* gen9+ only needs 1-step wm programming */
710 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400711 struct skl_ddb_entry ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +0200712 struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
713 struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700714 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200715
716 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200717 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300718 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200719 /* intermediate watermarks (inverted) */
720 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200721 /* optimal watermarks (inverted) */
722 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200723 /* display FIFO split */
724 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200725 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300726
727 struct {
728 /* "raw" watermarks */
729 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
730 /* intermediate watermarks */
731 struct g4x_wm_state intermediate;
732 /* optimal watermarks */
733 struct g4x_wm_state optimal;
734 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700735 };
736
737 /*
738 * Platforms with two-step watermark programming will need to
739 * update watermark programming post-vblank to switch from the
740 * safe intermediate watermarks to the optimal final
741 * watermarks.
742 */
743 bool need_postvbl_update;
744};
745
Shashank Sharmad9facae2018-10-12 11:53:07 +0530746enum intel_output_format {
747 INTEL_OUTPUT_FORMAT_INVALID,
748 INTEL_OUTPUT_FORMAT_RGB,
Shashank Sharma33b7f3e2018-10-12 11:53:08 +0530749 INTEL_OUTPUT_FORMAT_YCBCR420,
Shashank Sharma8c79f842018-10-12 11:53:09 +0530750 INTEL_OUTPUT_FORMAT_YCBCR444,
Shashank Sharmad9facae2018-10-12 11:53:07 +0530751};
752
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200753struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200754 struct drm_crtc_state base;
755
Daniel Vetterbb760062013-06-06 14:55:52 +0200756 /**
757 * quirks - bitfield with hw state readout quirks
758 *
759 * For various reasons the hw state readout code might not be able to
760 * completely faithfully read out the current state. These cases are
761 * tracked with quirk flags so that fastboot and state checker can act
762 * accordingly.
763 */
Daniel Vetter99535992014-04-13 12:00:33 +0200764#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200765 unsigned long quirks;
766
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100767 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100768 bool update_pipe; /* can a fast modeset be performed? */
769 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200770 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100771 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200772 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200773
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300774 /* Pipe source size (ie. panel fitter input size)
775 * All planes will be positioned inside this space,
776 * and get clipped at the edges. */
777 int pipe_src_w, pipe_src_h;
778
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200779 /*
780 * Pipe pixel rate, adjusted for
781 * panel fitter/pipe scaler downscaling.
782 */
783 unsigned int pixel_rate;
784
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100785 /* Whether to set up the PCH/FDI. Note that we never allow sharing
786 * between pch encoders and cpu encoders. */
787 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100788
Jesse Barnese43823e2014-11-05 14:26:08 -0800789 /* Are we sending infoframes on the attached port */
790 bool has_infoframe;
791
Daniel Vetter3b117c82013-04-17 20:15:07 +0200792 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200793 * pipe on Haswell and later (where we have a special eDP transcoder)
794 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200795 enum transcoder cpu_transcoder;
796
Daniel Vetter50f3b012013-03-27 00:44:56 +0100797 /*
798 * Use reduced/limited/broadcast rbg range, compressing from the full
799 * range fed into the crtcs.
800 */
801 bool limited_color_range;
802
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300803 /* Bitmask of encoder types (enum intel_output_type)
804 * driven by the pipe.
805 */
806 unsigned int output_types;
807
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200808 /* Whether we should send NULL infoframes. Required for audio. */
809 bool has_hdmi_sink;
810
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200811 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
812 * has_dp_encoder is set. */
813 bool has_audio;
814
Daniel Vetterd8b32242013-04-25 17:54:44 +0200815 /*
816 * Enable dithering, used when the selected pipe bpp doesn't match the
817 * plane bpp.
818 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100819 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100820
Manasi Navare611032b2017-01-24 08:21:49 -0800821 /*
822 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
823 * compliance video pattern tests.
824 * Disable dither only if it is a compliance test request for
825 * 18bpp.
826 */
827 bool dither_force_disable;
828
Daniel Vetterf47709a2013-03-28 10:42:02 +0100829 /* Controls for the clock computation, to override various stages. */
830 bool clock_set;
831
Daniel Vetter09ede542013-04-30 14:01:45 +0200832 /* SDVO TV has a bunch of special case. To make multifunction encoders
833 * work correctly, we need to track this at runtime.*/
834 bool sdvo_tv_clock;
835
Daniel Vettere29c22c2013-02-21 00:00:16 +0100836 /*
837 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
838 * required. This is set in the 2nd loop of calling encoder's
839 * ->compute_config if the first pick doesn't work out.
840 */
841 bool bw_constrained;
842
Daniel Vetterf47709a2013-03-28 10:42:02 +0100843 /* Settings for the intel dpll used on pretty much everything but
844 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300845 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100846
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200847 /* Selected dpll when shared or NULL. */
848 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200849
Daniel Vetter66e985c2013-06-05 13:34:20 +0200850 /* Actual register state of the dpll, for shared dpll cross-checking. */
851 struct intel_dpll_hw_state dpll_hw_state;
852
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300853 /* DSI PLL registers */
854 struct {
855 u32 ctrl, div;
856 } dsi_pll;
857
Daniel Vetter965e0c42013-03-27 00:44:57 +0100858 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200859 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200860
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530861 /* m2_n2 for eDP downclock */
862 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700863 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530864
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300865 bool has_psr;
866 bool has_psr2;
867
Daniel Vetterff9a6752013-06-01 17:16:21 +0200868 /*
869 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300870 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
871 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100872 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200873 int port_clock;
874
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100875 /* Used by SDVO (and if we ever fix it, HDMI). */
876 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700877
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300878 uint8_t lane_count;
879
Imre Deak95a7a2a2016-06-13 16:44:35 +0300880 /*
881 * Used by platforms having DP/HDMI PHY with programmable lane
882 * latency optimization.
883 */
884 uint8_t lane_lat_optim_mask;
885
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300886 /* minimum acceptable voltage level */
887 u8 min_voltage_level;
888
Jesse Barnes2dd24552013-04-25 12:55:01 -0700889 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700890 struct {
891 u32 control;
892 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200893 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700894 } gmch_pfit;
895
896 /* Panel fitter placement and size for Ironlake+ */
897 struct {
898 u32 pos;
899 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100900 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200901 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700902 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100903
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100904 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100905 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100906 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300907
908 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300909 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300910
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200911 bool enable_fbc;
912
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300913 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000914
Dave Airlie0e32b392014-05-02 14:02:48 +1000915 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700916
917 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200918
919 /* w/a for waiting 2 vblanks during crtc enable */
920 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700921
922 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
923 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700924
Matt Ropere8f1f022016-05-12 07:05:55 -0700925 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000926
927 /* Gamma mode programmed on the pipe */
928 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200929
930 /* bitmask of visible planes (enum plane_id) */
931 u8 active_planes;
Maarten Lankhorst8e021152018-05-12 03:03:12 +0530932 u8 nv12_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530933
Ville Syrjäläafbd8a72018-11-27 18:37:42 +0200934 /* bitmask of planes that will be updated during the commit */
935 u8 update_planes;
936
Shashank Sharma15953632017-03-13 16:54:03 +0530937 /* HDMI scrambling status */
938 bool hdmi_scrambling;
939
940 /* HDMI High TMDS char rate ratio */
941 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530942
Shashank Sharmad9facae2018-10-12 11:53:07 +0530943 /* Output format RGB/YCBCR etc */
944 enum intel_output_format output_format;
Shashank Sharma668b6c12018-10-12 11:53:14 +0530945
946 /* Output down scaling is done in LSPCON device */
947 bool lspcon_downsampling;
Manasi Navare7b610f12018-11-28 12:26:12 -0800948
949 /* Display Stream compression state */
950 struct {
951 bool compression_enable;
952 bool dsc_split;
953 u16 compressed_bpp;
954 u8 slice_count;
955 } dsc_params;
956 struct drm_dsc_config dp_dsc_cfg;
Anusha Srivatsa240999c2018-11-28 12:26:25 -0800957
958 /* Forward Error correction State */
959 bool fec_enable;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100960};
961
Jesse Barnes79e53942008-11-07 14:24:08 -0800962struct intel_crtc {
963 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700964 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200965 /*
966 * Whether the crtc and the connected output pipeline is active. Implies
967 * that crtc->enabled is set, i.e. the current mode configuration has
968 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200969 */
970 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200971 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200972 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200973 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100974
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200975 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100976
Chris Wilson8af29b02016-09-09 14:11:47 +0100977 /* global reset count when the last flip was submitted */
978 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200979
Paulo Zanoni86642812013-04-12 17:57:57 -0300980 /* Access to these should be protected by dev_priv->irq_lock. */
981 bool cpu_fifo_underrun_disabled;
982 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300983
984 /* per-pipe watermark state */
985 struct {
986 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700987 union {
988 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200989 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300990 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700991 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300992 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300993
Ville Syrjälä80715b22014-05-15 20:23:23 +0300994 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800995
Jesse Barneseb120ef2015-09-15 14:19:32 -0700996 struct {
997 unsigned start_vbl_count;
998 ktime_t start_vbl_time;
999 int min_vbl, max_vbl;
1000 int scanline_start;
1001 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +02001002
Chandra Kondurube41e332015-04-07 15:28:36 -07001003 /* scalers available on this crtc */
1004 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -08001005};
1006
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001007struct intel_plane {
1008 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +02001009 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001010 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001011 enum pipe pipe;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +02001012 bool has_fbc;
Ville Syrjäläa38189c2018-05-18 19:21:59 +03001013 bool has_ccs;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03001014 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -03001015
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03001016 struct {
1017 u32 base, cntl, size;
1018 } cursor;
1019
Matt Roper8e7d6882015-01-21 16:35:41 -08001020 /*
1021 * NOTE: Do not place new plane state fields here (e.g., when adding
1022 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001023 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -08001024 */
1025
Ville Syrjäläddd57132018-09-07 18:24:02 +03001026 unsigned int (*max_stride)(struct intel_plane *plane,
1027 u32 pixel_format, u64 modifier,
1028 unsigned int rotation);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001029 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001030 const struct intel_crtc_state *crtc_state,
1031 const struct intel_plane_state *plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001032 void (*update_slave)(struct intel_plane *plane,
1033 const struct intel_crtc_state *crtc_state,
1034 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001035 void (*disable_plane)(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02001036 const struct intel_crtc_state *crtc_state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001037 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03001038 int (*check_plane)(struct intel_crtc_state *crtc_state,
1039 struct intel_plane_state *plane_state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001040};
1041
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001042struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +01001043 u16 fifo_size;
1044 u16 max_wm;
1045 u8 default_wm;
1046 u8 guard_size;
1047 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001048};
1049
1050struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +01001051 bool is_desktop : 1;
1052 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +01001053 u16 fsb_freq;
1054 u16 mem_freq;
1055 u16 display_sr;
1056 u16 display_hpll_disable;
1057 u16 cursor_sr;
1058 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001059};
1060
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001061#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001062#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001063#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +08001064#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +01001065#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001066#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001067#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -08001068#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Daniel Stonea268bcd2018-05-18 15:30:08 +01001069#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08001070
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001071struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001072 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001073 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001074 struct {
1075 enum drm_dp_dual_mode_type type;
1076 int max_tmds_clock;
1077 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001078 bool has_hdmi_sink;
1079 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001080 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301081 struct intel_connector *attached_connector;
Neil Armstrong9c229122018-07-04 17:08:17 +02001082 struct cec_notifier *cec_notifier;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001083};
1084
Dave Airlie0e32b392014-05-02 14:02:48 +10001085struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001086#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001087
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301088/*
1089 * enum link_m_n_set:
1090 * When platform provides two set of M_N registers for dp, we can
1091 * program them and switch between them incase of DRRS.
1092 * But When only one such register is provided, we have to program the
1093 * required divider value on that registers itself based on the DRRS state.
1094 *
1095 * M1_N1 : Program dp_m_n on M1_N1 registers
1096 * dp_m2_n2 on M2_N2 registers (If supported)
1097 *
1098 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1099 * M2_N2 registers are not supported
1100 */
1101
1102enum link_m_n_set {
1103 /* Sets the m1_n1 and m2_n2 */
1104 M1_N1 = 0,
1105 M2_N2
1106};
1107
Manasi Navarec1617ab2016-12-09 16:22:50 -08001108struct intel_dp_compliance_data {
1109 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001110 uint8_t video_pattern;
1111 uint16_t hdisplay, vdisplay;
1112 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001113};
1114
1115struct intel_dp_compliance {
1116 unsigned long test_type;
1117 struct intel_dp_compliance_data test_data;
1118 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001119 int test_link_rate;
1120 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001121};
1122
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001123struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001124 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001125 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001126 int link_rate;
1127 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301128 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001129 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001130 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001131 bool has_audio;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001132 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001133 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001134 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001135 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001136 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Manasi Navare93ac0922018-10-30 17:19:19 -07001137 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
Anusha Srivatsa08cadae2018-11-01 21:14:54 -07001138 u8 fec_capable;
Jani Nikula55cfc582017-03-28 17:59:04 +03001139 /* source rates */
1140 int num_source_rates;
1141 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001142 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1143 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001144 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001145 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001146 /* intersection of source and sink rates */
1147 int num_common_rates;
1148 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001149 /* Max lane count for the current link */
1150 int max_link_lane_count;
1151 /* Max rate for the current link */
1152 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001153 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001154 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001155 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001156 uint8_t train_set[4];
1157 int panel_power_up_delay;
1158 int panel_power_down_delay;
1159 int panel_power_cycle_delay;
1160 int backlight_on_delay;
1161 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001162 struct delayed_work panel_vdd_work;
1163 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001164 unsigned long last_power_on;
1165 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001166 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001167
Clint Taylor01527b32014-07-07 13:01:46 -07001168 struct notifier_block edp_notifier;
1169
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001170 /*
1171 * Pipe whose power sequencer is currently locked into
1172 * this port. Only relevant on VLV/CHV.
1173 */
1174 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001175 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001176 * Pipe currently driving the port. Used for preventing
1177 * the use of the PPS for any pipe currentrly driving
1178 * external DP as that will mess things up on VLV.
1179 */
1180 enum pipe active_pipe;
1181 /*
Imre Deak78597992016-06-16 16:37:20 +03001182 * Set if the sequencer may be reset due to a power transition,
1183 * requiring a reinitialization. Only relevant on BXT.
1184 */
1185 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001186 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001187
Dave Airlie0e32b392014-05-02 14:02:48 +10001188 bool can_mst; /* this port supports mst */
1189 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001190 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001191 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001192 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001193
Dave Airlie0e32b392014-05-02 14:02:48 +10001194 /* mst connector list */
1195 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1196 struct drm_dp_mst_topology_mgr mst_mgr;
1197
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001198 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001199 /*
1200 * This function returns the value we have to program the AUX_CTL
1201 * register with to kick off an AUX transaction.
1202 */
1203 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
Damien Lespiau153b1102014-01-21 13:37:15 +00001204 int send_bytes,
1205 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001206
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001207 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1208 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1209
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001210 /* This is called before a link training is starterd */
1211 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1212
Todd Previtec5d5ab72015-04-15 08:38:38 -07001213 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001214 struct intel_dp_compliance compliance;
Manasi Navaree845f092018-12-05 16:54:07 -08001215
1216 /* Display stream compression testing */
1217 bool force_dsc_en;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001218};
1219
Shashank Sharma96e35592018-10-12 11:53:10 +05301220enum lspcon_vendor {
1221 LSPCON_VENDOR_MCA,
1222 LSPCON_VENDOR_PARADE
1223};
1224
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301225struct intel_lspcon {
1226 bool active;
1227 enum drm_lspcon_mode mode;
Shashank Sharma96e35592018-10-12 11:53:10 +05301228 enum lspcon_vendor vendor;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301229};
1230
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001231struct intel_digital_port {
1232 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001233 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001234 struct intel_dp dp;
1235 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301236 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001237 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001238 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001239 uint8_t max_lanes;
Imre Deak563d22a2018-11-01 16:04:21 +02001240 /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
1241 enum aux_ch aux_ch;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001242 enum intel_display_power_domain ddi_io_power_domain;
Imre Deakf6bff602018-12-14 20:27:02 +02001243 bool tc_legacy_port:1;
Paulo Zanoni60755462018-07-24 17:28:10 -07001244 enum tc_port_type tc_type;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001245
Ville Syrjälä790ea702018-09-20 21:51:36 +03001246 void (*write_infoframe)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001247 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001248 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001249 const void *frame, ssize_t len);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001250 void (*set_infoframes)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001251 bool enable,
1252 const struct intel_crtc_state *crtc_state,
1253 const struct drm_connector_state *conn_state);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001254 bool (*infoframe_enabled)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001255 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001256};
1257
Dave Airlie0e32b392014-05-02 14:02:48 +10001258struct intel_dp_mst_encoder {
1259 struct intel_encoder base;
1260 enum pipe pipe;
1261 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001262 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001263};
1264
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001265static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001266vlv_dport_to_channel(struct intel_digital_port *dport)
1267{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001268 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001269 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001270 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001271 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001272 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001273 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001274 default:
1275 BUG();
1276 }
1277}
1278
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001279static inline enum dpio_phy
1280vlv_dport_to_phy(struct intel_digital_port *dport)
1281{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001282 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001283 case PORT_B:
1284 case PORT_C:
1285 return DPIO_PHY0;
1286 case PORT_D:
1287 return DPIO_PHY1;
1288 default:
1289 BUG();
1290 }
1291}
1292
1293static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001294vlv_pipe_to_channel(enum pipe pipe)
1295{
1296 switch (pipe) {
1297 case PIPE_A:
1298 case PIPE_C:
1299 return DPIO_CH0;
1300 case PIPE_B:
1301 return DPIO_CH1;
1302 default:
1303 BUG();
1304 }
1305}
1306
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001307static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001308intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001309{
Chris Wilsonf875c152010-09-09 15:44:14 +01001310 return dev_priv->pipe_to_crtc_mapping[pipe];
1311}
1312
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001313static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001314intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001315{
Chris Wilson417ae142011-01-19 15:04:42 +00001316 return dev_priv->plane_to_crtc_mapping[plane];
1317}
1318
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001319struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001320 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001321};
Daniel Vetterb9805142012-08-31 17:37:33 +02001322
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001323static inline struct intel_encoder *
1324intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001325{
1326 return to_intel_connector(connector)->encoder;
1327}
1328
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001329static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1330{
1331 switch (encoder->type) {
1332 case INTEL_OUTPUT_DDI:
1333 case INTEL_OUTPUT_DP:
1334 case INTEL_OUTPUT_EDP:
1335 case INTEL_OUTPUT_HDMI:
1336 return true;
1337 default:
1338 return false;
1339 }
1340}
1341
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001342static inline struct intel_digital_port *
1343enc_to_dig_port(struct drm_encoder *encoder)
1344{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001345 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1346
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001347 if (intel_encoder_is_dig_port(intel_encoder))
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001348 return container_of(encoder, struct intel_digital_port,
1349 base.base);
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001350 else
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001351 return NULL;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001352}
1353
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05301354static inline struct intel_digital_port *
1355conn_to_dig_port(struct intel_connector *connector)
1356{
1357 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
1358}
1359
Dave Airlie0e32b392014-05-02 14:02:48 +10001360static inline struct intel_dp_mst_encoder *
1361enc_to_mst(struct drm_encoder *encoder)
1362{
1363 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1364}
1365
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001366static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1367{
1368 return &enc_to_dig_port(encoder)->dp;
1369}
1370
Ville Syrjälä14aa5212018-07-05 19:43:50 +03001371static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1372{
1373 switch (encoder->type) {
1374 case INTEL_OUTPUT_DP:
1375 case INTEL_OUTPUT_EDP:
1376 return true;
1377 case INTEL_OUTPUT_DDI:
1378 /* Skip pure HDMI/DVI DDI encoders */
1379 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1380 default:
1381 return false;
1382 }
1383}
1384
Shashank Sharma06c812d2018-10-12 11:53:11 +05301385static inline struct intel_lspcon *
1386enc_to_intel_lspcon(struct drm_encoder *encoder)
1387{
1388 return &enc_to_dig_port(encoder)->lspcon;
1389}
1390
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001391static inline struct intel_digital_port *
1392dp_to_dig_port(struct intel_dp *intel_dp)
1393{
1394 return container_of(intel_dp, struct intel_digital_port, dp);
1395}
1396
Imre Deakdd75f6d2016-11-21 21:15:05 +02001397static inline struct intel_lspcon *
1398dp_to_lspcon(struct intel_dp *intel_dp)
1399{
1400 return &dp_to_dig_port(intel_dp)->lspcon;
1401}
1402
Rodrigo Vivide25eb72018-08-27 15:30:20 -07001403static inline struct drm_i915_private *
1404dp_to_i915(struct intel_dp *intel_dp)
1405{
1406 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1407}
1408
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001409static inline struct intel_digital_port *
1410hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1411{
1412 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001413}
1414
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001415static inline struct intel_plane_state *
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001416intel_atomic_get_plane_state(struct intel_atomic_state *state,
1417 struct intel_plane *plane)
1418{
1419 struct drm_plane_state *ret =
1420 drm_atomic_get_plane_state(&state->base, &plane->base);
1421
1422 if (IS_ERR(ret))
1423 return ERR_CAST(ret);
1424
1425 return to_intel_plane_state(ret);
1426}
1427
1428static inline struct intel_plane_state *
1429intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
1430 struct intel_plane *plane)
1431{
1432 return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
1433 &plane->base));
1434}
1435
1436static inline struct intel_plane_state *
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001437intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1438 struct intel_plane *plane)
1439{
1440 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1441 &plane->base));
1442}
1443
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001444static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001445intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1446 struct intel_crtc *crtc)
1447{
1448 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1449 &crtc->base));
1450}
1451
1452static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001453intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1454 struct intel_crtc *crtc)
1455{
1456 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1457 &crtc->base));
1458}
1459
Daniel Vetter47339cd2014-09-30 10:56:46 +02001460/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001461bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001462 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001463bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001464 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001465 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001466void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1467 enum pipe pipe);
1468void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001469 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001470void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1471void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001472
1473/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001474void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1475void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301476void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1477void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Oscar Mateod02b98b2018-04-05 17:00:50 +03001478void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001479void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001480void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1481void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001482
1483static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1484 u32 mask)
1485{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001486 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001487}
1488
Daniel Vetterb9632912014-09-30 10:56:44 +02001489void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1490void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001491static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1492{
1493 /*
1494 * We only use drm_irq_uninstall() at unload and VT switch, so
1495 * this is the only thing we need to check.
1496 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001497 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001498}
1499
Ville Syrjäläa225f072014-04-29 13:35:45 +03001500int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001501void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001502 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001503void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001504 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301505void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1506void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1507void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001508
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001509/* intel_crt.c */
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001510bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1511 i915_reg_t adpa_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001512void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001513void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001514
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001515/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001516void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001517 const struct intel_crtc_state *old_crtc_state,
1518 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001519void hsw_fdi_link_train(struct intel_crtc *crtc,
1520 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001521void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001522bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001523void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Clint Taylor90c3e212018-07-10 13:02:05 -07001524void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001525void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1526void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001527void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001528void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001529bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001530void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001531 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001532
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001533void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1534 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001535void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1536 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001537u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001538uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001539u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Ville Syrjälä4718a362018-05-17 20:03:06 +03001540u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1541 u8 voltage_swing);
Sean Paul23201752018-01-08 14:55:42 -05001542int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1543 bool enable);
Imre Deak70332ac2018-11-01 16:04:27 +02001544void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
Vandita Kulkarni8327af22018-11-29 16:12:23 +02001545int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1546 enum intel_dpll_id pll_id);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001547
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001548unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001549 int color_plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001550
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001551/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001552void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001553void intel_audio_codec_enable(struct intel_encoder *encoder,
1554 const struct intel_crtc_state *crtc_state,
1555 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001556void intel_audio_codec_disable(struct intel_encoder *encoder,
1557 const struct intel_crtc_state *old_crtc_state,
1558 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001559void i915_audio_component_init(struct drm_i915_private *dev_priv);
1560void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301561void intel_audio_init(struct drm_i915_private *dev_priv);
1562void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001563
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001564/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001565int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001566void skl_init_cdclk(struct drm_i915_private *dev_priv);
1567void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001568void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1569void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001570void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1571void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001572void icl_init_cdclk(struct drm_i915_private *dev_priv);
1573void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001574void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1575void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1576void intel_update_cdclk(struct drm_i915_private *dev_priv);
1577void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001578bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001579 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001580bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1581 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001582void intel_set_cdclk(struct drm_i915_private *dev_priv,
1583 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001584void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1585 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001586
Daniel Vetterb680c372014-09-19 18:27:27 +02001587/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001588void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1589void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001590enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001591int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001592int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1593 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001594int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1595 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001596void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1597void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001598void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001599unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001600 const struct intel_plane_state *state,
1601 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001602void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001603 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001604unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001605bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001606void intel_mark_busy(struct drm_i915_private *dev_priv);
1607void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001608int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001609void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001610void intel_encoder_destroy(struct drm_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001611struct drm_display_mode *
1612intel_encoder_current_mode(struct intel_encoder *encoder);
Mahesh Kumar176597a2018-10-04 14:20:43 +05301613bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoniac213c12018-05-21 17:25:37 -07001614bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1615enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1616 enum port port);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001617int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001619enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1620 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001621static inline bool
1622intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1623 enum intel_output_type type)
1624{
1625 return crtc_state->output_types & (1 << type);
1626}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001627static inline bool
1628intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1629{
1630 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001631 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001632 (1 << INTEL_OUTPUT_DP_MST) |
1633 (1 << INTEL_OUTPUT_EDP));
1634}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001635static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001636intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001637{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001638 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001639}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001640static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001641intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001642{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001643 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001644
1645 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001646 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001647}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001648
1649u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1650
Paulo Zanoni87440422013-09-24 15:48:31 -03001651int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001652void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001653 struct intel_digital_port *dport,
1654 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001655int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001656 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001657 struct intel_load_detect_pipe *old,
1658 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001659void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001660 struct intel_load_detect_pipe *old,
1661 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001662struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001663intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03001664 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001665 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001666 unsigned long *out_flags);
1667void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001668struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001669intel_framebuffer_create(struct drm_i915_gem_object *obj,
1670 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001671int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001672 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001673void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001674 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001675int intel_plane_atomic_get_property(struct drm_plane *plane,
1676 const struct drm_plane_state *state,
1677 struct drm_property *property,
1678 uint64_t *val);
1679int intel_plane_atomic_set_property(struct drm_plane *plane,
1680 struct drm_plane_state *state,
1681 struct drm_property *property,
1682 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001683int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1684 struct drm_crtc_state *crtc_state,
1685 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001686 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001687
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001688void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1689 enum pipe pipe);
1690
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001691int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001692 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001693void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001694int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001695
Daniel Vetter716c2e52014-06-25 22:02:02 +03001696/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001697void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1698 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001699void assert_pll(struct drm_i915_private *dev_priv,
1700 enum pipe pipe, bool state);
1701#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1702#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001703void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1704#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1705#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001706void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1707 enum pipe pipe, bool state);
1708#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1709#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001710void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001711#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1712#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Chris Wilsonc0336662016-05-06 15:40:21 +01001713void intel_prepare_reset(struct drm_i915_private *dev_priv);
1714void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001715void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1716void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001717void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301718void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1719void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001720void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001721unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna3e689282018-10-29 15:14:10 -07001722void skl_enable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001723void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001724 struct intel_crtc_state *pipe_config);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02001725void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
1726 enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001727int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001728bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001729 struct dpll *best_clock);
1730int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001731
Ville Syrjälä525b9312016-10-31 22:37:02 +02001732bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001733bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001734void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1735void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001736enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Imre Deak337837a2018-11-01 16:04:23 +02001737enum intel_display_power_domain
1738intel_aux_power_domain(struct intel_digital_port *dig_port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001739void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001740 struct intel_crtc_state *pipe_config);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001741void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1742 struct intel_crtc_state *crtc_state);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001743
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02001744u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001745int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03001746int skl_max_scale(const struct intel_crtc_state *crtc_state,
1747 u32 pixel_format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001748
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001749static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1750{
1751 return i915_ggtt_offset(state->vma);
1752}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001753
James Ausmus4036c782017-11-13 10:11:28 -08001754u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1755 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001756u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1757 const struct intel_plane_state *plane_state);
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001758u32 glk_color_ctl(const struct intel_plane_state *plane_state);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03001759u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1760 int plane);
Ville Syrjälä73266592018-09-07 18:24:11 +03001761int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001762int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Mahesh Kumarddf34312018-04-09 09:11:03 +05301763int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
Ville Syrjäläddd57132018-09-07 18:24:02 +03001764unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1765 u32 pixel_format, u64 modifier,
1766 unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001767
Jani Nikula360fa662018-10-10 10:52:04 +03001768/* intel_connector.c */
Jani Nikula1c213482018-10-10 10:52:05 +03001769int intel_connector_init(struct intel_connector *connector);
1770struct intel_connector *intel_connector_alloc(void);
1771void intel_connector_free(struct intel_connector *connector);
1772void intel_connector_destroy(struct drm_connector *connector);
1773int intel_connector_register(struct drm_connector *connector);
1774void intel_connector_unregister(struct drm_connector *connector);
1775void intel_connector_attach_encoder(struct intel_connector *connector,
1776 struct intel_encoder *encoder);
1777bool intel_connector_get_hw_state(struct intel_connector *connector);
Jani Nikula046c9bc2018-10-16 17:50:44 +03001778enum pipe intel_connector_get_pipe(struct intel_connector *connector);
Jani Nikula360fa662018-10-10 10:52:04 +03001779int intel_connector_update_modes(struct drm_connector *connector,
1780 struct edid *edid);
1781int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1782void intel_attach_force_audio_property(struct drm_connector *connector);
1783void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1784void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1785
Daniel Vettereb805622015-05-04 14:58:44 +02001786/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001787void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001788void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001789void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001790void intel_csr_ucode_suspend(struct drm_i915_private *);
1791void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001792
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001793/* intel_dp.c */
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001794bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1795 i915_reg_t dp_reg, enum port port,
1796 enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001797bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1798 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001799bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1800 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001801void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001802 int link_rate, uint8_t lane_count,
1803 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001804int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1805 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001806void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001807void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001808int intel_dp_retrain_link(struct intel_encoder *encoder,
1809 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001810void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Gaurav K Singh22792982018-11-28 12:26:17 -08001811void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
1812 const struct intel_crtc_state *crtc_state,
1813 bool enable);
Imre Deakbf93ba62016-04-18 10:04:21 +03001814void intel_dp_encoder_reset(struct drm_encoder *encoder);
1815void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001816void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001817bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001818 struct intel_crtc_state *pipe_config,
1819 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001820bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001821bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001822enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1823 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001824void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1825 const struct drm_connector_state *conn_state);
1826void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001827void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001828void intel_edp_panel_on(struct intel_dp *intel_dp);
1829void intel_edp_panel_off(struct intel_dp *intel_dp);
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001830void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
1831void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001832int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001833int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001834int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001835void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001836void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001837uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001838void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001839void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001840 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001841void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001842 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001843void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1844 unsigned int frontbuffer_bits);
1845void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1846 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001847
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001848void
1849intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1850 uint8_t dp_train_pat);
1851void
1852intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1853void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1854uint8_t
1855intel_dp_voltage_max(struct intel_dp *intel_dp);
1856uint8_t
1857intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1858void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1859 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001860bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Manasi Navare2edd5322018-06-11 15:26:55 -07001861bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001862bool
1863intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
Manasi Navared9218c82018-10-30 17:19:21 -07001864uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count,
1865 int mode_clock, int mode_hdisplay);
1866uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
1867 int mode_hdisplay);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001868
Gaurav K Singh168243c2018-11-29 11:38:27 -08001869/* intel_vdsc.c */
1870int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
1871 struct intel_crtc_state *pipe_config);
Manasi Navarea24c62f2018-11-28 12:26:24 -08001872enum intel_display_power_domain
1873intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
Gaurav K Singh168243c2018-11-29 11:38:27 -08001874
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001875static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1876{
1877 return ~((1 << lane_count) - 1) & 0xf;
1878}
1879
Imre Deak24e807e2016-10-24 19:33:28 +03001880bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001881int intel_dp_link_required(int pixel_clock, int bpp);
1882int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001883bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001884void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
1885 struct intel_digital_port *dig_port);
Imre Deak24e807e2016-10-24 19:33:28 +03001886
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001887/* intel_dp_aux_backlight.c */
1888int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1889
Dave Airlie0e32b392014-05-02 14:02:48 +10001890/* intel_dp_mst.c */
1891int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1892void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Jani Nikulaca3589c2018-07-05 16:25:07 +03001893/* vlv_dsi.c */
Jani Nikulae5186342018-07-05 16:25:08 +03001894void vlv_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001895
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +02001896/* icl_dsi.c */
1897void icl_dsi_init(struct drm_i915_private *dev_priv);
1898
Jani Nikula90198352016-04-26 16:14:25 +03001899/* intel_dsi_dcs_backlight.c */
1900int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001901
1902/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001903void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001904/* intel_hotplug.c */
1905void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001906bool intel_encoder_hotplug(struct intel_encoder *encoder,
1907 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001908
Daniel Vetter0632fef2013-10-08 17:44:49 +02001909/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001910#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001911extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001912extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001913extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1914extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001915extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001916extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1917extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001918#else
1919static inline int intel_fbdev_init(struct drm_device *dev)
1920{
1921 return 0;
1922}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001923
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001924static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001925{
1926}
1927
Daniel Vetter4f256d82017-07-15 00:46:55 +02001928static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1929{
1930}
1931
1932static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001933{
1934}
1935
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001936static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001937{
1938}
1939
Jani Nikulad9c409d2016-10-04 10:53:48 +03001940static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1941{
1942}
1943
Daniel Vetter0632fef2013-10-08 17:44:49 +02001944static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001945{
1946}
1947#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001948
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001949/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001950void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001951 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001952bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001953void intel_fbc_pre_update(struct intel_crtc *crtc,
1954 struct intel_crtc_state *crtc_state,
1955 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001956void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001957void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001958void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001959void intel_fbc_enable(struct intel_crtc *crtc,
1960 struct intel_crtc_state *crtc_state,
1961 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001962void intel_fbc_disable(struct intel_crtc *crtc);
1963void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001964void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1965 unsigned int frontbuffer_bits,
1966 enum fb_op_origin origin);
1967void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001968 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001969void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001970void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001971int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001972
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001973/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001974void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1975 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001976void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1977 struct intel_connector *intel_connector);
1978struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1979bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001980 struct intel_crtc_state *pipe_config,
1981 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001982bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301983 struct drm_connector *connector,
1984 bool high_tmds_clock_ratio,
1985 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001986void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001987void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001988
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001989/* intel_lvds.c */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001990bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1991 i915_reg_t lvds_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001992void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001993struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001994bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001995
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001996/* intel_overlay.c */
José Roberto de Souza58db08a72018-11-07 16:16:47 -08001997void intel_overlay_setup(struct drm_i915_private *dev_priv);
1998void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001999int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01002000int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
2002int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02002004void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002005
2006
2007/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03002008int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05302009 struct drm_display_mode *fixed_mode,
2010 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03002011void intel_panel_fini(struct intel_panel *panel);
2012void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
2013 struct drm_display_mode *adjusted_mode);
2014void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002015 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002016 int fitting_mode);
2017void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002018 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002019 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02002020void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03002021 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01002022int intel_panel_setup_backlight(struct drm_connector *connector,
2023 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002024void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
2025 const struct drm_connector_state *conn_state);
2026void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Vandana Kannanec9ed192013-12-10 13:37:36 +05302027extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02002028 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05302029 struct drm_display_mode *fixed_mode,
2030 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002031
2032#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002033int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002034void intel_backlight_device_unregister(struct intel_connector *connector);
2035#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01002036static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002037{
2038 return 0;
2039}
Chris Wilsone63d87c2016-06-17 11:40:34 +01002040static inline void intel_backlight_device_unregister(struct intel_connector *connector)
2041{
2042}
2043#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02002044
Sean Paulee5e5e72018-01-08 14:55:39 -05002045/* intel_hdcp.c */
2046void intel_hdcp_atomic_check(struct drm_connector *connector,
2047 struct drm_connector_state *old_state,
2048 struct drm_connector_state *new_state);
2049int intel_hdcp_init(struct intel_connector *connector,
2050 const struct intel_hdcp_shim *hdcp_shim);
2051int intel_hdcp_enable(struct intel_connector *connector);
2052int intel_hdcp_disable(struct intel_connector *connector);
2053int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05302054bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05302055bool intel_hdcp_capable(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002056
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002057/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08002058#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08002059void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002060void intel_psr_enable(struct intel_dp *intel_dp,
2061 const struct intel_crtc_state *crtc_state);
2062void intel_psr_disable(struct intel_dp *intel_dp,
2063 const struct intel_crtc_state *old_crtc_state);
Maarten Lankhorstc44301f2018-08-09 16:21:01 +02002064int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
2065 struct drm_modeset_acquire_ctx *ctx,
2066 u64 value);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002067void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08002068 unsigned frontbuffer_bits,
2069 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002070void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07002071 unsigned frontbuffer_bits,
2072 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002073void intel_psr_init(struct drm_i915_private *dev_priv);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03002074void intel_psr_compute_config(struct intel_dp *intel_dp,
2075 struct intel_crtc_state *crtc_state);
Dhinakaran Pandiyan1aeb1b52018-08-21 15:11:56 -07002076void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -07002077void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
José Roberto de Souzacc3054f2018-06-26 13:16:41 -07002078void intel_psr_short_pulse(struct intel_dp *intel_dp);
Dhinakaran Pandiyan63ec1322018-08-21 15:11:54 -07002079int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
2080 u32 *out_value);
José Roberto de Souza2f8e7ea2018-11-21 14:54:37 -08002081bool intel_psr_enabled(struct intel_dp *intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002082
Jani Nikula593a21a2018-10-16 17:42:27 +03002083/* intel_quirks.c */
Jani Nikula27a981b2018-10-17 12:35:39 +03002084void intel_init_quirks(struct drm_i915_private *dev_priv);
Jani Nikula593a21a2018-10-16 17:42:27 +03002085
Daniel Vetter9c065a72014-09-30 10:56:38 +02002086/* intel_runtime_pm.c */
2087int intel_power_domains_init(struct drm_i915_private *);
Imre Deakf28ec6f2018-08-06 12:58:37 +03002088void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002089void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
Imre Deak48a287e2018-08-06 12:58:35 +03002090void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
Animesh Manna3e689282018-10-29 15:14:10 -07002091void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2092void icl_display_core_uninit(struct drm_i915_private *dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03002093void intel_power_domains_enable(struct drm_i915_private *dev_priv);
2094void intel_power_domains_disable(struct drm_i915_private *dev_priv);
2095
2096enum i915_drm_suspend_mode {
2097 I915_DRM_SUSPEND_IDLE,
2098 I915_DRM_SUSPEND_MEM,
2099 I915_DRM_SUSPEND_HIBERNATE,
2100};
2101
2102void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
2103 enum i915_drm_suspend_mode);
2104void intel_power_domains_resume(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002105void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2106void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002107void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03002108void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00002109const char *
2110intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002111
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002112bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2113 enum intel_display_power_domain domain);
2114bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2115 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002116void intel_display_power_get(struct drm_i915_private *dev_priv,
2117 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02002118bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
2119 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002120void intel_display_power_put(struct drm_i915_private *dev_priv,
2121 enum intel_display_power_domain domain);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05302122void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
2123 u8 req_slices);
Imre Deakda5827c2015-12-15 20:10:33 +02002124
2125static inline void
2126assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
2127{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002128 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02002129 "Device suspended during HW access\n");
2130}
2131
2132static inline void
2133assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
2134{
2135 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002136 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00002137 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02002138}
2139
Imre Deak1f814da2015-12-16 02:52:19 +02002140/**
2141 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2142 * @dev_priv: i915 device instance
2143 *
2144 * This function disable asserts that check if we hold an RPM wakelock
2145 * reference, while keeping the device-not-suspended checks still enabled.
2146 * It's meant to be used only in special circumstances where our rule about
2147 * the wakelock refcount wrt. the device power state doesn't hold. According
2148 * to this rule at any point where we access the HW or want to keep the HW in
2149 * an active state we must hold an RPM wakelock reference acquired via one of
2150 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
2151 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
2152 * forcewake release timer, and the GPU RPS and hangcheck works. All other
2153 * users should avoid using this function.
2154 *
2155 * Any calls to this function must have a symmetric call to
2156 * enable_rpm_wakeref_asserts().
2157 */
2158static inline void
2159disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2160{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002161 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002162}
2163
2164/**
2165 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2166 * @dev_priv: i915 device instance
2167 *
2168 * This function re-enables the RPM assert checks after disabling them with
2169 * disable_rpm_wakeref_asserts. It's meant to be used only in special
2170 * circumstances otherwise its use should be avoided.
2171 *
2172 * Any calls to this function must have a symmetric call to
2173 * disable_rpm_wakeref_asserts().
2174 */
2175static inline void
2176enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2177{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002178 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002179}
2180
Daniel Vetter9c065a72014-09-30 10:56:38 +02002181void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02002182bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002183void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
2184void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
2185
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002186void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2187 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002188bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2189 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002190
2191
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002192/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002193void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02002194void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002195int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02002196void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02002197void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02002198void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00002199void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002200void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2201void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01002202void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01002203void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002204void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2205void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002206void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2207void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00002208void gen6_rps_busy(struct drm_i915_private *dev_priv);
2209void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002210void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002211void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002212void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
2213void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
2214void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
2215void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002216void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
2217 struct skl_ddb_entry *ddb_y,
2218 struct skl_ddb_entry *ddb_uv);
Damien Lespiau08db6652014-11-04 17:06:52 +00002219void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2220 struct skl_ddb_allocation *ddb /* out */);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002221void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002222 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002223void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002224void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002225bool intel_can_enable_sagv(struct drm_atomic_state *state);
2226int intel_enable_sagv(struct drm_i915_private *dev_priv);
2227int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002228bool skl_wm_level_equals(const struct skl_wm_level *l1,
2229 const struct skl_wm_level *l2);
Ville Syrjälä53cc68802018-11-01 17:05:59 +02002230bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
2231 const struct skl_ddb_entry entries[],
2232 int num_entries, int ignore_idx);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002233void skl_write_plane_wm(struct intel_plane *plane,
2234 const struct intel_crtc_state *crtc_state);
2235void skl_write_cursor_wm(struct intel_plane *plane,
2236 const struct intel_crtc_state *crtc_state);
Matt Ropered4a6a72016-02-23 17:20:13 -08002237bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302238int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2239 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302240void intel_init_ipc(struct drm_i915_private *dev_priv);
2241void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002242
2243/* intel_sdvo.c */
Ville Syrjälä76203462018-05-14 20:24:21 +03002244bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2245 i915_reg_t sdvo_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002246bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002247 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002248
2249
2250/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002251int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2252 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002253struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002254 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002255int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2256 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002257void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2258void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03002259int intel_plane_check_stride(const struct intel_plane_state *plane_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03002260int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
Ville Syrjälä25721f82018-09-07 18:24:12 +03002261int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
Ville Syrjäläb7c80602018-10-05 15:58:15 +03002262struct intel_plane *
2263skl_universal_plane_create(struct drm_i915_private *dev_priv,
2264 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002265
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02002266static inline bool icl_is_nv12_y_plane(enum plane_id id)
2267{
2268 /* Don't need to do a gen check, these planes are only available on gen11 */
2269 if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
2270 return true;
2271
2272 return false;
2273}
2274
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02002275static inline bool icl_is_hdr_plane(struct intel_plane *plane)
2276{
2277 if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
2278 return false;
2279
2280 return plane->id < PLANE_SPRITE2;
2281}
2282
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002283/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002284void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002285
Matt Roperea2c67b2014-12-23 10:41:52 -08002286/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002287int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2288 const struct drm_connector_state *state,
2289 struct drm_property *property,
2290 uint64_t *val);
2291int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2292 struct drm_connector_state *state,
2293 struct drm_property *property,
2294 uint64_t val);
2295int intel_digital_connector_atomic_check(struct drm_connector *conn,
2296 struct drm_connector_state *new_state);
2297struct drm_connector_state *
2298intel_digital_connector_duplicate_state(struct drm_connector *connector);
2299
Matt Roper13568372015-01-21 16:35:47 -08002300struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2301void intel_crtc_destroy_state(struct drm_crtc *crtc,
2302 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002303struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2304void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002305
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002306static inline struct intel_crtc_state *
2307intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2308 struct intel_crtc *crtc)
2309{
2310 struct drm_crtc_state *crtc_state;
2311 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2312 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002313 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002314
2315 return to_intel_crtc_state(crtc_state);
2316}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002317
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002318int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2319 struct intel_crtc *intel_crtc,
2320 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002321
2322/* intel_atomic_plane.c */
Maarten Lankhorst87b94022018-11-13 10:28:04 +01002323struct intel_plane *intel_plane_alloc(void);
2324void intel_plane_free(struct intel_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002325struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2326void intel_plane_destroy_state(struct drm_plane *plane,
2327 struct drm_plane_state *state);
2328extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjälä5f2e5112018-11-14 23:07:27 +02002329void skl_update_planes_on_crtc(struct intel_atomic_state *state,
2330 struct intel_crtc *crtc);
2331void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
2332 struct intel_crtc *crtc);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002333int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2334 struct intel_crtc_state *crtc_state,
2335 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002336 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002337
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002338/* intel_color.c */
Matt Roper302da0c2018-12-10 13:54:15 -08002339void intel_color_init(struct intel_crtc *crtc);
2340int intel_color_check(struct intel_crtc_state *crtc_state);
2341void intel_color_set_csc(struct intel_crtc_state *crtc_state);
2342void intel_color_load_luts(struct intel_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002343
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302344/* intel_lspcon.c */
2345bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302346void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002347void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Shashank Sharma7cbf19f2018-10-12 11:53:12 +05302348void lspcon_write_infoframe(struct intel_encoder *encoder,
2349 const struct intel_crtc_state *crtc_state,
2350 unsigned int type,
2351 const void *buf, ssize_t len);
Shashank Sharma06c812d2018-10-12 11:53:11 +05302352void lspcon_set_infoframes(struct intel_encoder *encoder,
2353 bool enable,
2354 const struct intel_crtc_state *crtc_state,
2355 const struct drm_connector_state *conn_state);
2356bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
2357 const struct intel_crtc_state *pipe_config);
Shashank Sharma668b6c12018-10-12 11:53:14 +05302358void lspcon_ycbcr420_config(struct drm_connector *connector,
2359 struct intel_crtc_state *crtc_state);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002360
2361/* intel_pipe_crc.c */
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002362#ifdef CONFIG_DEBUG_FS
Mahesh Kumarc0811a72018-08-21 14:08:56 +05302363int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
Mahesh Kumara8c20832018-07-13 19:29:38 +05302364int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2365 const char *source_name, size_t *values_cnt);
Mahesh Kumar260bc552018-07-13 19:29:39 +05302366const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
2367 size_t *count);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002368void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2369void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002370#else
2371#define intel_crtc_set_crc_source NULL
Mahesh Kumara8c20832018-07-13 19:29:38 +05302372#define intel_crtc_verify_crc_source NULL
Mahesh Kumar260bc552018-07-13 19:29:39 +05302373#define intel_crtc_get_crc_sources NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002374static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2375{
2376}
2377
2378static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2379{
2380}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002381#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08002382#endif /* __INTEL_DRV_H__ */