blob: b79a01b7f00896fea06ec9695dcc599fae66debe [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050044 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010045 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050046 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
47 * important that we check the condition again after having timed out, since the
48 * timeout could be due to preemption or similar and we've never had a chance to
49 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050051#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000052 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilsona54b1872017-11-24 13:00:30 +000053 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010054 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000055 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010056 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050058 OP; \
Dave Gordonb0876af2016-09-14 13:10:33 +010059 if (COND) { \
60 ret__ = 0; \
61 break; \
62 } \
63 if (expired__) { \
64 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010065 break; \
66 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000067 usleep_range(wait__, wait__ * 2); \
68 if (wait__ < (Wmax)) \
69 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010070 } \
71 ret__; \
72})
73
Sean Paul23fdbdd2018-01-08 14:55:36 -050074#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
75 (Wmax))
76#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
79#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010080# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000081#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010082# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000083#endif
84
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085#define _wait_for_atomic(COND, US, ATOMIC) \
86({ \
87 int cpu, ret, timeout = (US) * 1000; \
88 u64 base; \
89 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010090 if (!(ATOMIC)) { \
91 preempt_disable(); \
92 cpu = smp_processor_id(); \
93 } \
94 base = local_clock(); \
95 for (;;) { \
96 u64 now = local_clock(); \
97 if (!(ATOMIC)) \
98 preempt_enable(); \
99 if (COND) { \
100 ret = 0; \
101 break; \
102 } \
103 if (now - base >= timeout) { \
104 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000105 break; \
106 } \
107 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100108 if (!(ATOMIC)) { \
109 preempt_disable(); \
110 if (unlikely(cpu != smp_processor_id())) { \
111 timeout -= now - base; \
112 cpu = smp_processor_id(); \
113 base = local_clock(); \
114 } \
115 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000116 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100117 ret; \
118})
119
120#define wait_for_us(COND, US) \
121({ \
122 int ret__; \
123 BUILD_BUG_ON(!__builtin_constant_p(US)); \
124 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000125 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100126 else \
127 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000128 ret__; \
129})
130
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100131#define wait_for_atomic_us(COND, US) \
132({ \
133 BUILD_BUG_ON(!__builtin_constant_p(US)); \
134 BUILD_BUG_ON((US) > 50000); \
135 _wait_for_atomic((COND), (US), 1); \
136})
137
138#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100139
Jani Nikula49938ac2014-01-10 17:10:20 +0200140#define KHz(x) (1000 * (x))
141#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100142
Jesse Barnes79e53942008-11-07 14:24:08 -0800143/*
144 * Display related stuff
145 */
146
147/* store information about an Ixxx DVO */
148/* The i830->i865 use multiple DVOs with multiple i2cs */
149/* the i915, i945 have a single sDVO i2c bus - which is different */
150#define MAX_OUTPUTS 6
151/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800152
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530153/* Maximum cursor sizes */
154#define GEN2_CURSOR_WIDTH 64
155#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000156#define MAX_CURSOR_WIDTH 256
157#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530158
Jesse Barnes79e53942008-11-07 14:24:08 -0800159#define INTEL_I2C_BUS_DVO 1
160#define INTEL_I2C_BUS_SDVO 2
161
162/* these are outputs from the chip - integrated only
163 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200164enum intel_output_type {
165 INTEL_OUTPUT_UNUSED = 0,
166 INTEL_OUTPUT_ANALOG = 1,
167 INTEL_OUTPUT_DVO = 2,
168 INTEL_OUTPUT_SDVO = 3,
169 INTEL_OUTPUT_LVDS = 4,
170 INTEL_OUTPUT_TVOUT = 5,
171 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300172 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200173 INTEL_OUTPUT_EDP = 8,
174 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300175 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200176 INTEL_OUTPUT_DP_MST = 11,
177};
Jesse Barnes79e53942008-11-07 14:24:08 -0800178
179#define INTEL_DVO_CHIP_NONE 0
180#define INTEL_DVO_CHIP_LVDS 1
181#define INTEL_DVO_CHIP_TMDS 2
182#define INTEL_DVO_CHIP_TVOUT 4
183
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530184#define INTEL_DSI_VIDEO_MODE 0
185#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300186
Jesse Barnes79e53942008-11-07 14:24:08 -0800187struct intel_framebuffer {
188 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000189 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200190 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300191
192 /* for each plane in the normal GTT view */
193 struct {
194 unsigned int x, y;
195 } normal[2];
196 /* for each plane in the rotated GTT view */
197 struct {
198 unsigned int x, y;
199 unsigned int pitch; /* pixels */
200 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800201};
202
Chris Wilson37811fc2010-08-25 22:45:57 +0100203struct intel_fbdev {
204 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800205 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100206 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000207 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100208 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800209 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100210};
Jesse Barnes79e53942008-11-07 14:24:08 -0800211
Eric Anholt21d40d32010-03-25 11:11:14 -0700212struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100213 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200214
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200215 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700216 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200217 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200218 bool (*hotplug)(struct intel_encoder *encoder,
219 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300220 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
221 struct intel_crtc_state *,
222 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100223 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200224 struct intel_crtc_state *,
225 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200226 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300227 const struct intel_crtc_state *,
228 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200229 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300230 const struct intel_crtc_state *,
231 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200232 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300233 const struct intel_crtc_state *,
234 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200235 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300236 const struct intel_crtc_state *,
237 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200238 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300239 const struct intel_crtc_state *,
240 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200241 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300242 const struct intel_crtc_state *,
243 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200244 /* Read out the current hw state of this connector, returning true if
245 * the encoder is active. If the encoder is enabled it also set the pipe
246 * it is connected to in the pipe parameter. */
247 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700248 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200249 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800250 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
251 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700252 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200253 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200254 /* Returns a mask of power domains that need to be referenced as part
255 * of the hardware state readout code. */
256 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300257 /*
258 * Called during system suspend after all pending requests for the
259 * encoder are flushed (for example for DP AUX transactions) and
260 * device interrupts are disabled.
261 */
262 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800263 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500264 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200265 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700266 /* for communication with audio component; protected by av_mutex */
267 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800268};
269
Jani Nikula1d508702012-10-19 14:51:49 +0300270struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300271 struct drm_display_mode *fixed_mode;
Jim Bridedc911f52017-08-09 12:48:53 -0700272 struct drm_display_mode *alt_fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530273 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200274
275 /* backlight */
276 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200277 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200278 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300279 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200280 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200281 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200282 bool combination_mode; /* gen 2/4 only */
283 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300284 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530285
286 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530287 bool util_pin_active_low; /* bxt+ */
288 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530289 struct pwm_device *pwm;
290
Jani Nikula58c68772013-11-08 16:48:54 +0200291 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300292
Jani Nikula5507fae2015-09-14 14:03:48 +0300293 /* Connector and platform specific backlight functions */
294 int (*setup)(struct intel_connector *connector, enum pipe pipe);
295 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200296 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
297 void (*disable)(const struct drm_connector_state *conn_state);
298 void (*enable)(const struct intel_crtc_state *crtc_state,
299 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300300 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
301 uint32_t hz);
302 void (*power)(struct intel_connector *, bool enable);
303 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300304};
305
Sean Paulee5e5e72018-01-08 14:55:39 -0500306/*
307 * This structure serves as a translation layer between the generic HDCP code
308 * and the bus-specific code. What that means is that HDCP over HDMI differs
309 * from HDCP over DP, so to account for these differences, we need to
310 * communicate with the receiver through this shim.
311 *
312 * For completeness, the 2 buses differ in the following ways:
313 * - DP AUX vs. DDC
314 * HDCP registers on the receiver are set via DP AUX for DP, and
315 * they are set via DDC for HDMI.
316 * - Receiver register offsets
317 * The offsets of the registers are different for DP vs. HDMI
318 * - Receiver register masks/offsets
319 * For instance, the ready bit for the KSV fifo is in a different
320 * place on DP vs HDMI
321 * - Receiver register names
322 * Seriously. In the DP spec, the 16-bit register containing
323 * downstream information is called BINFO, on HDMI it's called
324 * BSTATUS. To confuse matters further, DP has a BSTATUS register
325 * with a completely different definition.
326 * - KSV FIFO
327 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
328 * be read 3 keys at a time
329 * - Aksv output
330 * Since Aksv is hidden in hardware, there's different procedures
331 * to send it over DP AUX vs DDC
332 */
333struct intel_hdcp_shim {
334 /* Outputs the transmitter's An and Aksv values to the receiver. */
335 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
336
337 /* Reads the receiver's key selection vector */
338 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
339
340 /*
341 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
342 * definitions are the same in the respective specs, but the names are
343 * different. Call it BSTATUS since that's the name the HDMI spec
344 * uses and it was there first.
345 */
346 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
347 u8 *bstatus);
348
349 /* Determines whether a repeater is present downstream */
350 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
351 bool *repeater_present);
352
353 /* Reads the receiver's Ri' value */
354 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
355
356 /* Determines if the receiver's KSV FIFO is ready for consumption */
357 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
358 bool *ksv_ready);
359
360 /* Reads the ksv fifo for num_downstream devices */
361 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
362 int num_downstream, u8 *ksv_fifo);
363
364 /* Reads a 32-bit part of V' from the receiver */
365 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
366 int i, u32 *part);
367
368 /* Enables HDCP signalling on the port */
369 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
370 bool enable);
371
372 /* Ensures the link is still protected */
373 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530374
375 /* Detects panel's hdcp capability. This is optional for HDMI. */
376 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
377 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500378};
379
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800380struct intel_connector {
381 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200382 /*
383 * The fixed encoder this connector is connected to.
384 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100385 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200386
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200387 /* ACPI device id for ACPI and driver cooperation */
388 u32 acpi_device_id;
389
Daniel Vetterf0947c32012-07-02 13:10:34 +0200390 /* Reads out the current hw, returning true if the connector is enabled
391 * and active (i.e. dpms ON state). */
392 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300393
394 /* Panel info for eDP and LVDS */
395 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300396
397 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
398 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100399 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200400
401 /* since POLL and HPD connectors may use the same HPD line keep the native
402 state of connector->polled in case hotplug storm detection changes it */
403 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000404
405 void *port; /* store this opaque as its illegal to dereference it */
406
407 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300408
409 /* Work struct to schedule a uevent on link train failure */
410 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500411
412 const struct intel_hdcp_shim *hdcp_shim;
413 struct mutex hdcp_mutex;
414 uint64_t hdcp_value; /* protected by hdcp_mutex */
415 struct delayed_work hdcp_check_work;
416 struct work_struct hdcp_prop_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800417};
418
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200419struct intel_digital_connector_state {
420 struct drm_connector_state base;
421
422 enum hdmi_force_audio force_audio;
423 int broadcast_rgb;
424};
425
426#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
427
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300428struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300429 /* given values */
430 int n;
431 int m1, m2;
432 int p1, p2;
433 /* derived values */
434 int dot;
435 int vco;
436 int m;
437 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300438};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300439
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200440struct intel_atomic_state {
441 struct drm_atomic_state base;
442
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200443 struct {
444 /*
445 * Logical state of cdclk (used for all scaling, watermark,
446 * etc. calculations and checks). This is computed as if all
447 * enabled crtcs were active.
448 */
449 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100450
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200451 /*
452 * Actual state of cdclk, can be different from the logical
453 * state only when all crtc's are DPMS off.
454 */
455 struct intel_cdclk_state actual;
456 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100457
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100458 bool dpll_set, modeset;
459
Matt Roper8b4a7d02016-05-12 07:06:00 -0700460 /*
461 * Does this transaction change the pipes that are active? This mask
462 * tracks which CRTC's have changed their active state at the end of
463 * the transaction (not counting the temporary disable during modesets).
464 * This mask should only be non-zero when intel_state->modeset is true,
465 * but the converse is not necessarily true; simply changing a mode may
466 * not flip the final active status of any CRTC's
467 */
468 unsigned int active_pipe_changes;
469
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100470 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300471 /* minimum acceptable cdclk for each pipe */
472 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300473 /* minimum acceptable voltage level for each pipe */
474 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100475
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200476 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800477
478 /*
479 * Current watermarks can't be trusted during hardware readout, so
480 * don't bother calculating intermediate watermarks.
481 */
482 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700483
484 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700485 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100486
487 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000488
489 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200490};
491
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300492struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800493 struct drm_plane_state base;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000494 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000495 unsigned long flags;
496#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800497
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200498 struct {
499 u32 offset;
500 int x, y;
501 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200502 struct {
503 u32 offset;
504 int x, y;
505 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200506
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200507 /* plane control register */
508 u32 ctl;
509
James Ausmus4036c782017-11-13 10:11:28 -0800510 /* plane color control register */
511 u32 color_ctl;
512
Matt Roper32b7eee2014-12-24 07:59:06 -0800513 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700514 * scaler_id
515 * = -1 : not using a scaler
516 * >= 0 : using a scalers
517 *
518 * plane requiring a scaler:
519 * - During check_plane, its bit is set in
520 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200521 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700522 * - scaler_id indicates the scaler it got assigned.
523 *
524 * plane doesn't require a scaler:
525 * - this can happen when scaling is no more required or plane simply
526 * got disabled.
527 * - During check_plane, corresponding bit is reset in
528 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200529 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700530 */
531 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200532
533 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300534};
535
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000536struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000537 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000538 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800539 int size;
540 u32 base;
541};
542
Chandra Kondurube41e332015-04-07 15:28:36 -0700543#define SKL_MIN_SRC_W 8
544#define SKL_MAX_SRC_W 4096
545#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700546#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700547#define SKL_MIN_DST_W 8
548#define SKL_MAX_DST_W 4096
549#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700550#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700551
552struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700553 int in_use;
554 uint32_t mode;
555};
556
557struct intel_crtc_scaler_state {
558#define SKL_NUM_SCALERS 2
559 struct intel_scaler scalers[SKL_NUM_SCALERS];
560
561 /*
562 * scaler_users: keeps track of users requesting scalers on this crtc.
563 *
564 * If a bit is set, a user is using a scaler.
565 * Here user can be a plane or crtc as defined below:
566 * bits 0-30 - plane (bit position is index from drm_plane_index)
567 * bit 31 - crtc
568 *
569 * Instead of creating a new index to cover planes and crtc, using
570 * existing drm_plane_index for planes which is well less than 31
571 * planes and bit 31 for crtc. This should be fine to cover all
572 * our platforms.
573 *
574 * intel_atomic_setup_scalers will setup available scalers to users
575 * requesting scalers. It will gracefully fail if request exceeds
576 * avilability.
577 */
578#define SKL_CRTC_INDEX 31
579 unsigned scaler_users;
580
581 /* scaler used by crtc for panel fitting purpose */
582 int scaler_id;
583};
584
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200585/* drm_mode->private_flags */
586#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530587/* Flag to get scanline using frame time stamps */
588#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200589
Matt Roper4e0963c2015-09-24 15:53:15 -0700590struct intel_pipe_wm {
591 struct intel_wm_level wm[5];
592 uint32_t linetime;
593 bool fbc_wm_enabled;
594 bool pipe_enabled;
595 bool sprites_enabled;
596 bool sprites_scaled;
597};
598
Lyudea62163e2016-10-04 14:28:20 -0400599struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700600 struct skl_wm_level wm[8];
601 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400602};
603
604struct skl_pipe_wm {
605 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700606 uint32_t linetime;
607};
608
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200609enum vlv_wm_level {
610 VLV_WM_LEVEL_PM2,
611 VLV_WM_LEVEL_PM5,
612 VLV_WM_LEVEL_DDR_DVFS,
613 NUM_VLV_WM_LEVELS,
614};
615
616struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300617 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
618 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200619 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200620 bool cxsr;
621};
622
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200623struct vlv_fifo_state {
624 u16 plane[I915_MAX_PLANES];
625};
626
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300627enum g4x_wm_level {
628 G4X_WM_LEVEL_NORMAL,
629 G4X_WM_LEVEL_SR,
630 G4X_WM_LEVEL_HPLL,
631 NUM_G4X_WM_LEVELS,
632};
633
634struct g4x_wm_state {
635 struct g4x_pipe_wm wm;
636 struct g4x_sr_wm sr;
637 struct g4x_sr_wm hpll;
638 bool cxsr;
639 bool hpll_en;
640 bool fbc_en;
641};
642
Matt Ropere8f1f022016-05-12 07:05:55 -0700643struct intel_crtc_wm_state {
644 union {
645 struct {
646 /*
647 * Intermediate watermarks; these can be
648 * programmed immediately since they satisfy
649 * both the current configuration we're
650 * switching away from and the new
651 * configuration we're switching to.
652 */
653 struct intel_pipe_wm intermediate;
654
655 /*
656 * Optimal watermarks, programmed post-vblank
657 * when this state is committed.
658 */
659 struct intel_pipe_wm optimal;
660 } ilk;
661
662 struct {
663 /* gen9+ only needs 1-step wm programming */
664 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400665 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700666 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200667
668 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200669 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300670 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200671 /* intermediate watermarks (inverted) */
672 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200673 /* optimal watermarks (inverted) */
674 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200675 /* display FIFO split */
676 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200677 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300678
679 struct {
680 /* "raw" watermarks */
681 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
682 /* intermediate watermarks */
683 struct g4x_wm_state intermediate;
684 /* optimal watermarks */
685 struct g4x_wm_state optimal;
686 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700687 };
688
689 /*
690 * Platforms with two-step watermark programming will need to
691 * update watermark programming post-vblank to switch from the
692 * safe intermediate watermarks to the optimal final
693 * watermarks.
694 */
695 bool need_postvbl_update;
696};
697
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200698struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200699 struct drm_crtc_state base;
700
Daniel Vetterbb760062013-06-06 14:55:52 +0200701 /**
702 * quirks - bitfield with hw state readout quirks
703 *
704 * For various reasons the hw state readout code might not be able to
705 * completely faithfully read out the current state. These cases are
706 * tracked with quirk flags so that fastboot and state checker can act
707 * accordingly.
708 */
Daniel Vetter99535992014-04-13 12:00:33 +0200709#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200710 unsigned long quirks;
711
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100712 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100713 bool update_pipe; /* can a fast modeset be performed? */
714 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200715 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100716 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200717 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200718
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300719 /* Pipe source size (ie. panel fitter input size)
720 * All planes will be positioned inside this space,
721 * and get clipped at the edges. */
722 int pipe_src_w, pipe_src_h;
723
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200724 /*
725 * Pipe pixel rate, adjusted for
726 * panel fitter/pipe scaler downscaling.
727 */
728 unsigned int pixel_rate;
729
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100730 /* Whether to set up the PCH/FDI. Note that we never allow sharing
731 * between pch encoders and cpu encoders. */
732 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100733
Jesse Barnese43823e2014-11-05 14:26:08 -0800734 /* Are we sending infoframes on the attached port */
735 bool has_infoframe;
736
Daniel Vetter3b117c82013-04-17 20:15:07 +0200737 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200738 * pipe on Haswell and later (where we have a special eDP transcoder)
739 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200740 enum transcoder cpu_transcoder;
741
Daniel Vetter50f3b012013-03-27 00:44:56 +0100742 /*
743 * Use reduced/limited/broadcast rbg range, compressing from the full
744 * range fed into the crtcs.
745 */
746 bool limited_color_range;
747
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300748 /* Bitmask of encoder types (enum intel_output_type)
749 * driven by the pipe.
750 */
751 unsigned int output_types;
752
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200753 /* Whether we should send NULL infoframes. Required for audio. */
754 bool has_hdmi_sink;
755
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200756 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
757 * has_dp_encoder is set. */
758 bool has_audio;
759
Daniel Vetterd8b32242013-04-25 17:54:44 +0200760 /*
761 * Enable dithering, used when the selected pipe bpp doesn't match the
762 * plane bpp.
763 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100764 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100765
Manasi Navare611032b2017-01-24 08:21:49 -0800766 /*
767 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
768 * compliance video pattern tests.
769 * Disable dither only if it is a compliance test request for
770 * 18bpp.
771 */
772 bool dither_force_disable;
773
Daniel Vetterf47709a2013-03-28 10:42:02 +0100774 /* Controls for the clock computation, to override various stages. */
775 bool clock_set;
776
Daniel Vetter09ede542013-04-30 14:01:45 +0200777 /* SDVO TV has a bunch of special case. To make multifunction encoders
778 * work correctly, we need to track this at runtime.*/
779 bool sdvo_tv_clock;
780
Daniel Vettere29c22c2013-02-21 00:00:16 +0100781 /*
782 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
783 * required. This is set in the 2nd loop of calling encoder's
784 * ->compute_config if the first pick doesn't work out.
785 */
786 bool bw_constrained;
787
Daniel Vetterf47709a2013-03-28 10:42:02 +0100788 /* Settings for the intel dpll used on pretty much everything but
789 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300790 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100791
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200792 /* Selected dpll when shared or NULL. */
793 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200794
Daniel Vetter66e985c2013-06-05 13:34:20 +0200795 /* Actual register state of the dpll, for shared dpll cross-checking. */
796 struct intel_dpll_hw_state dpll_hw_state;
797
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300798 /* DSI PLL registers */
799 struct {
800 u32 ctrl, div;
801 } dsi_pll;
802
Daniel Vetter965e0c42013-03-27 00:44:57 +0100803 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200804 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200805
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530806 /* m2_n2 for eDP downclock */
807 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700808 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530809
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300810 bool has_psr;
811 bool has_psr2;
812
Daniel Vetterff9a6752013-06-01 17:16:21 +0200813 /*
814 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300815 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
816 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100817 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200818 int port_clock;
819
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100820 /* Used by SDVO (and if we ever fix it, HDMI). */
821 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700822
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300823 uint8_t lane_count;
824
Imre Deak95a7a2a2016-06-13 16:44:35 +0300825 /*
826 * Used by platforms having DP/HDMI PHY with programmable lane
827 * latency optimization.
828 */
829 uint8_t lane_lat_optim_mask;
830
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300831 /* minimum acceptable voltage level */
832 u8 min_voltage_level;
833
Jesse Barnes2dd24552013-04-25 12:55:01 -0700834 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700835 struct {
836 u32 control;
837 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200838 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700839 } gmch_pfit;
840
841 /* Panel fitter placement and size for Ironlake+ */
842 struct {
843 u32 pos;
844 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100845 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200846 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700847 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100848
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100849 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100850 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100851 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300852
853 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300854 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300855
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200856 bool enable_fbc;
857
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300858 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000859
Dave Airlie0e32b392014-05-02 14:02:48 +1000860 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700861
862 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200863
864 /* w/a for waiting 2 vblanks during crtc enable */
865 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700866
867 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
868 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700869
Matt Ropere8f1f022016-05-12 07:05:55 -0700870 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000871
872 /* Gamma mode programmed on the pipe */
873 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200874
875 /* bitmask of visible planes (enum plane_id) */
876 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530877
878 /* HDMI scrambling status */
879 bool hdmi_scrambling;
880
881 /* HDMI High TMDS char rate ratio */
882 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530883
884 /* output format is YCBCR 4:2:0 */
885 bool ycbcr420;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100886};
887
Jesse Barnes79e53942008-11-07 14:24:08 -0800888struct intel_crtc {
889 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700890 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200891 /*
892 * Whether the crtc and the connected output pipeline is active. Implies
893 * that crtc->enabled is set, i.e. the current mode configuration has
894 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200895 */
896 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200897 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200898 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200899 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100902
Chris Wilson8af29b02016-09-09 14:11:47 +0100903 /* global reset count when the last flip was submitted */
904 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200905
Paulo Zanoni86642812013-04-12 17:57:57 -0300906 /* Access to these should be protected by dev_priv->irq_lock. */
907 bool cpu_fifo_underrun_disabled;
908 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300909
910 /* per-pipe watermark state */
911 struct {
912 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700913 union {
914 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200915 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300916 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700917 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300918 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300919
Ville Syrjälä80715b22014-05-15 20:23:23 +0300920 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800921
Jesse Barneseb120ef2015-09-15 14:19:32 -0700922 struct {
923 unsigned start_vbl_count;
924 ktime_t start_vbl_time;
925 int min_vbl, max_vbl;
926 int scanline_start;
927 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200928
Chandra Kondurube41e332015-04-07 15:28:36 -0700929 /* scalers available on this crtc */
930 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800931};
932
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800933struct intel_plane {
934 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +0200935 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200936 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800937 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100938 bool can_scale;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +0200939 bool has_fbc;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800940 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300941 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300942
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300943 struct {
944 u32 base, cntl, size;
945 } cursor;
946
Matt Roper8e7d6882015-01-21 16:35:41 -0800947 /*
948 * NOTE: Do not place new plane state fields here (e.g., when adding
949 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100950 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800951 */
952
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300953 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100954 const struct intel_crtc_state *crtc_state,
955 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300956 void (*disable_plane)(struct intel_plane *plane,
957 struct intel_crtc *crtc);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200958 bool (*get_hw_state)(struct intel_plane *plane);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300959 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200960 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800961 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800962};
963
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300964struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100965 u16 fifo_size;
966 u16 max_wm;
967 u8 default_wm;
968 u8 guard_size;
969 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300970};
971
972struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100973 bool is_desktop : 1;
974 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100975 u16 fsb_freq;
976 u16 mem_freq;
977 u16 display_sr;
978 u16 display_hpll_disable;
979 u16 cursor_sr;
980 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300981};
982
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200983#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800984#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200985#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800986#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100987#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800988#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800989#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800990#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700991#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800992
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300993struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200994 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300995 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300996 struct {
997 enum drm_dp_dual_mode_type type;
998 int max_tmds_clock;
999 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001000 bool has_hdmi_sink;
1001 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001002 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301003 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001004};
1005
Dave Airlie0e32b392014-05-02 14:02:48 +10001006struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001007#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001008
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301009/*
1010 * enum link_m_n_set:
1011 * When platform provides two set of M_N registers for dp, we can
1012 * program them and switch between them incase of DRRS.
1013 * But When only one such register is provided, we have to program the
1014 * required divider value on that registers itself based on the DRRS state.
1015 *
1016 * M1_N1 : Program dp_m_n on M1_N1 registers
1017 * dp_m2_n2 on M2_N2 registers (If supported)
1018 *
1019 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1020 * M2_N2 registers are not supported
1021 */
1022
1023enum link_m_n_set {
1024 /* Sets the m1_n1 and m2_n2 */
1025 M1_N1 = 0,
1026 M2_N2
1027};
1028
Manasi Navarec1617ab2016-12-09 16:22:50 -08001029struct intel_dp_compliance_data {
1030 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001031 uint8_t video_pattern;
1032 uint16_t hdisplay, vdisplay;
1033 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001034};
1035
1036struct intel_dp_compliance {
1037 unsigned long test_type;
1038 struct intel_dp_compliance_data test_data;
1039 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001040 int test_link_rate;
1041 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001042};
1043
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001044struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001045 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001046 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001047 int link_rate;
1048 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301049 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001050 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001051 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001052 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05301053 bool detect_done;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001054 bool reset_link_params;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001055 enum aux_ch aux_ch;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001056 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001057 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001058 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001059 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +03001060 /* source rates */
1061 int num_source_rates;
1062 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001063 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1064 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001065 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001066 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001067 /* intersection of source and sink rates */
1068 int num_common_rates;
1069 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001070 /* Max lane count for the current link */
1071 int max_link_lane_count;
1072 /* Max rate for the current link */
1073 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001074 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001075 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001076 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02001077 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001078 uint8_t train_set[4];
1079 int panel_power_up_delay;
1080 int panel_power_down_delay;
1081 int panel_power_cycle_delay;
1082 int backlight_on_delay;
1083 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001084 struct delayed_work panel_vdd_work;
1085 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001086 unsigned long last_power_on;
1087 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001088 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001089
Clint Taylor01527b32014-07-07 13:01:46 -07001090 struct notifier_block edp_notifier;
1091
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001092 /*
1093 * Pipe whose power sequencer is currently locked into
1094 * this port. Only relevant on VLV/CHV.
1095 */
1096 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001097 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001098 * Pipe currently driving the port. Used for preventing
1099 * the use of the PPS for any pipe currentrly driving
1100 * external DP as that will mess things up on VLV.
1101 */
1102 enum pipe active_pipe;
1103 /*
Imre Deak78597992016-06-16 16:37:20 +03001104 * Set if the sequencer may be reset due to a power transition,
1105 * requiring a reinitialization. Only relevant on BXT.
1106 */
1107 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001108 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001109
Dave Airlie0e32b392014-05-02 14:02:48 +10001110 bool can_mst; /* this port supports mst */
1111 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001112 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001113 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001114 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001115
Dave Airlie0e32b392014-05-02 14:02:48 +10001116 /* mst connector list */
1117 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1118 struct drm_dp_mst_topology_mgr mst_mgr;
1119
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001120 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001121 /*
1122 * This function returns the value we have to program the AUX_CTL
1123 * register with to kick off an AUX transaction.
1124 */
1125 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1126 bool has_aux_irq,
1127 int send_bytes,
1128 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001129
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001130 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1131 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1132
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001133 /* This is called before a link training is starterd */
1134 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1135
Todd Previtec5d5ab72015-04-15 08:38:38 -07001136 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001137 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001138};
1139
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301140struct intel_lspcon {
1141 bool active;
1142 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301143};
1144
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001145struct intel_digital_port {
1146 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001147 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001148 struct intel_dp dp;
1149 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301150 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001151 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001152 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001153 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001154 enum intel_display_power_domain ddi_io_power_domain;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001155
1156 void (*write_infoframe)(struct drm_encoder *encoder,
1157 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001158 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001159 const void *frame, ssize_t len);
1160 void (*set_infoframes)(struct drm_encoder *encoder,
1161 bool enable,
1162 const struct intel_crtc_state *crtc_state,
1163 const struct drm_connector_state *conn_state);
1164 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1165 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001166};
1167
Dave Airlie0e32b392014-05-02 14:02:48 +10001168struct intel_dp_mst_encoder {
1169 struct intel_encoder base;
1170 enum pipe pipe;
1171 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001172 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001173};
1174
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001175static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001176vlv_dport_to_channel(struct intel_digital_port *dport)
1177{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001178 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001179 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001180 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001181 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001182 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001183 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001184 default:
1185 BUG();
1186 }
1187}
1188
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001189static inline enum dpio_phy
1190vlv_dport_to_phy(struct intel_digital_port *dport)
1191{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001192 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001193 case PORT_B:
1194 case PORT_C:
1195 return DPIO_PHY0;
1196 case PORT_D:
1197 return DPIO_PHY1;
1198 default:
1199 BUG();
1200 }
1201}
1202
1203static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001204vlv_pipe_to_channel(enum pipe pipe)
1205{
1206 switch (pipe) {
1207 case PIPE_A:
1208 case PIPE_C:
1209 return DPIO_CH0;
1210 case PIPE_B:
1211 return DPIO_CH1;
1212 default:
1213 BUG();
1214 }
1215}
1216
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001217static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001218intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001219{
Chris Wilsonf875c152010-09-09 15:44:14 +01001220 return dev_priv->pipe_to_crtc_mapping[pipe];
1221}
1222
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001223static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001224intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001225{
Chris Wilson417ae142011-01-19 15:04:42 +00001226 return dev_priv->plane_to_crtc_mapping[plane];
1227}
1228
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001229struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001230 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001231};
Daniel Vetterb9805142012-08-31 17:37:33 +02001232
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001233static inline struct intel_encoder *
1234intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001235{
1236 return to_intel_connector(connector)->encoder;
1237}
1238
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001239static inline struct intel_digital_port *
1240enc_to_dig_port(struct drm_encoder *encoder)
1241{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001242 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1243
1244 switch (intel_encoder->type) {
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001245 case INTEL_OUTPUT_DDI:
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001246 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1247 case INTEL_OUTPUT_DP:
1248 case INTEL_OUTPUT_EDP:
1249 case INTEL_OUTPUT_HDMI:
1250 return container_of(encoder, struct intel_digital_port,
1251 base.base);
1252 default:
1253 return NULL;
1254 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001255}
1256
Dave Airlie0e32b392014-05-02 14:02:48 +10001257static inline struct intel_dp_mst_encoder *
1258enc_to_mst(struct drm_encoder *encoder)
1259{
1260 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1261}
1262
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001263static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1264{
1265 return &enc_to_dig_port(encoder)->dp;
1266}
1267
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001268static inline struct intel_digital_port *
1269dp_to_dig_port(struct intel_dp *intel_dp)
1270{
1271 return container_of(intel_dp, struct intel_digital_port, dp);
1272}
1273
Imre Deakdd75f6d2016-11-21 21:15:05 +02001274static inline struct intel_lspcon *
1275dp_to_lspcon(struct intel_dp *intel_dp)
1276{
1277 return &dp_to_dig_port(intel_dp)->lspcon;
1278}
1279
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001280static inline struct intel_digital_port *
1281hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1282{
1283 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001284}
1285
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001286static inline struct intel_plane_state *
1287intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1288 struct intel_plane *plane)
1289{
1290 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1291 &plane->base));
1292}
1293
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001294static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001295intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1296 struct intel_crtc *crtc)
1297{
1298 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1299 &crtc->base));
1300}
1301
1302static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001303intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1304 struct intel_crtc *crtc)
1305{
1306 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1307 &crtc->base));
1308}
1309
Daniel Vetter47339cd2014-09-30 10:56:46 +02001310/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001311bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001312 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001313bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001314 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001315 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001316void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1317 enum pipe pipe);
1318void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001319 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001320void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1321void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001322
1323/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001324void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1325void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301326void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1327void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001328void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001329void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1330void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001331
1332static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1333 u32 mask)
1334{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001335 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001336}
1337
Daniel Vetterb9632912014-09-30 10:56:44 +02001338void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1339void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001340static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1341{
1342 /*
1343 * We only use drm_irq_uninstall() at unload and VT switch, so
1344 * this is the only thing we need to check.
1345 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001346 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001347}
1348
Ville Syrjäläa225f072014-04-29 13:35:45 +03001349int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001350void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001351 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001352void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001353 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301354void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1355void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1356void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001357
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001358/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001359void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001360void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001361
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001362/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001363void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001364 const struct intel_crtc_state *old_crtc_state,
1365 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001366void hsw_fdi_link_train(struct intel_crtc *crtc,
1367 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001368void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001369bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001370void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001371void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1372 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001373void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1374void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001375struct intel_encoder *
1376intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001377void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001378void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001379bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001380void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001381 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001382
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001383void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1384 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001385void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1386 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001387u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001388uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001389u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Sean Paul23201752018-01-08 14:55:42 -05001390int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1391 bool enable);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001392
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001393unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1394 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001395
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001396/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001397void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001398void intel_audio_codec_enable(struct intel_encoder *encoder,
1399 const struct intel_crtc_state *crtc_state,
1400 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001401void intel_audio_codec_disable(struct intel_encoder *encoder,
1402 const struct intel_crtc_state *old_crtc_state,
1403 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001404void i915_audio_component_init(struct drm_i915_private *dev_priv);
1405void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301406void intel_audio_init(struct drm_i915_private *dev_priv);
1407void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001408
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001409/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001410int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001411void skl_init_cdclk(struct drm_i915_private *dev_priv);
1412void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001413void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1414void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001415void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1416void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001417void icl_init_cdclk(struct drm_i915_private *dev_priv);
1418void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001419void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1420void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1421void intel_update_cdclk(struct drm_i915_private *dev_priv);
1422void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001423bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001424 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001425bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1426 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001427void intel_set_cdclk(struct drm_i915_private *dev_priv,
1428 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001429void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1430 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001431
Daniel Vetterb680c372014-09-19 18:27:27 +02001432/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001433void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1434void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001435enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001436void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001437int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001438int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1439 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001440int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1441 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001442void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1443void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001444void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001445unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001446 const struct intel_plane_state *state,
1447 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001448void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001449 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001450unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001451bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001452void intel_mark_busy(struct drm_i915_private *dev_priv);
1453void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001454int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001455void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001456void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001457int intel_connector_init(struct intel_connector *);
1458struct intel_connector *intel_connector_alloc(void);
James Ausmus091a4f92017-10-13 11:01:44 -07001459void intel_connector_free(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001460bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001461void intel_connector_attach_encoder(struct intel_connector *connector,
1462 struct intel_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001463struct drm_display_mode *
1464intel_encoder_current_mode(struct intel_encoder *encoder);
1465
Jesse Barnes752aa882013-10-31 18:55:49 +02001466enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001467int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001469enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1470 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001471static inline bool
1472intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1473 enum intel_output_type type)
1474{
1475 return crtc_state->output_types & (1 << type);
1476}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001477static inline bool
1478intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1479{
1480 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001481 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001482 (1 << INTEL_OUTPUT_DP_MST) |
1483 (1 << INTEL_OUTPUT_EDP));
1484}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001485static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001486intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001487{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001488 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001489}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001490static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001491intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001492{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001493 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001494
1495 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001496 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001497}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001498
1499u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1500
Paulo Zanoni87440422013-09-24 15:48:31 -03001501int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001502void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001503 struct intel_digital_port *dport,
1504 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001505int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001506 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001507 struct intel_load_detect_pipe *old,
1508 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001509void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001510 struct intel_load_detect_pipe *old,
1511 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001512struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001513intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1514 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001515 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001516 unsigned long *out_flags);
1517void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001518struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001519intel_framebuffer_create(struct drm_i915_gem_object *obj,
1520 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001521int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001522 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001523void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001524 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001525int intel_plane_atomic_get_property(struct drm_plane *plane,
1526 const struct drm_plane_state *state,
1527 struct drm_property *property,
1528 uint64_t *val);
1529int intel_plane_atomic_set_property(struct drm_plane *plane,
1530 struct drm_plane_state *state,
1531 struct drm_property *property,
1532 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001533int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1534 struct drm_crtc_state *crtc_state,
1535 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001536 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001537
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001538void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1539 enum pipe pipe);
1540
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001541int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001542 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001543void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001544int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001545
Daniel Vetter716c2e52014-06-25 22:02:02 +03001546/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001547void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1548 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001549void assert_pll(struct drm_i915_private *dev_priv,
1550 enum pipe pipe, bool state);
1551#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1552#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001553void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1554#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1555#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001556void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1557 enum pipe pipe, bool state);
1558#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1559#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001560void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001561#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1562#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001563u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001564 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001565void intel_prepare_reset(struct drm_i915_private *dev_priv);
1566void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001567void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1568void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001569void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301570void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1571void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001572void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001573unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301574void skl_enable_dc6(struct drm_i915_private *dev_priv);
1575void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001576void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001577 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301578void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001579int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001580bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001581 struct dpll *best_clock);
1582int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001583
Ville Syrjälä525b9312016-10-31 22:37:02 +02001584bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001585bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001586void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1587void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001588enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001589void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001590 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001591
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001592int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001593int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001594
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001595static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1596{
1597 return i915_ggtt_offset(state->vma);
1598}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001599
James Ausmus4036c782017-11-13 10:11:28 -08001600u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1601 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001602u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1603 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001604u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1605 unsigned int rotation);
Imre Deakc322c642018-01-16 13:24:14 +02001606int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
1607 struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001608int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001609
Daniel Vettereb805622015-05-04 14:58:44 +02001610/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001611void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001612void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001613void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001614void intel_csr_ucode_suspend(struct drm_i915_private *);
1615void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001616
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001617/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001618bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1619 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001620bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1621 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001622void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001623 int link_rate, uint8_t lane_count,
1624 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001625int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1626 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001627void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001628void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001629int intel_dp_retrain_link(struct intel_encoder *encoder,
1630 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001631void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001632void intel_dp_encoder_reset(struct drm_encoder *encoder);
1633void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001634void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Maarten Lankhorst93313532017-11-10 12:34:59 +01001635int intel_dp_sink_crc(struct intel_dp *intel_dp,
1636 struct intel_crtc_state *crtc_state, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001637bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001638 struct intel_crtc_state *pipe_config,
1639 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001640bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001641bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001642enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1643 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001644void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1645 const struct drm_connector_state *conn_state);
1646void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001647void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001648void intel_edp_panel_on(struct intel_dp *intel_dp);
1649void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001650void intel_dp_mst_suspend(struct drm_device *dev);
1651void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001652int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001653int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001654int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001655void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001656void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001657uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001658void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001659void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001660 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001661void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001662 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001663void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1664 unsigned int frontbuffer_bits);
1665void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1666 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001667
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001668void
1669intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1670 uint8_t dp_train_pat);
1671void
1672intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1673void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1674uint8_t
1675intel_dp_voltage_max(struct intel_dp *intel_dp);
1676uint8_t
1677intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1678void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1679 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001680bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001681bool
1682intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1683
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001684static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1685{
1686 return ~((1 << lane_count) - 1) & 0xf;
1687}
1688
Imre Deak24e807e2016-10-24 19:33:28 +03001689bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001690int intel_dp_link_required(int pixel_clock, int bpp);
1691int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001692bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deak24e807e2016-10-24 19:33:28 +03001693
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001694/* intel_dp_aux_backlight.c */
1695int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1696
Dave Airlie0e32b392014-05-02 14:02:48 +10001697/* intel_dp_mst.c */
1698int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1699void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001700/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001701void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001702
Jani Nikula90198352016-04-26 16:14:25 +03001703/* intel_dsi_dcs_backlight.c */
1704int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001705
1706/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001707void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001708/* intel_hotplug.c */
1709void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001710bool intel_encoder_hotplug(struct intel_encoder *encoder,
1711 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001712
Daniel Vetter0632fef2013-10-08 17:44:49 +02001713/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001714#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001715extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001716extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001717extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1718extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001719extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001720extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1721extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001722#else
1723static inline int intel_fbdev_init(struct drm_device *dev)
1724{
1725 return 0;
1726}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001727
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001728static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001729{
1730}
1731
Daniel Vetter4f256d82017-07-15 00:46:55 +02001732static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1733{
1734}
1735
1736static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001737{
1738}
1739
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001740static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001741{
1742}
1743
Jani Nikulad9c409d2016-10-04 10:53:48 +03001744static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1745{
1746}
1747
Daniel Vetter0632fef2013-10-08 17:44:49 +02001748static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001749{
1750}
1751#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001752
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001753/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001754void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001755 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001756bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001757void intel_fbc_pre_update(struct intel_crtc *crtc,
1758 struct intel_crtc_state *crtc_state,
1759 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001760void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001761void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001762void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001763void intel_fbc_enable(struct intel_crtc *crtc,
1764 struct intel_crtc_state *crtc_state,
1765 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001766void intel_fbc_disable(struct intel_crtc *crtc);
1767void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001768void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1769 unsigned int frontbuffer_bits,
1770 enum fb_op_origin origin);
1771void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001772 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001773void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001774void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001775
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001776/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001777void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1778 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001779void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1780 struct intel_connector *intel_connector);
1781struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1782bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001783 struct intel_crtc_state *pipe_config,
1784 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001785bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301786 struct drm_connector *connector,
1787 bool high_tmds_clock_ratio,
1788 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001789void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001790void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001791
1792
1793/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001794void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001795struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001796bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001797
1798
1799/* intel_modes.c */
1800int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001801 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001802int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001803void intel_attach_force_audio_property(struct drm_connector *connector);
1804void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001805void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001806
1807
1808/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001809void intel_setup_overlay(struct drm_i915_private *dev_priv);
1810void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001811int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001812int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
1814int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001816void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001817
1818
1819/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001820int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301821 struct drm_display_mode *fixed_mode,
Jim Bridedc911f52017-08-09 12:48:53 -07001822 struct drm_display_mode *alt_fixed_mode,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301823 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001824void intel_panel_fini(struct intel_panel *panel);
1825void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1826 struct drm_display_mode *adjusted_mode);
1827void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001828 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001829 int fitting_mode);
1830void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001831 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001832 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001833void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001834 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001835int intel_panel_setup_backlight(struct drm_connector *connector,
1836 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001837void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1838 const struct drm_connector_state *conn_state);
1839void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001840void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001841enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301842extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001843 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301844 struct drm_display_mode *fixed_mode,
1845 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001846
1847#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001848int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001849void intel_backlight_device_unregister(struct intel_connector *connector);
1850#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01001851static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001852{
1853 return 0;
1854}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001855static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1856{
1857}
1858#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001859
Sean Paulee5e5e72018-01-08 14:55:39 -05001860/* intel_hdcp.c */
1861void intel_hdcp_atomic_check(struct drm_connector *connector,
1862 struct drm_connector_state *old_state,
1863 struct drm_connector_state *new_state);
1864int intel_hdcp_init(struct intel_connector *connector,
1865 const struct intel_hdcp_shim *hdcp_shim);
1866int intel_hdcp_enable(struct intel_connector *connector);
1867int intel_hdcp_disable(struct intel_connector *connector);
1868int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05301869bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001870
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001871/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08001872#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08001873void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03001874void intel_psr_enable(struct intel_dp *intel_dp,
1875 const struct intel_crtc_state *crtc_state);
1876void intel_psr_disable(struct intel_dp *intel_dp,
1877 const struct intel_crtc_state *old_crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001878void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08001879 unsigned frontbuffer_bits,
1880 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001881void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001882 unsigned frontbuffer_bits,
1883 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001884void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001885void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001886 unsigned frontbuffer_bits);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001887void intel_psr_compute_config(struct intel_dp *intel_dp,
1888 struct intel_crtc_state *crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001889
Daniel Vetter9c065a72014-09-30 10:56:38 +02001890/* intel_runtime_pm.c */
1891int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001892void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001893void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1894void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001895void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001896void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1897void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001898void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001899const char *
1900intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001901
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001902bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1903 enum intel_display_power_domain domain);
1904bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1905 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001906void intel_display_power_get(struct drm_i915_private *dev_priv,
1907 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001908bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1909 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001910void intel_display_power_put(struct drm_i915_private *dev_priv,
1911 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001912
1913static inline void
1914assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1915{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001916 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02001917 "Device suspended during HW access\n");
1918}
1919
1920static inline void
1921assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1922{
1923 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001924 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001925 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001926}
1927
Imre Deak1f814da2015-12-16 02:52:19 +02001928/**
1929 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1930 * @dev_priv: i915 device instance
1931 *
1932 * This function disable asserts that check if we hold an RPM wakelock
1933 * reference, while keeping the device-not-suspended checks still enabled.
1934 * It's meant to be used only in special circumstances where our rule about
1935 * the wakelock refcount wrt. the device power state doesn't hold. According
1936 * to this rule at any point where we access the HW or want to keep the HW in
1937 * an active state we must hold an RPM wakelock reference acquired via one of
1938 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1939 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1940 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1941 * users should avoid using this function.
1942 *
1943 * Any calls to this function must have a symmetric call to
1944 * enable_rpm_wakeref_asserts().
1945 */
1946static inline void
1947disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1948{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001949 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001950}
1951
1952/**
1953 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1954 * @dev_priv: i915 device instance
1955 *
1956 * This function re-enables the RPM assert checks after disabling them with
1957 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1958 * circumstances otherwise its use should be avoided.
1959 *
1960 * Any calls to this function must have a symmetric call to
1961 * disable_rpm_wakeref_asserts().
1962 */
1963static inline void
1964enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1965{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001966 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001967}
1968
Daniel Vetter9c065a72014-09-30 10:56:38 +02001969void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001970bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001971void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1972void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1973
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001974void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1975
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001976void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1977 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001978bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1979 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001980
1981
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001982/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001983void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001984void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001985int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001986void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001987void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001988void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001989void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001990void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1991void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001992void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001993void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001994void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1995void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001996void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1997void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001998void gen6_rps_busy(struct drm_i915_private *dev_priv);
1999void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002000void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002001void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002002void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03002003void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002004void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00002005void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00002006void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2007 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002008void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
2009 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002010void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002011void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002012bool intel_can_enable_sagv(struct drm_atomic_state *state);
2013int intel_enable_sagv(struct drm_i915_private *dev_priv);
2014int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002015bool skl_wm_level_equals(const struct skl_wm_level *l1,
2016 const struct skl_wm_level *l2);
Mika Kahola2b685042017-10-10 13:17:03 +03002017bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
2018 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01002019 const struct skl_ddb_entry *ddb,
2020 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08002021bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302022int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2023 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302024void intel_init_ipc(struct drm_i915_private *dev_priv);
2025void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002026
2027/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002028bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002029 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002030
2031
2032/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002033int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2034 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002035struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002036 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002037int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002039void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2040void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +03002041void skl_update_plane(struct intel_plane *plane,
2042 const struct intel_crtc_state *crtc_state,
2043 const struct intel_plane_state *plane_state);
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +03002044void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02002045bool skl_plane_get_hw_state(struct intel_plane *plane);
Ville Syrjälä77064e22017-12-22 21:22:28 +02002046bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
2047 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002048
2049/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002050void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002051
Matt Roperea2c67b2014-12-23 10:41:52 -08002052/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002053int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2054 const struct drm_connector_state *state,
2055 struct drm_property *property,
2056 uint64_t *val);
2057int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2058 struct drm_connector_state *state,
2059 struct drm_property *property,
2060 uint64_t val);
2061int intel_digital_connector_atomic_check(struct drm_connector *conn,
2062 struct drm_connector_state *new_state);
2063struct drm_connector_state *
2064intel_digital_connector_duplicate_state(struct drm_connector *connector);
2065
Matt Roper13568372015-01-21 16:35:47 -08002066struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2067void intel_crtc_destroy_state(struct drm_crtc *crtc,
2068 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002069struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2070void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002071
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002072static inline struct intel_crtc_state *
2073intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2074 struct intel_crtc *crtc)
2075{
2076 struct drm_crtc_state *crtc_state;
2077 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2078 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002079 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002080
2081 return to_intel_crtc_state(crtc_state);
2082}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002083
Mahesh Kumarccc24b32016-12-01 21:19:38 +05302084static inline struct intel_crtc_state *
2085intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
2086 struct intel_crtc *crtc)
2087{
2088 struct drm_crtc_state *crtc_state;
2089
2090 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
2091
2092 if (crtc_state)
2093 return to_intel_crtc_state(crtc_state);
2094 else
2095 return NULL;
2096}
2097
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002098static inline struct intel_plane_state *
2099intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
2100 struct intel_plane *plane)
2101{
2102 struct drm_plane_state *plane_state;
2103
2104 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
2105
2106 return to_intel_plane_state(plane_state);
2107}
2108
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002109int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2110 struct intel_crtc *intel_crtc,
2111 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002112
2113/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08002114struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002115struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2116void intel_plane_destroy_state(struct drm_plane *plane,
2117 struct drm_plane_state *state);
2118extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002119int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2120 struct intel_crtc_state *crtc_state,
2121 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002122 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002123
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002124/* intel_color.c */
2125void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00002126int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02002127void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2128void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002129
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302130/* intel_lspcon.c */
2131bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302132void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002133void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002134
2135/* intel_pipe_crc.c */
2136int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002137#ifdef CONFIG_DEBUG_FS
2138int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2139 size_t *values_cnt);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002140void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2141void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002142#else
2143#define intel_crtc_set_crc_source NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002144static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2145{
2146}
2147
2148static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2149{
2150}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002151#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002152extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08002153#endif /* __INTEL_DRV_H__ */