blob: a97886632870e139e308bea3102d0101f971d158 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030036#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100037#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030038#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020039#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010040
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010041/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000048 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010052 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000053#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040056 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010057 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010058 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010060 break; \
61 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020062 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000063 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070064 } else { \
65 cpu_relax(); \
66 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010067 } \
68 ret__; \
69})
70
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000071#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000072
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000073/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010075# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000076#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010077# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078#endif
79
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010080#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000085 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000101 break; \
102 } \
103 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000112 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000124 ret__; \
125})
126
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100129
Jani Nikula49938ac2014-01-10 17:10:20 +0200130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100132
Jesse Barnes79e53942008-11-07 14:24:08 -0800133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800142
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530148
Jesse Barnes79e53942008-11-07 14:24:08 -0800149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300162 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
Jesse Barnes79e53942008-11-07 14:24:08 -0800168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300176
Jesse Barnes79e53942008-11-07 14:24:08 -0800177struct intel_framebuffer {
178 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000179 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200180 struct intel_rotation_info rot_info;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181};
182
Chris Wilson37811fc2010-08-25 22:45:57 +0100183struct intel_fbdev {
184 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800185 struct intel_framebuffer *fb;
Chris Wilson43cee312016-06-21 09:16:54 +0100186 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800187 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100188};
Jesse Barnes79e53942008-11-07 14:24:08 -0800189
Eric Anholt21d40d32010-03-25 11:11:14 -0700190struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100191 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200192
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200193 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200194 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700195 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100196 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200197 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100198 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200199 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200200 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100201 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200202 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200203 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300204 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200205 /* Read out the current hw state of this connector, returning true if
206 * the encoder is active. If the encoder is enabled it also set the pipe
207 * it is connected to in the pipe parameter. */
208 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700209 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200210 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800211 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
212 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700213 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200214 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300215 /*
216 * Called during system suspend after all pending requests for the
217 * encoder are flushed (for example for DP AUX transactions) and
218 * device interrupts are disabled.
219 */
220 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800221 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500222 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800223};
224
Jani Nikula1d508702012-10-19 14:51:49 +0300225struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300226 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530227 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300228 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200229
230 /* backlight */
231 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200232 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200233 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300234 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200235 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200236 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200237 bool combination_mode; /* gen 2/4 only */
238 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530239
240 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530241 bool util_pin_active_low; /* bxt+ */
242 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530243 struct pwm_device *pwm;
244
Jani Nikula58c68772013-11-08 16:48:54 +0200245 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300246
Jani Nikula5507fae2015-09-14 14:03:48 +0300247 /* Connector and platform specific backlight functions */
248 int (*setup)(struct intel_connector *connector, enum pipe pipe);
249 uint32_t (*get)(struct intel_connector *connector);
250 void (*set)(struct intel_connector *connector, uint32_t level);
251 void (*disable)(struct intel_connector *connector);
252 void (*enable)(struct intel_connector *connector);
253 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
254 uint32_t hz);
255 void (*power)(struct intel_connector *, bool enable);
256 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300257};
258
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800259struct intel_connector {
260 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200261 /*
262 * The fixed encoder this connector is connected to.
263 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100264 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200265
Daniel Vetterf0947c32012-07-02 13:10:34 +0200266 /* Reads out the current hw, returning true if the connector is enabled
267 * and active (i.e. dpms ON state). */
268 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300269
270 /* Panel info for eDP and LVDS */
271 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300272
273 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
274 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100275 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200276
277 /* since POLL and HPD connectors may use the same HPD line keep the native
278 state of connector->polled in case hotplug storm detection changes it */
279 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000280
281 void *port; /* store this opaque as its illegal to dereference it */
282
283 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800284};
285
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300286struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300287 /* given values */
288 int n;
289 int m1, m2;
290 int p1, p2;
291 /* derived values */
292 int dot;
293 int vco;
294 int m;
295 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300296};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200298struct intel_atomic_state {
299 struct drm_atomic_state base;
300
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200301 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100302
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100303 /*
304 * Calculated device cdclk, can be different from cdclk
305 * only when all crtc's are DPMS off.
306 */
307 unsigned int dev_cdclk;
308
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100309 bool dpll_set, modeset;
310
Matt Roper8b4a7d02016-05-12 07:06:00 -0700311 /*
312 * Does this transaction change the pipes that are active? This mask
313 * tracks which CRTC's have changed their active state at the end of
314 * the transaction (not counting the temporary disable during modesets).
315 * This mask should only be non-zero when intel_state->modeset is true,
316 * but the converse is not necessarily true; simply changing a mode may
317 * not flip the final active status of any CRTC's
318 */
319 unsigned int active_pipe_changes;
320
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100321 unsigned int active_crtcs;
322 unsigned int min_pixclk[I915_MAX_PIPES];
323
Clint Taylorc89e39f2016-05-13 23:41:21 +0300324 /* SKL/KBL Only */
325 unsigned int cdclk_pll_vco;
326
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200327 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800328
329 /*
330 * Current watermarks can't be trusted during hardware readout, so
331 * don't bother calculating intermediate watermarks.
332 */
333 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700334
335 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700336 struct skl_wm_values wm_results;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200337};
338
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300339struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800340 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300341 struct drm_rect src;
342 struct drm_rect dst;
343 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300344 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800345
346 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700347 * scaler_id
348 * = -1 : not using a scaler
349 * >= 0 : using a scalers
350 *
351 * plane requiring a scaler:
352 * - During check_plane, its bit is set in
353 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200354 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700355 * - scaler_id indicates the scaler it got assigned.
356 *
357 * plane doesn't require a scaler:
358 * - this can happen when scaling is no more required or plane simply
359 * got disabled.
360 * - During check_plane, corresponding bit is reset in
361 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200362 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700363 */
364 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200365
366 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200367
368 /* async flip related structures */
369 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300370};
371
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000372struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000373 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000374 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800375 int size;
376 u32 base;
377};
378
Chandra Kondurube41e332015-04-07 15:28:36 -0700379#define SKL_MIN_SRC_W 8
380#define SKL_MAX_SRC_W 4096
381#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700382#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700383#define SKL_MIN_DST_W 8
384#define SKL_MAX_DST_W 4096
385#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700386#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700387
388struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700389 int in_use;
390 uint32_t mode;
391};
392
393struct intel_crtc_scaler_state {
394#define SKL_NUM_SCALERS 2
395 struct intel_scaler scalers[SKL_NUM_SCALERS];
396
397 /*
398 * scaler_users: keeps track of users requesting scalers on this crtc.
399 *
400 * If a bit is set, a user is using a scaler.
401 * Here user can be a plane or crtc as defined below:
402 * bits 0-30 - plane (bit position is index from drm_plane_index)
403 * bit 31 - crtc
404 *
405 * Instead of creating a new index to cover planes and crtc, using
406 * existing drm_plane_index for planes which is well less than 31
407 * planes and bit 31 for crtc. This should be fine to cover all
408 * our platforms.
409 *
410 * intel_atomic_setup_scalers will setup available scalers to users
411 * requesting scalers. It will gracefully fail if request exceeds
412 * avilability.
413 */
414#define SKL_CRTC_INDEX 31
415 unsigned scaler_users;
416
417 /* scaler used by crtc for panel fitting purpose */
418 int scaler_id;
419};
420
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200421/* drm_mode->private_flags */
422#define I915_MODE_FLAG_INHERITED 1
423
Matt Roper4e0963c2015-09-24 15:53:15 -0700424struct intel_pipe_wm {
425 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100426 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700427 uint32_t linetime;
428 bool fbc_wm_enabled;
429 bool pipe_enabled;
430 bool sprites_enabled;
431 bool sprites_scaled;
432};
433
434struct skl_pipe_wm {
435 struct skl_wm_level wm[8];
436 struct skl_wm_level trans_wm;
437 uint32_t linetime;
438};
439
Matt Ropere8f1f022016-05-12 07:05:55 -0700440struct intel_crtc_wm_state {
441 union {
442 struct {
443 /*
444 * Intermediate watermarks; these can be
445 * programmed immediately since they satisfy
446 * both the current configuration we're
447 * switching away from and the new
448 * configuration we're switching to.
449 */
450 struct intel_pipe_wm intermediate;
451
452 /*
453 * Optimal watermarks, programmed post-vblank
454 * when this state is committed.
455 */
456 struct intel_pipe_wm optimal;
457 } ilk;
458
459 struct {
460 /* gen9+ only needs 1-step wm programming */
461 struct skl_pipe_wm optimal;
Matt Ropera1de91e2016-05-12 07:05:57 -0700462
463 /* cached plane data rate */
464 unsigned plane_data_rate[I915_MAX_PLANES];
465 unsigned plane_y_data_rate[I915_MAX_PLANES];
Matt Roper86a2100a2016-05-12 07:05:59 -0700466
467 /* minimum block allocation */
468 uint16_t minimum_blocks[I915_MAX_PLANES];
469 uint16_t minimum_y_blocks[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700470 } skl;
471 };
472
473 /*
474 * Platforms with two-step watermark programming will need to
475 * update watermark programming post-vblank to switch from the
476 * safe intermediate watermarks to the optimal final
477 * watermarks.
478 */
479 bool need_postvbl_update;
480};
481
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200482struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200483 struct drm_crtc_state base;
484
Daniel Vetterbb760062013-06-06 14:55:52 +0200485 /**
486 * quirks - bitfield with hw state readout quirks
487 *
488 * For various reasons the hw state readout code might not be able to
489 * completely faithfully read out the current state. These cases are
490 * tracked with quirk flags so that fastboot and state checker can act
491 * accordingly.
492 */
Daniel Vetter99535992014-04-13 12:00:33 +0200493#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200494 unsigned long quirks;
495
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100496 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100497 bool update_pipe; /* can a fast modeset be performed? */
498 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200499 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100500 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200501
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300502 /* Pipe source size (ie. panel fitter input size)
503 * All planes will be positioned inside this space,
504 * and get clipped at the edges. */
505 int pipe_src_w, pipe_src_h;
506
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100507 /* Whether to set up the PCH/FDI. Note that we never allow sharing
508 * between pch encoders and cpu encoders. */
509 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100510
Jesse Barnese43823e2014-11-05 14:26:08 -0800511 /* Are we sending infoframes on the attached port */
512 bool has_infoframe;
513
Daniel Vetter3b117c82013-04-17 20:15:07 +0200514 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200515 * pipe on Haswell and later (where we have a special eDP transcoder)
516 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200517 enum transcoder cpu_transcoder;
518
Daniel Vetter50f3b012013-03-27 00:44:56 +0100519 /*
520 * Use reduced/limited/broadcast rbg range, compressing from the full
521 * range fed into the crtcs.
522 */
523 bool limited_color_range;
524
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300525 /* Bitmask of encoder types (enum intel_output_type)
526 * driven by the pipe.
527 */
528 unsigned int output_types;
529
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200530 /* Whether we should send NULL infoframes. Required for audio. */
531 bool has_hdmi_sink;
532
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200533 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
534 * has_dp_encoder is set. */
535 bool has_audio;
536
Daniel Vetterd8b32242013-04-25 17:54:44 +0200537 /*
538 * Enable dithering, used when the selected pipe bpp doesn't match the
539 * plane bpp.
540 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100541 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100542
543 /* Controls for the clock computation, to override various stages. */
544 bool clock_set;
545
Daniel Vetter09ede542013-04-30 14:01:45 +0200546 /* SDVO TV has a bunch of special case. To make multifunction encoders
547 * work correctly, we need to track this at runtime.*/
548 bool sdvo_tv_clock;
549
Daniel Vettere29c22c2013-02-21 00:00:16 +0100550 /*
551 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
552 * required. This is set in the 2nd loop of calling encoder's
553 * ->compute_config if the first pick doesn't work out.
554 */
555 bool bw_constrained;
556
Daniel Vetterf47709a2013-03-28 10:42:02 +0100557 /* Settings for the intel dpll used on pretty much everything but
558 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300559 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100560
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200561 /* Selected dpll when shared or NULL. */
562 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200563
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000564 /*
565 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
566 * - enum skl_dpll on SKL
567 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300568 uint32_t ddi_pll_sel;
569
Daniel Vetter66e985c2013-06-05 13:34:20 +0200570 /* Actual register state of the dpll, for shared dpll cross-checking. */
571 struct intel_dpll_hw_state dpll_hw_state;
572
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300573 /* DSI PLL registers */
574 struct {
575 u32 ctrl, div;
576 } dsi_pll;
577
Daniel Vetter965e0c42013-03-27 00:44:57 +0100578 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200579 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200580
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530581 /* m2_n2 for eDP downclock */
582 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700583 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530584
Daniel Vetterff9a6752013-06-01 17:16:21 +0200585 /*
586 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300587 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
588 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100589 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200590 int port_clock;
591
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100592 /* Used by SDVO (and if we ever fix it, HDMI). */
593 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700594
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300595 uint8_t lane_count;
596
Imre Deak95a7a2a2016-06-13 16:44:35 +0300597 /*
598 * Used by platforms having DP/HDMI PHY with programmable lane
599 * latency optimization.
600 */
601 uint8_t lane_lat_optim_mask;
602
Jesse Barnes2dd24552013-04-25 12:55:01 -0700603 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700604 struct {
605 u32 control;
606 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200607 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700608 } gmch_pfit;
609
610 /* Panel fitter placement and size for Ironlake+ */
611 struct {
612 u32 pos;
613 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100614 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200615 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700616 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100617
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100618 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100619 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100620 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300621
622 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300623
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200624 bool enable_fbc;
625
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300626 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000627
628 bool dp_encoder_is_mst;
629 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700630
631 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200632
633 /* w/a for waiting 2 vblanks during crtc enable */
634 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700635
636 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
637 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700638
Matt Ropere8f1f022016-05-12 07:05:55 -0700639 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000640
641 /* Gamma mode programmed on the pipe */
642 uint32_t gamma_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100643};
644
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300645struct vlv_wm_state {
646 struct vlv_pipe_wm wm[3];
647 struct vlv_sr_wm sr[3];
648 uint8_t num_active_planes;
649 uint8_t num_levels;
650 uint8_t level;
651 bool cxsr;
652};
653
Jesse Barnes79e53942008-11-07 14:24:08 -0800654struct intel_crtc {
655 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700656 enum pipe pipe;
657 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200659 /*
660 * Whether the crtc and the connected output pipeline is active. Implies
661 * that crtc->enabled is set, i.e. the current mode configuration has
662 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200663 */
664 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300665 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700666 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200667 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200668 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100669
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000670 atomic_t unpin_work_count;
671
Daniel Vettere506a0c2012-07-05 12:17:29 +0200672 /* Display surface base address adjustement for pageflips. Note that on
673 * gen4+ this only adjusts up to a tile, offsets within a tile are
674 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200675 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300676 int adjusted_x;
677 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200678
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100679 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300680 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300681 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300682 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200684 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100685
Daniel Vetter5a21b662016-05-24 17:13:53 +0200686 /* reset counter value when the last flip was submitted */
687 unsigned int reset_counter;
688
Paulo Zanoni86642812013-04-12 17:57:57 -0300689 /* Access to these should be protected by dev_priv->irq_lock. */
690 bool cpu_fifo_underrun_disabled;
691 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300692
693 /* per-pipe watermark state */
694 struct {
695 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700696 union {
697 struct intel_pipe_wm ilk;
698 struct skl_pipe_wm skl;
699 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800700
Ville Syrjälä852eb002015-06-24 22:00:07 +0300701 /* allow CxSR on this pipe */
702 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300703 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300704
Ville Syrjälä80715b22014-05-15 20:23:23 +0300705 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800706
Jesse Barneseb120ef2015-09-15 14:19:32 -0700707 struct {
708 unsigned start_vbl_count;
709 ktime_t start_vbl_time;
710 int min_vbl, max_vbl;
711 int scanline_start;
712 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200713
Chandra Kondurube41e332015-04-07 15:28:36 -0700714 /* scalers available on this crtc */
715 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300716
717 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718};
719
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300720struct intel_plane_wm_parameters {
721 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200722 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700723 /*
724 * For packed pixel formats:
725 * bytes_per_pixel - holds bytes per pixel
726 * For planar pixel formats:
727 * bytes_per_pixel - holds bytes per pixel for uv-plane
728 * y_bytes_per_pixel - holds bytes per pixel for y-plane
729 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300730 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700731 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300732 bool enabled;
733 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000734 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000735 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300736 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300737};
738
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800739struct intel_plane {
740 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700741 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100743 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800744 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300745 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300746
747 /* Since we need to change the watermarks before/after
748 * enabling/disabling the planes, we need to store the parameters here
749 * as the other pieces of the struct may not reflect the values we want
750 * for the watermark calculations. Currently only Haswell uses this.
751 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300752 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300753
Matt Roper8e7d6882015-01-21 16:35:41 -0800754 /*
755 * NOTE: Do not place new plane state fields here (e.g., when adding
756 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100757 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800758 */
759
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800760 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100761 const struct intel_crtc_state *crtc_state,
762 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300763 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200764 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800765 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200766 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800767 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800768};
769
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770struct intel_watermark_params {
771 unsigned long fifo_size;
772 unsigned long max_wm;
773 unsigned long default_wm;
774 unsigned long guard_size;
775 unsigned long cacheline_size;
776};
777
778struct cxsr_latency {
779 int is_desktop;
780 int is_ddr3;
781 unsigned long fsb_freq;
782 unsigned long mem_freq;
783 unsigned long display_sr;
784 unsigned long display_hpll_disable;
785 unsigned long cursor_sr;
786 unsigned long cursor_hpll_disable;
787};
788
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200789#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800790#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200791#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800792#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100793#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800794#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800795#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800796#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700797#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800798
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300799struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200800 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300801 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300802 struct {
803 enum drm_dp_dual_mode_type type;
804 int max_tmds_clock;
805 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300806 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200807 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300808 bool has_hdmi_sink;
809 bool has_audio;
810 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200811 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530812 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530813 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300814 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100815 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200816 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300817 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200818 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300819 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200820 bool (*infoframe_enabled)(struct drm_encoder *encoder,
821 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300822};
823
Dave Airlie0e32b392014-05-02 14:02:48 +1000824struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400825#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300826
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530827/*
828 * enum link_m_n_set:
829 * When platform provides two set of M_N registers for dp, we can
830 * program them and switch between them incase of DRRS.
831 * But When only one such register is provided, we have to program the
832 * required divider value on that registers itself based on the DRRS state.
833 *
834 * M1_N1 : Program dp_m_n on M1_N1 registers
835 * dp_m2_n2 on M2_N2 registers (If supported)
836 *
837 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
838 * M2_N2 registers are not supported
839 */
840
841enum link_m_n_set {
842 /* Sets the m1_n1 and m2_n2 */
843 M1_N1 = 0,
844 M2_N2
845};
846
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300847struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200848 i915_reg_t output_reg;
849 i915_reg_t aux_ch_ctl_reg;
850 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300851 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300852 int link_rate;
853 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530854 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300855 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300856 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530857 bool detect_done;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300858 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300859 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200860 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300861 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300862 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400863 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100864 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200865 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
866 uint8_t num_sink_rates;
867 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200868 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300869 uint8_t train_set[4];
870 int panel_power_up_delay;
871 int panel_power_down_delay;
872 int panel_power_cycle_delay;
873 int backlight_on_delay;
874 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300875 struct delayed_work panel_vdd_work;
876 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200877 unsigned long last_power_on;
878 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800879 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000880
Clint Taylor01527b32014-07-07 13:01:46 -0700881 struct notifier_block edp_notifier;
882
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300883 /*
884 * Pipe whose power sequencer is currently locked into
885 * this port. Only relevant on VLV/CHV.
886 */
887 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300888 /*
889 * Set if the sequencer may be reset due to a power transition,
890 * requiring a reinitialization. Only relevant on BXT.
891 */
892 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300893 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300894
Dave Airlie0e32b392014-05-02 14:02:48 +1000895 bool can_mst; /* this port supports mst */
896 bool is_mst;
Ville Syrjäläf64425a2016-07-28 17:50:41 +0300897 int active_streams; /* number of active streams (for SST and MST both) */
Dave Airlie0e32b392014-05-02 14:02:48 +1000898 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300899 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000900
Dave Airlie0e32b392014-05-02 14:02:48 +1000901 /* mst connector list */
902 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
903 struct drm_dp_mst_topology_mgr mst_mgr;
904
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000905 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000906 /*
907 * This function returns the value we have to program the AUX_CTL
908 * register with to kick off an AUX transaction.
909 */
910 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
911 bool has_aux_irq,
912 int send_bytes,
913 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300914
915 /* This is called before a link training is starterd */
916 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
917
Todd Previtec5d5ab72015-04-15 08:38:38 -0700918 /* Displayport compliance testing */
919 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700920 unsigned long compliance_test_data;
921 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300922};
923
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200924struct intel_digital_port {
925 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200926 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700927 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200928 struct intel_dp dp;
929 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100930 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300931 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200932 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100933 /* for communication with audio component; protected by av_mutex */
934 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200935};
936
Dave Airlie0e32b392014-05-02 14:02:48 +1000937struct intel_dp_mst_encoder {
938 struct intel_encoder base;
939 enum pipe pipe;
940 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +1000941 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +1000942};
943
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300944static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700945vlv_dport_to_channel(struct intel_digital_port *dport)
946{
947 switch (dport->port) {
948 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300949 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800950 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700951 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800952 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700953 default:
954 BUG();
955 }
956}
957
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300958static inline enum dpio_phy
959vlv_dport_to_phy(struct intel_digital_port *dport)
960{
961 switch (dport->port) {
962 case PORT_B:
963 case PORT_C:
964 return DPIO_PHY0;
965 case PORT_D:
966 return DPIO_PHY1;
967 default:
968 BUG();
969 }
970}
971
972static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300973vlv_pipe_to_channel(enum pipe pipe)
974{
975 switch (pipe) {
976 case PIPE_A:
977 case PIPE_C:
978 return DPIO_CH0;
979 case PIPE_B:
980 return DPIO_CH1;
981 default:
982 BUG();
983 }
984}
985
Chris Wilsonf875c152010-09-09 15:44:14 +0100986static inline struct drm_crtc *
987intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
988{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100989 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf875c152010-09-09 15:44:14 +0100990 return dev_priv->pipe_to_crtc_mapping[pipe];
991}
992
Chris Wilson417ae142011-01-19 15:04:42 +0000993static inline struct drm_crtc *
994intel_get_crtc_for_plane(struct drm_device *dev, int plane)
995{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100996 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson417ae142011-01-19 15:04:42 +0000997 return dev_priv->plane_to_crtc_mapping[plane];
998}
999
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001000struct intel_flip_work {
1001 struct work_struct unpin_work;
1002 struct work_struct mmio_work;
1003
Daniel Vetter5a21b662016-05-24 17:13:53 +02001004 struct drm_crtc *crtc;
1005 struct drm_framebuffer *old_fb;
1006 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001007 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001008 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001009 u32 flip_count;
1010 u32 gtt_offset;
1011 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001012 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001013 u32 flip_ready_vblank;
1014 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001015};
1016
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001017struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001018 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001019};
Daniel Vetterb9805142012-08-31 17:37:33 +02001020
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001021static inline struct intel_encoder *
1022intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001023{
1024 return to_intel_connector(connector)->encoder;
1025}
1026
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001027static inline struct intel_digital_port *
1028enc_to_dig_port(struct drm_encoder *encoder)
1029{
1030 return container_of(encoder, struct intel_digital_port, base.base);
1031}
1032
Dave Airlie0e32b392014-05-02 14:02:48 +10001033static inline struct intel_dp_mst_encoder *
1034enc_to_mst(struct drm_encoder *encoder)
1035{
1036 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1037}
1038
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001039static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1040{
1041 return &enc_to_dig_port(encoder)->dp;
1042}
1043
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001044static inline struct intel_digital_port *
1045dp_to_dig_port(struct intel_dp *intel_dp)
1046{
1047 return container_of(intel_dp, struct intel_digital_port, dp);
1048}
1049
1050static inline struct intel_digital_port *
1051hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1052{
1053 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001054}
1055
Damien Lespiau6af31a62014-03-28 00:18:33 +05301056/*
1057 * Returns the number of planes for this pipe, ie the number of sprites + 1
1058 * (primary plane). This doesn't count the cursor plane then.
1059 */
1060static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1061{
1062 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1063}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064
Daniel Vetter47339cd2014-09-30 10:56:46 +02001065/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001066bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001067 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001068bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001069 enum transcoder pch_transcoder,
1070 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001071void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1072 enum pipe pipe);
1073void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1074 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001075void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1076void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001077
1078/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001079void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1080void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1081void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1082void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001083void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001084void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1085void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001086u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001087void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1088void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001089static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1090{
1091 /*
1092 * We only use drm_irq_uninstall() at unload and VT switch, so
1093 * this is the only thing we need to check.
1094 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001095 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001096}
1097
Ville Syrjäläa225f072014-04-29 13:35:45 +03001098int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001099void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1100 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001101void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1102 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08001103
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001104/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001105void intel_crt_init(struct drm_device *dev);
Lyude9504a892016-06-21 17:03:42 -04001106void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001107
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001108/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001109void intel_ddi_clk_select(struct intel_encoder *encoder,
1110 const struct intel_crtc_state *pipe_config);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001111void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001112void hsw_fdi_link_train(struct drm_crtc *crtc);
1113void intel_ddi_init(struct drm_device *dev, enum port port);
1114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1115bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001116void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1117void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1118 enum transcoder cpu_transcoder);
1119void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1120void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001121bool intel_ddi_pll_select(struct intel_crtc *crtc,
1122 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001123void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001124void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001125bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1126void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1127void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001128 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301129struct intel_encoder *
1130intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001131
Dave Airlie44905a272014-05-02 13:36:43 +10001132void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001133void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001134 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001135void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001136uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001137
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001138unsigned int intel_fb_align_height(struct drm_device *dev,
1139 unsigned int height,
1140 uint32_t pixel_format,
1141 uint64_t fb_format_modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001142u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1143 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001144
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001145/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001146void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001147void intel_audio_codec_enable(struct intel_encoder *encoder);
1148void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001149void i915_audio_component_init(struct drm_i915_private *dev_priv);
1150void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001151
Daniel Vetterb680c372014-09-19 18:27:27 +02001152/* intel_display.c */
Ville Syrjäläb2045352016-05-13 23:41:27 +03001153void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001154void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001155int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1156 const char *name, u32 reg, int ref_freq);
Matt Roper65a3fea2015-01-21 16:35:42 -08001157extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001158void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001159unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001160bool intel_has_pending_fb_unpin(struct drm_device *dev);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001161void intel_mark_busy(struct drm_i915_private *dev_priv);
1162void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001163void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001164int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001165void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001166int intel_connector_init(struct intel_connector *);
1167struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001168bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001169void intel_connector_attach_encoder(struct intel_connector *connector,
1170 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001171struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1172 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001173enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001174int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1175 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001176enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1177 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001178static inline bool
1179intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1180 enum intel_output_type type)
1181{
1182 return crtc_state->output_types & (1 << type);
1183}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001184static inline bool
1185intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1186{
1187 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001188 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001189 (1 << INTEL_OUTPUT_DP_MST) |
1190 (1 << INTEL_OUTPUT_EDP));
1191}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001192static inline void
1193intel_wait_for_vblank(struct drm_device *dev, int pipe)
1194{
1195 drm_wait_one_vblank(dev, pipe);
1196}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001197static inline void
1198intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1199{
1200 const struct intel_crtc *crtc =
1201 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1202
1203 if (crtc->active)
1204 intel_wait_for_vblank(dev, pipe);
1205}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001206
1207u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1208
Paulo Zanoni87440422013-09-24 15:48:31 -03001209int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001210void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001211 struct intel_digital_port *dport,
1212 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001213bool intel_get_load_detect_pipe(struct drm_connector *connector,
1214 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001215 struct intel_load_detect_pipe *old,
1216 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001217void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001218 struct intel_load_detect_pipe *old,
1219 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä3465c582016-02-15 22:54:43 +02001220int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1221 unsigned int rotation);
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01001222void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001223struct drm_framebuffer *
1224__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001225 struct drm_mode_fb_cmd2 *mode_cmd,
1226 struct drm_i915_gem_object *obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001227void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001228void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001229void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001230int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001231 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001232void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001233 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001234int intel_plane_atomic_get_property(struct drm_plane *plane,
1235 const struct drm_plane_state *state,
1236 struct drm_property *property,
1237 uint64_t *val);
1238int intel_plane_atomic_set_property(struct drm_plane *plane,
1239 struct drm_plane_state *state,
1240 struct drm_property *property,
1241 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001242int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1243 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001244
Ville Syrjälä832be822016-01-12 21:08:33 +02001245unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1246 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001247
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001248static inline bool
1249intel_rotation_90_or_270(unsigned int rotation)
1250{
1251 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1252}
1253
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301254void intel_create_rotation_property(struct drm_device *dev,
1255 struct intel_plane *plane);
1256
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001257void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe);
1259
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001260int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1261 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001262void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001263int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001264
Daniel Vetter716c2e52014-06-25 22:02:02 +03001265/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001268void assert_pll(struct drm_i915_private *dev_priv,
1269 enum pipe pipe, bool state);
1270#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1271#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001272void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1273#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1274#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001275void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1276 enum pipe pipe, bool state);
1277#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1278#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001279void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001280#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1281#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001282u32 intel_compute_tile_offset(int *x, int *y,
1283 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001284 unsigned int pitch,
1285 unsigned int rotation);
Chris Wilsonc0336662016-05-06 15:40:21 +01001286void intel_prepare_reset(struct drm_i915_private *dev_priv);
1287void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001288void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1289void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deak324513c2016-06-13 16:44:36 +03001290void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1291void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deak9c8d0b82016-06-13 16:44:34 +03001292void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1293void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1294bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1295 enum dpio_phy phy);
1296bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1297 enum dpio_phy phy);
Imre Deakda2f41d2016-04-20 20:27:56 +03001298void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301299void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1300void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001301void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001302void skl_init_cdclk(struct drm_i915_private *dev_priv);
1303void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001304unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301305void skl_enable_dc6(struct drm_i915_private *dev_priv);
1306void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001307void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001308 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301309void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001310int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001311bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001312 struct dpll *best_clock);
1313int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001314
Paulo Zanoni87440422013-09-24 15:48:31 -03001315bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001316void hsw_enable_ips(struct intel_crtc *crtc);
1317void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001318enum intel_display_power_domain
1319intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001320enum intel_display_power_domain
1321intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001322void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001323 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001324
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001325int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001326int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001327
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02001328u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1329 struct drm_i915_gem_object *obj,
1330 unsigned int plane);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001331
Chandra Konduru6156a452015-04-27 13:48:39 -07001332u32 skl_plane_ctl_format(uint32_t pixel_format);
1333u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1334u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001335
Daniel Vettereb805622015-05-04 14:58:44 +02001336/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001337void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001338void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001339void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001340void intel_csr_ucode_suspend(struct drm_i915_private *);
1341void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001342
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001343/* intel_dp.c */
Chris Wilson457c52d2016-06-01 08:27:50 +01001344bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001345bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1346 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001347void intel_dp_set_link_params(struct intel_dp *intel_dp,
1348 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001349void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001350void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1351void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001352void intel_dp_encoder_reset(struct drm_encoder *encoder);
1353void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001354void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001355int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001356bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001357 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001358bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001359enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1360 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001361void intel_edp_backlight_on(struct intel_dp *intel_dp);
1362void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001363void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001364void intel_edp_panel_on(struct intel_dp *intel_dp);
1365void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001366void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1367void intel_dp_mst_suspend(struct drm_device *dev);
1368void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001369int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001370int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001371void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001372void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001373uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001374void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301375void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1376void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001377void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1378 unsigned int frontbuffer_bits);
1379void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1380 unsigned int frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301381bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Chris Wilson5748b6a2016-08-04 16:32:38 +01001382 struct intel_digital_port *port);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001383
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001384void
1385intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1386 uint8_t dp_train_pat);
1387void
1388intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1389void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1390uint8_t
1391intel_dp_voltage_max(struct intel_dp *intel_dp);
1392uint8_t
1393intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1394void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1395 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001396bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001397bool
1398intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1399
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001400static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1401{
1402 return ~((1 << lane_count) - 1) & 0xf;
1403}
1404
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001405/* intel_dp_aux_backlight.c */
1406int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1407
Dave Airlie0e32b392014-05-02 14:02:48 +10001408/* intel_dp_mst.c */
1409int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1410void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001411/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001412void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001413
Jani Nikula90198352016-04-26 16:14:25 +03001414/* intel_dsi_dcs_backlight.c */
1415int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001416
1417/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001418void intel_dvo_init(struct drm_device *dev);
Lyude19625e82016-06-21 17:03:44 -04001419/* intel_hotplug.c */
1420void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001421
1422
Daniel Vetter0632fef2013-10-08 17:44:49 +02001423/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001424#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001425extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001426extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001427extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001428extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001429extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1430extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001431#else
1432static inline int intel_fbdev_init(struct drm_device *dev)
1433{
1434 return 0;
1435}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001436
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001437static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001438{
1439}
1440
1441static inline void intel_fbdev_fini(struct drm_device *dev)
1442{
1443}
1444
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001445static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001446{
1447}
1448
Daniel Vetter0632fef2013-10-08 17:44:49 +02001449static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001450{
1451}
1452#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001453
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001454/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001455void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1456 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001457bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001458void intel_fbc_pre_update(struct intel_crtc *crtc,
1459 struct intel_crtc_state *crtc_state,
1460 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001461void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001462void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001463void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001464void intel_fbc_enable(struct intel_crtc *crtc,
1465 struct intel_crtc_state *crtc_state,
1466 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001467void intel_fbc_disable(struct intel_crtc *crtc);
1468void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001469void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1470 unsigned int frontbuffer_bits,
1471 enum fb_op_origin origin);
1472void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001473 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001474void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001475
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001476/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001477void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001478void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1479 struct intel_connector *intel_connector);
1480struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1481bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001482 struct intel_crtc_state *pipe_config);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001483void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001484
1485
1486/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001487void intel_lvds_init(struct drm_device *dev);
Imre Deak97a824e12016-06-21 11:51:47 +03001488struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001489bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001490
1491
1492/* intel_modes.c */
1493int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001494 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001495int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001496void intel_attach_force_audio_property(struct drm_connector *connector);
1497void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001498void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001499
1500
1501/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001502void intel_setup_overlay(struct drm_i915_private *dev_priv);
1503void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001504int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001505int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1506 struct drm_file *file_priv);
1507int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1508 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001509void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001510
1511
1512/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001513int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301514 struct drm_display_mode *fixed_mode,
1515 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001516void intel_panel_fini(struct intel_panel *panel);
1517void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1518 struct drm_display_mode *adjusted_mode);
1519void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001520 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001521 int fitting_mode);
1522void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001523 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001524 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001525void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1526 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001527int intel_panel_setup_backlight(struct drm_connector *connector,
1528 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001529void intel_panel_enable_backlight(struct intel_connector *connector);
1530void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001531void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001532enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301533extern struct drm_display_mode *intel_find_panel_downclock(
1534 struct drm_device *dev,
1535 struct drm_display_mode *fixed_mode,
1536 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001537
1538#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001539int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001540void intel_backlight_device_unregister(struct intel_connector *connector);
1541#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001542static int intel_backlight_device_register(struct intel_connector *connector)
1543{
1544 return 0;
1545}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001546static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1547{
1548}
1549#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001550
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001551
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001552/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001553void intel_psr_enable(struct intel_dp *intel_dp);
1554void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001555void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001556 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001557void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001558 unsigned frontbuffer_bits,
1559 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001560void intel_psr_init(struct drm_device *dev);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001561void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001562 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001563
Daniel Vetter9c065a72014-09-30 10:56:38 +02001564/* intel_runtime_pm.c */
1565int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001566void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001567void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1568void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001569void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1570void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001571void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001572const char *
1573intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001574
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001575bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1576 enum intel_display_power_domain domain);
1577bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1578 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001579void intel_display_power_get(struct drm_i915_private *dev_priv,
1580 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001581bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1582 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001583void intel_display_power_put(struct drm_i915_private *dev_priv,
1584 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001585
1586static inline void
1587assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1588{
1589 WARN_ONCE(dev_priv->pm.suspended,
1590 "Device suspended during HW access\n");
1591}
1592
1593static inline void
1594assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1595{
1596 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001597 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1598 * too much noise. */
1599 if (!atomic_read(&dev_priv->pm.wakeref_count))
1600 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001601}
1602
Imre Deak2b19efe2015-12-15 20:10:37 +02001603static inline int
1604assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1605{
1606 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1607
1608 assert_rpm_wakelock_held(dev_priv);
1609
1610 return seq;
1611}
1612
1613static inline void
1614assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1615{
1616 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1617 "HW access outside of RPM atomic section\n");
1618}
1619
Imre Deak1f814da2015-12-16 02:52:19 +02001620/**
1621 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1622 * @dev_priv: i915 device instance
1623 *
1624 * This function disable asserts that check if we hold an RPM wakelock
1625 * reference, while keeping the device-not-suspended checks still enabled.
1626 * It's meant to be used only in special circumstances where our rule about
1627 * the wakelock refcount wrt. the device power state doesn't hold. According
1628 * to this rule at any point where we access the HW or want to keep the HW in
1629 * an active state we must hold an RPM wakelock reference acquired via one of
1630 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1631 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1632 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1633 * users should avoid using this function.
1634 *
1635 * Any calls to this function must have a symmetric call to
1636 * enable_rpm_wakeref_asserts().
1637 */
1638static inline void
1639disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1640{
1641 atomic_inc(&dev_priv->pm.wakeref_count);
1642}
1643
1644/**
1645 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1646 * @dev_priv: i915 device instance
1647 *
1648 * This function re-enables the RPM assert checks after disabling them with
1649 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1650 * circumstances otherwise its use should be avoided.
1651 *
1652 * Any calls to this function must have a symmetric call to
1653 * disable_rpm_wakeref_asserts().
1654 */
1655static inline void
1656enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1657{
1658 atomic_dec(&dev_priv->pm.wakeref_count);
1659}
1660
Daniel Vetter9c065a72014-09-30 10:56:38 +02001661void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001662bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001663void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1664void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1665
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001666void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1667
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001668void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1669 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001670bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1671 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001672
1673
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001674/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001675void intel_init_clock_gating(struct drm_device *dev);
1676void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001677int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001678void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001679void intel_init_pm(struct drm_device *dev);
Imre Deakbb400da2016-03-16 13:38:54 +02001680void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Daniel Vetterf742a552013-12-06 10:17:53 +01001681void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001682void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1683void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001684void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001685void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001686void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1687void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1688void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1689void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1690void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001691void gen6_rps_busy(struct drm_i915_private *dev_priv);
1692void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001693void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001694void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001695 struct intel_rps_client *rps,
1696 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001697void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001698void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001699void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001700void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001701void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1702 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001703uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001704bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001705int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1706static inline int intel_enable_rc6(void)
1707{
1708 return i915.enable_rc6;
1709}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001710
1711/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712bool intel_sdvo_init(struct drm_device *dev,
1713 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001714
1715
1716/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001717int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001718int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1719 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001720void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001721void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001722
1723/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001724void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001725
Matt Roperea2c67b2014-12-23 10:41:52 -08001726/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001727int intel_connector_atomic_get_property(struct drm_connector *connector,
1728 const struct drm_connector_state *state,
1729 struct drm_property *property,
1730 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001731struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1732void intel_crtc_destroy_state(struct drm_crtc *crtc,
1733 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001734struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1735void intel_atomic_state_clear(struct drm_atomic_state *);
1736struct intel_shared_dpll_config *
1737intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1738
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001739static inline struct intel_crtc_state *
1740intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1741 struct intel_crtc *crtc)
1742{
1743 struct drm_crtc_state *crtc_state;
1744 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1745 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001746 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001747
1748 return to_intel_crtc_state(crtc_state);
1749}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001750
1751static inline struct intel_plane_state *
1752intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1753 struct intel_plane *plane)
1754{
1755 struct drm_plane_state *plane_state;
1756
1757 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1758
1759 return to_intel_plane_state(plane_state);
1760}
1761
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001762int intel_atomic_setup_scalers(struct drm_device *dev,
1763 struct intel_crtc *intel_crtc,
1764 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001765
1766/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001767struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001768struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1769void intel_plane_destroy_state(struct drm_plane *plane,
1770 struct drm_plane_state *state);
1771extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1772
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001773/* intel_color.c */
1774void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001775int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001776void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1777void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001778
Jesse Barnes79e53942008-11-07 14:24:08 -08001779#endif /* __INTEL_DRV_H__ */