blob: b8e5f9569f5ab7964baf23e50c24feb03085648c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Neil Armstrong9c229122018-07-04 17:08:17 +020042#include <media/cec-notifier.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010043
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010044/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050045 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050047 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
48 * important that we check the condition again after having timed out, since the
49 * timeout could be due to preemption or similar and we've never had a chance to
50 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010051 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050052#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Mika Kuoppala30859822018-04-23 14:37:53 +030053 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
Chris Wilsona54b1872017-11-24 13:00:30 +000054 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010055 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000056 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 for (;;) { \
Mika Kuoppala30859822018-04-23 14:37:53 +030058 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050059 OP; \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +030060 /* Guarantee COND check prior to timeout */ \
61 barrier(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010062 if (COND) { \
63 ret__ = 0; \
64 break; \
65 } \
66 if (expired__) { \
67 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010068 break; \
69 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000070 usleep_range(wait__, wait__ * 2); \
71 if (wait__ < (Wmax)) \
72 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Sean Paul23fdbdd2018-01-08 14:55:36 -050077#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
78 (Wmax))
79#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000080
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000081/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
82#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000086#endif
87
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010088#define _wait_for_atomic(COND, US, ATOMIC) \
89({ \
90 int cpu, ret, timeout = (US) * 1000; \
91 u64 base; \
92 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010093 if (!(ATOMIC)) { \
94 preempt_disable(); \
95 cpu = smp_processor_id(); \
96 } \
97 base = local_clock(); \
98 for (;;) { \
99 u64 now = local_clock(); \
100 if (!(ATOMIC)) \
101 preempt_enable(); \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +0300102 /* Guarantee COND check prior to timeout */ \
103 barrier(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100104 if (COND) { \
105 ret = 0; \
106 break; \
107 } \
108 if (now - base >= timeout) { \
109 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000110 break; \
111 } \
112 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100113 if (!(ATOMIC)) { \
114 preempt_disable(); \
115 if (unlikely(cpu != smp_processor_id())) { \
116 timeout -= now - base; \
117 cpu = smp_processor_id(); \
118 base = local_clock(); \
119 } \
120 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000121 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100122 ret; \
123})
124
125#define wait_for_us(COND, US) \
126({ \
127 int ret__; \
128 BUILD_BUG_ON(!__builtin_constant_p(US)); \
129 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000130 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100131 else \
132 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000133 ret__; \
134})
135
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100136#define wait_for_atomic_us(COND, US) \
137({ \
138 BUILD_BUG_ON(!__builtin_constant_p(US)); \
139 BUILD_BUG_ON((US) > 50000); \
140 _wait_for_atomic((COND), (US), 1); \
141})
142
143#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100144
Jani Nikula49938ac2014-01-10 17:10:20 +0200145#define KHz(x) (1000 * (x))
146#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100147
Mahesh Kumaraa9664f2018-04-26 19:55:16 +0530148#define KBps(x) (1000 * (x))
149#define MBps(x) KBps(1000 * (x))
150#define GBps(x) ((u64)1000 * MBps((x)))
151
Jesse Barnes79e53942008-11-07 14:24:08 -0800152/*
153 * Display related stuff
154 */
155
156/* store information about an Ixxx DVO */
157/* The i830->i865 use multiple DVOs with multiple i2cs */
158/* the i915, i945 have a single sDVO i2c bus - which is different */
159#define MAX_OUTPUTS 6
160/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
162#define INTEL_I2C_BUS_DVO 1
163#define INTEL_I2C_BUS_SDVO 2
164
165/* these are outputs from the chip - integrated only
166 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200167enum intel_output_type {
168 INTEL_OUTPUT_UNUSED = 0,
169 INTEL_OUTPUT_ANALOG = 1,
170 INTEL_OUTPUT_DVO = 2,
171 INTEL_OUTPUT_SDVO = 3,
172 INTEL_OUTPUT_LVDS = 4,
173 INTEL_OUTPUT_TVOUT = 5,
174 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300175 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200176 INTEL_OUTPUT_EDP = 8,
177 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300178 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200179 INTEL_OUTPUT_DP_MST = 11,
180};
Jesse Barnes79e53942008-11-07 14:24:08 -0800181
182#define INTEL_DVO_CHIP_NONE 0
183#define INTEL_DVO_CHIP_LVDS 1
184#define INTEL_DVO_CHIP_TMDS 2
185#define INTEL_DVO_CHIP_TVOUT 4
186
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530187#define INTEL_DSI_VIDEO_MODE 0
188#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300189
Jesse Barnes79e53942008-11-07 14:24:08 -0800190struct intel_framebuffer {
191 struct drm_framebuffer base;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200192 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300193
194 /* for each plane in the normal GTT view */
195 struct {
196 unsigned int x, y;
197 } normal[2];
198 /* for each plane in the rotated GTT view */
199 struct {
200 unsigned int x, y;
201 unsigned int pitch; /* pixels */
202 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Chris Wilson37811fc2010-08-25 22:45:57 +0100205struct intel_fbdev {
206 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800207 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100208 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000209 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100210 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800211 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100212};
Jesse Barnes79e53942008-11-07 14:24:08 -0800213
Eric Anholt21d40d32010-03-25 11:11:14 -0700214struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100215 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200216
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200217 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700218 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200219 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200220 bool (*hotplug)(struct intel_encoder *encoder,
221 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300222 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100225 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200226 struct intel_crtc_state *,
227 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200228 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300229 const struct intel_crtc_state *,
230 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200231 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200234 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200237 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200240 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300241 const struct intel_crtc_state *,
242 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200243 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300244 const struct intel_crtc_state *,
245 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200246 /* Read out the current hw state of this connector, returning true if
247 * the encoder is active. If the encoder is enabled it also set the pipe
248 * it is connected to in the pipe parameter. */
249 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700250 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200251 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800252 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
253 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700254 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200255 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200256 /* Returns a mask of power domains that need to be referenced as part
257 * of the hardware state readout code. */
Imre Deak52528052018-06-21 21:44:49 +0300258 u64 (*get_power_domains)(struct intel_encoder *encoder,
259 struct intel_crtc_state *crtc_state);
Imre Deak07f9cd02014-08-18 14:42:45 +0300260 /*
261 * Called during system suspend after all pending requests for the
262 * encoder are flushed (for example for DP AUX transactions) and
263 * device interrupts are disabled.
264 */
265 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800266 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500267 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200268 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700269 /* for communication with audio component; protected by av_mutex */
270 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800271};
272
Jani Nikula1d508702012-10-19 14:51:49 +0300273struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300274 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530275 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200276
277 /* backlight */
278 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200279 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200280 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300281 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200282 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200283 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200284 bool combination_mode; /* gen 2/4 only */
285 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300286 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530287
288 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530289 bool util_pin_active_low; /* bxt+ */
290 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530291 struct pwm_device *pwm;
292
Jani Nikula58c68772013-11-08 16:48:54 +0200293 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300294
Jani Nikula5507fae2015-09-14 14:03:48 +0300295 /* Connector and platform specific backlight functions */
296 int (*setup)(struct intel_connector *connector, enum pipe pipe);
297 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200298 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
299 void (*disable)(const struct drm_connector_state *conn_state);
300 void (*enable)(const struct intel_crtc_state *crtc_state,
301 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300302 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
303 uint32_t hz);
304 void (*power)(struct intel_connector *, bool enable);
305 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300306};
307
Ville Syrjäläb6ca3ee2018-07-05 19:43:53 +0300308struct intel_digital_port;
309
Sean Paulee5e5e72018-01-08 14:55:39 -0500310/*
311 * This structure serves as a translation layer between the generic HDCP code
312 * and the bus-specific code. What that means is that HDCP over HDMI differs
313 * from HDCP over DP, so to account for these differences, we need to
314 * communicate with the receiver through this shim.
315 *
316 * For completeness, the 2 buses differ in the following ways:
317 * - DP AUX vs. DDC
318 * HDCP registers on the receiver are set via DP AUX for DP, and
319 * they are set via DDC for HDMI.
320 * - Receiver register offsets
321 * The offsets of the registers are different for DP vs. HDMI
322 * - Receiver register masks/offsets
323 * For instance, the ready bit for the KSV fifo is in a different
324 * place on DP vs HDMI
325 * - Receiver register names
326 * Seriously. In the DP spec, the 16-bit register containing
327 * downstream information is called BINFO, on HDMI it's called
328 * BSTATUS. To confuse matters further, DP has a BSTATUS register
329 * with a completely different definition.
330 * - KSV FIFO
331 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
332 * be read 3 keys at a time
333 * - Aksv output
334 * Since Aksv is hidden in hardware, there's different procedures
335 * to send it over DP AUX vs DDC
336 */
337struct intel_hdcp_shim {
338 /* Outputs the transmitter's An and Aksv values to the receiver. */
339 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
340
341 /* Reads the receiver's key selection vector */
342 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
343
344 /*
345 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
346 * definitions are the same in the respective specs, but the names are
347 * different. Call it BSTATUS since that's the name the HDMI spec
348 * uses and it was there first.
349 */
350 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
351 u8 *bstatus);
352
353 /* Determines whether a repeater is present downstream */
354 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
355 bool *repeater_present);
356
357 /* Reads the receiver's Ri' value */
358 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
359
360 /* Determines if the receiver's KSV FIFO is ready for consumption */
361 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
362 bool *ksv_ready);
363
364 /* Reads the ksv fifo for num_downstream devices */
365 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
366 int num_downstream, u8 *ksv_fifo);
367
368 /* Reads a 32-bit part of V' from the receiver */
369 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
370 int i, u32 *part);
371
372 /* Enables HDCP signalling on the port */
373 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
374 bool enable);
375
376 /* Ensures the link is still protected */
377 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530378
379 /* Detects panel's hdcp capability. This is optional for HDMI. */
380 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
381 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500382};
383
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800384struct intel_connector {
385 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200386 /*
387 * The fixed encoder this connector is connected to.
388 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100389 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200390
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200391 /* ACPI device id for ACPI and driver cooperation */
392 u32 acpi_device_id;
393
Daniel Vetterf0947c32012-07-02 13:10:34 +0200394 /* Reads out the current hw, returning true if the connector is enabled
395 * and active (i.e. dpms ON state). */
396 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300397
398 /* Panel info for eDP and LVDS */
399 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300400
401 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
402 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100403 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200404
405 /* since POLL and HPD connectors may use the same HPD line keep the native
406 state of connector->polled in case hotplug storm detection changes it */
407 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000408
409 void *port; /* store this opaque as its illegal to dereference it */
410
411 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300412
413 /* Work struct to schedule a uevent on link train failure */
414 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500415
416 const struct intel_hdcp_shim *hdcp_shim;
417 struct mutex hdcp_mutex;
418 uint64_t hdcp_value; /* protected by hdcp_mutex */
419 struct delayed_work hdcp_check_work;
420 struct work_struct hdcp_prop_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800421};
422
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200423struct intel_digital_connector_state {
424 struct drm_connector_state base;
425
426 enum hdmi_force_audio force_audio;
427 int broadcast_rgb;
428};
429
430#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
431
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300432struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300433 /* given values */
434 int n;
435 int m1, m2;
436 int p1, p2;
437 /* derived values */
438 int dot;
439 int vco;
440 int m;
441 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300442};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300443
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200444struct intel_atomic_state {
445 struct drm_atomic_state base;
446
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200447 struct {
448 /*
449 * Logical state of cdclk (used for all scaling, watermark,
450 * etc. calculations and checks). This is computed as if all
451 * enabled crtcs were active.
452 */
453 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100454
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200455 /*
456 * Actual state of cdclk, can be different from the logical
457 * state only when all crtc's are DPMS off.
458 */
459 struct intel_cdclk_state actual;
460 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100461
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100462 bool dpll_set, modeset;
463
Matt Roper8b4a7d02016-05-12 07:06:00 -0700464 /*
465 * Does this transaction change the pipes that are active? This mask
466 * tracks which CRTC's have changed their active state at the end of
467 * the transaction (not counting the temporary disable during modesets).
468 * This mask should only be non-zero when intel_state->modeset is true,
469 * but the converse is not necessarily true; simply changing a mode may
470 * not flip the final active status of any CRTC's
471 */
472 unsigned int active_pipe_changes;
473
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100474 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300475 /* minimum acceptable cdclk for each pipe */
476 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300477 /* minimum acceptable voltage level for each pipe */
478 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100479
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200480 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800481
482 /*
483 * Current watermarks can't be trusted during hardware readout, so
484 * don't bother calculating intermediate watermarks.
485 */
486 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700487
Chris Wilson60548c52018-07-31 14:26:29 +0100488 bool rps_interactive;
489
Matt Roper98d39492016-05-12 07:06:03 -0700490 /* Gen9+ only */
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530491 struct skl_ddb_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100492
493 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000494
495 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200496};
497
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300498struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800499 struct drm_plane_state base;
Ville Syrjäläf5929c52018-09-07 18:24:06 +0300500 struct i915_ggtt_view view;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000501 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000502 unsigned long flags;
503#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800504
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200505 struct {
506 u32 offset;
Ville Syrjälädf79cf42018-09-11 18:01:39 +0300507 /*
508 * Plane stride in:
509 * bytes for 0/180 degree rotation
510 * pixels for 90/270 degree rotation
511 */
512 u32 stride;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200513 int x, y;
Ville Syrjäläc11ada02018-09-07 18:24:04 +0300514 } color_plane[2];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200515
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200516 /* plane control register */
517 u32 ctl;
518
James Ausmus4036c782017-11-13 10:11:28 -0800519 /* plane color control register */
520 u32 color_ctl;
521
Matt Roper32b7eee2014-12-24 07:59:06 -0800522 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700523 * scaler_id
524 * = -1 : not using a scaler
525 * >= 0 : using a scalers
526 *
527 * plane requiring a scaler:
528 * - During check_plane, its bit is set in
529 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200530 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700531 * - scaler_id indicates the scaler it got assigned.
532 *
533 * plane doesn't require a scaler:
534 * - this can happen when scaling is no more required or plane simply
535 * got disabled.
536 * - During check_plane, corresponding bit is reset in
537 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200538 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700539 */
540 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200541
542 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300543};
544
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000545struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000546 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000547 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800548 int size;
549 u32 base;
550};
551
Chandra Kondurube41e332015-04-07 15:28:36 -0700552#define SKL_MIN_SRC_W 8
553#define SKL_MAX_SRC_W 4096
554#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700555#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700556#define SKL_MIN_DST_W 8
557#define SKL_MAX_DST_W 4096
558#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700559#define SKL_MAX_DST_H 4096
Nabendu Maiti323301a2018-03-23 10:24:18 -0700560#define ICL_MAX_SRC_W 5120
561#define ICL_MAX_SRC_H 4096
562#define ICL_MAX_DST_W 5120
563#define ICL_MAX_DST_H 4096
Chandra Konduru77224cd2018-04-09 09:11:13 +0530564#define SKL_MIN_YUV_420_SRC_W 16
565#define SKL_MIN_YUV_420_SRC_H 16
Chandra Kondurube41e332015-04-07 15:28:36 -0700566
567struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700568 int in_use;
569 uint32_t mode;
570};
571
572struct intel_crtc_scaler_state {
573#define SKL_NUM_SCALERS 2
574 struct intel_scaler scalers[SKL_NUM_SCALERS];
575
576 /*
577 * scaler_users: keeps track of users requesting scalers on this crtc.
578 *
579 * If a bit is set, a user is using a scaler.
580 * Here user can be a plane or crtc as defined below:
581 * bits 0-30 - plane (bit position is index from drm_plane_index)
582 * bit 31 - crtc
583 *
584 * Instead of creating a new index to cover planes and crtc, using
585 * existing drm_plane_index for planes which is well less than 31
586 * planes and bit 31 for crtc. This should be fine to cover all
587 * our platforms.
588 *
589 * intel_atomic_setup_scalers will setup available scalers to users
590 * requesting scalers. It will gracefully fail if request exceeds
591 * avilability.
592 */
593#define SKL_CRTC_INDEX 31
594 unsigned scaler_users;
595
596 /* scaler used by crtc for panel fitting purpose */
597 int scaler_id;
598};
599
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200600/* drm_mode->private_flags */
601#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530602/* Flag to get scanline using frame time stamps */
603#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200604
Matt Roper4e0963c2015-09-24 15:53:15 -0700605struct intel_pipe_wm {
606 struct intel_wm_level wm[5];
607 uint32_t linetime;
608 bool fbc_wm_enabled;
609 bool pipe_enabled;
610 bool sprites_enabled;
611 bool sprites_scaled;
612};
613
Lyudea62163e2016-10-04 14:28:20 -0400614struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700615 struct skl_wm_level wm[8];
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530616 struct skl_wm_level uv_wm[8];
Matt Roper4e0963c2015-09-24 15:53:15 -0700617 struct skl_wm_level trans_wm;
Mahesh Kumarb879d582018-04-09 09:11:01 +0530618 bool is_planar;
Lyudea62163e2016-10-04 14:28:20 -0400619};
620
621struct skl_pipe_wm {
622 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700623 uint32_t linetime;
624};
625
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200626enum vlv_wm_level {
627 VLV_WM_LEVEL_PM2,
628 VLV_WM_LEVEL_PM5,
629 VLV_WM_LEVEL_DDR_DVFS,
630 NUM_VLV_WM_LEVELS,
631};
632
633struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300634 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
635 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200636 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200637 bool cxsr;
638};
639
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200640struct vlv_fifo_state {
641 u16 plane[I915_MAX_PLANES];
642};
643
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300644enum g4x_wm_level {
645 G4X_WM_LEVEL_NORMAL,
646 G4X_WM_LEVEL_SR,
647 G4X_WM_LEVEL_HPLL,
648 NUM_G4X_WM_LEVELS,
649};
650
651struct g4x_wm_state {
652 struct g4x_pipe_wm wm;
653 struct g4x_sr_wm sr;
654 struct g4x_sr_wm hpll;
655 bool cxsr;
656 bool hpll_en;
657 bool fbc_en;
658};
659
Matt Ropere8f1f022016-05-12 07:05:55 -0700660struct intel_crtc_wm_state {
661 union {
662 struct {
663 /*
664 * Intermediate watermarks; these can be
665 * programmed immediately since they satisfy
666 * both the current configuration we're
667 * switching away from and the new
668 * configuration we're switching to.
669 */
670 struct intel_pipe_wm intermediate;
671
672 /*
673 * Optimal watermarks, programmed post-vblank
674 * when this state is committed.
675 */
676 struct intel_pipe_wm optimal;
677 } ilk;
678
679 struct {
680 /* gen9+ only needs 1-step wm programming */
681 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400682 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700683 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200684
685 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200686 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300687 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200688 /* intermediate watermarks (inverted) */
689 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200690 /* optimal watermarks (inverted) */
691 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200692 /* display FIFO split */
693 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200694 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300695
696 struct {
697 /* "raw" watermarks */
698 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
699 /* intermediate watermarks */
700 struct g4x_wm_state intermediate;
701 /* optimal watermarks */
702 struct g4x_wm_state optimal;
703 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700704 };
705
706 /*
707 * Platforms with two-step watermark programming will need to
708 * update watermark programming post-vblank to switch from the
709 * safe intermediate watermarks to the optimal final
710 * watermarks.
711 */
712 bool need_postvbl_update;
713};
714
Shashank Sharmad9facae2018-10-12 11:53:07 +0530715enum intel_output_format {
716 INTEL_OUTPUT_FORMAT_INVALID,
717 INTEL_OUTPUT_FORMAT_RGB,
Shashank Sharma33b7f3e2018-10-12 11:53:08 +0530718 INTEL_OUTPUT_FORMAT_YCBCR420,
Shashank Sharma8c79f842018-10-12 11:53:09 +0530719 INTEL_OUTPUT_FORMAT_YCBCR444,
Shashank Sharmad9facae2018-10-12 11:53:07 +0530720};
721
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200722struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200723 struct drm_crtc_state base;
724
Daniel Vetterbb760062013-06-06 14:55:52 +0200725 /**
726 * quirks - bitfield with hw state readout quirks
727 *
728 * For various reasons the hw state readout code might not be able to
729 * completely faithfully read out the current state. These cases are
730 * tracked with quirk flags so that fastboot and state checker can act
731 * accordingly.
732 */
Daniel Vetter99535992014-04-13 12:00:33 +0200733#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200734 unsigned long quirks;
735
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100736 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100737 bool update_pipe; /* can a fast modeset be performed? */
738 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200739 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100740 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200741 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200742
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300743 /* Pipe source size (ie. panel fitter input size)
744 * All planes will be positioned inside this space,
745 * and get clipped at the edges. */
746 int pipe_src_w, pipe_src_h;
747
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200748 /*
749 * Pipe pixel rate, adjusted for
750 * panel fitter/pipe scaler downscaling.
751 */
752 unsigned int pixel_rate;
753
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100754 /* Whether to set up the PCH/FDI. Note that we never allow sharing
755 * between pch encoders and cpu encoders. */
756 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100757
Jesse Barnese43823e2014-11-05 14:26:08 -0800758 /* Are we sending infoframes on the attached port */
759 bool has_infoframe;
760
Daniel Vetter3b117c82013-04-17 20:15:07 +0200761 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200762 * pipe on Haswell and later (where we have a special eDP transcoder)
763 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200764 enum transcoder cpu_transcoder;
765
Daniel Vetter50f3b012013-03-27 00:44:56 +0100766 /*
767 * Use reduced/limited/broadcast rbg range, compressing from the full
768 * range fed into the crtcs.
769 */
770 bool limited_color_range;
771
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300772 /* Bitmask of encoder types (enum intel_output_type)
773 * driven by the pipe.
774 */
775 unsigned int output_types;
776
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200777 /* Whether we should send NULL infoframes. Required for audio. */
778 bool has_hdmi_sink;
779
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200780 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
781 * has_dp_encoder is set. */
782 bool has_audio;
783
Daniel Vetterd8b32242013-04-25 17:54:44 +0200784 /*
785 * Enable dithering, used when the selected pipe bpp doesn't match the
786 * plane bpp.
787 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100788 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100789
Manasi Navare611032b2017-01-24 08:21:49 -0800790 /*
791 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
792 * compliance video pattern tests.
793 * Disable dither only if it is a compliance test request for
794 * 18bpp.
795 */
796 bool dither_force_disable;
797
Daniel Vetterf47709a2013-03-28 10:42:02 +0100798 /* Controls for the clock computation, to override various stages. */
799 bool clock_set;
800
Daniel Vetter09ede542013-04-30 14:01:45 +0200801 /* SDVO TV has a bunch of special case. To make multifunction encoders
802 * work correctly, we need to track this at runtime.*/
803 bool sdvo_tv_clock;
804
Daniel Vettere29c22c2013-02-21 00:00:16 +0100805 /*
806 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
807 * required. This is set in the 2nd loop of calling encoder's
808 * ->compute_config if the first pick doesn't work out.
809 */
810 bool bw_constrained;
811
Daniel Vetterf47709a2013-03-28 10:42:02 +0100812 /* Settings for the intel dpll used on pretty much everything but
813 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300814 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100815
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200816 /* Selected dpll when shared or NULL. */
817 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200818
Daniel Vetter66e985c2013-06-05 13:34:20 +0200819 /* Actual register state of the dpll, for shared dpll cross-checking. */
820 struct intel_dpll_hw_state dpll_hw_state;
821
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300822 /* DSI PLL registers */
823 struct {
824 u32 ctrl, div;
825 } dsi_pll;
826
Daniel Vetter965e0c42013-03-27 00:44:57 +0100827 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200828 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200829
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530830 /* m2_n2 for eDP downclock */
831 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700832 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530833
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300834 bool has_psr;
835 bool has_psr2;
836
Daniel Vetterff9a6752013-06-01 17:16:21 +0200837 /*
838 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300839 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
840 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100841 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200842 int port_clock;
843
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100844 /* Used by SDVO (and if we ever fix it, HDMI). */
845 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700846
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300847 uint8_t lane_count;
848
Imre Deak95a7a2a2016-06-13 16:44:35 +0300849 /*
850 * Used by platforms having DP/HDMI PHY with programmable lane
851 * latency optimization.
852 */
853 uint8_t lane_lat_optim_mask;
854
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300855 /* minimum acceptable voltage level */
856 u8 min_voltage_level;
857
Jesse Barnes2dd24552013-04-25 12:55:01 -0700858 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700859 struct {
860 u32 control;
861 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200862 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700863 } gmch_pfit;
864
865 /* Panel fitter placement and size for Ironlake+ */
866 struct {
867 u32 pos;
868 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100869 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200870 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700871 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100872
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100873 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100874 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100875 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300876
877 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300878 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300879
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200880 bool enable_fbc;
881
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300882 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000883
Dave Airlie0e32b392014-05-02 14:02:48 +1000884 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700885
886 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200887
888 /* w/a for waiting 2 vblanks during crtc enable */
889 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700890
891 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
892 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700893
Matt Ropere8f1f022016-05-12 07:05:55 -0700894 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000895
896 /* Gamma mode programmed on the pipe */
897 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200898
899 /* bitmask of visible planes (enum plane_id) */
900 u8 active_planes;
Maarten Lankhorst8e021152018-05-12 03:03:12 +0530901 u8 nv12_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530902
903 /* HDMI scrambling status */
904 bool hdmi_scrambling;
905
906 /* HDMI High TMDS char rate ratio */
907 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530908
Shashank Sharmad9facae2018-10-12 11:53:07 +0530909 /* Output format RGB/YCBCR etc */
910 enum intel_output_format output_format;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100911};
912
Jesse Barnes79e53942008-11-07 14:24:08 -0800913struct intel_crtc {
914 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700915 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200916 /*
917 * Whether the crtc and the connected output pipeline is active. Implies
918 * that crtc->enabled is set, i.e. the current mode configuration has
919 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200920 */
921 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200922 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200923 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200924 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100925
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200926 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100927
Chris Wilson8af29b02016-09-09 14:11:47 +0100928 /* global reset count when the last flip was submitted */
929 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200930
Paulo Zanoni86642812013-04-12 17:57:57 -0300931 /* Access to these should be protected by dev_priv->irq_lock. */
932 bool cpu_fifo_underrun_disabled;
933 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300934
935 /* per-pipe watermark state */
936 struct {
937 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700938 union {
939 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200940 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300941 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700942 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300943 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300944
Ville Syrjälä80715b22014-05-15 20:23:23 +0300945 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800946
Jesse Barneseb120ef2015-09-15 14:19:32 -0700947 struct {
948 unsigned start_vbl_count;
949 ktime_t start_vbl_time;
950 int min_vbl, max_vbl;
951 int scanline_start;
952 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200953
Chandra Kondurube41e332015-04-07 15:28:36 -0700954 /* scalers available on this crtc */
955 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800956};
957
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800958struct intel_plane {
959 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +0200960 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200961 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800962 enum pipe pipe;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +0200963 bool has_fbc;
Ville Syrjäläa38189c2018-05-18 19:21:59 +0300964 bool has_ccs;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300965 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300966
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300967 struct {
968 u32 base, cntl, size;
969 } cursor;
970
Matt Roper8e7d6882015-01-21 16:35:41 -0800971 /*
972 * NOTE: Do not place new plane state fields here (e.g., when adding
973 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100974 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800975 */
976
Ville Syrjäläddd57132018-09-07 18:24:02 +0300977 unsigned int (*max_stride)(struct intel_plane *plane,
978 u32 pixel_format, u64 modifier,
979 unsigned int rotation);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300980 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100981 const struct intel_crtc_state *crtc_state,
982 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300983 void (*disable_plane)(struct intel_plane *plane,
984 struct intel_crtc *crtc);
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200985 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjäläeb0f5042018-08-28 17:27:06 +0300986 int (*check_plane)(struct intel_crtc_state *crtc_state,
987 struct intel_plane_state *plane_state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800988};
989
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300990struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100991 u16 fifo_size;
992 u16 max_wm;
993 u8 default_wm;
994 u8 guard_size;
995 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300996};
997
998struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100999 bool is_desktop : 1;
1000 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +01001001 u16 fsb_freq;
1002 u16 mem_freq;
1003 u16 display_sr;
1004 u16 display_hpll_disable;
1005 u16 cursor_sr;
1006 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001007};
1008
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001009#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001010#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001011#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +08001012#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +01001013#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001014#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001015#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -08001016#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Daniel Stonea268bcd2018-05-18 15:30:08 +01001017#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08001018
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001019struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001020 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001021 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001022 struct {
1023 enum drm_dp_dual_mode_type type;
1024 int max_tmds_clock;
1025 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001026 bool has_hdmi_sink;
1027 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001028 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301029 struct intel_connector *attached_connector;
Neil Armstrong9c229122018-07-04 17:08:17 +02001030 struct cec_notifier *cec_notifier;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001031};
1032
Dave Airlie0e32b392014-05-02 14:02:48 +10001033struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001034#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001035
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301036/*
1037 * enum link_m_n_set:
1038 * When platform provides two set of M_N registers for dp, we can
1039 * program them and switch between them incase of DRRS.
1040 * But When only one such register is provided, we have to program the
1041 * required divider value on that registers itself based on the DRRS state.
1042 *
1043 * M1_N1 : Program dp_m_n on M1_N1 registers
1044 * dp_m2_n2 on M2_N2 registers (If supported)
1045 *
1046 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1047 * M2_N2 registers are not supported
1048 */
1049
1050enum link_m_n_set {
1051 /* Sets the m1_n1 and m2_n2 */
1052 M1_N1 = 0,
1053 M2_N2
1054};
1055
Manasi Navarec1617ab2016-12-09 16:22:50 -08001056struct intel_dp_compliance_data {
1057 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001058 uint8_t video_pattern;
1059 uint16_t hdisplay, vdisplay;
1060 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001061};
1062
1063struct intel_dp_compliance {
1064 unsigned long test_type;
1065 struct intel_dp_compliance_data test_data;
1066 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001067 int test_link_rate;
1068 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001069};
1070
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001071struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001072 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001073 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001074 int link_rate;
1075 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301076 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001077 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001078 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001079 bool has_audio;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001080 bool reset_link_params;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001081 enum aux_ch aux_ch;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001082 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001083 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001084 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001085 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +03001086 /* source rates */
1087 int num_source_rates;
1088 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001089 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1090 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001091 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001092 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001093 /* intersection of source and sink rates */
1094 int num_common_rates;
1095 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001096 /* Max lane count for the current link */
1097 int max_link_lane_count;
1098 /* Max rate for the current link */
1099 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001100 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001101 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001102 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02001103 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001104 uint8_t train_set[4];
1105 int panel_power_up_delay;
1106 int panel_power_down_delay;
1107 int panel_power_cycle_delay;
1108 int backlight_on_delay;
1109 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001110 struct delayed_work panel_vdd_work;
1111 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001112 unsigned long last_power_on;
1113 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001114 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001115
Clint Taylor01527b32014-07-07 13:01:46 -07001116 struct notifier_block edp_notifier;
1117
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001118 /*
1119 * Pipe whose power sequencer is currently locked into
1120 * this port. Only relevant on VLV/CHV.
1121 */
1122 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001123 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001124 * Pipe currently driving the port. Used for preventing
1125 * the use of the PPS for any pipe currentrly driving
1126 * external DP as that will mess things up on VLV.
1127 */
1128 enum pipe active_pipe;
1129 /*
Imre Deak78597992016-06-16 16:37:20 +03001130 * Set if the sequencer may be reset due to a power transition,
1131 * requiring a reinitialization. Only relevant on BXT.
1132 */
1133 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001134 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001135
Dave Airlie0e32b392014-05-02 14:02:48 +10001136 bool can_mst; /* this port supports mst */
1137 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001138 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001139 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001140 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001141
Dave Airlie0e32b392014-05-02 14:02:48 +10001142 /* mst connector list */
1143 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1144 struct drm_dp_mst_topology_mgr mst_mgr;
1145
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001146 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001147 /*
1148 * This function returns the value we have to program the AUX_CTL
1149 * register with to kick off an AUX transaction.
1150 */
1151 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
Damien Lespiau153b1102014-01-21 13:37:15 +00001152 int send_bytes,
1153 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001154
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001155 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1156 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1157
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001158 /* This is called before a link training is starterd */
1159 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1160
Todd Previtec5d5ab72015-04-15 08:38:38 -07001161 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001162 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001163};
1164
Shashank Sharma96e35592018-10-12 11:53:10 +05301165enum lspcon_vendor {
1166 LSPCON_VENDOR_MCA,
1167 LSPCON_VENDOR_PARADE
1168};
1169
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301170struct intel_lspcon {
1171 bool active;
1172 enum drm_lspcon_mode mode;
Shashank Sharma96e35592018-10-12 11:53:10 +05301173 enum lspcon_vendor vendor;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301174};
1175
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001176struct intel_digital_port {
1177 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001178 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001179 struct intel_dp dp;
1180 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301181 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001182 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001183 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001184 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001185 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanoni60755462018-07-24 17:28:10 -07001186 enum tc_port_type tc_type;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001187
Ville Syrjälä790ea702018-09-20 21:51:36 +03001188 void (*write_infoframe)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001189 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001190 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001191 const void *frame, ssize_t len);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001192 void (*set_infoframes)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001193 bool enable,
1194 const struct intel_crtc_state *crtc_state,
1195 const struct drm_connector_state *conn_state);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001196 bool (*infoframe_enabled)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001197 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001198};
1199
Dave Airlie0e32b392014-05-02 14:02:48 +10001200struct intel_dp_mst_encoder {
1201 struct intel_encoder base;
1202 enum pipe pipe;
1203 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001204 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001205};
1206
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001207static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001208vlv_dport_to_channel(struct intel_digital_port *dport)
1209{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001210 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001211 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001212 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001213 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001214 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001215 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001216 default:
1217 BUG();
1218 }
1219}
1220
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001221static inline enum dpio_phy
1222vlv_dport_to_phy(struct intel_digital_port *dport)
1223{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001224 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001225 case PORT_B:
1226 case PORT_C:
1227 return DPIO_PHY0;
1228 case PORT_D:
1229 return DPIO_PHY1;
1230 default:
1231 BUG();
1232 }
1233}
1234
1235static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001236vlv_pipe_to_channel(enum pipe pipe)
1237{
1238 switch (pipe) {
1239 case PIPE_A:
1240 case PIPE_C:
1241 return DPIO_CH0;
1242 case PIPE_B:
1243 return DPIO_CH1;
1244 default:
1245 BUG();
1246 }
1247}
1248
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001249static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001250intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001251{
Chris Wilsonf875c152010-09-09 15:44:14 +01001252 return dev_priv->pipe_to_crtc_mapping[pipe];
1253}
1254
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001255static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001256intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001257{
Chris Wilson417ae142011-01-19 15:04:42 +00001258 return dev_priv->plane_to_crtc_mapping[plane];
1259}
1260
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001261struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001262 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001263};
Daniel Vetterb9805142012-08-31 17:37:33 +02001264
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001265static inline struct intel_encoder *
1266intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001267{
1268 return to_intel_connector(connector)->encoder;
1269}
1270
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001271static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1272{
1273 switch (encoder->type) {
1274 case INTEL_OUTPUT_DDI:
1275 case INTEL_OUTPUT_DP:
1276 case INTEL_OUTPUT_EDP:
1277 case INTEL_OUTPUT_HDMI:
1278 return true;
1279 default:
1280 return false;
1281 }
1282}
1283
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001284static inline struct intel_digital_port *
1285enc_to_dig_port(struct drm_encoder *encoder)
1286{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001287 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1288
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001289 if (intel_encoder_is_dig_port(intel_encoder))
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001290 return container_of(encoder, struct intel_digital_port,
1291 base.base);
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001292 else
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001293 return NULL;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001294}
1295
Dave Airlie0e32b392014-05-02 14:02:48 +10001296static inline struct intel_dp_mst_encoder *
1297enc_to_mst(struct drm_encoder *encoder)
1298{
1299 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1300}
1301
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001302static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1303{
1304 return &enc_to_dig_port(encoder)->dp;
1305}
1306
Ville Syrjälä14aa5212018-07-05 19:43:50 +03001307static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1308{
1309 switch (encoder->type) {
1310 case INTEL_OUTPUT_DP:
1311 case INTEL_OUTPUT_EDP:
1312 return true;
1313 case INTEL_OUTPUT_DDI:
1314 /* Skip pure HDMI/DVI DDI encoders */
1315 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1316 default:
1317 return false;
1318 }
1319}
1320
Shashank Sharma06c812d2018-10-12 11:53:11 +05301321static inline struct intel_lspcon *
1322enc_to_intel_lspcon(struct drm_encoder *encoder)
1323{
1324 return &enc_to_dig_port(encoder)->lspcon;
1325}
1326
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001327static inline struct intel_digital_port *
1328dp_to_dig_port(struct intel_dp *intel_dp)
1329{
1330 return container_of(intel_dp, struct intel_digital_port, dp);
1331}
1332
Imre Deakdd75f6d2016-11-21 21:15:05 +02001333static inline struct intel_lspcon *
1334dp_to_lspcon(struct intel_dp *intel_dp)
1335{
1336 return &dp_to_dig_port(intel_dp)->lspcon;
1337}
1338
Rodrigo Vivide25eb72018-08-27 15:30:20 -07001339static inline struct drm_i915_private *
1340dp_to_i915(struct intel_dp *intel_dp)
1341{
1342 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1343}
1344
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001345static inline struct intel_digital_port *
1346hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1347{
1348 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001349}
1350
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001351static inline struct intel_plane_state *
1352intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1353 struct intel_plane *plane)
1354{
1355 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1356 &plane->base));
1357}
1358
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001359static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001360intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1361 struct intel_crtc *crtc)
1362{
1363 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1364 &crtc->base));
1365}
1366
1367static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001368intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1369 struct intel_crtc *crtc)
1370{
1371 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1372 &crtc->base));
1373}
1374
Daniel Vetter47339cd2014-09-30 10:56:46 +02001375/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001376bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001377 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001378bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001379 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001380 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001381void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1382 enum pipe pipe);
1383void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001384 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001385void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1386void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001387
1388/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001389void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1390void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301391void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1392void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Oscar Mateod02b98b2018-04-05 17:00:50 +03001393void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001394void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001395void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1396void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001397
1398static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1399 u32 mask)
1400{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001401 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001402}
1403
Daniel Vetterb9632912014-09-30 10:56:44 +02001404void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1405void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001406static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1407{
1408 /*
1409 * We only use drm_irq_uninstall() at unload and VT switch, so
1410 * this is the only thing we need to check.
1411 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001412 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001413}
1414
Ville Syrjäläa225f072014-04-29 13:35:45 +03001415int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001416void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001417 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001418void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001419 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301420void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1421void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1422void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001423
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001424/* intel_crt.c */
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001425bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1426 i915_reg_t adpa_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001427void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001428void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001429
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001430/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001431void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001432 const struct intel_crtc_state *old_crtc_state,
1433 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001434void hsw_fdi_link_train(struct intel_crtc *crtc,
1435 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001436void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001437bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001438void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Clint Taylor90c3e212018-07-10 13:02:05 -07001439void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001440void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1441void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001442void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001443void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001444bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001445void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001446 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001447
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001448void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1449 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001450void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1451 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001452u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001453uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001454u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Ville Syrjälä4718a362018-05-17 20:03:06 +03001455u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1456 u8 voltage_swing);
Sean Paul23201752018-01-08 14:55:42 -05001457int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1458 bool enable);
Paulo Zanonic27e9172018-04-27 16:14:36 -07001459void icl_map_plls_to_ports(struct drm_crtc *crtc,
1460 struct intel_crtc_state *crtc_state,
1461 struct drm_atomic_state *old_state);
1462void icl_unmap_plls_to_ports(struct drm_crtc *crtc,
1463 struct intel_crtc_state *crtc_state,
1464 struct drm_atomic_state *old_state);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001465
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001466unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001467 int color_plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001468
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001469/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001470void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001471void intel_audio_codec_enable(struct intel_encoder *encoder,
1472 const struct intel_crtc_state *crtc_state,
1473 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001474void intel_audio_codec_disable(struct intel_encoder *encoder,
1475 const struct intel_crtc_state *old_crtc_state,
1476 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001477void i915_audio_component_init(struct drm_i915_private *dev_priv);
1478void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301479void intel_audio_init(struct drm_i915_private *dev_priv);
1480void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001481
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001482/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001483int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001484void skl_init_cdclk(struct drm_i915_private *dev_priv);
1485void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001486void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1487void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001488void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1489void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001490void icl_init_cdclk(struct drm_i915_private *dev_priv);
1491void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001492void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1493void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1494void intel_update_cdclk(struct drm_i915_private *dev_priv);
1495void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001496bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001497 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001498bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1499 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001500void intel_set_cdclk(struct drm_i915_private *dev_priv,
1501 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001502void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1503 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001504
Daniel Vetterb680c372014-09-19 18:27:27 +02001505/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001506void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1507void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001508enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001509int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001510int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1511 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001512int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1513 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001514void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1515void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001516void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001517unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001518 const struct intel_plane_state *state,
1519 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001520void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001521 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001522unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001523bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001524void intel_mark_busy(struct drm_i915_private *dev_priv);
1525void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001526int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001527void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001528void intel_encoder_destroy(struct drm_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001529struct drm_display_mode *
1530intel_encoder_current_mode(struct intel_encoder *encoder);
Paulo Zanoniac213c12018-05-21 17:25:37 -07001531bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1532enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1533 enum port port);
Ville Syrjäläde330812017-10-09 19:19:50 +03001534
Jesse Barnes752aa882013-10-31 18:55:49 +02001535enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001536int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1537 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001538enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1539 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001540static inline bool
1541intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1542 enum intel_output_type type)
1543{
1544 return crtc_state->output_types & (1 << type);
1545}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001546static inline bool
1547intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1548{
1549 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001550 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001551 (1 << INTEL_OUTPUT_DP_MST) |
1552 (1 << INTEL_OUTPUT_EDP));
1553}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001554static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001555intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001556{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001557 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001558}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001559static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001560intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001561{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001562 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001563
1564 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001565 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001566}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001567
1568u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1569
Paulo Zanoni87440422013-09-24 15:48:31 -03001570int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001571void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001572 struct intel_digital_port *dport,
1573 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001574int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001575 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001576 struct intel_load_detect_pipe *old,
1577 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001578void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001579 struct intel_load_detect_pipe *old,
1580 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001581struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001582intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03001583 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001584 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001585 unsigned long *out_flags);
1586void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001587struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001588intel_framebuffer_create(struct drm_i915_gem_object *obj,
1589 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001590int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001591 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001592void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001593 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001594int intel_plane_atomic_get_property(struct drm_plane *plane,
1595 const struct drm_plane_state *state,
1596 struct drm_property *property,
1597 uint64_t *val);
1598int intel_plane_atomic_set_property(struct drm_plane *plane,
1599 struct drm_plane_state *state,
1600 struct drm_property *property,
1601 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001602int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1603 struct drm_crtc_state *crtc_state,
1604 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001605 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001606
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001607void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1608 enum pipe pipe);
1609
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001610int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001611 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001612void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001613int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614
Daniel Vetter716c2e52014-06-25 22:02:02 +03001615/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001616void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1617 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001618void assert_pll(struct drm_i915_private *dev_priv,
1619 enum pipe pipe, bool state);
1620#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1621#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001622void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1623#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1624#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001625void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1626 enum pipe pipe, bool state);
1627#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1628#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001629void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001630#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1631#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Chris Wilsonc0336662016-05-06 15:40:21 +01001632void intel_prepare_reset(struct drm_i915_private *dev_priv);
1633void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001634void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1635void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001636void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301637void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1638void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001639void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001640unsigned int skl_cdclk_get_vco(unsigned int freq);
Paulo Zanoni87440422013-09-24 15:48:31 -03001641void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001642 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301643void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001644int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001645bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001646 struct dpll *best_clock);
1647int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001648
Ville Syrjälä525b9312016-10-31 22:37:02 +02001649bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001650bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001651void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1652void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001653enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001654void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001655 struct intel_crtc_state *pipe_config);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001656void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1657 struct intel_crtc_state *crtc_state);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001658
Ville Syrjälä0a599522018-05-21 21:56:13 +03001659u16 skl_scaler_calc_phase(int sub, bool chroma_center);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001660int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03001661int skl_max_scale(const struct intel_crtc_state *crtc_state,
1662 u32 pixel_format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001663
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001664static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1665{
1666 return i915_ggtt_offset(state->vma);
1667}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001668
James Ausmus4036c782017-11-13 10:11:28 -08001669u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1670 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001671u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1672 const struct intel_plane_state *plane_state);
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001673u32 glk_color_ctl(const struct intel_plane_state *plane_state);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03001674u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1675 int plane);
Ville Syrjälä73266592018-09-07 18:24:11 +03001676int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001677int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Mahesh Kumarddf34312018-04-09 09:11:03 +05301678int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
Ville Syrjäläddd57132018-09-07 18:24:02 +03001679unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1680 u32 pixel_format, u64 modifier,
1681 unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001682
Jani Nikula360fa662018-10-10 10:52:04 +03001683/* intel_connector.c */
Jani Nikula1c213482018-10-10 10:52:05 +03001684int intel_connector_init(struct intel_connector *connector);
1685struct intel_connector *intel_connector_alloc(void);
1686void intel_connector_free(struct intel_connector *connector);
1687void intel_connector_destroy(struct drm_connector *connector);
1688int intel_connector_register(struct drm_connector *connector);
1689void intel_connector_unregister(struct drm_connector *connector);
1690void intel_connector_attach_encoder(struct intel_connector *connector,
1691 struct intel_encoder *encoder);
1692bool intel_connector_get_hw_state(struct intel_connector *connector);
Jani Nikula360fa662018-10-10 10:52:04 +03001693int intel_connector_update_modes(struct drm_connector *connector,
1694 struct edid *edid);
1695int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1696void intel_attach_force_audio_property(struct drm_connector *connector);
1697void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1698void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1699
Daniel Vettereb805622015-05-04 14:58:44 +02001700/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001701void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001702void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001703void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001704void intel_csr_ucode_suspend(struct drm_i915_private *);
1705void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001706
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001707/* intel_dp.c */
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001708bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1709 i915_reg_t dp_reg, enum port port,
1710 enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001711bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1712 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001713bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1714 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001715void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001716 int link_rate, uint8_t lane_count,
1717 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001718int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1719 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001720void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001721void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001722int intel_dp_retrain_link(struct intel_encoder *encoder,
1723 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001724void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001725void intel_dp_encoder_reset(struct drm_encoder *encoder);
1726void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001727void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001728bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001729 struct intel_crtc_state *pipe_config,
1730 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001731bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001732bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001733enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1734 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001735void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1736 const struct drm_connector_state *conn_state);
1737void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001738void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001739void intel_edp_panel_on(struct intel_dp *intel_dp);
1740void intel_edp_panel_off(struct intel_dp *intel_dp);
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001741void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
1742void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001743int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001744int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001745int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001746void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001747void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001748uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001749void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001750void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001751 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001752void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001753 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001754void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1755 unsigned int frontbuffer_bits);
1756void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1757 unsigned int frontbuffer_bits);
Paulo Zanoni340a44b2018-07-24 17:28:12 -07001758void icl_program_mg_dp_mode(struct intel_dp *intel_dp);
Paulo Zanonibc334d92018-07-24 17:28:13 -07001759void icl_enable_phy_clock_gating(struct intel_digital_port *dig_port);
1760void icl_disable_phy_clock_gating(struct intel_digital_port *dig_port);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001761
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001762void
1763intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1764 uint8_t dp_train_pat);
1765void
1766intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1767void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1768uint8_t
1769intel_dp_voltage_max(struct intel_dp *intel_dp);
1770uint8_t
1771intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1772void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1773 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001774bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Manasi Navare2edd5322018-06-11 15:26:55 -07001775bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001776bool
1777intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1778
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001779static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1780{
1781 return ~((1 << lane_count) - 1) & 0xf;
1782}
1783
Imre Deak24e807e2016-10-24 19:33:28 +03001784bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001785int intel_dp_link_required(int pixel_clock, int bpp);
1786int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001787bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deak24e807e2016-10-24 19:33:28 +03001788
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001789/* intel_dp_aux_backlight.c */
1790int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1791
Dave Airlie0e32b392014-05-02 14:02:48 +10001792/* intel_dp_mst.c */
1793int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1794void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Jani Nikulaca3589c2018-07-05 16:25:07 +03001795/* vlv_dsi.c */
Jani Nikulae5186342018-07-05 16:25:08 +03001796void vlv_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001797
Jani Nikula90198352016-04-26 16:14:25 +03001798/* intel_dsi_dcs_backlight.c */
1799int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001800
1801/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001802void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001803/* intel_hotplug.c */
1804void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001805bool intel_encoder_hotplug(struct intel_encoder *encoder,
1806 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001807
Daniel Vetter0632fef2013-10-08 17:44:49 +02001808/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001809#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001810extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001811extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001812extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1813extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001814extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001815extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1816extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001817#else
1818static inline int intel_fbdev_init(struct drm_device *dev)
1819{
1820 return 0;
1821}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001822
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001823static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001824{
1825}
1826
Daniel Vetter4f256d82017-07-15 00:46:55 +02001827static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1828{
1829}
1830
1831static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001832{
1833}
1834
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001835static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001836{
1837}
1838
Jani Nikulad9c409d2016-10-04 10:53:48 +03001839static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1840{
1841}
1842
Daniel Vetter0632fef2013-10-08 17:44:49 +02001843static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001844{
1845}
1846#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001847
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001848/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001849void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001850 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001851bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001852void intel_fbc_pre_update(struct intel_crtc *crtc,
1853 struct intel_crtc_state *crtc_state,
1854 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001855void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001856void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001857void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001858void intel_fbc_enable(struct intel_crtc *crtc,
1859 struct intel_crtc_state *crtc_state,
1860 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001861void intel_fbc_disable(struct intel_crtc *crtc);
1862void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001863void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1864 unsigned int frontbuffer_bits,
1865 enum fb_op_origin origin);
1866void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001867 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001868void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001869void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001870int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001871
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001872/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001873void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1874 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001875void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1876 struct intel_connector *intel_connector);
1877struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1878bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001879 struct intel_crtc_state *pipe_config,
1880 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001881bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301882 struct drm_connector *connector,
1883 bool high_tmds_clock_ratio,
1884 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001885void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001886void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001887
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001888/* intel_lvds.c */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001889bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1890 i915_reg_t lvds_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001891void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001892struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001893bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001894
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001895/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001896void intel_setup_overlay(struct drm_i915_private *dev_priv);
1897void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001898int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001899int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *file_priv);
1901int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001903void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001904
1905
1906/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001907int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301908 struct drm_display_mode *fixed_mode,
1909 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001910void intel_panel_fini(struct intel_panel *panel);
1911void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1912 struct drm_display_mode *adjusted_mode);
1913void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001914 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001915 int fitting_mode);
1916void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001917 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001918 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001919void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001920 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001921int intel_panel_setup_backlight(struct drm_connector *connector,
1922 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001923void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1924 const struct drm_connector_state *conn_state);
1925void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301926extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001927 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301928 struct drm_display_mode *fixed_mode,
1929 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001930
1931#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001932int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001933void intel_backlight_device_unregister(struct intel_connector *connector);
1934#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01001935static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001936{
1937 return 0;
1938}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001939static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1940{
1941}
1942#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001943
Sean Paulee5e5e72018-01-08 14:55:39 -05001944/* intel_hdcp.c */
1945void intel_hdcp_atomic_check(struct drm_connector *connector,
1946 struct drm_connector_state *old_state,
1947 struct drm_connector_state *new_state);
1948int intel_hdcp_init(struct intel_connector *connector,
1949 const struct intel_hdcp_shim *hdcp_shim);
1950int intel_hdcp_enable(struct intel_connector *connector);
1951int intel_hdcp_disable(struct intel_connector *connector);
1952int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05301953bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001954
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001955/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08001956#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08001957void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03001958void intel_psr_enable(struct intel_dp *intel_dp,
1959 const struct intel_crtc_state *crtc_state);
1960void intel_psr_disable(struct intel_dp *intel_dp,
1961 const struct intel_crtc_state *old_crtc_state);
Maarten Lankhorstc44301f2018-08-09 16:21:01 +02001962int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
1963 struct drm_modeset_acquire_ctx *ctx,
1964 u64 value);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001965void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08001966 unsigned frontbuffer_bits,
1967 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001968void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001969 unsigned frontbuffer_bits,
1970 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001971void intel_psr_init(struct drm_i915_private *dev_priv);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001972void intel_psr_compute_config(struct intel_dp *intel_dp,
1973 struct intel_crtc_state *crtc_state);
Dhinakaran Pandiyan1aeb1b52018-08-21 15:11:56 -07001974void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -07001975void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
José Roberto de Souzacc3054f2018-06-26 13:16:41 -07001976void intel_psr_short_pulse(struct intel_dp *intel_dp);
Dhinakaran Pandiyan63ec1322018-08-21 15:11:54 -07001977int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
1978 u32 *out_value);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001979
Daniel Vetter9c065a72014-09-30 10:56:38 +02001980/* intel_runtime_pm.c */
1981int intel_power_domains_init(struct drm_i915_private *);
Imre Deakf28ec6f2018-08-06 12:58:37 +03001982void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001983void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
Imre Deak48a287e2018-08-06 12:58:35 +03001984void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001985void intel_power_domains_enable(struct drm_i915_private *dev_priv);
1986void intel_power_domains_disable(struct drm_i915_private *dev_priv);
1987
1988enum i915_drm_suspend_mode {
1989 I915_DRM_SUSPEND_IDLE,
1990 I915_DRM_SUSPEND_MEM,
1991 I915_DRM_SUSPEND_HIBERNATE,
1992};
1993
1994void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
1995 enum i915_drm_suspend_mode);
1996void intel_power_domains_resume(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001997void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1998void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001999void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03002000void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00002001const char *
2002intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002003
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002004bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2005 enum intel_display_power_domain domain);
2006bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2007 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002008void intel_display_power_get(struct drm_i915_private *dev_priv,
2009 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02002010bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
2011 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002012void intel_display_power_put(struct drm_i915_private *dev_priv,
2013 enum intel_display_power_domain domain);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05302014void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
2015 u8 req_slices);
Imre Deakda5827c2015-12-15 20:10:33 +02002016
2017static inline void
2018assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
2019{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002020 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02002021 "Device suspended during HW access\n");
2022}
2023
2024static inline void
2025assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
2026{
2027 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002028 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00002029 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02002030}
2031
Imre Deak1f814da2015-12-16 02:52:19 +02002032/**
2033 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2034 * @dev_priv: i915 device instance
2035 *
2036 * This function disable asserts that check if we hold an RPM wakelock
2037 * reference, while keeping the device-not-suspended checks still enabled.
2038 * It's meant to be used only in special circumstances where our rule about
2039 * the wakelock refcount wrt. the device power state doesn't hold. According
2040 * to this rule at any point where we access the HW or want to keep the HW in
2041 * an active state we must hold an RPM wakelock reference acquired via one of
2042 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
2043 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
2044 * forcewake release timer, and the GPU RPS and hangcheck works. All other
2045 * users should avoid using this function.
2046 *
2047 * Any calls to this function must have a symmetric call to
2048 * enable_rpm_wakeref_asserts().
2049 */
2050static inline void
2051disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2052{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002053 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002054}
2055
2056/**
2057 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2058 * @dev_priv: i915 device instance
2059 *
2060 * This function re-enables the RPM assert checks after disabling them with
2061 * disable_rpm_wakeref_asserts. It's meant to be used only in special
2062 * circumstances otherwise its use should be avoided.
2063 *
2064 * Any calls to this function must have a symmetric call to
2065 * disable_rpm_wakeref_asserts().
2066 */
2067static inline void
2068enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2069{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002070 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002071}
2072
Daniel Vetter9c065a72014-09-30 10:56:38 +02002073void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02002074bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002075void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
2076void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
2077
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002078void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2079 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002080bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2081 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002082
2083
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002084/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002085void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02002086void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002087int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02002088void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02002089void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02002090void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00002091void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002092void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2093void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01002094void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01002095void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002096void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2097void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002098void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2099void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00002100void gen6_rps_busy(struct drm_i915_private *dev_priv);
2101void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002102void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002103void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002104void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03002105void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002106void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00002107void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00002108void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2109 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002110void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
2111 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002112void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002113void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002114bool intel_can_enable_sagv(struct drm_atomic_state *state);
2115int intel_enable_sagv(struct drm_i915_private *dev_priv);
2116int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002117bool skl_wm_level_equals(const struct skl_wm_level *l1,
2118 const struct skl_wm_level *l2);
Mika Kahola2b685042017-10-10 13:17:03 +03002119bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
2120 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01002121 const struct skl_ddb_entry *ddb,
2122 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08002123bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302124int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2125 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302126void intel_init_ipc(struct drm_i915_private *dev_priv);
2127void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002128
2129/* intel_sdvo.c */
Ville Syrjälä76203462018-05-14 20:24:21 +03002130bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2131 i915_reg_t sdvo_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002132bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002133 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002134
2135
2136/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002137int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2138 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002139struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002140 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002141int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2142 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002143void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2144void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03002145int intel_plane_check_stride(const struct intel_plane_state *plane_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03002146int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
Ville Syrjälä25721f82018-09-07 18:24:12 +03002147int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
Ville Syrjäläc539b572018-10-05 15:58:14 +03002148struct intel_plane *intel_plane_alloc(void);
2149void intel_plane_free(struct intel_plane *plane);
Ville Syrjäläb7c80602018-10-05 15:58:15 +03002150struct intel_plane *
2151skl_universal_plane_create(struct drm_i915_private *dev_priv,
2152 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002153
2154/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002155void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002156
Matt Roperea2c67b2014-12-23 10:41:52 -08002157/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002158int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2159 const struct drm_connector_state *state,
2160 struct drm_property *property,
2161 uint64_t *val);
2162int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2163 struct drm_connector_state *state,
2164 struct drm_property *property,
2165 uint64_t val);
2166int intel_digital_connector_atomic_check(struct drm_connector *conn,
2167 struct drm_connector_state *new_state);
2168struct drm_connector_state *
2169intel_digital_connector_duplicate_state(struct drm_connector *connector);
2170
Matt Roper13568372015-01-21 16:35:47 -08002171struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2172void intel_crtc_destroy_state(struct drm_crtc *crtc,
2173 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002174struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2175void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002176
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002177static inline struct intel_crtc_state *
2178intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2179 struct intel_crtc *crtc)
2180{
2181 struct drm_crtc_state *crtc_state;
2182 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2183 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002184 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002185
2186 return to_intel_crtc_state(crtc_state);
2187}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002188
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002189int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2190 struct intel_crtc *intel_crtc,
2191 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002192
2193/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08002194struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002195struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2196void intel_plane_destroy_state(struct drm_plane *plane,
2197 struct drm_plane_state *state);
2198extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorst6c246b82018-09-20 12:27:08 +02002199void intel_update_planes_on_crtc(struct intel_atomic_state *old_state,
2200 struct intel_crtc *crtc,
2201 struct intel_crtc_state *old_crtc_state,
2202 struct intel_crtc_state *new_crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002203int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2204 struct intel_crtc_state *crtc_state,
2205 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002206 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002207
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002208/* intel_color.c */
2209void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00002210int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02002211void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2212void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002213
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302214/* intel_lspcon.c */
2215bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302216void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002217void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Shashank Sharma7cbf19f2018-10-12 11:53:12 +05302218void lspcon_write_infoframe(struct intel_encoder *encoder,
2219 const struct intel_crtc_state *crtc_state,
2220 unsigned int type,
2221 const void *buf, ssize_t len);
Shashank Sharma06c812d2018-10-12 11:53:11 +05302222void lspcon_set_infoframes(struct intel_encoder *encoder,
2223 bool enable,
2224 const struct intel_crtc_state *crtc_state,
2225 const struct drm_connector_state *conn_state);
2226bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
2227 const struct intel_crtc_state *pipe_config);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002228
2229/* intel_pipe_crc.c */
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002230#ifdef CONFIG_DEBUG_FS
Mahesh Kumarc0811a72018-08-21 14:08:56 +05302231int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
Mahesh Kumara8c20832018-07-13 19:29:38 +05302232int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2233 const char *source_name, size_t *values_cnt);
Mahesh Kumar260bc552018-07-13 19:29:39 +05302234const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
2235 size_t *count);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002236void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2237void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002238#else
2239#define intel_crtc_set_crc_source NULL
Mahesh Kumara8c20832018-07-13 19:29:38 +05302240#define intel_crtc_verify_crc_source NULL
Mahesh Kumar260bc552018-07-13 19:29:39 +05302241#define intel_crtc_get_crc_sources NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002242static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2243{
2244}
2245
2246static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2247{
2248}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002249#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08002250#endif /* __INTEL_DRV_H__ */