blob: cf47e8a6c2fb711be27c5b5895350baf56e9e510 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030036#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100037#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030038#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020039#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010040
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010041/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000048 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010052 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000053#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010055 int ret__; \
56 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
58 if (COND) { \
59 ret__ = 0; \
60 break; \
61 } \
62 if (expired__) { \
63 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010064 break; \
65 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020066 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000067 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070068 } else { \
69 cpu_relax(); \
70 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010071 } \
72 ret__; \
73})
74
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000075#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000076
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000077/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
78#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010079# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000080#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010081# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000082#endif
83
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010084#define _wait_for_atomic(COND, US, ATOMIC) \
85({ \
86 int cpu, ret, timeout = (US) * 1000; \
87 u64 base; \
88 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000089 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010090 if (!(ATOMIC)) { \
91 preempt_disable(); \
92 cpu = smp_processor_id(); \
93 } \
94 base = local_clock(); \
95 for (;;) { \
96 u64 now = local_clock(); \
97 if (!(ATOMIC)) \
98 preempt_enable(); \
99 if (COND) { \
100 ret = 0; \
101 break; \
102 } \
103 if (now - base >= timeout) { \
104 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000105 break; \
106 } \
107 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100108 if (!(ATOMIC)) { \
109 preempt_disable(); \
110 if (unlikely(cpu != smp_processor_id())) { \
111 timeout -= now - base; \
112 cpu = smp_processor_id(); \
113 base = local_clock(); \
114 } \
115 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000116 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100117 ret; \
118})
119
120#define wait_for_us(COND, US) \
121({ \
122 int ret__; \
123 BUILD_BUG_ON(!__builtin_constant_p(US)); \
124 if ((US) > 10) \
125 ret__ = _wait_for((COND), (US), 10); \
126 else \
127 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000128 ret__; \
129})
130
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100131#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
132#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100133
Jani Nikula49938ac2014-01-10 17:10:20 +0200134#define KHz(x) (1000 * (x))
135#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100136
Jesse Barnes79e53942008-11-07 14:24:08 -0800137/*
138 * Display related stuff
139 */
140
141/* store information about an Ixxx DVO */
142/* The i830->i865 use multiple DVOs with multiple i2cs */
143/* the i915, i945 have a single sDVO i2c bus - which is different */
144#define MAX_OUTPUTS 6
145/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800146
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530147/* Maximum cursor sizes */
148#define GEN2_CURSOR_WIDTH 64
149#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000150#define MAX_CURSOR_WIDTH 256
151#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530152
Jesse Barnes79e53942008-11-07 14:24:08 -0800153#define INTEL_I2C_BUS_DVO 1
154#define INTEL_I2C_BUS_SDVO 2
155
156/* these are outputs from the chip - integrated only
157 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200158enum intel_output_type {
159 INTEL_OUTPUT_UNUSED = 0,
160 INTEL_OUTPUT_ANALOG = 1,
161 INTEL_OUTPUT_DVO = 2,
162 INTEL_OUTPUT_SDVO = 3,
163 INTEL_OUTPUT_LVDS = 4,
164 INTEL_OUTPUT_TVOUT = 5,
165 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300166 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200167 INTEL_OUTPUT_EDP = 8,
168 INTEL_OUTPUT_DSI = 9,
169 INTEL_OUTPUT_UNKNOWN = 10,
170 INTEL_OUTPUT_DP_MST = 11,
171};
Jesse Barnes79e53942008-11-07 14:24:08 -0800172
173#define INTEL_DVO_CHIP_NONE 0
174#define INTEL_DVO_CHIP_LVDS 1
175#define INTEL_DVO_CHIP_TMDS 2
176#define INTEL_DVO_CHIP_TVOUT 4
177
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530178#define INTEL_DSI_VIDEO_MODE 0
179#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300180
Jesse Barnes79e53942008-11-07 14:24:08 -0800181struct intel_framebuffer {
182 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000183 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200184 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300185
186 /* for each plane in the normal GTT view */
187 struct {
188 unsigned int x, y;
189 } normal[2];
190 /* for each plane in the rotated GTT view */
191 struct {
192 unsigned int x, y;
193 unsigned int pitch; /* pixels */
194 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800195};
196
Chris Wilson37811fc2010-08-25 22:45:57 +0100197struct intel_fbdev {
198 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800199 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100200 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100201 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800202 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100203};
Jesse Barnes79e53942008-11-07 14:24:08 -0800204
Eric Anholt21d40d32010-03-25 11:11:14 -0700205struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100206 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200207
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200208 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700209 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200210 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700211 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100212 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200213 struct intel_crtc_state *,
214 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200215 void (*pre_pll_enable)(struct intel_encoder *,
216 struct intel_crtc_state *,
217 struct drm_connector_state *);
218 void (*pre_enable)(struct intel_encoder *,
219 struct intel_crtc_state *,
220 struct drm_connector_state *);
221 void (*enable)(struct intel_encoder *,
222 struct intel_crtc_state *,
223 struct drm_connector_state *);
224 void (*disable)(struct intel_encoder *,
225 struct intel_crtc_state *,
226 struct drm_connector_state *);
227 void (*post_disable)(struct intel_encoder *,
228 struct intel_crtc_state *,
229 struct drm_connector_state *);
230 void (*post_pll_disable)(struct intel_encoder *,
231 struct intel_crtc_state *,
232 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200233 /* Read out the current hw state of this connector, returning true if
234 * the encoder is active. If the encoder is enabled it also set the pipe
235 * it is connected to in the pipe parameter. */
236 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700237 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200238 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800239 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
240 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700241 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200242 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300243 /*
244 * Called during system suspend after all pending requests for the
245 * encoder are flushed (for example for DP AUX transactions) and
246 * device interrupts are disabled.
247 */
248 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800249 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500250 enum hpd_pin hpd_pin;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700251 /* for communication with audio component; protected by av_mutex */
252 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800253};
254
Jani Nikula1d508702012-10-19 14:51:49 +0300255struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300256 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530257 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300258 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200259
260 /* backlight */
261 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200262 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200263 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300264 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200265 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200266 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200267 bool combination_mode; /* gen 2/4 only */
268 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300269 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530270
271 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530272 bool util_pin_active_low; /* bxt+ */
273 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530274 struct pwm_device *pwm;
275
Jani Nikula58c68772013-11-08 16:48:54 +0200276 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300277
Jani Nikula5507fae2015-09-14 14:03:48 +0300278 /* Connector and platform specific backlight functions */
279 int (*setup)(struct intel_connector *connector, enum pipe pipe);
280 uint32_t (*get)(struct intel_connector *connector);
281 void (*set)(struct intel_connector *connector, uint32_t level);
282 void (*disable)(struct intel_connector *connector);
283 void (*enable)(struct intel_connector *connector);
284 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
285 uint32_t hz);
286 void (*power)(struct intel_connector *, bool enable);
287 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300288};
289
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800290struct intel_connector {
291 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200292 /*
293 * The fixed encoder this connector is connected to.
294 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100295 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200296
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200297 /* ACPI device id for ACPI and driver cooperation */
298 u32 acpi_device_id;
299
Daniel Vetterf0947c32012-07-02 13:10:34 +0200300 /* Reads out the current hw, returning true if the connector is enabled
301 * and active (i.e. dpms ON state). */
302 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300303
304 /* Panel info for eDP and LVDS */
305 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300306
307 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
308 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100309 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200310
311 /* since POLL and HPD connectors may use the same HPD line keep the native
312 state of connector->polled in case hotplug storm detection changes it */
313 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000314
315 void *port; /* store this opaque as its illegal to dereference it */
316
317 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800318};
319
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300320struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300321 /* given values */
322 int n;
323 int m1, m2;
324 int p1, p2;
325 /* derived values */
326 int dot;
327 int vco;
328 int m;
329 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300330};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300331
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200332struct intel_atomic_state {
333 struct drm_atomic_state base;
334
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200335 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100336
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100337 /*
338 * Calculated device cdclk, can be different from cdclk
339 * only when all crtc's are DPMS off.
340 */
341 unsigned int dev_cdclk;
342
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100343 bool dpll_set, modeset;
344
Matt Roper8b4a7d02016-05-12 07:06:00 -0700345 /*
346 * Does this transaction change the pipes that are active? This mask
347 * tracks which CRTC's have changed their active state at the end of
348 * the transaction (not counting the temporary disable during modesets).
349 * This mask should only be non-zero when intel_state->modeset is true,
350 * but the converse is not necessarily true; simply changing a mode may
351 * not flip the final active status of any CRTC's
352 */
353 unsigned int active_pipe_changes;
354
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100355 unsigned int active_crtcs;
356 unsigned int min_pixclk[I915_MAX_PIPES];
357
Clint Taylorc89e39f2016-05-13 23:41:21 +0300358 /* SKL/KBL Only */
359 unsigned int cdclk_pll_vco;
360
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200361 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800362
363 /*
364 * Current watermarks can't be trusted during hardware readout, so
365 * don't bother calculating intermediate watermarks.
366 */
367 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700368
369 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700370 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100371
372 struct i915_sw_fence commit_ready;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200373};
374
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300375struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800376 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300377 struct drm_rect clip;
Matt Roper32b7eee2014-12-24 07:59:06 -0800378
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200379 struct {
380 u32 offset;
381 int x, y;
382 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200383 struct {
384 u32 offset;
385 int x, y;
386 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200387
Matt Roper32b7eee2014-12-24 07:59:06 -0800388 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700389 * scaler_id
390 * = -1 : not using a scaler
391 * >= 0 : using a scalers
392 *
393 * plane requiring a scaler:
394 * - During check_plane, its bit is set in
395 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200396 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700397 * - scaler_id indicates the scaler it got assigned.
398 *
399 * plane doesn't require a scaler:
400 * - this can happen when scaling is no more required or plane simply
401 * got disabled.
402 * - During check_plane, corresponding bit is reset in
403 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200404 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700405 */
406 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200407
408 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300409};
410
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000411struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000412 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000413 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800414 int size;
415 u32 base;
416};
417
Chandra Kondurube41e332015-04-07 15:28:36 -0700418#define SKL_MIN_SRC_W 8
419#define SKL_MAX_SRC_W 4096
420#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700421#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700422#define SKL_MIN_DST_W 8
423#define SKL_MAX_DST_W 4096
424#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700425#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700426
427struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700428 int in_use;
429 uint32_t mode;
430};
431
432struct intel_crtc_scaler_state {
433#define SKL_NUM_SCALERS 2
434 struct intel_scaler scalers[SKL_NUM_SCALERS];
435
436 /*
437 * scaler_users: keeps track of users requesting scalers on this crtc.
438 *
439 * If a bit is set, a user is using a scaler.
440 * Here user can be a plane or crtc as defined below:
441 * bits 0-30 - plane (bit position is index from drm_plane_index)
442 * bit 31 - crtc
443 *
444 * Instead of creating a new index to cover planes and crtc, using
445 * existing drm_plane_index for planes which is well less than 31
446 * planes and bit 31 for crtc. This should be fine to cover all
447 * our platforms.
448 *
449 * intel_atomic_setup_scalers will setup available scalers to users
450 * requesting scalers. It will gracefully fail if request exceeds
451 * avilability.
452 */
453#define SKL_CRTC_INDEX 31
454 unsigned scaler_users;
455
456 /* scaler used by crtc for panel fitting purpose */
457 int scaler_id;
458};
459
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200460/* drm_mode->private_flags */
461#define I915_MODE_FLAG_INHERITED 1
462
Matt Roper4e0963c2015-09-24 15:53:15 -0700463struct intel_pipe_wm {
464 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100465 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700466 uint32_t linetime;
467 bool fbc_wm_enabled;
468 bool pipe_enabled;
469 bool sprites_enabled;
470 bool sprites_scaled;
471};
472
Lyudea62163e2016-10-04 14:28:20 -0400473struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700474 struct skl_wm_level wm[8];
475 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400476};
477
478struct skl_pipe_wm {
479 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700480 uint32_t linetime;
481};
482
Matt Ropere8f1f022016-05-12 07:05:55 -0700483struct intel_crtc_wm_state {
484 union {
485 struct {
486 /*
487 * Intermediate watermarks; these can be
488 * programmed immediately since they satisfy
489 * both the current configuration we're
490 * switching away from and the new
491 * configuration we're switching to.
492 */
493 struct intel_pipe_wm intermediate;
494
495 /*
496 * Optimal watermarks, programmed post-vblank
497 * when this state is committed.
498 */
499 struct intel_pipe_wm optimal;
500 } ilk;
501
502 struct {
503 /* gen9+ only needs 1-step wm programming */
504 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400505 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700506 } skl;
507 };
508
509 /*
510 * Platforms with two-step watermark programming will need to
511 * update watermark programming post-vblank to switch from the
512 * safe intermediate watermarks to the optimal final
513 * watermarks.
514 */
515 bool need_postvbl_update;
516};
517
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200518struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200519 struct drm_crtc_state base;
520
Daniel Vetterbb760062013-06-06 14:55:52 +0200521 /**
522 * quirks - bitfield with hw state readout quirks
523 *
524 * For various reasons the hw state readout code might not be able to
525 * completely faithfully read out the current state. These cases are
526 * tracked with quirk flags so that fastboot and state checker can act
527 * accordingly.
528 */
Daniel Vetter99535992014-04-13 12:00:33 +0200529#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200530 unsigned long quirks;
531
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100532 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100533 bool update_pipe; /* can a fast modeset be performed? */
534 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200535 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100536 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200537
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300538 /* Pipe source size (ie. panel fitter input size)
539 * All planes will be positioned inside this space,
540 * and get clipped at the edges. */
541 int pipe_src_w, pipe_src_h;
542
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100543 /* Whether to set up the PCH/FDI. Note that we never allow sharing
544 * between pch encoders and cpu encoders. */
545 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100546
Jesse Barnese43823e2014-11-05 14:26:08 -0800547 /* Are we sending infoframes on the attached port */
548 bool has_infoframe;
549
Daniel Vetter3b117c82013-04-17 20:15:07 +0200550 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200551 * pipe on Haswell and later (where we have a special eDP transcoder)
552 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200553 enum transcoder cpu_transcoder;
554
Daniel Vetter50f3b012013-03-27 00:44:56 +0100555 /*
556 * Use reduced/limited/broadcast rbg range, compressing from the full
557 * range fed into the crtcs.
558 */
559 bool limited_color_range;
560
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300561 /* Bitmask of encoder types (enum intel_output_type)
562 * driven by the pipe.
563 */
564 unsigned int output_types;
565
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200566 /* Whether we should send NULL infoframes. Required for audio. */
567 bool has_hdmi_sink;
568
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200569 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
570 * has_dp_encoder is set. */
571 bool has_audio;
572
Daniel Vetterd8b32242013-04-25 17:54:44 +0200573 /*
574 * Enable dithering, used when the selected pipe bpp doesn't match the
575 * plane bpp.
576 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100577 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100578
579 /* Controls for the clock computation, to override various stages. */
580 bool clock_set;
581
Daniel Vetter09ede542013-04-30 14:01:45 +0200582 /* SDVO TV has a bunch of special case. To make multifunction encoders
583 * work correctly, we need to track this at runtime.*/
584 bool sdvo_tv_clock;
585
Daniel Vettere29c22c2013-02-21 00:00:16 +0100586 /*
587 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
588 * required. This is set in the 2nd loop of calling encoder's
589 * ->compute_config if the first pick doesn't work out.
590 */
591 bool bw_constrained;
592
Daniel Vetterf47709a2013-03-28 10:42:02 +0100593 /* Settings for the intel dpll used on pretty much everything but
594 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300595 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100596
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200597 /* Selected dpll when shared or NULL. */
598 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200599
Daniel Vetter66e985c2013-06-05 13:34:20 +0200600 /* Actual register state of the dpll, for shared dpll cross-checking. */
601 struct intel_dpll_hw_state dpll_hw_state;
602
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300603 /* DSI PLL registers */
604 struct {
605 u32 ctrl, div;
606 } dsi_pll;
607
Daniel Vetter965e0c42013-03-27 00:44:57 +0100608 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200609 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200610
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530611 /* m2_n2 for eDP downclock */
612 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700613 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530614
Daniel Vetterff9a6752013-06-01 17:16:21 +0200615 /*
616 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300617 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
618 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100619 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200620 int port_clock;
621
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100622 /* Used by SDVO (and if we ever fix it, HDMI). */
623 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700624
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300625 uint8_t lane_count;
626
Imre Deak95a7a2a2016-06-13 16:44:35 +0300627 /*
628 * Used by platforms having DP/HDMI PHY with programmable lane
629 * latency optimization.
630 */
631 uint8_t lane_lat_optim_mask;
632
Jesse Barnes2dd24552013-04-25 12:55:01 -0700633 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700634 struct {
635 u32 control;
636 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200637 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700638 } gmch_pfit;
639
640 /* Panel fitter placement and size for Ironlake+ */
641 struct {
642 u32 pos;
643 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100644 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200645 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700646 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100647
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100648 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100649 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100650 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300651
652 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300653
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200654 bool enable_fbc;
655
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300656 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000657
Dave Airlie0e32b392014-05-02 14:02:48 +1000658 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700659
660 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200661
662 /* w/a for waiting 2 vblanks during crtc enable */
663 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700664
665 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
666 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700667
Matt Ropere8f1f022016-05-12 07:05:55 -0700668 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000669
670 /* Gamma mode programmed on the pipe */
671 uint32_t gamma_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100672};
673
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300674struct vlv_wm_state {
675 struct vlv_pipe_wm wm[3];
676 struct vlv_sr_wm sr[3];
677 uint8_t num_active_planes;
678 uint8_t num_levels;
679 uint8_t level;
680 bool cxsr;
681};
682
Jesse Barnes79e53942008-11-07 14:24:08 -0800683struct intel_crtc {
684 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700685 enum pipe pipe;
686 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200688 /*
689 * Whether the crtc and the connected output pipeline is active. Implies
690 * that crtc->enabled is set, i.e. the current mode configuration has
691 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200692 */
693 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300694 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700695 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200696 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200697 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100698
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000699 atomic_t unpin_work_count;
700
Daniel Vettere506a0c2012-07-05 12:17:29 +0200701 /* Display surface base address adjustement for pageflips. Note that on
702 * gen4+ this only adjusts up to a tile, offsets within a tile are
703 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200704 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300705 int adjusted_x;
706 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200707
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100708 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300709 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300710 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300711 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200713 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100714
Chris Wilson8af29b02016-09-09 14:11:47 +0100715 /* global reset count when the last flip was submitted */
716 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200717
Paulo Zanoni86642812013-04-12 17:57:57 -0300718 /* Access to these should be protected by dev_priv->irq_lock. */
719 bool cpu_fifo_underrun_disabled;
720 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300721
722 /* per-pipe watermark state */
723 struct {
724 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700725 union {
726 struct intel_pipe_wm ilk;
Matt Roper4e0963c2015-09-24 15:53:15 -0700727 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800728
Ville Syrjälä852eb002015-06-24 22:00:07 +0300729 /* allow CxSR on this pipe */
730 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300731 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300732
Ville Syrjälä80715b22014-05-15 20:23:23 +0300733 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800734
Jesse Barneseb120ef2015-09-15 14:19:32 -0700735 struct {
736 unsigned start_vbl_count;
737 ktime_t start_vbl_time;
738 int min_vbl, max_vbl;
739 int scanline_start;
740 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200741
Chandra Kondurube41e332015-04-07 15:28:36 -0700742 /* scalers available on this crtc */
743 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300744
745 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746};
747
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300748struct intel_plane_wm_parameters {
749 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200750 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700751 /*
752 * For packed pixel formats:
753 * bytes_per_pixel - holds bytes per pixel
754 * For planar pixel formats:
755 * bytes_per_pixel - holds bytes per pixel for uv-plane
756 * y_bytes_per_pixel - holds bytes per pixel for y-plane
757 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300758 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700759 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300760 bool enabled;
761 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000762 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000763 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300764 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300765};
766
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800767struct intel_plane {
768 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700769 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800770 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100771 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800772 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300773 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300774
775 /* Since we need to change the watermarks before/after
776 * enabling/disabling the planes, we need to store the parameters here
777 * as the other pieces of the struct may not reflect the values we want
778 * for the watermark calculations. Currently only Haswell uses this.
779 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300780 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300781
Matt Roper8e7d6882015-01-21 16:35:41 -0800782 /*
783 * NOTE: Do not place new plane state fields here (e.g., when adding
784 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100785 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800786 */
787
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800788 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100789 const struct intel_crtc_state *crtc_state,
790 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300791 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200792 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800793 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200794 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800795 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796};
797
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300798struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100799 u16 fifo_size;
800 u16 max_wm;
801 u8 default_wm;
802 u8 guard_size;
803 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300804};
805
806struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100807 bool is_desktop : 1;
808 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100809 u16 fsb_freq;
810 u16 mem_freq;
811 u16 display_sr;
812 u16 display_hpll_disable;
813 u16 cursor_sr;
814 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300815};
816
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200817#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800818#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200819#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800820#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100821#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800822#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800823#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800824#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700825#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800826
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300827struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200828 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300829 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300830 struct {
831 enum drm_dp_dual_mode_type type;
832 int max_tmds_clock;
833 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300834 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200835 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300836 bool has_hdmi_sink;
837 bool has_audio;
838 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200839 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530840 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530841 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300842 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100843 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200844 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300845 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200846 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300847 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200848 bool (*infoframe_enabled)(struct drm_encoder *encoder,
849 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300850};
851
Dave Airlie0e32b392014-05-02 14:02:48 +1000852struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400853#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300854
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530855/*
856 * enum link_m_n_set:
857 * When platform provides two set of M_N registers for dp, we can
858 * program them and switch between them incase of DRRS.
859 * But When only one such register is provided, we have to program the
860 * required divider value on that registers itself based on the DRRS state.
861 *
862 * M1_N1 : Program dp_m_n on M1_N1 registers
863 * dp_m2_n2 on M2_N2 registers (If supported)
864 *
865 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
866 * M2_N2 registers are not supported
867 */
868
869enum link_m_n_set {
870 /* Sets the m1_n1 and m2_n2 */
871 M1_N1 = 0,
872 M2_N2
873};
874
Imre Deak7b3fc172016-10-25 16:12:39 +0300875struct intel_dp_desc {
876 u8 oui[3];
877 u8 device_id[6];
878 u8 hw_rev;
879 u8 sw_major_rev;
880 u8 sw_minor_rev;
881} __packed;
882
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300883struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200884 i915_reg_t output_reg;
885 i915_reg_t aux_ch_ctl_reg;
886 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300887 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300888 int link_rate;
889 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530890 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300891 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300892 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530893 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700894 bool channel_eq_status;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300895 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300896 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200897 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300898 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300899 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400900 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100901 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200902 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
903 uint8_t num_sink_rates;
904 int sink_rates[DP_MAX_SUPPORTED_RATES];
Imre Deak7b3fc172016-10-25 16:12:39 +0300905 /* sink or branch descriptor */
906 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200907 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300908 uint8_t train_set[4];
909 int panel_power_up_delay;
910 int panel_power_down_delay;
911 int panel_power_cycle_delay;
912 int backlight_on_delay;
913 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300914 struct delayed_work panel_vdd_work;
915 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200916 unsigned long last_power_on;
917 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800918 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000919
Clint Taylor01527b32014-07-07 13:01:46 -0700920 struct notifier_block edp_notifier;
921
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300922 /*
923 * Pipe whose power sequencer is currently locked into
924 * this port. Only relevant on VLV/CHV.
925 */
926 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300927 /*
928 * Set if the sequencer may be reset due to a power transition,
929 * requiring a reinitialization. Only relevant on BXT.
930 */
931 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300932 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300933
Dave Airlie0e32b392014-05-02 14:02:48 +1000934 bool can_mst; /* this port supports mst */
935 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +0300936 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +1000937 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300938 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000939
Dave Airlie0e32b392014-05-02 14:02:48 +1000940 /* mst connector list */
941 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
942 struct drm_dp_mst_topology_mgr mst_mgr;
943
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000944 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000945 /*
946 * This function returns the value we have to program the AUX_CTL
947 * register with to kick off an AUX transaction.
948 */
949 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
950 bool has_aux_irq,
951 int send_bytes,
952 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300953
954 /* This is called before a link training is starterd */
955 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
956
Todd Previtec5d5ab72015-04-15 08:38:38 -0700957 /* Displayport compliance testing */
958 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700959 unsigned long compliance_test_data;
960 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300961};
962
Shashank Sharmadbe9e612016-10-14 19:56:49 +0530963struct intel_lspcon {
964 bool active;
965 enum drm_lspcon_mode mode;
Imre Deak489375c2016-10-24 19:33:31 +0300966 bool desc_valid;
Shashank Sharmadbe9e612016-10-14 19:56:49 +0530967};
968
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200969struct intel_digital_port {
970 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200971 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700972 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200973 struct intel_dp dp;
974 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +0530975 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100976 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300977 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200978 uint8_t max_lanes;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200979};
980
Dave Airlie0e32b392014-05-02 14:02:48 +1000981struct intel_dp_mst_encoder {
982 struct intel_encoder base;
983 enum pipe pipe;
984 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +1000985 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +1000986};
987
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300988static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700989vlv_dport_to_channel(struct intel_digital_port *dport)
990{
991 switch (dport->port) {
992 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300993 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800994 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700995 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800996 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700997 default:
998 BUG();
999 }
1000}
1001
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001002static inline enum dpio_phy
1003vlv_dport_to_phy(struct intel_digital_port *dport)
1004{
1005 switch (dport->port) {
1006 case PORT_B:
1007 case PORT_C:
1008 return DPIO_PHY0;
1009 case PORT_D:
1010 return DPIO_PHY1;
1011 default:
1012 BUG();
1013 }
1014}
1015
1016static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001017vlv_pipe_to_channel(enum pipe pipe)
1018{
1019 switch (pipe) {
1020 case PIPE_A:
1021 case PIPE_C:
1022 return DPIO_CH0;
1023 case PIPE_B:
1024 return DPIO_CH1;
1025 default:
1026 BUG();
1027 }
1028}
1029
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001030static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001031intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001032{
Chris Wilsonf875c152010-09-09 15:44:14 +01001033 return dev_priv->pipe_to_crtc_mapping[pipe];
1034}
1035
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001036static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001037intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001038{
Chris Wilson417ae142011-01-19 15:04:42 +00001039 return dev_priv->plane_to_crtc_mapping[plane];
1040}
1041
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001042struct intel_flip_work {
1043 struct work_struct unpin_work;
1044 struct work_struct mmio_work;
1045
Daniel Vetter5a21b662016-05-24 17:13:53 +02001046 struct drm_crtc *crtc;
1047 struct drm_framebuffer *old_fb;
1048 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001049 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001050 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001051 u32 flip_count;
1052 u32 gtt_offset;
1053 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001054 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001055 u32 flip_ready_vblank;
1056 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001057};
1058
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001059struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001060 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001061};
Daniel Vetterb9805142012-08-31 17:37:33 +02001062
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001063static inline struct intel_encoder *
1064intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001065{
1066 return to_intel_connector(connector)->encoder;
1067}
1068
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001069static inline struct intel_digital_port *
1070enc_to_dig_port(struct drm_encoder *encoder)
1071{
1072 return container_of(encoder, struct intel_digital_port, base.base);
1073}
1074
Dave Airlie0e32b392014-05-02 14:02:48 +10001075static inline struct intel_dp_mst_encoder *
1076enc_to_mst(struct drm_encoder *encoder)
1077{
1078 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1079}
1080
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001081static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1082{
1083 return &enc_to_dig_port(encoder)->dp;
1084}
1085
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001086static inline struct intel_digital_port *
1087dp_to_dig_port(struct intel_dp *intel_dp)
1088{
1089 return container_of(intel_dp, struct intel_digital_port, dp);
1090}
1091
Imre Deakdd75f6d2016-11-21 21:15:05 +02001092static inline struct intel_lspcon *
1093dp_to_lspcon(struct intel_dp *intel_dp)
1094{
1095 return &dp_to_dig_port(intel_dp)->lspcon;
1096}
1097
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001098static inline struct intel_digital_port *
1099hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1100{
1101 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001102}
1103
Daniel Vetter47339cd2014-09-30 10:56:46 +02001104/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001105bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001106 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001107bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001108 enum transcoder pch_transcoder,
1109 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001110void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1111 enum pipe pipe);
1112void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1113 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001114void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1115void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001116
1117/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001118void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1119void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301120void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1121void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1122void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001123void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1124void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001125void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001126void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1127void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001128u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001129void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1130void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001131static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1132{
1133 /*
1134 * We only use drm_irq_uninstall() at unload and VT switch, so
1135 * this is the only thing we need to check.
1136 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001137 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001138}
1139
Ville Syrjäläa225f072014-04-29 13:35:45 +03001140int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001141void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1142 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001143void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1144 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301145void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1146void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1147void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001148
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001149/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001150void intel_crt_init(struct drm_device *dev);
Lyude9504a892016-06-21 17:03:42 -04001151void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001152
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001153/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001154void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001155 struct intel_shared_dpll *pll);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001156void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1157 struct intel_crtc_state *old_crtc_state,
1158 struct drm_connector_state *old_conn_state);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001159void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001160void hsw_fdi_link_train(struct drm_crtc *crtc);
1161void intel_ddi_init(struct drm_device *dev, enum port port);
1162enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1163bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001164void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1165void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1166 enum transcoder cpu_transcoder);
1167void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1168void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001169bool intel_ddi_pll_select(struct intel_crtc *crtc,
1170 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001171void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001172void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001173bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001174void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001175 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301176struct intel_encoder *
1177intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001178
Dave Airlie44905a272014-05-02 13:36:43 +10001179void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001180void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001181 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001182void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001183uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Jim Bridef1696602016-09-07 15:47:34 -07001184struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
1185 int clock);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001186unsigned int intel_fb_align_height(struct drm_device *dev,
1187 unsigned int height,
1188 uint32_t pixel_format,
1189 uint64_t fb_format_modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001190u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1191 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001192
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001193/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001194void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001195void intel_audio_codec_enable(struct intel_encoder *encoder,
1196 const struct intel_crtc_state *crtc_state,
1197 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001198void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001199void i915_audio_component_init(struct drm_i915_private *dev_priv);
1200void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001201
Daniel Vetterb680c372014-09-19 18:27:27 +02001202/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001203enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjäläb2045352016-05-13 23:41:27 +03001204void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001205void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001206int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1207 const char *name, u32 reg, int ref_freq);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001208void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1209void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001210extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001211void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001212unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001213 const struct intel_plane_state *state,
1214 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001215void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001216 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001217unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001218bool intel_has_pending_fb_unpin(struct drm_device *dev);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001219void intel_mark_busy(struct drm_i915_private *dev_priv);
1220void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001221void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001222int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001223void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001224void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001225int intel_connector_init(struct intel_connector *);
1226struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001227bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001228void intel_connector_attach_encoder(struct intel_connector *connector,
1229 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001230struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1231 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001232enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001233int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1234 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001235enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1236 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001237static inline bool
1238intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1239 enum intel_output_type type)
1240{
1241 return crtc_state->output_types & (1 << type);
1242}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001243static inline bool
1244intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1245{
1246 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001247 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001248 (1 << INTEL_OUTPUT_DP_MST) |
1249 (1 << INTEL_OUTPUT_EDP));
1250}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001251static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001252intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001253{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001254 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001255}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001256static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001257intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001258{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001259 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001260
1261 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001262 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001263}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001264
1265u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1266
Paulo Zanoni87440422013-09-24 15:48:31 -03001267int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001268void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001269 struct intel_digital_port *dport,
1270 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001271bool intel_get_load_detect_pipe(struct drm_connector *connector,
1272 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001273 struct intel_load_detect_pipe *old,
1274 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001275void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001276 struct intel_load_detect_pipe *old,
1277 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001278struct i915_vma *
1279intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01001280void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001281struct drm_framebuffer *
1282__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001283 struct drm_mode_fb_cmd2 *mode_cmd,
1284 struct drm_i915_gem_object *obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001285void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001286void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001287void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001288int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001289 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001290void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001291 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001292int intel_plane_atomic_get_property(struct drm_plane *plane,
1293 const struct drm_plane_state *state,
1294 struct drm_property *property,
1295 uint64_t *val);
1296int intel_plane_atomic_set_property(struct drm_plane *plane,
1297 struct drm_plane_state *state,
1298 struct drm_property *property,
1299 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001300int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1301 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001302
Ville Syrjälä832be822016-01-12 21:08:33 +02001303unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1304 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001305
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001306void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe);
1308
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001309int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001310 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001311void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001312int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001313
Daniel Vetter716c2e52014-06-25 22:02:02 +03001314/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001315void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1316 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001317void assert_pll(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state);
1319#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1320#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001321void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1322#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1323#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001324void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, bool state);
1326#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1327#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001328void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001329#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1330#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001331u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001332 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001333void intel_prepare_reset(struct drm_i915_private *dev_priv);
1334void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001335void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1336void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deak324513c2016-06-13 16:44:36 +03001337void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1338void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001339void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301340void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1341void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001342void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001343void skl_init_cdclk(struct drm_i915_private *dev_priv);
1344void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001345unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301346void skl_enable_dc6(struct drm_i915_private *dev_priv);
1347void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001348void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001349 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301350void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001351int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001352bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001353 struct dpll *best_clock);
1354int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001355
Ville Syrjälä525b9312016-10-31 22:37:02 +02001356bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001357void hsw_enable_ips(struct intel_crtc *crtc);
1358void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001359enum intel_display_power_domain
1360intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001361enum intel_display_power_domain
1362intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001363void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001364 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001365
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001366int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001367int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001368
Ville Syrjälä6687c902015-09-15 13:16:41 +03001369u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001370
Chandra Konduru6156a452015-04-27 13:48:39 -07001371u32 skl_plane_ctl_format(uint32_t pixel_format);
1372u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1373u32 skl_plane_ctl_rotation(unsigned int rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001374u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1375 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001376int skl_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001377
Daniel Vettereb805622015-05-04 14:58:44 +02001378/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001379void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001380void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001381void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001382void intel_csr_ucode_suspend(struct drm_i915_private *);
1383void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001384
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001385/* intel_dp.c */
Chris Wilson457c52d2016-06-01 08:27:50 +01001386bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001387bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1388 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001389void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001390 int link_rate, uint8_t lane_count,
1391 bool link_mst);
Paulo Zanoni87440422013-09-24 15:48:31 -03001392void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001393void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1394void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001395void intel_dp_encoder_reset(struct drm_encoder *encoder);
1396void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001397void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001398int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001399bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001400 struct intel_crtc_state *pipe_config,
1401 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001402bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001403enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1404 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001405void intel_edp_backlight_on(struct intel_dp *intel_dp);
1406void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001407void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001408void intel_edp_panel_on(struct intel_dp *intel_dp);
1409void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001410void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1411void intel_dp_mst_suspend(struct drm_device *dev);
1412void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001413int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001414int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001415void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001416void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001417uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001418void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001419void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1420 struct intel_crtc_state *crtc_state);
1421void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1422 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001423void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1424 unsigned int frontbuffer_bits);
1425void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1426 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001427
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001428void
1429intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1430 uint8_t dp_train_pat);
1431void
1432intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1433void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1434uint8_t
1435intel_dp_voltage_max(struct intel_dp *intel_dp);
1436uint8_t
1437intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1438void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1439 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001440bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001441bool
1442intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1443
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001444static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1445{
1446 return ~((1 << lane_count) - 1) & 0xf;
1447}
1448
Imre Deak24e807e2016-10-24 19:33:28 +03001449bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001450bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1451 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001452bool intel_dp_read_desc(struct intel_dp *intel_dp);
Imre Deak24e807e2016-10-24 19:33:28 +03001453
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001454/* intel_dp_aux_backlight.c */
1455int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1456
Dave Airlie0e32b392014-05-02 14:02:48 +10001457/* intel_dp_mst.c */
1458int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1459void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001460/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001461void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001462
Jani Nikula90198352016-04-26 16:14:25 +03001463/* intel_dsi_dcs_backlight.c */
1464int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001465
1466/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001467void intel_dvo_init(struct drm_device *dev);
Lyude19625e82016-06-21 17:03:44 -04001468/* intel_hotplug.c */
1469void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001470
1471
Daniel Vetter0632fef2013-10-08 17:44:49 +02001472/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001473#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001474extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001475extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001476extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001477extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001478extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1479extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001480#else
1481static inline int intel_fbdev_init(struct drm_device *dev)
1482{
1483 return 0;
1484}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001485
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001486static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001487{
1488}
1489
1490static inline void intel_fbdev_fini(struct drm_device *dev)
1491{
1492}
1493
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001494static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001495{
1496}
1497
Jani Nikulad9c409d2016-10-04 10:53:48 +03001498static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1499{
1500}
1501
Daniel Vetter0632fef2013-10-08 17:44:49 +02001502static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001503{
1504}
1505#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001506
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001507/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001508void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1509 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001510bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001511void intel_fbc_pre_update(struct intel_crtc *crtc,
1512 struct intel_crtc_state *crtc_state,
1513 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001514void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001515void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001516void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001517void intel_fbc_enable(struct intel_crtc *crtc,
1518 struct intel_crtc_state *crtc_state,
1519 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001520void intel_fbc_disable(struct intel_crtc *crtc);
1521void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001522void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1523 unsigned int frontbuffer_bits,
1524 enum fb_op_origin origin);
1525void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001526 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001527void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001528void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001529
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001530/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001531void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001532void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1533 struct intel_connector *intel_connector);
1534struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1535bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001536 struct intel_crtc_state *pipe_config,
1537 struct drm_connector_state *conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001538void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001539
1540
1541/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001542void intel_lvds_init(struct drm_device *dev);
Imre Deak97a824e12016-06-21 11:51:47 +03001543struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001544bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001545
1546
1547/* intel_modes.c */
1548int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001549 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001550int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001551void intel_attach_force_audio_property(struct drm_connector *connector);
1552void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001553void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001554
1555
1556/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001557void intel_setup_overlay(struct drm_i915_private *dev_priv);
1558void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001559int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001560int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1561 struct drm_file *file_priv);
1562int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1563 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001564void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001565
1566
1567/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001568int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301569 struct drm_display_mode *fixed_mode,
1570 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001571void intel_panel_fini(struct intel_panel *panel);
1572void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1573 struct drm_display_mode *adjusted_mode);
1574void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001575 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001576 int fitting_mode);
1577void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001578 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001579 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001580void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1581 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001582int intel_panel_setup_backlight(struct drm_connector *connector,
1583 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001584void intel_panel_enable_backlight(struct intel_connector *connector);
1585void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001586void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001587enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301588extern struct drm_display_mode *intel_find_panel_downclock(
1589 struct drm_device *dev,
1590 struct drm_display_mode *fixed_mode,
1591 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001592
1593#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001594int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001595void intel_backlight_device_unregister(struct intel_connector *connector);
1596#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001597static int intel_backlight_device_register(struct intel_connector *connector)
1598{
1599 return 0;
1600}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001601static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1602{
1603}
1604#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001605
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001606
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001607/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001608void intel_psr_enable(struct intel_dp *intel_dp);
1609void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001610void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001611 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001612void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001613 unsigned frontbuffer_bits,
1614 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001615void intel_psr_init(struct drm_device *dev);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001616void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001617 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001618
Daniel Vetter9c065a72014-09-30 10:56:38 +02001619/* intel_runtime_pm.c */
1620int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001621void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001622void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1623void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001624void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1625void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001626void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001627const char *
1628intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001629
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001630bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1631 enum intel_display_power_domain domain);
1632bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1633 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001634void intel_display_power_get(struct drm_i915_private *dev_priv,
1635 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001636bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1637 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001638void intel_display_power_put(struct drm_i915_private *dev_priv,
1639 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001640
1641static inline void
1642assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1643{
1644 WARN_ONCE(dev_priv->pm.suspended,
1645 "Device suspended during HW access\n");
1646}
1647
1648static inline void
1649assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1650{
1651 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001652 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1653 * too much noise. */
1654 if (!atomic_read(&dev_priv->pm.wakeref_count))
1655 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001656}
1657
Imre Deak1f814da2015-12-16 02:52:19 +02001658/**
1659 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1660 * @dev_priv: i915 device instance
1661 *
1662 * This function disable asserts that check if we hold an RPM wakelock
1663 * reference, while keeping the device-not-suspended checks still enabled.
1664 * It's meant to be used only in special circumstances where our rule about
1665 * the wakelock refcount wrt. the device power state doesn't hold. According
1666 * to this rule at any point where we access the HW or want to keep the HW in
1667 * an active state we must hold an RPM wakelock reference acquired via one of
1668 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1669 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1670 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1671 * users should avoid using this function.
1672 *
1673 * Any calls to this function must have a symmetric call to
1674 * enable_rpm_wakeref_asserts().
1675 */
1676static inline void
1677disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1678{
1679 atomic_inc(&dev_priv->pm.wakeref_count);
1680}
1681
1682/**
1683 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1684 * @dev_priv: i915 device instance
1685 *
1686 * This function re-enables the RPM assert checks after disabling them with
1687 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1688 * circumstances otherwise its use should be avoided.
1689 *
1690 * Any calls to this function must have a symmetric call to
1691 * disable_rpm_wakeref_asserts().
1692 */
1693static inline void
1694enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1695{
1696 atomic_dec(&dev_priv->pm.wakeref_count);
1697}
1698
Daniel Vetter9c065a72014-09-30 10:56:38 +02001699void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001700bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001701void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1702void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1703
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001704void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1705
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001706void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1707 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001708bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1709 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001710
1711
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001712/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001713void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001714void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001715int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001716void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001717void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001718void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Daniel Vetterf742a552013-12-06 10:17:53 +01001719void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001720void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1721void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001722void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001723void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001724void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1725void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1726void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1727void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1728void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001729void gen6_rps_busy(struct drm_i915_private *dev_priv);
1730void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001731void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001732void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001733 struct intel_rps_client *rps,
1734 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001735void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001736void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001737void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001738void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001739void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1740 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001741void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1742 struct skl_pipe_wm *out);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001743bool intel_can_enable_sagv(struct drm_atomic_state *state);
1744int intel_enable_sagv(struct drm_i915_private *dev_priv);
1745int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001746bool skl_wm_level_equals(const struct skl_wm_level *l1,
1747 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001748bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1749 const struct skl_ddb_entry *ddb,
1750 int ignore);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001751uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001752bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001753int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1754static inline int intel_enable_rc6(void)
1755{
1756 return i915.enable_rc6;
1757}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001758
1759/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001760bool intel_sdvo_init(struct drm_device *dev,
1761 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001762
1763
1764/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001765int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1766 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001767struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001768 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001769int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1770 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001771void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001772void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001773
1774/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001775void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001776
Matt Roperea2c67b2014-12-23 10:41:52 -08001777/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001778int intel_connector_atomic_get_property(struct drm_connector *connector,
1779 const struct drm_connector_state *state,
1780 struct drm_property *property,
1781 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001782struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1783void intel_crtc_destroy_state(struct drm_crtc *crtc,
1784 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001785struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1786void intel_atomic_state_clear(struct drm_atomic_state *);
1787struct intel_shared_dpll_config *
1788intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1789
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001790static inline struct intel_crtc_state *
1791intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1792 struct intel_crtc *crtc)
1793{
1794 struct drm_crtc_state *crtc_state;
1795 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1796 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001797 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001798
1799 return to_intel_crtc_state(crtc_state);
1800}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001801
1802static inline struct intel_plane_state *
1803intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1804 struct intel_plane *plane)
1805{
1806 struct drm_plane_state *plane_state;
1807
1808 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1809
1810 return to_intel_plane_state(plane_state);
1811}
1812
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001813int intel_atomic_setup_scalers(struct drm_device *dev,
1814 struct intel_crtc *intel_crtc,
1815 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001816
1817/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001818struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001819struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1820void intel_plane_destroy_state(struct drm_plane *plane,
1821 struct drm_plane_state *state);
1822extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1823
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001824/* intel_color.c */
1825void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001826int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001827void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1828void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001829
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301830/* intel_lspcon.c */
1831bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301832void lspcon_resume(struct intel_lspcon *lspcon);
Jesse Barnes79e53942008-11-07 14:24:08 -08001833#endif /* __INTEL_DRV_H__ */