blob: a35442eadd362356ed024b7253dec39cdbc08b36 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000050 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010054 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000055#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 break; \
67 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020068 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000069 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070070 } else { \
71 cpu_relax(); \
72 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000078
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000079/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010081# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000082#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#endif
85
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000091 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010092 if (!(ATOMIC)) { \
93 preempt_disable(); \
94 cpu = smp_processor_id(); \
95 } \
96 base = local_clock(); \
97 for (;;) { \
98 u64 now = local_clock(); \
99 if (!(ATOMIC)) \
100 preempt_enable(); \
101 if (COND) { \
102 ret = 0; \
103 break; \
104 } \
105 if (now - base >= timeout) { \
106 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000107 break; \
108 } \
109 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100110 if (!(ATOMIC)) { \
111 preempt_disable(); \
112 if (unlikely(cpu != smp_processor_id())) { \
113 timeout -= now - base; \
114 cpu = smp_processor_id(); \
115 base = local_clock(); \
116 } \
117 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000118 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100119 ret; \
120})
121
122#define wait_for_us(COND, US) \
123({ \
124 int ret__; \
125 BUILD_BUG_ON(!__builtin_constant_p(US)); \
126 if ((US) > 10) \
127 ret__ = _wait_for((COND), (US), 10); \
128 else \
129 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000130 ret__; \
131})
132
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100133#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
134#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100135
Jani Nikula49938ac2014-01-10 17:10:20 +0200136#define KHz(x) (1000 * (x))
137#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100138
Jesse Barnes79e53942008-11-07 14:24:08 -0800139/*
140 * Display related stuff
141 */
142
143/* store information about an Ixxx DVO */
144/* The i830->i865 use multiple DVOs with multiple i2cs */
145/* the i915, i945 have a single sDVO i2c bus - which is different */
146#define MAX_OUTPUTS 6
147/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800148
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530149/* Maximum cursor sizes */
150#define GEN2_CURSOR_WIDTH 64
151#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000152#define MAX_CURSOR_WIDTH 256
153#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530154
Jesse Barnes79e53942008-11-07 14:24:08 -0800155#define INTEL_I2C_BUS_DVO 1
156#define INTEL_I2C_BUS_SDVO 2
157
158/* these are outputs from the chip - integrated only
159 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200160enum intel_output_type {
161 INTEL_OUTPUT_UNUSED = 0,
162 INTEL_OUTPUT_ANALOG = 1,
163 INTEL_OUTPUT_DVO = 2,
164 INTEL_OUTPUT_SDVO = 3,
165 INTEL_OUTPUT_LVDS = 4,
166 INTEL_OUTPUT_TVOUT = 5,
167 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300168 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200169 INTEL_OUTPUT_EDP = 8,
170 INTEL_OUTPUT_DSI = 9,
171 INTEL_OUTPUT_UNKNOWN = 10,
172 INTEL_OUTPUT_DP_MST = 11,
173};
Jesse Barnes79e53942008-11-07 14:24:08 -0800174
175#define INTEL_DVO_CHIP_NONE 0
176#define INTEL_DVO_CHIP_LVDS 1
177#define INTEL_DVO_CHIP_TMDS 2
178#define INTEL_DVO_CHIP_TVOUT 4
179
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530180#define INTEL_DSI_VIDEO_MODE 0
181#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300182
Jesse Barnes79e53942008-11-07 14:24:08 -0800183struct intel_framebuffer {
184 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000185 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200186 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300187
188 /* for each plane in the normal GTT view */
189 struct {
190 unsigned int x, y;
191 } normal[2];
192 /* for each plane in the rotated GTT view */
193 struct {
194 unsigned int x, y;
195 unsigned int pitch; /* pixels */
196 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800197};
198
Chris Wilson37811fc2010-08-25 22:45:57 +0100199struct intel_fbdev {
200 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800201 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100202 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100203 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800204 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100205};
Jesse Barnes79e53942008-11-07 14:24:08 -0800206
Eric Anholt21d40d32010-03-25 11:11:14 -0700207struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100208 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200209
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200210 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700211 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200212 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700213 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100214 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200215 struct intel_crtc_state *,
216 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200217 void (*pre_pll_enable)(struct intel_encoder *,
218 struct intel_crtc_state *,
219 struct drm_connector_state *);
220 void (*pre_enable)(struct intel_encoder *,
221 struct intel_crtc_state *,
222 struct drm_connector_state *);
223 void (*enable)(struct intel_encoder *,
224 struct intel_crtc_state *,
225 struct drm_connector_state *);
226 void (*disable)(struct intel_encoder *,
227 struct intel_crtc_state *,
228 struct drm_connector_state *);
229 void (*post_disable)(struct intel_encoder *,
230 struct intel_crtc_state *,
231 struct drm_connector_state *);
232 void (*post_pll_disable)(struct intel_encoder *,
233 struct intel_crtc_state *,
234 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200235 /* Read out the current hw state of this connector, returning true if
236 * the encoder is active. If the encoder is enabled it also set the pipe
237 * it is connected to in the pipe parameter. */
238 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700239 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200240 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800241 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
242 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700243 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200244 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200245 /* Returns a mask of power domains that need to be referenced as part
246 * of the hardware state readout code. */
247 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300248 /*
249 * Called during system suspend after all pending requests for the
250 * encoder are flushed (for example for DP AUX transactions) and
251 * device interrupts are disabled.
252 */
253 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800254 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200256 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700257 /* for communication with audio component; protected by av_mutex */
258 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800259};
260
Jani Nikula1d508702012-10-19 14:51:49 +0300261struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300262 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530263 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300264 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200265
266 /* backlight */
267 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200268 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200269 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300270 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200271 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200272 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200273 bool combination_mode; /* gen 2/4 only */
274 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300275 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530276
277 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530278 bool util_pin_active_low; /* bxt+ */
279 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530280 struct pwm_device *pwm;
281
Jani Nikula58c68772013-11-08 16:48:54 +0200282 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300283
Jani Nikula5507fae2015-09-14 14:03:48 +0300284 /* Connector and platform specific backlight functions */
285 int (*setup)(struct intel_connector *connector, enum pipe pipe);
286 uint32_t (*get)(struct intel_connector *connector);
287 void (*set)(struct intel_connector *connector, uint32_t level);
288 void (*disable)(struct intel_connector *connector);
289 void (*enable)(struct intel_connector *connector);
290 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
291 uint32_t hz);
292 void (*power)(struct intel_connector *, bool enable);
293 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300294};
295
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800296struct intel_connector {
297 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200298 /*
299 * The fixed encoder this connector is connected to.
300 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100301 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200302
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200303 /* ACPI device id for ACPI and driver cooperation */
304 u32 acpi_device_id;
305
Daniel Vetterf0947c32012-07-02 13:10:34 +0200306 /* Reads out the current hw, returning true if the connector is enabled
307 * and active (i.e. dpms ON state). */
308 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300309
310 /* Panel info for eDP and LVDS */
311 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300312
313 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
314 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100315 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200316
317 /* since POLL and HPD connectors may use the same HPD line keep the native
318 state of connector->polled in case hotplug storm detection changes it */
319 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000320
321 void *port; /* store this opaque as its illegal to dereference it */
322
323 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800324};
325
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300326struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300327 /* given values */
328 int n;
329 int m1, m2;
330 int p1, p2;
331 /* derived values */
332 int dot;
333 int vco;
334 int m;
335 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300336};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200338struct intel_atomic_state {
339 struct drm_atomic_state base;
340
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200341 struct {
342 /*
343 * Logical state of cdclk (used for all scaling, watermark,
344 * etc. calculations and checks). This is computed as if all
345 * enabled crtcs were active.
346 */
347 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100348
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200349 /*
350 * Actual state of cdclk, can be different from the logical
351 * state only when all crtc's are DPMS off.
352 */
353 struct intel_cdclk_state actual;
354 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100355
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100356 bool dpll_set, modeset;
357
Matt Roper8b4a7d02016-05-12 07:06:00 -0700358 /*
359 * Does this transaction change the pipes that are active? This mask
360 * tracks which CRTC's have changed their active state at the end of
361 * the transaction (not counting the temporary disable during modesets).
362 * This mask should only be non-zero when intel_state->modeset is true,
363 * but the converse is not necessarily true; simply changing a mode may
364 * not flip the final active status of any CRTC's
365 */
366 unsigned int active_pipe_changes;
367
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100368 unsigned int active_crtcs;
369 unsigned int min_pixclk[I915_MAX_PIPES];
370
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200371 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800372
373 /*
374 * Current watermarks can't be trusted during hardware readout, so
375 * don't bother calculating intermediate watermarks.
376 */
377 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700378
379 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700380 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100381
382 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000383
384 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200385};
386
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300387struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800388 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300389 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000390 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800391
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200392 struct {
393 u32 offset;
394 int x, y;
395 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200396 struct {
397 u32 offset;
398 int x, y;
399 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200400
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200401 /* plane control register */
402 u32 ctl;
403
Matt Roper32b7eee2014-12-24 07:59:06 -0800404 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700405 * scaler_id
406 * = -1 : not using a scaler
407 * >= 0 : using a scalers
408 *
409 * plane requiring a scaler:
410 * - During check_plane, its bit is set in
411 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200412 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700413 * - scaler_id indicates the scaler it got assigned.
414 *
415 * plane doesn't require a scaler:
416 * - this can happen when scaling is no more required or plane simply
417 * got disabled.
418 * - During check_plane, corresponding bit is reset in
419 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200420 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700421 */
422 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200423
424 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300425};
426
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000427struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000428 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000429 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800430 int size;
431 u32 base;
432};
433
Chandra Kondurube41e332015-04-07 15:28:36 -0700434#define SKL_MIN_SRC_W 8
435#define SKL_MAX_SRC_W 4096
436#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700437#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700438#define SKL_MIN_DST_W 8
439#define SKL_MAX_DST_W 4096
440#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700441#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700442
443struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700444 int in_use;
445 uint32_t mode;
446};
447
448struct intel_crtc_scaler_state {
449#define SKL_NUM_SCALERS 2
450 struct intel_scaler scalers[SKL_NUM_SCALERS];
451
452 /*
453 * scaler_users: keeps track of users requesting scalers on this crtc.
454 *
455 * If a bit is set, a user is using a scaler.
456 * Here user can be a plane or crtc as defined below:
457 * bits 0-30 - plane (bit position is index from drm_plane_index)
458 * bit 31 - crtc
459 *
460 * Instead of creating a new index to cover planes and crtc, using
461 * existing drm_plane_index for planes which is well less than 31
462 * planes and bit 31 for crtc. This should be fine to cover all
463 * our platforms.
464 *
465 * intel_atomic_setup_scalers will setup available scalers to users
466 * requesting scalers. It will gracefully fail if request exceeds
467 * avilability.
468 */
469#define SKL_CRTC_INDEX 31
470 unsigned scaler_users;
471
472 /* scaler used by crtc for panel fitting purpose */
473 int scaler_id;
474};
475
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200476/* drm_mode->private_flags */
477#define I915_MODE_FLAG_INHERITED 1
478
Matt Roper4e0963c2015-09-24 15:53:15 -0700479struct intel_pipe_wm {
480 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100481 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700482 uint32_t linetime;
483 bool fbc_wm_enabled;
484 bool pipe_enabled;
485 bool sprites_enabled;
486 bool sprites_scaled;
487};
488
Lyudea62163e2016-10-04 14:28:20 -0400489struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700490 struct skl_wm_level wm[8];
491 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400492};
493
494struct skl_pipe_wm {
495 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700496 uint32_t linetime;
497};
498
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200499enum vlv_wm_level {
500 VLV_WM_LEVEL_PM2,
501 VLV_WM_LEVEL_PM5,
502 VLV_WM_LEVEL_DDR_DVFS,
503 NUM_VLV_WM_LEVELS,
504};
505
506struct vlv_wm_state {
507 struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
508 struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200509 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200510 bool cxsr;
511};
512
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200513struct vlv_fifo_state {
514 u16 plane[I915_MAX_PLANES];
515};
516
Matt Ropere8f1f022016-05-12 07:05:55 -0700517struct intel_crtc_wm_state {
518 union {
519 struct {
520 /*
521 * Intermediate watermarks; these can be
522 * programmed immediately since they satisfy
523 * both the current configuration we're
524 * switching away from and the new
525 * configuration we're switching to.
526 */
527 struct intel_pipe_wm intermediate;
528
529 /*
530 * Optimal watermarks, programmed post-vblank
531 * when this state is committed.
532 */
533 struct intel_pipe_wm optimal;
534 } ilk;
535
536 struct {
537 /* gen9+ only needs 1-step wm programming */
538 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400539 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700540 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200541
542 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200543 /* "raw" watermarks (not inverted) */
544 struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200545 /* intermediate watermarks (inverted) */
546 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200547 /* optimal watermarks (inverted) */
548 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200549 /* display FIFO split */
550 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200551 } vlv;
Matt Ropere8f1f022016-05-12 07:05:55 -0700552 };
553
554 /*
555 * Platforms with two-step watermark programming will need to
556 * update watermark programming post-vblank to switch from the
557 * safe intermediate watermarks to the optimal final
558 * watermarks.
559 */
560 bool need_postvbl_update;
561};
562
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200563struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200564 struct drm_crtc_state base;
565
Daniel Vetterbb760062013-06-06 14:55:52 +0200566 /**
567 * quirks - bitfield with hw state readout quirks
568 *
569 * For various reasons the hw state readout code might not be able to
570 * completely faithfully read out the current state. These cases are
571 * tracked with quirk flags so that fastboot and state checker can act
572 * accordingly.
573 */
Daniel Vetter99535992014-04-13 12:00:33 +0200574#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200575 unsigned long quirks;
576
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100577 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100578 bool update_pipe; /* can a fast modeset be performed? */
579 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200580 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100581 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200582 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200583
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300584 /* Pipe source size (ie. panel fitter input size)
585 * All planes will be positioned inside this space,
586 * and get clipped at the edges. */
587 int pipe_src_w, pipe_src_h;
588
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200589 /*
590 * Pipe pixel rate, adjusted for
591 * panel fitter/pipe scaler downscaling.
592 */
593 unsigned int pixel_rate;
594
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100595 /* Whether to set up the PCH/FDI. Note that we never allow sharing
596 * between pch encoders and cpu encoders. */
597 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100598
Jesse Barnese43823e2014-11-05 14:26:08 -0800599 /* Are we sending infoframes on the attached port */
600 bool has_infoframe;
601
Daniel Vetter3b117c82013-04-17 20:15:07 +0200602 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200603 * pipe on Haswell and later (where we have a special eDP transcoder)
604 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200605 enum transcoder cpu_transcoder;
606
Daniel Vetter50f3b012013-03-27 00:44:56 +0100607 /*
608 * Use reduced/limited/broadcast rbg range, compressing from the full
609 * range fed into the crtcs.
610 */
611 bool limited_color_range;
612
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300613 /* Bitmask of encoder types (enum intel_output_type)
614 * driven by the pipe.
615 */
616 unsigned int output_types;
617
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200618 /* Whether we should send NULL infoframes. Required for audio. */
619 bool has_hdmi_sink;
620
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200621 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
622 * has_dp_encoder is set. */
623 bool has_audio;
624
Daniel Vetterd8b32242013-04-25 17:54:44 +0200625 /*
626 * Enable dithering, used when the selected pipe bpp doesn't match the
627 * plane bpp.
628 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100629 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100630
Manasi Navare611032b2017-01-24 08:21:49 -0800631 /*
632 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
633 * compliance video pattern tests.
634 * Disable dither only if it is a compliance test request for
635 * 18bpp.
636 */
637 bool dither_force_disable;
638
Daniel Vetterf47709a2013-03-28 10:42:02 +0100639 /* Controls for the clock computation, to override various stages. */
640 bool clock_set;
641
Daniel Vetter09ede542013-04-30 14:01:45 +0200642 /* SDVO TV has a bunch of special case. To make multifunction encoders
643 * work correctly, we need to track this at runtime.*/
644 bool sdvo_tv_clock;
645
Daniel Vettere29c22c2013-02-21 00:00:16 +0100646 /*
647 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
648 * required. This is set in the 2nd loop of calling encoder's
649 * ->compute_config if the first pick doesn't work out.
650 */
651 bool bw_constrained;
652
Daniel Vetterf47709a2013-03-28 10:42:02 +0100653 /* Settings for the intel dpll used on pretty much everything but
654 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300655 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100656
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200657 /* Selected dpll when shared or NULL. */
658 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200659
Daniel Vetter66e985c2013-06-05 13:34:20 +0200660 /* Actual register state of the dpll, for shared dpll cross-checking. */
661 struct intel_dpll_hw_state dpll_hw_state;
662
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300663 /* DSI PLL registers */
664 struct {
665 u32 ctrl, div;
666 } dsi_pll;
667
Daniel Vetter965e0c42013-03-27 00:44:57 +0100668 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200669 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200670
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530671 /* m2_n2 for eDP downclock */
672 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700673 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530674
Daniel Vetterff9a6752013-06-01 17:16:21 +0200675 /*
676 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300677 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
678 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100679 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200680 int port_clock;
681
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100682 /* Used by SDVO (and if we ever fix it, HDMI). */
683 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700684
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300685 uint8_t lane_count;
686
Imre Deak95a7a2a2016-06-13 16:44:35 +0300687 /*
688 * Used by platforms having DP/HDMI PHY with programmable lane
689 * latency optimization.
690 */
691 uint8_t lane_lat_optim_mask;
692
Jesse Barnes2dd24552013-04-25 12:55:01 -0700693 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700694 struct {
695 u32 control;
696 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200697 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700698 } gmch_pfit;
699
700 /* Panel fitter placement and size for Ironlake+ */
701 struct {
702 u32 pos;
703 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100704 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200705 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700706 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100707
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100708 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100709 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100710 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300711
712 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300713
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200714 bool enable_fbc;
715
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300716 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000717
Dave Airlie0e32b392014-05-02 14:02:48 +1000718 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700719
720 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200721
722 /* w/a for waiting 2 vblanks during crtc enable */
723 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700724
725 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
726 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700727
Matt Ropere8f1f022016-05-12 07:05:55 -0700728 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000729
730 /* Gamma mode programmed on the pipe */
731 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200732
733 /* bitmask of visible planes (enum plane_id) */
734 u8 active_planes;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100735};
736
Jesse Barnes79e53942008-11-07 14:24:08 -0800737struct intel_crtc {
738 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700739 enum pipe pipe;
740 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200742 /*
743 * Whether the crtc and the connected output pipeline is active. Implies
744 * that crtc->enabled is set, i.e. the current mode configuration has
745 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200746 */
747 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700748 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200749 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200750 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200751 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200752 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100753
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000754 atomic_t unpin_work_count;
755
Daniel Vettere506a0c2012-07-05 12:17:29 +0200756 /* Display surface base address adjustement for pageflips. Note that on
757 * gen4+ this only adjusts up to a tile, offsets within a tile are
758 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200759 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300760 int adjusted_x;
761 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200762
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100763 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300764 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300765 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300766 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200768 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100769
Chris Wilson8af29b02016-09-09 14:11:47 +0100770 /* global reset count when the last flip was submitted */
771 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200772
Paulo Zanoni86642812013-04-12 17:57:57 -0300773 /* Access to these should be protected by dev_priv->irq_lock. */
774 bool cpu_fifo_underrun_disabled;
775 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300776
777 /* per-pipe watermark state */
778 struct {
779 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700780 union {
781 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200782 struct vlv_wm_state vlv;
Matt Roper4e0963c2015-09-24 15:53:15 -0700783 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300784 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800787
Jesse Barneseb120ef2015-09-15 14:19:32 -0700788 struct {
789 unsigned start_vbl_count;
790 ktime_t start_vbl_time;
791 int min_vbl, max_vbl;
792 int scanline_start;
793 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200794
Chandra Kondurube41e332015-04-07 15:28:36 -0700795 /* scalers available on this crtc */
796 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797};
798
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800799struct intel_plane {
800 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200801 u8 plane;
802 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800803 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100804 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800805 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300806 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300807
Matt Roper8e7d6882015-01-21 16:35:41 -0800808 /*
809 * NOTE: Do not place new plane state fields here (e.g., when adding
810 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100811 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800812 */
813
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800814 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100815 const struct intel_crtc_state *crtc_state,
816 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300817 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200818 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800819 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200820 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800821 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800822};
823
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300824struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100825 u16 fifo_size;
826 u16 max_wm;
827 u8 default_wm;
828 u8 guard_size;
829 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830};
831
832struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100833 bool is_desktop : 1;
834 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100835 u16 fsb_freq;
836 u16 mem_freq;
837 u16 display_sr;
838 u16 display_hpll_disable;
839 u16 cursor_sr;
840 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300841};
842
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200843#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800844#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200845#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800846#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100847#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800848#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800849#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800850#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700851#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800852
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300853struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300855 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300856 struct {
857 enum drm_dp_dual_mode_type type;
858 int max_tmds_clock;
859 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300860 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200861 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300862 bool has_hdmi_sink;
863 bool has_audio;
864 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200865 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530866 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530867 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300868 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100869 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100870 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200871 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300872 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200873 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100874 const struct intel_crtc_state *crtc_state,
875 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200876 bool (*infoframe_enabled)(struct drm_encoder *encoder,
877 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300878};
879
Dave Airlie0e32b392014-05-02 14:02:48 +1000880struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400881#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300882
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530883/*
884 * enum link_m_n_set:
885 * When platform provides two set of M_N registers for dp, we can
886 * program them and switch between them incase of DRRS.
887 * But When only one such register is provided, we have to program the
888 * required divider value on that registers itself based on the DRRS state.
889 *
890 * M1_N1 : Program dp_m_n on M1_N1 registers
891 * dp_m2_n2 on M2_N2 registers (If supported)
892 *
893 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
894 * M2_N2 registers are not supported
895 */
896
897enum link_m_n_set {
898 /* Sets the m1_n1 and m2_n2 */
899 M1_N1 = 0,
900 M2_N2
901};
902
Imre Deak7b3fc172016-10-25 16:12:39 +0300903struct intel_dp_desc {
904 u8 oui[3];
905 u8 device_id[6];
906 u8 hw_rev;
907 u8 sw_major_rev;
908 u8 sw_minor_rev;
909} __packed;
910
Manasi Navarec1617ab2016-12-09 16:22:50 -0800911struct intel_dp_compliance_data {
912 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800913 uint8_t video_pattern;
914 uint16_t hdisplay, vdisplay;
915 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800916};
917
918struct intel_dp_compliance {
919 unsigned long test_type;
920 struct intel_dp_compliance_data test_data;
921 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800922 int test_link_rate;
923 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800924};
925
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300926struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200927 i915_reg_t output_reg;
928 i915_reg_t aux_ch_ctl_reg;
929 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300930 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300931 int link_rate;
932 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530933 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300934 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300935 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530936 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700937 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800938 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300939 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300940 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200941 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300942 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300943 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400944 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100945 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200946 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
947 uint8_t num_sink_rates;
948 int sink_rates[DP_MAX_SUPPORTED_RATES];
Manasi Navaref4829842016-12-05 16:27:36 -0800949 /* Max lane count for the sink as per DPCD registers */
950 uint8_t max_sink_lane_count;
951 /* Max link BW for the sink as per DPCD registers */
952 int max_sink_link_bw;
Imre Deak7b3fc172016-10-25 16:12:39 +0300953 /* sink or branch descriptor */
954 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200956 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300957 uint8_t train_set[4];
958 int panel_power_up_delay;
959 int panel_power_down_delay;
960 int panel_power_cycle_delay;
961 int backlight_on_delay;
962 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300963 struct delayed_work panel_vdd_work;
964 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200965 unsigned long last_power_on;
966 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800967 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000968
Clint Taylor01527b32014-07-07 13:01:46 -0700969 struct notifier_block edp_notifier;
970
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300971 /*
972 * Pipe whose power sequencer is currently locked into
973 * this port. Only relevant on VLV/CHV.
974 */
975 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300976 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200977 * Pipe currently driving the port. Used for preventing
978 * the use of the PPS for any pipe currentrly driving
979 * external DP as that will mess things up on VLV.
980 */
981 enum pipe active_pipe;
982 /*
Imre Deak78597992016-06-16 16:37:20 +0300983 * Set if the sequencer may be reset due to a power transition,
984 * requiring a reinitialization. Only relevant on BXT.
985 */
986 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300987 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300988
Dave Airlie0e32b392014-05-02 14:02:48 +1000989 bool can_mst; /* this port supports mst */
990 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +0300991 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +1000992 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300993 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000994
Dave Airlie0e32b392014-05-02 14:02:48 +1000995 /* mst connector list */
996 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
997 struct drm_dp_mst_topology_mgr mst_mgr;
998
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000999 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001000 /*
1001 * This function returns the value we have to program the AUX_CTL
1002 * register with to kick off an AUX transaction.
1003 */
1004 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1005 bool has_aux_irq,
1006 int send_bytes,
1007 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001008
1009 /* This is called before a link training is starterd */
1010 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1011
Todd Previtec5d5ab72015-04-15 08:38:38 -07001012 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001013 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001014};
1015
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301016struct intel_lspcon {
1017 bool active;
1018 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301019};
1020
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001021struct intel_digital_port {
1022 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001023 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001024 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001025 struct intel_dp dp;
1026 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301027 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001028 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001029 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001030 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001031 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001032};
1033
Dave Airlie0e32b392014-05-02 14:02:48 +10001034struct intel_dp_mst_encoder {
1035 struct intel_encoder base;
1036 enum pipe pipe;
1037 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001038 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001039};
1040
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001041static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001042vlv_dport_to_channel(struct intel_digital_port *dport)
1043{
1044 switch (dport->port) {
1045 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001046 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001047 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001048 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001049 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001050 default:
1051 BUG();
1052 }
1053}
1054
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001055static inline enum dpio_phy
1056vlv_dport_to_phy(struct intel_digital_port *dport)
1057{
1058 switch (dport->port) {
1059 case PORT_B:
1060 case PORT_C:
1061 return DPIO_PHY0;
1062 case PORT_D:
1063 return DPIO_PHY1;
1064 default:
1065 BUG();
1066 }
1067}
1068
1069static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001070vlv_pipe_to_channel(enum pipe pipe)
1071{
1072 switch (pipe) {
1073 case PIPE_A:
1074 case PIPE_C:
1075 return DPIO_CH0;
1076 case PIPE_B:
1077 return DPIO_CH1;
1078 default:
1079 BUG();
1080 }
1081}
1082
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001083static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001084intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001085{
Chris Wilsonf875c152010-09-09 15:44:14 +01001086 return dev_priv->pipe_to_crtc_mapping[pipe];
1087}
1088
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001089static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001090intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001091{
Chris Wilson417ae142011-01-19 15:04:42 +00001092 return dev_priv->plane_to_crtc_mapping[plane];
1093}
1094
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001095struct intel_flip_work {
1096 struct work_struct unpin_work;
1097 struct work_struct mmio_work;
1098
Daniel Vetter5a21b662016-05-24 17:13:53 +02001099 struct drm_crtc *crtc;
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001100 struct i915_vma *old_vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001101 struct drm_framebuffer *old_fb;
1102 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001103 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001104 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001105 u32 flip_count;
1106 u32 gtt_offset;
1107 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001108 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001109 u32 flip_ready_vblank;
1110 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001111};
1112
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001113struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001114 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001115};
Daniel Vetterb9805142012-08-31 17:37:33 +02001116
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001117static inline struct intel_encoder *
1118intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001119{
1120 return to_intel_connector(connector)->encoder;
1121}
1122
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001123static inline struct intel_digital_port *
1124enc_to_dig_port(struct drm_encoder *encoder)
1125{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001126 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1127
1128 switch (intel_encoder->type) {
1129 case INTEL_OUTPUT_UNKNOWN:
1130 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1131 case INTEL_OUTPUT_DP:
1132 case INTEL_OUTPUT_EDP:
1133 case INTEL_OUTPUT_HDMI:
1134 return container_of(encoder, struct intel_digital_port,
1135 base.base);
1136 default:
1137 return NULL;
1138 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001139}
1140
Dave Airlie0e32b392014-05-02 14:02:48 +10001141static inline struct intel_dp_mst_encoder *
1142enc_to_mst(struct drm_encoder *encoder)
1143{
1144 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1145}
1146
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001147static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1148{
1149 return &enc_to_dig_port(encoder)->dp;
1150}
1151
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001152static inline struct intel_digital_port *
1153dp_to_dig_port(struct intel_dp *intel_dp)
1154{
1155 return container_of(intel_dp, struct intel_digital_port, dp);
1156}
1157
Imre Deakdd75f6d2016-11-21 21:15:05 +02001158static inline struct intel_lspcon *
1159dp_to_lspcon(struct intel_dp *intel_dp)
1160{
1161 return &dp_to_dig_port(intel_dp)->lspcon;
1162}
1163
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001164static inline struct intel_digital_port *
1165hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1166{
1167 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001168}
1169
Daniel Vetter47339cd2014-09-30 10:56:46 +02001170/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001171bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001172 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001173bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001174 enum transcoder pch_transcoder,
1175 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001176void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1177 enum pipe pipe);
1178void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1179 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001180void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1181void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001182
1183/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001184void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1185void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301186void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1187void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1188void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001189void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1190void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001191void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001192void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1193void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001194
1195static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1196 u32 mask)
1197{
1198 return mask & ~i915->rps.pm_intrmsk_mbz;
1199}
1200
Daniel Vetterb9632912014-09-30 10:56:44 +02001201void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1202void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001203static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1204{
1205 /*
1206 * We only use drm_irq_uninstall() at unload and VT switch, so
1207 * this is the only thing we need to check.
1208 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001209 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001210}
1211
Ville Syrjäläa225f072014-04-29 13:35:45 +03001212int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001213void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1214 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001215void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1216 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301217void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1218void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1219void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001220
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001221/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001222void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001223void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001224
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001225/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001226void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001227 struct intel_shared_dpll *pll);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001228void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1229 struct intel_crtc_state *old_crtc_state,
1230 struct drm_connector_state *old_conn_state);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001231void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001232void hsw_fdi_link_train(struct intel_crtc *crtc,
1233 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001234void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001235enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1236bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001237void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001238void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1239 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001240void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1241void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001242bool intel_ddi_pll_select(struct intel_crtc *crtc,
1243 struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001244void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001245void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001246bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001247bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1248 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001249void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001250 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001251
Dave Airlie44905a272014-05-02 13:36:43 +10001252void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001253void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001254 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001255void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1256 bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001257uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001258u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1259
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001260unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1261 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001262
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001263/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001264void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001265void intel_audio_codec_enable(struct intel_encoder *encoder,
1266 const struct intel_crtc_state *crtc_state,
1267 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001268void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001269void i915_audio_component_init(struct drm_i915_private *dev_priv);
1270void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301271void intel_audio_init(struct drm_i915_private *dev_priv);
1272void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001273
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001274/* intel_cdclk.c */
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001275void skl_init_cdclk(struct drm_i915_private *dev_priv);
1276void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1277void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1278void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001279void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1280void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1281void intel_update_cdclk(struct drm_i915_private *dev_priv);
1282void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001283bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1284 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001285void intel_set_cdclk(struct drm_i915_private *dev_priv,
1286 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001287
Daniel Vetterb680c372014-09-19 18:27:27 +02001288/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001289enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001290void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001291int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001292int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1293 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001294int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1295 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001296void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1297void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001298extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001299void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001300unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001301 const struct intel_plane_state *state,
1302 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001303void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001304 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001305unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001306bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001307void intel_mark_busy(struct drm_i915_private *dev_priv);
1308void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001309void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001310int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001311void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001312void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001313int intel_connector_init(struct intel_connector *);
1314struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001315bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001316void intel_connector_attach_encoder(struct intel_connector *connector,
1317 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001318struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1319 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001320enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001321int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1322 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001323enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1324 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001325static inline bool
1326intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1327 enum intel_output_type type)
1328{
1329 return crtc_state->output_types & (1 << type);
1330}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001331static inline bool
1332intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1333{
1334 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001335 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001336 (1 << INTEL_OUTPUT_DP_MST) |
1337 (1 << INTEL_OUTPUT_EDP));
1338}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001339static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001340intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001341{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001342 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001343}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001344static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001345intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001346{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001347 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001348
1349 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001350 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001351}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001352
1353u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1354
Paulo Zanoni87440422013-09-24 15:48:31 -03001355int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001356void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001357 struct intel_digital_port *dport,
1358 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001359bool intel_get_load_detect_pipe(struct drm_connector *connector,
1360 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001361 struct intel_load_detect_pipe *old,
1362 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001363void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001364 struct intel_load_detect_pipe *old,
1365 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001366struct i915_vma *
1367intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001368void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001369struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001370intel_framebuffer_create(struct drm_i915_gem_object *obj,
1371 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001372void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001373void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001374void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001375int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001376 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001377void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001378 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001379int intel_plane_atomic_get_property(struct drm_plane *plane,
1380 const struct drm_plane_state *state,
1381 struct drm_property *property,
1382 uint64_t *val);
1383int intel_plane_atomic_set_property(struct drm_plane *plane,
1384 struct drm_plane_state *state,
1385 struct drm_property *property,
1386 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001387int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1388 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001389
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001390void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe);
1392
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001393int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001394 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001395void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001396int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001397
Daniel Vetter716c2e52014-06-25 22:02:02 +03001398/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001399void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1400 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001401void assert_pll(struct drm_i915_private *dev_priv,
1402 enum pipe pipe, bool state);
1403#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1404#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001405void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1406#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1407#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001408void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1409 enum pipe pipe, bool state);
1410#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1411#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001412void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001413#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1414#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001415u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001416 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001417void intel_prepare_reset(struct drm_i915_private *dev_priv);
1418void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001419void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1420void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001421void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301422void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1423void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001424void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001425unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301426void skl_enable_dc6(struct drm_i915_private *dev_priv);
1427void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001428void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001429 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301430void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001431int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001432bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001433 struct dpll *best_clock);
1434int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001435
Ville Syrjälä525b9312016-10-31 22:37:02 +02001436bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001437void hsw_enable_ips(struct intel_crtc *crtc);
1438void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001439enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001440void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001441 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001442
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001443int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001444int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001445
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001446static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1447{
1448 return i915_ggtt_offset(state->vma);
1449}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001450
Ville Syrjälä2e881262017-03-17 23:17:56 +02001451u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1452 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001453u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1454 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001455int skl_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001456
Daniel Vettereb805622015-05-04 14:58:44 +02001457/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001458void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001459void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001460void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001461void intel_csr_ucode_suspend(struct drm_i915_private *);
1462void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001463
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001464/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001465bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1466 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001467bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1468 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001469void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001470 int link_rate, uint8_t lane_count,
1471 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001472int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1473 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001474void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001475void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1476void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001477void intel_dp_encoder_reset(struct drm_encoder *encoder);
1478void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001479void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001480int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001481bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001482 struct intel_crtc_state *pipe_config,
1483 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001484bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001485enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1486 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001487void intel_edp_backlight_on(struct intel_dp *intel_dp);
1488void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001489void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001490void intel_edp_panel_on(struct intel_dp *intel_dp);
1491void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001492void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1493void intel_dp_mst_suspend(struct drm_device *dev);
1494void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001495int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001496int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001497void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001498void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001499uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001500void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001501void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1502 struct intel_crtc_state *crtc_state);
1503void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1504 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001505void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1506 unsigned int frontbuffer_bits);
1507void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1508 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001509
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001510void
1511intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1512 uint8_t dp_train_pat);
1513void
1514intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1515void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1516uint8_t
1517intel_dp_voltage_max(struct intel_dp *intel_dp);
1518uint8_t
1519intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1520void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1521 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001522bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001523bool
1524intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1525
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001526static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1527{
1528 return ~((1 << lane_count) - 1) & 0xf;
1529}
1530
Imre Deak24e807e2016-10-24 19:33:28 +03001531bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001532bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1533 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001534bool intel_dp_read_desc(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001535int intel_dp_link_required(int pixel_clock, int bpp);
1536int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001537bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1538 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001539
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001540/* intel_dp_aux_backlight.c */
1541int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1542
Dave Airlie0e32b392014-05-02 14:02:48 +10001543/* intel_dp_mst.c */
1544int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1545void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001546/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001547void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001548
Jani Nikula90198352016-04-26 16:14:25 +03001549/* intel_dsi_dcs_backlight.c */
1550int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001551
1552/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001553void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001554/* intel_hotplug.c */
1555void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001556
1557
Daniel Vetter0632fef2013-10-08 17:44:49 +02001558/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001559#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001560extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001561extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001562extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001563extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001564extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1565extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001566#else
1567static inline int intel_fbdev_init(struct drm_device *dev)
1568{
1569 return 0;
1570}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001571
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001572static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001573{
1574}
1575
1576static inline void intel_fbdev_fini(struct drm_device *dev)
1577{
1578}
1579
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001580static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001581{
1582}
1583
Jani Nikulad9c409d2016-10-04 10:53:48 +03001584static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1585{
1586}
1587
Daniel Vetter0632fef2013-10-08 17:44:49 +02001588static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001589{
1590}
1591#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001592
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001593/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001594void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1595 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001596bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001597void intel_fbc_pre_update(struct intel_crtc *crtc,
1598 struct intel_crtc_state *crtc_state,
1599 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001600void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001601void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001602void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001603void intel_fbc_enable(struct intel_crtc *crtc,
1604 struct intel_crtc_state *crtc_state,
1605 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001606void intel_fbc_disable(struct intel_crtc *crtc);
1607void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001608void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1609 unsigned int frontbuffer_bits,
1610 enum fb_op_origin origin);
1611void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001612 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001613void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001614void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001615
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001616/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001617void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1618 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001619void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1620 struct intel_connector *intel_connector);
1621struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1622bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001623 struct intel_crtc_state *pipe_config,
1624 struct drm_connector_state *conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001625void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001626
1627
1628/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001629void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001630struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001631bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001632
1633
1634/* intel_modes.c */
1635int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001636 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001637int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001638void intel_attach_force_audio_property(struct drm_connector *connector);
1639void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001640void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001641
1642
1643/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001644void intel_setup_overlay(struct drm_i915_private *dev_priv);
1645void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001646int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001647int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1648 struct drm_file *file_priv);
1649int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1650 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001651void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001652
1653
1654/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001655int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301656 struct drm_display_mode *fixed_mode,
1657 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001658void intel_panel_fini(struct intel_panel *panel);
1659void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1660 struct drm_display_mode *adjusted_mode);
1661void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001662 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001663 int fitting_mode);
1664void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001665 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001666 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001667void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1668 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001669int intel_panel_setup_backlight(struct drm_connector *connector,
1670 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001671void intel_panel_enable_backlight(struct intel_connector *connector);
1672void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001673void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001674enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301675extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001676 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301677 struct drm_display_mode *fixed_mode,
1678 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001679
1680#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001681int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001682void intel_backlight_device_unregister(struct intel_connector *connector);
1683#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001684static int intel_backlight_device_register(struct intel_connector *connector)
1685{
1686 return 0;
1687}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001688static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1689{
1690}
1691#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001692
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001693
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001694/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001695void intel_psr_enable(struct intel_dp *intel_dp);
1696void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001697void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001698 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001699void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001700 unsigned frontbuffer_bits,
1701 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001702void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001703void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001704 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001705
Daniel Vetter9c065a72014-09-30 10:56:38 +02001706/* intel_runtime_pm.c */
1707int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001708void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001709void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1710void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001711void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001712void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1713void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001714void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001715const char *
1716intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001717
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001718bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1719 enum intel_display_power_domain domain);
1720bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1721 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001722void intel_display_power_get(struct drm_i915_private *dev_priv,
1723 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001724bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1725 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001726void intel_display_power_put(struct drm_i915_private *dev_priv,
1727 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001728
1729static inline void
1730assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1731{
1732 WARN_ONCE(dev_priv->pm.suspended,
1733 "Device suspended during HW access\n");
1734}
1735
1736static inline void
1737assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1738{
1739 assert_rpm_device_not_suspended(dev_priv);
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001740 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1741 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001742}
1743
Imre Deak1f814da2015-12-16 02:52:19 +02001744/**
1745 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1746 * @dev_priv: i915 device instance
1747 *
1748 * This function disable asserts that check if we hold an RPM wakelock
1749 * reference, while keeping the device-not-suspended checks still enabled.
1750 * It's meant to be used only in special circumstances where our rule about
1751 * the wakelock refcount wrt. the device power state doesn't hold. According
1752 * to this rule at any point where we access the HW or want to keep the HW in
1753 * an active state we must hold an RPM wakelock reference acquired via one of
1754 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1755 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1756 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1757 * users should avoid using this function.
1758 *
1759 * Any calls to this function must have a symmetric call to
1760 * enable_rpm_wakeref_asserts().
1761 */
1762static inline void
1763disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1764{
1765 atomic_inc(&dev_priv->pm.wakeref_count);
1766}
1767
1768/**
1769 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1770 * @dev_priv: i915 device instance
1771 *
1772 * This function re-enables the RPM assert checks after disabling them with
1773 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1774 * circumstances otherwise its use should be avoided.
1775 *
1776 * Any calls to this function must have a symmetric call to
1777 * disable_rpm_wakeref_asserts().
1778 */
1779static inline void
1780enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1781{
1782 atomic_dec(&dev_priv->pm.wakeref_count);
1783}
1784
Daniel Vetter9c065a72014-09-30 10:56:38 +02001785void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001786bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001787void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1788void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1789
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001790void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1791
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001792void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1793 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001794bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1795 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001796
1797
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001798/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001799void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001800void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001801int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001802void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001803void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001804void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001805void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001806void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1807void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001808void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001809void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001810void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1811void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1812void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1813void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1814void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001815void gen6_rps_busy(struct drm_i915_private *dev_priv);
1816void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001817void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001818void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001819 struct intel_rps_client *rps,
1820 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001821void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001822void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001823void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001824void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001825void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1826 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001827void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1828 struct skl_pipe_wm *out);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001829void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001830bool intel_can_enable_sagv(struct drm_atomic_state *state);
1831int intel_enable_sagv(struct drm_i915_private *dev_priv);
1832int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001833bool skl_wm_level_equals(const struct skl_wm_level *l1,
1834 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001835bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1836 const struct skl_ddb_entry *ddb,
1837 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001838bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001839int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1840static inline int intel_enable_rc6(void)
1841{
1842 return i915.enable_rc6;
1843}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001844
1845/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001846bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001847 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001848
1849
1850/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001851int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1852 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001853struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001854 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001855int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001857void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001858void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001859
1860/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001861void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001862
Matt Roperea2c67b2014-12-23 10:41:52 -08001863/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001864int intel_connector_atomic_get_property(struct drm_connector *connector,
1865 const struct drm_connector_state *state,
1866 struct drm_property *property,
1867 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001868struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1869void intel_crtc_destroy_state(struct drm_crtc *crtc,
1870 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001871struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1872void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001873
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001874static inline struct intel_crtc_state *
1875intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1876 struct intel_crtc *crtc)
1877{
1878 struct drm_crtc_state *crtc_state;
1879 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1880 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001881 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001882
1883 return to_intel_crtc_state(crtc_state);
1884}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001885
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301886static inline struct intel_crtc_state *
1887intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1888 struct intel_crtc *crtc)
1889{
1890 struct drm_crtc_state *crtc_state;
1891
1892 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1893
1894 if (crtc_state)
1895 return to_intel_crtc_state(crtc_state);
1896 else
1897 return NULL;
1898}
1899
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001900static inline struct intel_plane_state *
1901intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1902 struct intel_plane *plane)
1903{
1904 struct drm_plane_state *plane_state;
1905
1906 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1907
1908 return to_intel_plane_state(plane_state);
1909}
1910
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001911int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1912 struct intel_crtc *intel_crtc,
1913 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001914
1915/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001916struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001917struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1918void intel_plane_destroy_state(struct drm_plane *plane,
1919 struct drm_plane_state *state);
1920extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001921int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1922 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001923
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001924/* intel_color.c */
1925void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001926int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001927void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1928void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001929
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301930/* intel_lspcon.c */
1931bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301932void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02001933void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001934
1935/* intel_pipe_crc.c */
1936int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001937#ifdef CONFIG_DEBUG_FS
1938int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1939 size_t *values_cnt);
1940#else
1941#define intel_crtc_set_crc_source NULL
1942#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001943extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08001944#endif /* __INTEL_DRV_H__ */