Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 23 | * IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef __INTEL_DRV_H__ |
| 26 | #define __INTEL_DRV_H__ |
| 27 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 28 | #include <linux/async.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 29 | #include <linux/i2c.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 30 | #include <linux/hdmi.h> |
Ingo Molnar | e601757 | 2017-02-01 16:36:40 +0100 | [diff] [blame] | 31 | #include <linux/sched/clock.h> |
Chris Wilson | 16e4dd03 | 2019-01-14 14:21:10 +0000 | [diff] [blame] | 32 | #include <linux/stackdepot.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/i915_drm.h> |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 34 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_crtc_helper.h> |
Laurent Pinchart | 9338203 | 2016-11-28 20:51:09 +0200 | [diff] [blame] | 37 | #include <drm/drm_encoder.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/drm_fb_helper.h> |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 39 | #include <drm/drm_dp_dual_mode_helper.h> |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 40 | #include <drm/drm_dp_mst_helper.h> |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 41 | #include <drm/drm_rect.h> |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 42 | #include <drm/drm_atomic.h> |
Neil Armstrong | 9c22912 | 2018-07-04 17:08:17 +0200 | [diff] [blame] | 43 | #include <media/cec-notifier.h> |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 44 | |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 45 | struct drm_printer; |
| 46 | |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 47 | /** |
Sean Paul | 23fdbdd | 2018-01-08 14:55:36 -0500 | [diff] [blame] | 48 | * __wait_for - magic wait macro |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 49 | * |
Sean Paul | 23fdbdd | 2018-01-08 14:55:36 -0500 | [diff] [blame] | 50 | * Macro to help avoid open coding check/wait/timeout patterns. Note that it's |
| 51 | * important that we check the condition again after having timed out, since the |
| 52 | * timeout could be due to preemption or similar and we've never had a chance to |
| 53 | * check the condition before the timeout. |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 54 | */ |
Sean Paul | 23fdbdd | 2018-01-08 14:55:36 -0500 | [diff] [blame] | 55 | #define __wait_for(OP, COND, US, Wmin, Wmax) ({ \ |
Mika Kuoppala | 3085982 | 2018-04-23 14:37:53 +0300 | [diff] [blame] | 56 | const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \ |
Chris Wilson | a54b187 | 2017-11-24 13:00:30 +0000 | [diff] [blame] | 57 | long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \ |
Dave Gordon | b0876af | 2016-09-14 13:10:33 +0100 | [diff] [blame] | 58 | int ret__; \ |
Chris Wilson | 290b20a | 2017-11-14 21:56:55 +0000 | [diff] [blame] | 59 | might_sleep(); \ |
Dave Gordon | b0876af | 2016-09-14 13:10:33 +0100 | [diff] [blame] | 60 | for (;;) { \ |
Mika Kuoppala | 3085982 | 2018-04-23 14:37:53 +0300 | [diff] [blame] | 61 | const bool expired__ = ktime_after(ktime_get_raw(), end__); \ |
Sean Paul | 23fdbdd | 2018-01-08 14:55:36 -0500 | [diff] [blame] | 62 | OP; \ |
Mika Kuoppala | 1c3c1dc | 2018-04-23 14:37:54 +0300 | [diff] [blame] | 63 | /* Guarantee COND check prior to timeout */ \ |
| 64 | barrier(); \ |
Dave Gordon | b0876af | 2016-09-14 13:10:33 +0100 | [diff] [blame] | 65 | if (COND) { \ |
| 66 | ret__ = 0; \ |
| 67 | break; \ |
| 68 | } \ |
| 69 | if (expired__) { \ |
| 70 | ret__ = -ETIMEDOUT; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 71 | break; \ |
| 72 | } \ |
Chris Wilson | a54b187 | 2017-11-24 13:00:30 +0000 | [diff] [blame] | 73 | usleep_range(wait__, wait__ * 2); \ |
| 74 | if (wait__ < (Wmax)) \ |
| 75 | wait__ <<= 1; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 76 | } \ |
| 77 | ret__; \ |
| 78 | }) |
| 79 | |
Sean Paul | 23fdbdd | 2018-01-08 14:55:36 -0500 | [diff] [blame] | 80 | #define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \ |
| 81 | (Wmax)) |
| 82 | #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000) |
Tvrtko Ursulin | 3f17762 | 2016-03-03 14:36:41 +0000 | [diff] [blame] | 83 | |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 84 | /* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */ |
| 85 | #if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT) |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 86 | # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic()) |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 87 | #else |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 88 | # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0) |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 89 | #endif |
| 90 | |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 91 | #define _wait_for_atomic(COND, US, ATOMIC) \ |
| 92 | ({ \ |
| 93 | int cpu, ret, timeout = (US) * 1000; \ |
| 94 | u64 base; \ |
| 95 | _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 96 | if (!(ATOMIC)) { \ |
| 97 | preempt_disable(); \ |
| 98 | cpu = smp_processor_id(); \ |
| 99 | } \ |
| 100 | base = local_clock(); \ |
| 101 | for (;;) { \ |
| 102 | u64 now = local_clock(); \ |
| 103 | if (!(ATOMIC)) \ |
| 104 | preempt_enable(); \ |
Mika Kuoppala | 1c3c1dc | 2018-04-23 14:37:54 +0300 | [diff] [blame] | 105 | /* Guarantee COND check prior to timeout */ \ |
| 106 | barrier(); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 107 | if (COND) { \ |
| 108 | ret = 0; \ |
| 109 | break; \ |
| 110 | } \ |
| 111 | if (now - base >= timeout) { \ |
| 112 | ret = -ETIMEDOUT; \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 113 | break; \ |
| 114 | } \ |
| 115 | cpu_relax(); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 116 | if (!(ATOMIC)) { \ |
| 117 | preempt_disable(); \ |
| 118 | if (unlikely(cpu != smp_processor_id())) { \ |
| 119 | timeout -= now - base; \ |
| 120 | cpu = smp_processor_id(); \ |
| 121 | base = local_clock(); \ |
| 122 | } \ |
| 123 | } \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 124 | } \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 125 | ret; \ |
| 126 | }) |
| 127 | |
| 128 | #define wait_for_us(COND, US) \ |
| 129 | ({ \ |
| 130 | int ret__; \ |
| 131 | BUILD_BUG_ON(!__builtin_constant_p(US)); \ |
| 132 | if ((US) > 10) \ |
Chris Wilson | a54b187 | 2017-11-24 13:00:30 +0000 | [diff] [blame] | 133 | ret__ = _wait_for((COND), (US), 10, 10); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 134 | else \ |
| 135 | ret__ = _wait_for_atomic((COND), (US), 0); \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 136 | ret__; \ |
| 137 | }) |
| 138 | |
Tvrtko Ursulin | 939cf46 | 2017-04-18 11:52:11 +0100 | [diff] [blame] | 139 | #define wait_for_atomic_us(COND, US) \ |
| 140 | ({ \ |
| 141 | BUILD_BUG_ON(!__builtin_constant_p(US)); \ |
| 142 | BUILD_BUG_ON((US) > 50000); \ |
| 143 | _wait_for_atomic((COND), (US), 1); \ |
| 144 | }) |
| 145 | |
| 146 | #define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000) |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 147 | |
Jani Nikula | 49938ac | 2014-01-10 17:10:20 +0200 | [diff] [blame] | 148 | #define KHz(x) (1000 * (x)) |
| 149 | #define MHz(x) KHz(1000 * (x)) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 150 | |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 151 | #define KBps(x) (1000 * (x)) |
| 152 | #define MBps(x) KBps(1000 * (x)) |
| 153 | #define GBps(x) ((u64)1000 * MBps((x))) |
| 154 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 155 | /* |
| 156 | * Display related stuff |
| 157 | */ |
| 158 | |
| 159 | /* store information about an Ixxx DVO */ |
| 160 | /* The i830->i865 use multiple DVOs with multiple i2cs */ |
| 161 | /* the i915, i945 have a single sDVO i2c bus - which is different */ |
| 162 | #define MAX_OUTPUTS 6 |
| 163 | /* maximum connectors per crtcs in the mode set */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 164 | |
| 165 | #define INTEL_I2C_BUS_DVO 1 |
| 166 | #define INTEL_I2C_BUS_SDVO 2 |
| 167 | |
| 168 | /* these are outputs from the chip - integrated only |
| 169 | external chips are via DVO or SDVO output */ |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 170 | enum intel_output_type { |
| 171 | INTEL_OUTPUT_UNUSED = 0, |
| 172 | INTEL_OUTPUT_ANALOG = 1, |
| 173 | INTEL_OUTPUT_DVO = 2, |
| 174 | INTEL_OUTPUT_SDVO = 3, |
| 175 | INTEL_OUTPUT_LVDS = 4, |
| 176 | INTEL_OUTPUT_TVOUT = 5, |
| 177 | INTEL_OUTPUT_HDMI = 6, |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 178 | INTEL_OUTPUT_DP = 7, |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 179 | INTEL_OUTPUT_EDP = 8, |
| 180 | INTEL_OUTPUT_DSI = 9, |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 181 | INTEL_OUTPUT_DDI = 10, |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 182 | INTEL_OUTPUT_DP_MST = 11, |
| 183 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 184 | |
| 185 | #define INTEL_DVO_CHIP_NONE 0 |
| 186 | #define INTEL_DVO_CHIP_LVDS 1 |
| 187 | #define INTEL_DVO_CHIP_TMDS 2 |
| 188 | #define INTEL_DVO_CHIP_TVOUT 4 |
| 189 | |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 190 | #define INTEL_DSI_VIDEO_MODE 0 |
| 191 | #define INTEL_DSI_COMMAND_MODE 1 |
Jani Nikula | 72ffa33 | 2013-08-27 15:12:17 +0300 | [diff] [blame] | 192 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 193 | struct intel_framebuffer { |
| 194 | struct drm_framebuffer base; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 195 | struct intel_rotation_info rot_info; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 196 | |
| 197 | /* for each plane in the normal GTT view */ |
| 198 | struct { |
| 199 | unsigned int x, y; |
| 200 | } normal[2]; |
| 201 | /* for each plane in the rotated GTT view */ |
| 202 | struct { |
| 203 | unsigned int x, y; |
| 204 | unsigned int pitch; /* pixels */ |
| 205 | } rotated[2]; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 206 | }; |
| 207 | |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 208 | struct intel_fbdev { |
| 209 | struct drm_fb_helper helper; |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 210 | struct intel_framebuffer *fb; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 211 | struct i915_vma *vma; |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 212 | unsigned long vma_flags; |
Chris Wilson | 43cee31 | 2016-06-21 09:16:54 +0100 | [diff] [blame] | 213 | async_cookie_t cookie; |
Jesse Barnes | d978ef1 | 2014-03-07 08:57:51 -0800 | [diff] [blame] | 214 | int preferred_bpp; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 215 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 216 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 217 | struct intel_encoder { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 218 | struct drm_encoder base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 219 | |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 220 | enum intel_output_type type; |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 221 | enum port port; |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 222 | unsigned int cloneable; |
Ville Syrjälä | dba14b2 | 2018-01-17 21:21:46 +0200 | [diff] [blame] | 223 | bool (*hotplug)(struct intel_encoder *encoder, |
| 224 | struct intel_connector *connector); |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 225 | enum intel_output_type (*compute_output_type)(struct intel_encoder *, |
| 226 | struct intel_crtc_state *, |
| 227 | struct drm_connector_state *); |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 228 | bool (*compute_config)(struct intel_encoder *, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 229 | struct intel_crtc_state *, |
| 230 | struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 231 | void (*pre_pll_enable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 232 | const struct intel_crtc_state *, |
| 233 | const struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 234 | void (*pre_enable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 235 | const struct intel_crtc_state *, |
| 236 | const struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 237 | void (*enable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 238 | const struct intel_crtc_state *, |
| 239 | const struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 240 | void (*disable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 241 | const struct intel_crtc_state *, |
| 242 | const struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 243 | void (*post_disable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 244 | const struct intel_crtc_state *, |
| 245 | const struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 246 | void (*post_pll_disable)(struct intel_encoder *, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 247 | const struct intel_crtc_state *, |
| 248 | const struct drm_connector_state *); |
Hans de Goede | 608ed4a | 2018-12-20 14:21:18 +0100 | [diff] [blame] | 249 | void (*update_pipe)(struct intel_encoder *, |
| 250 | const struct intel_crtc_state *, |
| 251 | const struct drm_connector_state *); |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 252 | /* Read out the current hw state of this connector, returning true if |
| 253 | * the encoder is active. If the encoder is enabled it also set the pipe |
| 254 | * it is connected to in the pipe parameter. */ |
| 255 | bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 256 | /* Reconstructs the equivalent mode flags for the current hardware |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 257 | * state. This must be called _after_ display->get_pipe_config has |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 258 | * pre-filled the pipe config. Note that intel_encoder->base.crtc must |
| 259 | * be set correctly before calling this function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 260 | void (*get_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 261 | struct intel_crtc_state *pipe_config); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 262 | /* Returns a mask of power domains that need to be referenced as part |
| 263 | * of the hardware state readout code. */ |
Imre Deak | 5252805 | 2018-06-21 21:44:49 +0300 | [diff] [blame] | 264 | u64 (*get_power_domains)(struct intel_encoder *encoder, |
| 265 | struct intel_crtc_state *crtc_state); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 266 | /* |
| 267 | * Called during system suspend after all pending requests for the |
| 268 | * encoder are flushed (for example for DP AUX transactions) and |
| 269 | * device interrupts are disabled. |
| 270 | */ |
| 271 | void (*suspend)(struct intel_encoder *); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 272 | int crtc_mask; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 273 | enum hpd_pin hpd_pin; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 274 | enum intel_display_power_domain power_domain; |
Pandiyan, Dhinakaran | f1a3ace | 2016-09-19 18:24:40 -0700 | [diff] [blame] | 275 | /* for communication with audio component; protected by av_mutex */ |
| 276 | const struct drm_connector *audio_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 277 | }; |
| 278 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 279 | struct intel_panel { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 280 | struct drm_display_mode *fixed_mode; |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 281 | struct drm_display_mode *downclock_mode; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 282 | |
| 283 | /* backlight */ |
| 284 | struct { |
Jani Nikula | c91c9f3 | 2013-11-08 16:48:55 +0200 | [diff] [blame] | 285 | bool present; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 286 | u32 level; |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 287 | u32 min; |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 288 | u32 max; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 289 | bool enabled; |
Jani Nikula | 636baeb | 2013-11-08 16:49:02 +0200 | [diff] [blame] | 290 | bool combination_mode; /* gen 2/4 only */ |
| 291 | bool active_low_pwm; |
Jani Nikula | 32b421e | 2016-09-19 13:35:25 +0300 | [diff] [blame] | 292 | bool alternate_pwm_increment; /* lpt+ */ |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 293 | |
| 294 | /* PWM chip */ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 295 | bool util_pin_active_low; /* bxt+ */ |
| 296 | u8 controller; /* bxt+ only */ |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 297 | struct pwm_device *pwm; |
| 298 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 299 | struct backlight_device *device; |
Jani Nikula | ab656bb | 2014-08-13 12:10:12 +0300 | [diff] [blame] | 300 | |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 301 | /* Connector and platform specific backlight functions */ |
| 302 | int (*setup)(struct intel_connector *connector, enum pipe pipe); |
| 303 | uint32_t (*get)(struct intel_connector *connector); |
Maarten Lankhorst | 7d025e0 | 2017-06-12 12:21:15 +0200 | [diff] [blame] | 304 | void (*set)(const struct drm_connector_state *conn_state, uint32_t level); |
| 305 | void (*disable)(const struct drm_connector_state *conn_state); |
| 306 | void (*enable)(const struct intel_crtc_state *crtc_state, |
| 307 | const struct drm_connector_state *conn_state); |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 308 | uint32_t (*hz_to_pwm)(struct intel_connector *connector, |
| 309 | uint32_t hz); |
| 310 | void (*power)(struct intel_connector *, bool enable); |
| 311 | } backlight; |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 312 | }; |
| 313 | |
Ville Syrjälä | b6ca3ee | 2018-07-05 19:43:53 +0300 | [diff] [blame] | 314 | struct intel_digital_port; |
| 315 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 316 | /* |
| 317 | * This structure serves as a translation layer between the generic HDCP code |
| 318 | * and the bus-specific code. What that means is that HDCP over HDMI differs |
| 319 | * from HDCP over DP, so to account for these differences, we need to |
| 320 | * communicate with the receiver through this shim. |
| 321 | * |
| 322 | * For completeness, the 2 buses differ in the following ways: |
| 323 | * - DP AUX vs. DDC |
| 324 | * HDCP registers on the receiver are set via DP AUX for DP, and |
| 325 | * they are set via DDC for HDMI. |
| 326 | * - Receiver register offsets |
| 327 | * The offsets of the registers are different for DP vs. HDMI |
| 328 | * - Receiver register masks/offsets |
| 329 | * For instance, the ready bit for the KSV fifo is in a different |
| 330 | * place on DP vs HDMI |
| 331 | * - Receiver register names |
| 332 | * Seriously. In the DP spec, the 16-bit register containing |
| 333 | * downstream information is called BINFO, on HDMI it's called |
| 334 | * BSTATUS. To confuse matters further, DP has a BSTATUS register |
| 335 | * with a completely different definition. |
| 336 | * - KSV FIFO |
| 337 | * On HDMI, the ksv fifo is read all at once, whereas on DP it must |
| 338 | * be read 3 keys at a time |
| 339 | * - Aksv output |
| 340 | * Since Aksv is hidden in hardware, there's different procedures |
| 341 | * to send it over DP AUX vs DDC |
| 342 | */ |
| 343 | struct intel_hdcp_shim { |
| 344 | /* Outputs the transmitter's An and Aksv values to the receiver. */ |
| 345 | int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an); |
| 346 | |
| 347 | /* Reads the receiver's key selection vector */ |
| 348 | int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv); |
| 349 | |
| 350 | /* |
| 351 | * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The |
| 352 | * definitions are the same in the respective specs, but the names are |
| 353 | * different. Call it BSTATUS since that's the name the HDMI spec |
| 354 | * uses and it was there first. |
| 355 | */ |
| 356 | int (*read_bstatus)(struct intel_digital_port *intel_dig_port, |
| 357 | u8 *bstatus); |
| 358 | |
| 359 | /* Determines whether a repeater is present downstream */ |
| 360 | int (*repeater_present)(struct intel_digital_port *intel_dig_port, |
| 361 | bool *repeater_present); |
| 362 | |
| 363 | /* Reads the receiver's Ri' value */ |
| 364 | int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri); |
| 365 | |
| 366 | /* Determines if the receiver's KSV FIFO is ready for consumption */ |
| 367 | int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port, |
| 368 | bool *ksv_ready); |
| 369 | |
| 370 | /* Reads the ksv fifo for num_downstream devices */ |
| 371 | int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port, |
| 372 | int num_downstream, u8 *ksv_fifo); |
| 373 | |
| 374 | /* Reads a 32-bit part of V' from the receiver */ |
| 375 | int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port, |
| 376 | int i, u32 *part); |
| 377 | |
| 378 | /* Enables HDCP signalling on the port */ |
| 379 | int (*toggle_signalling)(struct intel_digital_port *intel_dig_port, |
| 380 | bool enable); |
| 381 | |
| 382 | /* Ensures the link is still protected */ |
| 383 | bool (*check_link)(struct intel_digital_port *intel_dig_port); |
Ramalingam C | 791a98d | 2018-02-03 03:39:08 +0530 | [diff] [blame] | 384 | |
| 385 | /* Detects panel's hdcp capability. This is optional for HDMI. */ |
| 386 | int (*hdcp_capable)(struct intel_digital_port *intel_dig_port, |
| 387 | bool *hdcp_capable); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 388 | }; |
| 389 | |
Ramalingam C | d3dacc7 | 2018-10-29 15:15:46 +0530 | [diff] [blame] | 390 | struct intel_hdcp { |
| 391 | const struct intel_hdcp_shim *shim; |
| 392 | /* Mutex for hdcp state of the connector */ |
| 393 | struct mutex mutex; |
| 394 | u64 value; |
| 395 | struct delayed_work check_work; |
| 396 | struct work_struct prop_work; |
| 397 | }; |
| 398 | |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 399 | struct intel_connector { |
| 400 | struct drm_connector base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 401 | /* |
| 402 | * The fixed encoder this connector is connected to. |
| 403 | */ |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 404 | struct intel_encoder *encoder; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 405 | |
Jani Nikula | 8e1b56a | 2016-11-16 13:29:56 +0200 | [diff] [blame] | 406 | /* ACPI device id for ACPI and driver cooperation */ |
| 407 | u32 acpi_device_id; |
| 408 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 409 | /* Reads out the current hw, returning true if the connector is enabled |
| 410 | * and active (i.e. dpms ON state). */ |
| 411 | bool (*get_hw_state)(struct intel_connector *); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 412 | |
| 413 | /* Panel info for eDP and LVDS */ |
| 414 | struct intel_panel panel; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 415 | |
| 416 | /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */ |
| 417 | struct edid *edid; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 418 | struct edid *detect_edid; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 419 | |
| 420 | /* since POLL and HPD connectors may use the same HPD line keep the native |
| 421 | state of connector->polled in case hotplug storm detection changes it */ |
| 422 | u8 polled; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 423 | |
| 424 | void *port; /* store this opaque as its illegal to dereference it */ |
| 425 | |
| 426 | struct intel_dp *mst_port; |
Manasi Navare | 9301397 | 2017-04-06 16:44:19 +0300 | [diff] [blame] | 427 | |
| 428 | /* Work struct to schedule a uevent on link train failure */ |
| 429 | struct work_struct modeset_retry_work; |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 430 | |
Ramalingam C | d3dacc7 | 2018-10-29 15:15:46 +0530 | [diff] [blame] | 431 | struct intel_hdcp hdcp; |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 432 | }; |
| 433 | |
Maarten Lankhorst | 11c1a9e | 2017-05-01 15:37:57 +0200 | [diff] [blame] | 434 | struct intel_digital_connector_state { |
| 435 | struct drm_connector_state base; |
| 436 | |
| 437 | enum hdmi_force_audio force_audio; |
| 438 | int broadcast_rgb; |
| 439 | }; |
| 440 | |
| 441 | #define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base) |
| 442 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 443 | struct dpll { |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 444 | /* given values */ |
| 445 | int n; |
| 446 | int m1, m2; |
| 447 | int p1, p2; |
| 448 | /* derived values */ |
| 449 | int dot; |
| 450 | int vco; |
| 451 | int m; |
| 452 | int p; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 453 | }; |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 454 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 455 | struct intel_atomic_state { |
| 456 | struct drm_atomic_state base; |
| 457 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 458 | struct { |
| 459 | /* |
| 460 | * Logical state of cdclk (used for all scaling, watermark, |
| 461 | * etc. calculations and checks). This is computed as if all |
| 462 | * enabled crtcs were active. |
| 463 | */ |
| 464 | struct intel_cdclk_state logical; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 465 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 466 | /* |
| 467 | * Actual state of cdclk, can be different from the logical |
| 468 | * state only when all crtc's are DPMS off. |
| 469 | */ |
| 470 | struct intel_cdclk_state actual; |
| 471 | } cdclk; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 472 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 473 | bool dpll_set, modeset; |
| 474 | |
Matt Roper | 8b4a7d0 | 2016-05-12 07:06:00 -0700 | [diff] [blame] | 475 | /* |
| 476 | * Does this transaction change the pipes that are active? This mask |
| 477 | * tracks which CRTC's have changed their active state at the end of |
| 478 | * the transaction (not counting the temporary disable during modesets). |
| 479 | * This mask should only be non-zero when intel_state->modeset is true, |
| 480 | * but the converse is not necessarily true; simply changing a mode may |
| 481 | * not flip the final active status of any CRTC's |
| 482 | */ |
| 483 | unsigned int active_pipe_changes; |
| 484 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 485 | unsigned int active_crtcs; |
Ville Syrjälä | d305e06 | 2017-08-30 21:57:03 +0300 | [diff] [blame] | 486 | /* minimum acceptable cdclk for each pipe */ |
| 487 | int min_cdclk[I915_MAX_PIPES]; |
Ville Syrjälä | 53e9bf5 | 2017-10-24 12:52:14 +0300 | [diff] [blame] | 488 | /* minimum acceptable voltage level for each pipe */ |
| 489 | u8 min_voltage_level[I915_MAX_PIPES]; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 490 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 491 | struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS]; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 492 | |
| 493 | /* |
| 494 | * Current watermarks can't be trusted during hardware readout, so |
| 495 | * don't bother calculating intermediate watermarks. |
| 496 | */ |
| 497 | bool skip_intermediate_wm; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 498 | |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 499 | bool rps_interactive; |
| 500 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 501 | /* Gen9+ only */ |
Mahesh Kumar | 60f8e87 | 2018-04-09 09:11:00 +0530 | [diff] [blame] | 502 | struct skl_ddb_values wm_results; |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 503 | |
| 504 | struct i915_sw_fence commit_ready; |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 505 | |
| 506 | struct llist_node freed; |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 507 | }; |
| 508 | |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 509 | struct intel_plane_state { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 510 | struct drm_plane_state base; |
Ville Syrjälä | f5929c5 | 2018-09-07 18:24:06 +0300 | [diff] [blame] | 511 | struct i915_ggtt_view view; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 512 | struct i915_vma *vma; |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 513 | unsigned long flags; |
| 514 | #define PLANE_HAS_FENCE BIT(0) |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 515 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 516 | struct { |
| 517 | u32 offset; |
Ville Syrjälä | df79cf4 | 2018-09-11 18:01:39 +0300 | [diff] [blame] | 518 | /* |
| 519 | * Plane stride in: |
| 520 | * bytes for 0/180 degree rotation |
| 521 | * pixels for 90/270 degree rotation |
| 522 | */ |
| 523 | u32 stride; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 524 | int x, y; |
Ville Syrjälä | c11ada0 | 2018-09-07 18:24:04 +0300 | [diff] [blame] | 525 | } color_plane[2]; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 526 | |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 527 | /* plane control register */ |
| 528 | u32 ctl; |
| 529 | |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 530 | /* plane color control register */ |
| 531 | u32 color_ctl; |
| 532 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 533 | /* |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 534 | * scaler_id |
| 535 | * = -1 : not using a scaler |
| 536 | * >= 0 : using a scalers |
| 537 | * |
| 538 | * plane requiring a scaler: |
| 539 | * - During check_plane, its bit is set in |
| 540 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 541 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 542 | * - scaler_id indicates the scaler it got assigned. |
| 543 | * |
| 544 | * plane doesn't require a scaler: |
| 545 | * - this can happen when scaling is no more required or plane simply |
| 546 | * got disabled. |
| 547 | * - During check_plane, corresponding bit is reset in |
| 548 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 549 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 550 | */ |
| 551 | int scaler_id; |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 552 | |
Maarten Lankhorst | 1ab554b | 2018-10-22 15:51:52 +0200 | [diff] [blame] | 553 | /* |
| 554 | * linked_plane: |
| 555 | * |
| 556 | * ICL planar formats require 2 planes that are updated as pairs. |
| 557 | * This member is used to make sure the other plane is also updated |
| 558 | * when required, and for update_slave() to find the correct |
| 559 | * plane_state to pass as argument. |
| 560 | */ |
| 561 | struct intel_plane *linked_plane; |
| 562 | |
| 563 | /* |
| 564 | * slave: |
| 565 | * If set don't update use the linked plane's state for updating |
| 566 | * this plane during atomic commit with the update_slave() callback. |
| 567 | * |
| 568 | * It's also used by the watermark code to ignore wm calculations on |
| 569 | * this plane. They're calculated by the linked plane's wm code. |
| 570 | */ |
| 571 | u32 slave; |
| 572 | |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 573 | struct drm_intel_sprite_colorkey ckey; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 574 | }; |
| 575 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 576 | struct intel_initial_plane_config { |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 577 | struct intel_framebuffer *fb; |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 578 | unsigned int tiling; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 579 | int size; |
| 580 | u32 base; |
Ville Syrjälä | f43348a | 2018-11-20 15:54:50 +0200 | [diff] [blame] | 581 | u8 rotation; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 582 | }; |
| 583 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 584 | #define SKL_MIN_SRC_W 8 |
| 585 | #define SKL_MAX_SRC_W 4096 |
| 586 | #define SKL_MIN_SRC_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 587 | #define SKL_MAX_SRC_H 4096 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 588 | #define SKL_MIN_DST_W 8 |
| 589 | #define SKL_MAX_DST_W 4096 |
| 590 | #define SKL_MIN_DST_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 591 | #define SKL_MAX_DST_H 4096 |
Nabendu Maiti | 323301a | 2018-03-23 10:24:18 -0700 | [diff] [blame] | 592 | #define ICL_MAX_SRC_W 5120 |
| 593 | #define ICL_MAX_SRC_H 4096 |
| 594 | #define ICL_MAX_DST_W 5120 |
| 595 | #define ICL_MAX_DST_H 4096 |
Chandra Konduru | 77224cd | 2018-04-09 09:11:13 +0530 | [diff] [blame] | 596 | #define SKL_MIN_YUV_420_SRC_W 16 |
| 597 | #define SKL_MIN_YUV_420_SRC_H 16 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 598 | |
| 599 | struct intel_scaler { |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 600 | int in_use; |
| 601 | uint32_t mode; |
| 602 | }; |
| 603 | |
| 604 | struct intel_crtc_scaler_state { |
| 605 | #define SKL_NUM_SCALERS 2 |
| 606 | struct intel_scaler scalers[SKL_NUM_SCALERS]; |
| 607 | |
| 608 | /* |
| 609 | * scaler_users: keeps track of users requesting scalers on this crtc. |
| 610 | * |
| 611 | * If a bit is set, a user is using a scaler. |
| 612 | * Here user can be a plane or crtc as defined below: |
| 613 | * bits 0-30 - plane (bit position is index from drm_plane_index) |
| 614 | * bit 31 - crtc |
| 615 | * |
| 616 | * Instead of creating a new index to cover planes and crtc, using |
| 617 | * existing drm_plane_index for planes which is well less than 31 |
| 618 | * planes and bit 31 for crtc. This should be fine to cover all |
| 619 | * our platforms. |
| 620 | * |
| 621 | * intel_atomic_setup_scalers will setup available scalers to users |
| 622 | * requesting scalers. It will gracefully fail if request exceeds |
| 623 | * avilability. |
| 624 | */ |
| 625 | #define SKL_CRTC_INDEX 31 |
| 626 | unsigned scaler_users; |
| 627 | |
| 628 | /* scaler used by crtc for panel fitting purpose */ |
| 629 | int scaler_id; |
| 630 | }; |
| 631 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 632 | /* drm_mode->private_flags */ |
| 633 | #define I915_MODE_FLAG_INHERITED 1 |
Uma Shankar | aec0246 | 2017-09-25 19:26:01 +0530 | [diff] [blame] | 634 | /* Flag to get scanline using frame time stamps */ |
| 635 | #define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1) |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 636 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 637 | struct intel_pipe_wm { |
| 638 | struct intel_wm_level wm[5]; |
| 639 | uint32_t linetime; |
| 640 | bool fbc_wm_enabled; |
| 641 | bool pipe_enabled; |
| 642 | bool sprites_enabled; |
| 643 | bool sprites_scaled; |
| 644 | }; |
| 645 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 646 | struct skl_plane_wm { |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 647 | struct skl_wm_level wm[8]; |
Mahesh Kumar | 942aa2d | 2018-04-09 09:11:04 +0530 | [diff] [blame] | 648 | struct skl_wm_level uv_wm[8]; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 649 | struct skl_wm_level trans_wm; |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 650 | bool is_planar; |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 651 | }; |
| 652 | |
| 653 | struct skl_pipe_wm { |
| 654 | struct skl_plane_wm planes[I915_MAX_PLANES]; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 655 | uint32_t linetime; |
| 656 | }; |
| 657 | |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 658 | enum vlv_wm_level { |
| 659 | VLV_WM_LEVEL_PM2, |
| 660 | VLV_WM_LEVEL_PM5, |
| 661 | VLV_WM_LEVEL_DDR_DVFS, |
| 662 | NUM_VLV_WM_LEVELS, |
| 663 | }; |
| 664 | |
| 665 | struct vlv_wm_state { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 666 | struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS]; |
| 667 | struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS]; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 668 | uint8_t num_levels; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 669 | bool cxsr; |
| 670 | }; |
| 671 | |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 672 | struct vlv_fifo_state { |
| 673 | u16 plane[I915_MAX_PLANES]; |
| 674 | }; |
| 675 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 676 | enum g4x_wm_level { |
| 677 | G4X_WM_LEVEL_NORMAL, |
| 678 | G4X_WM_LEVEL_SR, |
| 679 | G4X_WM_LEVEL_HPLL, |
| 680 | NUM_G4X_WM_LEVELS, |
| 681 | }; |
| 682 | |
| 683 | struct g4x_wm_state { |
| 684 | struct g4x_pipe_wm wm; |
| 685 | struct g4x_sr_wm sr; |
| 686 | struct g4x_sr_wm hpll; |
| 687 | bool cxsr; |
| 688 | bool hpll_en; |
| 689 | bool fbc_en; |
| 690 | }; |
| 691 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 692 | struct intel_crtc_wm_state { |
| 693 | union { |
| 694 | struct { |
| 695 | /* |
| 696 | * Intermediate watermarks; these can be |
| 697 | * programmed immediately since they satisfy |
| 698 | * both the current configuration we're |
| 699 | * switching away from and the new |
| 700 | * configuration we're switching to. |
| 701 | */ |
| 702 | struct intel_pipe_wm intermediate; |
| 703 | |
| 704 | /* |
| 705 | * Optimal watermarks, programmed post-vblank |
| 706 | * when this state is committed. |
| 707 | */ |
| 708 | struct intel_pipe_wm optimal; |
| 709 | } ilk; |
| 710 | |
| 711 | struct { |
| 712 | /* gen9+ only needs 1-step wm programming */ |
| 713 | struct skl_pipe_wm optimal; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 714 | struct skl_ddb_entry ddb; |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 715 | struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES]; |
| 716 | struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES]; |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 717 | } skl; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 718 | |
| 719 | struct { |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 720 | /* "raw" watermarks (not inverted) */ |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 721 | struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS]; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 722 | /* intermediate watermarks (inverted) */ |
| 723 | struct vlv_wm_state intermediate; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 724 | /* optimal watermarks (inverted) */ |
| 725 | struct vlv_wm_state optimal; |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 726 | /* display FIFO split */ |
| 727 | struct vlv_fifo_state fifo_state; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 728 | } vlv; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 729 | |
| 730 | struct { |
| 731 | /* "raw" watermarks */ |
| 732 | struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS]; |
| 733 | /* intermediate watermarks */ |
| 734 | struct g4x_wm_state intermediate; |
| 735 | /* optimal watermarks */ |
| 736 | struct g4x_wm_state optimal; |
| 737 | } g4x; |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 738 | }; |
| 739 | |
| 740 | /* |
| 741 | * Platforms with two-step watermark programming will need to |
| 742 | * update watermark programming post-vblank to switch from the |
| 743 | * safe intermediate watermarks to the optimal final |
| 744 | * watermarks. |
| 745 | */ |
| 746 | bool need_postvbl_update; |
| 747 | }; |
| 748 | |
Shashank Sharma | d9facae | 2018-10-12 11:53:07 +0530 | [diff] [blame] | 749 | enum intel_output_format { |
| 750 | INTEL_OUTPUT_FORMAT_INVALID, |
| 751 | INTEL_OUTPUT_FORMAT_RGB, |
Shashank Sharma | 33b7f3e | 2018-10-12 11:53:08 +0530 | [diff] [blame] | 752 | INTEL_OUTPUT_FORMAT_YCBCR420, |
Shashank Sharma | 8c79f84 | 2018-10-12 11:53:09 +0530 | [diff] [blame] | 753 | INTEL_OUTPUT_FORMAT_YCBCR444, |
Shashank Sharma | d9facae | 2018-10-12 11:53:07 +0530 | [diff] [blame] | 754 | }; |
| 755 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 756 | struct intel_crtc_state { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 757 | struct drm_crtc_state base; |
| 758 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 759 | /** |
| 760 | * quirks - bitfield with hw state readout quirks |
| 761 | * |
| 762 | * For various reasons the hw state readout code might not be able to |
| 763 | * completely faithfully read out the current state. These cases are |
| 764 | * tracked with quirk flags so that fastboot and state checker can act |
| 765 | * accordingly. |
| 766 | */ |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 767 | #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */ |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 768 | unsigned long quirks; |
| 769 | |
Maarten Lankhorst | cd202f6 | 2016-03-09 10:35:44 +0100 | [diff] [blame] | 770 | unsigned fb_bits; /* framebuffers to flip */ |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 771 | bool update_pipe; /* can a fast modeset be performed? */ |
| 772 | bool disable_cxsr; |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 773 | bool update_wm_pre, update_wm_post; /* watermarks are updated */ |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 774 | bool fb_changed; /* fb on any of the planes is changed */ |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 775 | bool fifo_changed; /* FIFO split is changed */ |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 776 | |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 777 | /* Pipe source size (ie. panel fitter input size) |
| 778 | * All planes will be positioned inside this space, |
| 779 | * and get clipped at the edges. */ |
| 780 | int pipe_src_w, pipe_src_h; |
| 781 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 782 | /* |
| 783 | * Pipe pixel rate, adjusted for |
| 784 | * panel fitter/pipe scaler downscaling. |
| 785 | */ |
| 786 | unsigned int pixel_rate; |
| 787 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 788 | /* Whether to set up the PCH/FDI. Note that we never allow sharing |
| 789 | * between pch encoders and cpu encoders. */ |
| 790 | bool has_pch_encoder; |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 791 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 792 | /* Are we sending infoframes on the attached port */ |
| 793 | bool has_infoframe; |
| 794 | |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 795 | /* CPU Transcoder for the pipe. Currently this can only differ from the |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 796 | * pipe on Haswell and later (where we have a special eDP transcoder) |
| 797 | * and Broxton (where we have special DSI transcoders). */ |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 798 | enum transcoder cpu_transcoder; |
| 799 | |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 800 | /* |
| 801 | * Use reduced/limited/broadcast rbg range, compressing from the full |
| 802 | * range fed into the crtcs. |
| 803 | */ |
| 804 | bool limited_color_range; |
| 805 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 806 | /* Bitmask of encoder types (enum intel_output_type) |
| 807 | * driven by the pipe. |
| 808 | */ |
| 809 | unsigned int output_types; |
| 810 | |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 811 | /* Whether we should send NULL infoframes. Required for audio. */ |
| 812 | bool has_hdmi_sink; |
| 813 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 814 | /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or |
| 815 | * has_dp_encoder is set. */ |
| 816 | bool has_audio; |
| 817 | |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 818 | /* |
| 819 | * Enable dithering, used when the selected pipe bpp doesn't match the |
| 820 | * plane bpp. |
| 821 | */ |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 822 | bool dither; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 823 | |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 824 | /* |
| 825 | * Dither gets enabled for 18bpp which causes CRC mismatch errors for |
| 826 | * compliance video pattern tests. |
| 827 | * Disable dither only if it is a compliance test request for |
| 828 | * 18bpp. |
| 829 | */ |
| 830 | bool dither_force_disable; |
| 831 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 832 | /* Controls for the clock computation, to override various stages. */ |
| 833 | bool clock_set; |
| 834 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 835 | /* SDVO TV has a bunch of special case. To make multifunction encoders |
| 836 | * work correctly, we need to track this at runtime.*/ |
| 837 | bool sdvo_tv_clock; |
| 838 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 839 | /* |
| 840 | * crtc bandwidth limit, don't increase pipe bpp or clock if not really |
| 841 | * required. This is set in the 2nd loop of calling encoder's |
| 842 | * ->compute_config if the first pick doesn't work out. |
| 843 | */ |
| 844 | bool bw_constrained; |
| 845 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 846 | /* Settings for the intel dpll used on pretty much everything but |
| 847 | * haswell. */ |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 848 | struct dpll dpll; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 849 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 850 | /* Selected dpll when shared or NULL. */ |
| 851 | struct intel_shared_dpll *shared_dpll; |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 852 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 853 | /* Actual register state of the dpll, for shared dpll cross-checking. */ |
| 854 | struct intel_dpll_hw_state dpll_hw_state; |
| 855 | |
Ville Syrjälä | 47eacba | 2016-04-12 22:14:35 +0300 | [diff] [blame] | 856 | /* DSI PLL registers */ |
| 857 | struct { |
| 858 | u32 ctrl, div; |
| 859 | } dsi_pll; |
| 860 | |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 861 | int pipe_bpp; |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 862 | struct intel_link_m_n dp_m_n; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 863 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 864 | /* m2_n2 for eDP downclock */ |
| 865 | struct intel_link_m_n dp_m2_n2; |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 866 | bool has_drrs; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 867 | |
Ville Syrjälä | 4d90f2d | 2017-10-12 16:02:01 +0300 | [diff] [blame] | 868 | bool has_psr; |
| 869 | bool has_psr2; |
| 870 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 871 | /* |
| 872 | * Frequence the dpll for the port should run at. Differs from the |
Ville Syrjälä | 3c52f4e | 2013-09-06 23:28:59 +0300 | [diff] [blame] | 873 | * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also |
| 874 | * already multiplied by pixel_multiplier. |
Daniel Vetter | df92b1e | 2013-03-28 10:41:58 +0100 | [diff] [blame] | 875 | */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 876 | int port_clock; |
| 877 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 878 | /* Used by SDVO (and if we ever fix it, HDMI). */ |
| 879 | unsigned pixel_multiplier; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 880 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 881 | uint8_t lane_count; |
| 882 | |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 883 | /* |
| 884 | * Used by platforms having DP/HDMI PHY with programmable lane |
| 885 | * latency optimization. |
| 886 | */ |
| 887 | uint8_t lane_lat_optim_mask; |
| 888 | |
Ville Syrjälä | 53e9bf5 | 2017-10-24 12:52:14 +0300 | [diff] [blame] | 889 | /* minimum acceptable voltage level */ |
| 890 | u8 min_voltage_level; |
| 891 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 892 | /* Panel fitter controls for gen2-gen4 + VLV */ |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 893 | struct { |
| 894 | u32 control; |
| 895 | u32 pgm_ratios; |
Daniel Vetter | 68fc874 | 2013-04-25 22:52:16 +0200 | [diff] [blame] | 896 | u32 lvds_border_bits; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 897 | } gmch_pfit; |
| 898 | |
| 899 | /* Panel fitter placement and size for Ironlake+ */ |
| 900 | struct { |
| 901 | u32 pos; |
| 902 | u32 size; |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 903 | bool enabled; |
Daniel Vetter | fabf6e5 | 2014-05-29 14:10:22 +0200 | [diff] [blame] | 904 | bool force_thru; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 905 | } pch_pfit; |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 906 | |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 907 | /* FDI configuration, only valid if has_pch_encoder is set. */ |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 908 | int fdi_lanes; |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 909 | struct intel_link_m_n fdi_m_n; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 910 | |
| 911 | bool ips_enabled; |
Ville Syrjälä | 6e64462 | 2017-08-17 17:55:09 +0300 | [diff] [blame] | 912 | bool ips_force_disable; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 913 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 914 | bool enable_fbc; |
| 915 | |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 916 | bool double_wide; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 917 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 918 | int pbn; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 919 | |
| 920 | struct intel_crtc_scaler_state scaler_state; |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 921 | |
| 922 | /* w/a for waiting 2 vblanks during crtc enable */ |
| 923 | enum pipe hsw_workaround_pipe; |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 924 | |
| 925 | /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */ |
| 926 | bool disable_lp_wm; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 927 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 928 | struct intel_crtc_wm_state wm; |
Lionel Landwerlin | 05dc698 | 2016-03-16 10:57:15 +0000 | [diff] [blame] | 929 | |
| 930 | /* Gamma mode programmed on the pipe */ |
| 931 | uint32_t gamma_mode; |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 932 | |
| 933 | /* bitmask of visible planes (enum plane_id) */ |
| 934 | u8 active_planes; |
Maarten Lankhorst | 8e02115 | 2018-05-12 03:03:12 +0530 | [diff] [blame] | 935 | u8 nv12_planes; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 936 | |
Ville Syrjälä | afbd8a7 | 2018-11-27 18:37:42 +0200 | [diff] [blame] | 937 | /* bitmask of planes that will be updated during the commit */ |
| 938 | u8 update_planes; |
| 939 | |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 940 | /* HDMI scrambling status */ |
| 941 | bool hdmi_scrambling; |
| 942 | |
| 943 | /* HDMI High TMDS char rate ratio */ |
| 944 | bool hdmi_high_tmds_clock_ratio; |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 945 | |
Shashank Sharma | d9facae | 2018-10-12 11:53:07 +0530 | [diff] [blame] | 946 | /* Output format RGB/YCBCR etc */ |
| 947 | enum intel_output_format output_format; |
Shashank Sharma | 668b6c1 | 2018-10-12 11:53:14 +0530 | [diff] [blame] | 948 | |
| 949 | /* Output down scaling is done in LSPCON device */ |
| 950 | bool lspcon_downsampling; |
Manasi Navare | 7b610f1 | 2018-11-28 12:26:12 -0800 | [diff] [blame] | 951 | |
| 952 | /* Display Stream compression state */ |
| 953 | struct { |
| 954 | bool compression_enable; |
| 955 | bool dsc_split; |
| 956 | u16 compressed_bpp; |
| 957 | u8 slice_count; |
| 958 | } dsc_params; |
| 959 | struct drm_dsc_config dp_dsc_cfg; |
Anusha Srivatsa | 240999c | 2018-11-28 12:26:25 -0800 | [diff] [blame] | 960 | |
| 961 | /* Forward Error correction State */ |
| 962 | bool fec_enable; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 963 | }; |
| 964 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 965 | struct intel_crtc { |
| 966 | struct drm_crtc base; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 967 | enum pipe pipe; |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 968 | /* |
| 969 | * Whether the crtc and the connected output pipeline is active. Implies |
| 970 | * that crtc->enabled is set, i.e. the current mode configuration has |
| 971 | * some outputs connected to this crtc. |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 972 | */ |
| 973 | bool active; |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 974 | u8 plane_ids_mask; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 975 | unsigned long long enabled_power_domains; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 976 | struct intel_overlay *overlay; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 977 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 978 | struct intel_crtc_state *config; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 979 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 980 | /* global reset count when the last flip was submitted */ |
| 981 | unsigned int reset_count; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 982 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 983 | /* Access to these should be protected by dev_priv->irq_lock. */ |
| 984 | bool cpu_fifo_underrun_disabled; |
| 985 | bool pch_fifo_underrun_disabled; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 986 | |
| 987 | /* per-pipe watermark state */ |
| 988 | struct { |
| 989 | /* watermarks currently being used */ |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 990 | union { |
| 991 | struct intel_pipe_wm ilk; |
Ville Syrjälä | 7eb4941 | 2017-03-02 19:14:53 +0200 | [diff] [blame] | 992 | struct vlv_wm_state vlv; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 993 | struct g4x_wm_state g4x; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 994 | } active; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 995 | } wm; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 996 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 997 | int scanline_offset; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 998 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 999 | struct { |
| 1000 | unsigned start_vbl_count; |
| 1001 | ktime_t start_vbl_time; |
| 1002 | int min_vbl, max_vbl; |
| 1003 | int scanline_start; |
| 1004 | } debug; |
Maarten Lankhorst | 85a62bf | 2015-09-01 12:15:33 +0200 | [diff] [blame] | 1005 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 1006 | /* scalers available on this crtc */ |
| 1007 | int num_scalers; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1008 | }; |
| 1009 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1010 | struct intel_plane { |
| 1011 | struct drm_plane base; |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 1012 | enum i9xx_plane_id i9xx_plane; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 1013 | enum plane_id id; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1014 | enum pipe pipe; |
Ville Syrjälä | cf1805e | 2018-02-21 19:31:01 +0200 | [diff] [blame] | 1015 | bool has_fbc; |
Ville Syrjälä | a38189c | 2018-05-18 19:21:59 +0300 | [diff] [blame] | 1016 | bool has_ccs; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 1017 | uint32_t frontbuffer_bit; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 1018 | |
Ville Syrjälä | cd5dcbf | 2017-03-27 21:55:35 +0300 | [diff] [blame] | 1019 | struct { |
| 1020 | u32 base, cntl, size; |
| 1021 | } cursor; |
| 1022 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1023 | /* |
| 1024 | * NOTE: Do not place new plane state fields here (e.g., when adding |
| 1025 | * new plane properties). New runtime state should now be placed in |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 1026 | * the intel_plane_state structure and accessed via plane_state. |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1027 | */ |
| 1028 | |
Ville Syrjälä | ddd5713 | 2018-09-07 18:24:02 +0300 | [diff] [blame] | 1029 | unsigned int (*max_stride)(struct intel_plane *plane, |
| 1030 | u32 pixel_format, u64 modifier, |
| 1031 | unsigned int rotation); |
Ville Syrjälä | 282dbf9 | 2017-03-27 21:55:33 +0300 | [diff] [blame] | 1032 | void (*update_plane)(struct intel_plane *plane, |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 1033 | const struct intel_crtc_state *crtc_state, |
| 1034 | const struct intel_plane_state *plane_state); |
Maarten Lankhorst | 1ab554b | 2018-10-22 15:51:52 +0200 | [diff] [blame] | 1035 | void (*update_slave)(struct intel_plane *plane, |
| 1036 | const struct intel_crtc_state *crtc_state, |
| 1037 | const struct intel_plane_state *plane_state); |
Ville Syrjälä | 282dbf9 | 2017-03-27 21:55:33 +0300 | [diff] [blame] | 1038 | void (*disable_plane)(struct intel_plane *plane, |
Ville Syrjälä | 0dd14be | 2018-11-14 23:07:20 +0200 | [diff] [blame] | 1039 | const struct intel_crtc_state *crtc_state); |
Ville Syrjälä | eade6c8 | 2018-01-30 22:38:03 +0200 | [diff] [blame] | 1040 | bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe); |
Ville Syrjälä | eb0f504 | 2018-08-28 17:27:06 +0300 | [diff] [blame] | 1041 | int (*check_plane)(struct intel_crtc_state *crtc_state, |
| 1042 | struct intel_plane_state *plane_state); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1043 | }; |
| 1044 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1045 | struct intel_watermark_params { |
Tvrtko Ursulin | ae9400c | 2016-10-13 11:09:25 +0100 | [diff] [blame] | 1046 | u16 fifo_size; |
| 1047 | u16 max_wm; |
| 1048 | u8 default_wm; |
| 1049 | u8 guard_size; |
| 1050 | u8 cacheline_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1051 | }; |
| 1052 | |
| 1053 | struct cxsr_latency { |
Tvrtko Ursulin | c13fb77 | 2016-10-14 14:55:02 +0100 | [diff] [blame] | 1054 | bool is_desktop : 1; |
| 1055 | bool is_ddr3 : 1; |
Tvrtko Ursulin | 44a655c | 2016-10-13 11:09:23 +0100 | [diff] [blame] | 1056 | u16 fsb_freq; |
| 1057 | u16 mem_freq; |
| 1058 | u16 display_sr; |
| 1059 | u16 display_hpll_disable; |
| 1060 | u16 cursor_sr; |
| 1061 | u16 cursor_hpll_disable; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1062 | }; |
| 1063 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 1064 | #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1065 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1066 | #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base) |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 1067 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1068 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1069 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1070 | #define to_intel_plane(x) container_of(x, struct intel_plane, base) |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1071 | #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base) |
Daniel Stone | a268bcd | 2018-05-18 15:30:08 +0100 | [diff] [blame] | 1072 | #define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1073 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 1074 | struct intel_hdmi { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1075 | i915_reg_t hdmi_reg; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 1076 | int ddc_bus; |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1077 | struct { |
| 1078 | enum drm_dp_dual_mode_type type; |
| 1079 | int max_tmds_clock; |
| 1080 | } dp_dual_mode; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 1081 | bool has_hdmi_sink; |
| 1082 | bool has_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1083 | bool rgb_quant_range_selectable; |
Shashank Sharma | d8b4c43 | 2015-09-04 18:56:11 +0530 | [diff] [blame] | 1084 | struct intel_connector *attached_connector; |
Neil Armstrong | 9c22912 | 2018-07-04 17:08:17 +0200 | [diff] [blame] | 1085 | struct cec_notifier *cec_notifier; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 1086 | }; |
| 1087 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1088 | struct intel_dp_mst_encoder; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 1089 | #define DP_MAX_DOWNSTREAM_PORTS 0x10 |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1090 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 1091 | /* |
| 1092 | * enum link_m_n_set: |
| 1093 | * When platform provides two set of M_N registers for dp, we can |
| 1094 | * program them and switch between them incase of DRRS. |
| 1095 | * But When only one such register is provided, we have to program the |
| 1096 | * required divider value on that registers itself based on the DRRS state. |
| 1097 | * |
| 1098 | * M1_N1 : Program dp_m_n on M1_N1 registers |
| 1099 | * dp_m2_n2 on M2_N2 registers (If supported) |
| 1100 | * |
| 1101 | * M2_N2 : Program dp_m2_n2 on M1_N1 registers |
| 1102 | * M2_N2 registers are not supported |
| 1103 | */ |
| 1104 | |
| 1105 | enum link_m_n_set { |
| 1106 | /* Sets the m1_n1 and m2_n2 */ |
| 1107 | M1_N1 = 0, |
| 1108 | M2_N2 |
| 1109 | }; |
| 1110 | |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 1111 | struct intel_dp_compliance_data { |
| 1112 | unsigned long edid; |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 1113 | uint8_t video_pattern; |
| 1114 | uint16_t hdisplay, vdisplay; |
| 1115 | uint8_t bpc; |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 1116 | }; |
| 1117 | |
| 1118 | struct intel_dp_compliance { |
| 1119 | unsigned long test_type; |
| 1120 | struct intel_dp_compliance_data test_data; |
| 1121 | bool test_active; |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 1122 | int test_link_rate; |
| 1123 | u8 test_lane_count; |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 1124 | }; |
| 1125 | |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1126 | struct intel_dp { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1127 | i915_reg_t output_reg; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1128 | uint32_t DP; |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1129 | int link_rate; |
| 1130 | uint8_t lane_count; |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 1131 | uint8_t sink_count; |
Ville Syrjälä | 64ee2fd | 2016-07-28 17:50:39 +0300 | [diff] [blame] | 1132 | bool link_mst; |
Ville Syrjälä | edb2e53 | 2018-01-17 21:21:49 +0200 | [diff] [blame] | 1133 | bool link_trained; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1134 | bool has_audio; |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 1135 | bool reset_link_params; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1136 | uint8_t dpcd[DP_RECEIVER_CAP_SIZE]; |
Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 1137 | uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE]; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 1138 | uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; |
Yetunde Adebisi | 86ee27b | 2016-04-05 15:10:51 +0100 | [diff] [blame] | 1139 | uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE]; |
Manasi Navare | 93ac092 | 2018-10-30 17:19:19 -0700 | [diff] [blame] | 1140 | u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]; |
Anusha Srivatsa | 08cadae | 2018-11-01 21:14:54 -0700 | [diff] [blame] | 1141 | u8 fec_capable; |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 1142 | /* source rates */ |
| 1143 | int num_source_rates; |
| 1144 | const int *source_rates; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 1145 | /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */ |
| 1146 | int num_sink_rates; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1147 | int sink_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 1148 | bool use_rate_select; |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1149 | /* intersection of source and sink rates */ |
| 1150 | int num_common_rates; |
| 1151 | int common_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 1152 | /* Max lane count for the current link */ |
| 1153 | int max_link_lane_count; |
| 1154 | /* Max rate for the current link */ |
| 1155 | int max_link_rate; |
Imre Deak | 7b3fc17 | 2016-10-25 16:12:39 +0300 | [diff] [blame] | 1156 | /* sink or branch descriptor */ |
Jani Nikula | 84c3675 | 2017-05-18 14:10:23 +0300 | [diff] [blame] | 1157 | struct drm_dp_desc desc; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1158 | struct drm_dp_aux aux; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1159 | uint8_t train_set[4]; |
| 1160 | int panel_power_up_delay; |
| 1161 | int panel_power_down_delay; |
| 1162 | int panel_power_cycle_delay; |
| 1163 | int backlight_on_delay; |
| 1164 | int backlight_off_delay; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1165 | struct delayed_work panel_vdd_work; |
| 1166 | bool want_panel_vdd; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1167 | unsigned long last_power_on; |
| 1168 | unsigned long last_backlight_off; |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 1169 | ktime_t panel_power_off_time; |
Dave Airlie | 5d42f82 | 2014-08-05 09:04:59 +1000 | [diff] [blame] | 1170 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 1171 | struct notifier_block edp_notifier; |
| 1172 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 1173 | /* |
| 1174 | * Pipe whose power sequencer is currently locked into |
| 1175 | * this port. Only relevant on VLV/CHV. |
| 1176 | */ |
| 1177 | enum pipe pps_pipe; |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1178 | /* |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 1179 | * Pipe currently driving the port. Used for preventing |
| 1180 | * the use of the PPS for any pipe currentrly driving |
| 1181 | * external DP as that will mess things up on VLV. |
| 1182 | */ |
| 1183 | enum pipe active_pipe; |
| 1184 | /* |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1185 | * Set if the sequencer may be reset due to a power transition, |
| 1186 | * requiring a reinitialization. Only relevant on BXT. |
| 1187 | */ |
| 1188 | bool pps_reset; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 1189 | struct edp_power_seq pps_delays; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 1190 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1191 | bool can_mst; /* this port supports mst */ |
| 1192 | bool is_mst; |
Ville Syrjälä | 19e0b4c | 2016-08-05 19:05:42 +0300 | [diff] [blame] | 1193 | int active_mst_links; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1194 | /* connector directly attached - won't be use for modeset in mst world */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1195 | struct intel_connector *attached_connector; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 1196 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1197 | /* mst connector list */ |
| 1198 | struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES]; |
| 1199 | struct drm_dp_mst_topology_mgr mst_mgr; |
| 1200 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 1201 | uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index); |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 1202 | /* |
| 1203 | * This function returns the value we have to program the AUX_CTL |
| 1204 | * register with to kick off an AUX transaction. |
| 1205 | */ |
| 1206 | uint32_t (*get_aux_send_ctl)(struct intel_dp *dp, |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 1207 | int send_bytes, |
| 1208 | uint32_t aux_clock_divider); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1209 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame] | 1210 | i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp); |
| 1211 | i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index); |
| 1212 | |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1213 | /* This is called before a link training is starterd */ |
| 1214 | void (*prepare_link_retrain)(struct intel_dp *intel_dp); |
| 1215 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 1216 | /* Displayport compliance testing */ |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 1217 | struct intel_dp_compliance compliance; |
Manasi Navare | e845f09 | 2018-12-05 16:54:07 -0800 | [diff] [blame] | 1218 | |
| 1219 | /* Display stream compression testing */ |
| 1220 | bool force_dsc_en; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1221 | }; |
| 1222 | |
Shashank Sharma | 96e3559 | 2018-10-12 11:53:10 +0530 | [diff] [blame] | 1223 | enum lspcon_vendor { |
| 1224 | LSPCON_VENDOR_MCA, |
| 1225 | LSPCON_VENDOR_PARADE |
| 1226 | }; |
| 1227 | |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1228 | struct intel_lspcon { |
| 1229 | bool active; |
| 1230 | enum drm_lspcon_mode mode; |
Shashank Sharma | 96e3559 | 2018-10-12 11:53:10 +0530 | [diff] [blame] | 1231 | enum lspcon_vendor vendor; |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1232 | }; |
| 1233 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1234 | struct intel_digital_port { |
| 1235 | struct intel_encoder base; |
Stéphane Marchesin | bcf53de | 2013-07-12 13:54:41 -0700 | [diff] [blame] | 1236 | u32 saved_port_bits; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1237 | struct intel_dp dp; |
| 1238 | struct intel_hdmi hdmi; |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1239 | struct intel_lspcon lspcon; |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1240 | enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1241 | bool release_cl2_override; |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 1242 | uint8_t max_lanes; |
Imre Deak | 563d22a | 2018-11-01 16:04:21 +0200 | [diff] [blame] | 1243 | /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */ |
| 1244 | enum aux_ch aux_ch; |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 1245 | enum intel_display_power_domain ddi_io_power_domain; |
Imre Deak | f6bff60 | 2018-12-14 20:27:02 +0200 | [diff] [blame] | 1246 | bool tc_legacy_port:1; |
Paulo Zanoni | 6075546 | 2018-07-24 17:28:10 -0700 | [diff] [blame] | 1247 | enum tc_port_type tc_type; |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1248 | |
Ville Syrjälä | 790ea70 | 2018-09-20 21:51:36 +0300 | [diff] [blame] | 1249 | void (*write_infoframe)(struct intel_encoder *encoder, |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1250 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 1251 | unsigned int type, |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1252 | const void *frame, ssize_t len); |
Ville Syrjälä | 790ea70 | 2018-09-20 21:51:36 +0300 | [diff] [blame] | 1253 | void (*set_infoframes)(struct intel_encoder *encoder, |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1254 | bool enable, |
| 1255 | const struct intel_crtc_state *crtc_state, |
| 1256 | const struct drm_connector_state *conn_state); |
Ville Syrjälä | 790ea70 | 2018-09-20 21:51:36 +0300 | [diff] [blame] | 1257 | bool (*infoframe_enabled)(struct intel_encoder *encoder, |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1258 | const struct intel_crtc_state *pipe_config); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1259 | }; |
| 1260 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1261 | struct intel_dp_mst_encoder { |
| 1262 | struct intel_encoder base; |
| 1263 | enum pipe pipe; |
| 1264 | struct intel_digital_port *primary; |
Dave Airlie | 0552f76 | 2016-03-09 11:14:38 +1000 | [diff] [blame] | 1265 | struct intel_connector *connector; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1266 | }; |
| 1267 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 1268 | static inline enum dpio_channel |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1269 | vlv_dport_to_channel(struct intel_digital_port *dport) |
| 1270 | { |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 1271 | switch (dport->base.port) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1272 | case PORT_B: |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1273 | case PORT_D: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1274 | return DPIO_CH0; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1275 | case PORT_C: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1276 | return DPIO_CH1; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1277 | default: |
| 1278 | BUG(); |
| 1279 | } |
| 1280 | } |
| 1281 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 1282 | static inline enum dpio_phy |
| 1283 | vlv_dport_to_phy(struct intel_digital_port *dport) |
| 1284 | { |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 1285 | switch (dport->base.port) { |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 1286 | case PORT_B: |
| 1287 | case PORT_C: |
| 1288 | return DPIO_PHY0; |
| 1289 | case PORT_D: |
| 1290 | return DPIO_PHY1; |
| 1291 | default: |
| 1292 | BUG(); |
| 1293 | } |
| 1294 | } |
| 1295 | |
| 1296 | static inline enum dpio_channel |
Chon Ming Lee | eb69b0e | 2014-04-09 13:28:16 +0300 | [diff] [blame] | 1297 | vlv_pipe_to_channel(enum pipe pipe) |
| 1298 | { |
| 1299 | switch (pipe) { |
| 1300 | case PIPE_A: |
| 1301 | case PIPE_C: |
| 1302 | return DPIO_CH0; |
| 1303 | case PIPE_B: |
| 1304 | return DPIO_CH1; |
| 1305 | default: |
| 1306 | BUG(); |
| 1307 | } |
| 1308 | } |
| 1309 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 1310 | static inline struct intel_crtc * |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1311 | intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe) |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1312 | { |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1313 | return dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1314 | } |
| 1315 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 1316 | static inline struct intel_crtc * |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 1317 | intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane) |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 1318 | { |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 1319 | return dev_priv->plane_to_crtc_mapping[plane]; |
| 1320 | } |
| 1321 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1322 | struct intel_load_detect_pipe { |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 1323 | struct drm_atomic_state *restore_state; |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1324 | }; |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 1325 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1326 | static inline struct intel_encoder * |
| 1327 | intel_attached_encoder(struct drm_connector *connector) |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1328 | { |
| 1329 | return to_intel_connector(connector)->encoder; |
| 1330 | } |
| 1331 | |
Ville Syrjälä | 4ef03f8 | 2018-07-05 19:43:51 +0300 | [diff] [blame] | 1332 | static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder) |
| 1333 | { |
| 1334 | switch (encoder->type) { |
| 1335 | case INTEL_OUTPUT_DDI: |
| 1336 | case INTEL_OUTPUT_DP: |
| 1337 | case INTEL_OUTPUT_EDP: |
| 1338 | case INTEL_OUTPUT_HDMI: |
| 1339 | return true; |
| 1340 | default: |
| 1341 | return false; |
| 1342 | } |
| 1343 | } |
| 1344 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1345 | static inline struct intel_digital_port * |
| 1346 | enc_to_dig_port(struct drm_encoder *encoder) |
| 1347 | { |
Ander Conselvan de Oliveira | 9a5da00 | 2017-02-24 16:18:45 +0200 | [diff] [blame] | 1348 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 1349 | |
Ville Syrjälä | 4ef03f8 | 2018-07-05 19:43:51 +0300 | [diff] [blame] | 1350 | if (intel_encoder_is_dig_port(intel_encoder)) |
Ander Conselvan de Oliveira | 9a5da00 | 2017-02-24 16:18:45 +0200 | [diff] [blame] | 1351 | return container_of(encoder, struct intel_digital_port, |
| 1352 | base.base); |
Ville Syrjälä | 4ef03f8 | 2018-07-05 19:43:51 +0300 | [diff] [blame] | 1353 | else |
Ander Conselvan de Oliveira | 9a5da00 | 2017-02-24 16:18:45 +0200 | [diff] [blame] | 1354 | return NULL; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1355 | } |
| 1356 | |
Ramalingam C | bdc93fe | 2018-10-23 14:52:29 +0530 | [diff] [blame] | 1357 | static inline struct intel_digital_port * |
| 1358 | conn_to_dig_port(struct intel_connector *connector) |
| 1359 | { |
| 1360 | return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base); |
| 1361 | } |
| 1362 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1363 | static inline struct intel_dp_mst_encoder * |
| 1364 | enc_to_mst(struct drm_encoder *encoder) |
| 1365 | { |
| 1366 | return container_of(encoder, struct intel_dp_mst_encoder, base.base); |
| 1367 | } |
| 1368 | |
Imre Deak | 9ff8c9b | 2013-05-08 13:14:02 +0300 | [diff] [blame] | 1369 | static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder) |
| 1370 | { |
| 1371 | return &enc_to_dig_port(encoder)->dp; |
| 1372 | } |
| 1373 | |
Ville Syrjälä | 14aa521 | 2018-07-05 19:43:50 +0300 | [diff] [blame] | 1374 | static inline bool intel_encoder_is_dp(struct intel_encoder *encoder) |
| 1375 | { |
| 1376 | switch (encoder->type) { |
| 1377 | case INTEL_OUTPUT_DP: |
| 1378 | case INTEL_OUTPUT_EDP: |
| 1379 | return true; |
| 1380 | case INTEL_OUTPUT_DDI: |
| 1381 | /* Skip pure HDMI/DVI DDI encoders */ |
| 1382 | return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg); |
| 1383 | default: |
| 1384 | return false; |
| 1385 | } |
| 1386 | } |
| 1387 | |
Shashank Sharma | 06c812d | 2018-10-12 11:53:11 +0530 | [diff] [blame] | 1388 | static inline struct intel_lspcon * |
| 1389 | enc_to_intel_lspcon(struct drm_encoder *encoder) |
| 1390 | { |
| 1391 | return &enc_to_dig_port(encoder)->lspcon; |
| 1392 | } |
| 1393 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1394 | static inline struct intel_digital_port * |
| 1395 | dp_to_dig_port(struct intel_dp *intel_dp) |
| 1396 | { |
| 1397 | return container_of(intel_dp, struct intel_digital_port, dp); |
| 1398 | } |
| 1399 | |
Imre Deak | dd75f6d | 2016-11-21 21:15:05 +0200 | [diff] [blame] | 1400 | static inline struct intel_lspcon * |
| 1401 | dp_to_lspcon(struct intel_dp *intel_dp) |
| 1402 | { |
| 1403 | return &dp_to_dig_port(intel_dp)->lspcon; |
| 1404 | } |
| 1405 | |
Rodrigo Vivi | de25eb7 | 2018-08-27 15:30:20 -0700 | [diff] [blame] | 1406 | static inline struct drm_i915_private * |
| 1407 | dp_to_i915(struct intel_dp *intel_dp) |
| 1408 | { |
| 1409 | return to_i915(dp_to_dig_port(intel_dp)->base.base.dev); |
| 1410 | } |
| 1411 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1412 | static inline struct intel_digital_port * |
| 1413 | hdmi_to_dig_port(struct intel_hdmi *intel_hdmi) |
| 1414 | { |
| 1415 | return container_of(intel_hdmi, struct intel_digital_port, hdmi); |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 1416 | } |
| 1417 | |
Ville Syrjälä | b2b5550 | 2017-08-23 18:22:23 +0300 | [diff] [blame] | 1418 | static inline struct intel_plane_state * |
Maarten Lankhorst | 1ab554b | 2018-10-22 15:51:52 +0200 | [diff] [blame] | 1419 | intel_atomic_get_plane_state(struct intel_atomic_state *state, |
| 1420 | struct intel_plane *plane) |
| 1421 | { |
| 1422 | struct drm_plane_state *ret = |
| 1423 | drm_atomic_get_plane_state(&state->base, &plane->base); |
| 1424 | |
| 1425 | if (IS_ERR(ret)) |
| 1426 | return ERR_CAST(ret); |
| 1427 | |
| 1428 | return to_intel_plane_state(ret); |
| 1429 | } |
| 1430 | |
| 1431 | static inline struct intel_plane_state * |
| 1432 | intel_atomic_get_old_plane_state(struct intel_atomic_state *state, |
| 1433 | struct intel_plane *plane) |
| 1434 | { |
| 1435 | return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base, |
| 1436 | &plane->base)); |
| 1437 | } |
| 1438 | |
| 1439 | static inline struct intel_plane_state * |
Ville Syrjälä | b2b5550 | 2017-08-23 18:22:23 +0300 | [diff] [blame] | 1440 | intel_atomic_get_new_plane_state(struct intel_atomic_state *state, |
| 1441 | struct intel_plane *plane) |
| 1442 | { |
| 1443 | return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base, |
| 1444 | &plane->base)); |
| 1445 | } |
| 1446 | |
Ville Syrjälä | d3a8fb3 | 2017-08-23 18:22:21 +0300 | [diff] [blame] | 1447 | static inline struct intel_crtc_state * |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1448 | intel_atomic_get_old_crtc_state(struct intel_atomic_state *state, |
| 1449 | struct intel_crtc *crtc) |
| 1450 | { |
| 1451 | return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base, |
| 1452 | &crtc->base)); |
| 1453 | } |
| 1454 | |
| 1455 | static inline struct intel_crtc_state * |
Ville Syrjälä | d3a8fb3 | 2017-08-23 18:22:21 +0300 | [diff] [blame] | 1456 | intel_atomic_get_new_crtc_state(struct intel_atomic_state *state, |
| 1457 | struct intel_crtc *crtc) |
| 1458 | { |
| 1459 | return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base, |
| 1460 | &crtc->base)); |
| 1461 | } |
| 1462 | |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 1463 | /* intel_fifo_underrun.c */ |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 1464 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1465 | enum pipe pipe, bool enable); |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 1466 | bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1467 | enum pipe pch_transcoder, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1468 | bool enable); |
Daniel Vetter | 1f7247c | 2014-09-30 10:56:48 +0200 | [diff] [blame] | 1469 | void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 1470 | enum pipe pipe); |
| 1471 | void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1472 | enum pipe pch_transcoder); |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 1473 | void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv); |
| 1474 | void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 1475 | |
| 1476 | /* i915_irq.c */ |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1477 | void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 1478 | void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
Akash Goel | f4e9af4 | 2016-10-12 21:54:30 +0530 | [diff] [blame] | 1479 | void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 1480 | void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask); |
Oscar Mateo | d02b98b | 2018-04-05 17:00:50 +0300 | [diff] [blame] | 1481 | void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1482 | void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 1483 | void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv); |
| 1484 | void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv); |
Chris Wilson | 1300b4f | 2017-03-12 13:54:26 +0000 | [diff] [blame] | 1485 | |
| 1486 | static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, |
| 1487 | u32 mask) |
| 1488 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 1489 | return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz; |
Chris Wilson | 1300b4f | 2017-03-12 13:54:26 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 1492 | void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv); |
| 1493 | void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1494 | static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv) |
| 1495 | { |
| 1496 | /* |
| 1497 | * We only use drm_irq_uninstall() at unload and VT switch, so |
| 1498 | * this is the only thing we need to check. |
| 1499 | */ |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame] | 1500 | return dev_priv->runtime_pm.irqs_enabled; |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1501 | } |
| 1502 | |
Ville Syrjälä | a225f07 | 2014-04-29 13:35:45 +0300 | [diff] [blame] | 1503 | int intel_get_crtc_scanline(struct intel_crtc *crtc); |
Damien Lespiau | 4c6c03b | 2015-03-06 18:50:48 +0000 | [diff] [blame] | 1504 | void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 1505 | u8 pipe_mask); |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 1506 | void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 1507 | u8 pipe_mask); |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1508 | void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv); |
| 1509 | void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv); |
| 1510 | void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1511 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1512 | /* intel_crt.c */ |
Ville Syrjälä | 6102a8e | 2018-05-14 20:24:19 +0300 | [diff] [blame] | 1513 | bool intel_crt_port_enabled(struct drm_i915_private *dev_priv, |
| 1514 | i915_reg_t adpa_reg, enum pipe *pipe); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1515 | void intel_crt_init(struct drm_i915_private *dev_priv); |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 1516 | void intel_crt_reset(struct drm_encoder *encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1517 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1518 | /* intel_ddi.c */ |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1519 | void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1520 | const struct intel_crtc_state *old_crtc_state, |
| 1521 | const struct drm_connector_state *old_conn_state); |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 1522 | void hsw_fdi_link_train(struct intel_crtc *crtc, |
| 1523 | const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1524 | void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1525 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1526 | void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state); |
Clint Taylor | 90c3e21 | 2018-07-10 13:02:05 -0700 | [diff] [blame] | 1527 | void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1528 | void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state); |
| 1529 | void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1530 | void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1531 | void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1532 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1533 | void intel_ddi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1534 | struct intel_crtc_state *pipe_config); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 1535 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1536 | void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state, |
| 1537 | bool state); |
Ville Syrjälä | 53e9bf5 | 2017-10-24 12:52:14 +0300 | [diff] [blame] | 1538 | void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv, |
| 1539 | struct intel_crtc_state *crtc_state); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 1540 | u32 bxt_signal_levels(struct intel_dp *intel_dp); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1541 | uint32_t ddi_signal_levels(struct intel_dp *intel_dp); |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1542 | u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder); |
Ville Syrjälä | 4718a36 | 2018-05-17 20:03:06 +0300 | [diff] [blame] | 1543 | u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, |
| 1544 | u8 voltage_swing); |
Sean Paul | 2320175 | 2018-01-08 14:55:42 -0500 | [diff] [blame] | 1545 | int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder, |
| 1546 | bool enable); |
Imre Deak | 70332ac | 2018-11-01 16:04:27 +0200 | [diff] [blame] | 1547 | void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder); |
Vandita Kulkarni | 8327af2 | 2018-11-29 16:12:23 +0200 | [diff] [blame] | 1548 | int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv, |
| 1549 | enum intel_dpll_id pll_id); |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1550 | |
Ville Syrjälä | d88c4af | 2017-03-07 21:42:06 +0200 | [diff] [blame] | 1551 | unsigned int intel_fb_align_height(const struct drm_framebuffer *fb, |
Ville Syrjälä | 5d2a195 | 2018-09-07 18:24:07 +0300 | [diff] [blame] | 1552 | int color_plane, unsigned int height); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1553 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1554 | /* intel_audio.c */ |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 1555 | void intel_init_audio_hooks(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 1556 | void intel_audio_codec_enable(struct intel_encoder *encoder, |
| 1557 | const struct intel_crtc_state *crtc_state, |
| 1558 | const struct drm_connector_state *conn_state); |
Ville Syrjälä | 8ec47de | 2017-10-30 20:46:53 +0200 | [diff] [blame] | 1559 | void intel_audio_codec_disable(struct intel_encoder *encoder, |
| 1560 | const struct intel_crtc_state *old_crtc_state, |
| 1561 | const struct drm_connector_state *old_conn_state); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1562 | void i915_audio_component_init(struct drm_i915_private *dev_priv); |
| 1563 | void i915_audio_component_cleanup(struct drm_i915_private *dev_priv); |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 1564 | void intel_audio_init(struct drm_i915_private *dev_priv); |
| 1565 | void intel_audio_deinit(struct drm_i915_private *dev_priv); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1566 | |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1567 | /* intel_cdclk.c */ |
Ville Syrjälä | d305e06 | 2017-08-30 21:57:03 +0300 | [diff] [blame] | 1568 | int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state); |
Paulo Zanoni | e1cd332 | 2017-02-21 18:23:27 -0300 | [diff] [blame] | 1569 | void skl_init_cdclk(struct drm_i915_private *dev_priv); |
| 1570 | void skl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 1571 | void cnl_init_cdclk(struct drm_i915_private *dev_priv); |
| 1572 | void cnl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Paulo Zanoni | e1cd332 | 2017-02-21 18:23:27 -0300 | [diff] [blame] | 1573 | void bxt_init_cdclk(struct drm_i915_private *dev_priv); |
| 1574 | void bxt_uninit_cdclk(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 186a277 | 2018-02-06 17:33:46 -0200 | [diff] [blame] | 1575 | void icl_init_cdclk(struct drm_i915_private *dev_priv); |
| 1576 | void icl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1577 | void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv); |
| 1578 | void intel_update_max_cdclk(struct drm_i915_private *dev_priv); |
| 1579 | void intel_update_cdclk(struct drm_i915_private *dev_priv); |
| 1580 | void intel_update_rawclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 64600bd | 2017-10-24 12:52:08 +0300 | [diff] [blame] | 1581 | bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a, |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1582 | const struct intel_cdclk_state *b); |
Ville Syrjälä | 64600bd | 2017-10-24 12:52:08 +0300 | [diff] [blame] | 1583 | bool intel_cdclk_changed(const struct intel_cdclk_state *a, |
| 1584 | const struct intel_cdclk_state *b); |
Ville Syrjälä | b0587e4 | 2017-01-26 21:52:01 +0200 | [diff] [blame] | 1585 | void intel_set_cdclk(struct drm_i915_private *dev_priv, |
| 1586 | const struct intel_cdclk_state *cdclk_state); |
Ville Syrjälä | cfddadc | 2017-10-24 12:52:16 +0300 | [diff] [blame] | 1587 | void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state, |
| 1588 | const char *context); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1589 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1590 | /* intel_display.c */ |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1591 | void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); |
| 1592 | void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1593 | enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc); |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1594 | int vlv_get_hpll_vco(struct drm_i915_private *dev_priv); |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 1595 | int vlv_get_cck_clock(struct drm_i915_private *dev_priv, |
| 1596 | const char *name, u32 reg, int ref_freq); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1597 | int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, |
| 1598 | const char *name, u32 reg); |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1599 | void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv); |
| 1600 | void lpt_disable_iclkip(struct drm_i915_private *dev_priv); |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 1601 | void intel_init_display_hooks(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 1602 | unsigned int intel_fb_xy_to_linear(int x, int y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 1603 | const struct intel_plane_state *state, |
| 1604 | int plane); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 1605 | void intel_add_fb_offsets(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 1606 | const struct intel_plane_state *state, int plane); |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 1607 | unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info); |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 1608 | bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 7d99373 | 2016-04-28 12:57:00 +0100 | [diff] [blame] | 1609 | void intel_mark_busy(struct drm_i915_private *dev_priv); |
| 1610 | void intel_mark_idle(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 1611 | int intel_display_suspend(struct drm_device *dev); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 1612 | void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1613 | void intel_encoder_destroy(struct drm_encoder *encoder); |
Ville Syrjälä | de33081 | 2017-10-09 19:19:50 +0300 | [diff] [blame] | 1614 | struct drm_display_mode * |
| 1615 | intel_encoder_current_mode(struct intel_encoder *encoder); |
Mahesh Kumar | 176597a | 2018-10-04 14:20:43 +0530 | [diff] [blame] | 1616 | bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port); |
Paulo Zanoni | ac213c1 | 2018-05-21 17:25:37 -0700 | [diff] [blame] | 1617 | bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port); |
| 1618 | enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, |
| 1619 | enum port port); |
Ville Syrjälä | 6a20fe7 | 2018-02-07 18:48:41 +0200 | [diff] [blame] | 1620 | int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data, |
| 1621 | struct drm_file *file_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1622 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 1623 | enum pipe pipe); |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1624 | static inline bool |
| 1625 | intel_crtc_has_type(const struct intel_crtc_state *crtc_state, |
| 1626 | enum intel_output_type type) |
| 1627 | { |
| 1628 | return crtc_state->output_types & (1 << type); |
| 1629 | } |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 1630 | static inline bool |
| 1631 | intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state) |
| 1632 | { |
| 1633 | return crtc_state->output_types & |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 1634 | ((1 << INTEL_OUTPUT_DP) | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 1635 | (1 << INTEL_OUTPUT_DP_MST) | |
| 1636 | (1 << INTEL_OUTPUT_EDP)); |
| 1637 | } |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1638 | static inline void |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1639 | intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1640 | { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1641 | drm_wait_one_vblank(&dev_priv->drm, pipe); |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1642 | } |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1643 | static inline void |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1644 | intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe) |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1645 | { |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1646 | const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1647 | |
| 1648 | if (crtc->active) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1649 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1650 | } |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 1651 | |
| 1652 | u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc); |
| 1653 | |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1654 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1655 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1656 | struct intel_digital_port *dport, |
| 1657 | unsigned int expected_mask); |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 1658 | int intel_get_load_detect_pipe(struct drm_connector *connector, |
Ville Syrjälä | bacdcd5 | 2017-05-18 22:38:37 +0300 | [diff] [blame] | 1659 | const struct drm_display_mode *mode, |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 1660 | struct intel_load_detect_pipe *old, |
| 1661 | struct drm_modeset_acquire_ctx *ctx); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1662 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 1663 | struct intel_load_detect_pipe *old, |
| 1664 | struct drm_modeset_acquire_ctx *ctx); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1665 | struct i915_vma * |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 1666 | intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, |
Ville Syrjälä | f5929c5 | 2018-09-07 18:24:06 +0300 | [diff] [blame] | 1667 | const struct i915_ggtt_view *view, |
Ville Syrjälä | f7a02ad | 2018-02-21 20:48:07 +0200 | [diff] [blame] | 1668 | bool uses_fence, |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 1669 | unsigned long *out_flags); |
| 1670 | void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags); |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 1671 | struct drm_framebuffer * |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 1672 | intel_framebuffer_create(struct drm_i915_gem_object *obj, |
| 1673 | struct drm_mode_fb_cmd2 *mode_cmd); |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 1674 | int intel_prepare_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 1675 | struct drm_plane_state *new_state); |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 1676 | void intel_cleanup_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 1677 | struct drm_plane_state *old_state); |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 1678 | int intel_plane_atomic_get_property(struct drm_plane *plane, |
| 1679 | const struct drm_plane_state *state, |
| 1680 | struct drm_property *property, |
| 1681 | uint64_t *val); |
| 1682 | int intel_plane_atomic_set_property(struct drm_plane *plane, |
| 1683 | struct drm_plane_state *state, |
| 1684 | struct drm_property *property, |
| 1685 | uint64_t val); |
Ville Syrjälä | b2b5550 | 2017-08-23 18:22:23 +0300 | [diff] [blame] | 1686 | int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state, |
| 1687 | struct drm_crtc_state *crtc_state, |
| 1688 | const struct intel_plane_state *old_plane_state, |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 1689 | struct drm_plane_state *plane_state); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1690 | |
Ander Conselvan de Oliveira | 7abd4b3 | 2016-03-08 17:46:15 +0200 | [diff] [blame] | 1691 | void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
| 1692 | enum pipe pipe); |
| 1693 | |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 1694 | int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe, |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 1695 | const struct dpll *dpll); |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 1696 | void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe); |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 1697 | int lpt_get_iclkip(struct drm_i915_private *dev_priv); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1698 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1699 | /* modesetting asserts */ |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1700 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, |
| 1701 | enum pipe pipe); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1702 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1703 | enum pipe pipe, bool state); |
| 1704 | #define assert_pll_enabled(d, p) assert_pll(d, p, true) |
| 1705 | #define assert_pll_disabled(d, p) assert_pll(d, p, false) |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1706 | void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state); |
| 1707 | #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true) |
| 1708 | #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false) |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1709 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1710 | enum pipe pipe, bool state); |
| 1711 | #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) |
| 1712 | #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1713 | void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1714 | #define assert_pipe_enabled(d, p) assert_pipe(d, p, true) |
| 1715 | #define assert_pipe_disabled(d, p) assert_pipe(d, p, false) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1716 | void intel_prepare_reset(struct drm_i915_private *dev_priv); |
| 1717 | void intel_finish_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 1718 | void hsw_enable_pc8(struct drm_i915_private *dev_priv); |
| 1719 | void hsw_disable_pc8(struct drm_i915_private *dev_priv); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 1720 | void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 1721 | void bxt_enable_dc9(struct drm_i915_private *dev_priv); |
| 1722 | void bxt_disable_dc9(struct drm_i915_private *dev_priv); |
Imre Deak | f62c79b | 2016-04-20 20:27:57 +0300 | [diff] [blame] | 1723 | void gen9_enable_dc5(struct drm_i915_private *dev_priv); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 1724 | unsigned int skl_cdclk_get_vco(unsigned int freq); |
Animesh Manna | 3e68928 | 2018-10-29 15:14:10 -0700 | [diff] [blame] | 1725 | void skl_enable_dc6(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1726 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1727 | struct intel_crtc_state *pipe_config); |
Maarten Lankhorst | 4c35475 | 2018-10-11 12:04:49 +0200 | [diff] [blame] | 1728 | void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state, |
| 1729 | enum link_m_n_set m_n); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1730 | int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1731 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 1732 | struct dpll *best_clock); |
| 1733 | int chv_calc_dpll_params(int refclk, struct dpll *pll_clock); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 1734 | |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 1735 | bool intel_crtc_active(struct intel_crtc *crtc); |
Maarten Lankhorst | 24f2845 | 2017-11-22 19:39:01 +0100 | [diff] [blame] | 1736 | bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 199ea38 | 2017-11-10 12:35:00 +0100 | [diff] [blame] | 1737 | void hsw_enable_ips(const struct intel_crtc_state *crtc_state); |
| 1738 | void hsw_disable_ips(const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1739 | enum intel_display_power_domain intel_port_to_power_domain(enum port port); |
Imre Deak | 337837a | 2018-11-01 16:04:23 +0200 | [diff] [blame] | 1740 | enum intel_display_power_domain |
| 1741 | intel_aux_power_domain(struct intel_digital_port *dig_port); |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 1742 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1743 | struct intel_crtc_state *pipe_config); |
Maarten Lankhorst | d52ad9c | 2018-03-28 12:05:26 +0200 | [diff] [blame] | 1744 | void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc, |
| 1745 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 1746 | |
Ville Syrjälä | e7a278a | 2018-10-29 20:18:20 +0200 | [diff] [blame] | 1747 | u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 1748 | int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state); |
Ville Syrjälä | 4e0b83a | 2018-09-07 18:24:09 +0300 | [diff] [blame] | 1749 | int skl_max_scale(const struct intel_crtc_state *crtc_state, |
| 1750 | u32 pixel_format); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1751 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 1752 | static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state) |
| 1753 | { |
| 1754 | return i915_ggtt_offset(state->vma); |
| 1755 | } |
Tvrtko Ursulin | dedf278 | 2015-09-21 10:45:35 +0100 | [diff] [blame] | 1756 | |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 1757 | u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state, |
| 1758 | const struct intel_plane_state *plane_state); |
Ville Syrjälä | 2e88126 | 2017-03-17 23:17:56 +0200 | [diff] [blame] | 1759 | u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state, |
| 1760 | const struct intel_plane_state *plane_state); |
Ville Syrjälä | 38f24f2 | 2018-02-14 21:23:24 +0200 | [diff] [blame] | 1761 | u32 glk_color_ctl(const struct intel_plane_state *plane_state); |
Ville Syrjälä | df79cf4 | 2018-09-11 18:01:39 +0300 | [diff] [blame] | 1762 | u32 skl_plane_stride(const struct intel_plane_state *plane_state, |
| 1763 | int plane); |
Ville Syrjälä | 7326659 | 2018-09-07 18:24:11 +0300 | [diff] [blame] | 1764 | int skl_check_plane_surface(struct intel_plane_state *plane_state); |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 1765 | int i9xx_check_plane_surface(struct intel_plane_state *plane_state); |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 1766 | int skl_format_to_fourcc(int format, bool rgb_order, bool alpha); |
Ville Syrjälä | ddd5713 | 2018-09-07 18:24:02 +0300 | [diff] [blame] | 1767 | unsigned int i9xx_plane_max_stride(struct intel_plane *plane, |
| 1768 | u32 pixel_format, u64 modifier, |
| 1769 | unsigned int rotation); |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1770 | |
Jani Nikula | 360fa66 | 2018-10-10 10:52:04 +0300 | [diff] [blame] | 1771 | /* intel_connector.c */ |
Jani Nikula | 1c21348 | 2018-10-10 10:52:05 +0300 | [diff] [blame] | 1772 | int intel_connector_init(struct intel_connector *connector); |
| 1773 | struct intel_connector *intel_connector_alloc(void); |
| 1774 | void intel_connector_free(struct intel_connector *connector); |
| 1775 | void intel_connector_destroy(struct drm_connector *connector); |
| 1776 | int intel_connector_register(struct drm_connector *connector); |
| 1777 | void intel_connector_unregister(struct drm_connector *connector); |
| 1778 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 1779 | struct intel_encoder *encoder); |
| 1780 | bool intel_connector_get_hw_state(struct intel_connector *connector); |
Jani Nikula | 046c9bc | 2018-10-16 17:50:44 +0300 | [diff] [blame] | 1781 | enum pipe intel_connector_get_pipe(struct intel_connector *connector); |
Jani Nikula | 360fa66 | 2018-10-10 10:52:04 +0300 | [diff] [blame] | 1782 | int intel_connector_update_modes(struct drm_connector *connector, |
| 1783 | struct edid *edid); |
| 1784 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
| 1785 | void intel_attach_force_audio_property(struct drm_connector *connector); |
| 1786 | void intel_attach_broadcast_rgb_property(struct drm_connector *connector); |
| 1787 | void intel_attach_aspect_ratio_property(struct drm_connector *connector); |
| 1788 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1789 | /* intel_csr.c */ |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 1790 | void intel_csr_ucode_init(struct drm_i915_private *); |
Imre Deak | 2abc525 | 2016-03-04 21:57:41 +0200 | [diff] [blame] | 1791 | void intel_csr_load_program(struct drm_i915_private *); |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 1792 | void intel_csr_ucode_fini(struct drm_i915_private *); |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 1793 | void intel_csr_ucode_suspend(struct drm_i915_private *); |
| 1794 | void intel_csr_ucode_resume(struct drm_i915_private *); |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1795 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1796 | /* intel_dp.c */ |
Ville Syrjälä | 59b74c4 | 2018-05-18 18:29:28 +0300 | [diff] [blame] | 1797 | bool intel_dp_port_enabled(struct drm_i915_private *dev_priv, |
| 1798 | i915_reg_t dp_reg, enum port port, |
| 1799 | enum pipe *pipe); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1800 | bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg, |
| 1801 | enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1802 | bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 1803 | struct intel_connector *intel_connector); |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1804 | void intel_dp_set_link_params(struct intel_dp *intel_dp, |
Ander Conselvan de Oliveira | dfa1048 | 2016-09-01 15:08:06 -0700 | [diff] [blame] | 1805 | int link_rate, uint8_t lane_count, |
| 1806 | bool link_mst); |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 1807 | int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, |
| 1808 | int link_rate, uint8_t lane_count); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1809 | void intel_dp_start_link_train(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1810 | void intel_dp_stop_link_train(struct intel_dp *intel_dp); |
Ville Syrjälä | c85d200 | 2018-01-17 21:21:47 +0200 | [diff] [blame] | 1811 | int intel_dp_retrain_link(struct intel_encoder *encoder, |
| 1812 | struct drm_modeset_acquire_ctx *ctx); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1813 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); |
Gaurav K Singh | 2279298 | 2018-11-28 12:26:17 -0800 | [diff] [blame] | 1814 | void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp, |
| 1815 | const struct intel_crtc_state *crtc_state, |
| 1816 | bool enable); |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 1817 | void intel_dp_encoder_reset(struct drm_encoder *encoder); |
| 1818 | void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder); |
Imre Deak | f6bff60 | 2018-12-14 20:27:02 +0200 | [diff] [blame] | 1819 | void intel_dp_encoder_flush_work(struct drm_encoder *encoder); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1820 | bool intel_dp_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1821 | struct intel_crtc_state *pipe_config, |
| 1822 | struct drm_connector_state *conn_state); |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 1823 | bool intel_dp_is_edp(struct intel_dp *intel_dp); |
Jani Nikula | 7b91bf7 | 2017-08-18 12:30:19 +0300 | [diff] [blame] | 1824 | bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port); |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1825 | enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, |
| 1826 | bool long_hpd); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 1827 | void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, |
| 1828 | const struct drm_connector_state *conn_state); |
| 1829 | void intel_edp_backlight_off(const struct drm_connector_state *conn_state); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 1830 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1831 | void intel_edp_panel_on(struct intel_dp *intel_dp); |
| 1832 | void intel_edp_panel_off(struct intel_dp *intel_dp); |
Ville Syrjälä | 1a4313d | 2018-07-05 19:43:52 +0300 | [diff] [blame] | 1833 | void intel_dp_mst_suspend(struct drm_i915_private *dev_priv); |
| 1834 | void intel_dp_mst_resume(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1835 | int intel_dp_max_link_rate(struct intel_dp *intel_dp); |
Jani Nikula | 3d65a73 | 2017-04-06 16:44:14 +0300 | [diff] [blame] | 1836 | int intel_dp_max_lane_count(struct intel_dp *intel_dp); |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1837 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1838 | void intel_dp_hot_plug(struct intel_encoder *intel_encoder); |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1839 | void intel_power_sequencer_reset(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1840 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes); |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 1841 | void intel_plane_destroy(struct drm_plane *plane); |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1842 | void intel_edp_drrs_enable(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1843 | const struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1844 | void intel_edp_drrs_disable(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1845 | const struct intel_crtc_state *crtc_state); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 1846 | void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv, |
| 1847 | unsigned int frontbuffer_bits); |
| 1848 | void intel_edp_drrs_flush(struct drm_i915_private *dev_priv, |
| 1849 | unsigned int frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1850 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1851 | void |
| 1852 | intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, |
| 1853 | uint8_t dp_train_pat); |
| 1854 | void |
| 1855 | intel_dp_set_signal_levels(struct intel_dp *intel_dp); |
| 1856 | void intel_dp_set_idle_link_train(struct intel_dp *intel_dp); |
| 1857 | uint8_t |
| 1858 | intel_dp_voltage_max(struct intel_dp *intel_dp); |
| 1859 | uint8_t |
| 1860 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing); |
| 1861 | void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, |
| 1862 | uint8_t *link_bw, uint8_t *rate_select); |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1863 | bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp); |
Manasi Navare | 2edd532 | 2018-06-11 15:26:55 -0700 | [diff] [blame] | 1864 | bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp); |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1865 | bool |
| 1866 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]); |
Manasi Navare | d9218c8 | 2018-10-30 17:19:21 -0700 | [diff] [blame] | 1867 | uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count, |
| 1868 | int mode_clock, int mode_hdisplay); |
| 1869 | uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock, |
| 1870 | int mode_hdisplay); |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1871 | |
Gaurav K Singh | 168243c | 2018-11-29 11:38:27 -0800 | [diff] [blame] | 1872 | /* intel_vdsc.c */ |
| 1873 | int intel_dp_compute_dsc_params(struct intel_dp *intel_dp, |
| 1874 | struct intel_crtc_state *pipe_config); |
Manasi Navare | a24c62f | 2018-11-28 12:26:24 -0800 | [diff] [blame] | 1875 | enum intel_display_power_domain |
| 1876 | intel_dsc_power_domain(const struct intel_crtc_state *crtc_state); |
Gaurav K Singh | 168243c | 2018-11-29 11:38:27 -0800 | [diff] [blame] | 1877 | |
Ander Conselvan de Oliveira | 419b1b7 | 2016-04-27 15:44:19 +0300 | [diff] [blame] | 1878 | static inline unsigned int intel_dp_unused_lane_mask(int lane_count) |
| 1879 | { |
| 1880 | return ~((1 << lane_count) - 1) & 0xf; |
| 1881 | } |
| 1882 | |
Imre Deak | 24e807e | 2016-10-24 19:33:28 +0300 | [diff] [blame] | 1883 | bool intel_dp_read_dpcd(struct intel_dp *intel_dp); |
Dhinakaran Pandiyan | 22a2c8e | 2016-11-15 12:59:06 -0800 | [diff] [blame] | 1884 | int intel_dp_link_required(int pixel_clock, int bpp); |
| 1885 | int intel_dp_max_data_rate(int max_link_clock, int max_lanes); |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 1886 | bool intel_digital_port_connected(struct intel_encoder *encoder); |
Imre Deak | f6bff60 | 2018-12-14 20:27:02 +0200 | [diff] [blame] | 1887 | void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv, |
| 1888 | struct intel_digital_port *dig_port); |
Imre Deak | 24e807e | 2016-10-24 19:33:28 +0300 | [diff] [blame] | 1889 | |
Yetunde Adebisi | e7156c8 | 2016-04-05 15:10:52 +0100 | [diff] [blame] | 1890 | /* intel_dp_aux_backlight.c */ |
| 1891 | int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector); |
| 1892 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1893 | /* intel_dp_mst.c */ |
| 1894 | int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id); |
| 1895 | void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port); |
Jani Nikula | ca3589c | 2018-07-05 16:25:07 +0300 | [diff] [blame] | 1896 | /* vlv_dsi.c */ |
Jani Nikula | e518634 | 2018-07-05 16:25:08 +0300 | [diff] [blame] | 1897 | void vlv_dsi_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1898 | |
Madhav Chauhan | bf4d57f | 2018-10-30 13:56:23 +0200 | [diff] [blame] | 1899 | /* icl_dsi.c */ |
| 1900 | void icl_dsi_init(struct drm_i915_private *dev_priv); |
| 1901 | |
Jani Nikula | 9019835 | 2016-04-26 16:14:25 +0300 | [diff] [blame] | 1902 | /* intel_dsi_dcs_backlight.c */ |
| 1903 | int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1904 | |
| 1905 | /* intel_dvo.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1906 | void intel_dvo_init(struct drm_i915_private *dev_priv); |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 1907 | /* intel_hotplug.c */ |
| 1908 | void intel_hpd_poll_init(struct drm_i915_private *dev_priv); |
Ville Syrjälä | dba14b2 | 2018-01-17 21:21:46 +0200 | [diff] [blame] | 1909 | bool intel_encoder_hotplug(struct intel_encoder *encoder, |
| 1910 | struct intel_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1911 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1912 | /* legacy fbdev emulation in intel_fbdev.c */ |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 1913 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1914 | extern int intel_fbdev_init(struct drm_device *dev); |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1915 | extern void intel_fbdev_initial_config_async(struct drm_device *dev); |
Daniel Vetter | 4f256d8 | 2017-07-15 00:46:55 +0200 | [diff] [blame] | 1916 | extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv); |
| 1917 | extern void intel_fbdev_fini(struct drm_i915_private *dev_priv); |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1918 | extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous); |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1919 | extern void intel_fbdev_output_poll_changed(struct drm_device *dev); |
| 1920 | extern void intel_fbdev_restore_mode(struct drm_device *dev); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1921 | #else |
| 1922 | static inline int intel_fbdev_init(struct drm_device *dev) |
| 1923 | { |
| 1924 | return 0; |
| 1925 | } |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1926 | |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1927 | static inline void intel_fbdev_initial_config_async(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1928 | { |
| 1929 | } |
| 1930 | |
Daniel Vetter | 4f256d8 | 2017-07-15 00:46:55 +0200 | [diff] [blame] | 1931 | static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv) |
| 1932 | { |
| 1933 | } |
| 1934 | |
| 1935 | static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1936 | { |
| 1937 | } |
| 1938 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1939 | static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1940 | { |
| 1941 | } |
| 1942 | |
Jani Nikula | d9c409d | 2016-10-04 10:53:48 +0300 | [diff] [blame] | 1943 | static inline void intel_fbdev_output_poll_changed(struct drm_device *dev) |
| 1944 | { |
| 1945 | } |
| 1946 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1947 | static inline void intel_fbdev_restore_mode(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1948 | { |
| 1949 | } |
| 1950 | #endif |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1951 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1952 | /* intel_fbc.c */ |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1953 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
Ville Syrjälä | dd57602 | 2017-11-17 21:19:14 +0200 | [diff] [blame] | 1954 | struct intel_atomic_state *state); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1955 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1956 | void intel_fbc_pre_update(struct intel_crtc *crtc, |
| 1957 | struct intel_crtc_state *crtc_state, |
| 1958 | struct intel_plane_state *plane_state); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1959 | void intel_fbc_post_update(struct intel_crtc *crtc); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1960 | void intel_fbc_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1961 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1962 | void intel_fbc_enable(struct intel_crtc *crtc, |
| 1963 | struct intel_crtc_state *crtc_state, |
| 1964 | struct intel_plane_state *plane_state); |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1965 | void intel_fbc_disable(struct intel_crtc *crtc); |
| 1966 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1967 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 1968 | unsigned int frontbuffer_bits, |
| 1969 | enum fb_op_origin origin); |
| 1970 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1971 | unsigned int frontbuffer_bits, enum fb_op_origin origin); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1972 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1973 | void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | d52ad9c | 2018-03-28 12:05:26 +0200 | [diff] [blame] | 1974 | int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1975 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1976 | /* intel_hdmi.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1977 | void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg, |
| 1978 | enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1979 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1980 | struct intel_connector *intel_connector); |
| 1981 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder); |
| 1982 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1983 | struct intel_crtc_state *pipe_config, |
| 1984 | struct drm_connector_state *conn_state); |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 1985 | bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder, |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1986 | struct drm_connector *connector, |
| 1987 | bool high_tmds_clock_ratio, |
| 1988 | bool scrambling); |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 1989 | void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable); |
Ville Syrjälä | 385e4de | 2017-08-18 16:49:55 +0300 | [diff] [blame] | 1990 | void intel_infoframe_init(struct intel_digital_port *intel_dig_port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1991 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1992 | /* intel_lvds.c */ |
Ville Syrjälä | a44628b | 2018-05-14 21:28:27 +0300 | [diff] [blame] | 1993 | bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv, |
| 1994 | i915_reg_t lvds_reg, enum pipe *pipe); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1995 | void intel_lvds_init(struct drm_i915_private *dev_priv); |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 1996 | struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1997 | bool intel_is_dual_link_lvds(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1998 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1999 | /* intel_overlay.c */ |
José Roberto de Souza | 58db08a7 | 2018-11-07 16:16:47 -0800 | [diff] [blame] | 2000 | void intel_overlay_setup(struct drm_i915_private *dev_priv); |
| 2001 | void intel_overlay_cleanup(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2002 | int intel_overlay_switch_off(struct intel_overlay *overlay); |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 2003 | int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data, |
| 2004 | struct drm_file *file_priv); |
| 2005 | int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data, |
| 2006 | struct drm_file *file_priv); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 2007 | void intel_overlay_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2008 | |
| 2009 | |
| 2010 | /* intel_panel.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2011 | int intel_panel_init(struct intel_panel *panel, |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 2012 | struct drm_display_mode *fixed_mode, |
| 2013 | struct drm_display_mode *downclock_mode); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2014 | void intel_panel_fini(struct intel_panel *panel); |
| 2015 | void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode, |
| 2016 | struct drm_display_mode *adjusted_mode); |
| 2017 | void intel_pch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2018 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2019 | int fitting_mode); |
| 2020 | void intel_gmch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2021 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2022 | int fitting_mode); |
Maarten Lankhorst | 90d7cd2 | 2017-06-12 12:21:14 +0200 | [diff] [blame] | 2023 | void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state, |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 2024 | u32 level, u32 max); |
Chris Wilson | fda9ee9 | 2016-06-24 14:00:13 +0100 | [diff] [blame] | 2025 | int intel_panel_setup_backlight(struct drm_connector *connector, |
| 2026 | enum pipe pipe); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2027 | void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state, |
| 2028 | const struct drm_connector_state *conn_state); |
| 2029 | void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state); |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 2030 | extern struct drm_display_mode *intel_find_panel_downclock( |
Mika Kahola | a318b4c | 2016-12-13 10:02:48 +0200 | [diff] [blame] | 2031 | struct drm_i915_private *dev_priv, |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 2032 | struct drm_display_mode *fixed_mode, |
| 2033 | struct drm_connector *connector); |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 2034 | |
| 2035 | #if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE) |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 2036 | int intel_backlight_device_register(struct intel_connector *connector); |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 2037 | void intel_backlight_device_unregister(struct intel_connector *connector); |
| 2038 | #else /* CONFIG_BACKLIGHT_CLASS_DEVICE */ |
Arnd Bergmann | 2de2d0b | 2017-11-27 16:10:27 +0100 | [diff] [blame] | 2039 | static inline int intel_backlight_device_register(struct intel_connector *connector) |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 2040 | { |
| 2041 | return 0; |
| 2042 | } |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 2043 | static inline void intel_backlight_device_unregister(struct intel_connector *connector) |
| 2044 | { |
| 2045 | } |
| 2046 | #endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */ |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 2047 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 2048 | /* intel_hdcp.c */ |
| 2049 | void intel_hdcp_atomic_check(struct drm_connector *connector, |
| 2050 | struct drm_connector_state *old_state, |
| 2051 | struct drm_connector_state *new_state); |
| 2052 | int intel_hdcp_init(struct intel_connector *connector, |
| 2053 | const struct intel_hdcp_shim *hdcp_shim); |
| 2054 | int intel_hdcp_enable(struct intel_connector *connector); |
| 2055 | int intel_hdcp_disable(struct intel_connector *connector); |
| 2056 | int intel_hdcp_check_link(struct intel_connector *connector); |
Ramalingam C | fdddd08 | 2018-01-18 11:18:05 +0530 | [diff] [blame] | 2057 | bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port); |
Ramalingam C | bdc93fe | 2018-10-23 14:52:29 +0530 | [diff] [blame] | 2058 | bool intel_hdcp_capable(struct intel_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2059 | |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 2060 | /* intel_psr.c */ |
Dhinakaran Pandiyan | 4371d89 | 2018-01-03 13:38:23 -0800 | [diff] [blame] | 2061 | #define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support) |
Dhinakaran Pandiyan | 77fe36f | 2018-02-23 14:15:17 -0800 | [diff] [blame] | 2062 | void intel_psr_init_dpcd(struct intel_dp *intel_dp); |
Ville Syrjälä | d2419ff | 2017-08-18 16:49:56 +0300 | [diff] [blame] | 2063 | void intel_psr_enable(struct intel_dp *intel_dp, |
| 2064 | const struct intel_crtc_state *crtc_state); |
| 2065 | void intel_psr_disable(struct intel_dp *intel_dp, |
| 2066 | const struct intel_crtc_state *old_crtc_state); |
Maarten Lankhorst | c44301f | 2018-08-09 16:21:01 +0200 | [diff] [blame] | 2067 | int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv, |
| 2068 | struct drm_modeset_acquire_ctx *ctx, |
| 2069 | u64 value); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 2070 | void intel_psr_invalidate(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 5baf63c | 2018-03-06 19:34:20 -0800 | [diff] [blame] | 2071 | unsigned frontbuffer_bits, |
| 2072 | enum fb_op_origin origin); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 2073 | void intel_psr_flush(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 169de13 | 2015-07-08 16:21:31 -0700 | [diff] [blame] | 2074 | unsigned frontbuffer_bits, |
| 2075 | enum fb_op_origin origin); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2076 | void intel_psr_init(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 4d90f2d | 2017-10-12 16:02:01 +0300 | [diff] [blame] | 2077 | void intel_psr_compute_config(struct intel_dp *intel_dp, |
| 2078 | struct intel_crtc_state *crtc_state); |
Dhinakaran Pandiyan | 1aeb1b5 | 2018-08-21 15:11:56 -0700 | [diff] [blame] | 2079 | void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug); |
Dhinakaran Pandiyan | 54fd314 | 2018-04-04 18:37:17 -0700 | [diff] [blame] | 2080 | void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir); |
José Roberto de Souza | cc3054f | 2018-06-26 13:16:41 -0700 | [diff] [blame] | 2081 | void intel_psr_short_pulse(struct intel_dp *intel_dp); |
Dhinakaran Pandiyan | 63ec132 | 2018-08-21 15:11:54 -0700 | [diff] [blame] | 2082 | int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state, |
| 2083 | u32 *out_value); |
José Roberto de Souza | 2f8e7ea | 2018-11-21 14:54:37 -0800 | [diff] [blame] | 2084 | bool intel_psr_enabled(struct intel_dp *intel_dp); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 2085 | |
Jani Nikula | 593a21a | 2018-10-16 17:42:27 +0300 | [diff] [blame] | 2086 | /* intel_quirks.c */ |
Jani Nikula | 27a981b | 2018-10-17 12:35:39 +0300 | [diff] [blame] | 2087 | void intel_init_quirks(struct drm_i915_private *dev_priv); |
Jani Nikula | 593a21a | 2018-10-16 17:42:27 +0300 | [diff] [blame] | 2088 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2089 | /* intel_runtime_pm.c */ |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2090 | void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2091 | int intel_power_domains_init(struct drm_i915_private *); |
Imre Deak | f28ec6f | 2018-08-06 12:58:37 +0300 | [diff] [blame] | 2092 | void intel_power_domains_cleanup(struct drm_i915_private *dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2093 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume); |
Imre Deak | 48a287e | 2018-08-06 12:58:35 +0300 | [diff] [blame] | 2094 | void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv); |
Animesh Manna | 3e68928 | 2018-10-29 15:14:10 -0700 | [diff] [blame] | 2095 | void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume); |
| 2096 | void icl_display_core_uninit(struct drm_i915_private *dev_priv); |
Imre Deak | 2cd9a68 | 2018-08-16 15:37:57 +0300 | [diff] [blame] | 2097 | void intel_power_domains_enable(struct drm_i915_private *dev_priv); |
| 2098 | void intel_power_domains_disable(struct drm_i915_private *dev_priv); |
| 2099 | |
| 2100 | enum i915_drm_suspend_mode { |
| 2101 | I915_DRM_SUSPEND_IDLE, |
| 2102 | I915_DRM_SUSPEND_MEM, |
| 2103 | I915_DRM_SUSPEND_HIBERNATE, |
| 2104 | }; |
| 2105 | |
| 2106 | void intel_power_domains_suspend(struct drm_i915_private *dev_priv, |
| 2107 | enum i915_drm_suspend_mode); |
| 2108 | void intel_power_domains_resume(struct drm_i915_private *dev_priv); |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2109 | void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume); |
| 2110 | void bxt_display_core_uninit(struct drm_i915_private *dev_priv); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2111 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv); |
Chris Wilson | 07d8057 | 2018-08-16 15:37:56 +0300 | [diff] [blame] | 2112 | void intel_runtime_pm_disable(struct drm_i915_private *dev_priv); |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2113 | void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv); |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 2114 | const char * |
| 2115 | intel_display_power_domain_str(enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2116 | |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2117 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 2118 | enum intel_display_power_domain domain); |
| 2119 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 2120 | enum intel_display_power_domain domain); |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame^] | 2121 | intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv, |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 2122 | enum intel_display_power_domain domain); |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame^] | 2123 | intel_wakeref_t |
| 2124 | intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv, |
| 2125 | enum intel_display_power_domain domain); |
| 2126 | void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv, |
| 2127 | enum intel_display_power_domain domain); |
| 2128 | #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2129 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame^] | 2130 | enum intel_display_power_domain domain, |
| 2131 | intel_wakeref_t wakeref); |
| 2132 | #else |
| 2133 | #define intel_display_power_put(i915, domain, wakeref) \ |
| 2134 | intel_display_power_put_unchecked(i915, domain) |
| 2135 | #endif |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 2136 | void icl_dbuf_slices_update(struct drm_i915_private *dev_priv, |
| 2137 | u8 req_slices); |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 2138 | |
| 2139 | static inline void |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2140 | assert_rpm_device_not_suspended(struct drm_i915_private *i915) |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 2141 | { |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2142 | WARN_ONCE(i915->runtime_pm.suspended, |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 2143 | "Device suspended during HW access\n"); |
| 2144 | } |
| 2145 | |
| 2146 | static inline void |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2147 | assert_rpm_wakelock_held(struct drm_i915_private *i915) |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 2148 | { |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2149 | assert_rpm_device_not_suspended(i915); |
| 2150 | WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count), |
Chris Wilson | 1f58c8e | 2017-03-02 07:41:57 +0000 | [diff] [blame] | 2151 | "RPM wakelock ref not held during HW access"); |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 2152 | } |
| 2153 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2154 | /** |
| 2155 | * disable_rpm_wakeref_asserts - disable the RPM assert checks |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2156 | * @i915: i915 device instance |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2157 | * |
| 2158 | * This function disable asserts that check if we hold an RPM wakelock |
| 2159 | * reference, while keeping the device-not-suspended checks still enabled. |
| 2160 | * It's meant to be used only in special circumstances where our rule about |
| 2161 | * the wakelock refcount wrt. the device power state doesn't hold. According |
| 2162 | * to this rule at any point where we access the HW or want to keep the HW in |
| 2163 | * an active state we must hold an RPM wakelock reference acquired via one of |
| 2164 | * the intel_runtime_pm_get() helpers. Currently there are a few special spots |
| 2165 | * where this rule doesn't hold: the IRQ and suspend/resume handlers, the |
| 2166 | * forcewake release timer, and the GPU RPS and hangcheck works. All other |
| 2167 | * users should avoid using this function. |
| 2168 | * |
| 2169 | * Any calls to this function must have a symmetric call to |
| 2170 | * enable_rpm_wakeref_asserts(). |
| 2171 | */ |
| 2172 | static inline void |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2173 | disable_rpm_wakeref_asserts(struct drm_i915_private *i915) |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2174 | { |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2175 | atomic_inc(&i915->runtime_pm.wakeref_count); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2176 | } |
| 2177 | |
| 2178 | /** |
| 2179 | * enable_rpm_wakeref_asserts - re-enable the RPM assert checks |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2180 | * @i915: i915 device instance |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2181 | * |
| 2182 | * This function re-enables the RPM assert checks after disabling them with |
| 2183 | * disable_rpm_wakeref_asserts. It's meant to be used only in special |
| 2184 | * circumstances otherwise its use should be avoided. |
| 2185 | * |
| 2186 | * Any calls to this function must have a symmetric call to |
| 2187 | * disable_rpm_wakeref_asserts(). |
| 2188 | */ |
| 2189 | static inline void |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2190 | enable_rpm_wakeref_asserts(struct drm_i915_private *i915) |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2191 | { |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2192 | atomic_dec(&i915->runtime_pm.wakeref_count); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2193 | } |
| 2194 | |
Chris Wilson | 16e4dd03 | 2019-01-14 14:21:10 +0000 | [diff] [blame] | 2195 | intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915); |
| 2196 | intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915); |
| 2197 | intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915); |
| 2198 | |
Chris Wilson | d4225a5 | 2019-01-14 14:21:23 +0000 | [diff] [blame] | 2199 | #define with_intel_runtime_pm(i915, wf) \ |
| 2200 | for ((wf) = intel_runtime_pm_get(i915); (wf); \ |
| 2201 | intel_runtime_pm_put((i915), (wf)), (wf) = 0) |
| 2202 | |
| 2203 | #define with_intel_runtime_pm_if_in_use(i915, wf) \ |
| 2204 | for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \ |
| 2205 | intel_runtime_pm_put((i915), (wf)), (wf) = 0) |
| 2206 | |
Chris Wilson | 16e4dd03 | 2019-01-14 14:21:10 +0000 | [diff] [blame] | 2207 | void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915); |
| 2208 | #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM) |
| 2209 | void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref); |
| 2210 | #else |
| 2211 | #define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915) |
| 2212 | #endif |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 2213 | |
| 2214 | #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM) |
| 2215 | void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915, |
| 2216 | struct drm_printer *p); |
| 2217 | #else |
| 2218 | static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915, |
| 2219 | struct drm_printer *p) |
| 2220 | { |
| 2221 | } |
| 2222 | #endif |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2223 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2224 | void chv_phy_powergate_lanes(struct intel_encoder *encoder, |
| 2225 | bool override, unsigned int mask); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 2226 | bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 2227 | enum dpio_channel ch, bool override); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2228 | |
| 2229 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2230 | /* intel_pm.c */ |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 2231 | void intel_init_clock_gating(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 2232 | void intel_suspend_hw(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2233 | int ilk_wm_max_level(const struct drm_i915_private *dev_priv); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 2234 | void intel_update_watermarks(struct intel_crtc *crtc); |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 2235 | void intel_init_pm(struct drm_i915_private *dev_priv); |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 2236 | void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 192aa18 | 2016-12-01 14:16:45 +0000 | [diff] [blame] | 2237 | void intel_pm_setup(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 2238 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv); |
| 2239 | void intel_gpu_ips_teardown(void); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2240 | void intel_init_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | b12e0ee | 2016-07-21 18:28:30 +0100 | [diff] [blame] | 2241 | void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 2242 | void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv); |
| 2243 | void intel_enable_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 2244 | void intel_disable_gt_powersave(struct drm_i915_private *dev_priv); |
| 2245 | void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 2246 | void gen6_rps_busy(struct drm_i915_private *dev_priv); |
| 2247 | void gen6_rps_reset_ei(struct drm_i915_private *dev_priv); |
Daniel Vetter | 076e29f | 2013-10-08 19:39:29 +0200 | [diff] [blame] | 2248 | void gen6_rps_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 2249 | void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps); |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2250 | void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv); |
| 2251 | void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv); |
| 2252 | void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv); |
| 2253 | void skl_wm_get_hw_state(struct drm_i915_private *dev_priv); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 2254 | void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc, |
| 2255 | struct skl_ddb_entry *ddb_y, |
| 2256 | struct skl_ddb_entry *ddb_uv); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 2257 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 2258 | struct skl_ddb_allocation *ddb /* out */); |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2259 | void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc, |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 2260 | struct skl_pipe_wm *out); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 2261 | void g4x_wm_sanitize(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 2262 | void vlv_wm_sanitize(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2263 | bool intel_can_enable_sagv(struct drm_atomic_state *state); |
| 2264 | int intel_enable_sagv(struct drm_i915_private *dev_priv); |
| 2265 | int intel_disable_sagv(struct drm_i915_private *dev_priv); |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 2266 | bool skl_wm_level_equals(const struct skl_wm_level *l1, |
| 2267 | const struct skl_wm_level *l2); |
Ville Syrjälä | 53cc6880 | 2018-11-01 17:05:59 +0200 | [diff] [blame] | 2268 | bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb, |
| 2269 | const struct skl_ddb_entry entries[], |
| 2270 | int num_entries, int ignore_idx); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 2271 | void skl_write_plane_wm(struct intel_plane *plane, |
| 2272 | const struct intel_crtc_state *crtc_state); |
| 2273 | void skl_write_cursor_wm(struct intel_plane *plane, |
| 2274 | const struct intel_crtc_state *crtc_state); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2275 | bool ilk_disable_lp_wm(struct drm_device *dev); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 2276 | int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc, |
| 2277 | struct intel_crtc_state *cstate); |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 2278 | void intel_init_ipc(struct drm_i915_private *dev_priv); |
| 2279 | void intel_enable_ipc(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2280 | |
| 2281 | /* intel_sdvo.c */ |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 2282 | bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv, |
| 2283 | i915_reg_t sdvo_reg, enum pipe *pipe); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2284 | bool intel_sdvo_init(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2285 | i915_reg_t reg, enum port port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2286 | |
| 2287 | |
| 2288 | /* intel_sprite.c */ |
Ville Syrjälä | dfd2e9a | 2016-05-18 11:34:38 +0300 | [diff] [blame] | 2289 | int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode, |
| 2290 | int usecs); |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 2291 | struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv, |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 2292 | enum pipe pipe, int plane); |
Ville Syrjälä | 6a20fe7 | 2018-02-07 18:48:41 +0200 | [diff] [blame] | 2293 | int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data, |
| 2294 | struct drm_file *file_priv); |
Ville Syrjälä | d3a8fb3 | 2017-08-23 18:22:21 +0300 | [diff] [blame] | 2295 | void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state); |
| 2296 | void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state); |
Ville Syrjälä | fc3fed5 | 2018-09-18 17:02:43 +0300 | [diff] [blame] | 2297 | int intel_plane_check_stride(const struct intel_plane_state *plane_state); |
Ville Syrjälä | 4e0b83a | 2018-09-07 18:24:09 +0300 | [diff] [blame] | 2298 | int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state); |
Ville Syrjälä | 25721f8 | 2018-09-07 18:24:12 +0300 | [diff] [blame] | 2299 | int chv_plane_check_rotation(const struct intel_plane_state *plane_state); |
Ville Syrjälä | b7c8060 | 2018-10-05 15:58:15 +0300 | [diff] [blame] | 2300 | struct intel_plane * |
| 2301 | skl_universal_plane_create(struct drm_i915_private *dev_priv, |
| 2302 | enum pipe pipe, enum plane_id plane_id); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2303 | |
Maarten Lankhorst | 1ab554b | 2018-10-22 15:51:52 +0200 | [diff] [blame] | 2304 | static inline bool icl_is_nv12_y_plane(enum plane_id id) |
| 2305 | { |
| 2306 | /* Don't need to do a gen check, these planes are only available on gen11 */ |
| 2307 | if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5) |
| 2308 | return true; |
| 2309 | |
| 2310 | return false; |
| 2311 | } |
| 2312 | |
Maarten Lankhorst | b1554e2 | 2018-10-18 13:51:31 +0200 | [diff] [blame] | 2313 | static inline bool icl_is_hdr_plane(struct intel_plane *plane) |
| 2314 | { |
| 2315 | if (INTEL_GEN(to_i915(plane->base.dev)) < 11) |
| 2316 | return false; |
| 2317 | |
| 2318 | return plane->id < PLANE_SPRITE2; |
| 2319 | } |
| 2320 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 2321 | /* intel_tv.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2322 | void intel_tv_init(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 2323 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 2324 | /* intel_atomic.c */ |
Maarten Lankhorst | 11c1a9e | 2017-05-01 15:37:57 +0200 | [diff] [blame] | 2325 | int intel_digital_connector_atomic_get_property(struct drm_connector *connector, |
| 2326 | const struct drm_connector_state *state, |
| 2327 | struct drm_property *property, |
| 2328 | uint64_t *val); |
| 2329 | int intel_digital_connector_atomic_set_property(struct drm_connector *connector, |
| 2330 | struct drm_connector_state *state, |
| 2331 | struct drm_property *property, |
| 2332 | uint64_t val); |
| 2333 | int intel_digital_connector_atomic_check(struct drm_connector *conn, |
| 2334 | struct drm_connector_state *new_state); |
| 2335 | struct drm_connector_state * |
| 2336 | intel_digital_connector_duplicate_state(struct drm_connector *connector); |
| 2337 | |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 2338 | struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc); |
| 2339 | void intel_crtc_destroy_state(struct drm_crtc *crtc, |
| 2340 | struct drm_crtc_state *state); |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 2341 | struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev); |
| 2342 | void intel_atomic_state_clear(struct drm_atomic_state *); |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 2343 | |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 2344 | static inline struct intel_crtc_state * |
| 2345 | intel_atomic_get_crtc_state(struct drm_atomic_state *state, |
| 2346 | struct intel_crtc *crtc) |
| 2347 | { |
| 2348 | struct drm_crtc_state *crtc_state; |
| 2349 | crtc_state = drm_atomic_get_crtc_state(state, &crtc->base); |
| 2350 | if (IS_ERR(crtc_state)) |
Fabian Frederick | 0b6cc18 | 2015-04-25 11:34:29 +0200 | [diff] [blame] | 2351 | return ERR_CAST(crtc_state); |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 2352 | |
| 2353 | return to_intel_crtc_state(crtc_state); |
| 2354 | } |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2355 | |
Ander Conselvan de Oliveira | 6ebc692 | 2017-02-23 09:15:59 +0200 | [diff] [blame] | 2356 | int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv, |
| 2357 | struct intel_crtc *intel_crtc, |
| 2358 | struct intel_crtc_state *crtc_state); |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 2359 | |
| 2360 | /* intel_atomic_plane.c */ |
Maarten Lankhorst | 87b9402 | 2018-11-13 10:28:04 +0100 | [diff] [blame] | 2361 | struct intel_plane *intel_plane_alloc(void); |
| 2362 | void intel_plane_free(struct intel_plane *plane); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 2363 | struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane); |
| 2364 | void intel_plane_destroy_state(struct drm_plane *plane, |
| 2365 | struct drm_plane_state *state); |
| 2366 | extern const struct drm_plane_helper_funcs intel_plane_helper_funcs; |
Ville Syrjälä | 5f2e511 | 2018-11-14 23:07:27 +0200 | [diff] [blame] | 2367 | void skl_update_planes_on_crtc(struct intel_atomic_state *state, |
| 2368 | struct intel_crtc *crtc); |
| 2369 | void i9xx_update_planes_on_crtc(struct intel_atomic_state *state, |
| 2370 | struct intel_crtc *crtc); |
Ville Syrjälä | b2b5550 | 2017-08-23 18:22:23 +0300 | [diff] [blame] | 2371 | int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state, |
| 2372 | struct intel_crtc_state *crtc_state, |
| 2373 | const struct intel_plane_state *old_plane_state, |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 2374 | struct intel_plane_state *intel_state); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 2375 | |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 2376 | /* intel_color.c */ |
Matt Roper | 302da0c | 2018-12-10 13:54:15 -0800 | [diff] [blame] | 2377 | void intel_color_init(struct intel_crtc *crtc); |
| 2378 | int intel_color_check(struct intel_crtc_state *crtc_state); |
| 2379 | void intel_color_set_csc(struct intel_crtc_state *crtc_state); |
| 2380 | void intel_color_load_luts(struct intel_crtc_state *crtc_state); |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 2381 | |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 2382 | /* intel_lspcon.c */ |
| 2383 | bool lspcon_init(struct intel_digital_port *intel_dig_port); |
Shashank Sharma | 910530c | 2016-10-14 19:56:52 +0530 | [diff] [blame] | 2384 | void lspcon_resume(struct intel_lspcon *lspcon); |
Imre Deak | 357c0ae | 2016-11-21 21:15:06 +0200 | [diff] [blame] | 2385 | void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon); |
Shashank Sharma | 7cbf19f | 2018-10-12 11:53:12 +0530 | [diff] [blame] | 2386 | void lspcon_write_infoframe(struct intel_encoder *encoder, |
| 2387 | const struct intel_crtc_state *crtc_state, |
| 2388 | unsigned int type, |
| 2389 | const void *buf, ssize_t len); |
Shashank Sharma | 06c812d | 2018-10-12 11:53:11 +0530 | [diff] [blame] | 2390 | void lspcon_set_infoframes(struct intel_encoder *encoder, |
| 2391 | bool enable, |
| 2392 | const struct intel_crtc_state *crtc_state, |
| 2393 | const struct drm_connector_state *conn_state); |
| 2394 | bool lspcon_infoframe_enabled(struct intel_encoder *encoder, |
| 2395 | const struct intel_crtc_state *pipe_config); |
Shashank Sharma | 668b6c1 | 2018-10-12 11:53:14 +0530 | [diff] [blame] | 2396 | void lspcon_ycbcr420_config(struct drm_connector *connector, |
| 2397 | struct intel_crtc_state *crtc_state); |
Tomeu Vizoso | 731035f | 2016-12-12 13:29:48 +0100 | [diff] [blame] | 2398 | |
| 2399 | /* intel_pipe_crc.c */ |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 2400 | #ifdef CONFIG_DEBUG_FS |
Mahesh Kumar | c0811a7 | 2018-08-21 14:08:56 +0530 | [diff] [blame] | 2401 | int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name); |
Mahesh Kumar | a8c2083 | 2018-07-13 19:29:38 +0530 | [diff] [blame] | 2402 | int intel_crtc_verify_crc_source(struct drm_crtc *crtc, |
| 2403 | const char *source_name, size_t *values_cnt); |
Mahesh Kumar | 260bc55 | 2018-07-13 19:29:39 +0530 | [diff] [blame] | 2404 | const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc, |
| 2405 | size_t *count); |
Maarten Lankhorst | 033b7a2 | 2018-03-08 13:02:02 +0100 | [diff] [blame] | 2406 | void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc); |
| 2407 | void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc); |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 2408 | #else |
| 2409 | #define intel_crtc_set_crc_source NULL |
Mahesh Kumar | a8c2083 | 2018-07-13 19:29:38 +0530 | [diff] [blame] | 2410 | #define intel_crtc_verify_crc_source NULL |
Mahesh Kumar | 260bc55 | 2018-07-13 19:29:39 +0530 | [diff] [blame] | 2411 | #define intel_crtc_get_crc_sources NULL |
Maarten Lankhorst | 033b7a2 | 2018-03-08 13:02:02 +0100 | [diff] [blame] | 2412 | static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc) |
| 2413 | { |
| 2414 | } |
| 2415 | |
| 2416 | static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc) |
| 2417 | { |
| 2418 | } |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 2419 | #endif |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2420 | #endif /* __INTEL_DRV_H__ */ |