Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 23 | * IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef __INTEL_DRV_H__ |
| 26 | #define __INTEL_DRV_H__ |
| 27 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 28 | #include <linux/async.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 29 | #include <linux/i2c.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 30 | #include <linux/hdmi.h> |
Ingo Molnar | e601757 | 2017-02-01 16:36:40 +0100 | [diff] [blame] | 31 | #include <linux/sched/clock.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/i915_drm.h> |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 33 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/drm_crtc.h> |
| 35 | #include <drm/drm_crtc_helper.h> |
Laurent Pinchart | 9338203 | 2016-11-28 20:51:09 +0200 | [diff] [blame] | 36 | #include <drm/drm_encoder.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/drm_fb_helper.h> |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 38 | #include <drm/drm_dp_dual_mode_helper.h> |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 39 | #include <drm/drm_dp_mst_helper.h> |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 40 | #include <drm/drm_rect.h> |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 41 | #include <drm/drm_atomic.h> |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 42 | |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 43 | /** |
| 44 | * _wait_for - magic (register) wait macro |
| 45 | * |
| 46 | * Does the right thing for modeset paths when run under kdgb or similar atomic |
| 47 | * contexts. Note that it's important that we check the condition again after |
| 48 | * having timed out, since the timeout could be due to preemption or similar and |
| 49 | * we've never had a chance to check the condition before the timeout. |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 50 | * |
| 51 | * TODO: When modesetting has fully transitioned to atomic, the below |
| 52 | * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts |
| 53 | * added. |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 54 | */ |
Tvrtko Ursulin | 3f17762 | 2016-03-03 14:36:41 +0000 | [diff] [blame] | 55 | #define _wait_for(COND, US, W) ({ \ |
| 56 | unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \ |
Dave Gordon | b0876af | 2016-09-14 13:10:33 +0100 | [diff] [blame] | 57 | int ret__; \ |
| 58 | for (;;) { \ |
| 59 | bool expired__ = time_after(jiffies, timeout__); \ |
| 60 | if (COND) { \ |
| 61 | ret__ = 0; \ |
| 62 | break; \ |
| 63 | } \ |
| 64 | if (expired__) { \ |
| 65 | ret__ = -ETIMEDOUT; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 66 | break; \ |
| 67 | } \ |
Ville Syrjälä | 9848de0 | 2015-03-20 21:28:08 +0200 | [diff] [blame] | 68 | if ((W) && drm_can_sleep()) { \ |
Tvrtko Ursulin | 3f17762 | 2016-03-03 14:36:41 +0000 | [diff] [blame] | 69 | usleep_range((W), (W)*2); \ |
Ben Widawsky | 0cc2764 | 2012-09-01 22:59:48 -0700 | [diff] [blame] | 70 | } else { \ |
| 71 | cpu_relax(); \ |
| 72 | } \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 73 | } \ |
| 74 | ret__; \ |
| 75 | }) |
| 76 | |
Tvrtko Ursulin | 3f17762 | 2016-03-03 14:36:41 +0000 | [diff] [blame] | 77 | #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000) |
Tvrtko Ursulin | 3f17762 | 2016-03-03 14:36:41 +0000 | [diff] [blame] | 78 | |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 79 | /* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */ |
| 80 | #if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT) |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 81 | # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic()) |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 82 | #else |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 83 | # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0) |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 84 | #endif |
| 85 | |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 86 | #define _wait_for_atomic(COND, US, ATOMIC) \ |
| 87 | ({ \ |
| 88 | int cpu, ret, timeout = (US) * 1000; \ |
| 89 | u64 base; \ |
| 90 | _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 91 | if (!(ATOMIC)) { \ |
| 92 | preempt_disable(); \ |
| 93 | cpu = smp_processor_id(); \ |
| 94 | } \ |
| 95 | base = local_clock(); \ |
| 96 | for (;;) { \ |
| 97 | u64 now = local_clock(); \ |
| 98 | if (!(ATOMIC)) \ |
| 99 | preempt_enable(); \ |
| 100 | if (COND) { \ |
| 101 | ret = 0; \ |
| 102 | break; \ |
| 103 | } \ |
| 104 | if (now - base >= timeout) { \ |
| 105 | ret = -ETIMEDOUT; \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 106 | break; \ |
| 107 | } \ |
| 108 | cpu_relax(); \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 109 | if (!(ATOMIC)) { \ |
| 110 | preempt_disable(); \ |
| 111 | if (unlikely(cpu != smp_processor_id())) { \ |
| 112 | timeout -= now - base; \ |
| 113 | cpu = smp_processor_id(); \ |
| 114 | base = local_clock(); \ |
| 115 | } \ |
| 116 | } \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 117 | } \ |
Tvrtko Ursulin | 18f4b84 | 2016-06-29 12:27:22 +0100 | [diff] [blame] | 118 | ret; \ |
| 119 | }) |
| 120 | |
| 121 | #define wait_for_us(COND, US) \ |
| 122 | ({ \ |
| 123 | int ret__; \ |
| 124 | BUILD_BUG_ON(!__builtin_constant_p(US)); \ |
| 125 | if ((US) > 10) \ |
| 126 | ret__ = _wait_for((COND), (US), 10); \ |
| 127 | else \ |
| 128 | ret__ = _wait_for_atomic((COND), (US), 0); \ |
Tvrtko Ursulin | 0351b93 | 2016-03-03 16:21:27 +0000 | [diff] [blame] | 129 | ret__; \ |
| 130 | }) |
| 131 | |
Tvrtko Ursulin | 939cf46 | 2017-04-18 11:52:11 +0100 | [diff] [blame] | 132 | #define wait_for_atomic_us(COND, US) \ |
| 133 | ({ \ |
| 134 | BUILD_BUG_ON(!__builtin_constant_p(US)); \ |
| 135 | BUILD_BUG_ON((US) > 50000); \ |
| 136 | _wait_for_atomic((COND), (US), 1); \ |
| 137 | }) |
| 138 | |
| 139 | #define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000) |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 140 | |
Jani Nikula | 49938ac | 2014-01-10 17:10:20 +0200 | [diff] [blame] | 141 | #define KHz(x) (1000 * (x)) |
| 142 | #define MHz(x) KHz(1000 * (x)) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 143 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 144 | /* |
| 145 | * Display related stuff |
| 146 | */ |
| 147 | |
| 148 | /* store information about an Ixxx DVO */ |
| 149 | /* The i830->i865 use multiple DVOs with multiple i2cs */ |
| 150 | /* the i915, i945 have a single sDVO i2c bus - which is different */ |
| 151 | #define MAX_OUTPUTS 6 |
| 152 | /* maximum connectors per crtcs in the mode set */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 153 | |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 154 | /* Maximum cursor sizes */ |
| 155 | #define GEN2_CURSOR_WIDTH 64 |
| 156 | #define GEN2_CURSOR_HEIGHT 64 |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 157 | #define MAX_CURSOR_WIDTH 256 |
| 158 | #define MAX_CURSOR_HEIGHT 256 |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 159 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 160 | #define INTEL_I2C_BUS_DVO 1 |
| 161 | #define INTEL_I2C_BUS_SDVO 2 |
| 162 | |
| 163 | /* these are outputs from the chip - integrated only |
| 164 | external chips are via DVO or SDVO output */ |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 165 | enum intel_output_type { |
| 166 | INTEL_OUTPUT_UNUSED = 0, |
| 167 | INTEL_OUTPUT_ANALOG = 1, |
| 168 | INTEL_OUTPUT_DVO = 2, |
| 169 | INTEL_OUTPUT_SDVO = 3, |
| 170 | INTEL_OUTPUT_LVDS = 4, |
| 171 | INTEL_OUTPUT_TVOUT = 5, |
| 172 | INTEL_OUTPUT_HDMI = 6, |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 173 | INTEL_OUTPUT_DP = 7, |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 174 | INTEL_OUTPUT_EDP = 8, |
| 175 | INTEL_OUTPUT_DSI = 9, |
| 176 | INTEL_OUTPUT_UNKNOWN = 10, |
| 177 | INTEL_OUTPUT_DP_MST = 11, |
| 178 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 179 | |
| 180 | #define INTEL_DVO_CHIP_NONE 0 |
| 181 | #define INTEL_DVO_CHIP_LVDS 1 |
| 182 | #define INTEL_DVO_CHIP_TMDS 2 |
| 183 | #define INTEL_DVO_CHIP_TVOUT 4 |
| 184 | |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 185 | #define INTEL_DSI_VIDEO_MODE 0 |
| 186 | #define INTEL_DSI_COMMAND_MODE 1 |
Jani Nikula | 72ffa33 | 2013-08-27 15:12:17 +0300 | [diff] [blame] | 187 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 188 | struct intel_framebuffer { |
| 189 | struct drm_framebuffer base; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 190 | struct drm_i915_gem_object *obj; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 191 | struct intel_rotation_info rot_info; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 192 | |
| 193 | /* for each plane in the normal GTT view */ |
| 194 | struct { |
| 195 | unsigned int x, y; |
| 196 | } normal[2]; |
| 197 | /* for each plane in the rotated GTT view */ |
| 198 | struct { |
| 199 | unsigned int x, y; |
| 200 | unsigned int pitch; /* pixels */ |
| 201 | } rotated[2]; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 202 | }; |
| 203 | |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 204 | struct intel_fbdev { |
| 205 | struct drm_fb_helper helper; |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 206 | struct intel_framebuffer *fb; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 207 | struct i915_vma *vma; |
Chris Wilson | 43cee31 | 2016-06-21 09:16:54 +0100 | [diff] [blame] | 208 | async_cookie_t cookie; |
Jesse Barnes | d978ef1 | 2014-03-07 08:57:51 -0800 | [diff] [blame] | 209 | int preferred_bpp; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 210 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 211 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 212 | struct intel_encoder { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 213 | struct drm_encoder base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 214 | |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 215 | enum intel_output_type type; |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 216 | enum port port; |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 217 | unsigned int cloneable; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 218 | void (*hot_plug)(struct intel_encoder *); |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 219 | bool (*compute_config)(struct intel_encoder *, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 220 | struct intel_crtc_state *, |
| 221 | struct drm_connector_state *); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 222 | void (*pre_pll_enable)(struct intel_encoder *, |
| 223 | struct intel_crtc_state *, |
| 224 | struct drm_connector_state *); |
| 225 | void (*pre_enable)(struct intel_encoder *, |
| 226 | struct intel_crtc_state *, |
| 227 | struct drm_connector_state *); |
| 228 | void (*enable)(struct intel_encoder *, |
| 229 | struct intel_crtc_state *, |
| 230 | struct drm_connector_state *); |
| 231 | void (*disable)(struct intel_encoder *, |
| 232 | struct intel_crtc_state *, |
| 233 | struct drm_connector_state *); |
| 234 | void (*post_disable)(struct intel_encoder *, |
| 235 | struct intel_crtc_state *, |
| 236 | struct drm_connector_state *); |
| 237 | void (*post_pll_disable)(struct intel_encoder *, |
| 238 | struct intel_crtc_state *, |
| 239 | struct drm_connector_state *); |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 240 | /* Read out the current hw state of this connector, returning true if |
| 241 | * the encoder is active. If the encoder is enabled it also set the pipe |
| 242 | * it is connected to in the pipe parameter. */ |
| 243 | bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 244 | /* Reconstructs the equivalent mode flags for the current hardware |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 245 | * state. This must be called _after_ display->get_pipe_config has |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 246 | * pre-filled the pipe config. Note that intel_encoder->base.crtc must |
| 247 | * be set correctly before calling this function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 248 | void (*get_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 249 | struct intel_crtc_state *pipe_config); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 250 | /* Returns a mask of power domains that need to be referenced as part |
| 251 | * of the hardware state readout code. */ |
| 252 | u64 (*get_power_domains)(struct intel_encoder *encoder); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 253 | /* |
| 254 | * Called during system suspend after all pending requests for the |
| 255 | * encoder are flushed (for example for DP AUX transactions) and |
| 256 | * device interrupts are disabled. |
| 257 | */ |
| 258 | void (*suspend)(struct intel_encoder *); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 259 | int crtc_mask; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 260 | enum hpd_pin hpd_pin; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 261 | enum intel_display_power_domain power_domain; |
Pandiyan, Dhinakaran | f1a3ace | 2016-09-19 18:24:40 -0700 | [diff] [blame] | 262 | /* for communication with audio component; protected by av_mutex */ |
| 263 | const struct drm_connector *audio_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 264 | }; |
| 265 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 266 | struct intel_panel { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 267 | struct drm_display_mode *fixed_mode; |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 268 | struct drm_display_mode *downclock_mode; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 269 | |
| 270 | /* backlight */ |
| 271 | struct { |
Jani Nikula | c91c9f3 | 2013-11-08 16:48:55 +0200 | [diff] [blame] | 272 | bool present; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 273 | u32 level; |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 274 | u32 min; |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 275 | u32 max; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 276 | bool enabled; |
Jani Nikula | 636baeb | 2013-11-08 16:49:02 +0200 | [diff] [blame] | 277 | bool combination_mode; /* gen 2/4 only */ |
| 278 | bool active_low_pwm; |
Jani Nikula | 32b421e | 2016-09-19 13:35:25 +0300 | [diff] [blame] | 279 | bool alternate_pwm_increment; /* lpt+ */ |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 280 | |
| 281 | /* PWM chip */ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 282 | bool util_pin_active_low; /* bxt+ */ |
| 283 | u8 controller; /* bxt+ only */ |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 284 | struct pwm_device *pwm; |
| 285 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 286 | struct backlight_device *device; |
Jani Nikula | ab656bb | 2014-08-13 12:10:12 +0300 | [diff] [blame] | 287 | |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 288 | /* Connector and platform specific backlight functions */ |
| 289 | int (*setup)(struct intel_connector *connector, enum pipe pipe); |
| 290 | uint32_t (*get)(struct intel_connector *connector); |
Maarten Lankhorst | 7d025e0 | 2017-06-12 12:21:15 +0200 | [diff] [blame] | 291 | void (*set)(const struct drm_connector_state *conn_state, uint32_t level); |
| 292 | void (*disable)(const struct drm_connector_state *conn_state); |
| 293 | void (*enable)(const struct intel_crtc_state *crtc_state, |
| 294 | const struct drm_connector_state *conn_state); |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 295 | uint32_t (*hz_to_pwm)(struct intel_connector *connector, |
| 296 | uint32_t hz); |
| 297 | void (*power)(struct intel_connector *, bool enable); |
| 298 | } backlight; |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 299 | }; |
| 300 | |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 301 | struct intel_connector { |
| 302 | struct drm_connector base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 303 | /* |
| 304 | * The fixed encoder this connector is connected to. |
| 305 | */ |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 306 | struct intel_encoder *encoder; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 307 | |
Jani Nikula | 8e1b56a | 2016-11-16 13:29:56 +0200 | [diff] [blame] | 308 | /* ACPI device id for ACPI and driver cooperation */ |
| 309 | u32 acpi_device_id; |
| 310 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 311 | /* Reads out the current hw, returning true if the connector is enabled |
| 312 | * and active (i.e. dpms ON state). */ |
| 313 | bool (*get_hw_state)(struct intel_connector *); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 314 | |
| 315 | /* Panel info for eDP and LVDS */ |
| 316 | struct intel_panel panel; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 317 | |
| 318 | /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */ |
| 319 | struct edid *edid; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 320 | struct edid *detect_edid; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 321 | |
| 322 | /* since POLL and HPD connectors may use the same HPD line keep the native |
| 323 | state of connector->polled in case hotplug storm detection changes it */ |
| 324 | u8 polled; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 325 | |
| 326 | void *port; /* store this opaque as its illegal to dereference it */ |
| 327 | |
| 328 | struct intel_dp *mst_port; |
Manasi Navare | 9301397 | 2017-04-06 16:44:19 +0300 | [diff] [blame] | 329 | |
| 330 | /* Work struct to schedule a uevent on link train failure */ |
| 331 | struct work_struct modeset_retry_work; |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 332 | }; |
| 333 | |
Maarten Lankhorst | 11c1a9e | 2017-05-01 15:37:57 +0200 | [diff] [blame] | 334 | struct intel_digital_connector_state { |
| 335 | struct drm_connector_state base; |
| 336 | |
| 337 | enum hdmi_force_audio force_audio; |
| 338 | int broadcast_rgb; |
| 339 | }; |
| 340 | |
| 341 | #define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base) |
| 342 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 343 | struct dpll { |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 344 | /* given values */ |
| 345 | int n; |
| 346 | int m1, m2; |
| 347 | int p1, p2; |
| 348 | /* derived values */ |
| 349 | int dot; |
| 350 | int vco; |
| 351 | int m; |
| 352 | int p; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 353 | }; |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 354 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 355 | struct intel_atomic_state { |
| 356 | struct drm_atomic_state base; |
| 357 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 358 | struct { |
| 359 | /* |
| 360 | * Logical state of cdclk (used for all scaling, watermark, |
| 361 | * etc. calculations and checks). This is computed as if all |
| 362 | * enabled crtcs were active. |
| 363 | */ |
| 364 | struct intel_cdclk_state logical; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 365 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 366 | /* |
| 367 | * Actual state of cdclk, can be different from the logical |
| 368 | * state only when all crtc's are DPMS off. |
| 369 | */ |
| 370 | struct intel_cdclk_state actual; |
| 371 | } cdclk; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 372 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 373 | bool dpll_set, modeset; |
| 374 | |
Matt Roper | 8b4a7d0 | 2016-05-12 07:06:00 -0700 | [diff] [blame] | 375 | /* |
| 376 | * Does this transaction change the pipes that are active? This mask |
| 377 | * tracks which CRTC's have changed their active state at the end of |
| 378 | * the transaction (not counting the temporary disable during modesets). |
| 379 | * This mask should only be non-zero when intel_state->modeset is true, |
| 380 | * but the converse is not necessarily true; simply changing a mode may |
| 381 | * not flip the final active status of any CRTC's |
| 382 | */ |
| 383 | unsigned int active_pipe_changes; |
| 384 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 385 | unsigned int active_crtcs; |
| 386 | unsigned int min_pixclk[I915_MAX_PIPES]; |
| 387 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 388 | struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS]; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 389 | |
| 390 | /* |
| 391 | * Current watermarks can't be trusted during hardware readout, so |
| 392 | * don't bother calculating intermediate watermarks. |
| 393 | */ |
| 394 | bool skip_intermediate_wm; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 395 | |
| 396 | /* Gen9+ only */ |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 397 | struct skl_wm_values wm_results; |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 398 | |
| 399 | struct i915_sw_fence commit_ready; |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 400 | |
| 401 | struct llist_node freed; |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 402 | }; |
| 403 | |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 404 | struct intel_plane_state { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 405 | struct drm_plane_state base; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 406 | struct drm_rect clip; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 407 | struct i915_vma *vma; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 408 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 409 | struct { |
| 410 | u32 offset; |
| 411 | int x, y; |
| 412 | } main; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 413 | struct { |
| 414 | u32 offset; |
| 415 | int x, y; |
| 416 | } aux; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 417 | |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 418 | /* plane control register */ |
| 419 | u32 ctl; |
| 420 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 421 | /* |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 422 | * scaler_id |
| 423 | * = -1 : not using a scaler |
| 424 | * >= 0 : using a scalers |
| 425 | * |
| 426 | * plane requiring a scaler: |
| 427 | * - During check_plane, its bit is set in |
| 428 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 429 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 430 | * - scaler_id indicates the scaler it got assigned. |
| 431 | * |
| 432 | * plane doesn't require a scaler: |
| 433 | * - this can happen when scaling is no more required or plane simply |
| 434 | * got disabled. |
| 435 | * - During check_plane, corresponding bit is reset in |
| 436 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 437 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 438 | */ |
| 439 | int scaler_id; |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 440 | |
| 441 | struct drm_intel_sprite_colorkey ckey; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 442 | }; |
| 443 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 444 | struct intel_initial_plane_config { |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 445 | struct intel_framebuffer *fb; |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 446 | unsigned int tiling; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 447 | int size; |
| 448 | u32 base; |
| 449 | }; |
| 450 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 451 | #define SKL_MIN_SRC_W 8 |
| 452 | #define SKL_MAX_SRC_W 4096 |
| 453 | #define SKL_MIN_SRC_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 454 | #define SKL_MAX_SRC_H 4096 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 455 | #define SKL_MIN_DST_W 8 |
| 456 | #define SKL_MAX_DST_W 4096 |
| 457 | #define SKL_MIN_DST_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 458 | #define SKL_MAX_DST_H 4096 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 459 | |
| 460 | struct intel_scaler { |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 461 | int in_use; |
| 462 | uint32_t mode; |
| 463 | }; |
| 464 | |
| 465 | struct intel_crtc_scaler_state { |
| 466 | #define SKL_NUM_SCALERS 2 |
| 467 | struct intel_scaler scalers[SKL_NUM_SCALERS]; |
| 468 | |
| 469 | /* |
| 470 | * scaler_users: keeps track of users requesting scalers on this crtc. |
| 471 | * |
| 472 | * If a bit is set, a user is using a scaler. |
| 473 | * Here user can be a plane or crtc as defined below: |
| 474 | * bits 0-30 - plane (bit position is index from drm_plane_index) |
| 475 | * bit 31 - crtc |
| 476 | * |
| 477 | * Instead of creating a new index to cover planes and crtc, using |
| 478 | * existing drm_plane_index for planes which is well less than 31 |
| 479 | * planes and bit 31 for crtc. This should be fine to cover all |
| 480 | * our platforms. |
| 481 | * |
| 482 | * intel_atomic_setup_scalers will setup available scalers to users |
| 483 | * requesting scalers. It will gracefully fail if request exceeds |
| 484 | * avilability. |
| 485 | */ |
| 486 | #define SKL_CRTC_INDEX 31 |
| 487 | unsigned scaler_users; |
| 488 | |
| 489 | /* scaler used by crtc for panel fitting purpose */ |
| 490 | int scaler_id; |
| 491 | }; |
| 492 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 493 | /* drm_mode->private_flags */ |
| 494 | #define I915_MODE_FLAG_INHERITED 1 |
| 495 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 496 | struct intel_pipe_wm { |
| 497 | struct intel_wm_level wm[5]; |
Maarten Lankhorst | 71f0a62 | 2016-03-08 10:57:16 +0100 | [diff] [blame] | 498 | struct intel_wm_level raw_wm[5]; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 499 | uint32_t linetime; |
| 500 | bool fbc_wm_enabled; |
| 501 | bool pipe_enabled; |
| 502 | bool sprites_enabled; |
| 503 | bool sprites_scaled; |
| 504 | }; |
| 505 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 506 | struct skl_plane_wm { |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 507 | struct skl_wm_level wm[8]; |
| 508 | struct skl_wm_level trans_wm; |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 509 | }; |
| 510 | |
| 511 | struct skl_pipe_wm { |
| 512 | struct skl_plane_wm planes[I915_MAX_PLANES]; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 513 | uint32_t linetime; |
| 514 | }; |
| 515 | |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 516 | enum vlv_wm_level { |
| 517 | VLV_WM_LEVEL_PM2, |
| 518 | VLV_WM_LEVEL_PM5, |
| 519 | VLV_WM_LEVEL_DDR_DVFS, |
| 520 | NUM_VLV_WM_LEVELS, |
| 521 | }; |
| 522 | |
| 523 | struct vlv_wm_state { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 524 | struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS]; |
| 525 | struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS]; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 526 | uint8_t num_levels; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 527 | bool cxsr; |
| 528 | }; |
| 529 | |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 530 | struct vlv_fifo_state { |
| 531 | u16 plane[I915_MAX_PLANES]; |
| 532 | }; |
| 533 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 534 | enum g4x_wm_level { |
| 535 | G4X_WM_LEVEL_NORMAL, |
| 536 | G4X_WM_LEVEL_SR, |
| 537 | G4X_WM_LEVEL_HPLL, |
| 538 | NUM_G4X_WM_LEVELS, |
| 539 | }; |
| 540 | |
| 541 | struct g4x_wm_state { |
| 542 | struct g4x_pipe_wm wm; |
| 543 | struct g4x_sr_wm sr; |
| 544 | struct g4x_sr_wm hpll; |
| 545 | bool cxsr; |
| 546 | bool hpll_en; |
| 547 | bool fbc_en; |
| 548 | }; |
| 549 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 550 | struct intel_crtc_wm_state { |
| 551 | union { |
| 552 | struct { |
| 553 | /* |
| 554 | * Intermediate watermarks; these can be |
| 555 | * programmed immediately since they satisfy |
| 556 | * both the current configuration we're |
| 557 | * switching away from and the new |
| 558 | * configuration we're switching to. |
| 559 | */ |
| 560 | struct intel_pipe_wm intermediate; |
| 561 | |
| 562 | /* |
| 563 | * Optimal watermarks, programmed post-vblank |
| 564 | * when this state is committed. |
| 565 | */ |
| 566 | struct intel_pipe_wm optimal; |
| 567 | } ilk; |
| 568 | |
| 569 | struct { |
| 570 | /* gen9+ only needs 1-step wm programming */ |
| 571 | struct skl_pipe_wm optimal; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 572 | struct skl_ddb_entry ddb; |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 573 | } skl; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 574 | |
| 575 | struct { |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 576 | /* "raw" watermarks (not inverted) */ |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 577 | struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS]; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 578 | /* intermediate watermarks (inverted) */ |
| 579 | struct vlv_wm_state intermediate; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 580 | /* optimal watermarks (inverted) */ |
| 581 | struct vlv_wm_state optimal; |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 582 | /* display FIFO split */ |
| 583 | struct vlv_fifo_state fifo_state; |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 584 | } vlv; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 585 | |
| 586 | struct { |
| 587 | /* "raw" watermarks */ |
| 588 | struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS]; |
| 589 | /* intermediate watermarks */ |
| 590 | struct g4x_wm_state intermediate; |
| 591 | /* optimal watermarks */ |
| 592 | struct g4x_wm_state optimal; |
| 593 | } g4x; |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 594 | }; |
| 595 | |
| 596 | /* |
| 597 | * Platforms with two-step watermark programming will need to |
| 598 | * update watermark programming post-vblank to switch from the |
| 599 | * safe intermediate watermarks to the optimal final |
| 600 | * watermarks. |
| 601 | */ |
| 602 | bool need_postvbl_update; |
| 603 | }; |
| 604 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 605 | struct intel_crtc_state { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 606 | struct drm_crtc_state base; |
| 607 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 608 | /** |
| 609 | * quirks - bitfield with hw state readout quirks |
| 610 | * |
| 611 | * For various reasons the hw state readout code might not be able to |
| 612 | * completely faithfully read out the current state. These cases are |
| 613 | * tracked with quirk flags so that fastboot and state checker can act |
| 614 | * accordingly. |
| 615 | */ |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 616 | #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */ |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 617 | unsigned long quirks; |
| 618 | |
Maarten Lankhorst | cd202f6 | 2016-03-09 10:35:44 +0100 | [diff] [blame] | 619 | unsigned fb_bits; /* framebuffers to flip */ |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 620 | bool update_pipe; /* can a fast modeset be performed? */ |
| 621 | bool disable_cxsr; |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 622 | bool update_wm_pre, update_wm_post; /* watermarks are updated */ |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 623 | bool fb_changed; /* fb on any of the planes is changed */ |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 624 | bool fifo_changed; /* FIFO split is changed */ |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 625 | |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 626 | /* Pipe source size (ie. panel fitter input size) |
| 627 | * All planes will be positioned inside this space, |
| 628 | * and get clipped at the edges. */ |
| 629 | int pipe_src_w, pipe_src_h; |
| 630 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 631 | /* |
| 632 | * Pipe pixel rate, adjusted for |
| 633 | * panel fitter/pipe scaler downscaling. |
| 634 | */ |
| 635 | unsigned int pixel_rate; |
| 636 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 637 | /* Whether to set up the PCH/FDI. Note that we never allow sharing |
| 638 | * between pch encoders and cpu encoders. */ |
| 639 | bool has_pch_encoder; |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 640 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 641 | /* Are we sending infoframes on the attached port */ |
| 642 | bool has_infoframe; |
| 643 | |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 644 | /* CPU Transcoder for the pipe. Currently this can only differ from the |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 645 | * pipe on Haswell and later (where we have a special eDP transcoder) |
| 646 | * and Broxton (where we have special DSI transcoders). */ |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 647 | enum transcoder cpu_transcoder; |
| 648 | |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 649 | /* |
| 650 | * Use reduced/limited/broadcast rbg range, compressing from the full |
| 651 | * range fed into the crtcs. |
| 652 | */ |
| 653 | bool limited_color_range; |
| 654 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 655 | /* Bitmask of encoder types (enum intel_output_type) |
| 656 | * driven by the pipe. |
| 657 | */ |
| 658 | unsigned int output_types; |
| 659 | |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 660 | /* Whether we should send NULL infoframes. Required for audio. */ |
| 661 | bool has_hdmi_sink; |
| 662 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 663 | /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or |
| 664 | * has_dp_encoder is set. */ |
| 665 | bool has_audio; |
| 666 | |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 667 | /* |
| 668 | * Enable dithering, used when the selected pipe bpp doesn't match the |
| 669 | * plane bpp. |
| 670 | */ |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 671 | bool dither; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 672 | |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 673 | /* |
| 674 | * Dither gets enabled for 18bpp which causes CRC mismatch errors for |
| 675 | * compliance video pattern tests. |
| 676 | * Disable dither only if it is a compliance test request for |
| 677 | * 18bpp. |
| 678 | */ |
| 679 | bool dither_force_disable; |
| 680 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 681 | /* Controls for the clock computation, to override various stages. */ |
| 682 | bool clock_set; |
| 683 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 684 | /* SDVO TV has a bunch of special case. To make multifunction encoders |
| 685 | * work correctly, we need to track this at runtime.*/ |
| 686 | bool sdvo_tv_clock; |
| 687 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 688 | /* |
| 689 | * crtc bandwidth limit, don't increase pipe bpp or clock if not really |
| 690 | * required. This is set in the 2nd loop of calling encoder's |
| 691 | * ->compute_config if the first pick doesn't work out. |
| 692 | */ |
| 693 | bool bw_constrained; |
| 694 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 695 | /* Settings for the intel dpll used on pretty much everything but |
| 696 | * haswell. */ |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 697 | struct dpll dpll; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 698 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 699 | /* Selected dpll when shared or NULL. */ |
| 700 | struct intel_shared_dpll *shared_dpll; |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 701 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 702 | /* Actual register state of the dpll, for shared dpll cross-checking. */ |
| 703 | struct intel_dpll_hw_state dpll_hw_state; |
| 704 | |
Ville Syrjälä | 47eacba | 2016-04-12 22:14:35 +0300 | [diff] [blame] | 705 | /* DSI PLL registers */ |
| 706 | struct { |
| 707 | u32 ctrl, div; |
| 708 | } dsi_pll; |
| 709 | |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 710 | int pipe_bpp; |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 711 | struct intel_link_m_n dp_m_n; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 712 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 713 | /* m2_n2 for eDP downclock */ |
| 714 | struct intel_link_m_n dp_m2_n2; |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 715 | bool has_drrs; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 716 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 717 | /* |
| 718 | * Frequence the dpll for the port should run at. Differs from the |
Ville Syrjälä | 3c52f4e | 2013-09-06 23:28:59 +0300 | [diff] [blame] | 719 | * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also |
| 720 | * already multiplied by pixel_multiplier. |
Daniel Vetter | df92b1e | 2013-03-28 10:41:58 +0100 | [diff] [blame] | 721 | */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 722 | int port_clock; |
| 723 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 724 | /* Used by SDVO (and if we ever fix it, HDMI). */ |
| 725 | unsigned pixel_multiplier; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 726 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 727 | uint8_t lane_count; |
| 728 | |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 729 | /* |
| 730 | * Used by platforms having DP/HDMI PHY with programmable lane |
| 731 | * latency optimization. |
| 732 | */ |
| 733 | uint8_t lane_lat_optim_mask; |
| 734 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 735 | /* Panel fitter controls for gen2-gen4 + VLV */ |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 736 | struct { |
| 737 | u32 control; |
| 738 | u32 pgm_ratios; |
Daniel Vetter | 68fc874 | 2013-04-25 22:52:16 +0200 | [diff] [blame] | 739 | u32 lvds_border_bits; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 740 | } gmch_pfit; |
| 741 | |
| 742 | /* Panel fitter placement and size for Ironlake+ */ |
| 743 | struct { |
| 744 | u32 pos; |
| 745 | u32 size; |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 746 | bool enabled; |
Daniel Vetter | fabf6e5 | 2014-05-29 14:10:22 +0200 | [diff] [blame] | 747 | bool force_thru; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 748 | } pch_pfit; |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 749 | |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 750 | /* FDI configuration, only valid if has_pch_encoder is set. */ |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 751 | int fdi_lanes; |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 752 | struct intel_link_m_n fdi_m_n; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 753 | |
| 754 | bool ips_enabled; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 755 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 756 | bool enable_fbc; |
| 757 | |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 758 | bool double_wide; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 759 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 760 | int pbn; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 761 | |
| 762 | struct intel_crtc_scaler_state scaler_state; |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 763 | |
| 764 | /* w/a for waiting 2 vblanks during crtc enable */ |
| 765 | enum pipe hsw_workaround_pipe; |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 766 | |
| 767 | /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */ |
| 768 | bool disable_lp_wm; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 769 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 770 | struct intel_crtc_wm_state wm; |
Lionel Landwerlin | 05dc698 | 2016-03-16 10:57:15 +0000 | [diff] [blame] | 771 | |
| 772 | /* Gamma mode programmed on the pipe */ |
| 773 | uint32_t gamma_mode; |
Ville Syrjälä | e9728bd | 2017-03-02 19:14:51 +0200 | [diff] [blame] | 774 | |
| 775 | /* bitmask of visible planes (enum plane_id) */ |
| 776 | u8 active_planes; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 777 | |
| 778 | /* HDMI scrambling status */ |
| 779 | bool hdmi_scrambling; |
| 780 | |
| 781 | /* HDMI High TMDS char rate ratio */ |
| 782 | bool hdmi_high_tmds_clock_ratio; |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame^] | 783 | |
| 784 | /* output format is YCBCR 4:2:0 */ |
| 785 | bool ycbcr420; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 786 | }; |
| 787 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 788 | struct intel_crtc { |
| 789 | struct drm_crtc base; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 790 | enum pipe pipe; |
| 791 | enum plane plane; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 792 | u8 lut_r[256], lut_g[256], lut_b[256]; |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 793 | /* |
| 794 | * Whether the crtc and the connected output pipeline is active. Implies |
| 795 | * that crtc->enabled is set, i.e. the current mode configuration has |
| 796 | * some outputs connected to this crtc. |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 797 | */ |
| 798 | bool active; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 799 | bool lowfreq_avail; |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 800 | u8 plane_ids_mask; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 801 | unsigned long long enabled_power_domains; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 802 | struct intel_overlay *overlay; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 803 | |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 804 | /* Display surface base address adjustement for pageflips. Note that on |
| 805 | * gen4+ this only adjusts up to a tile, offsets within a tile are |
| 806 | * handled in the hw itself (with the TILEOFF register). */ |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 807 | u32 dspaddr_offset; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 808 | int adjusted_x; |
| 809 | int adjusted_y; |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 810 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 811 | struct intel_crtc_state *config; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 812 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 813 | /* global reset count when the last flip was submitted */ |
| 814 | unsigned int reset_count; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 815 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 816 | /* Access to these should be protected by dev_priv->irq_lock. */ |
| 817 | bool cpu_fifo_underrun_disabled; |
| 818 | bool pch_fifo_underrun_disabled; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 819 | |
| 820 | /* per-pipe watermark state */ |
| 821 | struct { |
| 822 | /* watermarks currently being used */ |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 823 | union { |
| 824 | struct intel_pipe_wm ilk; |
Ville Syrjälä | 7eb4941 | 2017-03-02 19:14:53 +0200 | [diff] [blame] | 825 | struct vlv_wm_state vlv; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 826 | struct g4x_wm_state g4x; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 827 | } active; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 828 | } wm; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 829 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 830 | int scanline_offset; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 831 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 832 | struct { |
| 833 | unsigned start_vbl_count; |
| 834 | ktime_t start_vbl_time; |
| 835 | int min_vbl, max_vbl; |
| 836 | int scanline_start; |
| 837 | } debug; |
Maarten Lankhorst | 85a62bf | 2015-09-01 12:15:33 +0200 | [diff] [blame] | 838 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 839 | /* scalers available on this crtc */ |
| 840 | int num_scalers; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 841 | }; |
| 842 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 843 | struct intel_plane { |
| 844 | struct drm_plane base; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 845 | u8 plane; |
| 846 | enum plane_id id; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 847 | enum pipe pipe; |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 848 | bool can_scale; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 849 | int max_downscale; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 850 | uint32_t frontbuffer_bit; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 851 | |
Ville Syrjälä | cd5dcbf | 2017-03-27 21:55:35 +0300 | [diff] [blame] | 852 | struct { |
| 853 | u32 base, cntl, size; |
| 854 | } cursor; |
| 855 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 856 | /* |
| 857 | * NOTE: Do not place new plane state fields here (e.g., when adding |
| 858 | * new plane properties). New runtime state should now be placed in |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 859 | * the intel_plane_state structure and accessed via plane_state. |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 860 | */ |
| 861 | |
Ville Syrjälä | 282dbf9 | 2017-03-27 21:55:33 +0300 | [diff] [blame] | 862 | void (*update_plane)(struct intel_plane *plane, |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 863 | const struct intel_crtc_state *crtc_state, |
| 864 | const struct intel_plane_state *plane_state); |
Ville Syrjälä | 282dbf9 | 2017-03-27 21:55:33 +0300 | [diff] [blame] | 865 | void (*disable_plane)(struct intel_plane *plane, |
| 866 | struct intel_crtc *crtc); |
| 867 | int (*check_plane)(struct intel_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 868 | struct intel_crtc_state *crtc_state, |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 869 | struct intel_plane_state *state); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 870 | }; |
| 871 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 872 | struct intel_watermark_params { |
Tvrtko Ursulin | ae9400c | 2016-10-13 11:09:25 +0100 | [diff] [blame] | 873 | u16 fifo_size; |
| 874 | u16 max_wm; |
| 875 | u8 default_wm; |
| 876 | u8 guard_size; |
| 877 | u8 cacheline_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 878 | }; |
| 879 | |
| 880 | struct cxsr_latency { |
Tvrtko Ursulin | c13fb77 | 2016-10-14 14:55:02 +0100 | [diff] [blame] | 881 | bool is_desktop : 1; |
| 882 | bool is_ddr3 : 1; |
Tvrtko Ursulin | 44a655c | 2016-10-13 11:09:23 +0100 | [diff] [blame] | 883 | u16 fsb_freq; |
| 884 | u16 mem_freq; |
| 885 | u16 display_sr; |
| 886 | u16 display_hpll_disable; |
| 887 | u16 cursor_sr; |
| 888 | u16 cursor_hpll_disable; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 889 | }; |
| 890 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 891 | #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 892 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 893 | #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base) |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 894 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 895 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 896 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 897 | #define to_intel_plane(x) container_of(x, struct intel_plane, base) |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 898 | #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base) |
Matt Roper | 155e636 | 2014-07-07 18:21:47 -0700 | [diff] [blame] | 899 | #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 900 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 901 | struct intel_hdmi { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 902 | i915_reg_t hdmi_reg; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 903 | int ddc_bus; |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 904 | struct { |
| 905 | enum drm_dp_dual_mode_type type; |
| 906 | int max_tmds_clock; |
| 907 | } dp_dual_mode; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 908 | bool has_hdmi_sink; |
| 909 | bool has_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 910 | bool rgb_quant_range_selectable; |
Shashank Sharma | d8b4c43 | 2015-09-04 18:56:11 +0530 | [diff] [blame] | 911 | struct intel_connector *attached_connector; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 912 | void (*write_infoframe)(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 913 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 914 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 915 | const void *frame, ssize_t len); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 916 | void (*set_infoframes)(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 917 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 918 | const struct intel_crtc_state *crtc_state, |
| 919 | const struct drm_connector_state *conn_state); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 920 | bool (*infoframe_enabled)(struct drm_encoder *encoder, |
| 921 | const struct intel_crtc_state *pipe_config); |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 922 | }; |
| 923 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 924 | struct intel_dp_mst_encoder; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 925 | #define DP_MAX_DOWNSTREAM_PORTS 0x10 |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 926 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 927 | /* |
| 928 | * enum link_m_n_set: |
| 929 | * When platform provides two set of M_N registers for dp, we can |
| 930 | * program them and switch between them incase of DRRS. |
| 931 | * But When only one such register is provided, we have to program the |
| 932 | * required divider value on that registers itself based on the DRRS state. |
| 933 | * |
| 934 | * M1_N1 : Program dp_m_n on M1_N1 registers |
| 935 | * dp_m2_n2 on M2_N2 registers (If supported) |
| 936 | * |
| 937 | * M2_N2 : Program dp_m2_n2 on M1_N1 registers |
| 938 | * M2_N2 registers are not supported |
| 939 | */ |
| 940 | |
| 941 | enum link_m_n_set { |
| 942 | /* Sets the m1_n1 and m2_n2 */ |
| 943 | M1_N1 = 0, |
| 944 | M2_N2 |
| 945 | }; |
| 946 | |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 947 | struct intel_dp_compliance_data { |
| 948 | unsigned long edid; |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 949 | uint8_t video_pattern; |
| 950 | uint16_t hdisplay, vdisplay; |
| 951 | uint8_t bpc; |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 952 | }; |
| 953 | |
| 954 | struct intel_dp_compliance { |
| 955 | unsigned long test_type; |
| 956 | struct intel_dp_compliance_data test_data; |
| 957 | bool test_active; |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 958 | int test_link_rate; |
| 959 | u8 test_lane_count; |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 960 | }; |
| 961 | |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 962 | struct intel_dp { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 963 | i915_reg_t output_reg; |
| 964 | i915_reg_t aux_ch_ctl_reg; |
| 965 | i915_reg_t aux_ch_data_reg[5]; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 966 | uint32_t DP; |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 967 | int link_rate; |
| 968 | uint8_t lane_count; |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 969 | uint8_t sink_count; |
Ville Syrjälä | 64ee2fd | 2016-07-28 17:50:39 +0300 | [diff] [blame] | 970 | bool link_mst; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 971 | bool has_audio; |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 972 | bool detect_done; |
Navare, Manasi D | c92bd2f | 2016-09-01 15:08:15 -0700 | [diff] [blame] | 973 | bool channel_eq_status; |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 974 | bool reset_link_params; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 975 | uint8_t dpcd[DP_RECEIVER_CAP_SIZE]; |
Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 976 | uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE]; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 977 | uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; |
Yetunde Adebisi | 86ee27b | 2016-04-05 15:10:51 +0100 | [diff] [blame] | 978 | uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE]; |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 979 | /* source rates */ |
| 980 | int num_source_rates; |
| 981 | const int *source_rates; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 982 | /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */ |
| 983 | int num_sink_rates; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 984 | int sink_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 985 | bool use_rate_select; |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 986 | /* intersection of source and sink rates */ |
| 987 | int num_common_rates; |
| 988 | int common_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 989 | /* Max lane count for the current link */ |
| 990 | int max_link_lane_count; |
| 991 | /* Max rate for the current link */ |
| 992 | int max_link_rate; |
Imre Deak | 7b3fc17 | 2016-10-25 16:12:39 +0300 | [diff] [blame] | 993 | /* sink or branch descriptor */ |
Jani Nikula | 84c3675 | 2017-05-18 14:10:23 +0300 | [diff] [blame] | 994 | struct drm_dp_desc desc; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 995 | struct drm_dp_aux aux; |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 996 | enum intel_display_power_domain aux_power_domain; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 997 | uint8_t train_set[4]; |
| 998 | int panel_power_up_delay; |
| 999 | int panel_power_down_delay; |
| 1000 | int panel_power_cycle_delay; |
| 1001 | int backlight_on_delay; |
| 1002 | int backlight_off_delay; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1003 | struct delayed_work panel_vdd_work; |
| 1004 | bool want_panel_vdd; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1005 | unsigned long last_power_on; |
| 1006 | unsigned long last_backlight_off; |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 1007 | ktime_t panel_power_off_time; |
Dave Airlie | 5d42f82 | 2014-08-05 09:04:59 +1000 | [diff] [blame] | 1008 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 1009 | struct notifier_block edp_notifier; |
| 1010 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 1011 | /* |
| 1012 | * Pipe whose power sequencer is currently locked into |
| 1013 | * this port. Only relevant on VLV/CHV. |
| 1014 | */ |
| 1015 | enum pipe pps_pipe; |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1016 | /* |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 1017 | * Pipe currently driving the port. Used for preventing |
| 1018 | * the use of the PPS for any pipe currentrly driving |
| 1019 | * external DP as that will mess things up on VLV. |
| 1020 | */ |
| 1021 | enum pipe active_pipe; |
| 1022 | /* |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1023 | * Set if the sequencer may be reset due to a power transition, |
| 1024 | * requiring a reinitialization. Only relevant on BXT. |
| 1025 | */ |
| 1026 | bool pps_reset; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 1027 | struct edp_power_seq pps_delays; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 1028 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1029 | bool can_mst; /* this port supports mst */ |
| 1030 | bool is_mst; |
Ville Syrjälä | 19e0b4c | 2016-08-05 19:05:42 +0300 | [diff] [blame] | 1031 | int active_mst_links; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1032 | /* connector directly attached - won't be use for modeset in mst world */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1033 | struct intel_connector *attached_connector; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 1034 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1035 | /* mst connector list */ |
| 1036 | struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES]; |
| 1037 | struct drm_dp_mst_topology_mgr mst_mgr; |
| 1038 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 1039 | uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index); |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 1040 | /* |
| 1041 | * This function returns the value we have to program the AUX_CTL |
| 1042 | * register with to kick off an AUX transaction. |
| 1043 | */ |
| 1044 | uint32_t (*get_aux_send_ctl)(struct intel_dp *dp, |
| 1045 | bool has_aux_irq, |
| 1046 | int send_bytes, |
| 1047 | uint32_t aux_clock_divider); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1048 | |
| 1049 | /* This is called before a link training is starterd */ |
| 1050 | void (*prepare_link_retrain)(struct intel_dp *intel_dp); |
| 1051 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 1052 | /* Displayport compliance testing */ |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 1053 | struct intel_dp_compliance compliance; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 1054 | }; |
| 1055 | |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1056 | struct intel_lspcon { |
| 1057 | bool active; |
| 1058 | enum drm_lspcon_mode mode; |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1059 | }; |
| 1060 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1061 | struct intel_digital_port { |
| 1062 | struct intel_encoder base; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1063 | enum port port; |
Stéphane Marchesin | bcf53de | 2013-07-12 13:54:41 -0700 | [diff] [blame] | 1064 | u32 saved_port_bits; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1065 | struct intel_dp dp; |
| 1066 | struct intel_hdmi hdmi; |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1067 | struct intel_lspcon lspcon; |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1068 | enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1069 | bool release_cl2_override; |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 1070 | uint8_t max_lanes; |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 1071 | enum intel_display_power_domain ddi_io_power_domain; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1072 | }; |
| 1073 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1074 | struct intel_dp_mst_encoder { |
| 1075 | struct intel_encoder base; |
| 1076 | enum pipe pipe; |
| 1077 | struct intel_digital_port *primary; |
Dave Airlie | 0552f76 | 2016-03-09 11:14:38 +1000 | [diff] [blame] | 1078 | struct intel_connector *connector; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1079 | }; |
| 1080 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 1081 | static inline enum dpio_channel |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1082 | vlv_dport_to_channel(struct intel_digital_port *dport) |
| 1083 | { |
| 1084 | switch (dport->port) { |
| 1085 | case PORT_B: |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1086 | case PORT_D: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1087 | return DPIO_CH0; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1088 | case PORT_C: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1089 | return DPIO_CH1; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1090 | default: |
| 1091 | BUG(); |
| 1092 | } |
| 1093 | } |
| 1094 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 1095 | static inline enum dpio_phy |
| 1096 | vlv_dport_to_phy(struct intel_digital_port *dport) |
| 1097 | { |
| 1098 | switch (dport->port) { |
| 1099 | case PORT_B: |
| 1100 | case PORT_C: |
| 1101 | return DPIO_PHY0; |
| 1102 | case PORT_D: |
| 1103 | return DPIO_PHY1; |
| 1104 | default: |
| 1105 | BUG(); |
| 1106 | } |
| 1107 | } |
| 1108 | |
| 1109 | static inline enum dpio_channel |
Chon Ming Lee | eb69b0e | 2014-04-09 13:28:16 +0300 | [diff] [blame] | 1110 | vlv_pipe_to_channel(enum pipe pipe) |
| 1111 | { |
| 1112 | switch (pipe) { |
| 1113 | case PIPE_A: |
| 1114 | case PIPE_C: |
| 1115 | return DPIO_CH0; |
| 1116 | case PIPE_B: |
| 1117 | return DPIO_CH1; |
| 1118 | default: |
| 1119 | BUG(); |
| 1120 | } |
| 1121 | } |
| 1122 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 1123 | static inline struct intel_crtc * |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1124 | intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe) |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1125 | { |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1126 | return dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1127 | } |
| 1128 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 1129 | static inline struct intel_crtc * |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1130 | intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane) |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 1131 | { |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 1132 | return dev_priv->plane_to_crtc_mapping[plane]; |
| 1133 | } |
| 1134 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1135 | struct intel_load_detect_pipe { |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 1136 | struct drm_atomic_state *restore_state; |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1137 | }; |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 1138 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1139 | static inline struct intel_encoder * |
| 1140 | intel_attached_encoder(struct drm_connector *connector) |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1141 | { |
| 1142 | return to_intel_connector(connector)->encoder; |
| 1143 | } |
| 1144 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1145 | static inline struct intel_digital_port * |
| 1146 | enc_to_dig_port(struct drm_encoder *encoder) |
| 1147 | { |
Ander Conselvan de Oliveira | 9a5da00 | 2017-02-24 16:18:45 +0200 | [diff] [blame] | 1148 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 1149 | |
| 1150 | switch (intel_encoder->type) { |
| 1151 | case INTEL_OUTPUT_UNKNOWN: |
| 1152 | WARN_ON(!HAS_DDI(to_i915(encoder->dev))); |
| 1153 | case INTEL_OUTPUT_DP: |
| 1154 | case INTEL_OUTPUT_EDP: |
| 1155 | case INTEL_OUTPUT_HDMI: |
| 1156 | return container_of(encoder, struct intel_digital_port, |
| 1157 | base.base); |
| 1158 | default: |
| 1159 | return NULL; |
| 1160 | } |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1161 | } |
| 1162 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1163 | static inline struct intel_dp_mst_encoder * |
| 1164 | enc_to_mst(struct drm_encoder *encoder) |
| 1165 | { |
| 1166 | return container_of(encoder, struct intel_dp_mst_encoder, base.base); |
| 1167 | } |
| 1168 | |
Imre Deak | 9ff8c9b | 2013-05-08 13:14:02 +0300 | [diff] [blame] | 1169 | static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder) |
| 1170 | { |
| 1171 | return &enc_to_dig_port(encoder)->dp; |
| 1172 | } |
| 1173 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1174 | static inline struct intel_digital_port * |
| 1175 | dp_to_dig_port(struct intel_dp *intel_dp) |
| 1176 | { |
| 1177 | return container_of(intel_dp, struct intel_digital_port, dp); |
| 1178 | } |
| 1179 | |
Imre Deak | dd75f6d | 2016-11-21 21:15:05 +0200 | [diff] [blame] | 1180 | static inline struct intel_lspcon * |
| 1181 | dp_to_lspcon(struct intel_dp *intel_dp) |
| 1182 | { |
| 1183 | return &dp_to_dig_port(intel_dp)->lspcon; |
| 1184 | } |
| 1185 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1186 | static inline struct intel_digital_port * |
| 1187 | hdmi_to_dig_port(struct intel_hdmi *intel_hdmi) |
| 1188 | { |
| 1189 | return container_of(intel_hdmi, struct intel_digital_port, hdmi); |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 1190 | } |
| 1191 | |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 1192 | /* intel_fifo_underrun.c */ |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 1193 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1194 | enum pipe pipe, bool enable); |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 1195 | bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1196 | enum pipe pch_transcoder, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1197 | bool enable); |
Daniel Vetter | 1f7247c | 2014-09-30 10:56:48 +0200 | [diff] [blame] | 1198 | void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 1199 | enum pipe pipe); |
| 1200 | void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1201 | enum pipe pch_transcoder); |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 1202 | void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv); |
| 1203 | void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 1204 | |
| 1205 | /* i915_irq.c */ |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1206 | void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 1207 | void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
Akash Goel | f4e9af4 | 2016-10-12 21:54:30 +0530 | [diff] [blame] | 1208 | void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask); |
| 1209 | void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask); |
| 1210 | void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1211 | void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 1212 | void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1213 | void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 1214 | void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv); |
| 1215 | void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv); |
Chris Wilson | 1300b4f | 2017-03-12 13:54:26 +0000 | [diff] [blame] | 1216 | |
| 1217 | static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, |
| 1218 | u32 mask) |
| 1219 | { |
| 1220 | return mask & ~i915->rps.pm_intrmsk_mbz; |
| 1221 | } |
| 1222 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 1223 | void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv); |
| 1224 | void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1225 | static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv) |
| 1226 | { |
| 1227 | /* |
| 1228 | * We only use drm_irq_uninstall() at unload and VT switch, so |
| 1229 | * this is the only thing we need to check. |
| 1230 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 1231 | return dev_priv->pm.irqs_enabled; |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1232 | } |
| 1233 | |
Ville Syrjälä | a225f07 | 2014-04-29 13:35:45 +0300 | [diff] [blame] | 1234 | int intel_get_crtc_scanline(struct intel_crtc *crtc); |
Damien Lespiau | 4c6c03b | 2015-03-06 18:50:48 +0000 | [diff] [blame] | 1235 | void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 1236 | u8 pipe_mask); |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 1237 | void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, |
Imre Deak | 001bd2c | 2017-07-12 18:54:13 +0300 | [diff] [blame] | 1238 | u8 pipe_mask); |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1239 | void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv); |
| 1240 | void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv); |
| 1241 | void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1242 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1243 | /* intel_crt.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1244 | void intel_crt_init(struct drm_i915_private *dev_priv); |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 1245 | void intel_crt_reset(struct drm_encoder *encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1246 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1247 | /* intel_ddi.c */ |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1248 | void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder, |
| 1249 | struct intel_crtc_state *old_crtc_state, |
| 1250 | struct drm_connector_state *old_conn_state); |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 1251 | void hsw_fdi_link_train(struct intel_crtc *crtc, |
| 1252 | const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1253 | void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1254 | enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder); |
| 1255 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1256 | void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1257 | void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv, |
| 1258 | enum transcoder cpu_transcoder); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1259 | void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state); |
| 1260 | void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 44a126b | 2017-03-22 15:58:45 -0300 | [diff] [blame] | 1261 | struct intel_encoder * |
| 1262 | intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1263 | void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1264 | void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1265 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector); |
Libin Yang | 9935f7f | 2016-11-28 20:07:06 +0800 | [diff] [blame] | 1266 | bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv, |
| 1267 | struct intel_crtc *intel_crtc); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1268 | void intel_ddi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1269 | struct intel_crtc_state *pipe_config); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 1270 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1271 | void intel_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1272 | struct intel_crtc_state *pipe_config); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1273 | void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state, |
| 1274 | bool state); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1275 | uint32_t ddi_signal_levels(struct intel_dp *intel_dp); |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1276 | u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder); |
| 1277 | |
Ville Syrjälä | d88c4af | 2017-03-07 21:42:06 +0200 | [diff] [blame] | 1278 | unsigned int intel_fb_align_height(const struct drm_framebuffer *fb, |
| 1279 | int plane, unsigned int height); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1280 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1281 | /* intel_audio.c */ |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 1282 | void intel_init_audio_hooks(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 1283 | void intel_audio_codec_enable(struct intel_encoder *encoder, |
| 1284 | const struct intel_crtc_state *crtc_state, |
| 1285 | const struct drm_connector_state *conn_state); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 1286 | void intel_audio_codec_disable(struct intel_encoder *encoder); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1287 | void i915_audio_component_init(struct drm_i915_private *dev_priv); |
| 1288 | void i915_audio_component_cleanup(struct drm_i915_private *dev_priv); |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 1289 | void intel_audio_init(struct drm_i915_private *dev_priv); |
| 1290 | void intel_audio_deinit(struct drm_i915_private *dev_priv); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1291 | |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1292 | /* intel_cdclk.c */ |
Paulo Zanoni | e1cd332 | 2017-02-21 18:23:27 -0300 | [diff] [blame] | 1293 | void skl_init_cdclk(struct drm_i915_private *dev_priv); |
| 1294 | void skl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 1295 | void cnl_init_cdclk(struct drm_i915_private *dev_priv); |
| 1296 | void cnl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Paulo Zanoni | e1cd332 | 2017-02-21 18:23:27 -0300 | [diff] [blame] | 1297 | void bxt_init_cdclk(struct drm_i915_private *dev_priv); |
| 1298 | void bxt_uninit_cdclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1299 | void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv); |
| 1300 | void intel_update_max_cdclk(struct drm_i915_private *dev_priv); |
| 1301 | void intel_update_cdclk(struct drm_i915_private *dev_priv); |
| 1302 | void intel_update_rawclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1303 | bool intel_cdclk_state_compare(const struct intel_cdclk_state *a, |
| 1304 | const struct intel_cdclk_state *b); |
Ville Syrjälä | b0587e4 | 2017-01-26 21:52:01 +0200 | [diff] [blame] | 1305 | void intel_set_cdclk(struct drm_i915_private *dev_priv, |
| 1306 | const struct intel_cdclk_state *cdclk_state); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1307 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1308 | /* intel_display.c */ |
Ville Syrjälä | 2ee0da1 | 2017-06-01 17:36:16 +0300 | [diff] [blame] | 1309 | void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); |
| 1310 | void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); |
Matthias Kaehlcke | a219603 | 2017-07-17 11:14:03 -0700 | [diff] [blame] | 1311 | enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc); |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 1312 | void intel_update_rawclk(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1313 | int vlv_get_hpll_vco(struct drm_i915_private *dev_priv); |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 1314 | int vlv_get_cck_clock(struct drm_i915_private *dev_priv, |
| 1315 | const char *name, u32 reg, int ref_freq); |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 1316 | int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, |
| 1317 | const char *name, u32 reg); |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1318 | void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv); |
| 1319 | void lpt_disable_iclkip(struct drm_i915_private *dev_priv); |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 1320 | extern const struct drm_plane_funcs intel_plane_funcs; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 1321 | void intel_init_display_hooks(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 1322 | unsigned int intel_fb_xy_to_linear(int x, int y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 1323 | const struct intel_plane_state *state, |
| 1324 | int plane); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 1325 | void intel_add_fb_offsets(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 1326 | const struct intel_plane_state *state, int plane); |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 1327 | unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info); |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 1328 | bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 7d99373 | 2016-04-28 12:57:00 +0100 | [diff] [blame] | 1329 | void intel_mark_busy(struct drm_i915_private *dev_priv); |
| 1330 | void intel_mark_idle(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 1331 | int intel_display_suspend(struct drm_device *dev); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 1332 | void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1333 | void intel_encoder_destroy(struct drm_encoder *encoder); |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 1334 | int intel_connector_init(struct intel_connector *); |
| 1335 | struct intel_connector *intel_connector_alloc(void); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1336 | bool intel_connector_get_hw_state(struct intel_connector *connector); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1337 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 1338 | struct intel_encoder *encoder); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1339 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 1340 | struct drm_crtc *crtc); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 1341 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1342 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
| 1343 | struct drm_file *file_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1344 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 1345 | enum pipe pipe); |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1346 | static inline bool |
| 1347 | intel_crtc_has_type(const struct intel_crtc_state *crtc_state, |
| 1348 | enum intel_output_type type) |
| 1349 | { |
| 1350 | return crtc_state->output_types & (1 << type); |
| 1351 | } |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 1352 | static inline bool |
| 1353 | intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state) |
| 1354 | { |
| 1355 | return crtc_state->output_types & |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 1356 | ((1 << INTEL_OUTPUT_DP) | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 1357 | (1 << INTEL_OUTPUT_DP_MST) | |
| 1358 | (1 << INTEL_OUTPUT_EDP)); |
| 1359 | } |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1360 | static inline void |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1361 | intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1362 | { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1363 | drm_wait_one_vblank(&dev_priv->drm, pipe); |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1364 | } |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1365 | static inline void |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1366 | intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe) |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1367 | { |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 1368 | const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1369 | |
| 1370 | if (crtc->active) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1371 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1372 | } |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 1373 | |
| 1374 | u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc); |
| 1375 | |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1376 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1377 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1378 | struct intel_digital_port *dport, |
| 1379 | unsigned int expected_mask); |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 1380 | int intel_get_load_detect_pipe(struct drm_connector *connector, |
| 1381 | struct drm_display_mode *mode, |
| 1382 | struct intel_load_detect_pipe *old, |
| 1383 | struct drm_modeset_acquire_ctx *ctx); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1384 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 1385 | struct intel_load_detect_pipe *old, |
| 1386 | struct drm_modeset_acquire_ctx *ctx); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1387 | struct i915_vma * |
| 1388 | intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 1389 | void intel_unpin_fb_vma(struct i915_vma *vma); |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 1390 | struct drm_framebuffer * |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 1391 | intel_framebuffer_create(struct drm_i915_gem_object *obj, |
| 1392 | struct drm_mode_fb_cmd2 *mode_cmd); |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 1393 | int intel_prepare_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 1394 | struct drm_plane_state *new_state); |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 1395 | void intel_cleanup_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 1396 | struct drm_plane_state *old_state); |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 1397 | int intel_plane_atomic_get_property(struct drm_plane *plane, |
| 1398 | const struct drm_plane_state *state, |
| 1399 | struct drm_property *property, |
| 1400 | uint64_t *val); |
| 1401 | int intel_plane_atomic_set_property(struct drm_plane *plane, |
| 1402 | struct drm_plane_state *state, |
| 1403 | struct drm_property *property, |
| 1404 | uint64_t val); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 1405 | int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state, |
| 1406 | struct drm_plane_state *plane_state); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1407 | |
Ander Conselvan de Oliveira | 7abd4b3 | 2016-03-08 17:46:15 +0200 | [diff] [blame] | 1408 | void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
| 1409 | enum pipe pipe); |
| 1410 | |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 1411 | int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe, |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 1412 | const struct dpll *dpll); |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 1413 | void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe); |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 1414 | int lpt_get_iclkip(struct drm_i915_private *dev_priv); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1415 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1416 | /* modesetting asserts */ |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1417 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, |
| 1418 | enum pipe pipe); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1419 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1420 | enum pipe pipe, bool state); |
| 1421 | #define assert_pll_enabled(d, p) assert_pll(d, p, true) |
| 1422 | #define assert_pll_disabled(d, p) assert_pll(d, p, false) |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1423 | void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state); |
| 1424 | #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true) |
| 1425 | #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false) |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1426 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1427 | enum pipe pipe, bool state); |
| 1428 | #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) |
| 1429 | #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1430 | void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1431 | #define assert_pipe_enabled(d, p) assert_pipe(d, p, true) |
| 1432 | #define assert_pipe_disabled(d, p) assert_pipe(d, p, false) |
Ville Syrjälä | 4f2d993 | 2016-02-15 22:54:44 +0200 | [diff] [blame] | 1433 | u32 intel_compute_tile_offset(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 1434 | const struct intel_plane_state *state, int plane); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1435 | void intel_prepare_reset(struct drm_i915_private *dev_priv); |
| 1436 | void intel_finish_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 1437 | void hsw_enable_pc8(struct drm_i915_private *dev_priv); |
| 1438 | void hsw_disable_pc8(struct drm_i915_private *dev_priv); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 1439 | void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 1440 | void bxt_enable_dc9(struct drm_i915_private *dev_priv); |
| 1441 | void bxt_disable_dc9(struct drm_i915_private *dev_priv); |
Imre Deak | f62c79b | 2016-04-20 20:27:57 +0300 | [diff] [blame] | 1442 | void gen9_enable_dc5(struct drm_i915_private *dev_priv); |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 1443 | unsigned int skl_cdclk_get_vco(unsigned int freq); |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 1444 | void skl_enable_dc6(struct drm_i915_private *dev_priv); |
| 1445 | void skl_disable_dc6(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1446 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1447 | struct intel_crtc_state *pipe_config); |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 1448 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1449 | int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1450 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 1451 | struct dpll *best_clock); |
| 1452 | int chv_calc_dpll_params(int refclk, struct dpll *pll_clock); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 1453 | |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 1454 | bool intel_crtc_active(struct intel_crtc *crtc); |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 1455 | void hsw_enable_ips(struct intel_crtc *crtc); |
| 1456 | void hsw_disable_ips(struct intel_crtc *crtc); |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1457 | enum intel_display_power_domain intel_port_to_power_domain(enum port port); |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 1458 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1459 | struct intel_crtc_state *pipe_config); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 1460 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 1461 | int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 1462 | int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1463 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 1464 | static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state) |
| 1465 | { |
| 1466 | return i915_ggtt_offset(state->vma); |
| 1467 | } |
Tvrtko Ursulin | dedf278 | 2015-09-21 10:45:35 +0100 | [diff] [blame] | 1468 | |
Ville Syrjälä | 2e88126 | 2017-03-17 23:17:56 +0200 | [diff] [blame] | 1469 | u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state, |
| 1470 | const struct intel_plane_state *plane_state); |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 1471 | u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane, |
| 1472 | unsigned int rotation); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 1473 | int skl_check_plane_surface(struct intel_plane_state *plane_state); |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 1474 | int i9xx_check_plane_surface(struct intel_plane_state *plane_state); |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1475 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1476 | /* intel_csr.c */ |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 1477 | void intel_csr_ucode_init(struct drm_i915_private *); |
Imre Deak | 2abc525 | 2016-03-04 21:57:41 +0200 | [diff] [blame] | 1478 | void intel_csr_load_program(struct drm_i915_private *); |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 1479 | void intel_csr_ucode_fini(struct drm_i915_private *); |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 1480 | void intel_csr_ucode_suspend(struct drm_i915_private *); |
| 1481 | void intel_csr_ucode_resume(struct drm_i915_private *); |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1482 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1483 | /* intel_dp.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1484 | bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg, |
| 1485 | enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1486 | bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 1487 | struct intel_connector *intel_connector); |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1488 | void intel_dp_set_link_params(struct intel_dp *intel_dp, |
Ander Conselvan de Oliveira | dfa1048 | 2016-09-01 15:08:06 -0700 | [diff] [blame] | 1489 | int link_rate, uint8_t lane_count, |
| 1490 | bool link_mst); |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 1491 | int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, |
| 1492 | int link_rate, uint8_t lane_count); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1493 | void intel_dp_start_link_train(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1494 | void intel_dp_stop_link_train(struct intel_dp *intel_dp); |
| 1495 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 1496 | void intel_dp_encoder_reset(struct drm_encoder *encoder); |
| 1497 | void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1498 | void intel_dp_encoder_destroy(struct drm_encoder *encoder); |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 1499 | int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1500 | bool intel_dp_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1501 | struct intel_crtc_state *pipe_config, |
| 1502 | struct drm_connector_state *conn_state); |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 1503 | bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port); |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1504 | enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, |
| 1505 | bool long_hpd); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 1506 | void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, |
| 1507 | const struct drm_connector_state *conn_state); |
| 1508 | void intel_edp_backlight_off(const struct drm_connector_state *conn_state); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 1509 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1510 | void intel_edp_panel_on(struct intel_dp *intel_dp); |
| 1511 | void intel_edp_panel_off(struct intel_dp *intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1512 | void intel_dp_mst_suspend(struct drm_device *dev); |
| 1513 | void intel_dp_mst_resume(struct drm_device *dev); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1514 | int intel_dp_max_link_rate(struct intel_dp *intel_dp); |
Jani Nikula | 3d65a73 | 2017-04-06 16:44:14 +0300 | [diff] [blame] | 1515 | int intel_dp_max_lane_count(struct intel_dp *intel_dp); |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1516 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1517 | void intel_dp_hot_plug(struct intel_encoder *intel_encoder); |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1518 | void intel_power_sequencer_reset(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1519 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes); |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 1520 | void intel_plane_destroy(struct drm_plane *plane); |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1521 | void intel_edp_drrs_enable(struct intel_dp *intel_dp, |
| 1522 | struct intel_crtc_state *crtc_state); |
| 1523 | void intel_edp_drrs_disable(struct intel_dp *intel_dp, |
| 1524 | struct intel_crtc_state *crtc_state); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 1525 | void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv, |
| 1526 | unsigned int frontbuffer_bits); |
| 1527 | void intel_edp_drrs_flush(struct drm_i915_private *dev_priv, |
| 1528 | unsigned int frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1529 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1530 | void |
| 1531 | intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, |
| 1532 | uint8_t dp_train_pat); |
| 1533 | void |
| 1534 | intel_dp_set_signal_levels(struct intel_dp *intel_dp); |
| 1535 | void intel_dp_set_idle_link_train(struct intel_dp *intel_dp); |
| 1536 | uint8_t |
| 1537 | intel_dp_voltage_max(struct intel_dp *intel_dp); |
| 1538 | uint8_t |
| 1539 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing); |
| 1540 | void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, |
| 1541 | uint8_t *link_bw, uint8_t *rate_select); |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1542 | bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp); |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1543 | bool |
| 1544 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]); |
| 1545 | |
Ander Conselvan de Oliveira | 419b1b7 | 2016-04-27 15:44:19 +0300 | [diff] [blame] | 1546 | static inline unsigned int intel_dp_unused_lane_mask(int lane_count) |
| 1547 | { |
| 1548 | return ~((1 << lane_count) - 1) & 0xf; |
| 1549 | } |
| 1550 | |
Imre Deak | 24e807e | 2016-10-24 19:33:28 +0300 | [diff] [blame] | 1551 | bool intel_dp_read_dpcd(struct intel_dp *intel_dp); |
Dhinakaran Pandiyan | 22a2c8e | 2016-11-15 12:59:06 -0800 | [diff] [blame] | 1552 | int intel_dp_link_required(int pixel_clock, int bpp); |
| 1553 | int intel_dp_max_data_rate(int max_link_clock, int max_lanes); |
Imre Deak | 390b4e0 | 2017-01-27 11:39:19 +0200 | [diff] [blame] | 1554 | bool intel_digital_port_connected(struct drm_i915_private *dev_priv, |
| 1555 | struct intel_digital_port *port); |
Imre Deak | 24e807e | 2016-10-24 19:33:28 +0300 | [diff] [blame] | 1556 | |
Yetunde Adebisi | e7156c8 | 2016-04-05 15:10:52 +0100 | [diff] [blame] | 1557 | /* intel_dp_aux_backlight.c */ |
| 1558 | int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector); |
| 1559 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1560 | /* intel_dp_mst.c */ |
| 1561 | int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id); |
| 1562 | void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1563 | /* intel_dsi.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1564 | void intel_dsi_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1565 | |
Jani Nikula | 9019835 | 2016-04-26 16:14:25 +0300 | [diff] [blame] | 1566 | /* intel_dsi_dcs_backlight.c */ |
| 1567 | int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1568 | |
| 1569 | /* intel_dvo.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1570 | void intel_dvo_init(struct drm_i915_private *dev_priv); |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 1571 | /* intel_hotplug.c */ |
| 1572 | void intel_hpd_poll_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1573 | |
| 1574 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1575 | /* legacy fbdev emulation in intel_fbdev.c */ |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 1576 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1577 | extern int intel_fbdev_init(struct drm_device *dev); |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1578 | extern void intel_fbdev_initial_config_async(struct drm_device *dev); |
Daniel Vetter | 4f256d8 | 2017-07-15 00:46:55 +0200 | [diff] [blame] | 1579 | extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv); |
| 1580 | extern void intel_fbdev_fini(struct drm_i915_private *dev_priv); |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1581 | extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous); |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1582 | extern void intel_fbdev_output_poll_changed(struct drm_device *dev); |
| 1583 | extern void intel_fbdev_restore_mode(struct drm_device *dev); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1584 | #else |
| 1585 | static inline int intel_fbdev_init(struct drm_device *dev) |
| 1586 | { |
| 1587 | return 0; |
| 1588 | } |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1589 | |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1590 | static inline void intel_fbdev_initial_config_async(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1591 | { |
| 1592 | } |
| 1593 | |
Daniel Vetter | 4f256d8 | 2017-07-15 00:46:55 +0200 | [diff] [blame] | 1594 | static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv) |
| 1595 | { |
| 1596 | } |
| 1597 | |
| 1598 | static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1599 | { |
| 1600 | } |
| 1601 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1602 | static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1603 | { |
| 1604 | } |
| 1605 | |
Jani Nikula | d9c409d | 2016-10-04 10:53:48 +0300 | [diff] [blame] | 1606 | static inline void intel_fbdev_output_poll_changed(struct drm_device *dev) |
| 1607 | { |
| 1608 | } |
| 1609 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1610 | static inline void intel_fbdev_restore_mode(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1611 | { |
| 1612 | } |
| 1613 | #endif |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1614 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1615 | /* intel_fbc.c */ |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1616 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
| 1617 | struct drm_atomic_state *state); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1618 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1619 | void intel_fbc_pre_update(struct intel_crtc *crtc, |
| 1620 | struct intel_crtc_state *crtc_state, |
| 1621 | struct intel_plane_state *plane_state); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1622 | void intel_fbc_post_update(struct intel_crtc *crtc); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1623 | void intel_fbc_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1624 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1625 | void intel_fbc_enable(struct intel_crtc *crtc, |
| 1626 | struct intel_crtc_state *crtc_state, |
| 1627 | struct intel_plane_state *plane_state); |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1628 | void intel_fbc_disable(struct intel_crtc *crtc); |
| 1629 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1630 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 1631 | unsigned int frontbuffer_bits, |
| 1632 | enum fb_op_origin origin); |
| 1633 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1634 | unsigned int frontbuffer_bits, enum fb_op_origin origin); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1635 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1636 | void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1637 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1638 | /* intel_hdmi.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1639 | void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg, |
| 1640 | enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1641 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1642 | struct intel_connector *intel_connector); |
| 1643 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder); |
| 1644 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1645 | struct intel_crtc_state *pipe_config, |
| 1646 | struct drm_connector_state *conn_state); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1647 | void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder, |
| 1648 | struct drm_connector *connector, |
| 1649 | bool high_tmds_clock_ratio, |
| 1650 | bool scrambling); |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 1651 | void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1652 | |
| 1653 | |
| 1654 | /* intel_lvds.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1655 | void intel_lvds_init(struct drm_i915_private *dev_priv); |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 1656 | struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1657 | bool intel_is_dual_link_lvds(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1658 | |
| 1659 | |
| 1660 | /* intel_modes.c */ |
| 1661 | int intel_connector_update_modes(struct drm_connector *connector, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1662 | struct edid *edid); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1663 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1664 | void intel_attach_force_audio_property(struct drm_connector *connector); |
| 1665 | void intel_attach_broadcast_rgb_property(struct drm_connector *connector); |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 1666 | void intel_attach_aspect_ratio_property(struct drm_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1667 | |
| 1668 | |
| 1669 | /* intel_overlay.c */ |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1670 | void intel_setup_overlay(struct drm_i915_private *dev_priv); |
| 1671 | void intel_cleanup_overlay(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1672 | int intel_overlay_switch_off(struct intel_overlay *overlay); |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1673 | int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data, |
| 1674 | struct drm_file *file_priv); |
| 1675 | int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data, |
| 1676 | struct drm_file *file_priv); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 1677 | void intel_overlay_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1678 | |
| 1679 | |
| 1680 | /* intel_panel.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1681 | int intel_panel_init(struct intel_panel *panel, |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 1682 | struct drm_display_mode *fixed_mode, |
| 1683 | struct drm_display_mode *downclock_mode); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1684 | void intel_panel_fini(struct intel_panel *panel); |
| 1685 | void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode, |
| 1686 | struct drm_display_mode *adjusted_mode); |
| 1687 | void intel_pch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1688 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1689 | int fitting_mode); |
| 1690 | void intel_gmch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1691 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1692 | int fitting_mode); |
Maarten Lankhorst | 90d7cd2 | 2017-06-12 12:21:14 +0200 | [diff] [blame] | 1693 | void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state, |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 1694 | u32 level, u32 max); |
Chris Wilson | fda9ee9 | 2016-06-24 14:00:13 +0100 | [diff] [blame] | 1695 | int intel_panel_setup_backlight(struct drm_connector *connector, |
| 1696 | enum pipe pipe); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 1697 | void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state, |
| 1698 | const struct drm_connector_state *conn_state); |
| 1699 | void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state); |
Jani Nikula | db31af1d | 2013-11-08 16:48:53 +0200 | [diff] [blame] | 1700 | void intel_panel_destroy_backlight(struct drm_connector *connector); |
Mika Kahola | 1650be7 | 2016-12-13 10:02:47 +0200 | [diff] [blame] | 1701 | enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv); |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 1702 | extern struct drm_display_mode *intel_find_panel_downclock( |
Mika Kahola | a318b4c | 2016-12-13 10:02:48 +0200 | [diff] [blame] | 1703 | struct drm_i915_private *dev_priv, |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 1704 | struct drm_display_mode *fixed_mode, |
| 1705 | struct drm_connector *connector); |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 1706 | |
| 1707 | #if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE) |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 1708 | int intel_backlight_device_register(struct intel_connector *connector); |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 1709 | void intel_backlight_device_unregister(struct intel_connector *connector); |
| 1710 | #else /* CONFIG_BACKLIGHT_CLASS_DEVICE */ |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 1711 | static int intel_backlight_device_register(struct intel_connector *connector) |
| 1712 | { |
| 1713 | return 0; |
| 1714 | } |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 1715 | static inline void intel_backlight_device_unregister(struct intel_connector *connector) |
| 1716 | { |
| 1717 | } |
| 1718 | #endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */ |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 1719 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1720 | |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1721 | /* intel_psr.c */ |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1722 | void intel_psr_enable(struct intel_dp *intel_dp); |
| 1723 | void intel_psr_disable(struct intel_dp *intel_dp); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 1724 | void intel_psr_invalidate(struct drm_i915_private *dev_priv, |
Daniel Vetter | 20c8838 | 2015-06-18 10:30:27 +0200 | [diff] [blame] | 1725 | unsigned frontbuffer_bits); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 1726 | void intel_psr_flush(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 169de13 | 2015-07-08 16:21:31 -0700 | [diff] [blame] | 1727 | unsigned frontbuffer_bits, |
| 1728 | enum fb_op_origin origin); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1729 | void intel_psr_init(struct drm_i915_private *dev_priv); |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 1730 | void intel_psr_single_frame_update(struct drm_i915_private *dev_priv, |
Daniel Vetter | 20c8838 | 2015-06-18 10:30:27 +0200 | [diff] [blame] | 1731 | unsigned frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1732 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1733 | /* intel_runtime_pm.c */ |
| 1734 | int intel_power_domains_init(struct drm_i915_private *); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1735 | void intel_power_domains_fini(struct drm_i915_private *); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 1736 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume); |
| 1737 | void intel_power_domains_suspend(struct drm_i915_private *dev_priv); |
Imre Deak | 8d8c386 | 2017-02-17 17:39:46 +0200 | [diff] [blame] | 1738 | void intel_power_domains_verify_state(struct drm_i915_private *dev_priv); |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 1739 | void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume); |
| 1740 | void bxt_display_core_uninit(struct drm_i915_private *dev_priv); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1741 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv); |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 1742 | const char * |
| 1743 | intel_display_power_domain_str(enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1744 | |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1745 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1746 | enum intel_display_power_domain domain); |
| 1747 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1748 | enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1749 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
| 1750 | enum intel_display_power_domain domain); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1751 | bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv, |
| 1752 | enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1753 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
| 1754 | enum intel_display_power_domain domain); |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 1755 | |
| 1756 | static inline void |
| 1757 | assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv) |
| 1758 | { |
| 1759 | WARN_ONCE(dev_priv->pm.suspended, |
| 1760 | "Device suspended during HW access\n"); |
| 1761 | } |
| 1762 | |
| 1763 | static inline void |
| 1764 | assert_rpm_wakelock_held(struct drm_i915_private *dev_priv) |
| 1765 | { |
| 1766 | assert_rpm_device_not_suspended(dev_priv); |
Chris Wilson | 1f58c8e | 2017-03-02 07:41:57 +0000 | [diff] [blame] | 1767 | WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count), |
| 1768 | "RPM wakelock ref not held during HW access"); |
Imre Deak | da5827c | 2015-12-15 20:10:33 +0200 | [diff] [blame] | 1769 | } |
| 1770 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1771 | /** |
| 1772 | * disable_rpm_wakeref_asserts - disable the RPM assert checks |
| 1773 | * @dev_priv: i915 device instance |
| 1774 | * |
| 1775 | * This function disable asserts that check if we hold an RPM wakelock |
| 1776 | * reference, while keeping the device-not-suspended checks still enabled. |
| 1777 | * It's meant to be used only in special circumstances where our rule about |
| 1778 | * the wakelock refcount wrt. the device power state doesn't hold. According |
| 1779 | * to this rule at any point where we access the HW or want to keep the HW in |
| 1780 | * an active state we must hold an RPM wakelock reference acquired via one of |
| 1781 | * the intel_runtime_pm_get() helpers. Currently there are a few special spots |
| 1782 | * where this rule doesn't hold: the IRQ and suspend/resume handlers, the |
| 1783 | * forcewake release timer, and the GPU RPS and hangcheck works. All other |
| 1784 | * users should avoid using this function. |
| 1785 | * |
| 1786 | * Any calls to this function must have a symmetric call to |
| 1787 | * enable_rpm_wakeref_asserts(). |
| 1788 | */ |
| 1789 | static inline void |
| 1790 | disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv) |
| 1791 | { |
| 1792 | atomic_inc(&dev_priv->pm.wakeref_count); |
| 1793 | } |
| 1794 | |
| 1795 | /** |
| 1796 | * enable_rpm_wakeref_asserts - re-enable the RPM assert checks |
| 1797 | * @dev_priv: i915 device instance |
| 1798 | * |
| 1799 | * This function re-enables the RPM assert checks after disabling them with |
| 1800 | * disable_rpm_wakeref_asserts. It's meant to be used only in special |
| 1801 | * circumstances otherwise its use should be avoided. |
| 1802 | * |
| 1803 | * Any calls to this function must have a symmetric call to |
| 1804 | * disable_rpm_wakeref_asserts(). |
| 1805 | */ |
| 1806 | static inline void |
| 1807 | enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv) |
| 1808 | { |
| 1809 | atomic_dec(&dev_priv->pm.wakeref_count); |
| 1810 | } |
| 1811 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1812 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1813 | bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1814 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv); |
| 1815 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv); |
| 1816 | |
Daniel Vetter | d9bc89d9 | 2014-09-30 10:56:40 +0200 | [diff] [blame] | 1817 | void intel_display_set_init_power(struct drm_i915_private *dev, bool enable); |
| 1818 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1819 | void chv_phy_powergate_lanes(struct intel_encoder *encoder, |
| 1820 | bool override, unsigned int mask); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1821 | bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1822 | enum dpio_channel ch, bool override); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1823 | |
| 1824 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1825 | /* intel_pm.c */ |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 1826 | void intel_init_clock_gating(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 1827 | void intel_suspend_hw(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1828 | int ilk_wm_max_level(const struct drm_i915_private *dev_priv); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 1829 | void intel_update_watermarks(struct intel_crtc *crtc); |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 1830 | void intel_init_pm(struct drm_i915_private *dev_priv); |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 1831 | void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 192aa18 | 2016-12-01 14:16:45 +0000 | [diff] [blame] | 1832 | void intel_pm_setup(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1833 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv); |
| 1834 | void intel_gpu_ips_teardown(void); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1835 | void intel_init_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | b12e0ee | 2016-07-21 18:28:30 +0100 | [diff] [blame] | 1836 | void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 1837 | void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv); |
| 1838 | void intel_enable_gt_powersave(struct drm_i915_private *dev_priv); |
| 1839 | void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv); |
| 1840 | void intel_disable_gt_powersave(struct drm_i915_private *dev_priv); |
| 1841 | void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 1842 | void gen6_rps_busy(struct drm_i915_private *dev_priv); |
| 1843 | void gen6_rps_reset_ei(struct drm_i915_private *dev_priv); |
Daniel Vetter | 076e29f | 2013-10-08 19:39:29 +0200 | [diff] [blame] | 1844 | void gen6_rps_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 1845 | void gen6_rps_boost(struct drm_i915_gem_request *rq, |
| 1846 | struct intel_rps_client *rps); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 1847 | void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1848 | void g4x_wm_get_hw_state(struct drm_device *dev); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 1849 | void vlv_wm_get_hw_state(struct drm_device *dev); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 1850 | void ilk_wm_get_hw_state(struct drm_device *dev); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 1851 | void skl_wm_get_hw_state(struct drm_device *dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1852 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 1853 | struct skl_ddb_allocation *ddb /* out */); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 1854 | void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc, |
| 1855 | struct skl_pipe_wm *out); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1856 | void g4x_wm_sanitize(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 1857 | void vlv_wm_sanitize(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 1858 | bool intel_can_enable_sagv(struct drm_atomic_state *state); |
| 1859 | int intel_enable_sagv(struct drm_i915_private *dev_priv); |
| 1860 | int intel_disable_sagv(struct drm_i915_private *dev_priv); |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 1861 | bool skl_wm_level_equals(const struct skl_wm_level *l1, |
| 1862 | const struct skl_wm_level *l2); |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 1863 | bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries, |
| 1864 | const struct skl_ddb_entry *ddb, |
| 1865 | int ignore); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 1866 | bool ilk_disable_lp_wm(struct drm_device *dev); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1867 | int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 1868 | int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc, |
| 1869 | struct intel_crtc_state *cstate); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1870 | static inline int intel_enable_rc6(void) |
| 1871 | { |
| 1872 | return i915.enable_rc6; |
| 1873 | } |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1874 | |
| 1875 | /* intel_sdvo.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1876 | bool intel_sdvo_init(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1877 | i915_reg_t reg, enum port port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1878 | |
| 1879 | |
| 1880 | /* intel_sprite.c */ |
Ville Syrjälä | dfd2e9a | 2016-05-18 11:34:38 +0300 | [diff] [blame] | 1881 | int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode, |
| 1882 | int usecs); |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 1883 | struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv, |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 1884 | enum pipe pipe, int plane); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1885 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, |
| 1886 | struct drm_file *file_priv); |
Maarten Lankhorst | 34e0adb | 2015-08-31 13:04:25 +0200 | [diff] [blame] | 1887 | void intel_pipe_update_start(struct intel_crtc *crtc); |
Daniel Vetter | 8b5d27b | 2017-07-20 19:57:53 +0200 | [diff] [blame] | 1888 | void intel_pipe_update_end(struct intel_crtc *crtc); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1889 | |
| 1890 | /* intel_tv.c */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1891 | void intel_tv_init(struct drm_i915_private *dev_priv); |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1892 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1893 | /* intel_atomic.c */ |
Maarten Lankhorst | 11c1a9e | 2017-05-01 15:37:57 +0200 | [diff] [blame] | 1894 | int intel_digital_connector_atomic_get_property(struct drm_connector *connector, |
| 1895 | const struct drm_connector_state *state, |
| 1896 | struct drm_property *property, |
| 1897 | uint64_t *val); |
| 1898 | int intel_digital_connector_atomic_set_property(struct drm_connector *connector, |
| 1899 | struct drm_connector_state *state, |
| 1900 | struct drm_property *property, |
| 1901 | uint64_t val); |
| 1902 | int intel_digital_connector_atomic_check(struct drm_connector *conn, |
| 1903 | struct drm_connector_state *new_state); |
| 1904 | struct drm_connector_state * |
| 1905 | intel_digital_connector_duplicate_state(struct drm_connector *connector); |
| 1906 | |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 1907 | struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc); |
| 1908 | void intel_crtc_destroy_state(struct drm_crtc *crtc, |
| 1909 | struct drm_crtc_state *state); |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 1910 | struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev); |
| 1911 | void intel_atomic_state_clear(struct drm_atomic_state *); |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 1912 | |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1913 | static inline struct intel_crtc_state * |
| 1914 | intel_atomic_get_crtc_state(struct drm_atomic_state *state, |
| 1915 | struct intel_crtc *crtc) |
| 1916 | { |
| 1917 | struct drm_crtc_state *crtc_state; |
| 1918 | crtc_state = drm_atomic_get_crtc_state(state, &crtc->base); |
| 1919 | if (IS_ERR(crtc_state)) |
Fabian Frederick | 0b6cc18 | 2015-04-25 11:34:29 +0200 | [diff] [blame] | 1920 | return ERR_CAST(crtc_state); |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1921 | |
| 1922 | return to_intel_crtc_state(crtc_state); |
| 1923 | } |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 1924 | |
Mahesh Kumar | ccc24b3 | 2016-12-01 21:19:38 +0530 | [diff] [blame] | 1925 | static inline struct intel_crtc_state * |
| 1926 | intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state, |
| 1927 | struct intel_crtc *crtc) |
| 1928 | { |
| 1929 | struct drm_crtc_state *crtc_state; |
| 1930 | |
| 1931 | crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base); |
| 1932 | |
| 1933 | if (crtc_state) |
| 1934 | return to_intel_crtc_state(crtc_state); |
| 1935 | else |
| 1936 | return NULL; |
| 1937 | } |
| 1938 | |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 1939 | static inline struct intel_plane_state * |
| 1940 | intel_atomic_get_existing_plane_state(struct drm_atomic_state *state, |
| 1941 | struct intel_plane *plane) |
| 1942 | { |
| 1943 | struct drm_plane_state *plane_state; |
| 1944 | |
| 1945 | plane_state = drm_atomic_get_existing_plane_state(state, &plane->base); |
| 1946 | |
| 1947 | return to_intel_plane_state(plane_state); |
| 1948 | } |
| 1949 | |
Ander Conselvan de Oliveira | 6ebc692 | 2017-02-23 09:15:59 +0200 | [diff] [blame] | 1950 | int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv, |
| 1951 | struct intel_crtc *intel_crtc, |
| 1952 | struct intel_crtc_state *crtc_state); |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 1953 | |
| 1954 | /* intel_atomic_plane.c */ |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1955 | struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1956 | struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane); |
| 1957 | void intel_plane_destroy_state(struct drm_plane *plane, |
| 1958 | struct drm_plane_state *state); |
| 1959 | extern const struct drm_plane_helper_funcs intel_plane_helper_funcs; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 1960 | int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state, |
| 1961 | struct intel_plane_state *intel_state); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1962 | |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1963 | /* intel_color.c */ |
| 1964 | void intel_color_init(struct drm_crtc *crtc); |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 1965 | int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state); |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 1966 | void intel_color_set_csc(struct drm_crtc_state *crtc_state); |
| 1967 | void intel_color_load_luts(struct drm_crtc_state *crtc_state); |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1968 | |
Shashank Sharma | dbe9e61 | 2016-10-14 19:56:49 +0530 | [diff] [blame] | 1969 | /* intel_lspcon.c */ |
| 1970 | bool lspcon_init(struct intel_digital_port *intel_dig_port); |
Shashank Sharma | 910530c | 2016-10-14 19:56:52 +0530 | [diff] [blame] | 1971 | void lspcon_resume(struct intel_lspcon *lspcon); |
Imre Deak | 357c0ae | 2016-11-21 21:15:06 +0200 | [diff] [blame] | 1972 | void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon); |
Tomeu Vizoso | 731035f | 2016-12-12 13:29:48 +0100 | [diff] [blame] | 1973 | |
| 1974 | /* intel_pipe_crc.c */ |
| 1975 | int intel_pipe_crc_create(struct drm_minor *minor); |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 1976 | #ifdef CONFIG_DEBUG_FS |
| 1977 | int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name, |
| 1978 | size_t *values_cnt); |
| 1979 | #else |
| 1980 | #define intel_crtc_set_crc_source NULL |
| 1981 | #endif |
Tomeu Vizoso | 731035f | 2016-12-12 13:29:48 +0100 | [diff] [blame] | 1982 | extern const struct file_operations i915_display_crc_ctl_fops; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1983 | #endif /* __INTEL_DRV_H__ */ |