blob: 5548a418e0ef1b512c422f60d50eff6bc81068c1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000050 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010054 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000055#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 break; \
67 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020068 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000069 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070070 } else { \
71 cpu_relax(); \
72 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000078
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000079/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010081# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000082#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#endif
85
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010091 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000106 break; \
107 } \
108 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000117 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000129 ret__; \
130})
131
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100140
Jani Nikula49938ac2014-01-10 17:10:20 +0200141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100143
Jesse Barnes79e53942008-11-07 14:24:08 -0800144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800153
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530159
Jesse Barnes79e53942008-11-07 14:24:08 -0800160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300173 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
Jesse Barnes79e53942008-11-07 14:24:08 -0800179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300187
Jesse Barnes79e53942008-11-07 14:24:08 -0800188struct intel_framebuffer {
189 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000190 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200191 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800202};
203
Chris Wilson37811fc2010-08-25 22:45:57 +0100204struct intel_fbdev {
205 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800206 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100207 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100208 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800209 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100210};
Jesse Barnes79e53942008-11-07 14:24:08 -0800211
Eric Anholt21d40d32010-03-25 11:11:14 -0700212struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100213 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200214
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200215 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700216 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200217 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700218 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100219 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200220 struct intel_crtc_state *,
221 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700244 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200245 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700248 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200249 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800259 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200261 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800264};
265
Jani Nikula1d508702012-10-19 14:51:49 +0300266struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300267 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530268 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200269
270 /* backlight */
271 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200272 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200273 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300274 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200275 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200276 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300279 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530280
281 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530284 struct pwm_device *pwm;
285
Jani Nikula58c68772013-11-08 16:48:54 +0200286 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300287
Jani Nikula5507fae2015-09-14 14:03:48 +0300288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
291 void (*set)(struct intel_connector *connector, uint32_t level);
292 void (*disable)(struct intel_connector *connector);
293 void (*enable)(struct intel_connector *connector);
294 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
295 uint32_t hz);
296 void (*power)(struct intel_connector *, bool enable);
297 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300298};
299
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800300struct intel_connector {
301 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200302 /*
303 * The fixed encoder this connector is connected to.
304 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100305 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200306
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200307 /* ACPI device id for ACPI and driver cooperation */
308 u32 acpi_device_id;
309
Daniel Vetterf0947c32012-07-02 13:10:34 +0200310 /* Reads out the current hw, returning true if the connector is enabled
311 * and active (i.e. dpms ON state). */
312 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300313
314 /* Panel info for eDP and LVDS */
315 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300316
317 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
318 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100319 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200320
321 /* since POLL and HPD connectors may use the same HPD line keep the native
322 state of connector->polled in case hotplug storm detection changes it */
323 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000324
325 void *port; /* store this opaque as its illegal to dereference it */
326
327 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300328
329 /* Work struct to schedule a uevent on link train failure */
330 struct work_struct modeset_retry_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800331};
332
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200333struct intel_digital_connector_state {
334 struct drm_connector_state base;
335
336 enum hdmi_force_audio force_audio;
337 int broadcast_rgb;
338};
339
340#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
341
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300342struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300343 /* given values */
344 int n;
345 int m1, m2;
346 int p1, p2;
347 /* derived values */
348 int dot;
349 int vco;
350 int m;
351 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300352};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300353
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200354struct intel_atomic_state {
355 struct drm_atomic_state base;
356
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200357 struct {
358 /*
359 * Logical state of cdclk (used for all scaling, watermark,
360 * etc. calculations and checks). This is computed as if all
361 * enabled crtcs were active.
362 */
363 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100364
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200365 /*
366 * Actual state of cdclk, can be different from the logical
367 * state only when all crtc's are DPMS off.
368 */
369 struct intel_cdclk_state actual;
370 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100371
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100372 bool dpll_set, modeset;
373
Matt Roper8b4a7d02016-05-12 07:06:00 -0700374 /*
375 * Does this transaction change the pipes that are active? This mask
376 * tracks which CRTC's have changed their active state at the end of
377 * the transaction (not counting the temporary disable during modesets).
378 * This mask should only be non-zero when intel_state->modeset is true,
379 * but the converse is not necessarily true; simply changing a mode may
380 * not flip the final active status of any CRTC's
381 */
382 unsigned int active_pipe_changes;
383
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100384 unsigned int active_crtcs;
385 unsigned int min_pixclk[I915_MAX_PIPES];
386
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200387 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800388
389 /*
390 * Current watermarks can't be trusted during hardware readout, so
391 * don't bother calculating intermediate watermarks.
392 */
393 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700394
395 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700396 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100397
398 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000399
400 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200401};
402
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300403struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800404 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300405 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000406 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800407
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200408 struct {
409 u32 offset;
410 int x, y;
411 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200412 struct {
413 u32 offset;
414 int x, y;
415 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200416
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200417 /* plane control register */
418 u32 ctl;
419
Matt Roper32b7eee2014-12-24 07:59:06 -0800420 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700421 * scaler_id
422 * = -1 : not using a scaler
423 * >= 0 : using a scalers
424 *
425 * plane requiring a scaler:
426 * - During check_plane, its bit is set in
427 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200428 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700429 * - scaler_id indicates the scaler it got assigned.
430 *
431 * plane doesn't require a scaler:
432 * - this can happen when scaling is no more required or plane simply
433 * got disabled.
434 * - During check_plane, corresponding bit is reset in
435 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200436 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700437 */
438 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200439
440 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300441};
442
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000443struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000444 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000445 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800446 int size;
447 u32 base;
448};
449
Chandra Kondurube41e332015-04-07 15:28:36 -0700450#define SKL_MIN_SRC_W 8
451#define SKL_MAX_SRC_W 4096
452#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700453#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700454#define SKL_MIN_DST_W 8
455#define SKL_MAX_DST_W 4096
456#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700457#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700458
459struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700460 int in_use;
461 uint32_t mode;
462};
463
464struct intel_crtc_scaler_state {
465#define SKL_NUM_SCALERS 2
466 struct intel_scaler scalers[SKL_NUM_SCALERS];
467
468 /*
469 * scaler_users: keeps track of users requesting scalers on this crtc.
470 *
471 * If a bit is set, a user is using a scaler.
472 * Here user can be a plane or crtc as defined below:
473 * bits 0-30 - plane (bit position is index from drm_plane_index)
474 * bit 31 - crtc
475 *
476 * Instead of creating a new index to cover planes and crtc, using
477 * existing drm_plane_index for planes which is well less than 31
478 * planes and bit 31 for crtc. This should be fine to cover all
479 * our platforms.
480 *
481 * intel_atomic_setup_scalers will setup available scalers to users
482 * requesting scalers. It will gracefully fail if request exceeds
483 * avilability.
484 */
485#define SKL_CRTC_INDEX 31
486 unsigned scaler_users;
487
488 /* scaler used by crtc for panel fitting purpose */
489 int scaler_id;
490};
491
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200492/* drm_mode->private_flags */
493#define I915_MODE_FLAG_INHERITED 1
494
Matt Roper4e0963c2015-09-24 15:53:15 -0700495struct intel_pipe_wm {
496 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100497 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700498 uint32_t linetime;
499 bool fbc_wm_enabled;
500 bool pipe_enabled;
501 bool sprites_enabled;
502 bool sprites_scaled;
503};
504
Lyudea62163e2016-10-04 14:28:20 -0400505struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700506 struct skl_wm_level wm[8];
507 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400508};
509
510struct skl_pipe_wm {
511 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700512 uint32_t linetime;
513};
514
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200515enum vlv_wm_level {
516 VLV_WM_LEVEL_PM2,
517 VLV_WM_LEVEL_PM5,
518 VLV_WM_LEVEL_DDR_DVFS,
519 NUM_VLV_WM_LEVELS,
520};
521
522struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300523 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
524 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200525 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200526 bool cxsr;
527};
528
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200529struct vlv_fifo_state {
530 u16 plane[I915_MAX_PLANES];
531};
532
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300533enum g4x_wm_level {
534 G4X_WM_LEVEL_NORMAL,
535 G4X_WM_LEVEL_SR,
536 G4X_WM_LEVEL_HPLL,
537 NUM_G4X_WM_LEVELS,
538};
539
540struct g4x_wm_state {
541 struct g4x_pipe_wm wm;
542 struct g4x_sr_wm sr;
543 struct g4x_sr_wm hpll;
544 bool cxsr;
545 bool hpll_en;
546 bool fbc_en;
547};
548
Matt Ropere8f1f022016-05-12 07:05:55 -0700549struct intel_crtc_wm_state {
550 union {
551 struct {
552 /*
553 * Intermediate watermarks; these can be
554 * programmed immediately since they satisfy
555 * both the current configuration we're
556 * switching away from and the new
557 * configuration we're switching to.
558 */
559 struct intel_pipe_wm intermediate;
560
561 /*
562 * Optimal watermarks, programmed post-vblank
563 * when this state is committed.
564 */
565 struct intel_pipe_wm optimal;
566 } ilk;
567
568 struct {
569 /* gen9+ only needs 1-step wm programming */
570 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400571 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700572 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200573
574 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200575 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300576 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200577 /* intermediate watermarks (inverted) */
578 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200579 /* optimal watermarks (inverted) */
580 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200581 /* display FIFO split */
582 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200583 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300584
585 struct {
586 /* "raw" watermarks */
587 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
588 /* intermediate watermarks */
589 struct g4x_wm_state intermediate;
590 /* optimal watermarks */
591 struct g4x_wm_state optimal;
592 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700593 };
594
595 /*
596 * Platforms with two-step watermark programming will need to
597 * update watermark programming post-vblank to switch from the
598 * safe intermediate watermarks to the optimal final
599 * watermarks.
600 */
601 bool need_postvbl_update;
602};
603
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200604struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200605 struct drm_crtc_state base;
606
Daniel Vetterbb760062013-06-06 14:55:52 +0200607 /**
608 * quirks - bitfield with hw state readout quirks
609 *
610 * For various reasons the hw state readout code might not be able to
611 * completely faithfully read out the current state. These cases are
612 * tracked with quirk flags so that fastboot and state checker can act
613 * accordingly.
614 */
Daniel Vetter99535992014-04-13 12:00:33 +0200615#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200616 unsigned long quirks;
617
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100618 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100619 bool update_pipe; /* can a fast modeset be performed? */
620 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200621 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100622 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200623 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200624
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300625 /* Pipe source size (ie. panel fitter input size)
626 * All planes will be positioned inside this space,
627 * and get clipped at the edges. */
628 int pipe_src_w, pipe_src_h;
629
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200630 /*
631 * Pipe pixel rate, adjusted for
632 * panel fitter/pipe scaler downscaling.
633 */
634 unsigned int pixel_rate;
635
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100636 /* Whether to set up the PCH/FDI. Note that we never allow sharing
637 * between pch encoders and cpu encoders. */
638 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100639
Jesse Barnese43823e2014-11-05 14:26:08 -0800640 /* Are we sending infoframes on the attached port */
641 bool has_infoframe;
642
Daniel Vetter3b117c82013-04-17 20:15:07 +0200643 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200644 * pipe on Haswell and later (where we have a special eDP transcoder)
645 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200646 enum transcoder cpu_transcoder;
647
Daniel Vetter50f3b012013-03-27 00:44:56 +0100648 /*
649 * Use reduced/limited/broadcast rbg range, compressing from the full
650 * range fed into the crtcs.
651 */
652 bool limited_color_range;
653
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300654 /* Bitmask of encoder types (enum intel_output_type)
655 * driven by the pipe.
656 */
657 unsigned int output_types;
658
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200659 /* Whether we should send NULL infoframes. Required for audio. */
660 bool has_hdmi_sink;
661
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200662 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
663 * has_dp_encoder is set. */
664 bool has_audio;
665
Daniel Vetterd8b32242013-04-25 17:54:44 +0200666 /*
667 * Enable dithering, used when the selected pipe bpp doesn't match the
668 * plane bpp.
669 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100670 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100671
Manasi Navare611032b2017-01-24 08:21:49 -0800672 /*
673 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
674 * compliance video pattern tests.
675 * Disable dither only if it is a compliance test request for
676 * 18bpp.
677 */
678 bool dither_force_disable;
679
Daniel Vetterf47709a2013-03-28 10:42:02 +0100680 /* Controls for the clock computation, to override various stages. */
681 bool clock_set;
682
Daniel Vetter09ede542013-04-30 14:01:45 +0200683 /* SDVO TV has a bunch of special case. To make multifunction encoders
684 * work correctly, we need to track this at runtime.*/
685 bool sdvo_tv_clock;
686
Daniel Vettere29c22c2013-02-21 00:00:16 +0100687 /*
688 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
689 * required. This is set in the 2nd loop of calling encoder's
690 * ->compute_config if the first pick doesn't work out.
691 */
692 bool bw_constrained;
693
Daniel Vetterf47709a2013-03-28 10:42:02 +0100694 /* Settings for the intel dpll used on pretty much everything but
695 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300696 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100697
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200698 /* Selected dpll when shared or NULL. */
699 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200700
Daniel Vetter66e985c2013-06-05 13:34:20 +0200701 /* Actual register state of the dpll, for shared dpll cross-checking. */
702 struct intel_dpll_hw_state dpll_hw_state;
703
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300704 /* DSI PLL registers */
705 struct {
706 u32 ctrl, div;
707 } dsi_pll;
708
Daniel Vetter965e0c42013-03-27 00:44:57 +0100709 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200710 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200711
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530712 /* m2_n2 for eDP downclock */
713 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700714 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530715
Daniel Vetterff9a6752013-06-01 17:16:21 +0200716 /*
717 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300718 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
719 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100720 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200721 int port_clock;
722
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100723 /* Used by SDVO (and if we ever fix it, HDMI). */
724 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700725
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300726 uint8_t lane_count;
727
Imre Deak95a7a2a2016-06-13 16:44:35 +0300728 /*
729 * Used by platforms having DP/HDMI PHY with programmable lane
730 * latency optimization.
731 */
732 uint8_t lane_lat_optim_mask;
733
Jesse Barnes2dd24552013-04-25 12:55:01 -0700734 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700735 struct {
736 u32 control;
737 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200738 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700739 } gmch_pfit;
740
741 /* Panel fitter placement and size for Ironlake+ */
742 struct {
743 u32 pos;
744 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100745 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200746 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700747 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100748
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100749 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100750 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100751 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300752
753 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300754
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200755 bool enable_fbc;
756
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300757 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000758
Dave Airlie0e32b392014-05-02 14:02:48 +1000759 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700760
761 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200762
763 /* w/a for waiting 2 vblanks during crtc enable */
764 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700765
766 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
767 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700768
Matt Ropere8f1f022016-05-12 07:05:55 -0700769 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000770
771 /* Gamma mode programmed on the pipe */
772 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200773
774 /* bitmask of visible planes (enum plane_id) */
775 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530776
777 /* HDMI scrambling status */
778 bool hdmi_scrambling;
779
780 /* HDMI High TMDS char rate ratio */
781 bool hdmi_high_tmds_clock_ratio;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100782};
783
Jesse Barnes79e53942008-11-07 14:24:08 -0800784struct intel_crtc {
785 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700786 enum pipe pipe;
787 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200789 /*
790 * Whether the crtc and the connected output pipeline is active. Implies
791 * that crtc->enabled is set, i.e. the current mode configuration has
792 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200793 */
794 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700795 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200796 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200797 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200798 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200799 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100800
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000801 atomic_t unpin_work_count;
802
Daniel Vettere506a0c2012-07-05 12:17:29 +0200803 /* Display surface base address adjustement for pageflips. Note that on
804 * gen4+ this only adjusts up to a tile, offsets within a tile are
805 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200806 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300807 int adjusted_x;
808 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200810 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100811
Chris Wilson8af29b02016-09-09 14:11:47 +0100812 /* global reset count when the last flip was submitted */
813 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200814
Paulo Zanoni86642812013-04-12 17:57:57 -0300815 /* Access to these should be protected by dev_priv->irq_lock. */
816 bool cpu_fifo_underrun_disabled;
817 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300818
819 /* per-pipe watermark state */
820 struct {
821 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700822 union {
823 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200824 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300825 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700826 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300827 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300828
Ville Syrjälä80715b22014-05-15 20:23:23 +0300829 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800830
Jesse Barneseb120ef2015-09-15 14:19:32 -0700831 struct {
832 unsigned start_vbl_count;
833 ktime_t start_vbl_time;
834 int min_vbl, max_vbl;
835 int scanline_start;
836 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200837
Chandra Kondurube41e332015-04-07 15:28:36 -0700838 /* scalers available on this crtc */
839 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800840};
841
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800842struct intel_plane {
843 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200844 u8 plane;
845 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800846 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100847 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800848 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300849 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300850
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300851 struct {
852 u32 base, cntl, size;
853 } cursor;
854
Matt Roper8e7d6882015-01-21 16:35:41 -0800855 /*
856 * NOTE: Do not place new plane state fields here (e.g., when adding
857 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100858 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800859 */
860
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300861 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100862 const struct intel_crtc_state *crtc_state,
863 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300864 void (*disable_plane)(struct intel_plane *plane,
865 struct intel_crtc *crtc);
866 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200867 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800868 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800869};
870
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100872 u16 fifo_size;
873 u16 max_wm;
874 u8 default_wm;
875 u8 guard_size;
876 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877};
878
879struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100880 bool is_desktop : 1;
881 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100882 u16 fsb_freq;
883 u16 mem_freq;
884 u16 display_sr;
885 u16 display_hpll_disable;
886 u16 cursor_sr;
887 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888};
889
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200890#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800891#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200892#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800893#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100894#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800895#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800896#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800897#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700898#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800899
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300900struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200901 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300902 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300903 struct {
904 enum drm_dp_dual_mode_type type;
905 int max_tmds_clock;
906 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300907 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200908 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300909 bool has_hdmi_sink;
910 bool has_audio;
911 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200912 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530913 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300914 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100915 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100916 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200917 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300918 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200919 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100920 const struct intel_crtc_state *crtc_state,
921 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200922 bool (*infoframe_enabled)(struct drm_encoder *encoder,
923 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300924};
925
Dave Airlie0e32b392014-05-02 14:02:48 +1000926struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400927#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300928
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530929/*
930 * enum link_m_n_set:
931 * When platform provides two set of M_N registers for dp, we can
932 * program them and switch between them incase of DRRS.
933 * But When only one such register is provided, we have to program the
934 * required divider value on that registers itself based on the DRRS state.
935 *
936 * M1_N1 : Program dp_m_n on M1_N1 registers
937 * dp_m2_n2 on M2_N2 registers (If supported)
938 *
939 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
940 * M2_N2 registers are not supported
941 */
942
943enum link_m_n_set {
944 /* Sets the m1_n1 and m2_n2 */
945 M1_N1 = 0,
946 M2_N2
947};
948
Imre Deak7b3fc172016-10-25 16:12:39 +0300949struct intel_dp_desc {
950 u8 oui[3];
951 u8 device_id[6];
952 u8 hw_rev;
953 u8 sw_major_rev;
954 u8 sw_minor_rev;
955} __packed;
956
Manasi Navarec1617ab2016-12-09 16:22:50 -0800957struct intel_dp_compliance_data {
958 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800959 uint8_t video_pattern;
960 uint16_t hdisplay, vdisplay;
961 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800962};
963
964struct intel_dp_compliance {
965 unsigned long test_type;
966 struct intel_dp_compliance_data test_data;
967 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800968 int test_link_rate;
969 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800970};
971
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300972struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200973 i915_reg_t output_reg;
974 i915_reg_t aux_ch_ctl_reg;
975 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300976 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300977 int link_rate;
978 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530979 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300980 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300981 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530982 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700983 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800984 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300985 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300986 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200987 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300988 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300989 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400990 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100991 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +0300992 /* source rates */
993 int num_source_rates;
994 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +0300995 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
996 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200997 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +0300998 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300999 /* intersection of source and sink rates */
1000 int num_common_rates;
1001 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001002 /* Max lane count for the current link */
1003 int max_link_lane_count;
1004 /* Max rate for the current link */
1005 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001006 /* sink or branch descriptor */
1007 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02001009 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001010 uint8_t train_set[4];
1011 int panel_power_up_delay;
1012 int panel_power_down_delay;
1013 int panel_power_cycle_delay;
1014 int backlight_on_delay;
1015 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001016 struct delayed_work panel_vdd_work;
1017 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001018 unsigned long last_power_on;
1019 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001020 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001021
Clint Taylor01527b32014-07-07 13:01:46 -07001022 struct notifier_block edp_notifier;
1023
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001024 /*
1025 * Pipe whose power sequencer is currently locked into
1026 * this port. Only relevant on VLV/CHV.
1027 */
1028 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001029 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001030 * Pipe currently driving the port. Used for preventing
1031 * the use of the PPS for any pipe currentrly driving
1032 * external DP as that will mess things up on VLV.
1033 */
1034 enum pipe active_pipe;
1035 /*
Imre Deak78597992016-06-16 16:37:20 +03001036 * Set if the sequencer may be reset due to a power transition,
1037 * requiring a reinitialization. Only relevant on BXT.
1038 */
1039 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001040 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001041
Dave Airlie0e32b392014-05-02 14:02:48 +10001042 bool can_mst; /* this port supports mst */
1043 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001044 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001045 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001046 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001047
Dave Airlie0e32b392014-05-02 14:02:48 +10001048 /* mst connector list */
1049 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1050 struct drm_dp_mst_topology_mgr mst_mgr;
1051
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001052 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001053 /*
1054 * This function returns the value we have to program the AUX_CTL
1055 * register with to kick off an AUX transaction.
1056 */
1057 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1058 bool has_aux_irq,
1059 int send_bytes,
1060 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001061
1062 /* This is called before a link training is starterd */
1063 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1064
Todd Previtec5d5ab72015-04-15 08:38:38 -07001065 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001066 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001067};
1068
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301069struct intel_lspcon {
1070 bool active;
1071 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301072};
1073
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001074struct intel_digital_port {
1075 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001076 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001077 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001078 struct intel_dp dp;
1079 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301080 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001081 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001082 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001083 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001084 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001085};
1086
Dave Airlie0e32b392014-05-02 14:02:48 +10001087struct intel_dp_mst_encoder {
1088 struct intel_encoder base;
1089 enum pipe pipe;
1090 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001091 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001092};
1093
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001094static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001095vlv_dport_to_channel(struct intel_digital_port *dport)
1096{
1097 switch (dport->port) {
1098 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001099 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001100 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001101 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001102 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001103 default:
1104 BUG();
1105 }
1106}
1107
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001108static inline enum dpio_phy
1109vlv_dport_to_phy(struct intel_digital_port *dport)
1110{
1111 switch (dport->port) {
1112 case PORT_B:
1113 case PORT_C:
1114 return DPIO_PHY0;
1115 case PORT_D:
1116 return DPIO_PHY1;
1117 default:
1118 BUG();
1119 }
1120}
1121
1122static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001123vlv_pipe_to_channel(enum pipe pipe)
1124{
1125 switch (pipe) {
1126 case PIPE_A:
1127 case PIPE_C:
1128 return DPIO_CH0;
1129 case PIPE_B:
1130 return DPIO_CH1;
1131 default:
1132 BUG();
1133 }
1134}
1135
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001136static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001137intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001138{
Chris Wilsonf875c152010-09-09 15:44:14 +01001139 return dev_priv->pipe_to_crtc_mapping[pipe];
1140}
1141
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001142static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001143intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001144{
Chris Wilson417ae142011-01-19 15:04:42 +00001145 return dev_priv->plane_to_crtc_mapping[plane];
1146}
1147
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001148struct intel_flip_work {
1149 struct work_struct unpin_work;
1150 struct work_struct mmio_work;
1151
Daniel Vetter5a21b662016-05-24 17:13:53 +02001152 struct drm_crtc *crtc;
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001153 struct i915_vma *old_vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001154 struct drm_framebuffer *old_fb;
1155 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001156 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001157 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001158 u32 flip_count;
1159 u32 gtt_offset;
1160 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001161 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001162 u32 flip_ready_vblank;
1163 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001164};
1165
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001166struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001167 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001168};
Daniel Vetterb9805142012-08-31 17:37:33 +02001169
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001170static inline struct intel_encoder *
1171intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001172{
1173 return to_intel_connector(connector)->encoder;
1174}
1175
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001176static inline struct intel_digital_port *
1177enc_to_dig_port(struct drm_encoder *encoder)
1178{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001179 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1180
1181 switch (intel_encoder->type) {
1182 case INTEL_OUTPUT_UNKNOWN:
1183 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1184 case INTEL_OUTPUT_DP:
1185 case INTEL_OUTPUT_EDP:
1186 case INTEL_OUTPUT_HDMI:
1187 return container_of(encoder, struct intel_digital_port,
1188 base.base);
1189 default:
1190 return NULL;
1191 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001192}
1193
Dave Airlie0e32b392014-05-02 14:02:48 +10001194static inline struct intel_dp_mst_encoder *
1195enc_to_mst(struct drm_encoder *encoder)
1196{
1197 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1198}
1199
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001200static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1201{
1202 return &enc_to_dig_port(encoder)->dp;
1203}
1204
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001205static inline struct intel_digital_port *
1206dp_to_dig_port(struct intel_dp *intel_dp)
1207{
1208 return container_of(intel_dp, struct intel_digital_port, dp);
1209}
1210
Imre Deakdd75f6d2016-11-21 21:15:05 +02001211static inline struct intel_lspcon *
1212dp_to_lspcon(struct intel_dp *intel_dp)
1213{
1214 return &dp_to_dig_port(intel_dp)->lspcon;
1215}
1216
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001217static inline struct intel_digital_port *
1218hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1219{
1220 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001221}
1222
Daniel Vetter47339cd2014-09-30 10:56:46 +02001223/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001224bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001225 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001226bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001227 enum transcoder pch_transcoder,
1228 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001229void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1230 enum pipe pipe);
1231void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1232 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001233void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1234void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001235
1236/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001237void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1238void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301239void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1240void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1241void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001242void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1243void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001244void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001245void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1246void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001247
1248static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1249 u32 mask)
1250{
1251 return mask & ~i915->rps.pm_intrmsk_mbz;
1252}
1253
Daniel Vetterb9632912014-09-30 10:56:44 +02001254void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1255void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001256static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1257{
1258 /*
1259 * We only use drm_irq_uninstall() at unload and VT switch, so
1260 * this is the only thing we need to check.
1261 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001262 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001263}
1264
Ville Syrjäläa225f072014-04-29 13:35:45 +03001265int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001266void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1267 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001268void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1269 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301270void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1271void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1272void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001273
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001274/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001275void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001276void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001277
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001278/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001279void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1280 struct intel_crtc_state *old_crtc_state,
1281 struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001282void hsw_fdi_link_train(struct intel_crtc *crtc,
1283 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001284void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001285enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1286bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001287void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001288void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1289 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001290void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1291void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001292struct intel_encoder *
1293intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001294void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001295void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001296bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001297bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1298 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001299void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001300 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001301
Dave Airlie0e32b392014-05-02 14:02:48 +10001302void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001303 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001304void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1305 bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001306uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001307u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1308
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001309unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1310 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001311
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001312/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001313void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001314void intel_audio_codec_enable(struct intel_encoder *encoder,
1315 const struct intel_crtc_state *crtc_state,
1316 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001317void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001318void i915_audio_component_init(struct drm_i915_private *dev_priv);
1319void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301320void intel_audio_init(struct drm_i915_private *dev_priv);
1321void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001322
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001323/* intel_cdclk.c */
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001324void skl_init_cdclk(struct drm_i915_private *dev_priv);
1325void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1326void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1327void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001328void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1329void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1330void intel_update_cdclk(struct drm_i915_private *dev_priv);
1331void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001332bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1333 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001334void intel_set_cdclk(struct drm_i915_private *dev_priv,
1335 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001336
Daniel Vetterb680c372014-09-19 18:27:27 +02001337/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001338enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001339void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001340int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001341int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1342 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001343int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1344 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001345void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1346void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001347extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001348void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001349unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001350 const struct intel_plane_state *state,
1351 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001352void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001353 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001354unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001355bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001356void intel_mark_busy(struct drm_i915_private *dev_priv);
1357void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001358void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001359int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001360void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001361void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001362int intel_connector_init(struct intel_connector *);
1363struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001364bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001365void intel_connector_attach_encoder(struct intel_connector *connector,
1366 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001367struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1368 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001369enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001370int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001372enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1373 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001374static inline bool
1375intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1376 enum intel_output_type type)
1377{
1378 return crtc_state->output_types & (1 << type);
1379}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001380static inline bool
1381intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1382{
1383 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001384 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001385 (1 << INTEL_OUTPUT_DP_MST) |
1386 (1 << INTEL_OUTPUT_EDP));
1387}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001388static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001389intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001390{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001391 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001392}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001393static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001394intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001395{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001396 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001397
1398 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001399 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001400}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001401
1402u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1403
Paulo Zanoni87440422013-09-24 15:48:31 -03001404int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001405void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001406 struct intel_digital_port *dport,
1407 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001408int intel_get_load_detect_pipe(struct drm_connector *connector,
1409 struct drm_display_mode *mode,
1410 struct intel_load_detect_pipe *old,
1411 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001412void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001413 struct intel_load_detect_pipe *old,
1414 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001415struct i915_vma *
1416intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001417void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001418struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001419intel_framebuffer_create(struct drm_i915_gem_object *obj,
1420 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001421void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001422void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001423void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001424int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001425 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001426void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001427 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001428int intel_plane_atomic_get_property(struct drm_plane *plane,
1429 const struct drm_plane_state *state,
1430 struct drm_property *property,
1431 uint64_t *val);
1432int intel_plane_atomic_set_property(struct drm_plane *plane,
1433 struct drm_plane_state *state,
1434 struct drm_property *property,
1435 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001436int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1437 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001438
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001439void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1440 enum pipe pipe);
1441
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001442int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001443 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001444void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001445int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446
Daniel Vetter716c2e52014-06-25 22:02:02 +03001447/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001448void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1449 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001450void assert_pll(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, bool state);
1452#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1453#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001454void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1455#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1456#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001457void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1458 enum pipe pipe, bool state);
1459#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1460#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001461void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001462#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1463#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001464u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001465 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001466void intel_prepare_reset(struct drm_i915_private *dev_priv);
1467void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001468void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1469void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001470void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301471void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1472void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001473void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001474unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301475void skl_enable_dc6(struct drm_i915_private *dev_priv);
1476void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001477void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001478 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301479void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001480int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001481bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001482 struct dpll *best_clock);
1483int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001484
Ville Syrjälä525b9312016-10-31 22:37:02 +02001485bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001486void hsw_enable_ips(struct intel_crtc *crtc);
1487void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001488enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001489void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001490 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001491
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001492int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001493int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001494
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001495static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1496{
1497 return i915_ggtt_offset(state->vma);
1498}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001499
Ville Syrjälä2e881262017-03-17 23:17:56 +02001500u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1501 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001502u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1503 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001504int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001505int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001506
Daniel Vettereb805622015-05-04 14:58:44 +02001507/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001508void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001509void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001510void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001511void intel_csr_ucode_suspend(struct drm_i915_private *);
1512void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001513
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001514/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001515bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1516 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001517bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1518 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001519void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001520 int link_rate, uint8_t lane_count,
1521 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001522int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1523 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001524void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001525void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1526void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001527void intel_dp_encoder_reset(struct drm_encoder *encoder);
1528void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001529void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001530int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001531bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001532 struct intel_crtc_state *pipe_config,
1533 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001534bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001535enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1536 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001537void intel_edp_backlight_on(struct intel_dp *intel_dp);
1538void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001539void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001540void intel_edp_panel_on(struct intel_dp *intel_dp);
1541void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001542void intel_dp_mst_suspend(struct drm_device *dev);
1543void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001544int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001545int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001546int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001547void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001548void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001549uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001550void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001551void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1552 struct intel_crtc_state *crtc_state);
1553void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1554 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001555void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1556 unsigned int frontbuffer_bits);
1557void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1558 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001559
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001560void
1561intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1562 uint8_t dp_train_pat);
1563void
1564intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1565void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1566uint8_t
1567intel_dp_voltage_max(struct intel_dp *intel_dp);
1568uint8_t
1569intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1570void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1571 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001572bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001573bool
1574intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1575
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001576static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1577{
1578 return ~((1 << lane_count) - 1) & 0xf;
1579}
1580
Imre Deak24e807e2016-10-24 19:33:28 +03001581bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001582bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1583 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001584bool intel_dp_read_desc(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001585int intel_dp_link_required(int pixel_clock, int bpp);
1586int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001587bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1588 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001589
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001590/* intel_dp_aux_backlight.c */
1591int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1592
Dave Airlie0e32b392014-05-02 14:02:48 +10001593/* intel_dp_mst.c */
1594int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1595void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001596/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001597void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001598
Jani Nikula90198352016-04-26 16:14:25 +03001599/* intel_dsi_dcs_backlight.c */
1600int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001601
1602/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001603void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001604/* intel_hotplug.c */
1605void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001606
1607
Daniel Vetter0632fef2013-10-08 17:44:49 +02001608/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001609#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001610extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001611extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001612extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001613extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001614extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1615extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001616#else
1617static inline int intel_fbdev_init(struct drm_device *dev)
1618{
1619 return 0;
1620}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001621
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001622static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001623{
1624}
1625
1626static inline void intel_fbdev_fini(struct drm_device *dev)
1627{
1628}
1629
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001630static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001631{
1632}
1633
Jani Nikulad9c409d2016-10-04 10:53:48 +03001634static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1635{
1636}
1637
Daniel Vetter0632fef2013-10-08 17:44:49 +02001638static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001639{
1640}
1641#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001642
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001643/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001644void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1645 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001646bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001647void intel_fbc_pre_update(struct intel_crtc *crtc,
1648 struct intel_crtc_state *crtc_state,
1649 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001650void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001651void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001652void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001653void intel_fbc_enable(struct intel_crtc *crtc,
1654 struct intel_crtc_state *crtc_state,
1655 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001656void intel_fbc_disable(struct intel_crtc *crtc);
1657void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001658void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1659 unsigned int frontbuffer_bits,
1660 enum fb_op_origin origin);
1661void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001662 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001663void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001664void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001665
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001666/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001667void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1668 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001669void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1670 struct intel_connector *intel_connector);
1671struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1672bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001673 struct intel_crtc_state *pipe_config,
1674 struct drm_connector_state *conn_state);
Shashank Sharma15953632017-03-13 16:54:03 +05301675void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1676 struct drm_connector *connector,
1677 bool high_tmds_clock_ratio,
1678 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001679void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001680
1681
1682/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001683void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001684struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001685bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001686
1687
1688/* intel_modes.c */
1689int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001690 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001691int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001692void intel_attach_force_audio_property(struct drm_connector *connector);
1693void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001694void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001695
1696
1697/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001698void intel_setup_overlay(struct drm_i915_private *dev_priv);
1699void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001700int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001701int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1702 struct drm_file *file_priv);
1703int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1704 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001705void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001706
1707
1708/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001709int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301710 struct drm_display_mode *fixed_mode,
1711 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001712void intel_panel_fini(struct intel_panel *panel);
1713void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1714 struct drm_display_mode *adjusted_mode);
1715void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001716 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001717 int fitting_mode);
1718void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001719 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001720 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001721void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1722 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001723int intel_panel_setup_backlight(struct drm_connector *connector,
1724 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001725void intel_panel_enable_backlight(struct intel_connector *connector);
1726void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001727void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001728enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301729extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001730 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301731 struct drm_display_mode *fixed_mode,
1732 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001733
1734#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001735int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001736void intel_backlight_device_unregister(struct intel_connector *connector);
1737#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001738static int intel_backlight_device_register(struct intel_connector *connector)
1739{
1740 return 0;
1741}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001742static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1743{
1744}
1745#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001746
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001747
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001748/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001749void intel_psr_enable(struct intel_dp *intel_dp);
1750void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001751void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001752 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001753void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001754 unsigned frontbuffer_bits,
1755 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001756void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001757void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001758 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001759
Daniel Vetter9c065a72014-09-30 10:56:38 +02001760/* intel_runtime_pm.c */
1761int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001762void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001763void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1764void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001765void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001766void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1767void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001768void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001769const char *
1770intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001771
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001772bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1773 enum intel_display_power_domain domain);
1774bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1775 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001776void intel_display_power_get(struct drm_i915_private *dev_priv,
1777 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001778bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1779 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001780void intel_display_power_put(struct drm_i915_private *dev_priv,
1781 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001782
1783static inline void
1784assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1785{
1786 WARN_ONCE(dev_priv->pm.suspended,
1787 "Device suspended during HW access\n");
1788}
1789
1790static inline void
1791assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1792{
1793 assert_rpm_device_not_suspended(dev_priv);
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001794 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1795 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001796}
1797
Imre Deak1f814da2015-12-16 02:52:19 +02001798/**
1799 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1800 * @dev_priv: i915 device instance
1801 *
1802 * This function disable asserts that check if we hold an RPM wakelock
1803 * reference, while keeping the device-not-suspended checks still enabled.
1804 * It's meant to be used only in special circumstances where our rule about
1805 * the wakelock refcount wrt. the device power state doesn't hold. According
1806 * to this rule at any point where we access the HW or want to keep the HW in
1807 * an active state we must hold an RPM wakelock reference acquired via one of
1808 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1809 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1810 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1811 * users should avoid using this function.
1812 *
1813 * Any calls to this function must have a symmetric call to
1814 * enable_rpm_wakeref_asserts().
1815 */
1816static inline void
1817disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1818{
1819 atomic_inc(&dev_priv->pm.wakeref_count);
1820}
1821
1822/**
1823 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1824 * @dev_priv: i915 device instance
1825 *
1826 * This function re-enables the RPM assert checks after disabling them with
1827 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1828 * circumstances otherwise its use should be avoided.
1829 *
1830 * Any calls to this function must have a symmetric call to
1831 * disable_rpm_wakeref_asserts().
1832 */
1833static inline void
1834enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1835{
1836 atomic_dec(&dev_priv->pm.wakeref_count);
1837}
1838
Daniel Vetter9c065a72014-09-30 10:56:38 +02001839void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001840bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001841void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1842void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1843
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001844void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1845
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001846void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1847 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001848bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1849 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001850
1851
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001852/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001853void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001854void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001855int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001856void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001857void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001858void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001859void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001860void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1861void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001862void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001863void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001864void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1865void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1866void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1867void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1868void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001869void gen6_rps_busy(struct drm_i915_private *dev_priv);
1870void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001871void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001872void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001873 struct intel_rps_client *rps,
1874 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001875void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001876void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001877void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001878void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001879void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001880void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1881 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001882void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1883 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001884void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001885void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001886bool intel_can_enable_sagv(struct drm_atomic_state *state);
1887int intel_enable_sagv(struct drm_i915_private *dev_priv);
1888int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001889bool skl_wm_level_equals(const struct skl_wm_level *l1,
1890 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001891bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1892 const struct skl_ddb_entry *ddb,
1893 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001894bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001895int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1896static inline int intel_enable_rc6(void)
1897{
1898 return i915.enable_rc6;
1899}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001900
1901/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001902bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001903 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001904
1905
1906/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001907int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1908 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001909struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001910 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001911int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001913void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001914void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001915
1916/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001917void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001918
Matt Roperea2c67b2014-12-23 10:41:52 -08001919/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001920int intel_connector_atomic_get_property(struct drm_connector *connector,
1921 const struct drm_connector_state *state,
1922 struct drm_property *property,
1923 uint64_t *val);
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02001924
1925int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1926 const struct drm_connector_state *state,
1927 struct drm_property *property,
1928 uint64_t *val);
1929int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1930 struct drm_connector_state *state,
1931 struct drm_property *property,
1932 uint64_t val);
1933int intel_digital_connector_atomic_check(struct drm_connector *conn,
1934 struct drm_connector_state *new_state);
1935struct drm_connector_state *
1936intel_digital_connector_duplicate_state(struct drm_connector *connector);
1937
Matt Roper13568372015-01-21 16:35:47 -08001938struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1939void intel_crtc_destroy_state(struct drm_crtc *crtc,
1940 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001941struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1942void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001943
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001944static inline struct intel_crtc_state *
1945intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1946 struct intel_crtc *crtc)
1947{
1948 struct drm_crtc_state *crtc_state;
1949 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1950 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001951 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001952
1953 return to_intel_crtc_state(crtc_state);
1954}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001955
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301956static inline struct intel_crtc_state *
1957intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1958 struct intel_crtc *crtc)
1959{
1960 struct drm_crtc_state *crtc_state;
1961
1962 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1963
1964 if (crtc_state)
1965 return to_intel_crtc_state(crtc_state);
1966 else
1967 return NULL;
1968}
1969
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001970static inline struct intel_plane_state *
1971intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1972 struct intel_plane *plane)
1973{
1974 struct drm_plane_state *plane_state;
1975
1976 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1977
1978 return to_intel_plane_state(plane_state);
1979}
1980
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001981int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1982 struct intel_crtc *intel_crtc,
1983 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001984
1985/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001986struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001987struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1988void intel_plane_destroy_state(struct drm_plane *plane,
1989 struct drm_plane_state *state);
1990extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001991int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1992 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001993
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001994/* intel_color.c */
1995void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001996int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001997void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1998void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001999
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302000/* intel_lspcon.c */
2001bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302002void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002003void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002004
2005/* intel_pipe_crc.c */
2006int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002007#ifdef CONFIG_DEBUG_FS
2008int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2009 size_t *values_cnt);
2010#else
2011#define intel_crtc_set_crc_source NULL
2012#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002013extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08002014#endif /* __INTEL_DRV_H__ */