blob: ac513fd70315f409b44d7143669b59e64e3363da [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Neil Armstrong9c229122018-07-04 17:08:17 +020042#include <media/cec-notifier.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010043
Chris Wilsonbd780f32019-01-14 14:21:09 +000044struct drm_printer;
45
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050047 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010048 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050049 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
50 * important that we check the condition again after having timed out, since the
51 * timeout could be due to preemption or similar and we've never had a chance to
52 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050054#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Mika Kuoppala30859822018-04-23 14:37:53 +030055 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
Chris Wilsona54b1872017-11-24 13:00:30 +000056 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000058 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010059 for (;;) { \
Mika Kuoppala30859822018-04-23 14:37:53 +030060 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050061 OP; \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +030062 /* Guarantee COND check prior to timeout */ \
63 barrier(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010064 if (COND) { \
65 ret__ = 0; \
66 break; \
67 } \
68 if (expired__) { \
69 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010070 break; \
71 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000072 usleep_range(wait__, wait__ * 2); \
73 if (wait__ < (Wmax)) \
74 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010075 } \
76 ret__; \
77})
78
Sean Paul23fdbdd2018-01-08 14:55:36 -050079#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
80 (Wmax))
81#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000082
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000083/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
84#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000086#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010087# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000088#endif
89
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010090#define _wait_for_atomic(COND, US, ATOMIC) \
91({ \
92 int cpu, ret, timeout = (US) * 1000; \
93 u64 base; \
94 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010095 if (!(ATOMIC)) { \
96 preempt_disable(); \
97 cpu = smp_processor_id(); \
98 } \
99 base = local_clock(); \
100 for (;;) { \
101 u64 now = local_clock(); \
102 if (!(ATOMIC)) \
103 preempt_enable(); \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +0300104 /* Guarantee COND check prior to timeout */ \
105 barrier(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100106 if (COND) { \
107 ret = 0; \
108 break; \
109 } \
110 if (now - base >= timeout) { \
111 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000112 break; \
113 } \
114 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100115 if (!(ATOMIC)) { \
116 preempt_disable(); \
117 if (unlikely(cpu != smp_processor_id())) { \
118 timeout -= now - base; \
119 cpu = smp_processor_id(); \
120 base = local_clock(); \
121 } \
122 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000123 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100124 ret; \
125})
126
127#define wait_for_us(COND, US) \
128({ \
129 int ret__; \
130 BUILD_BUG_ON(!__builtin_constant_p(US)); \
131 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000132 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100133 else \
134 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000135 ret__; \
136})
137
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100138#define wait_for_atomic_us(COND, US) \
139({ \
140 BUILD_BUG_ON(!__builtin_constant_p(US)); \
141 BUILD_BUG_ON((US) > 50000); \
142 _wait_for_atomic((COND), (US), 1); \
143})
144
145#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100146
Jani Nikula49938ac2014-01-10 17:10:20 +0200147#define KHz(x) (1000 * (x))
148#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100149
Mahesh Kumaraa9664f2018-04-26 19:55:16 +0530150#define KBps(x) (1000 * (x))
151#define MBps(x) KBps(1000 * (x))
152#define GBps(x) ((u64)1000 * MBps((x)))
153
Jesse Barnes79e53942008-11-07 14:24:08 -0800154/*
155 * Display related stuff
156 */
157
158/* store information about an Ixxx DVO */
159/* The i830->i865 use multiple DVOs with multiple i2cs */
160/* the i915, i945 have a single sDVO i2c bus - which is different */
161#define MAX_OUTPUTS 6
162/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800163
164#define INTEL_I2C_BUS_DVO 1
165#define INTEL_I2C_BUS_SDVO 2
166
167/* these are outputs from the chip - integrated only
168 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200169enum intel_output_type {
170 INTEL_OUTPUT_UNUSED = 0,
171 INTEL_OUTPUT_ANALOG = 1,
172 INTEL_OUTPUT_DVO = 2,
173 INTEL_OUTPUT_SDVO = 3,
174 INTEL_OUTPUT_LVDS = 4,
175 INTEL_OUTPUT_TVOUT = 5,
176 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300177 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200178 INTEL_OUTPUT_EDP = 8,
179 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300180 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200181 INTEL_OUTPUT_DP_MST = 11,
182};
Jesse Barnes79e53942008-11-07 14:24:08 -0800183
184#define INTEL_DVO_CHIP_NONE 0
185#define INTEL_DVO_CHIP_LVDS 1
186#define INTEL_DVO_CHIP_TMDS 2
187#define INTEL_DVO_CHIP_TVOUT 4
188
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530189#define INTEL_DSI_VIDEO_MODE 0
190#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300191
Jesse Barnes79e53942008-11-07 14:24:08 -0800192struct intel_framebuffer {
193 struct drm_framebuffer base;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200194 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300195
196 /* for each plane in the normal GTT view */
197 struct {
198 unsigned int x, y;
199 } normal[2];
200 /* for each plane in the rotated GTT view */
201 struct {
202 unsigned int x, y;
203 unsigned int pitch; /* pixels */
204 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800205};
206
Chris Wilson37811fc2010-08-25 22:45:57 +0100207struct intel_fbdev {
208 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800209 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100210 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000211 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100212 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800213 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100214};
Jesse Barnes79e53942008-11-07 14:24:08 -0800215
Eric Anholt21d40d32010-03-25 11:11:14 -0700216struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100217 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200218
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200219 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700220 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200221 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200222 bool (*hotplug)(struct intel_encoder *encoder,
223 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300224 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
225 struct intel_crtc_state *,
226 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100227 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200228 struct intel_crtc_state *,
229 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200230 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300231 const struct intel_crtc_state *,
232 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200233 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300234 const struct intel_crtc_state *,
235 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200236 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300237 const struct intel_crtc_state *,
238 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200239 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300240 const struct intel_crtc_state *,
241 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200242 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300243 const struct intel_crtc_state *,
244 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200245 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300246 const struct intel_crtc_state *,
247 const struct drm_connector_state *);
Hans de Goede608ed4a2018-12-20 14:21:18 +0100248 void (*update_pipe)(struct intel_encoder *,
249 const struct intel_crtc_state *,
250 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200251 /* Read out the current hw state of this connector, returning true if
252 * the encoder is active. If the encoder is enabled it also set the pipe
253 * it is connected to in the pipe parameter. */
254 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700255 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200256 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800257 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
258 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700259 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200260 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200261 /* Returns a mask of power domains that need to be referenced as part
262 * of the hardware state readout code. */
Imre Deak52528052018-06-21 21:44:49 +0300263 u64 (*get_power_domains)(struct intel_encoder *encoder,
264 struct intel_crtc_state *crtc_state);
Imre Deak07f9cd02014-08-18 14:42:45 +0300265 /*
266 * Called during system suspend after all pending requests for the
267 * encoder are flushed (for example for DP AUX transactions) and
268 * device interrupts are disabled.
269 */
270 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800271 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500272 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200273 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700274 /* for communication with audio component; protected by av_mutex */
275 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800276};
277
Jani Nikula1d508702012-10-19 14:51:49 +0300278struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300279 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530280 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200281
282 /* backlight */
283 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200284 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200285 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300286 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200287 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200288 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200289 bool combination_mode; /* gen 2/4 only */
290 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300291 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530292
293 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530294 bool util_pin_active_low; /* bxt+ */
295 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530296 struct pwm_device *pwm;
297
Jani Nikula58c68772013-11-08 16:48:54 +0200298 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300299
Jani Nikula5507fae2015-09-14 14:03:48 +0300300 /* Connector and platform specific backlight functions */
301 int (*setup)(struct intel_connector *connector, enum pipe pipe);
302 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200303 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
304 void (*disable)(const struct drm_connector_state *conn_state);
305 void (*enable)(const struct intel_crtc_state *crtc_state,
306 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300307 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
308 uint32_t hz);
309 void (*power)(struct intel_connector *, bool enable);
310 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300311};
312
Ville Syrjäläb6ca3ee2018-07-05 19:43:53 +0300313struct intel_digital_port;
314
Sean Paulee5e5e72018-01-08 14:55:39 -0500315/*
316 * This structure serves as a translation layer between the generic HDCP code
317 * and the bus-specific code. What that means is that HDCP over HDMI differs
318 * from HDCP over DP, so to account for these differences, we need to
319 * communicate with the receiver through this shim.
320 *
321 * For completeness, the 2 buses differ in the following ways:
322 * - DP AUX vs. DDC
323 * HDCP registers on the receiver are set via DP AUX for DP, and
324 * they are set via DDC for HDMI.
325 * - Receiver register offsets
326 * The offsets of the registers are different for DP vs. HDMI
327 * - Receiver register masks/offsets
328 * For instance, the ready bit for the KSV fifo is in a different
329 * place on DP vs HDMI
330 * - Receiver register names
331 * Seriously. In the DP spec, the 16-bit register containing
332 * downstream information is called BINFO, on HDMI it's called
333 * BSTATUS. To confuse matters further, DP has a BSTATUS register
334 * with a completely different definition.
335 * - KSV FIFO
336 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
337 * be read 3 keys at a time
338 * - Aksv output
339 * Since Aksv is hidden in hardware, there's different procedures
340 * to send it over DP AUX vs DDC
341 */
342struct intel_hdcp_shim {
343 /* Outputs the transmitter's An and Aksv values to the receiver. */
344 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
345
346 /* Reads the receiver's key selection vector */
347 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
348
349 /*
350 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
351 * definitions are the same in the respective specs, but the names are
352 * different. Call it BSTATUS since that's the name the HDMI spec
353 * uses and it was there first.
354 */
355 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
356 u8 *bstatus);
357
358 /* Determines whether a repeater is present downstream */
359 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
360 bool *repeater_present);
361
362 /* Reads the receiver's Ri' value */
363 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
364
365 /* Determines if the receiver's KSV FIFO is ready for consumption */
366 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
367 bool *ksv_ready);
368
369 /* Reads the ksv fifo for num_downstream devices */
370 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
371 int num_downstream, u8 *ksv_fifo);
372
373 /* Reads a 32-bit part of V' from the receiver */
374 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
375 int i, u32 *part);
376
377 /* Enables HDCP signalling on the port */
378 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
379 bool enable);
380
381 /* Ensures the link is still protected */
382 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530383
384 /* Detects panel's hdcp capability. This is optional for HDMI. */
385 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
386 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500387};
388
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530389struct intel_hdcp {
390 const struct intel_hdcp_shim *shim;
391 /* Mutex for hdcp state of the connector */
392 struct mutex mutex;
393 u64 value;
394 struct delayed_work check_work;
395 struct work_struct prop_work;
396};
397
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800398struct intel_connector {
399 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200400 /*
401 * The fixed encoder this connector is connected to.
402 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100403 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200404
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200405 /* ACPI device id for ACPI and driver cooperation */
406 u32 acpi_device_id;
407
Daniel Vetterf0947c32012-07-02 13:10:34 +0200408 /* Reads out the current hw, returning true if the connector is enabled
409 * and active (i.e. dpms ON state). */
410 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300411
412 /* Panel info for eDP and LVDS */
413 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300414
415 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
416 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100417 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200418
419 /* since POLL and HPD connectors may use the same HPD line keep the native
420 state of connector->polled in case hotplug storm detection changes it */
421 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000422
423 void *port; /* store this opaque as its illegal to dereference it */
424
425 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300426
427 /* Work struct to schedule a uevent on link train failure */
428 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500429
Ramalingam Cd3dacc72018-10-29 15:15:46 +0530430 struct intel_hdcp hdcp;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800431};
432
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200433struct intel_digital_connector_state {
434 struct drm_connector_state base;
435
436 enum hdmi_force_audio force_audio;
437 int broadcast_rgb;
438};
439
440#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
441
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300442struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300443 /* given values */
444 int n;
445 int m1, m2;
446 int p1, p2;
447 /* derived values */
448 int dot;
449 int vco;
450 int m;
451 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300452};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300453
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200454struct intel_atomic_state {
455 struct drm_atomic_state base;
456
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200457 struct {
458 /*
459 * Logical state of cdclk (used for all scaling, watermark,
460 * etc. calculations and checks). This is computed as if all
461 * enabled crtcs were active.
462 */
463 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100464
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200465 /*
466 * Actual state of cdclk, can be different from the logical
467 * state only when all crtc's are DPMS off.
468 */
469 struct intel_cdclk_state actual;
470 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100471
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100472 bool dpll_set, modeset;
473
Matt Roper8b4a7d02016-05-12 07:06:00 -0700474 /*
475 * Does this transaction change the pipes that are active? This mask
476 * tracks which CRTC's have changed their active state at the end of
477 * the transaction (not counting the temporary disable during modesets).
478 * This mask should only be non-zero when intel_state->modeset is true,
479 * but the converse is not necessarily true; simply changing a mode may
480 * not flip the final active status of any CRTC's
481 */
482 unsigned int active_pipe_changes;
483
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100484 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300485 /* minimum acceptable cdclk for each pipe */
486 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300487 /* minimum acceptable voltage level for each pipe */
488 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100489
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200490 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800491
492 /*
493 * Current watermarks can't be trusted during hardware readout, so
494 * don't bother calculating intermediate watermarks.
495 */
496 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700497
Chris Wilson60548c52018-07-31 14:26:29 +0100498 bool rps_interactive;
499
Matt Roper98d39492016-05-12 07:06:03 -0700500 /* Gen9+ only */
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530501 struct skl_ddb_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100502
503 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000504
505 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200506};
507
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300508struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800509 struct drm_plane_state base;
Ville Syrjäläf5929c52018-09-07 18:24:06 +0300510 struct i915_ggtt_view view;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000511 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000512 unsigned long flags;
513#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800514
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200515 struct {
516 u32 offset;
Ville Syrjälädf79cf42018-09-11 18:01:39 +0300517 /*
518 * Plane stride in:
519 * bytes for 0/180 degree rotation
520 * pixels for 90/270 degree rotation
521 */
522 u32 stride;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200523 int x, y;
Ville Syrjäläc11ada02018-09-07 18:24:04 +0300524 } color_plane[2];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200525
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200526 /* plane control register */
527 u32 ctl;
528
James Ausmus4036c782017-11-13 10:11:28 -0800529 /* plane color control register */
530 u32 color_ctl;
531
Matt Roper32b7eee2014-12-24 07:59:06 -0800532 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700533 * scaler_id
534 * = -1 : not using a scaler
535 * >= 0 : using a scalers
536 *
537 * plane requiring a scaler:
538 * - During check_plane, its bit is set in
539 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200540 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700541 * - scaler_id indicates the scaler it got assigned.
542 *
543 * plane doesn't require a scaler:
544 * - this can happen when scaling is no more required or plane simply
545 * got disabled.
546 * - During check_plane, corresponding bit is reset in
547 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200548 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700549 */
550 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200551
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +0200552 /*
553 * linked_plane:
554 *
555 * ICL planar formats require 2 planes that are updated as pairs.
556 * This member is used to make sure the other plane is also updated
557 * when required, and for update_slave() to find the correct
558 * plane_state to pass as argument.
559 */
560 struct intel_plane *linked_plane;
561
562 /*
563 * slave:
564 * If set don't update use the linked plane's state for updating
565 * this plane during atomic commit with the update_slave() callback.
566 *
567 * It's also used by the watermark code to ignore wm calculations on
568 * this plane. They're calculated by the linked plane's wm code.
569 */
570 u32 slave;
571
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200572 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300573};
574
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000575struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000576 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000577 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800578 int size;
579 u32 base;
Ville Syrjäläf43348a2018-11-20 15:54:50 +0200580 u8 rotation;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800581};
582
Chandra Kondurube41e332015-04-07 15:28:36 -0700583#define SKL_MIN_SRC_W 8
584#define SKL_MAX_SRC_W 4096
585#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700586#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700587#define SKL_MIN_DST_W 8
588#define SKL_MAX_DST_W 4096
589#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700590#define SKL_MAX_DST_H 4096
Nabendu Maiti323301a2018-03-23 10:24:18 -0700591#define ICL_MAX_SRC_W 5120
592#define ICL_MAX_SRC_H 4096
593#define ICL_MAX_DST_W 5120
594#define ICL_MAX_DST_H 4096
Chandra Konduru77224cd2018-04-09 09:11:13 +0530595#define SKL_MIN_YUV_420_SRC_W 16
596#define SKL_MIN_YUV_420_SRC_H 16
Chandra Kondurube41e332015-04-07 15:28:36 -0700597
598struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700599 int in_use;
600 uint32_t mode;
601};
602
603struct intel_crtc_scaler_state {
604#define SKL_NUM_SCALERS 2
605 struct intel_scaler scalers[SKL_NUM_SCALERS];
606
607 /*
608 * scaler_users: keeps track of users requesting scalers on this crtc.
609 *
610 * If a bit is set, a user is using a scaler.
611 * Here user can be a plane or crtc as defined below:
612 * bits 0-30 - plane (bit position is index from drm_plane_index)
613 * bit 31 - crtc
614 *
615 * Instead of creating a new index to cover planes and crtc, using
616 * existing drm_plane_index for planes which is well less than 31
617 * planes and bit 31 for crtc. This should be fine to cover all
618 * our platforms.
619 *
620 * intel_atomic_setup_scalers will setup available scalers to users
621 * requesting scalers. It will gracefully fail if request exceeds
622 * avilability.
623 */
624#define SKL_CRTC_INDEX 31
625 unsigned scaler_users;
626
627 /* scaler used by crtc for panel fitting purpose */
628 int scaler_id;
629};
630
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200631/* drm_mode->private_flags */
632#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530633/* Flag to get scanline using frame time stamps */
634#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200635
Matt Roper4e0963c2015-09-24 15:53:15 -0700636struct intel_pipe_wm {
637 struct intel_wm_level wm[5];
638 uint32_t linetime;
639 bool fbc_wm_enabled;
640 bool pipe_enabled;
641 bool sprites_enabled;
642 bool sprites_scaled;
643};
644
Lyudea62163e2016-10-04 14:28:20 -0400645struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700646 struct skl_wm_level wm[8];
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530647 struct skl_wm_level uv_wm[8];
Matt Roper4e0963c2015-09-24 15:53:15 -0700648 struct skl_wm_level trans_wm;
Mahesh Kumarb879d582018-04-09 09:11:01 +0530649 bool is_planar;
Lyudea62163e2016-10-04 14:28:20 -0400650};
651
652struct skl_pipe_wm {
653 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700654 uint32_t linetime;
655};
656
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200657enum vlv_wm_level {
658 VLV_WM_LEVEL_PM2,
659 VLV_WM_LEVEL_PM5,
660 VLV_WM_LEVEL_DDR_DVFS,
661 NUM_VLV_WM_LEVELS,
662};
663
664struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300665 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
666 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200667 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200668 bool cxsr;
669};
670
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200671struct vlv_fifo_state {
672 u16 plane[I915_MAX_PLANES];
673};
674
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300675enum g4x_wm_level {
676 G4X_WM_LEVEL_NORMAL,
677 G4X_WM_LEVEL_SR,
678 G4X_WM_LEVEL_HPLL,
679 NUM_G4X_WM_LEVELS,
680};
681
682struct g4x_wm_state {
683 struct g4x_pipe_wm wm;
684 struct g4x_sr_wm sr;
685 struct g4x_sr_wm hpll;
686 bool cxsr;
687 bool hpll_en;
688 bool fbc_en;
689};
690
Matt Ropere8f1f022016-05-12 07:05:55 -0700691struct intel_crtc_wm_state {
692 union {
693 struct {
694 /*
695 * Intermediate watermarks; these can be
696 * programmed immediately since they satisfy
697 * both the current configuration we're
698 * switching away from and the new
699 * configuration we're switching to.
700 */
701 struct intel_pipe_wm intermediate;
702
703 /*
704 * Optimal watermarks, programmed post-vblank
705 * when this state is committed.
706 */
707 struct intel_pipe_wm optimal;
708 } ilk;
709
710 struct {
711 /* gen9+ only needs 1-step wm programming */
712 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400713 struct skl_ddb_entry ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +0200714 struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
715 struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700716 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200717
718 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200719 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300720 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200721 /* intermediate watermarks (inverted) */
722 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200723 /* optimal watermarks (inverted) */
724 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200725 /* display FIFO split */
726 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200727 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300728
729 struct {
730 /* "raw" watermarks */
731 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
732 /* intermediate watermarks */
733 struct g4x_wm_state intermediate;
734 /* optimal watermarks */
735 struct g4x_wm_state optimal;
736 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700737 };
738
739 /*
740 * Platforms with two-step watermark programming will need to
741 * update watermark programming post-vblank to switch from the
742 * safe intermediate watermarks to the optimal final
743 * watermarks.
744 */
745 bool need_postvbl_update;
746};
747
Shashank Sharmad9facae2018-10-12 11:53:07 +0530748enum intel_output_format {
749 INTEL_OUTPUT_FORMAT_INVALID,
750 INTEL_OUTPUT_FORMAT_RGB,
Shashank Sharma33b7f3e2018-10-12 11:53:08 +0530751 INTEL_OUTPUT_FORMAT_YCBCR420,
Shashank Sharma8c79f842018-10-12 11:53:09 +0530752 INTEL_OUTPUT_FORMAT_YCBCR444,
Shashank Sharmad9facae2018-10-12 11:53:07 +0530753};
754
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200755struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200756 struct drm_crtc_state base;
757
Daniel Vetterbb760062013-06-06 14:55:52 +0200758 /**
759 * quirks - bitfield with hw state readout quirks
760 *
761 * For various reasons the hw state readout code might not be able to
762 * completely faithfully read out the current state. These cases are
763 * tracked with quirk flags so that fastboot and state checker can act
764 * accordingly.
765 */
Daniel Vetter99535992014-04-13 12:00:33 +0200766#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200767 unsigned long quirks;
768
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100769 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100770 bool update_pipe; /* can a fast modeset be performed? */
771 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200772 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100773 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200774 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200775
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300776 /* Pipe source size (ie. panel fitter input size)
777 * All planes will be positioned inside this space,
778 * and get clipped at the edges. */
779 int pipe_src_w, pipe_src_h;
780
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200781 /*
782 * Pipe pixel rate, adjusted for
783 * panel fitter/pipe scaler downscaling.
784 */
785 unsigned int pixel_rate;
786
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100787 /* Whether to set up the PCH/FDI. Note that we never allow sharing
788 * between pch encoders and cpu encoders. */
789 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100790
Jesse Barnese43823e2014-11-05 14:26:08 -0800791 /* Are we sending infoframes on the attached port */
792 bool has_infoframe;
793
Daniel Vetter3b117c82013-04-17 20:15:07 +0200794 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200795 * pipe on Haswell and later (where we have a special eDP transcoder)
796 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200797 enum transcoder cpu_transcoder;
798
Daniel Vetter50f3b012013-03-27 00:44:56 +0100799 /*
800 * Use reduced/limited/broadcast rbg range, compressing from the full
801 * range fed into the crtcs.
802 */
803 bool limited_color_range;
804
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300805 /* Bitmask of encoder types (enum intel_output_type)
806 * driven by the pipe.
807 */
808 unsigned int output_types;
809
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200810 /* Whether we should send NULL infoframes. Required for audio. */
811 bool has_hdmi_sink;
812
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200813 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
814 * has_dp_encoder is set. */
815 bool has_audio;
816
Daniel Vetterd8b32242013-04-25 17:54:44 +0200817 /*
818 * Enable dithering, used when the selected pipe bpp doesn't match the
819 * plane bpp.
820 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100821 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100822
Manasi Navare611032b2017-01-24 08:21:49 -0800823 /*
824 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
825 * compliance video pattern tests.
826 * Disable dither only if it is a compliance test request for
827 * 18bpp.
828 */
829 bool dither_force_disable;
830
Daniel Vetterf47709a2013-03-28 10:42:02 +0100831 /* Controls for the clock computation, to override various stages. */
832 bool clock_set;
833
Daniel Vetter09ede542013-04-30 14:01:45 +0200834 /* SDVO TV has a bunch of special case. To make multifunction encoders
835 * work correctly, we need to track this at runtime.*/
836 bool sdvo_tv_clock;
837
Daniel Vettere29c22c2013-02-21 00:00:16 +0100838 /*
839 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
840 * required. This is set in the 2nd loop of calling encoder's
841 * ->compute_config if the first pick doesn't work out.
842 */
843 bool bw_constrained;
844
Daniel Vetterf47709a2013-03-28 10:42:02 +0100845 /* Settings for the intel dpll used on pretty much everything but
846 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300847 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100848
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200849 /* Selected dpll when shared or NULL. */
850 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200851
Daniel Vetter66e985c2013-06-05 13:34:20 +0200852 /* Actual register state of the dpll, for shared dpll cross-checking. */
853 struct intel_dpll_hw_state dpll_hw_state;
854
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300855 /* DSI PLL registers */
856 struct {
857 u32 ctrl, div;
858 } dsi_pll;
859
Daniel Vetter965e0c42013-03-27 00:44:57 +0100860 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200861 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200862
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530863 /* m2_n2 for eDP downclock */
864 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700865 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530866
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300867 bool has_psr;
868 bool has_psr2;
869
Daniel Vetterff9a6752013-06-01 17:16:21 +0200870 /*
871 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300872 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
873 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100874 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200875 int port_clock;
876
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100877 /* Used by SDVO (and if we ever fix it, HDMI). */
878 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700879
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300880 uint8_t lane_count;
881
Imre Deak95a7a2a2016-06-13 16:44:35 +0300882 /*
883 * Used by platforms having DP/HDMI PHY with programmable lane
884 * latency optimization.
885 */
886 uint8_t lane_lat_optim_mask;
887
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300888 /* minimum acceptable voltage level */
889 u8 min_voltage_level;
890
Jesse Barnes2dd24552013-04-25 12:55:01 -0700891 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700892 struct {
893 u32 control;
894 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200895 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700896 } gmch_pfit;
897
898 /* Panel fitter placement and size for Ironlake+ */
899 struct {
900 u32 pos;
901 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100902 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200903 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700904 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100905
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100906 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100907 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100908 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300909
910 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300911 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300912
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200913 bool enable_fbc;
914
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300915 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000916
Dave Airlie0e32b392014-05-02 14:02:48 +1000917 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700918
919 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200920
921 /* w/a for waiting 2 vblanks during crtc enable */
922 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700923
924 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
925 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700926
Matt Ropere8f1f022016-05-12 07:05:55 -0700927 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000928
929 /* Gamma mode programmed on the pipe */
930 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200931
932 /* bitmask of visible planes (enum plane_id) */
933 u8 active_planes;
Maarten Lankhorst8e021152018-05-12 03:03:12 +0530934 u8 nv12_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530935
Ville Syrjäläafbd8a72018-11-27 18:37:42 +0200936 /* bitmask of planes that will be updated during the commit */
937 u8 update_planes;
938
Shashank Sharma15953632017-03-13 16:54:03 +0530939 /* HDMI scrambling status */
940 bool hdmi_scrambling;
941
942 /* HDMI High TMDS char rate ratio */
943 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530944
Shashank Sharmad9facae2018-10-12 11:53:07 +0530945 /* Output format RGB/YCBCR etc */
946 enum intel_output_format output_format;
Shashank Sharma668b6c12018-10-12 11:53:14 +0530947
948 /* Output down scaling is done in LSPCON device */
949 bool lspcon_downsampling;
Manasi Navare7b610f12018-11-28 12:26:12 -0800950
951 /* Display Stream compression state */
952 struct {
953 bool compression_enable;
954 bool dsc_split;
955 u16 compressed_bpp;
956 u8 slice_count;
957 } dsc_params;
958 struct drm_dsc_config dp_dsc_cfg;
Anusha Srivatsa240999c2018-11-28 12:26:25 -0800959
960 /* Forward Error correction State */
961 bool fec_enable;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100962};
963
Jesse Barnes79e53942008-11-07 14:24:08 -0800964struct intel_crtc {
965 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700966 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200967 /*
968 * Whether the crtc and the connected output pipeline is active. Implies
969 * that crtc->enabled is set, i.e. the current mode configuration has
970 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200971 */
972 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200973 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200974 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200975 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100976
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200977 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100978
Chris Wilson8af29b02016-09-09 14:11:47 +0100979 /* global reset count when the last flip was submitted */
980 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200981
Paulo Zanoni86642812013-04-12 17:57:57 -0300982 /* Access to these should be protected by dev_priv->irq_lock. */
983 bool cpu_fifo_underrun_disabled;
984 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300985
986 /* per-pipe watermark state */
987 struct {
988 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700989 union {
990 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200991 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300992 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700993 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300994 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300995
Ville Syrjälä80715b22014-05-15 20:23:23 +0300996 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800997
Jesse Barneseb120ef2015-09-15 14:19:32 -0700998 struct {
999 unsigned start_vbl_count;
1000 ktime_t start_vbl_time;
1001 int min_vbl, max_vbl;
1002 int scanline_start;
1003 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +02001004
Chandra Kondurube41e332015-04-07 15:28:36 -07001005 /* scalers available on this crtc */
1006 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -08001007};
1008
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001009struct intel_plane {
1010 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +02001011 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001012 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001013 enum pipe pipe;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +02001014 bool has_fbc;
Ville Syrjäläa38189c2018-05-18 19:21:59 +03001015 bool has_ccs;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03001016 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -03001017
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03001018 struct {
1019 u32 base, cntl, size;
1020 } cursor;
1021
Matt Roper8e7d6882015-01-21 16:35:41 -08001022 /*
1023 * NOTE: Do not place new plane state fields here (e.g., when adding
1024 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001025 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -08001026 */
1027
Ville Syrjäläddd57132018-09-07 18:24:02 +03001028 unsigned int (*max_stride)(struct intel_plane *plane,
1029 u32 pixel_format, u64 modifier,
1030 unsigned int rotation);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001031 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +01001032 const struct intel_crtc_state *crtc_state,
1033 const struct intel_plane_state *plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001034 void (*update_slave)(struct intel_plane *plane,
1035 const struct intel_crtc_state *crtc_state,
1036 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001037 void (*disable_plane)(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02001038 const struct intel_crtc_state *crtc_state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001039 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03001040 int (*check_plane)(struct intel_crtc_state *crtc_state,
1041 struct intel_plane_state *plane_state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001042};
1043
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001044struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +01001045 u16 fifo_size;
1046 u16 max_wm;
1047 u8 default_wm;
1048 u8 guard_size;
1049 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001050};
1051
1052struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +01001053 bool is_desktop : 1;
1054 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +01001055 u16 fsb_freq;
1056 u16 mem_freq;
1057 u16 display_sr;
1058 u16 display_hpll_disable;
1059 u16 cursor_sr;
1060 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001061};
1062
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001063#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001064#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001065#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +08001066#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +01001067#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -08001068#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001069#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -08001070#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Daniel Stonea268bcd2018-05-18 15:30:08 +01001071#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08001072
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001073struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001074 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001075 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001076 struct {
1077 enum drm_dp_dual_mode_type type;
1078 int max_tmds_clock;
1079 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001080 bool has_hdmi_sink;
1081 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001082 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301083 struct intel_connector *attached_connector;
Neil Armstrong9c229122018-07-04 17:08:17 +02001084 struct cec_notifier *cec_notifier;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001085};
1086
Dave Airlie0e32b392014-05-02 14:02:48 +10001087struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001088#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001089
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301090/*
1091 * enum link_m_n_set:
1092 * When platform provides two set of M_N registers for dp, we can
1093 * program them and switch between them incase of DRRS.
1094 * But When only one such register is provided, we have to program the
1095 * required divider value on that registers itself based on the DRRS state.
1096 *
1097 * M1_N1 : Program dp_m_n on M1_N1 registers
1098 * dp_m2_n2 on M2_N2 registers (If supported)
1099 *
1100 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1101 * M2_N2 registers are not supported
1102 */
1103
1104enum link_m_n_set {
1105 /* Sets the m1_n1 and m2_n2 */
1106 M1_N1 = 0,
1107 M2_N2
1108};
1109
Manasi Navarec1617ab2016-12-09 16:22:50 -08001110struct intel_dp_compliance_data {
1111 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001112 uint8_t video_pattern;
1113 uint16_t hdisplay, vdisplay;
1114 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001115};
1116
1117struct intel_dp_compliance {
1118 unsigned long test_type;
1119 struct intel_dp_compliance_data test_data;
1120 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001121 int test_link_rate;
1122 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001123};
1124
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001125struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001126 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001127 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001128 int link_rate;
1129 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301130 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001131 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001132 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001133 bool has_audio;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001134 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001135 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001136 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001137 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001138 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Manasi Navare93ac0922018-10-30 17:19:19 -07001139 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
Anusha Srivatsa08cadae2018-11-01 21:14:54 -07001140 u8 fec_capable;
Jani Nikula55cfc582017-03-28 17:59:04 +03001141 /* source rates */
1142 int num_source_rates;
1143 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001144 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1145 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001146 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001147 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001148 /* intersection of source and sink rates */
1149 int num_common_rates;
1150 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001151 /* Max lane count for the current link */
1152 int max_link_lane_count;
1153 /* Max rate for the current link */
1154 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001155 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001156 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001157 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001158 uint8_t train_set[4];
1159 int panel_power_up_delay;
1160 int panel_power_down_delay;
1161 int panel_power_cycle_delay;
1162 int backlight_on_delay;
1163 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001164 struct delayed_work panel_vdd_work;
1165 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001166 unsigned long last_power_on;
1167 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001168 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001169
Clint Taylor01527b32014-07-07 13:01:46 -07001170 struct notifier_block edp_notifier;
1171
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001172 /*
1173 * Pipe whose power sequencer is currently locked into
1174 * this port. Only relevant on VLV/CHV.
1175 */
1176 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001177 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001178 * Pipe currently driving the port. Used for preventing
1179 * the use of the PPS for any pipe currentrly driving
1180 * external DP as that will mess things up on VLV.
1181 */
1182 enum pipe active_pipe;
1183 /*
Imre Deak78597992016-06-16 16:37:20 +03001184 * Set if the sequencer may be reset due to a power transition,
1185 * requiring a reinitialization. Only relevant on BXT.
1186 */
1187 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001188 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001189
Dave Airlie0e32b392014-05-02 14:02:48 +10001190 bool can_mst; /* this port supports mst */
1191 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001192 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001193 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001194 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001195
Dave Airlie0e32b392014-05-02 14:02:48 +10001196 /* mst connector list */
1197 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1198 struct drm_dp_mst_topology_mgr mst_mgr;
1199
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001200 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001201 /*
1202 * This function returns the value we have to program the AUX_CTL
1203 * register with to kick off an AUX transaction.
1204 */
1205 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
Damien Lespiau153b1102014-01-21 13:37:15 +00001206 int send_bytes,
1207 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001208
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001209 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1210 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1211
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001212 /* This is called before a link training is starterd */
1213 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1214
Todd Previtec5d5ab72015-04-15 08:38:38 -07001215 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001216 struct intel_dp_compliance compliance;
Manasi Navaree845f092018-12-05 16:54:07 -08001217
1218 /* Display stream compression testing */
1219 bool force_dsc_en;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001220};
1221
Shashank Sharma96e35592018-10-12 11:53:10 +05301222enum lspcon_vendor {
1223 LSPCON_VENDOR_MCA,
1224 LSPCON_VENDOR_PARADE
1225};
1226
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301227struct intel_lspcon {
1228 bool active;
1229 enum drm_lspcon_mode mode;
Shashank Sharma96e35592018-10-12 11:53:10 +05301230 enum lspcon_vendor vendor;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301231};
1232
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001233struct intel_digital_port {
1234 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001235 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001236 struct intel_dp dp;
1237 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301238 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001239 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001240 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001241 uint8_t max_lanes;
Imre Deak563d22a2018-11-01 16:04:21 +02001242 /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
1243 enum aux_ch aux_ch;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001244 enum intel_display_power_domain ddi_io_power_domain;
Imre Deakf6bff602018-12-14 20:27:02 +02001245 bool tc_legacy_port:1;
Paulo Zanoni60755462018-07-24 17:28:10 -07001246 enum tc_port_type tc_type;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001247
Ville Syrjälä790ea702018-09-20 21:51:36 +03001248 void (*write_infoframe)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001249 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001250 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001251 const void *frame, ssize_t len);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001252 void (*set_infoframes)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001253 bool enable,
1254 const struct intel_crtc_state *crtc_state,
1255 const struct drm_connector_state *conn_state);
Ville Syrjälä790ea702018-09-20 21:51:36 +03001256 bool (*infoframe_enabled)(struct intel_encoder *encoder,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001257 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001258};
1259
Dave Airlie0e32b392014-05-02 14:02:48 +10001260struct intel_dp_mst_encoder {
1261 struct intel_encoder base;
1262 enum pipe pipe;
1263 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001264 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001265};
1266
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001267static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001268vlv_dport_to_channel(struct intel_digital_port *dport)
1269{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001270 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001271 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001272 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001273 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001274 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001275 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001276 default:
1277 BUG();
1278 }
1279}
1280
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001281static inline enum dpio_phy
1282vlv_dport_to_phy(struct intel_digital_port *dport)
1283{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001284 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001285 case PORT_B:
1286 case PORT_C:
1287 return DPIO_PHY0;
1288 case PORT_D:
1289 return DPIO_PHY1;
1290 default:
1291 BUG();
1292 }
1293}
1294
1295static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001296vlv_pipe_to_channel(enum pipe pipe)
1297{
1298 switch (pipe) {
1299 case PIPE_A:
1300 case PIPE_C:
1301 return DPIO_CH0;
1302 case PIPE_B:
1303 return DPIO_CH1;
1304 default:
1305 BUG();
1306 }
1307}
1308
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001309static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001310intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001311{
Chris Wilsonf875c152010-09-09 15:44:14 +01001312 return dev_priv->pipe_to_crtc_mapping[pipe];
1313}
1314
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001315static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001316intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001317{
Chris Wilson417ae142011-01-19 15:04:42 +00001318 return dev_priv->plane_to_crtc_mapping[plane];
1319}
1320
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001321struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001322 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001323};
Daniel Vetterb9805142012-08-31 17:37:33 +02001324
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001325static inline struct intel_encoder *
1326intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001327{
1328 return to_intel_connector(connector)->encoder;
1329}
1330
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001331static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1332{
1333 switch (encoder->type) {
1334 case INTEL_OUTPUT_DDI:
1335 case INTEL_OUTPUT_DP:
1336 case INTEL_OUTPUT_EDP:
1337 case INTEL_OUTPUT_HDMI:
1338 return true;
1339 default:
1340 return false;
1341 }
1342}
1343
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001344static inline struct intel_digital_port *
1345enc_to_dig_port(struct drm_encoder *encoder)
1346{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001347 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1348
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001349 if (intel_encoder_is_dig_port(intel_encoder))
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001350 return container_of(encoder, struct intel_digital_port,
1351 base.base);
Ville Syrjälä4ef03f82018-07-05 19:43:51 +03001352 else
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001353 return NULL;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001354}
1355
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05301356static inline struct intel_digital_port *
1357conn_to_dig_port(struct intel_connector *connector)
1358{
1359 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
1360}
1361
Dave Airlie0e32b392014-05-02 14:02:48 +10001362static inline struct intel_dp_mst_encoder *
1363enc_to_mst(struct drm_encoder *encoder)
1364{
1365 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1366}
1367
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001368static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1369{
1370 return &enc_to_dig_port(encoder)->dp;
1371}
1372
Ville Syrjälä14aa5212018-07-05 19:43:50 +03001373static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1374{
1375 switch (encoder->type) {
1376 case INTEL_OUTPUT_DP:
1377 case INTEL_OUTPUT_EDP:
1378 return true;
1379 case INTEL_OUTPUT_DDI:
1380 /* Skip pure HDMI/DVI DDI encoders */
1381 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1382 default:
1383 return false;
1384 }
1385}
1386
Shashank Sharma06c812d2018-10-12 11:53:11 +05301387static inline struct intel_lspcon *
1388enc_to_intel_lspcon(struct drm_encoder *encoder)
1389{
1390 return &enc_to_dig_port(encoder)->lspcon;
1391}
1392
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001393static inline struct intel_digital_port *
1394dp_to_dig_port(struct intel_dp *intel_dp)
1395{
1396 return container_of(intel_dp, struct intel_digital_port, dp);
1397}
1398
Imre Deakdd75f6d2016-11-21 21:15:05 +02001399static inline struct intel_lspcon *
1400dp_to_lspcon(struct intel_dp *intel_dp)
1401{
1402 return &dp_to_dig_port(intel_dp)->lspcon;
1403}
1404
Rodrigo Vivide25eb72018-08-27 15:30:20 -07001405static inline struct drm_i915_private *
1406dp_to_i915(struct intel_dp *intel_dp)
1407{
1408 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1409}
1410
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001411static inline struct intel_digital_port *
1412hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1413{
1414 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001415}
1416
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001417static inline struct intel_plane_state *
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02001418intel_atomic_get_plane_state(struct intel_atomic_state *state,
1419 struct intel_plane *plane)
1420{
1421 struct drm_plane_state *ret =
1422 drm_atomic_get_plane_state(&state->base, &plane->base);
1423
1424 if (IS_ERR(ret))
1425 return ERR_CAST(ret);
1426
1427 return to_intel_plane_state(ret);
1428}
1429
1430static inline struct intel_plane_state *
1431intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
1432 struct intel_plane *plane)
1433{
1434 return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
1435 &plane->base));
1436}
1437
1438static inline struct intel_plane_state *
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001439intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1440 struct intel_plane *plane)
1441{
1442 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1443 &plane->base));
1444}
1445
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001446static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001447intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1448 struct intel_crtc *crtc)
1449{
1450 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1451 &crtc->base));
1452}
1453
1454static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001455intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1456 struct intel_crtc *crtc)
1457{
1458 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1459 &crtc->base));
1460}
1461
Daniel Vetter47339cd2014-09-30 10:56:46 +02001462/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001463bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001464 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001465bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001466 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001467 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001468void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1469 enum pipe pipe);
1470void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001471 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001472void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1473void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001474
1475/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001476void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1477void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301478void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1479void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Oscar Mateod02b98b2018-04-05 17:00:50 +03001480void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001481void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001482void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1483void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001484
1485static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1486 u32 mask)
1487{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001488 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001489}
1490
Daniel Vetterb9632912014-09-30 10:56:44 +02001491void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1492void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001493static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1494{
1495 /*
1496 * We only use drm_irq_uninstall() at unload and VT switch, so
1497 * this is the only thing we need to check.
1498 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001499 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001500}
1501
Ville Syrjäläa225f072014-04-29 13:35:45 +03001502int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001503void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001504 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001505void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001506 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301507void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1508void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1509void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001510
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001511/* intel_crt.c */
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001512bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1513 i915_reg_t adpa_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001514void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001515void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001516
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001517/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001518void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001519 const struct intel_crtc_state *old_crtc_state,
1520 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001521void hsw_fdi_link_train(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001523void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001524bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001525void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Clint Taylor90c3e212018-07-10 13:02:05 -07001526void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001527void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1528void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001529void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001530void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001531bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001532void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001533 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001534
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001535void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1536 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001537void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1538 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001539u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001540uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001541u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Ville Syrjälä4718a362018-05-17 20:03:06 +03001542u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1543 u8 voltage_swing);
Sean Paul23201752018-01-08 14:55:42 -05001544int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1545 bool enable);
Imre Deak70332ac2018-11-01 16:04:27 +02001546void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
Vandita Kulkarni8327af22018-11-29 16:12:23 +02001547int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1548 enum intel_dpll_id pll_id);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001549
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001550unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001551 int color_plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001552
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001553/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001554void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001555void intel_audio_codec_enable(struct intel_encoder *encoder,
1556 const struct intel_crtc_state *crtc_state,
1557 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001558void intel_audio_codec_disable(struct intel_encoder *encoder,
1559 const struct intel_crtc_state *old_crtc_state,
1560 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001561void i915_audio_component_init(struct drm_i915_private *dev_priv);
1562void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301563void intel_audio_init(struct drm_i915_private *dev_priv);
1564void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001565
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001566/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001567int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001568void skl_init_cdclk(struct drm_i915_private *dev_priv);
1569void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001570void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1571void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001572void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1573void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001574void icl_init_cdclk(struct drm_i915_private *dev_priv);
1575void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001576void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1577void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1578void intel_update_cdclk(struct drm_i915_private *dev_priv);
1579void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001580bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001581 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001582bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1583 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001584void intel_set_cdclk(struct drm_i915_private *dev_priv,
1585 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001586void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1587 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001588
Daniel Vetterb680c372014-09-19 18:27:27 +02001589/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001590void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1591void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001592enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001593int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001594int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1595 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001596int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1597 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001598void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1599void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001600void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001601unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001602 const struct intel_plane_state *state,
1603 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001604void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001605 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001606unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001607bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001608void intel_mark_busy(struct drm_i915_private *dev_priv);
1609void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001610int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001611void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001612void intel_encoder_destroy(struct drm_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001613struct drm_display_mode *
1614intel_encoder_current_mode(struct intel_encoder *encoder);
Mahesh Kumar176597a2018-10-04 14:20:43 +05301615bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoniac213c12018-05-21 17:25:37 -07001616bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1617enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1618 enum port port);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001619int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1620 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001621enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1622 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001623static inline bool
1624intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1625 enum intel_output_type type)
1626{
1627 return crtc_state->output_types & (1 << type);
1628}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001629static inline bool
1630intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1631{
1632 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001633 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001634 (1 << INTEL_OUTPUT_DP_MST) |
1635 (1 << INTEL_OUTPUT_EDP));
1636}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001637static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001638intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001639{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001640 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001641}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001642static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001643intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001644{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001645 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001646
1647 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001648 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001649}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001650
1651u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1652
Paulo Zanoni87440422013-09-24 15:48:31 -03001653int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001654void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001655 struct intel_digital_port *dport,
1656 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001657int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001658 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001659 struct intel_load_detect_pipe *old,
1660 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001661void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001662 struct intel_load_detect_pipe *old,
1663 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001664struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001665intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03001666 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001667 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001668 unsigned long *out_flags);
1669void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001670struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001671intel_framebuffer_create(struct drm_i915_gem_object *obj,
1672 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001673int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001674 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001675void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001676 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001677int intel_plane_atomic_get_property(struct drm_plane *plane,
1678 const struct drm_plane_state *state,
1679 struct drm_property *property,
1680 uint64_t *val);
1681int intel_plane_atomic_set_property(struct drm_plane *plane,
1682 struct drm_plane_state *state,
1683 struct drm_property *property,
1684 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001685int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1686 struct drm_crtc_state *crtc_state,
1687 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001688 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001689
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001690void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1691 enum pipe pipe);
1692
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001693int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001694 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001695void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001696int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001697
Daniel Vetter716c2e52014-06-25 22:02:02 +03001698/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001699void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1700 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001701void assert_pll(struct drm_i915_private *dev_priv,
1702 enum pipe pipe, bool state);
1703#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1704#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001705void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1706#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1707#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001708void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1709 enum pipe pipe, bool state);
1710#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1711#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001712void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001713#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1714#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Chris Wilsonc0336662016-05-06 15:40:21 +01001715void intel_prepare_reset(struct drm_i915_private *dev_priv);
1716void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001717void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1718void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001719void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301720void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1721void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001722void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001723unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna3e689282018-10-29 15:14:10 -07001724void skl_enable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001725void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001726 struct intel_crtc_state *pipe_config);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02001727void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
1728 enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001729int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001730bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001731 struct dpll *best_clock);
1732int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001733
Ville Syrjälä525b9312016-10-31 22:37:02 +02001734bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001735bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001736void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1737void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001738enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Imre Deak337837a2018-11-01 16:04:23 +02001739enum intel_display_power_domain
1740intel_aux_power_domain(struct intel_digital_port *dig_port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001741void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001742 struct intel_crtc_state *pipe_config);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001743void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1744 struct intel_crtc_state *crtc_state);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001745
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02001746u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001747int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03001748int skl_max_scale(const struct intel_crtc_state *crtc_state,
1749 u32 pixel_format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001750
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001751static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1752{
1753 return i915_ggtt_offset(state->vma);
1754}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001755
James Ausmus4036c782017-11-13 10:11:28 -08001756u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1757 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001758u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1759 const struct intel_plane_state *plane_state);
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001760u32 glk_color_ctl(const struct intel_plane_state *plane_state);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03001761u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1762 int plane);
Ville Syrjälä73266592018-09-07 18:24:11 +03001763int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001764int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Mahesh Kumarddf34312018-04-09 09:11:03 +05301765int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
Ville Syrjäläddd57132018-09-07 18:24:02 +03001766unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1767 u32 pixel_format, u64 modifier,
1768 unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001769
Jani Nikula360fa662018-10-10 10:52:04 +03001770/* intel_connector.c */
Jani Nikula1c213482018-10-10 10:52:05 +03001771int intel_connector_init(struct intel_connector *connector);
1772struct intel_connector *intel_connector_alloc(void);
1773void intel_connector_free(struct intel_connector *connector);
1774void intel_connector_destroy(struct drm_connector *connector);
1775int intel_connector_register(struct drm_connector *connector);
1776void intel_connector_unregister(struct drm_connector *connector);
1777void intel_connector_attach_encoder(struct intel_connector *connector,
1778 struct intel_encoder *encoder);
1779bool intel_connector_get_hw_state(struct intel_connector *connector);
Jani Nikula046c9bc2018-10-16 17:50:44 +03001780enum pipe intel_connector_get_pipe(struct intel_connector *connector);
Jani Nikula360fa662018-10-10 10:52:04 +03001781int intel_connector_update_modes(struct drm_connector *connector,
1782 struct edid *edid);
1783int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1784void intel_attach_force_audio_property(struct drm_connector *connector);
1785void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1786void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1787
Daniel Vettereb805622015-05-04 14:58:44 +02001788/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001789void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001790void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001791void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001792void intel_csr_ucode_suspend(struct drm_i915_private *);
1793void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001794
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001795/* intel_dp.c */
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001796bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1797 i915_reg_t dp_reg, enum port port,
1798 enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001799bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1800 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001801bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1802 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001803void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001804 int link_rate, uint8_t lane_count,
1805 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001806int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1807 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001808void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001809void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001810int intel_dp_retrain_link(struct intel_encoder *encoder,
1811 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001812void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Gaurav K Singh22792982018-11-28 12:26:17 -08001813void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
1814 const struct intel_crtc_state *crtc_state,
1815 bool enable);
Imre Deakbf93ba62016-04-18 10:04:21 +03001816void intel_dp_encoder_reset(struct drm_encoder *encoder);
1817void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001818void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001819bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001820 struct intel_crtc_state *pipe_config,
1821 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001822bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001823bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001824enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1825 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001826void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1827 const struct drm_connector_state *conn_state);
1828void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001829void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001830void intel_edp_panel_on(struct intel_dp *intel_dp);
1831void intel_edp_panel_off(struct intel_dp *intel_dp);
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001832void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
1833void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001834int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001835int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001836int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001837void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001838void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001839uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001840void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001841void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001842 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001843void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001844 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001845void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1846 unsigned int frontbuffer_bits);
1847void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1848 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001849
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001850void
1851intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1852 uint8_t dp_train_pat);
1853void
1854intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1855void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1856uint8_t
1857intel_dp_voltage_max(struct intel_dp *intel_dp);
1858uint8_t
1859intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1860void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1861 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001862bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Manasi Navare2edd5322018-06-11 15:26:55 -07001863bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001864bool
1865intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
Manasi Navared9218c82018-10-30 17:19:21 -07001866uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count,
1867 int mode_clock, int mode_hdisplay);
1868uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
1869 int mode_hdisplay);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001870
Gaurav K Singh168243c2018-11-29 11:38:27 -08001871/* intel_vdsc.c */
1872int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
1873 struct intel_crtc_state *pipe_config);
Manasi Navarea24c62f2018-11-28 12:26:24 -08001874enum intel_display_power_domain
1875intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
Gaurav K Singh168243c2018-11-29 11:38:27 -08001876
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001877static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1878{
1879 return ~((1 << lane_count) - 1) & 0xf;
1880}
1881
Imre Deak24e807e2016-10-24 19:33:28 +03001882bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001883int intel_dp_link_required(int pixel_clock, int bpp);
1884int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001885bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deakf6bff602018-12-14 20:27:02 +02001886void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
1887 struct intel_digital_port *dig_port);
Imre Deak24e807e2016-10-24 19:33:28 +03001888
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001889/* intel_dp_aux_backlight.c */
1890int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1891
Dave Airlie0e32b392014-05-02 14:02:48 +10001892/* intel_dp_mst.c */
1893int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1894void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Jani Nikulaca3589c2018-07-05 16:25:07 +03001895/* vlv_dsi.c */
Jani Nikulae5186342018-07-05 16:25:08 +03001896void vlv_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001897
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +02001898/* icl_dsi.c */
1899void icl_dsi_init(struct drm_i915_private *dev_priv);
1900
Jani Nikula90198352016-04-26 16:14:25 +03001901/* intel_dsi_dcs_backlight.c */
1902int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001903
1904/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001905void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001906/* intel_hotplug.c */
1907void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001908bool intel_encoder_hotplug(struct intel_encoder *encoder,
1909 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001910
Daniel Vetter0632fef2013-10-08 17:44:49 +02001911/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001912#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001913extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001914extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001915extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1916extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001917extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001918extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1919extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001920#else
1921static inline int intel_fbdev_init(struct drm_device *dev)
1922{
1923 return 0;
1924}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001925
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001926static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001927{
1928}
1929
Daniel Vetter4f256d82017-07-15 00:46:55 +02001930static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1931{
1932}
1933
1934static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001935{
1936}
1937
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001938static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001939{
1940}
1941
Jani Nikulad9c409d2016-10-04 10:53:48 +03001942static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1943{
1944}
1945
Daniel Vetter0632fef2013-10-08 17:44:49 +02001946static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001947{
1948}
1949#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001950
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001951/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001952void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001953 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001954bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001955void intel_fbc_pre_update(struct intel_crtc *crtc,
1956 struct intel_crtc_state *crtc_state,
1957 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001958void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001959void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001960void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001961void intel_fbc_enable(struct intel_crtc *crtc,
1962 struct intel_crtc_state *crtc_state,
1963 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001964void intel_fbc_disable(struct intel_crtc *crtc);
1965void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001966void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1967 unsigned int frontbuffer_bits,
1968 enum fb_op_origin origin);
1969void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001970 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001971void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001972void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001973int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001974
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001975/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001976void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1977 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001978void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1979 struct intel_connector *intel_connector);
1980struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1981bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001982 struct intel_crtc_state *pipe_config,
1983 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001984bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301985 struct drm_connector *connector,
1986 bool high_tmds_clock_ratio,
1987 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001988void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001989void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001990
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001991/* intel_lvds.c */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001992bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1993 i915_reg_t lvds_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001994void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001995struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001996bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001997
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001998/* intel_overlay.c */
José Roberto de Souza58db08a72018-11-07 16:16:47 -08001999void intel_overlay_setup(struct drm_i915_private *dev_priv);
2000void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002001int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01002002int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
2004int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02002006void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002007
2008
2009/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03002010int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05302011 struct drm_display_mode *fixed_mode,
2012 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03002013void intel_panel_fini(struct intel_panel *panel);
2014void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
2015 struct drm_display_mode *adjusted_mode);
2016void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002017 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002018 int fitting_mode);
2019void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002020 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03002021 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02002022void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03002023 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01002024int intel_panel_setup_backlight(struct drm_connector *connector,
2025 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002026void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
2027 const struct drm_connector_state *conn_state);
2028void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Vandana Kannanec9ed192013-12-10 13:37:36 +05302029extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02002030 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05302031 struct drm_display_mode *fixed_mode,
2032 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002033
2034#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002035int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01002036void intel_backlight_device_unregister(struct intel_connector *connector);
2037#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01002038static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002039{
2040 return 0;
2041}
Chris Wilsone63d87c2016-06-17 11:40:34 +01002042static inline void intel_backlight_device_unregister(struct intel_connector *connector)
2043{
2044}
2045#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02002046
Sean Paulee5e5e72018-01-08 14:55:39 -05002047/* intel_hdcp.c */
2048void intel_hdcp_atomic_check(struct drm_connector *connector,
2049 struct drm_connector_state *old_state,
2050 struct drm_connector_state *new_state);
2051int intel_hdcp_init(struct intel_connector *connector,
2052 const struct intel_hdcp_shim *hdcp_shim);
2053int intel_hdcp_enable(struct intel_connector *connector);
2054int intel_hdcp_disable(struct intel_connector *connector);
2055int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05302056bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Ramalingam Cbdc93fe2018-10-23 14:52:29 +05302057bool intel_hdcp_capable(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002058
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002059/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08002060#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08002061void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002062void intel_psr_enable(struct intel_dp *intel_dp,
2063 const struct intel_crtc_state *crtc_state);
2064void intel_psr_disable(struct intel_dp *intel_dp,
2065 const struct intel_crtc_state *old_crtc_state);
Maarten Lankhorstc44301f2018-08-09 16:21:01 +02002066int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
2067 struct drm_modeset_acquire_ctx *ctx,
2068 u64 value);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002069void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08002070 unsigned frontbuffer_bits,
2071 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01002072void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07002073 unsigned frontbuffer_bits,
2074 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002075void intel_psr_init(struct drm_i915_private *dev_priv);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03002076void intel_psr_compute_config(struct intel_dp *intel_dp,
2077 struct intel_crtc_state *crtc_state);
Dhinakaran Pandiyan1aeb1b52018-08-21 15:11:56 -07002078void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -07002079void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
José Roberto de Souzacc3054f2018-06-26 13:16:41 -07002080void intel_psr_short_pulse(struct intel_dp *intel_dp);
Dhinakaran Pandiyan63ec1322018-08-21 15:11:54 -07002081int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
2082 u32 *out_value);
José Roberto de Souza2f8e7ea2018-11-21 14:54:37 -08002083bool intel_psr_enabled(struct intel_dp *intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08002084
Jani Nikula593a21a2018-10-16 17:42:27 +03002085/* intel_quirks.c */
Jani Nikula27a981b2018-10-17 12:35:39 +03002086void intel_init_quirks(struct drm_i915_private *dev_priv);
Jani Nikula593a21a2018-10-16 17:42:27 +03002087
Daniel Vetter9c065a72014-09-30 10:56:38 +02002088/* intel_runtime_pm.c */
Chris Wilsonbd780f32019-01-14 14:21:09 +00002089void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002090int intel_power_domains_init(struct drm_i915_private *);
Imre Deakf28ec6f2018-08-06 12:58:37 +03002091void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002092void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
Imre Deak48a287e2018-08-06 12:58:35 +03002093void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
Animesh Manna3e689282018-10-29 15:14:10 -07002094void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2095void icl_display_core_uninit(struct drm_i915_private *dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03002096void intel_power_domains_enable(struct drm_i915_private *dev_priv);
2097void intel_power_domains_disable(struct drm_i915_private *dev_priv);
2098
2099enum i915_drm_suspend_mode {
2100 I915_DRM_SUSPEND_IDLE,
2101 I915_DRM_SUSPEND_MEM,
2102 I915_DRM_SUSPEND_HIBERNATE,
2103};
2104
2105void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
2106 enum i915_drm_suspend_mode);
2107void intel_power_domains_resume(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002108void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2109void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002110void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03002111void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002112void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00002113const char *
2114intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002115
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002116bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2117 enum intel_display_power_domain domain);
2118bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2119 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002120void intel_display_power_get(struct drm_i915_private *dev_priv,
2121 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02002122bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
2123 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002124void intel_display_power_put(struct drm_i915_private *dev_priv,
2125 enum intel_display_power_domain domain);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05302126void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
2127 u8 req_slices);
Imre Deakda5827c2015-12-15 20:10:33 +02002128
2129static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002130assert_rpm_device_not_suspended(struct drm_i915_private *i915)
Imre Deakda5827c2015-12-15 20:10:33 +02002131{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002132 WARN_ONCE(i915->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02002133 "Device suspended during HW access\n");
2134}
2135
2136static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002137assert_rpm_wakelock_held(struct drm_i915_private *i915)
Imre Deakda5827c2015-12-15 20:10:33 +02002138{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002139 assert_rpm_device_not_suspended(i915);
2140 WARN_ONCE(!atomic_read(&i915->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00002141 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02002142}
2143
Imre Deak1f814da2015-12-16 02:52:19 +02002144/**
2145 * disable_rpm_wakeref_asserts - disable the RPM assert checks
Chris Wilsonbd780f32019-01-14 14:21:09 +00002146 * @i915: i915 device instance
Imre Deak1f814da2015-12-16 02:52:19 +02002147 *
2148 * This function disable asserts that check if we hold an RPM wakelock
2149 * reference, while keeping the device-not-suspended checks still enabled.
2150 * It's meant to be used only in special circumstances where our rule about
2151 * the wakelock refcount wrt. the device power state doesn't hold. According
2152 * to this rule at any point where we access the HW or want to keep the HW in
2153 * an active state we must hold an RPM wakelock reference acquired via one of
2154 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
2155 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
2156 * forcewake release timer, and the GPU RPS and hangcheck works. All other
2157 * users should avoid using this function.
2158 *
2159 * Any calls to this function must have a symmetric call to
2160 * enable_rpm_wakeref_asserts().
2161 */
2162static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002163disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
Imre Deak1f814da2015-12-16 02:52:19 +02002164{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002165 atomic_inc(&i915->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002166}
2167
2168/**
2169 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
Chris Wilsonbd780f32019-01-14 14:21:09 +00002170 * @i915: i915 device instance
Imre Deak1f814da2015-12-16 02:52:19 +02002171 *
2172 * This function re-enables the RPM assert checks after disabling them with
2173 * disable_rpm_wakeref_asserts. It's meant to be used only in special
2174 * circumstances otherwise its use should be avoided.
2175 *
2176 * Any calls to this function must have a symmetric call to
2177 * disable_rpm_wakeref_asserts().
2178 */
2179static inline void
Chris Wilsonbd780f32019-01-14 14:21:09 +00002180enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
Imre Deak1f814da2015-12-16 02:52:19 +02002181{
Chris Wilsonbd780f32019-01-14 14:21:09 +00002182 atomic_dec(&i915->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002183}
2184
Chris Wilsonbd780f32019-01-14 14:21:09 +00002185void intel_runtime_pm_get(struct drm_i915_private *i915);
2186bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
2187void intel_runtime_pm_get_noresume(struct drm_i915_private *i915);
2188void intel_runtime_pm_put(struct drm_i915_private *i915);
2189
2190#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2191void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
2192 struct drm_printer *p);
2193#else
2194static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
2195 struct drm_printer *p)
2196{
2197}
2198#endif
Daniel Vetter9c065a72014-09-30 10:56:38 +02002199
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002200void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2201 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002202bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2203 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002204
2205
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002206/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002207void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02002208void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002209int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02002210void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02002211void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02002212void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00002213void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002214void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2215void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01002216void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01002217void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002218void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2219void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002220void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2221void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00002222void gen6_rps_busy(struct drm_i915_private *dev_priv);
2223void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002224void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002225void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002226void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv);
2227void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv);
2228void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv);
2229void skl_wm_get_hw_state(struct drm_i915_private *dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002230void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
2231 struct skl_ddb_entry *ddb_y,
2232 struct skl_ddb_entry *ddb_uv);
Damien Lespiau08db6652014-11-04 17:06:52 +00002233void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2234 struct skl_ddb_allocation *ddb /* out */);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002235void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002236 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002237void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002238void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002239bool intel_can_enable_sagv(struct drm_atomic_state *state);
2240int intel_enable_sagv(struct drm_i915_private *dev_priv);
2241int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002242bool skl_wm_level_equals(const struct skl_wm_level *l1,
2243 const struct skl_wm_level *l2);
Ville Syrjälä53cc68802018-11-01 17:05:59 +02002244bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
2245 const struct skl_ddb_entry entries[],
2246 int num_entries, int ignore_idx);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02002247void skl_write_plane_wm(struct intel_plane *plane,
2248 const struct intel_crtc_state *crtc_state);
2249void skl_write_cursor_wm(struct intel_plane *plane,
2250 const struct intel_crtc_state *crtc_state);
Matt Ropered4a6a72016-02-23 17:20:13 -08002251bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302252int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2253 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302254void intel_init_ipc(struct drm_i915_private *dev_priv);
2255void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002256
2257/* intel_sdvo.c */
Ville Syrjälä76203462018-05-14 20:24:21 +03002258bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2259 i915_reg_t sdvo_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002260bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002261 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002262
2263
2264/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002265int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2266 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002267struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002268 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002269int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2270 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002271void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2272void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03002273int intel_plane_check_stride(const struct intel_plane_state *plane_state);
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03002274int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
Ville Syrjälä25721f82018-09-07 18:24:12 +03002275int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
Ville Syrjäläb7c80602018-10-05 15:58:15 +03002276struct intel_plane *
2277skl_universal_plane_create(struct drm_i915_private *dev_priv,
2278 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002279
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02002280static inline bool icl_is_nv12_y_plane(enum plane_id id)
2281{
2282 /* Don't need to do a gen check, these planes are only available on gen11 */
2283 if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
2284 return true;
2285
2286 return false;
2287}
2288
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02002289static inline bool icl_is_hdr_plane(struct intel_plane *plane)
2290{
2291 if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
2292 return false;
2293
2294 return plane->id < PLANE_SPRITE2;
2295}
2296
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002297/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002298void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002299
Matt Roperea2c67b2014-12-23 10:41:52 -08002300/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002301int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2302 const struct drm_connector_state *state,
2303 struct drm_property *property,
2304 uint64_t *val);
2305int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2306 struct drm_connector_state *state,
2307 struct drm_property *property,
2308 uint64_t val);
2309int intel_digital_connector_atomic_check(struct drm_connector *conn,
2310 struct drm_connector_state *new_state);
2311struct drm_connector_state *
2312intel_digital_connector_duplicate_state(struct drm_connector *connector);
2313
Matt Roper13568372015-01-21 16:35:47 -08002314struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2315void intel_crtc_destroy_state(struct drm_crtc *crtc,
2316 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002317struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2318void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002319
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002320static inline struct intel_crtc_state *
2321intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2322 struct intel_crtc *crtc)
2323{
2324 struct drm_crtc_state *crtc_state;
2325 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2326 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002327 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002328
2329 return to_intel_crtc_state(crtc_state);
2330}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002331
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002332int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2333 struct intel_crtc *intel_crtc,
2334 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002335
2336/* intel_atomic_plane.c */
Maarten Lankhorst87b94022018-11-13 10:28:04 +01002337struct intel_plane *intel_plane_alloc(void);
2338void intel_plane_free(struct intel_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002339struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2340void intel_plane_destroy_state(struct drm_plane *plane,
2341 struct drm_plane_state *state);
2342extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjälä5f2e5112018-11-14 23:07:27 +02002343void skl_update_planes_on_crtc(struct intel_atomic_state *state,
2344 struct intel_crtc *crtc);
2345void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
2346 struct intel_crtc *crtc);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002347int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2348 struct intel_crtc_state *crtc_state,
2349 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002350 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002351
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002352/* intel_color.c */
Matt Roper302da0c2018-12-10 13:54:15 -08002353void intel_color_init(struct intel_crtc *crtc);
2354int intel_color_check(struct intel_crtc_state *crtc_state);
2355void intel_color_set_csc(struct intel_crtc_state *crtc_state);
2356void intel_color_load_luts(struct intel_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002357
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302358/* intel_lspcon.c */
2359bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302360void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002361void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Shashank Sharma7cbf19f2018-10-12 11:53:12 +05302362void lspcon_write_infoframe(struct intel_encoder *encoder,
2363 const struct intel_crtc_state *crtc_state,
2364 unsigned int type,
2365 const void *buf, ssize_t len);
Shashank Sharma06c812d2018-10-12 11:53:11 +05302366void lspcon_set_infoframes(struct intel_encoder *encoder,
2367 bool enable,
2368 const struct intel_crtc_state *crtc_state,
2369 const struct drm_connector_state *conn_state);
2370bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
2371 const struct intel_crtc_state *pipe_config);
Shashank Sharma668b6c12018-10-12 11:53:14 +05302372void lspcon_ycbcr420_config(struct drm_connector *connector,
2373 struct intel_crtc_state *crtc_state);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002374
2375/* intel_pipe_crc.c */
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002376#ifdef CONFIG_DEBUG_FS
Mahesh Kumarc0811a72018-08-21 14:08:56 +05302377int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
Mahesh Kumara8c20832018-07-13 19:29:38 +05302378int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2379 const char *source_name, size_t *values_cnt);
Mahesh Kumar260bc552018-07-13 19:29:39 +05302380const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
2381 size_t *count);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002382void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2383void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002384#else
2385#define intel_crtc_set_crc_source NULL
Mahesh Kumara8c20832018-07-13 19:29:38 +05302386#define intel_crtc_verify_crc_source NULL
Mahesh Kumar260bc552018-07-13 19:29:39 +05302387#define intel_crtc_get_crc_sources NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002388static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2389{
2390}
2391
2392static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2393{
2394}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002395#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08002396#endif /* __INTEL_DRV_H__ */