blob: fa0d2e1318165c8bd73939aac60661b217516680 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
Sean Paul23fdbdd2018-01-08 14:55:36 -050044 * __wait_for - magic wait macro
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010045 *
Sean Paul23fdbdd2018-01-08 14:55:36 -050046 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
47 * important that we check the condition again after having timed out, since the
48 * timeout could be due to preemption or similar and we've never had a chance to
49 * check the condition before the timeout.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 */
Sean Paul23fdbdd2018-01-08 14:55:36 -050051#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
Mika Kuoppala30859822018-04-23 14:37:53 +030052 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
Chris Wilsona54b1872017-11-24 13:00:30 +000053 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
Dave Gordonb0876af2016-09-14 13:10:33 +010054 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000055 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010056 for (;;) { \
Mika Kuoppala30859822018-04-23 14:37:53 +030057 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
Sean Paul23fdbdd2018-01-08 14:55:36 -050058 OP; \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +030059 /* Guarantee COND check prior to timeout */ \
60 barrier(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010061 if (COND) { \
62 ret__ = 0; \
63 break; \
64 } \
65 if (expired__) { \
66 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010067 break; \
68 } \
Chris Wilsona54b1872017-11-24 13:00:30 +000069 usleep_range(wait__, wait__ * 2); \
70 if (wait__ < (Wmax)) \
71 wait__ <<= 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010072 } \
73 ret__; \
74})
75
Sean Paul23fdbdd2018-01-08 14:55:36 -050076#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
77 (Wmax))
78#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000079
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000080/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
81#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010082# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000083#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010084# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000085#endif
86
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010087#define _wait_for_atomic(COND, US, ATOMIC) \
88({ \
89 int cpu, ret, timeout = (US) * 1000; \
90 u64 base; \
91 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010092 if (!(ATOMIC)) { \
93 preempt_disable(); \
94 cpu = smp_processor_id(); \
95 } \
96 base = local_clock(); \
97 for (;;) { \
98 u64 now = local_clock(); \
99 if (!(ATOMIC)) \
100 preempt_enable(); \
Mika Kuoppala1c3c1dc2018-04-23 14:37:54 +0300101 /* Guarantee COND check prior to timeout */ \
102 barrier(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100103 if (COND) { \
104 ret = 0; \
105 break; \
106 } \
107 if (now - base >= timeout) { \
108 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000109 break; \
110 } \
111 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100112 if (!(ATOMIC)) { \
113 preempt_disable(); \
114 if (unlikely(cpu != smp_processor_id())) { \
115 timeout -= now - base; \
116 cpu = smp_processor_id(); \
117 base = local_clock(); \
118 } \
119 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000120 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100121 ret; \
122})
123
124#define wait_for_us(COND, US) \
125({ \
126 int ret__; \
127 BUILD_BUG_ON(!__builtin_constant_p(US)); \
128 if ((US) > 10) \
Chris Wilsona54b1872017-11-24 13:00:30 +0000129 ret__ = _wait_for((COND), (US), 10, 10); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100130 else \
131 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000132 ret__; \
133})
134
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100135#define wait_for_atomic_us(COND, US) \
136({ \
137 BUILD_BUG_ON(!__builtin_constant_p(US)); \
138 BUILD_BUG_ON((US) > 50000); \
139 _wait_for_atomic((COND), (US), 1); \
140})
141
142#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100143
Jani Nikula49938ac2014-01-10 17:10:20 +0200144#define KHz(x) (1000 * (x))
145#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100146
Mahesh Kumaraa9664f2018-04-26 19:55:16 +0530147#define KBps(x) (1000 * (x))
148#define MBps(x) KBps(1000 * (x))
149#define GBps(x) ((u64)1000 * MBps((x)))
150
Jesse Barnes79e53942008-11-07 14:24:08 -0800151/*
152 * Display related stuff
153 */
154
155/* store information about an Ixxx DVO */
156/* The i830->i865 use multiple DVOs with multiple i2cs */
157/* the i915, i945 have a single sDVO i2c bus - which is different */
158#define MAX_OUTPUTS 6
159/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800160
161#define INTEL_I2C_BUS_DVO 1
162#define INTEL_I2C_BUS_SDVO 2
163
164/* these are outputs from the chip - integrated only
165 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200166enum intel_output_type {
167 INTEL_OUTPUT_UNUSED = 0,
168 INTEL_OUTPUT_ANALOG = 1,
169 INTEL_OUTPUT_DVO = 2,
170 INTEL_OUTPUT_SDVO = 3,
171 INTEL_OUTPUT_LVDS = 4,
172 INTEL_OUTPUT_TVOUT = 5,
173 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300174 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200175 INTEL_OUTPUT_EDP = 8,
176 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300177 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200178 INTEL_OUTPUT_DP_MST = 11,
179};
Jesse Barnes79e53942008-11-07 14:24:08 -0800180
181#define INTEL_DVO_CHIP_NONE 0
182#define INTEL_DVO_CHIP_LVDS 1
183#define INTEL_DVO_CHIP_TMDS 2
184#define INTEL_DVO_CHIP_TVOUT 4
185
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530186#define INTEL_DSI_VIDEO_MODE 0
187#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300188
Jesse Barnes79e53942008-11-07 14:24:08 -0800189struct intel_framebuffer {
190 struct drm_framebuffer base;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200191 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800202};
203
Chris Wilson37811fc2010-08-25 22:45:57 +0100204struct intel_fbdev {
205 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800206 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100207 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000208 unsigned long vma_flags;
Chris Wilson43cee312016-06-21 09:16:54 +0100209 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800210 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100211};
Jesse Barnes79e53942008-11-07 14:24:08 -0800212
Eric Anholt21d40d32010-03-25 11:11:14 -0700213struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100214 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200215
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200216 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700217 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200218 unsigned int cloneable;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200219 bool (*hotplug)(struct intel_encoder *encoder,
220 struct intel_connector *connector);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300221 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
222 struct intel_crtc_state *,
223 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100224 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200225 struct intel_crtc_state *,
226 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200227 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300228 const struct intel_crtc_state *,
229 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200230 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300231 const struct intel_crtc_state *,
232 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200233 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300234 const struct intel_crtc_state *,
235 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200236 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300237 const struct intel_crtc_state *,
238 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200239 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300240 const struct intel_crtc_state *,
241 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200242 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300243 const struct intel_crtc_state *,
244 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200245 /* Read out the current hw state of this connector, returning true if
246 * the encoder is active. If the encoder is enabled it also set the pipe
247 * it is connected to in the pipe parameter. */
248 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700249 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200250 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800251 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
252 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700253 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200254 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200255 /* Returns a mask of power domains that need to be referenced as part
256 * of the hardware state readout code. */
257 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300258 /*
259 * Called during system suspend after all pending requests for the
260 * encoder are flushed (for example for DP AUX transactions) and
261 * device interrupts are disabled.
262 */
263 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800264 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500265 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200266 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700267 /* for communication with audio component; protected by av_mutex */
268 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800269};
270
Jani Nikula1d508702012-10-19 14:51:49 +0300271struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300272 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530273 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200274
275 /* backlight */
276 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200277 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200278 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300279 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200280 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200281 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200282 bool combination_mode; /* gen 2/4 only */
283 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300284 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530285
286 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530287 bool util_pin_active_low; /* bxt+ */
288 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530289 struct pwm_device *pwm;
290
Jani Nikula58c68772013-11-08 16:48:54 +0200291 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300292
Jani Nikula5507fae2015-09-14 14:03:48 +0300293 /* Connector and platform specific backlight functions */
294 int (*setup)(struct intel_connector *connector, enum pipe pipe);
295 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200296 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
297 void (*disable)(const struct drm_connector_state *conn_state);
298 void (*enable)(const struct intel_crtc_state *crtc_state,
299 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300300 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
301 uint32_t hz);
302 void (*power)(struct intel_connector *, bool enable);
303 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300304};
305
Sean Paulee5e5e72018-01-08 14:55:39 -0500306/*
307 * This structure serves as a translation layer between the generic HDCP code
308 * and the bus-specific code. What that means is that HDCP over HDMI differs
309 * from HDCP over DP, so to account for these differences, we need to
310 * communicate with the receiver through this shim.
311 *
312 * For completeness, the 2 buses differ in the following ways:
313 * - DP AUX vs. DDC
314 * HDCP registers on the receiver are set via DP AUX for DP, and
315 * they are set via DDC for HDMI.
316 * - Receiver register offsets
317 * The offsets of the registers are different for DP vs. HDMI
318 * - Receiver register masks/offsets
319 * For instance, the ready bit for the KSV fifo is in a different
320 * place on DP vs HDMI
321 * - Receiver register names
322 * Seriously. In the DP spec, the 16-bit register containing
323 * downstream information is called BINFO, on HDMI it's called
324 * BSTATUS. To confuse matters further, DP has a BSTATUS register
325 * with a completely different definition.
326 * - KSV FIFO
327 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
328 * be read 3 keys at a time
329 * - Aksv output
330 * Since Aksv is hidden in hardware, there's different procedures
331 * to send it over DP AUX vs DDC
332 */
333struct intel_hdcp_shim {
334 /* Outputs the transmitter's An and Aksv values to the receiver. */
335 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
336
337 /* Reads the receiver's key selection vector */
338 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
339
340 /*
341 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
342 * definitions are the same in the respective specs, but the names are
343 * different. Call it BSTATUS since that's the name the HDMI spec
344 * uses and it was there first.
345 */
346 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
347 u8 *bstatus);
348
349 /* Determines whether a repeater is present downstream */
350 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
351 bool *repeater_present);
352
353 /* Reads the receiver's Ri' value */
354 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
355
356 /* Determines if the receiver's KSV FIFO is ready for consumption */
357 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
358 bool *ksv_ready);
359
360 /* Reads the ksv fifo for num_downstream devices */
361 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
362 int num_downstream, u8 *ksv_fifo);
363
364 /* Reads a 32-bit part of V' from the receiver */
365 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
366 int i, u32 *part);
367
368 /* Enables HDCP signalling on the port */
369 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
370 bool enable);
371
372 /* Ensures the link is still protected */
373 bool (*check_link)(struct intel_digital_port *intel_dig_port);
Ramalingam C791a98d2018-02-03 03:39:08 +0530374
375 /* Detects panel's hdcp capability. This is optional for HDMI. */
376 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
377 bool *hdcp_capable);
Sean Paulee5e5e72018-01-08 14:55:39 -0500378};
379
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800380struct intel_connector {
381 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200382 /*
383 * The fixed encoder this connector is connected to.
384 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100385 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200386
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200387 /* ACPI device id for ACPI and driver cooperation */
388 u32 acpi_device_id;
389
Daniel Vetterf0947c32012-07-02 13:10:34 +0200390 /* Reads out the current hw, returning true if the connector is enabled
391 * and active (i.e. dpms ON state). */
392 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300393
394 /* Panel info for eDP and LVDS */
395 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300396
397 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
398 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100399 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200400
401 /* since POLL and HPD connectors may use the same HPD line keep the native
402 state of connector->polled in case hotplug storm detection changes it */
403 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000404
405 void *port; /* store this opaque as its illegal to dereference it */
406
407 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300408
409 /* Work struct to schedule a uevent on link train failure */
410 struct work_struct modeset_retry_work;
Sean Paulee5e5e72018-01-08 14:55:39 -0500411
412 const struct intel_hdcp_shim *hdcp_shim;
413 struct mutex hdcp_mutex;
414 uint64_t hdcp_value; /* protected by hdcp_mutex */
415 struct delayed_work hdcp_check_work;
416 struct work_struct hdcp_prop_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800417};
418
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200419struct intel_digital_connector_state {
420 struct drm_connector_state base;
421
422 enum hdmi_force_audio force_audio;
423 int broadcast_rgb;
424};
425
426#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
427
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300428struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300429 /* given values */
430 int n;
431 int m1, m2;
432 int p1, p2;
433 /* derived values */
434 int dot;
435 int vco;
436 int m;
437 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300438};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300439
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200440struct intel_atomic_state {
441 struct drm_atomic_state base;
442
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200443 struct {
444 /*
445 * Logical state of cdclk (used for all scaling, watermark,
446 * etc. calculations and checks). This is computed as if all
447 * enabled crtcs were active.
448 */
449 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100450
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200451 /*
452 * Actual state of cdclk, can be different from the logical
453 * state only when all crtc's are DPMS off.
454 */
455 struct intel_cdclk_state actual;
456 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100457
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100458 bool dpll_set, modeset;
459
Matt Roper8b4a7d02016-05-12 07:06:00 -0700460 /*
461 * Does this transaction change the pipes that are active? This mask
462 * tracks which CRTC's have changed their active state at the end of
463 * the transaction (not counting the temporary disable during modesets).
464 * This mask should only be non-zero when intel_state->modeset is true,
465 * but the converse is not necessarily true; simply changing a mode may
466 * not flip the final active status of any CRTC's
467 */
468 unsigned int active_pipe_changes;
469
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100470 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300471 /* minimum acceptable cdclk for each pipe */
472 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300473 /* minimum acceptable voltage level for each pipe */
474 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100475
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200476 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800477
478 /*
479 * Current watermarks can't be trusted during hardware readout, so
480 * don't bother calculating intermediate watermarks.
481 */
482 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700483
484 /* Gen9+ only */
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530485 struct skl_ddb_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100486
487 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000488
489 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200490};
491
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300492struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800493 struct drm_plane_state base;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000494 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +0000495 unsigned long flags;
496#define PLANE_HAS_FENCE BIT(0)
Matt Roper32b7eee2014-12-24 07:59:06 -0800497
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200498 struct {
499 u32 offset;
500 int x, y;
501 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200502 struct {
503 u32 offset;
504 int x, y;
505 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200506
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200507 /* plane control register */
508 u32 ctl;
509
James Ausmus4036c782017-11-13 10:11:28 -0800510 /* plane color control register */
511 u32 color_ctl;
512
Matt Roper32b7eee2014-12-24 07:59:06 -0800513 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700514 * scaler_id
515 * = -1 : not using a scaler
516 * >= 0 : using a scalers
517 *
518 * plane requiring a scaler:
519 * - During check_plane, its bit is set in
520 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200521 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700522 * - scaler_id indicates the scaler it got assigned.
523 *
524 * plane doesn't require a scaler:
525 * - this can happen when scaling is no more required or plane simply
526 * got disabled.
527 * - During check_plane, corresponding bit is reset in
528 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200529 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700530 */
531 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200532
533 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300534};
535
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000536struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000537 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000538 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800539 int size;
540 u32 base;
541};
542
Chandra Kondurube41e332015-04-07 15:28:36 -0700543#define SKL_MIN_SRC_W 8
544#define SKL_MAX_SRC_W 4096
545#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700546#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700547#define SKL_MIN_DST_W 8
548#define SKL_MAX_DST_W 4096
549#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700550#define SKL_MAX_DST_H 4096
Nabendu Maiti323301a2018-03-23 10:24:18 -0700551#define ICL_MAX_SRC_W 5120
552#define ICL_MAX_SRC_H 4096
553#define ICL_MAX_DST_W 5120
554#define ICL_MAX_DST_H 4096
Chandra Konduru77224cd2018-04-09 09:11:13 +0530555#define SKL_MIN_YUV_420_SRC_W 16
556#define SKL_MIN_YUV_420_SRC_H 16
Chandra Kondurube41e332015-04-07 15:28:36 -0700557
558struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700559 int in_use;
560 uint32_t mode;
561};
562
563struct intel_crtc_scaler_state {
564#define SKL_NUM_SCALERS 2
565 struct intel_scaler scalers[SKL_NUM_SCALERS];
566
567 /*
568 * scaler_users: keeps track of users requesting scalers on this crtc.
569 *
570 * If a bit is set, a user is using a scaler.
571 * Here user can be a plane or crtc as defined below:
572 * bits 0-30 - plane (bit position is index from drm_plane_index)
573 * bit 31 - crtc
574 *
575 * Instead of creating a new index to cover planes and crtc, using
576 * existing drm_plane_index for planes which is well less than 31
577 * planes and bit 31 for crtc. This should be fine to cover all
578 * our platforms.
579 *
580 * intel_atomic_setup_scalers will setup available scalers to users
581 * requesting scalers. It will gracefully fail if request exceeds
582 * avilability.
583 */
584#define SKL_CRTC_INDEX 31
585 unsigned scaler_users;
586
587 /* scaler used by crtc for panel fitting purpose */
588 int scaler_id;
589};
590
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200591/* drm_mode->private_flags */
592#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530593/* Flag to get scanline using frame time stamps */
594#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200595
Matt Roper4e0963c2015-09-24 15:53:15 -0700596struct intel_pipe_wm {
597 struct intel_wm_level wm[5];
598 uint32_t linetime;
599 bool fbc_wm_enabled;
600 bool pipe_enabled;
601 bool sprites_enabled;
602 bool sprites_scaled;
603};
604
Lyudea62163e2016-10-04 14:28:20 -0400605struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700606 struct skl_wm_level wm[8];
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530607 struct skl_wm_level uv_wm[8];
Matt Roper4e0963c2015-09-24 15:53:15 -0700608 struct skl_wm_level trans_wm;
Mahesh Kumarb879d582018-04-09 09:11:01 +0530609 bool is_planar;
Lyudea62163e2016-10-04 14:28:20 -0400610};
611
612struct skl_pipe_wm {
613 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700614 uint32_t linetime;
615};
616
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200617enum vlv_wm_level {
618 VLV_WM_LEVEL_PM2,
619 VLV_WM_LEVEL_PM5,
620 VLV_WM_LEVEL_DDR_DVFS,
621 NUM_VLV_WM_LEVELS,
622};
623
624struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300625 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
626 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200627 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200628 bool cxsr;
629};
630
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200631struct vlv_fifo_state {
632 u16 plane[I915_MAX_PLANES];
633};
634
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300635enum g4x_wm_level {
636 G4X_WM_LEVEL_NORMAL,
637 G4X_WM_LEVEL_SR,
638 G4X_WM_LEVEL_HPLL,
639 NUM_G4X_WM_LEVELS,
640};
641
642struct g4x_wm_state {
643 struct g4x_pipe_wm wm;
644 struct g4x_sr_wm sr;
645 struct g4x_sr_wm hpll;
646 bool cxsr;
647 bool hpll_en;
648 bool fbc_en;
649};
650
Matt Ropere8f1f022016-05-12 07:05:55 -0700651struct intel_crtc_wm_state {
652 union {
653 struct {
654 /*
655 * Intermediate watermarks; these can be
656 * programmed immediately since they satisfy
657 * both the current configuration we're
658 * switching away from and the new
659 * configuration we're switching to.
660 */
661 struct intel_pipe_wm intermediate;
662
663 /*
664 * Optimal watermarks, programmed post-vblank
665 * when this state is committed.
666 */
667 struct intel_pipe_wm optimal;
668 } ilk;
669
670 struct {
671 /* gen9+ only needs 1-step wm programming */
672 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400673 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700674 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200675
676 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200677 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300678 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200679 /* intermediate watermarks (inverted) */
680 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200681 /* optimal watermarks (inverted) */
682 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200683 /* display FIFO split */
684 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200685 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300686
687 struct {
688 /* "raw" watermarks */
689 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
690 /* intermediate watermarks */
691 struct g4x_wm_state intermediate;
692 /* optimal watermarks */
693 struct g4x_wm_state optimal;
694 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700695 };
696
697 /*
698 * Platforms with two-step watermark programming will need to
699 * update watermark programming post-vblank to switch from the
700 * safe intermediate watermarks to the optimal final
701 * watermarks.
702 */
703 bool need_postvbl_update;
704};
705
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200706struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200707 struct drm_crtc_state base;
708
Daniel Vetterbb760062013-06-06 14:55:52 +0200709 /**
710 * quirks - bitfield with hw state readout quirks
711 *
712 * For various reasons the hw state readout code might not be able to
713 * completely faithfully read out the current state. These cases are
714 * tracked with quirk flags so that fastboot and state checker can act
715 * accordingly.
716 */
Daniel Vetter99535992014-04-13 12:00:33 +0200717#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200718 unsigned long quirks;
719
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100720 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100721 bool update_pipe; /* can a fast modeset be performed? */
722 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200723 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100724 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200725 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200726
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300727 /* Pipe source size (ie. panel fitter input size)
728 * All planes will be positioned inside this space,
729 * and get clipped at the edges. */
730 int pipe_src_w, pipe_src_h;
731
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200732 /*
733 * Pipe pixel rate, adjusted for
734 * panel fitter/pipe scaler downscaling.
735 */
736 unsigned int pixel_rate;
737
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100738 /* Whether to set up the PCH/FDI. Note that we never allow sharing
739 * between pch encoders and cpu encoders. */
740 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100741
Jesse Barnese43823e2014-11-05 14:26:08 -0800742 /* Are we sending infoframes on the attached port */
743 bool has_infoframe;
744
Daniel Vetter3b117c82013-04-17 20:15:07 +0200745 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200746 * pipe on Haswell and later (where we have a special eDP transcoder)
747 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 enum transcoder cpu_transcoder;
749
Daniel Vetter50f3b012013-03-27 00:44:56 +0100750 /*
751 * Use reduced/limited/broadcast rbg range, compressing from the full
752 * range fed into the crtcs.
753 */
754 bool limited_color_range;
755
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300756 /* Bitmask of encoder types (enum intel_output_type)
757 * driven by the pipe.
758 */
759 unsigned int output_types;
760
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200761 /* Whether we should send NULL infoframes. Required for audio. */
762 bool has_hdmi_sink;
763
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200764 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
765 * has_dp_encoder is set. */
766 bool has_audio;
767
Daniel Vetterd8b32242013-04-25 17:54:44 +0200768 /*
769 * Enable dithering, used when the selected pipe bpp doesn't match the
770 * plane bpp.
771 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100772 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100773
Manasi Navare611032b2017-01-24 08:21:49 -0800774 /*
775 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
776 * compliance video pattern tests.
777 * Disable dither only if it is a compliance test request for
778 * 18bpp.
779 */
780 bool dither_force_disable;
781
Daniel Vetterf47709a2013-03-28 10:42:02 +0100782 /* Controls for the clock computation, to override various stages. */
783 bool clock_set;
784
Daniel Vetter09ede542013-04-30 14:01:45 +0200785 /* SDVO TV has a bunch of special case. To make multifunction encoders
786 * work correctly, we need to track this at runtime.*/
787 bool sdvo_tv_clock;
788
Daniel Vettere29c22c2013-02-21 00:00:16 +0100789 /*
790 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
791 * required. This is set in the 2nd loop of calling encoder's
792 * ->compute_config if the first pick doesn't work out.
793 */
794 bool bw_constrained;
795
Daniel Vetterf47709a2013-03-28 10:42:02 +0100796 /* Settings for the intel dpll used on pretty much everything but
797 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300798 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100799
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200800 /* Selected dpll when shared or NULL. */
801 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200802
Daniel Vetter66e985c2013-06-05 13:34:20 +0200803 /* Actual register state of the dpll, for shared dpll cross-checking. */
804 struct intel_dpll_hw_state dpll_hw_state;
805
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300806 /* DSI PLL registers */
807 struct {
808 u32 ctrl, div;
809 } dsi_pll;
810
Daniel Vetter965e0c42013-03-27 00:44:57 +0100811 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200812 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200813
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530814 /* m2_n2 for eDP downclock */
815 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700816 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530817
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300818 bool has_psr;
819 bool has_psr2;
820
Daniel Vetterff9a6752013-06-01 17:16:21 +0200821 /*
822 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300823 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
824 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100825 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200826 int port_clock;
827
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100828 /* Used by SDVO (and if we ever fix it, HDMI). */
829 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700830
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300831 uint8_t lane_count;
832
Imre Deak95a7a2a2016-06-13 16:44:35 +0300833 /*
834 * Used by platforms having DP/HDMI PHY with programmable lane
835 * latency optimization.
836 */
837 uint8_t lane_lat_optim_mask;
838
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300839 /* minimum acceptable voltage level */
840 u8 min_voltage_level;
841
Jesse Barnes2dd24552013-04-25 12:55:01 -0700842 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700843 struct {
844 u32 control;
845 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200846 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700847 } gmch_pfit;
848
849 /* Panel fitter placement and size for Ironlake+ */
850 struct {
851 u32 pos;
852 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100853 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200854 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700855 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100856
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100857 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100858 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100859 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300860
861 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300862 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300863
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200864 bool enable_fbc;
865
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300866 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000867
Dave Airlie0e32b392014-05-02 14:02:48 +1000868 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700869
870 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200871
872 /* w/a for waiting 2 vblanks during crtc enable */
873 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700874
875 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
876 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700877
Matt Ropere8f1f022016-05-12 07:05:55 -0700878 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000879
880 /* Gamma mode programmed on the pipe */
881 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200882
883 /* bitmask of visible planes (enum plane_id) */
884 u8 active_planes;
Maarten Lankhorst8e021152018-05-12 03:03:12 +0530885 u8 nv12_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530886
887 /* HDMI scrambling status */
888 bool hdmi_scrambling;
889
890 /* HDMI High TMDS char rate ratio */
891 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530892
893 /* output format is YCBCR 4:2:0 */
894 bool ycbcr420;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100895};
896
Jesse Barnes79e53942008-11-07 14:24:08 -0800897struct intel_crtc {
898 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700899 enum pipe pipe;
Daniel Vetter08a48462012-07-02 11:43:47 +0200900 /*
901 * Whether the crtc and the connected output pipeline is active. Implies
902 * that crtc->enabled is set, i.e. the current mode configuration has
903 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200904 */
905 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200906 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200907 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200908 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100911
Chris Wilson8af29b02016-09-09 14:11:47 +0100912 /* global reset count when the last flip was submitted */
913 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200914
Paulo Zanoni86642812013-04-12 17:57:57 -0300915 /* Access to these should be protected by dev_priv->irq_lock. */
916 bool cpu_fifo_underrun_disabled;
917 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300918
919 /* per-pipe watermark state */
920 struct {
921 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700922 union {
923 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200924 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300925 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700926 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300927 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300928
Ville Syrjälä80715b22014-05-15 20:23:23 +0300929 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800930
Jesse Barneseb120ef2015-09-15 14:19:32 -0700931 struct {
932 unsigned start_vbl_count;
933 ktime_t start_vbl_time;
934 int min_vbl, max_vbl;
935 int scanline_start;
936 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200937
Chandra Kondurube41e332015-04-07 15:28:36 -0700938 /* scalers available on this crtc */
939 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800940};
941
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800942struct intel_plane {
943 struct drm_plane base;
Ville Syrjäläed150302017-11-17 21:19:10 +0200944 enum i9xx_plane_id i9xx_plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200945 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800946 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100947 bool can_scale;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +0200948 bool has_fbc;
Ville Syrjäläa38189c2018-05-18 19:21:59 +0300949 bool has_ccs;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800950 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300951 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300952
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300953 struct {
954 u32 base, cntl, size;
955 } cursor;
956
Matt Roper8e7d6882015-01-21 16:35:41 -0800957 /*
958 * NOTE: Do not place new plane state fields here (e.g., when adding
959 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100960 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800961 */
962
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300963 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100964 const struct intel_crtc_state *crtc_state,
965 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300966 void (*disable_plane)(struct intel_plane *plane,
967 struct intel_crtc *crtc);
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200968 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300969 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200970 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800971 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800972};
973
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300974struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100975 u16 fifo_size;
976 u16 max_wm;
977 u8 default_wm;
978 u8 guard_size;
979 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300980};
981
982struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100983 bool is_desktop : 1;
984 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100985 u16 fsb_freq;
986 u16 mem_freq;
987 u16 display_sr;
988 u16 display_hpll_disable;
989 u16 cursor_sr;
990 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300991};
992
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200993#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800994#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200995#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800996#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100997#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800998#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800999#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -08001000#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Daniel Stonea268bcd2018-05-18 15:30:08 +01001001#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08001002
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001003struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001005 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001006 struct {
1007 enum drm_dp_dual_mode_type type;
1008 int max_tmds_clock;
1009 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001010 bool has_hdmi_sink;
1011 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001012 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301013 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -03001014};
1015
Dave Airlie0e32b392014-05-02 14:02:48 +10001016struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -04001017#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001018
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301019/*
1020 * enum link_m_n_set:
1021 * When platform provides two set of M_N registers for dp, we can
1022 * program them and switch between them incase of DRRS.
1023 * But When only one such register is provided, we have to program the
1024 * required divider value on that registers itself based on the DRRS state.
1025 *
1026 * M1_N1 : Program dp_m_n on M1_N1 registers
1027 * dp_m2_n2 on M2_N2 registers (If supported)
1028 *
1029 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1030 * M2_N2 registers are not supported
1031 */
1032
1033enum link_m_n_set {
1034 /* Sets the m1_n1 and m2_n2 */
1035 M1_N1 = 0,
1036 M2_N2
1037};
1038
Manasi Navarec1617ab2016-12-09 16:22:50 -08001039struct intel_dp_compliance_data {
1040 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -08001041 uint8_t video_pattern;
1042 uint16_t hdisplay, vdisplay;
1043 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001044};
1045
1046struct intel_dp_compliance {
1047 unsigned long test_type;
1048 struct intel_dp_compliance_data test_data;
1049 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -08001050 int test_link_rate;
1051 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -08001052};
1053
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001054struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001055 i915_reg_t output_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001056 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001057 int link_rate;
1058 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05301059 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001060 bool link_mst;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001061 bool link_trained;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001062 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05301063 bool detect_done;
Manasi Navared7e8ef02017-02-07 16:54:11 -08001064 bool reset_link_params;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001065 enum aux_ch aux_ch;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001066 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001067 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -04001068 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01001069 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +03001070 /* source rates */
1071 int num_source_rates;
1072 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +03001073 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1074 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001075 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +03001076 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001077 /* intersection of source and sink rates */
1078 int num_common_rates;
1079 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +03001080 /* Max lane count for the current link */
1081 int max_link_lane_count;
1082 /* Max rate for the current link */
1083 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +03001084 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +03001085 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001086 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02001087 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001088 uint8_t train_set[4];
1089 int panel_power_up_delay;
1090 int panel_power_down_delay;
1091 int panel_power_cycle_delay;
1092 int backlight_on_delay;
1093 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001094 struct delayed_work panel_vdd_work;
1095 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -02001096 unsigned long last_power_on;
1097 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -08001098 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001099
Clint Taylor01527b32014-07-07 13:01:46 -07001100 struct notifier_block edp_notifier;
1101
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001102 /*
1103 * Pipe whose power sequencer is currently locked into
1104 * this port. Only relevant on VLV/CHV.
1105 */
1106 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001107 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001108 * Pipe currently driving the port. Used for preventing
1109 * the use of the PPS for any pipe currentrly driving
1110 * external DP as that will mess things up on VLV.
1111 */
1112 enum pipe active_pipe;
1113 /*
Imre Deak78597992016-06-16 16:37:20 +03001114 * Set if the sequencer may be reset due to a power transition,
1115 * requiring a reinitialization. Only relevant on BXT.
1116 */
1117 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001118 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001119
Dave Airlie0e32b392014-05-02 14:02:48 +10001120 bool can_mst; /* this port supports mst */
1121 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001122 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001123 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001124 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001125
Dave Airlie0e32b392014-05-02 14:02:48 +10001126 /* mst connector list */
1127 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1128 struct drm_dp_mst_topology_mgr mst_mgr;
1129
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001130 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001131 /*
1132 * This function returns the value we have to program the AUX_CTL
1133 * register with to kick off an AUX transaction.
1134 */
1135 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1136 bool has_aux_irq,
1137 int send_bytes,
1138 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001139
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001140 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1141 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1142
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001143 /* This is called before a link training is starterd */
1144 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1145
Todd Previtec5d5ab72015-04-15 08:38:38 -07001146 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001147 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001148};
1149
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301150struct intel_lspcon {
1151 bool active;
1152 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301153};
1154
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001155struct intel_digital_port {
1156 struct intel_encoder base;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001157 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001158 struct intel_dp dp;
1159 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301160 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001161 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001162 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001163 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001164 enum intel_display_power_domain ddi_io_power_domain;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001165
1166 void (*write_infoframe)(struct drm_encoder *encoder,
1167 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001168 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001169 const void *frame, ssize_t len);
1170 void (*set_infoframes)(struct drm_encoder *encoder,
1171 bool enable,
1172 const struct intel_crtc_state *crtc_state,
1173 const struct drm_connector_state *conn_state);
1174 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1175 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001176};
1177
Dave Airlie0e32b392014-05-02 14:02:48 +10001178struct intel_dp_mst_encoder {
1179 struct intel_encoder base;
1180 enum pipe pipe;
1181 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001182 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001183};
1184
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001185static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001186vlv_dport_to_channel(struct intel_digital_port *dport)
1187{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001188 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001189 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001190 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001191 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001192 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001193 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001194 default:
1195 BUG();
1196 }
1197}
1198
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001199static inline enum dpio_phy
1200vlv_dport_to_phy(struct intel_digital_port *dport)
1201{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001202 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001203 case PORT_B:
1204 case PORT_C:
1205 return DPIO_PHY0;
1206 case PORT_D:
1207 return DPIO_PHY1;
1208 default:
1209 BUG();
1210 }
1211}
1212
1213static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001214vlv_pipe_to_channel(enum pipe pipe)
1215{
1216 switch (pipe) {
1217 case PIPE_A:
1218 case PIPE_C:
1219 return DPIO_CH0;
1220 case PIPE_B:
1221 return DPIO_CH1;
1222 default:
1223 BUG();
1224 }
1225}
1226
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001227static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001228intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001229{
Chris Wilsonf875c152010-09-09 15:44:14 +01001230 return dev_priv->pipe_to_crtc_mapping[pipe];
1231}
1232
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001233static inline struct intel_crtc *
Ville Syrjäläed150302017-11-17 21:19:10 +02001234intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001235{
Chris Wilson417ae142011-01-19 15:04:42 +00001236 return dev_priv->plane_to_crtc_mapping[plane];
1237}
1238
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001239struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001240 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001241};
Daniel Vetterb9805142012-08-31 17:37:33 +02001242
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001243static inline struct intel_encoder *
1244intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001245{
1246 return to_intel_connector(connector)->encoder;
1247}
1248
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001249static inline struct intel_digital_port *
1250enc_to_dig_port(struct drm_encoder *encoder)
1251{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001252 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1253
1254 switch (intel_encoder->type) {
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001255 case INTEL_OUTPUT_DDI:
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001256 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1257 case INTEL_OUTPUT_DP:
1258 case INTEL_OUTPUT_EDP:
1259 case INTEL_OUTPUT_HDMI:
1260 return container_of(encoder, struct intel_digital_port,
1261 base.base);
1262 default:
1263 return NULL;
1264 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001265}
1266
Dave Airlie0e32b392014-05-02 14:02:48 +10001267static inline struct intel_dp_mst_encoder *
1268enc_to_mst(struct drm_encoder *encoder)
1269{
1270 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1271}
1272
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001273static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1274{
1275 return &enc_to_dig_port(encoder)->dp;
1276}
1277
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001278static inline struct intel_digital_port *
1279dp_to_dig_port(struct intel_dp *intel_dp)
1280{
1281 return container_of(intel_dp, struct intel_digital_port, dp);
1282}
1283
Imre Deakdd75f6d2016-11-21 21:15:05 +02001284static inline struct intel_lspcon *
1285dp_to_lspcon(struct intel_dp *intel_dp)
1286{
1287 return &dp_to_dig_port(intel_dp)->lspcon;
1288}
1289
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001290static inline struct intel_digital_port *
1291hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1292{
1293 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001294}
1295
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001296static inline struct intel_plane_state *
1297intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1298 struct intel_plane *plane)
1299{
1300 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1301 &plane->base));
1302}
1303
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001304static inline struct intel_crtc_state *
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001305intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1306 struct intel_crtc *crtc)
1307{
1308 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1309 &crtc->base));
1310}
1311
1312static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001313intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1314 struct intel_crtc *crtc)
1315{
1316 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1317 &crtc->base));
1318}
1319
Daniel Vetter47339cd2014-09-30 10:56:46 +02001320/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001321bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001322 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001323bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001324 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001325 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001326void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1327 enum pipe pipe);
1328void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001329 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001330void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1331void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001332
1333/* i915_irq.c */
Oscar Mateoff047a82018-04-24 14:39:55 -07001334bool gen11_reset_one_iir(struct drm_i915_private * const i915,
1335 const unsigned int bank,
1336 const unsigned int bit);
Daniel Vetter480c8032014-07-16 09:49:40 +02001337void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1338void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301339void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1340void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Oscar Mateod02b98b2018-04-05 17:00:50 +03001341void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001342void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001343void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1344void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001345
1346static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1347 u32 mask)
1348{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001349 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001350}
1351
Daniel Vetterb9632912014-09-30 10:56:44 +02001352void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1353void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001354static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1355{
1356 /*
1357 * We only use drm_irq_uninstall() at unload and VT switch, so
1358 * this is the only thing we need to check.
1359 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001360 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001361}
1362
Ville Syrjäläa225f072014-04-29 13:35:45 +03001363int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001364void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001365 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001366void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001367 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301368void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1369void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1370void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001371
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001372/* intel_crt.c */
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001373bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1374 i915_reg_t adpa_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001375void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001376void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001377
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001378/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001379void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001380 const struct intel_crtc_state *old_crtc_state,
1381 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001382void hsw_fdi_link_train(struct intel_crtc *crtc,
1383 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001384void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001385bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001386void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001387void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1388 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001389void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1390void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001391void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001392void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001393bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001394void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001395 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001396
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001397void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1398 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001399void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1400 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001401u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001402uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001403u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
Ville Syrjälä4718a362018-05-17 20:03:06 +03001404u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1405 u8 voltage_swing);
Sean Paul23201752018-01-08 14:55:42 -05001406int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1407 bool enable);
Paulo Zanonic27e9172018-04-27 16:14:36 -07001408void icl_map_plls_to_ports(struct drm_crtc *crtc,
1409 struct intel_crtc_state *crtc_state,
1410 struct drm_atomic_state *old_state);
1411void icl_unmap_plls_to_ports(struct drm_crtc *crtc,
1412 struct intel_crtc_state *crtc_state,
1413 struct drm_atomic_state *old_state);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001414
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001415unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1416 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001417
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001418/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001419void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001420void intel_audio_codec_enable(struct intel_encoder *encoder,
1421 const struct intel_crtc_state *crtc_state,
1422 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001423void intel_audio_codec_disable(struct intel_encoder *encoder,
1424 const struct intel_crtc_state *old_crtc_state,
1425 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001426void i915_audio_component_init(struct drm_i915_private *dev_priv);
1427void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301428void intel_audio_init(struct drm_i915_private *dev_priv);
1429void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001430
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001431/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001432int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001433void skl_init_cdclk(struct drm_i915_private *dev_priv);
1434void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001435void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1436void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001437void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1438void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni186a2772018-02-06 17:33:46 -02001439void icl_init_cdclk(struct drm_i915_private *dev_priv);
1440void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001441void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1442void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1443void intel_update_cdclk(struct drm_i915_private *dev_priv);
1444void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001445bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001446 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001447bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1448 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001449void intel_set_cdclk(struct drm_i915_private *dev_priv,
1450 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001451void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1452 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001453
Daniel Vetterb680c372014-09-19 18:27:27 +02001454/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001455void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1456void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001457enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001458void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001459int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001460int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1461 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001462int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1463 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001464void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1465void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001466void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001467unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001468 const struct intel_plane_state *state,
1469 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001470void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001471 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001472unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001473bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001474void intel_mark_busy(struct drm_i915_private *dev_priv);
1475void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001476int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001477void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001478void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001479int intel_connector_init(struct intel_connector *);
1480struct intel_connector *intel_connector_alloc(void);
James Ausmus091a4f92017-10-13 11:01:44 -07001481void intel_connector_free(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001482bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001483void intel_connector_attach_encoder(struct intel_connector *connector,
1484 struct intel_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001485struct drm_display_mode *
1486intel_encoder_current_mode(struct intel_encoder *encoder);
Paulo Zanoniac213c12018-05-21 17:25:37 -07001487bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1488enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1489 enum port port);
Ville Syrjäläde330812017-10-09 19:19:50 +03001490
Jesse Barnes752aa882013-10-31 18:55:49 +02001491enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001492int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1493 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001494enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1495 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001496static inline bool
1497intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1498 enum intel_output_type type)
1499{
1500 return crtc_state->output_types & (1 << type);
1501}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001502static inline bool
1503intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1504{
1505 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001506 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001507 (1 << INTEL_OUTPUT_DP_MST) |
1508 (1 << INTEL_OUTPUT_EDP));
1509}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001510static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001511intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001512{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001513 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001514}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001515static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001516intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001517{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001518 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001519
1520 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001521 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001522}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001523
1524u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1525
Paulo Zanoni87440422013-09-24 15:48:31 -03001526int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001527void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001528 struct intel_digital_port *dport,
1529 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001530int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001531 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001532 struct intel_load_detect_pipe *old,
1533 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001534void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001535 struct intel_load_detect_pipe *old,
1536 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001537struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00001538intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1539 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02001540 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00001541 unsigned long *out_flags);
1542void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001543struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001544intel_framebuffer_create(struct drm_i915_gem_object *obj,
1545 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001546int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001547 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001548void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001549 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001550int intel_plane_atomic_get_property(struct drm_plane *plane,
1551 const struct drm_plane_state *state,
1552 struct drm_property *property,
1553 uint64_t *val);
1554int intel_plane_atomic_set_property(struct drm_plane *plane,
1555 struct drm_plane_state *state,
1556 struct drm_property *property,
1557 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001558int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1559 struct drm_crtc_state *crtc_state,
1560 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001561 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001562
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001563void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1564 enum pipe pipe);
1565
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001566int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001567 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001568void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001569int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001570
Daniel Vetter716c2e52014-06-25 22:02:02 +03001571/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001572void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1573 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001574void assert_pll(struct drm_i915_private *dev_priv,
1575 enum pipe pipe, bool state);
1576#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1577#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001578void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1579#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1580#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001581void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1582 enum pipe pipe, bool state);
1583#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1584#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001585void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001586#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1587#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001588u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001589 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001590void intel_prepare_reset(struct drm_i915_private *dev_priv);
1591void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001592void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1593void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001594void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301595void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1596void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001597void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001598unsigned int skl_cdclk_get_vco(unsigned int freq);
Paulo Zanoni87440422013-09-24 15:48:31 -03001599void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301601void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001602int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001603bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001604 struct dpll *best_clock);
1605int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001606
Ville Syrjälä525b9312016-10-31 22:37:02 +02001607bool intel_crtc_active(struct intel_crtc *crtc);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001608bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst199ea382017-11-10 12:35:00 +01001609void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1610void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001611enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001612void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 struct intel_crtc_state *pipe_config);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001614void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1615 struct intel_crtc_state *crtc_state);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001616
Ville Syrjälä0a599522018-05-21 21:56:13 +03001617u16 skl_scaler_calc_phase(int sub, bool chroma_center);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001618int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru77224cd2018-04-09 09:11:13 +05301619int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state,
1620 uint32_t pixel_format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001621
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001622static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1623{
1624 return i915_ggtt_offset(state->vma);
1625}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001626
James Ausmus4036c782017-11-13 10:11:28 -08001627u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1628 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001629u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1630 const struct intel_plane_state *plane_state);
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001631u32 glk_color_ctl(const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001632u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1633 unsigned int rotation);
Imre Deakc322c642018-01-16 13:24:14 +02001634int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
1635 struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001636int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Mahesh Kumarddf34312018-04-09 09:11:03 +05301637int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001638
Daniel Vettereb805622015-05-04 14:58:44 +02001639/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001640void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001641void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001642void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001643void intel_csr_ucode_suspend(struct drm_i915_private *);
1644void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001645
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001646/* intel_dp.c */
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001647bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1648 i915_reg_t dp_reg, enum port port,
1649 enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001650bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1651 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001652bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1653 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001654void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001655 int link_rate, uint8_t lane_count,
1656 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001657int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1658 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001659void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001660void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02001661int intel_dp_retrain_link(struct intel_encoder *encoder,
1662 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001663void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001664void intel_dp_encoder_reset(struct drm_encoder *encoder);
1665void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001666void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Maarten Lankhorst93313532017-11-10 12:34:59 +01001667int intel_dp_sink_crc(struct intel_dp *intel_dp,
1668 struct intel_crtc_state *crtc_state, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001669bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001670 struct intel_crtc_state *pipe_config,
1671 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001672bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001673bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001674enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1675 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001676void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1677 const struct drm_connector_state *conn_state);
1678void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001679void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001680void intel_edp_panel_on(struct intel_dp *intel_dp);
1681void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001682void intel_dp_mst_suspend(struct drm_device *dev);
1683void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001684int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001685int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001686int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001687void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001688void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001689uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001690void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001691void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001692 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001693void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001694 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001695void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1696 unsigned int frontbuffer_bits);
1697void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1698 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001699
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001700void
1701intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1702 uint8_t dp_train_pat);
1703void
1704intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1705void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1706uint8_t
1707intel_dp_voltage_max(struct intel_dp *intel_dp);
1708uint8_t
1709intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1710void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1711 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001712bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Manasi Navare2edd5322018-06-11 15:26:55 -07001713bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001714bool
1715intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1716
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001717static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1718{
1719 return ~((1 << lane_count) - 1) & 0xf;
1720}
1721
Imre Deak24e807e2016-10-24 19:33:28 +03001722bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001723int intel_dp_link_required(int pixel_clock, int bpp);
1724int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08001725bool intel_digital_port_connected(struct intel_encoder *encoder);
Imre Deak24e807e2016-10-24 19:33:28 +03001726
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001727/* intel_dp_aux_backlight.c */
1728int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1729
Dave Airlie0e32b392014-05-02 14:02:48 +10001730/* intel_dp_mst.c */
1731int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1732void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001733/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001734void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001735
Jani Nikula90198352016-04-26 16:14:25 +03001736/* intel_dsi_dcs_backlight.c */
1737int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001738
1739/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001740void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001741/* intel_hotplug.c */
1742void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Ville Syrjälädba14b22018-01-17 21:21:46 +02001743bool intel_encoder_hotplug(struct intel_encoder *encoder,
1744 struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001745
Daniel Vetter0632fef2013-10-08 17:44:49 +02001746/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001747#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001748extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001749extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001750extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1751extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001752extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001753extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1754extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001755#else
1756static inline int intel_fbdev_init(struct drm_device *dev)
1757{
1758 return 0;
1759}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001760
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001761static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001762{
1763}
1764
Daniel Vetter4f256d82017-07-15 00:46:55 +02001765static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1766{
1767}
1768
1769static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001770{
1771}
1772
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001773static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001774{
1775}
1776
Jani Nikulad9c409d2016-10-04 10:53:48 +03001777static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1778{
1779}
1780
Daniel Vetter0632fef2013-10-08 17:44:49 +02001781static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001782{
1783}
1784#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001785
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001786/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001787void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
Ville Syrjälädd576022017-11-17 21:19:14 +02001788 struct intel_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001789bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001790void intel_fbc_pre_update(struct intel_crtc *crtc,
1791 struct intel_crtc_state *crtc_state,
1792 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001793void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001794void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001795void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001796void intel_fbc_enable(struct intel_crtc *crtc,
1797 struct intel_crtc_state *crtc_state,
1798 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001799void intel_fbc_disable(struct intel_crtc *crtc);
1800void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001801void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1802 unsigned int frontbuffer_bits,
1803 enum fb_op_origin origin);
1804void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001805 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001806void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001807void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +02001808int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001809
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001810/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001811void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1812 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001813void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1814 struct intel_connector *intel_connector);
1815struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1816bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001817 struct intel_crtc_state *pipe_config,
1818 struct drm_connector_state *conn_state);
Ville Syrjälä277ab5a2018-03-22 17:47:07 +02001819bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
Shashank Sharma15953632017-03-13 16:54:03 +05301820 struct drm_connector *connector,
1821 bool high_tmds_clock_ratio,
1822 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001823void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001824void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001825
1826
1827/* intel_lvds.c */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001828bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1829 i915_reg_t lvds_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001830void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001831struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001832bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001833
1834
1835/* intel_modes.c */
1836int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001837 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001838int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001839void intel_attach_force_audio_property(struct drm_connector *connector);
1840void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001841void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001842
1843
1844/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001845void intel_setup_overlay(struct drm_i915_private *dev_priv);
1846void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001847int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001848int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *file_priv);
1850int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001852void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001853
1854
1855/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001856int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301857 struct drm_display_mode *fixed_mode,
1858 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001859void intel_panel_fini(struct intel_panel *panel);
1860void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1861 struct drm_display_mode *adjusted_mode);
1862void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001863 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001864 int fitting_mode);
1865void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001866 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001867 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001868void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001869 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001870int intel_panel_setup_backlight(struct drm_connector *connector,
1871 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001872void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1873 const struct drm_connector_state *conn_state);
1874void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001875void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001876enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301877extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001878 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301879 struct drm_display_mode *fixed_mode,
1880 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001881
1882#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001883int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001884void intel_backlight_device_unregister(struct intel_connector *connector);
1885#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Arnd Bergmann2de2d0b2017-11-27 16:10:27 +01001886static inline int intel_backlight_device_register(struct intel_connector *connector)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001887{
1888 return 0;
1889}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001890static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1891{
1892}
1893#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001894
Sean Paulee5e5e72018-01-08 14:55:39 -05001895/* intel_hdcp.c */
1896void intel_hdcp_atomic_check(struct drm_connector *connector,
1897 struct drm_connector_state *old_state,
1898 struct drm_connector_state *new_state);
1899int intel_hdcp_init(struct intel_connector *connector,
1900 const struct intel_hdcp_shim *hdcp_shim);
1901int intel_hdcp_enable(struct intel_connector *connector);
1902int intel_hdcp_disable(struct intel_connector *connector);
1903int intel_hdcp_check_link(struct intel_connector *connector);
Ramalingam Cfdddd082018-01-18 11:18:05 +05301904bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001905
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001906/* intel_psr.c */
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -08001907#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08001908void intel_psr_init_dpcd(struct intel_dp *intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03001909void intel_psr_enable(struct intel_dp *intel_dp,
1910 const struct intel_crtc_state *crtc_state);
1911void intel_psr_disable(struct intel_dp *intel_dp,
1912 const struct intel_crtc_state *old_crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001913void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -08001914 unsigned frontbuffer_bits,
1915 enum fb_op_origin origin);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001916void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001917 unsigned frontbuffer_bits,
1918 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001919void intel_psr_init(struct drm_i915_private *dev_priv);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001920void intel_psr_compute_config(struct intel_dp *intel_dp,
1921 struct intel_crtc_state *crtc_state);
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -07001922void intel_psr_irq_control(struct drm_i915_private *dev_priv, bool debug);
1923void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001924
Daniel Vetter9c065a72014-09-30 10:56:38 +02001925/* intel_runtime_pm.c */
1926int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001927void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001928void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1929void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001930void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001931void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1932void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001933void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001934const char *
1935intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001936
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001937bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1938 enum intel_display_power_domain domain);
1939bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1940 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001941void intel_display_power_get(struct drm_i915_private *dev_priv,
1942 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001943bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1944 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001945void intel_display_power_put(struct drm_i915_private *dev_priv,
1946 enum intel_display_power_domain domain);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05301947void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
1948 u8 req_slices);
Imre Deakda5827c2015-12-15 20:10:33 +02001949
1950static inline void
1951assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1952{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001953 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02001954 "Device suspended during HW access\n");
1955}
1956
1957static inline void
1958assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1959{
1960 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001961 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001962 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001963}
1964
Imre Deak1f814da2015-12-16 02:52:19 +02001965/**
1966 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1967 * @dev_priv: i915 device instance
1968 *
1969 * This function disable asserts that check if we hold an RPM wakelock
1970 * reference, while keeping the device-not-suspended checks still enabled.
1971 * It's meant to be used only in special circumstances where our rule about
1972 * the wakelock refcount wrt. the device power state doesn't hold. According
1973 * to this rule at any point where we access the HW or want to keep the HW in
1974 * an active state we must hold an RPM wakelock reference acquired via one of
1975 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1976 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1977 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1978 * users should avoid using this function.
1979 *
1980 * Any calls to this function must have a symmetric call to
1981 * enable_rpm_wakeref_asserts().
1982 */
1983static inline void
1984disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1985{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001986 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001987}
1988
1989/**
1990 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1991 * @dev_priv: i915 device instance
1992 *
1993 * This function re-enables the RPM assert checks after disabling them with
1994 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1995 * circumstances otherwise its use should be avoided.
1996 *
1997 * Any calls to this function must have a symmetric call to
1998 * disable_rpm_wakeref_asserts().
1999 */
2000static inline void
2001enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2002{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002003 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002004}
2005
Daniel Vetter9c065a72014-09-30 10:56:38 +02002006void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02002007bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002008void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
2009void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
2010
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02002011void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
2012
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002013void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2014 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002015bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2016 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002017
2018
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002019/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002020void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02002021void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002022int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02002023void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02002024void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02002025void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00002026void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03002027void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2028void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01002029void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01002030void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002031void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2032void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01002033void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2034void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00002035void gen6_rps_busy(struct drm_i915_private *dev_priv);
2036void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02002037void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002038void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002039void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03002040void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002041void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00002042void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00002043void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2044 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04002045void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
2046 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002047void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02002048void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002049bool intel_can_enable_sagv(struct drm_atomic_state *state);
2050int intel_enable_sagv(struct drm_i915_private *dev_priv);
2051int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04002052bool skl_wm_level_equals(const struct skl_wm_level *l1,
2053 const struct skl_wm_level *l2);
Mika Kahola2b685042017-10-10 13:17:03 +03002054bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
2055 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01002056 const struct skl_ddb_entry *ddb,
2057 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08002058bool ilk_disable_lp_wm(struct drm_device *dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05302059int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2060 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302061void intel_init_ipc(struct drm_i915_private *dev_priv);
2062void intel_enable_ipc(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002063
2064/* intel_sdvo.c */
Ville Syrjälä76203462018-05-14 20:24:21 +03002065bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2066 i915_reg_t sdvo_reg, enum pipe *pipe);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002067bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002068 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002069
2070
2071/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03002072int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2073 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02002074struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03002075 enum pipe pipe, int plane);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002076int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2077 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03002078void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2079void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +03002080void skl_update_plane(struct intel_plane *plane,
2081 const struct intel_crtc_state *crtc_state,
2082 const struct intel_plane_state *plane_state);
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +03002083void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
Ville Syrjäläeade6c82018-01-30 22:38:03 +02002084bool skl_plane_get_hw_state(struct intel_plane *plane, enum pipe *pipe);
Ville Syrjälä77064e22017-12-22 21:22:28 +02002085bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
2086 enum pipe pipe, enum plane_id plane_id);
Chandra Konduruc0b56ab2018-05-12 03:03:16 +05302087bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
2088 enum pipe pipe, enum plane_id plane_id);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03002089
2090/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002091void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03002092
Matt Roperea2c67b2014-12-23 10:41:52 -08002093/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02002094int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2095 const struct drm_connector_state *state,
2096 struct drm_property *property,
2097 uint64_t *val);
2098int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2099 struct drm_connector_state *state,
2100 struct drm_property *property,
2101 uint64_t val);
2102int intel_digital_connector_atomic_check(struct drm_connector *conn,
2103 struct drm_connector_state *new_state);
2104struct drm_connector_state *
2105intel_digital_connector_duplicate_state(struct drm_connector *connector);
2106
Matt Roper13568372015-01-21 16:35:47 -08002107struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2108void intel_crtc_destroy_state(struct drm_crtc *crtc,
2109 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002110struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2111void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02002112
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002113static inline struct intel_crtc_state *
2114intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2115 struct intel_crtc *crtc)
2116{
2117 struct drm_crtc_state *crtc_state;
2118 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2119 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02002120 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02002121
2122 return to_intel_crtc_state(crtc_state);
2123}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002124
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02002125int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2126 struct intel_crtc *intel_crtc,
2127 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002128
2129/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08002130struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002131struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2132void intel_plane_destroy_state(struct drm_plane *plane,
2133 struct drm_plane_state *state);
2134extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002135int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2136 struct intel_crtc_state *crtc_state,
2137 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002138 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002139
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002140/* intel_color.c */
2141void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00002142int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02002143void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2144void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002145
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302146/* intel_lspcon.c */
2147bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302148void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002149void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002150
2151/* intel_pipe_crc.c */
2152int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002153#ifdef CONFIG_DEBUG_FS
2154int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2155 size_t *values_cnt);
Mahesh Kumara8c20832018-07-13 19:29:38 +05302156int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2157 const char *source_name, size_t *values_cnt);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002158void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2159void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002160#else
2161#define intel_crtc_set_crc_source NULL
Mahesh Kumara8c20832018-07-13 19:29:38 +05302162#define intel_crtc_verify_crc_source NULL
Maarten Lankhorst033b7a22018-03-08 13:02:02 +01002163static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2164{
2165}
2166
2167static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2168{
2169}
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002170#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002171extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08002172#endif /* __INTEL_DRV_H__ */