blob: bb970ca82517b1213cb4922225822edb78e23b4d [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
32#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Jens Axboe3b6592f2018-10-31 08:36:31 -060071static int write_queues;
Minwoo Im483178f2019-06-09 03:02:18 +090072module_param(write_queues, int, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060073MODULE_PARM_DESC(write_queues,
74 "Number of queues to use for writes. If not set, reads and writes "
75 "will share a queue set.");
76
Minwoo Ima232ea02019-06-09 03:02:17 +090077static int poll_queues;
Minwoo Im483178f2019-06-09 03:02:18 +090078module_param(poll_queues, int, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070079MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
80
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081struct nvme_dev;
82struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070083
Keith Buscha5cdb682016-01-12 14:41:18 -070084static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070085static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070086
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050087/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 * Represents an NVM Express device. Each nvme_dev is a PCI function.
89 */
90struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020091 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct blk_mq_tag_set tagset;
93 struct blk_mq_tag_set admin_tagset;
94 u32 __iomem *dbs;
95 struct device *dev;
96 struct dma_pool *prp_page_pool;
97 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 unsigned online_queues;
99 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100100 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600101 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 int q_depth;
103 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800105 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100106 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100107 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100108 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600110 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100111 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600112 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100113 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600114 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200115
Jens Axboe943e9422018-06-21 09:49:37 -0600116 mempool_t *iod_mempool;
117
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200118 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300119 u32 *dbbuf_dbs;
120 dma_addr_t dbbuf_dbs_dma_addr;
121 u32 *dbbuf_eis;
122 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200123
124 /* host memory buffer support: */
125 u64 host_mem_size;
126 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200127 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200128 struct nvme_host_mem_buf_desc *host_mem_descs;
129 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500130};
131
weiping zhangb27c1e62017-07-10 16:46:59 +0800132static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
133{
134 int n = 0, ret;
135
136 ret = kstrtoint(val, 10, &n);
137 if (ret != 0 || n < 2)
138 return -EINVAL;
139
140 return param_set_int(val, kp);
141}
142
Helen Koikef9f38e32017-04-10 12:51:07 -0300143static inline unsigned int sq_idx(unsigned int qid, u32 stride)
144{
145 return qid * 2 * stride;
146}
147
148static inline unsigned int cq_idx(unsigned int qid, u32 stride)
149{
150 return (qid * 2 + 1) * stride;
151}
152
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100153static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
154{
155 return container_of(ctrl, struct nvme_dev, ctrl);
156}
157
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500158/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159 * An NVM Express queue. Each device has at least two (one for admin
160 * commands and one for I/O commands).
161 */
162struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500163 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200164 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500165 struct nvme_command *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100166 /* only used for poll queues: */
167 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600169 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170 dma_addr_t sq_dma_addr;
171 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500172 u32 __iomem *q_db;
173 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700174 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500175 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700176 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500177 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600178 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700179 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400180 u8 cq_phase;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100181 unsigned long flags;
182#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100183#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100184#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700185#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300186 u32 *dbbuf_sq_db;
187 u32 *dbbuf_cq_db;
188 u32 *dbbuf_sq_ei;
189 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100190 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191};
192
193/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700194 * The nvme_iod describes the data in an I/O.
195 *
196 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
197 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200198 */
199struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800200 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100201 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700202 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100203 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200204 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200205 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200206 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700207 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700208 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100209 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500210};
211
Jens Axboe3b6592f2018-10-31 08:36:31 -0600212static unsigned int max_io_queues(void)
213{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700214 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600215}
216
217static unsigned int max_queue_count(void)
218{
219 /* IO queues + admin queue */
220 return 1 + max_io_queues();
221}
222
Helen Koikef9f38e32017-04-10 12:51:07 -0300223static inline unsigned int nvme_dbbuf_size(u32 stride)
224{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600225 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300226}
227
228static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
229{
230 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
231
232 if (dev->dbbuf_dbs)
233 return 0;
234
235 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
236 &dev->dbbuf_dbs_dma_addr,
237 GFP_KERNEL);
238 if (!dev->dbbuf_dbs)
239 return -ENOMEM;
240 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
241 &dev->dbbuf_eis_dma_addr,
242 GFP_KERNEL);
243 if (!dev->dbbuf_eis) {
244 dma_free_coherent(dev->dev, mem_size,
245 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
246 dev->dbbuf_dbs = NULL;
247 return -ENOMEM;
248 }
249
250 return 0;
251}
252
253static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
254{
255 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
256
257 if (dev->dbbuf_dbs) {
258 dma_free_coherent(dev->dev, mem_size,
259 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
260 dev->dbbuf_dbs = NULL;
261 }
262 if (dev->dbbuf_eis) {
263 dma_free_coherent(dev->dev, mem_size,
264 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
265 dev->dbbuf_eis = NULL;
266 }
267}
268
269static void nvme_dbbuf_init(struct nvme_dev *dev,
270 struct nvme_queue *nvmeq, int qid)
271{
272 if (!dev->dbbuf_dbs || !qid)
273 return;
274
275 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
276 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
277 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
278 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
279}
280
281static void nvme_dbbuf_set(struct nvme_dev *dev)
282{
283 struct nvme_command c;
284
285 if (!dev->dbbuf_dbs)
286 return;
287
288 memset(&c, 0, sizeof(c));
289 c.dbbuf.opcode = nvme_admin_dbbuf;
290 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
291 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
292
293 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200294 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300295 /* Free memory and continue on */
296 nvme_dbbuf_dma_free(dev);
297 }
298}
299
300static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
301{
302 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
303}
304
305/* Update dbbuf and return true if an MMIO is required */
306static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
307 volatile u32 *dbbuf_ei)
308{
309 if (dbbuf_db) {
310 u16 old_value;
311
312 /*
313 * Ensure that the queue is written before updating
314 * the doorbell in memory
315 */
316 wmb();
317
318 old_value = *dbbuf_db;
319 *dbbuf_db = value;
320
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700321 /*
322 * Ensure that the doorbell is updated before reading the event
323 * index from memory. The controller needs to provide similar
324 * ordering to ensure the envent index is updated before reading
325 * the doorbell.
326 */
327 mb();
328
Helen Koikef9f38e32017-04-10 12:51:07 -0300329 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
330 return false;
331 }
332
333 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500334}
335
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700336/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700337 * Will slightly overestimate the number of pages needed. This is OK
338 * as it only leads to a small amount of wasted memory for the lifetime of
339 * the I/O.
340 */
341static int nvme_npages(unsigned size, struct nvme_dev *dev)
342{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100343 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
344 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700345 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
346}
347
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700348/*
349 * Calculates the number of pages needed for the SGL segments. For example a 4k
350 * page can accommodate 256 SGL descriptors.
351 */
352static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100353{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700354 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100355}
356
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700357static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
358 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700359{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700360 size_t alloc_size;
361
362 if (use_sgl)
363 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
364 else
365 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
366
367 return alloc_size + sizeof(struct scatterlist) * nseg;
368}
369
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
371 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500372{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700373 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200374 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375
Keith Busch42483222015-06-01 09:29:54 -0600376 WARN_ON(hctx_idx != 0);
377 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
378 WARN_ON(nvmeq->tags);
379
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700380 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600381 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700382 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500383}
384
Keith Busch4af0e212015-06-08 10:08:13 -0600385static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
386{
387 struct nvme_queue *nvmeq = hctx->driver_data;
388
389 nvmeq->tags = NULL;
390}
391
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700392static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
393 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500394{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700395 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200396 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500397
Keith Busch42483222015-06-01 09:29:54 -0600398 if (!nvmeq->tags)
399 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500400
Keith Busch42483222015-06-01 09:29:54 -0600401 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700402 hctx->driver_data = nvmeq;
403 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404}
405
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600406static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
407 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500408{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600409 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100410 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200411 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200412 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700413
414 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100415 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600416
417 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700418 return 0;
419}
420
Jens Axboe3b6592f2018-10-31 08:36:31 -0600421static int queue_irq_offset(struct nvme_dev *dev)
422{
423 /* if we have more than 1 vec, admin queue offsets us by 1 */
424 if (dev->num_vecs > 1)
425 return 1;
426
427 return 0;
428}
429
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200430static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
431{
432 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600433 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200434
Jens Axboe3b6592f2018-10-31 08:36:31 -0600435 offset = queue_irq_offset(dev);
436 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
437 struct blk_mq_queue_map *map = &set->map[i];
438
439 map->nr_queues = dev->io_queues[i];
440 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100441 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100442 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600443 }
444
Jens Axboe4b04cc62018-11-05 12:44:33 -0700445 /*
446 * The poll queue(s) doesn't have an IRQ (and hence IRQ
447 * affinity), so use the regular blk-mq cpu mapping
448 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600449 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600450 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700451 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
452 else
453 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600454 qoff += map->nr_queues;
455 offset += map->nr_queues;
456 }
457
458 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200459}
460
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700461/*
462 * Write sq tail if we are asked to, or if the next command would wrap.
463 */
464static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
465{
466 if (!write_sq) {
467 u16 next_tail = nvmeq->sq_tail + 1;
468
469 if (next_tail == nvmeq->q_depth)
470 next_tail = 0;
471 if (next_tail != nvmeq->last_sq_tail)
472 return;
473 }
474
475 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
476 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
477 writel(nvmeq->sq_tail, nvmeq->q_db);
478 nvmeq->last_sq_tail = nvmeq->sq_tail;
479}
480
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500481/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200482 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500483 * @nvmeq: The queue to use
484 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700485 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500486 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700487static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
488 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500489{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200490 spin_lock(&nvmeq->sq_lock);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600491 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200492 if (++nvmeq->sq_tail == nvmeq->q_depth)
493 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700494 nvme_write_sq_db(nvmeq, write_sq);
495 spin_unlock(&nvmeq->sq_lock);
496}
497
498static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
499{
500 struct nvme_queue *nvmeq = hctx->driver_data;
501
502 spin_lock(&nvmeq->sq_lock);
503 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
504 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200505 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500506}
507
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700508static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700509{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100510 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700511 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700512}
513
Minwoo Im955b1b52017-12-20 16:30:50 +0900514static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
515{
516 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100517 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900518 unsigned int avg_seg_size;
519
Keith Busch20469a32018-01-17 22:04:37 +0100520 if (nseg == 0)
521 return false;
522
523 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900524
525 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
526 return false;
527 if (!iod->nvmeq->qid)
528 return false;
529 if (!sgl_threshold || avg_seg_size < sgl_threshold)
530 return false;
531 return true;
532}
533
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700534static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500535{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100536 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700537 enum dma_data_direction dma_dir = rq_data_dir(req) ?
538 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700539 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
540 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500541 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500542
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700543 if (iod->dma_len) {
544 dma_unmap_page(dev->dev, dma_addr, iod->dma_len, dma_dir);
545 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700546 }
547
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700548 WARN_ON_ONCE(!iod->nents);
549
550 /* P2PDMA requests do not need to be unmapped */
551 if (!is_pci_p2pdma_page(sg_page(iod->sg)))
552 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
553
554
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500555 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700556 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
557 dma_addr);
558
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500559 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700560 void *addr = nvme_pci_iod_list(req)[i];
561
562 if (iod->use_sgl) {
563 struct nvme_sgl_desc *sg_list = addr;
564
565 next_dma_addr =
566 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
567 } else {
568 __le64 *prp_list = addr;
569
570 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
571 }
572
573 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
574 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500575 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700576
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700577 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600578}
579
Keith Buschd0877472017-09-15 13:05:38 -0400580static void nvme_print_sgl(struct scatterlist *sgl, int nents)
581{
582 int i;
583 struct scatterlist *sg;
584
585 for_each_sg(sgl, sg, nents, i) {
586 dma_addr_t phys = sg_phys(sg);
587 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
588 "dma_address:%pad dma_length:%d\n",
589 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
590 sg_dma_len(sg));
591 }
592}
593
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700594static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
595 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500596{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100597 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500598 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100599 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500600 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500601 int dma_len = sg_dma_len(sg);
602 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100603 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500604 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500605 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700606 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500607 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500608 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500609
Keith Busch1d090622014-06-23 11:34:01 -0600610 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200611 if (length <= 0) {
612 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700613 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200614 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500615
Keith Busch1d090622014-06-23 11:34:01 -0600616 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500617 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600618 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500619 } else {
620 sg = sg_next(sg);
621 dma_addr = sg_dma_address(sg);
622 dma_len = sg_dma_len(sg);
623 }
624
Keith Busch1d090622014-06-23 11:34:01 -0600625 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600626 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700627 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500628 }
629
Keith Busch1d090622014-06-23 11:34:01 -0600630 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500631 if (nprps <= (256 / 8)) {
632 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500633 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500634 } else {
635 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500636 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500637 }
638
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200639 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400640 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600641 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500642 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400643 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400644 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500645 list[0] = prp_list;
646 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500647 i = 0;
648 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600649 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500650 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200651 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500652 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400653 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500654 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400655 prp_list[0] = old_prp_list[i - 1];
656 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
657 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500658 }
659 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600660 dma_len -= page_size;
661 dma_addr += page_size;
662 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500663 if (length <= 0)
664 break;
665 if (dma_len > 0)
666 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400667 if (unlikely(dma_len < 0))
668 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500669 sg = sg_next(sg);
670 dma_addr = sg_dma_address(sg);
671 dma_len = sg_dma_len(sg);
672 }
673
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700674done:
675 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
676 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
677
Keith Busch86eea282017-07-12 15:59:07 -0400678 return BLK_STS_OK;
679
680 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400681 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
682 "Invalid SGL for payload:%d nents:%d\n",
683 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400684 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500685}
686
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700687static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
688 struct scatterlist *sg)
689{
690 sge->addr = cpu_to_le64(sg_dma_address(sg));
691 sge->length = cpu_to_le32(sg_dma_len(sg));
692 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
693}
694
695static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
696 dma_addr_t dma_addr, int entries)
697{
698 sge->addr = cpu_to_le64(dma_addr);
699 if (entries < SGES_PER_PAGE) {
700 sge->length = cpu_to_le32(entries * sizeof(*sge));
701 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
702 } else {
703 sge->length = cpu_to_le32(PAGE_SIZE);
704 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
705 }
706}
707
708static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100709 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700710{
711 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700712 struct dma_pool *pool;
713 struct nvme_sgl_desc *sg_list;
714 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700715 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100716 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700717
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700718 /* setting the transfer type as SGL */
719 cmd->flags = NVME_CMD_SGL_METABUF;
720
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100721 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700722 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
723 return BLK_STS_OK;
724 }
725
726 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
727 pool = dev->prp_small_pool;
728 iod->npages = 0;
729 } else {
730 pool = dev->prp_page_pool;
731 iod->npages = 1;
732 }
733
734 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
735 if (!sg_list) {
736 iod->npages = -1;
737 return BLK_STS_RESOURCE;
738 }
739
740 nvme_pci_iod_list(req)[0] = sg_list;
741 iod->first_dma = sgl_dma;
742
743 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
744
745 do {
746 if (i == SGES_PER_PAGE) {
747 struct nvme_sgl_desc *old_sg_desc = sg_list;
748 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
749
750 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
751 if (!sg_list)
752 return BLK_STS_RESOURCE;
753
754 i = 0;
755 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
756 sg_list[i++] = *link;
757 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
758 }
759
760 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700761 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100762 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700763
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700764 return BLK_STS_OK;
765}
766
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700767static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
768 struct request *req, struct nvme_rw_command *cmnd,
769 struct bio_vec *bv)
770{
771 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
772 unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;
773
774 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
775 if (dma_mapping_error(dev->dev, iod->first_dma))
776 return BLK_STS_RESOURCE;
777 iod->dma_len = bv->bv_len;
778
779 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
780 if (bv->bv_len > first_prp_len)
781 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
782 return 0;
783}
784
Christoph Hellwig29791052019-03-05 05:54:18 -0700785static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
786 struct request *req, struct nvme_rw_command *cmnd,
787 struct bio_vec *bv)
788{
789 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
790
791 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
792 if (dma_mapping_error(dev->dev, iod->first_dma))
793 return BLK_STS_RESOURCE;
794 iod->dma_len = bv->bv_len;
795
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200796 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700797 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
798 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
799 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
800 return 0;
801}
802
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200803static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100804 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200805{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100806 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700807 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100808 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200809
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700810 if (blk_rq_nr_phys_segments(req) == 1) {
811 struct bio_vec bv = req_bvec(req);
812
813 if (!is_pci_p2pdma_page(bv.bv_page)) {
814 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
815 return nvme_setup_prp_simple(dev, req,
816 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700817
818 if (iod->nvmeq->qid &&
819 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
820 return nvme_setup_sgl_simple(dev, req,
821 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700822 }
823 }
824
825 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700826 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
827 if (!iod->sg)
828 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700829 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700830 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200831 if (!iod->nents)
832 goto out;
833
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600834 if (is_pci_p2pdma_page(sg_page(iod->sg)))
835 nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700836 rq_dma_dir(req));
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600837 else
838 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700839 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100840 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200841 goto out;
842
Christoph Hellwig70479b72019-03-05 05:59:02 -0700843 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900844 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100845 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700846 else
847 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200848out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700849 if (ret != BLK_STS_OK)
850 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200851 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200852}
853
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700854static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
855 struct nvme_command *cmnd)
856{
857 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
858
859 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
860 rq_dma_dir(req), 0);
861 if (dma_mapping_error(dev->dev, iod->meta_dma))
862 return BLK_STS_IOERR;
863 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
864 return 0;
865}
866
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200868 * NOTE: ns is NULL when called on the admin queue.
869 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200870static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700871 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600872{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700873 struct nvme_ns *ns = hctx->queue->queuedata;
874 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200875 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700876 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700877 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200878 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200879 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700880
Christoph Hellwig9b048112019-03-03 08:04:01 -0700881 iod->aborted = 0;
882 iod->npages = -1;
883 iod->nents = 0;
884
Jens Axboed1f06f42018-05-17 18:31:49 +0200885 /*
886 * We should not need to do this, but we're still using this to
887 * ensure we can drain requests on a dying queue.
888 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100889 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200890 return BLK_STS_IOERR;
891
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700892 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200893 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100894 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600895
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200896 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100897 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200898 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700899 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200900 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700901
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700902 if (blk_integrity_rq(req)) {
903 ret = nvme_map_metadata(dev, req, &cmnd);
904 if (ret)
905 goto out_unmap_data;
906 }
907
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100908 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700909 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200910 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700911out_unmap_data:
912 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700913out_free_cmd:
914 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200915 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500916}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500917
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200918static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100919{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100920 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700921 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100922
Christoph Hellwig915f04c2019-03-03 08:13:03 -0700923 nvme_cleanup_cmd(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700924 if (blk_integrity_rq(req))
925 dma_unmap_page(dev->dev, iod->meta_dma,
926 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700927 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700928 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200929 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500930}
931
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100932/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600933static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100934{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600935 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
936 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100937}
938
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300939static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500940{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300941 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500942
Keith Busch397c6992018-06-06 08:13:05 -0600943 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
944 nvmeq->dbbuf_cq_ei))
945 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300946}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500947
Jens Axboe5cb525c2018-05-17 18:31:50 +0200948static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300949{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200950 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300951 struct request *req;
952
953 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
954 dev_warn(nvmeq->dev->ctrl.device,
955 "invalid id %d completed on queue %d\n",
956 cqe->command_id, le16_to_cpu(cqe->sq_id));
957 return;
958 }
959
960 /*
961 * AEN requests are special as they don't time out and can
962 * survive any kind of queue freeze and often don't respond to
963 * aborts. We don't even bother to allocate a struct request
964 * for them but rather special case them here.
965 */
966 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700967 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300968 nvme_complete_async_event(&nvmeq->dev->ctrl,
969 cqe->status, &cqe->result);
970 return;
971 }
972
973 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100974 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300975 nvme_end_request(req, cqe->status, cqe->result);
976}
977
Jens Axboe5cb525c2018-05-17 18:31:50 +0200978static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500979{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200980 while (start != end) {
981 nvme_handle_cqe(nvmeq, start);
982 if (++start == nvmeq->q_depth)
983 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300984 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700985}
986
Jens Axboe5cb525c2018-05-17 18:31:50 +0200987static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700988{
Hongbo Yaodcca1662019-01-07 10:22:07 +0800989 if (nvmeq->cq_head == nvmeq->q_depth - 1) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200990 nvmeq->cq_head = 0;
991 nvmeq->cq_phase = !nvmeq->cq_phase;
Hongbo Yaodcca1662019-01-07 10:22:07 +0800992 } else {
993 nvmeq->cq_head++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500994 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200995}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996
Jens Axboe1052b8a2018-11-26 08:21:49 -0700997static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
998 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +0200999{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001000 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001001
1002 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001003 while (nvme_cqe_pending(nvmeq)) {
1004 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1005 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001006 nvme_update_cq_head(nvmeq);
1007 }
1008 *end = nvmeq->cq_head;
1009
1010 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001011 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001012 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001013}
1014
1015static irqreturn_t nvme_irq(int irq, void *data)
1016{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001017 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001018 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001019 u16 start, end;
1020
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001021 /*
1022 * The rmb/wmb pair ensures we see all updates from a previous run of
1023 * the irq handler, even if that was on another CPU.
1024 */
1025 rmb();
Jens Axboe68fa9db2018-05-21 08:41:52 -06001026 if (nvmeq->cq_head != nvmeq->last_cq_head)
1027 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001028 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -06001029 nvmeq->last_cq_head = nvmeq->cq_head;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001030 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001031
Jens Axboe68fa9db2018-05-21 08:41:52 -06001032 if (start != end) {
1033 nvme_complete_cqes(nvmeq, start, end);
1034 return IRQ_HANDLED;
1035 }
1036
1037 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001038}
1039
1040static irqreturn_t nvme_irq_check(int irq, void *data)
1041{
1042 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001043 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001044 return IRQ_WAKE_THREAD;
1045 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001046}
1047
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001048/*
1049 * Poll for completions any queue, including those not dedicated to polling.
1050 * Can be called from any context.
1051 */
1052static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001053{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001054 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001055 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001056 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001057
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001058 /*
1059 * For a poll queue we need to protect against the polling thread
1060 * using the CQ lock. For normal interrupt driven threads we have
1061 * to disable the interrupt to avoid racing with it.
1062 */
Keith Busch7c349dd2019-03-08 10:43:06 -07001063 if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001064 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001065 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001066 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001067 } else {
1068 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1069 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001070 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001071 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001072
Jens Axboe5cb525c2018-05-17 18:31:50 +02001073 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001074 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001075}
1076
Jens Axboe97431392018-11-16 09:48:21 -07001077static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001078{
1079 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001080 u16 start, end;
1081 bool found;
1082
1083 if (!nvme_cqe_pending(nvmeq))
1084 return 0;
1085
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001086 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001087 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001088 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001089
1090 nvme_complete_cqes(nvmeq, start, end);
1091 return found;
1092}
1093
Keith Buschad22c352017-11-07 15:13:12 -07001094static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001095{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001096 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001097 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001098 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001099
1100 memset(&c, 0, sizeof(c));
1101 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001102 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001103 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001104}
1105
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001106static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1107{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001108 struct nvme_command c;
1109
1110 memset(&c, 0, sizeof(c));
1111 c.delete_queue.opcode = opcode;
1112 c.delete_queue.qid = cpu_to_le16(id);
1113
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001114 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001115}
1116
1117static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001118 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001119{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001120 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001121 int flags = NVME_QUEUE_PHYS_CONTIG;
1122
Keith Busch7c349dd2019-03-08 10:43:06 -07001123 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001124 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001126 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001127 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001128 * is attached to the request.
1129 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001130 memset(&c, 0, sizeof(c));
1131 c.create_cq.opcode = nvme_admin_create_cq;
1132 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1133 c.create_cq.cqid = cpu_to_le16(qid);
1134 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1135 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001136 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001138 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001139}
1140
1141static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1142 struct nvme_queue *nvmeq)
1143{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001144 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001145 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001146 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001147
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001148 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001149 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1150 * set. Since URGENT priority is zeroes, it makes all queues
1151 * URGENT.
1152 */
1153 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1154 flags |= NVME_SQ_PRIO_MEDIUM;
1155
1156 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001157 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001158 * is attached to the request.
1159 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001160 memset(&c, 0, sizeof(c));
1161 c.create_sq.opcode = nvme_admin_create_sq;
1162 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1163 c.create_sq.sqid = cpu_to_le16(qid);
1164 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1165 c.create_sq.sq_flags = cpu_to_le16(flags);
1166 c.create_sq.cqid = cpu_to_le16(qid);
1167
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001168 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001169}
1170
1171static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1172{
1173 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1174}
1175
1176static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1177{
1178 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1179}
1180
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001181static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001182{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001183 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1184 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001185
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001186 dev_warn(nvmeq->dev->ctrl.device,
1187 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001188 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001189 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001190}
1191
Keith Buschb2a0eb12017-06-07 20:32:50 +02001192static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1193{
1194
1195 /* If true, indicates loss of adapter communication, possibly by a
1196 * NVMe Subsystem reset.
1197 */
1198 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1199
Jianchao Wangad700622018-01-22 22:03:16 +08001200 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1201 switch (dev->ctrl.state) {
1202 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001203 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001204 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001205 default:
1206 break;
1207 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001208
1209 /* We shouldn't reset unless the controller is on fatal error state
1210 * _or_ if we lost the communication with it.
1211 */
1212 if (!(csts & NVME_CSTS_CFS) && !nssro)
1213 return false;
1214
Keith Buschb2a0eb12017-06-07 20:32:50 +02001215 return true;
1216}
1217
1218static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1219{
1220 /* Read a config register to help see what died. */
1221 u16 pci_status;
1222 int result;
1223
1224 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1225 &pci_status);
1226 if (result == PCIBIOS_SUCCESSFUL)
1227 dev_warn(dev->ctrl.device,
1228 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1229 csts, pci_status);
1230 else
1231 dev_warn(dev->ctrl.device,
1232 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1233 csts, result);
1234}
1235
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001236static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001237{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001238 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1239 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001240 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001241 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001242 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001243 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1244
Wen Xiong651438b2018-02-15 14:05:10 -06001245 /* If PCI error recovery process is happening, we cannot reset or
1246 * the recovery mechanism will surely fail.
1247 */
1248 mb();
1249 if (pci_channel_offline(to_pci_dev(dev->dev)))
1250 return BLK_EH_RESET_TIMER;
1251
Keith Buschb2a0eb12017-06-07 20:32:50 +02001252 /*
1253 * Reset immediately if the controller is failed
1254 */
1255 if (nvme_should_reset(dev, csts)) {
1256 nvme_warn_reset(dev, csts);
1257 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001258 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001259 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001260 }
Keith Buschc30341d2013-12-10 13:10:38 -07001261
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001262 /*
Keith Busch7776db12017-02-24 17:59:28 -05001263 * Did we miss an interrupt?
1264 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001265 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001266 dev_warn(dev->ctrl.device,
1267 "I/O %d QID %d timeout, completion polled\n",
1268 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001269 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001270 }
1271
1272 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001273 * Shutdown immediately if controller times out while starting. The
1274 * reset work will see the pci device disabled when it gets the forced
1275 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001276 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001277 */
Keith Busch42441402018-02-08 08:55:34 -07001278 switch (dev->ctrl.state) {
1279 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001280 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1281 /* fall through */
1282 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001283 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001284 "I/O %d QID %d timeout, disable controller\n",
1285 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001286 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001287 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001288 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001289 case NVME_CTRL_RESETTING:
1290 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001291 default:
1292 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001293 }
1294
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001295 /*
1296 * Shutdown the controller immediately and schedule a reset if the
1297 * command was already aborted once before and still hasn't been
1298 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001299 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001300 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001301 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001302 "I/O %d QID %d timeout, reset controller\n",
1303 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001304 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001305 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001306
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001307 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001308 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001309 }
Keith Buschc30341d2013-12-10 13:10:38 -07001310
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001311 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1312 atomic_inc(&dev->ctrl.abort_limit);
1313 return BLK_EH_RESET_TIMER;
1314 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001315 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001316
Keith Buschc30341d2013-12-10 13:10:38 -07001317 memset(&cmd, 0, sizeof(cmd));
1318 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001319 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001320 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001321
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001322 dev_warn(nvmeq->dev->ctrl.device,
1323 "I/O %d QID %d timeout, aborting\n",
1324 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001325
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001326 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001327 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001328 if (IS_ERR(abort_req)) {
1329 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001330 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001331 }
Keith Buschc30341d2013-12-10 13:10:38 -07001332
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001333 abort_req->timeout = ADMIN_TIMEOUT;
1334 abort_req->end_io_data = NULL;
1335 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001336
Keith Busch7a509a62015-01-07 18:55:53 -07001337 /*
1338 * The aborted req will be completed on receiving the abort req.
1339 * We enable the timer again. If hit twice, it'll cause a device reset,
1340 * as the device then is in a faulty state.
1341 */
Keith Busch07836e62015-02-19 10:34:48 -07001342 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001343}
1344
Keith Buschf435c282014-07-07 09:14:42 -06001345static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001346{
Keith Busch88a041f2019-03-08 10:43:11 -07001347 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001348 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001349 if (!nvmeq->sq_cmds)
1350 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001351
Christoph Hellwig63223072018-12-02 17:46:18 +01001352 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001353 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Christoph Hellwig63223072018-12-02 17:46:18 +01001354 nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
1355 } else {
Keith Busch88a041f2019-03-08 10:43:11 -07001356 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq->q_depth),
Christoph Hellwig63223072018-12-02 17:46:18 +01001357 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001358 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001359}
1360
Keith Buscha1a5ef92013-12-16 13:50:00 -05001361static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001362{
1363 int i;
1364
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001365 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001366 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001367 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001368 }
Keith Busch22404272013-07-15 15:02:20 -06001369}
1370
Keith Busch4d115422013-12-10 13:10:40 -07001371/**
1372 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001373 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001374 */
1375static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001376{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001377 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001378 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001379
Christoph Hellwig4e224102018-12-02 17:46:17 +01001380 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001381 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001382
Christoph Hellwig4e224102018-12-02 17:46:17 +01001383 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001384 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001385 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001386 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1387 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001388 return 0;
1389}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001390
Keith Busch8fae2682019-01-04 15:04:33 -07001391static void nvme_suspend_io_queues(struct nvme_dev *dev)
1392{
1393 int i;
1394
1395 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1396 nvme_suspend_queue(&dev->queues[i]);
1397}
1398
Keith Buscha5cdb682016-01-12 14:41:18 -07001399static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001400{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001401 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001402
Keith Buscha5cdb682016-01-12 14:41:18 -07001403 if (shutdown)
1404 nvme_shutdown_ctrl(&dev->ctrl);
1405 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001406 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001407
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001408 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409}
1410
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001411static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1412 int entry_size)
1413{
1414 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001415 unsigned q_size_aligned = roundup(q_depth * entry_size,
1416 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001417
1418 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001419 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001420 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001421 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001422
1423 /*
1424 * Ensure the reduced q_depth is above some threshold where it
1425 * would be better to map queues in system memory with the
1426 * original depth
1427 */
1428 if (q_depth < 64)
1429 return -ENOMEM;
1430 }
1431
1432 return q_depth;
1433}
1434
1435static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1436 int qid, int depth)
1437{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001438 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001439
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001440 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1441 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001442 if (nvmeq->sq_cmds) {
1443 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1444 nvmeq->sq_cmds);
1445 if (nvmeq->sq_dma_addr) {
1446 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1447 return 0;
1448 }
1449
1450 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(depth));
Christoph Hellwig63223072018-12-02 17:46:18 +01001451 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001452 }
1453
Christoph Hellwig63223072018-12-02 17:46:18 +01001454 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1455 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001456 if (!nvmeq->sq_cmds)
1457 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001458 return 0;
1459}
1460
Keith Buscha6ff7262018-04-12 09:16:09 -06001461static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001462{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001463 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001464
Keith Busch62314e42018-01-23 09:16:19 -07001465 if (dev->ctrl.queue_count > qid)
1466 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001467
Luis Chamberlain750afb02019-01-04 09:23:09 +01001468 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth),
1469 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001470 if (!nvmeq->cqes)
1471 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001472
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001473 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001474 goto free_cqdma;
1475
Matthew Wilcox091b6092011-02-10 09:56:01 -05001476 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001477 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001478 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001479 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001480 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001481 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001482 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001483 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001484 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001485
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001486 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
1488 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001489 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001490 nvmeq->cq_dma_addr);
1491 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001492 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001493}
1494
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001495static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001496{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001497 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1498 int nr = nvmeq->dev->ctrl.instance;
1499
1500 if (use_threaded_interrupts) {
1501 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1502 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1503 } else {
1504 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1505 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1506 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001507}
1508
Keith Busch22404272013-07-15 15:02:20 -06001509static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001510{
Keith Busch22404272013-07-15 15:02:20 -06001511 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001512
Keith Busch22404272013-07-15 15:02:20 -06001513 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001514 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001515 nvmeq->cq_head = 0;
1516 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001517 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001518 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001519 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001520 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001521 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001522}
1523
Jens Axboe4b04cc62018-11-05 12:44:33 -07001524static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001525{
1526 struct nvme_dev *dev = nvmeq->dev;
1527 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001528 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001529
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001530 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1531
Keith Busch22b55602018-04-12 09:16:10 -06001532 /*
1533 * A queue's vector matches the queue identifier unless the controller
1534 * has only one vector available.
1535 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001536 if (!polled)
1537 vector = dev->num_vecs == 1 ? 0 : qid;
1538 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001539 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001540
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001541 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001542 if (result)
1543 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001544
1545 result = adapter_alloc_sq(dev, qid, nvmeq);
1546 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001547 return result;
1548 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549 goto release_cq;
1550
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001551 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001552 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001553
Keith Busch7c349dd2019-03-08 10:43:06 -07001554 if (!polled) {
1555 nvmeq->cq_vector = vector;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001556 result = queue_request_irq(nvmeq);
1557 if (result < 0)
1558 goto release_sq;
1559 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001560
Christoph Hellwig4e224102018-12-02 17:46:17 +01001561 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001562 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001563
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001564release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001565 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001566 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001567release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001568 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001569 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001570}
1571
Eric Biggersf363b082017-03-30 13:39:16 -07001572static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001573 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001574 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001575 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001576 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001577 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001578 .timeout = nvme_timeout,
1579};
1580
Eric Biggersf363b082017-03-30 13:39:16 -07001581static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001582 .queue_rq = nvme_queue_rq,
1583 .complete = nvme_pci_complete_rq,
1584 .commit_rqs = nvme_commit_rqs,
1585 .init_hctx = nvme_init_hctx,
1586 .init_request = nvme_init_request,
1587 .map_queues = nvme_pci_map_queues,
1588 .timeout = nvme_timeout,
1589 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001590};
1591
Keith Buschea191d22015-01-07 18:55:49 -07001592static void nvme_dev_remove_admin(struct nvme_dev *dev)
1593{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001594 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001595 /*
1596 * If the controller was reset during removal, it's possible
1597 * user requests may be waiting on a stopped queue. Start the
1598 * queue to flush these to completion.
1599 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001600 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001601 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001602 blk_mq_free_tag_set(&dev->admin_tagset);
1603 }
1604}
1605
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001606static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1607{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001608 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001609 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1610 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001611
Keith Busch38dabe22017-11-07 15:13:10 -07001612 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001613 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001614 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001615 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001616 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001617 dev->admin_tagset.driver_data = dev;
1618
1619 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1620 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001621 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001622
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001623 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1624 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001625 blk_mq_free_tag_set(&dev->admin_tagset);
1626 return -ENOMEM;
1627 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001628 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001629 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001630 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001631 return -ENODEV;
1632 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001633 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001634 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001635
1636 return 0;
1637}
1638
Xu Yu97f6ef62017-05-24 16:39:55 +08001639static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1640{
1641 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1642}
1643
1644static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1645{
1646 struct pci_dev *pdev = to_pci_dev(dev->dev);
1647
1648 if (size <= dev->bar_mapped_size)
1649 return 0;
1650 if (size > pci_resource_len(pdev, 0))
1651 return -ENOMEM;
1652 if (dev->bar)
1653 iounmap(dev->bar);
1654 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1655 if (!dev->bar) {
1656 dev->bar_mapped_size = 0;
1657 return -ENOMEM;
1658 }
1659 dev->bar_mapped_size = size;
1660 dev->dbs = dev->bar + NVME_REG_DBS;
1661
1662 return 0;
1663}
1664
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001665static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001666{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001667 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001668 u32 aqa;
1669 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001670
Xu Yu97f6ef62017-05-24 16:39:55 +08001671 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1672 if (result < 0)
1673 return result;
1674
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001675 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001676 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001677
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001678 if (dev->subsystem &&
1679 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1680 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001681
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001682 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001683 if (result < 0)
1684 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001685
Keith Buscha6ff7262018-04-12 09:16:09 -06001686 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001687 if (result)
1688 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001689
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001690 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001691 aqa = nvmeq->q_depth - 1;
1692 aqa |= aqa << 16;
1693
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001694 writel(aqa, dev->bar + NVME_REG_AQA);
1695 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1696 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001697
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001698 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001699 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001700 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001701
Keith Busch2b25d982014-12-22 12:59:04 -07001702 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001703 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001704 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001705 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001706 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001707 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001708 }
Keith Busch025c5572013-05-01 13:07:51 -06001709
Christoph Hellwig4e224102018-12-02 17:46:17 +01001710 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001711 return result;
1712}
1713
Christoph Hellwig749941f2015-11-26 11:46:39 +01001714static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001715{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001716 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001717 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001718
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001719 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001720 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001721 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001722 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001723 }
1724 }
Keith Busch42f61422014-03-24 10:46:25 -06001725
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001726 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001727 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1728 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1729 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001730 } else {
1731 rw_queues = max;
1732 }
1733
Keith Busch949928c2015-12-17 17:08:15 -07001734 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001735 bool polled = i > rw_queues;
1736
1737 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001738 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001739 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001740 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001741
1742 /*
1743 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001744 * than the desired amount of queues, and even a controller without
1745 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001746 * be useful to upgrade a buggy firmware for example.
1747 */
1748 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001749}
1750
Stephen Bates202021c2016-10-05 20:01:12 -06001751static ssize_t nvme_cmb_show(struct device *dev,
1752 struct device_attribute *attr,
1753 char *buf)
1754{
1755 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1756
Stephen Batesc9658092016-12-16 11:54:50 -07001757 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001758 ndev->cmbloc, ndev->cmbsz);
1759}
1760static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1761
Christoph Hellwig88de4592017-12-20 14:50:00 +01001762static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001763{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001764 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1765
1766 return 1ULL << (12 + 4 * szu);
1767}
1768
1769static u32 nvme_cmb_size(struct nvme_dev *dev)
1770{
1771 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1772}
1773
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001774static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001775{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001776 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001777 resource_size_t bar_size;
1778 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001779 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001780
Keith Busch9fe5c592018-10-31 13:15:29 -06001781 if (dev->cmb_size)
1782 return;
1783
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001784 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001785 if (!dev->cmbsz)
1786 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001787 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001788
Christoph Hellwig88de4592017-12-20 14:50:00 +01001789 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1790 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001791 bar = NVME_CMB_BIR(dev->cmbloc);
1792 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001793
1794 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001795 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001796
1797 /*
1798 * Controllers may support a CMB size larger than their BAR,
1799 * for example, due to being behind a bridge. Reduce the CMB to
1800 * the reported size of the BAR
1801 */
1802 if (size > bar_size - offset)
1803 size = bar_size - offset;
1804
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001805 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1806 dev_warn(dev->ctrl.device,
1807 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001808 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001809 }
1810
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001811 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001812 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1813
1814 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1815 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1816 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001817
1818 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1819 &dev_attr_cmb.attr, NULL))
1820 dev_warn(dev->ctrl.device,
1821 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001822}
1823
1824static inline void nvme_release_cmb(struct nvme_dev *dev)
1825{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001826 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001827 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1828 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001829 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001830 }
1831}
1832
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001833static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001834{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001835 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001836 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001837 int ret;
1838
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001839 memset(&c, 0, sizeof(c));
1840 c.features.opcode = nvme_admin_set_features;
1841 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1842 c.features.dword11 = cpu_to_le32(bits);
1843 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1844 ilog2(dev->ctrl.page_size));
1845 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1846 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1847 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1848
1849 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1850 if (ret) {
1851 dev_warn(dev->ctrl.device,
1852 "failed to set host mem (err %d, flags %#x).\n",
1853 ret, bits);
1854 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001855 return ret;
1856}
1857
1858static void nvme_free_host_mem(struct nvme_dev *dev)
1859{
1860 int i;
1861
1862 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1863 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1864 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1865
Liviu Dudaucc667f62018-12-29 17:23:43 +00001866 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1867 le64_to_cpu(desc->addr),
1868 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001869 }
1870
1871 kfree(dev->host_mem_desc_bufs);
1872 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001873 dma_free_coherent(dev->dev,
1874 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1875 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001876 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001877 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001878}
1879
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001880static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1881 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001882{
1883 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001884 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001885 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001886 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001887 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001888 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001889
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890 tmp = (preferred + chunk_size - 1);
1891 do_div(tmp, chunk_size);
1892 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001893
1894 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1895 max_entries = dev->ctrl.hmmaxd;
1896
Luis Chamberlain750afb02019-01-04 09:23:09 +01001897 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1898 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001899 if (!descs)
1900 goto out;
1901
1902 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1903 if (!bufs)
1904 goto out_free_descs;
1905
Minwoo Im244a8fe2017-11-17 01:34:24 +09001906 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001907 dma_addr_t dma_addr;
1908
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001909 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001910 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1911 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1912 if (!bufs[i])
1913 break;
1914
1915 descs[i].addr = cpu_to_le64(dma_addr);
1916 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1917 i++;
1918 }
1919
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001920 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001921 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001923 dev->nr_host_mem_descs = i;
1924 dev->host_mem_size = size;
1925 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001926 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 dev->host_mem_desc_bufs = bufs;
1928 return 0;
1929
1930out_free_bufs:
1931 while (--i >= 0) {
1932 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1933
Liviu Dudaucc667f62018-12-29 17:23:43 +00001934 dma_free_attrs(dev->dev, size, bufs[i],
1935 le64_to_cpu(descs[i].addr),
1936 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001937 }
1938
1939 kfree(bufs);
1940out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001941 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1942 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001943out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001944 dev->host_mem_descs = NULL;
1945 return -ENOMEM;
1946}
1947
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001948static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1949{
1950 u32 chunk_size;
1951
1952 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001953 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001954 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001955 chunk_size /= 2) {
1956 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1957 if (!min || dev->host_mem_size >= min)
1958 return 0;
1959 nvme_free_host_mem(dev);
1960 }
1961 }
1962
1963 return -ENOMEM;
1964}
1965
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001966static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001967{
1968 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1969 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1970 u64 min = (u64)dev->ctrl.hmmin * 4096;
1971 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001972 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001973
1974 preferred = min(preferred, max);
1975 if (min > max) {
1976 dev_warn(dev->ctrl.device,
1977 "min host memory (%lld MiB) above limit (%d MiB).\n",
1978 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1979 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001980 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001981 }
1982
1983 /*
1984 * If we already have a buffer allocated check if we can reuse it.
1985 */
1986 if (dev->host_mem_descs) {
1987 if (dev->host_mem_size >= min)
1988 enable_bits |= NVME_HOST_MEM_RETURN;
1989 else
1990 nvme_free_host_mem(dev);
1991 }
1992
1993 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001994 if (nvme_alloc_host_mem(dev, min, preferred)) {
1995 dev_warn(dev->ctrl.device,
1996 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001997 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001998 }
1999
2000 dev_info(dev->ctrl.device,
2001 "allocated %lld MiB host memory buffer.\n",
2002 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002003 }
2004
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002005 ret = nvme_set_host_mem(dev, enable_bits);
2006 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002007 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002008 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002009}
2010
Ming Lei612b7282019-02-16 18:13:10 +01002011/*
2012 * nirqs is the number of interrupts available for write and read
2013 * queues. The core already reserved an interrupt for the admin queue.
2014 */
2015static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002016{
Ming Lei612b7282019-02-16 18:13:10 +01002017 struct nvme_dev *dev = affd->priv;
2018 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002019
Jens Axboe3b6592f2018-10-31 08:36:31 -06002020 /*
Ming Lei612b7282019-02-16 18:13:10 +01002021 * If there is no interupt available for queues, ensure that
2022 * the default queue is set to 1. The affinity set size is
2023 * also set to one, but the irq core ignores it for this case.
2024 *
2025 * If only one interrupt is available or 'write_queue' == 0, combine
2026 * write and read queues.
2027 *
2028 * If 'write_queues' > 0, ensure it leaves room for at least one read
2029 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002030 */
Ming Lei612b7282019-02-16 18:13:10 +01002031 if (!nrirqs) {
2032 nrirqs = 1;
2033 nr_read_queues = 0;
2034 } else if (nrirqs == 1 || !write_queues) {
2035 nr_read_queues = 0;
2036 } else if (write_queues >= nrirqs) {
2037 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002038 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002039 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002040 }
Ming Lei612b7282019-02-16 18:13:10 +01002041
2042 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2043 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2044 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2045 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2046 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002047}
2048
Jens Axboe6451fe72018-12-09 11:21:45 -07002049static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002050{
2051 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002052 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002053 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002054 .calc_sets = nvme_calc_irq_sets,
2055 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002056 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002057 unsigned int irq_queues, this_p_queues;
Minwoo Imdad77d62019-06-09 03:02:19 +09002058 unsigned int nr_cpus = num_possible_cpus();
Jens Axboe6451fe72018-12-09 11:21:45 -07002059
2060 /*
2061 * Poll queues don't need interrupts, but we need at least one IO
2062 * queue left over for non-polled IO.
2063 */
2064 this_p_queues = poll_queues;
2065 if (this_p_queues >= nr_io_queues) {
2066 this_p_queues = nr_io_queues - 1;
2067 irq_queues = 1;
2068 } else {
Minwoo Imdad77d62019-06-09 03:02:19 +09002069 if (nr_cpus < nr_io_queues - this_p_queues)
2070 irq_queues = nr_cpus + 1;
2071 else
2072 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002073 }
2074 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002075
Ming Lei612b7282019-02-16 18:13:10 +01002076 /* Initialize for the single interrupt case */
2077 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2078 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002079
Ming Lei612b7282019-02-16 18:13:10 +01002080 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2081 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002082}
2083
Keith Busch8fae2682019-01-04 15:04:33 -07002084static void nvme_disable_io_queues(struct nvme_dev *dev)
2085{
2086 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2087 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2088}
2089
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002090static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002091{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002092 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002093 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002094 int result, nr_io_queues;
2095 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002096
Jens Axboe3b6592f2018-10-31 08:36:31 -06002097 nr_io_queues = max_io_queues();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002098 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2099 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002100 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002101
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002102 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002103 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002104
2105 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002106
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002107 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002108 result = nvme_cmb_qdepth(dev, nr_io_queues,
2109 sizeof(struct nvme_command));
2110 if (result > 0)
2111 dev->q_depth = result;
2112 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002113 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002114 }
2115
Xu Yu97f6ef62017-05-24 16:39:55 +08002116 do {
2117 size = db_bar_size(dev, nr_io_queues);
2118 result = nvme_remap_bar(dev, size);
2119 if (!result)
2120 break;
2121 if (!--nr_io_queues)
2122 return -ENOMEM;
2123 } while (1);
2124 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002125
Keith Busch8fae2682019-01-04 15:04:33 -07002126 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002127 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002128 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002129
Jens Axboee32efbf2014-11-14 09:49:26 -07002130 /*
2131 * If we enable msix early due to not intx, disable it again before
2132 * setting up the full range we need.
2133 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002134 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002135
2136 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002137 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002138 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002139
Keith Busch22b55602018-04-12 09:16:10 -06002140 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002141 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002142 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002143
Matthew Wilcox063a8092013-06-20 10:53:48 -04002144 /*
2145 * Should investigate if there's a performance win from allocating
2146 * more queues than interrupt vectors; it might allow the submission
2147 * path to scale better, even if the receive path is limited by the
2148 * number of interrupts.
2149 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002150 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002151 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002152 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002153 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002154
2155 result = nvme_create_io_queues(dev);
2156 if (result || dev->online_queues < 2)
2157 return result;
2158
2159 if (dev->online_queues - 1 < dev->max_qid) {
2160 nr_io_queues = dev->online_queues - 1;
2161 nvme_disable_io_queues(dev);
2162 nvme_suspend_io_queues(dev);
2163 goto retry;
2164 }
2165 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2166 dev->io_queues[HCTX_TYPE_DEFAULT],
2167 dev->io_queues[HCTX_TYPE_READ],
2168 dev->io_queues[HCTX_TYPE_POLL]);
2169 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002170}
2171
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002172static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002173{
2174 struct nvme_queue *nvmeq = req->end_io_data;
2175
2176 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002177 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002178}
2179
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002180static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002181{
2182 struct nvme_queue *nvmeq = req->end_io_data;
2183
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002184 if (error)
2185 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002186
2187 nvme_del_queue_end(req, error);
2188}
2189
2190static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2191{
2192 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2193 struct request *req;
2194 struct nvme_command cmd;
2195
2196 memset(&cmd, 0, sizeof(cmd));
2197 cmd.delete_queue.opcode = opcode;
2198 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2199
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002200 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002201 if (IS_ERR(req))
2202 return PTR_ERR(req);
2203
2204 req->timeout = ADMIN_TIMEOUT;
2205 req->end_io_data = nvmeq;
2206
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002207 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002208 blk_execute_rq_nowait(q, NULL, req, false,
2209 opcode == nvme_admin_delete_cq ?
2210 nvme_del_cq_end : nvme_del_queue_end);
2211 return 0;
2212}
2213
Keith Busch8fae2682019-01-04 15:04:33 -07002214static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002215{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002216 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002217 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002218
Keith Buschdb3cbff2016-01-12 14:41:17 -07002219 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002220 timeout = ADMIN_TIMEOUT;
2221 while (nr_queues > 0) {
2222 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2223 break;
2224 nr_queues--;
2225 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002227 while (sent) {
2228 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2229
2230 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002231 timeout);
2232 if (timeout == 0)
2233 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002234
2235 /* handle any remaining CQEs */
2236 if (opcode == nvme_admin_delete_cq &&
2237 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2238 nvme_poll_irqdisable(nvmeq, -1);
2239
2240 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002241 if (nr_queues)
2242 goto retry;
2243 }
2244 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002245}
2246
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002247/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002248 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002249 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002250static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002251{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002252 int ret;
2253
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002254 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002255 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002256 dev->tagset.nr_hw_queues = dev->online_queues - 1;
Alan Mikhak0298d542019-07-08 10:24:12 -07002257 dev->tagset.nr_maps = 1; /* default */
2258 if (dev->io_queues[HCTX_TYPE_READ])
2259 dev->tagset.nr_maps++;
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002260 if (dev->io_queues[HCTX_TYPE_POLL])
2261 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002262 dev->tagset.timeout = NVME_IO_TIMEOUT;
2263 dev->tagset.numa_node = dev_to_node(dev->dev);
2264 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002265 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002266 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002267 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2268 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002269
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002270 ret = blk_mq_alloc_tag_set(&dev->tagset);
2271 if (ret) {
2272 dev_warn(dev->ctrl.device,
2273 "IO queues tagset allocation failed %d\n", ret);
2274 return ret;
2275 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002276 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002277 } else {
2278 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2279
2280 /* Free previously allocated queues that are no longer usable */
2281 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002282 }
Keith Busch949928c2015-12-17 17:08:15 -07002283
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002284 nvme_dbbuf_set(dev);
Keith Busche1e5e562015-02-19 13:39:03 -07002285 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002286}
2287
Keith Buschb00a7262016-02-24 09:15:52 -07002288static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002289{
Keith Buschb00a7262016-02-24 09:15:52 -07002290 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002291 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002292
2293 if (pci_enable_device_mem(pdev))
2294 return result;
2295
Keith Busch0877cb02013-07-15 15:02:19 -06002296 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002297
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002298 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002299 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002300
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002301 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002302 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002303 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002304 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002305
2306 /*
Keith Buscha5229052016-04-08 16:09:10 -06002307 * Some devices and/or platforms don't advertise or work with INTx
2308 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2309 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002310 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002311 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2312 if (result < 0)
2313 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002314
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002315 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002316
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002317 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002318 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002319 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002320 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002321
2322 /*
2323 * Temporary fix for the Apple controller found in the MacBook8,1 and
2324 * some MacBook7,1 to avoid controller resets and data loss.
2325 */
2326 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2327 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002328 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2329 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002330 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002331 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2332 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002333 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002334 dev->q_depth = 64;
2335 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2336 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002337 }
2338
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002339 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002340
Keith Buscha0a34082015-12-07 15:30:31 -07002341 pci_enable_pcie_error_reporting(pdev);
2342 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002343 return 0;
2344
2345 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002346 pci_disable_device(pdev);
2347 return result;
2348}
2349
2350static void nvme_dev_unmap(struct nvme_dev *dev)
2351{
Keith Buschb00a7262016-02-24 09:15:52 -07002352 if (dev->bar)
2353 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002354 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002355}
2356
2357static void nvme_pci_disable(struct nvme_dev *dev)
2358{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002359 struct pci_dev *pdev = to_pci_dev(dev->dev);
2360
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002361 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002362
Keith Buscha0a34082015-12-07 15:30:31 -07002363 if (pci_is_enabled(pdev)) {
2364 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002365 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002366 }
Keith Busch4d115422013-12-10 13:10:40 -07002367}
2368
Keith Buscha5cdb682016-01-12 14:41:18 -07002369static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002370{
Keith Busche43269e2019-05-14 14:07:38 -06002371 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002372 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002373
Keith Busch77bf25e2015-11-26 12:21:29 +01002374 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002375 if (pci_is_enabled(pdev)) {
2376 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2377
Keith Buschebef7362017-06-27 17:44:05 -06002378 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002379 dev->ctrl.state == NVME_CTRL_RESETTING) {
2380 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002381 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002382 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002383 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2384 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002385 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002386
Keith Busch302ad8c2017-03-01 14:22:12 -05002387 /*
2388 * Give the controller a chance to complete all entered requests if
2389 * doing a safe shutdown.
2390 */
Keith Busche43269e2019-05-14 14:07:38 -06002391 if (!dead && shutdown && freeze)
2392 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002393
Jianchao Wang9a915a52018-02-12 20:57:24 +08002394 nvme_stop_queues(&dev->ctrl);
2395
Keith Busch64ee0ac2018-04-12 09:16:08 -06002396 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002397 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002398 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002399 }
Keith Busch8fae2682019-01-04 15:04:33 -07002400 nvme_suspend_io_queues(dev);
2401 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002402 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002403
Ming Line1958e62016-05-18 14:05:01 -07002404 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2405 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002406
2407 /*
2408 * The driver will not be starting up queues again if shutting down so
2409 * must flush all entered requests to their failed completion to avoid
2410 * deadlocking blk-mq hot-cpu notifier.
2411 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002412 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002413 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002414 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2415 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2416 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002417 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002418}
2419
Matthew Wilcox091b6092011-02-10 09:56:01 -05002420static int nvme_setup_prp_pools(struct nvme_dev *dev)
2421{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002422 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002423 PAGE_SIZE, PAGE_SIZE, 0);
2424 if (!dev->prp_page_pool)
2425 return -ENOMEM;
2426
Matthew Wilcox99802a72011-02-10 10:30:34 -05002427 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002428 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002429 256, 256, 0);
2430 if (!dev->prp_small_pool) {
2431 dma_pool_destroy(dev->prp_page_pool);
2432 return -ENOMEM;
2433 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002434 return 0;
2435}
2436
2437static void nvme_release_prp_pools(struct nvme_dev *dev)
2438{
2439 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002440 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002441}
2442
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002443static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002444{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002445 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002446
Helen Koikef9f38e32017-04-10 12:51:07 -03002447 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002448 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002449 if (dev->tagset.tags)
2450 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002451 if (dev->ctrl.admin_q)
2452 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002453 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002454 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002455 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002456 kfree(dev);
2457}
2458
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002459static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002460{
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002461 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002462 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002463 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002464 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002465 nvme_put_ctrl(&dev->ctrl);
2466}
2467
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002468static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002469{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002470 struct nvme_dev *dev =
2471 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002472 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002473 int result;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002474 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002475
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002476 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2477 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002478 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002479 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002480
2481 /*
2482 * If we're called to reset a live controller first shut it down before
2483 * moving on.
2484 */
Keith Buschb00a7262016-02-24 09:15:52 -07002485 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002486 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002487 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002488
Keith Busch5c959d72019-01-23 18:46:11 -07002489 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002490 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002491 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002492 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002493
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002494 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002495 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002496 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002497
Keith Busch0fb59cb2015-01-07 18:55:50 -07002498 result = nvme_alloc_admin_tags(dev);
2499 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002500 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002501
Jens Axboe943e9422018-06-21 09:49:37 -06002502 /*
2503 * Limit the max command size to prevent iod->sg allocations going
2504 * over a single page.
2505 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002506 dev->ctrl.max_hw_sectors = min_t(u32,
2507 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002508 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002509
2510 /*
2511 * Don't limit the IOMMU merged segment size.
2512 */
2513 dma_set_max_seg_size(dev->dev, 0xffffffff);
2514
Keith Busch5c959d72019-01-23 18:46:11 -07002515 mutex_unlock(&dev->shutdown_lock);
2516
2517 /*
2518 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2519 * initializing procedure here.
2520 */
2521 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2522 dev_warn(dev->ctrl.device,
2523 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002524 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002525 goto out;
2526 }
Jens Axboe943e9422018-06-21 09:49:37 -06002527
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002528 result = nvme_init_identify(&dev->ctrl);
2529 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002530 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002531
Scott Bauere286bcf2017-02-22 10:15:07 -07002532 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2533 if (!dev->ctrl.opal_dev)
2534 dev->ctrl.opal_dev =
2535 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2536 else if (was_suspend)
2537 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2538 } else {
2539 free_opal_dev(dev->ctrl.opal_dev);
2540 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002541 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002542
Helen Koikef9f38e32017-04-10 12:51:07 -03002543 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2544 result = nvme_dbbuf_dma_alloc(dev);
2545 if (result)
2546 dev_warn(dev->dev,
2547 "unable to allocate dma for dbbuf\n");
2548 }
2549
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002550 if (dev->ctrl.hmpre) {
2551 result = nvme_setup_host_mem(dev);
2552 if (result < 0)
2553 goto out;
2554 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002555
Keith Buschf0b50732013-07-15 15:02:21 -06002556 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002557 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002558 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002559
Keith Busch21f033f2016-04-12 11:13:11 -06002560 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002561 * Keep the controller around but remove all namespaces if we don't have
2562 * any working I/O queue.
2563 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002564 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002565 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002566 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002567 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002568 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002569 } else {
Keith Busch25646262016-01-04 09:10:57 -07002570 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002571 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002572 /* hit this only when allocate tagset fails */
2573 if (nvme_dev_add(dev))
2574 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002575 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002576 }
2577
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002578 /*
2579 * If only admin queue live, keep it to do further investigation or
2580 * recovery.
2581 */
2582 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2583 dev_warn(dev->ctrl.device,
2584 "failed to mark controller state %d\n", new_state);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002585 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002586 goto out;
2587 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002588
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002589 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002590 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002591
Keith Busch4726bcf2019-02-11 09:23:50 -07002592 out_unlock:
2593 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002594 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002595 if (result)
2596 dev_warn(dev->ctrl.device,
2597 "Removing after probe failure status: %d\n", result);
2598 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002599}
2600
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002601static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002602{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002603 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002604 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002605
2606 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002607 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002608 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002609}
2610
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002611static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002612{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002613 *val = readl(to_nvme_dev(ctrl)->bar + off);
2614 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002615}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002616
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002617static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2618{
2619 writel(val, to_nvme_dev(ctrl)->bar + off);
2620 return 0;
2621}
2622
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002623static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2624{
2625 *val = readq(to_nvme_dev(ctrl)->bar + off);
2626 return 0;
2627}
2628
Keith Busch97c12222018-03-08 14:50:32 -07002629static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2630{
2631 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2632
2633 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2634}
2635
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002636static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002637 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002638 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002639 .flags = NVME_F_METADATA_SUPPORTED |
2640 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002641 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002642 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002643 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002644 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002645 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002646 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002647};
Keith Busch4cc06522015-06-05 10:30:08 -06002648
Keith Buschb00a7262016-02-24 09:15:52 -07002649static int nvme_dev_map(struct nvme_dev *dev)
2650{
Keith Buschb00a7262016-02-24 09:15:52 -07002651 struct pci_dev *pdev = to_pci_dev(dev->dev);
2652
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002653 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002654 return -ENODEV;
2655
Xu Yu97f6ef62017-05-24 16:39:55 +08002656 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002657 goto release;
2658
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002659 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002660 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002661 pci_release_mem_regions(pdev);
2662 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002663}
2664
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002665static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002666{
2667 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2668 /*
2669 * Several Samsung devices seem to drop off the PCIe bus
2670 * randomly when APST is on and uses the deepest sleep state.
2671 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2672 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2673 * 950 PRO 256GB", but it seems to be restricted to two Dell
2674 * laptops.
2675 */
2676 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2677 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2678 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2679 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002680 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2681 /*
2682 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002683 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2684 * within few minutes after bootup on a Coffee Lake board -
2685 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002686 */
2687 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002688 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2689 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002690 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002691 }
2692
2693 return 0;
2694}
2695
Keith Busch181197752018-04-27 13:42:52 -06002696static void nvme_async_probe(void *data, async_cookie_t cookie)
2697{
2698 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002699
Keith Busch181197752018-04-27 13:42:52 -06002700 nvme_reset_ctrl_sync(&dev->ctrl);
2701 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002702 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002703}
2704
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002705static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002706{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002707 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002708 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002709 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002710 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002711
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002712 node = dev_to_node(&pdev->dev);
2713 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002714 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002715
2716 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002717 if (!dev)
2718 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002719
Jens Axboe3b6592f2018-10-31 08:36:31 -06002720 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2721 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002722 if (!dev->queues)
2723 goto free;
2724
Christoph Hellwige75ec752015-05-22 11:12:39 +02002725 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002726 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002727
Keith Buschb00a7262016-02-24 09:15:52 -07002728 result = nvme_dev_map(dev);
2729 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002730 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002731
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002732 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002733 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002734 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002735
2736 result = nvme_setup_prp_pools(dev);
2737 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002738 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002739
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002740 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002741
Jens Axboe943e9422018-06-21 09:49:37 -06002742 /*
2743 * Double check that our mempool alloc size will cover the biggest
2744 * command we support.
2745 */
2746 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2747 NVME_MAX_SEGS, true);
2748 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2749
2750 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2751 mempool_kfree,
2752 (void *) alloc_size,
2753 GFP_KERNEL, node);
2754 if (!dev->iod_mempool) {
2755 result = -ENOMEM;
2756 goto release_pools;
2757 }
2758
Keith Buschb6e44b42018-07-11 16:44:44 -06002759 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2760 quirks);
2761 if (result)
2762 goto release_mempool;
2763
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002764 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2765
Keith Busch80f513b2018-05-07 08:30:24 -06002766 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002767 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002768
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002769 return 0;
2770
Keith Buschb6e44b42018-07-11 16:44:44 -06002771 release_mempool:
2772 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002773 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002774 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002775 unmap:
2776 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002777 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002778 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002779 free:
2780 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002781 kfree(dev);
2782 return result;
2783}
2784
Christoph Hellwig775755e2017-06-01 13:10:38 +02002785static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002786{
Keith Buscha6739472014-06-23 16:03:21 -06002787 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002788 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002789}
Keith Buschf0d54a52014-05-02 10:40:43 -06002790
Christoph Hellwig775755e2017-06-01 13:10:38 +02002791static void nvme_reset_done(struct pci_dev *pdev)
2792{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002793 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002794 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002795}
2796
Keith Busch09ece142014-01-27 11:29:40 -05002797static void nvme_shutdown(struct pci_dev *pdev)
2798{
2799 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002800 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002801}
2802
Keith Buschf58944e2016-02-24 09:15:55 -07002803/*
2804 * The driver's remove may be called on a device in a partially initialized
2805 * state. This function must not have any dependencies on the device state in
2806 * order to proceed.
2807 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002808static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002809{
2810 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002811
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002812 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002813 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002814
Keith Busch6db28ed2017-02-10 18:15:49 -05002815 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002816 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002817 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002818 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002819 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002820
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002821 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002822 nvme_stop_ctrl(&dev->ctrl);
2823 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002824 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002825 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002826 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002827 nvme_dev_remove_admin(dev);
2828 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002829 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002830 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002831 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002832 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002833}
2834
Jingoo Han671a6012014-02-13 11:19:14 +09002835#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002836static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2837{
2838 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2839}
2840
2841static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2842{
2843 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2844}
2845
2846static int nvme_resume(struct device *dev)
2847{
2848 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2849 struct nvme_ctrl *ctrl = &ndev->ctrl;
2850
2851 if (pm_resume_via_firmware() || !ctrl->npss ||
2852 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
2853 nvme_reset_ctrl(ctrl);
2854 return 0;
2855}
2856
Keith Buschcd638942013-07-15 15:02:23 -06002857static int nvme_suspend(struct device *dev)
2858{
2859 struct pci_dev *pdev = to_pci_dev(dev);
2860 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002861 struct nvme_ctrl *ctrl = &ndev->ctrl;
2862 int ret = -EBUSY;
2863
2864 /*
2865 * The platform does not remove power for a kernel managed suspend so
2866 * use host managed nvme power settings for lowest idle power if
2867 * possible. This should have quicker resume latency than a full device
2868 * shutdown. But if the firmware is involved after the suspend or the
2869 * device does not support any non-default power states, shut down the
2870 * device fully.
2871 */
2872 if (pm_suspend_via_firmware() || !ctrl->npss) {
2873 nvme_dev_disable(ndev, true);
2874 return 0;
2875 }
2876
2877 nvme_start_freeze(ctrl);
2878 nvme_wait_freeze(ctrl);
2879 nvme_sync_queues(ctrl);
2880
2881 if (ctrl->state != NVME_CTRL_LIVE &&
2882 ctrl->state != NVME_CTRL_ADMIN_ONLY)
2883 goto unfreeze;
2884
2885 ndev->last_ps = 0;
2886 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2887 if (ret < 0)
2888 goto unfreeze;
2889
2890 ret = nvme_set_power_state(ctrl, ctrl->npss);
2891 if (ret < 0)
2892 goto unfreeze;
2893
2894 if (ret) {
2895 /*
2896 * Clearing npss forces a controller reset on resume. The
2897 * correct value will be resdicovered then.
2898 */
2899 nvme_dev_disable(ndev, true);
2900 ctrl->npss = 0;
2901 ret = 0;
2902 goto unfreeze;
2903 }
2904 /*
2905 * A saved state prevents pci pm from generically controlling the
2906 * device's power. If we're using protocol specific settings, we don't
2907 * want pci interfering.
2908 */
2909 pci_save_state(pdev);
2910unfreeze:
2911 nvme_unfreeze(ctrl);
2912 return ret;
2913}
2914
2915static int nvme_simple_suspend(struct device *dev)
2916{
2917 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschcd638942013-07-15 15:02:23 -06002918
Keith Buscha5cdb682016-01-12 14:41:18 -07002919 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002920 return 0;
2921}
2922
Keith Buschd916b1b2019-05-23 09:27:35 -06002923static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002924{
2925 struct pci_dev *pdev = to_pci_dev(dev);
2926 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002927
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002928 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002929 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002930}
2931
YueHaibing21774222019-06-26 10:09:02 +08002932static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06002933 .suspend = nvme_suspend,
2934 .resume = nvme_resume,
2935 .freeze = nvme_simple_suspend,
2936 .thaw = nvme_simple_resume,
2937 .poweroff = nvme_simple_suspend,
2938 .restore = nvme_simple_resume,
2939};
2940#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002941
Keith Buscha0a34082015-12-07 15:30:31 -07002942static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2943 pci_channel_state_t state)
2944{
2945 struct nvme_dev *dev = pci_get_drvdata(pdev);
2946
2947 /*
2948 * A frozen channel requires a reset. When detected, this method will
2949 * shutdown the controller to quiesce. The controller will be restarted
2950 * after the slot reset through driver's slot_reset callback.
2951 */
Keith Buscha0a34082015-12-07 15:30:31 -07002952 switch (state) {
2953 case pci_channel_io_normal:
2954 return PCI_ERS_RESULT_CAN_RECOVER;
2955 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002956 dev_warn(dev->ctrl.device,
2957 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002958 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002959 return PCI_ERS_RESULT_NEED_RESET;
2960 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002961 dev_warn(dev->ctrl.device,
2962 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002963 return PCI_ERS_RESULT_DISCONNECT;
2964 }
2965 return PCI_ERS_RESULT_NEED_RESET;
2966}
2967
2968static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2969{
2970 struct nvme_dev *dev = pci_get_drvdata(pdev);
2971
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002972 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002973 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002974 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002975 return PCI_ERS_RESULT_RECOVERED;
2976}
2977
2978static void nvme_error_resume(struct pci_dev *pdev)
2979{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002980 struct nvme_dev *dev = pci_get_drvdata(pdev);
2981
2982 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002983}
2984
Stephen Hemminger1d352032012-09-07 09:33:17 -07002985static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002986 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002987 .slot_reset = nvme_slot_reset,
2988 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002989 .reset_prepare = nvme_reset_prepare,
2990 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002991};
2992
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002993static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002994 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002995 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002996 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002997 { PCI_VDEVICE(INTEL, 0x0a53),
2998 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002999 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003000 { PCI_VDEVICE(INTEL, 0x0a54),
3001 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003002 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003003 { PCI_VDEVICE(INTEL, 0x0a55),
3004 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3005 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003006 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003007 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3008 NVME_QUIRK_MEDIUM_PRIO_SQ },
James Dingwall62993582019-01-08 10:20:51 -07003009 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3010 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003011 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003012 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3013 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003014 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3015 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003016 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3017 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003018 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3019 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003020 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3021 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003022 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3023 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3024 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3025 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003026 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3027 .driver_data = NVME_QUIRK_LIGHTNVM, },
3028 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3029 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003030 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3031 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003032 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01003033 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07003034 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003035 { 0, }
3036};
3037MODULE_DEVICE_TABLE(pci, nvme_id_table);
3038
3039static struct pci_driver nvme_driver = {
3040 .name = "nvme",
3041 .id_table = nvme_id_table,
3042 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003043 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003044 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003045#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003046 .driver = {
3047 .pm = &nvme_dev_pm_ops,
3048 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003049#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003050 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003051 .err_handler = &nvme_err_handler,
3052};
3053
3054static int __init nvme_init(void)
3055{
Christoph Hellwig81101542019-04-30 11:36:52 -04003056 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3057 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3058 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003059 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003060 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003061}
3062
3063static void __exit nvme_exit(void)
3064{
3065 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003066 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003067}
3068
3069MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3070MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003071MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003072module_init(nvme_init);
3073module_exit(nvme_exit);