blob: ea9a79bc958391f6714249b438c96d65b94f080c [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
Jani Nikula9c79ede2019-05-06 12:52:48 +030030
Thierry Reding10a85122012-11-21 15:31:35 +010031#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080032#include <linux/i2c.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030033#include <linux/kernel.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Thomas Zimmermann36b73b02021-01-18 14:14:15 +010035#include <linux/pci.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030036#include <linux/slab.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010037#include <linux/vga_switcheroo.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030038
39#include <drm/drm_displayid.h>
40#include <drm/drm_drv.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020042#include <drm/drm_encoder.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030043#include <drm/drm_print.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053044#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080045
Takashi Iwai969218f2017-01-17 17:43:29 +010046#include "drm_crtc_internal.h"
47
Adam Jackson13931572010-08-03 14:38:19 -040048#define version_greater(edid, maj, min) \
49 (((edid)->version > (maj)) || \
50 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080051
Adam Jacksond1ff6402010-03-29 21:43:26 +000052#define EDID_EST_TIMINGS 16
53#define EDID_STD_TIMINGS 8
54#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080055
56/*
57 * EDID blocks out in the wild have a variety of bugs, try to collect
58 * them here (note that userspace may work around broken monitors first,
59 * but fixes should make their way here so that the kernel "just works"
60 * on as many displays as possible).
61 */
62
63/* First detailed mode wrong, use largest 60Hz mode */
64#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
65/* Reported 135MHz pixel clock is too high, needs adjustment */
66#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
67/* Prefer the largest mode at 75 Hz */
68#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
69/* Detail timing is in cm not mm */
70#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
71/* Detailed timing descriptors have bogus size values, so just take the
72 * maximum size and use that.
73 */
74#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
Dave Airlief453ba02008-11-07 14:05:41 -080075/* use +hsync +vsync for detailed mode */
76#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040077/* Force reduced-blanking timings for detailed modes */
78#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010079/* Force 8bpc */
80#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020081/* Force 12bpc */
82#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020083/* Force 6bpc */
84#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020085/* Force 10bpc */
86#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010087/* Non desktop display (i.e. HMD) */
88#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050089
Adam Jackson13931572010-08-03 14:38:19 -040090struct detailed_mode_closure {
91 struct drm_connector *connector;
92 struct edid *edid;
93 bool preferred;
94 u32 quirks;
95 int modes;
96};
Dave Airlief453ba02008-11-07 14:05:41 -080097
Zhao Yakui5c612592009-06-22 13:17:10 +080098#define LEVEL_DMT 0
99#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +0000100#define LEVEL_GTF2 2
101#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800102
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200103static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500104 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800105 int product_id;
106 u32 quirks;
107} edid_quirk_list[] = {
108 /* Acer AL1706 */
109 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
110 /* Acer F51 */
111 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800112
Mario Kleinere10aec62016-07-06 12:05:44 +0200113 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
114 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
115
Kai-Heng Feng0711a432018-10-02 23:29:11 +0800116 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
117 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
118
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800119 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
120 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
121
Kai-Heng Feng25da7502018-08-23 05:53:32 +0000122 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
123 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
124
Lee, Shawn C922dcef2018-10-28 22:49:33 -0700125 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
126 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
127
Dave Airlief453ba02008-11-07 14:05:41 -0800128 /* Belinea 10 15 55 */
129 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
130 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
131
132 /* Envision Peripherals, Inc. EN-7100e */
133 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000134 /* Envision EN2028 */
135 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800136
137 /* Funai Electronics PM36B */
138 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
139 EDID_QUIRK_DETAILED_IN_CM },
140
Mario Kleinere345da82017-04-21 17:05:08 +0200141 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
142 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
143
Dave Airlief453ba02008-11-07 14:05:41 -0800144 /* LG Philips LCD LP154W01-A5 */
145 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
147
Dave Airlief453ba02008-11-07 14:05:41 -0800148 /* Samsung SyncMaster 205BW. Note: irony */
149 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
150 /* Samsung SyncMaster 22[5-6]BW */
151 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
152 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400153
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200154 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
155 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
156
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400157 /* ViewSonic VA2026w */
158 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400159
160 /* Medion MD 30217 PG */
161 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100162
Kai-Heng Feng11bcf5f2019-04-02 11:30:37 +0800163 /* Lenovo G50 */
164 { "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
165
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100166 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
167 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100168
169 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
170 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100171
Andres Rodriguez30d62d42019-05-02 15:31:57 -0400172 /* Valve Index Headset */
173 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
186 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
187 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
188 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
189 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
190
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200191 /* HTC Vive and Vive Pro VR Headsets */
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100192 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200193 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100194
Jan Schmidt5a3f6102020-05-08 04:06:28 +1000195 /* Oculus Rift DK1, DK2, CV1 and Rift S VR Headsets */
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100196 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
197 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
198 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Jan Schmidt5a3f6102020-05-08 04:06:28 +1000199 { "OVR", 0x0012, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100200
201 /* Windows Mixed Reality Headsets */
202 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
203 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
204 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
205 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
206 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
207 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
208 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
209 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100210
211 /* Sony PlayStation VR Headset */
212 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Ryan Pavlik29054232018-12-03 10:46:44 -0600213
214 /* Sensics VR Headsets */
215 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
216
217 /* OSVR HDK and HDK2 VR Headsets */
218 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800219};
220
Thierry Redinga6b21832012-11-23 15:01:42 +0100221/*
222 * Autogenerated from the DMT spec.
223 * This table is copied from xfree86/modes/xf86EdidModes.c.
224 */
225static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300226 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100227 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
228 736, 832, 0, 350, 382, 385, 445, 0,
229 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300230 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100231 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
232 736, 832, 0, 400, 401, 404, 445, 0,
233 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300234 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100235 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
236 828, 936, 0, 400, 401, 404, 446, 0,
237 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300238 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100239 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300240 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300242 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100243 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
244 704, 832, 0, 480, 489, 492, 520, 0,
245 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300246 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100247 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
248 720, 840, 0, 480, 481, 484, 500, 0,
249 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300250 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100251 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
252 752, 832, 0, 480, 481, 484, 509, 0,
253 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300254 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100255 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
256 896, 1024, 0, 600, 601, 603, 625, 0,
257 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300258 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100259 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
260 968, 1056, 0, 600, 601, 605, 628, 0,
261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300262 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100263 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
264 976, 1040, 0, 600, 637, 643, 666, 0,
265 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300266 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100267 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
268 896, 1056, 0, 600, 601, 604, 625, 0,
269 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300270 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100271 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
272 896, 1048, 0, 600, 601, 604, 631, 0,
273 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300274 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100275 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
276 880, 960, 0, 600, 603, 607, 636, 0,
277 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300278 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100279 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
280 976, 1088, 0, 480, 486, 494, 517, 0,
281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300282 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100284 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100285 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300286 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300287 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100288 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
289 1184, 1344, 0, 768, 771, 777, 806, 0,
290 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300291 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100292 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
293 1184, 1328, 0, 768, 771, 777, 806, 0,
294 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300295 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100296 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
297 1136, 1312, 0, 768, 769, 772, 800, 0,
298 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300299 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100300 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
301 1168, 1376, 0, 768, 769, 772, 808, 0,
302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300303 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100304 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
305 1104, 1184, 0, 768, 771, 775, 813, 0,
306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300307 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100308 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
309 1344, 1600, 0, 864, 865, 868, 900, 0,
310 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300311 /* 0x55 - 1280x720@60Hz */
312 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
313 1430, 1650, 0, 720, 725, 730, 750, 0,
314 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300315 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100316 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
317 1360, 1440, 0, 768, 771, 778, 790, 0,
318 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300319 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100320 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
321 1472, 1664, 0, 768, 771, 778, 798, 0,
322 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300323 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100324 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
325 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300326 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300327 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100328 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
329 1496, 1712, 0, 768, 771, 778, 809, 0,
330 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300331 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100332 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
333 1360, 1440, 0, 768, 771, 778, 813, 0,
334 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300335 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100336 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
337 1360, 1440, 0, 800, 803, 809, 823, 0,
338 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300339 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100340 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
341 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300342 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300343 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100344 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
345 1488, 1696, 0, 800, 803, 809, 838, 0,
346 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300347 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100348 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
349 1496, 1712, 0, 800, 803, 809, 843, 0,
350 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300351 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100352 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
353 1360, 1440, 0, 800, 803, 809, 847, 0,
354 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300355 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100356 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
357 1488, 1800, 0, 960, 961, 964, 1000, 0,
358 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300359 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100360 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
361 1504, 1728, 0, 960, 961, 964, 1011, 0,
362 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300363 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100364 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
365 1360, 1440, 0, 960, 963, 967, 1017, 0,
366 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300367 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100368 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
369 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
370 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300371 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100372 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
373 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
374 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300375 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100376 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
377 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
378 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300379 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100380 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
381 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
382 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300383 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100384 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
385 1536, 1792, 0, 768, 771, 777, 795, 0,
386 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300387 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100388 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
389 1440, 1520, 0, 768, 771, 776, 813, 0,
390 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300391 /* 0x51 - 1366x768@60Hz */
392 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
393 1579, 1792, 0, 768, 771, 774, 798, 0,
394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
395 /* 0x56 - 1366x768@60Hz */
396 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
397 1436, 1500, 0, 768, 769, 772, 800, 0,
398 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300399 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100400 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
401 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
402 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300403 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100404 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
405 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
406 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300407 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100408 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
409 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
410 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300411 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100412 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
413 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
414 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300415 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100416 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
417 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
418 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300419 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100420 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
421 1520, 1600, 0, 900, 903, 909, 926, 0,
422 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300423 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100424 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
425 1672, 1904, 0, 900, 903, 909, 934, 0,
426 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300427 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100428 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
429 1688, 1936, 0, 900, 903, 909, 942, 0,
430 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300431 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100432 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
433 1696, 1952, 0, 900, 903, 909, 948, 0,
434 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300435 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100436 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
437 1520, 1600, 0, 900, 903, 909, 953, 0,
438 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300439 /* 0x53 - 1600x900@60Hz */
440 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
441 1704, 1800, 0, 900, 901, 904, 1000, 0,
442 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300443 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100444 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
445 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
446 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300447 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100448 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
449 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
450 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300451 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100452 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
453 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
454 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300455 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100456 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
457 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
458 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300459 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100460 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
461 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
462 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300463 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100464 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
465 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300467 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100468 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
469 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
470 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300471 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100472 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
473 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
474 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300475 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100476 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
477 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
478 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300479 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100480 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
481 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
482 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300483 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100484 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
485 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300487 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100488 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
489 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300491 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100492 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
493 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
494 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300495 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100496 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
497 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
498 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300499 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100500 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
501 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
502 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300503 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100504 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300505 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100506 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300507 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100508 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
509 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
510 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300511 /* 0x52 - 1920x1080@60Hz */
512 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
513 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
514 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300515 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100516 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
517 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
518 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300519 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100520 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
521 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
522 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300523 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100524 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
525 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
526 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300527 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100528 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
529 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
530 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300531 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100532 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
533 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
534 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300535 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100536 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
537 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
538 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300539 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100540 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
541 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
542 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300543 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100544 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
545 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
546 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300547 /* 0x54 - 2048x1152@60Hz */
548 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
549 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
550 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300551 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100552 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
553 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
554 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300555 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100556 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
557 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
558 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300559 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100560 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
561 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
562 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300563 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100564 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
565 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
566 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300567 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100568 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
569 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300571 /* 0x57 - 4096x2160@60Hz RB */
572 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
573 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
574 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
575 /* 0x58 - 4096x2160@59.94Hz RB */
576 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
577 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
578 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100579};
580
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300581/*
582 * These more or less come from the DMT spec. The 720x400 modes are
583 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
584 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
585 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
586 * mode.
587 *
588 * The DMT modes have been fact-checked; the rest are mild guesses.
589 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100590static const struct drm_display_mode edid_est_modes[] = {
591 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
592 968, 1056, 0, 600, 601, 605, 628, 0,
593 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
594 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
595 896, 1024, 0, 600, 601, 603, 625, 0,
596 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
597 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
598 720, 840, 0, 480, 481, 484, 500, 0,
599 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
600 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100601 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100602 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
603 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
604 768, 864, 0, 480, 483, 486, 525, 0,
605 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100606 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100607 752, 800, 0, 480, 490, 492, 525, 0,
608 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
609 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
610 846, 900, 0, 400, 421, 423, 449, 0,
611 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
612 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
613 846, 900, 0, 400, 412, 414, 449, 0,
614 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
615 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
616 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
617 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100618 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100619 1136, 1312, 0, 768, 769, 772, 800, 0,
620 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
621 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
622 1184, 1328, 0, 768, 771, 777, 806, 0,
623 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
624 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
625 1184, 1344, 0, 768, 771, 777, 806, 0,
626 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
627 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
628 1208, 1264, 0, 768, 768, 776, 817, 0,
629 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
630 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
631 928, 1152, 0, 624, 625, 628, 667, 0,
632 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
633 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
634 896, 1056, 0, 600, 601, 604, 625, 0,
635 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
636 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
637 976, 1040, 0, 600, 637, 643, 666, 0,
638 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
639 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
640 1344, 1600, 0, 864, 865, 868, 900, 0,
641 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
642};
643
644struct minimode {
645 short w;
646 short h;
647 short r;
648 short rb;
649};
650
651static const struct minimode est3_modes[] = {
652 /* byte 6 */
653 { 640, 350, 85, 0 },
654 { 640, 400, 85, 0 },
655 { 720, 400, 85, 0 },
656 { 640, 480, 85, 0 },
657 { 848, 480, 60, 0 },
658 { 800, 600, 85, 0 },
659 { 1024, 768, 85, 0 },
660 { 1152, 864, 75, 0 },
661 /* byte 7 */
662 { 1280, 768, 60, 1 },
663 { 1280, 768, 60, 0 },
664 { 1280, 768, 75, 0 },
665 { 1280, 768, 85, 0 },
666 { 1280, 960, 60, 0 },
667 { 1280, 960, 85, 0 },
668 { 1280, 1024, 60, 0 },
669 { 1280, 1024, 85, 0 },
670 /* byte 8 */
671 { 1360, 768, 60, 0 },
672 { 1440, 900, 60, 1 },
673 { 1440, 900, 60, 0 },
674 { 1440, 900, 75, 0 },
675 { 1440, 900, 85, 0 },
676 { 1400, 1050, 60, 1 },
677 { 1400, 1050, 60, 0 },
678 { 1400, 1050, 75, 0 },
679 /* byte 9 */
680 { 1400, 1050, 85, 0 },
681 { 1680, 1050, 60, 1 },
682 { 1680, 1050, 60, 0 },
683 { 1680, 1050, 75, 0 },
684 { 1680, 1050, 85, 0 },
685 { 1600, 1200, 60, 0 },
686 { 1600, 1200, 65, 0 },
687 { 1600, 1200, 70, 0 },
688 /* byte 10 */
689 { 1600, 1200, 75, 0 },
690 { 1600, 1200, 85, 0 },
691 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300692 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100693 { 1856, 1392, 60, 0 },
694 { 1856, 1392, 75, 0 },
695 { 1920, 1200, 60, 1 },
696 { 1920, 1200, 60, 0 },
697 /* byte 11 */
698 { 1920, 1200, 75, 0 },
699 { 1920, 1200, 85, 0 },
700 { 1920, 1440, 60, 0 },
701 { 1920, 1440, 75, 0 },
702};
703
704static const struct minimode extra_modes[] = {
705 { 1024, 576, 60, 0 },
706 { 1366, 768, 60, 0 },
707 { 1600, 900, 60, 0 },
708 { 1680, 945, 60, 0 },
709 { 1920, 1080, 60, 0 },
710 { 2048, 1152, 60, 0 },
711 { 2048, 1536, 60, 0 },
712};
713
714/*
Ville Syrjälä7befe622019-12-13 19:43:45 +0200715 * From CEA/CTA-861 spec.
Jani Nikulad9278b42016-01-08 13:21:51 +0200716 *
Ville Syrjälä7befe622019-12-13 19:43:45 +0200717 * Do not access directly, instead always use cea_mode_for_vic().
Thierry Redinga6b21832012-11-23 15:01:42 +0100718 */
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +0200719static const struct drm_display_mode edid_cea_modes_1[] = {
Ville Syrjälä78691962018-05-24 22:20:35 +0300720 /* 1 - 640x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100721 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
722 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300723 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300724 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300725 /* 2 - 720x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100726 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
727 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300728 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300729 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300730 /* 3 - 720x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100731 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
732 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300733 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300734 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300735 /* 4 - 1280x720@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100736 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
737 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300738 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300739 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300740 /* 5 - 1920x1080i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100741 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
742 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
743 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300744 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300745 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300746 /* 6 - 720(1440)x480i@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700747 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
748 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100749 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300750 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300751 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300752 /* 7 - 720(1440)x480i@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700753 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
754 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100755 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300756 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300757 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300758 /* 8 - 720(1440)x240@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700759 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
760 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100761 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300762 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300763 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300764 /* 9 - 720(1440)x240@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700765 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
766 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100767 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300768 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300769 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300770 /* 10 - 2880x480i@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100771 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
772 3204, 3432, 0, 480, 488, 494, 525, 0,
773 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300774 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300775 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300776 /* 11 - 2880x480i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100777 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
778 3204, 3432, 0, 480, 488, 494, 525, 0,
779 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300780 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300781 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300782 /* 12 - 2880x240@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100783 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
784 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300785 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300786 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300787 /* 13 - 2880x240@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100788 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
789 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300790 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300791 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300792 /* 14 - 1440x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100793 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
794 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300795 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300796 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300797 /* 15 - 1440x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100798 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
799 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300800 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300801 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300802 /* 16 - 1920x1080@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100803 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
804 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300805 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300806 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300807 /* 17 - 720x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100808 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
809 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300810 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300811 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300812 /* 18 - 720x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100813 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
814 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300815 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300816 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300817 /* 19 - 1280x720@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100818 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
819 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300820 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300821 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300822 /* 20 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100823 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
824 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
825 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300826 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300827 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300828 /* 21 - 720(1440)x576i@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700829 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
830 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100831 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300832 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300833 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300834 /* 22 - 720(1440)x576i@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700835 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
836 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100837 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300838 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300839 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300840 /* 23 - 720(1440)x288@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700841 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
842 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100843 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300844 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300845 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300846 /* 24 - 720(1440)x288@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700847 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
848 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100849 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300850 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300851 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300852 /* 25 - 2880x576i@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100853 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
854 3180, 3456, 0, 576, 580, 586, 625, 0,
855 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300856 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300857 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300858 /* 26 - 2880x576i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
860 3180, 3456, 0, 576, 580, 586, 625, 0,
861 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300862 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300863 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300864 /* 27 - 2880x288@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100865 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
866 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300867 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300868 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300869 /* 28 - 2880x288@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100870 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
871 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300873 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300874 /* 29 - 1440x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100875 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
876 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300877 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300878 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300879 /* 30 - 1440x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100880 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
881 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300882 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300883 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300884 /* 31 - 1920x1080@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100885 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
886 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300887 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300888 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300889 /* 32 - 1920x1080@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100890 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
891 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300892 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300893 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300894 /* 33 - 1920x1080@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100895 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
896 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300897 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300898 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300899 /* 34 - 1920x1080@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100900 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
901 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300902 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300903 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300904 /* 35 - 2880x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100905 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
906 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300907 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300908 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300909 /* 36 - 2880x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100910 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
911 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300912 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300913 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300914 /* 37 - 2880x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100915 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
916 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300917 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300918 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300919 /* 38 - 2880x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100920 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
921 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300922 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300923 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300924 /* 39 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100925 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
926 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
927 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300928 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300929 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300930 /* 40 - 1920x1080i@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
932 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
933 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300934 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300935 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300936 /* 41 - 1280x720@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100937 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
938 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300939 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300940 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300941 /* 42 - 720x576@100Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100942 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
943 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300944 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300945 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300946 /* 43 - 720x576@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100947 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
948 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300949 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300950 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300951 /* 44 - 720(1440)x576i@100Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700952 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
953 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100954 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300955 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300956 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300957 /* 45 - 720(1440)x576i@100Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700958 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
959 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100960 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300961 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300962 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300963 /* 46 - 1920x1080i@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100964 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
965 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
966 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300967 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300968 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300969 /* 47 - 1280x720@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100970 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
971 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300972 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300973 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300974 /* 48 - 720x480@120Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
976 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300977 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300978 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300979 /* 49 - 720x480@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100980 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
981 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300982 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300983 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300984 /* 50 - 720(1440)x480i@120Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700985 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
986 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100987 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300988 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300989 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300990 /* 51 - 720(1440)x480i@120Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700991 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
992 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100993 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300994 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300995 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300996 /* 52 - 720x576@200Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100997 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
998 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300999 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001000 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001001 /* 53 - 720x576@200Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001002 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1003 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001004 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001005 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001006 /* 54 - 720(1440)x576i@200Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001007 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1008 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001009 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001010 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001011 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001012 /* 55 - 720(1440)x576i@200Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001013 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1014 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001015 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001016 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001017 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001018 /* 56 - 720x480@240Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001019 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1020 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001021 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001022 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001023 /* 57 - 720x480@240Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001024 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1025 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001026 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001027 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001028 /* 58 - 720(1440)x480i@240Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001029 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1030 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001031 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001032 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001033 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001034 /* 59 - 720(1440)x480i@240Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001035 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1036 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001037 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001038 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001039 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001040 /* 60 - 1280x720@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001041 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1042 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001043 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001044 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001045 /* 61 - 1280x720@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001046 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1047 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001048 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001049 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001050 /* 62 - 1280x720@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001051 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1052 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001053 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001054 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001055 /* 63 - 1920x1080@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001056 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1057 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001058 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001059 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001060 /* 64 - 1920x1080@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001061 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001062 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001063 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001064 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001065 /* 65 - 1280x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301066 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1067 3080, 3300, 0, 720, 725, 730, 750, 0,
1068 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001069 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001070 /* 66 - 1280x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301071 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1072 3740, 3960, 0, 720, 725, 730, 750, 0,
1073 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001074 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001075 /* 67 - 1280x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301076 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1077 3080, 3300, 0, 720, 725, 730, 750, 0,
1078 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001079 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001080 /* 68 - 1280x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301081 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1082 1760, 1980, 0, 720, 725, 730, 750, 0,
1083 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001084 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001085 /* 69 - 1280x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301086 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1087 1430, 1650, 0, 720, 725, 730, 750, 0,
1088 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001089 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001090 /* 70 - 1280x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301091 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1092 1760, 1980, 0, 720, 725, 730, 750, 0,
1093 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001094 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001095 /* 71 - 1280x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301096 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1097 1430, 1650, 0, 720, 725, 730, 750, 0,
1098 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001099 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001100 /* 72 - 1920x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301101 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1102 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1103 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001104 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001105 /* 73 - 1920x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301106 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1107 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1108 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001109 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001110 /* 74 - 1920x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301111 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1112 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1113 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001114 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001115 /* 75 - 1920x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301116 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1117 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1118 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001119 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001120 /* 76 - 1920x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301121 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1122 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1123 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001124 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001125 /* 77 - 1920x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301126 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1127 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1128 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001129 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001130 /* 78 - 1920x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301131 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1132 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1133 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001134 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001135 /* 79 - 1680x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301136 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1137 3080, 3300, 0, 720, 725, 730, 750, 0,
1138 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001139 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001140 /* 80 - 1680x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301141 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1142 2948, 3168, 0, 720, 725, 730, 750, 0,
1143 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001144 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001145 /* 81 - 1680x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301146 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1147 2420, 2640, 0, 720, 725, 730, 750, 0,
1148 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001149 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001150 /* 82 - 1680x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301151 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1152 1980, 2200, 0, 720, 725, 730, 750, 0,
1153 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001154 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001155 /* 83 - 1680x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301156 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1157 1980, 2200, 0, 720, 725, 730, 750, 0,
1158 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001159 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001160 /* 84 - 1680x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301161 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1162 1780, 2000, 0, 720, 725, 730, 825, 0,
1163 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001164 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001165 /* 85 - 1680x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301166 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1167 1780, 2000, 0, 720, 725, 730, 825, 0,
1168 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001169 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001170 /* 86 - 2560x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301171 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1172 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1173 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001174 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001175 /* 87 - 2560x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301176 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1177 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001179 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001180 /* 88 - 2560x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301181 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1182 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1183 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001184 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001185 /* 89 - 2560x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301186 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1187 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1188 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001189 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001190 /* 90 - 2560x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301191 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1192 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1193 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001194 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001195 /* 91 - 2560x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301196 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1197 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001199 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001200 /* 92 - 2560x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301201 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1202 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1203 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001204 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001205 /* 93 - 3840x2160@24Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301206 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1207 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1208 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001209 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001210 /* 94 - 3840x2160@25Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301211 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1212 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001214 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001215 /* 95 - 3840x2160@30Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301216 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1217 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001219 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001220 /* 96 - 3840x2160@50Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301221 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1222 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1223 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001224 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001225 /* 97 - 3840x2160@60Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301226 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1227 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1228 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001229 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001230 /* 98 - 4096x2160@24Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301231 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1232 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001234 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001235 /* 99 - 4096x2160@25Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301236 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1237 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001239 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001240 /* 100 - 4096x2160@30Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301241 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1242 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001244 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001245 /* 101 - 4096x2160@50Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301246 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1247 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1248 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001249 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001250 /* 102 - 4096x2160@60Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301251 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1252 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1253 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001254 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001255 /* 103 - 3840x2160@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301256 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1257 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1258 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001259 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001260 /* 104 - 3840x2160@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301261 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1262 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001264 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001265 /* 105 - 3840x2160@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301266 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1267 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1268 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001269 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001270 /* 106 - 3840x2160@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301271 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1272 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1273 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001274 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001275 /* 107 - 3840x2160@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301276 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1277 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1278 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001279 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001280 /* 108 - 1280x720@48Hz 16:9 */
1281 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1282 2280, 2500, 0, 720, 725, 730, 750, 0,
1283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001284 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001285 /* 109 - 1280x720@48Hz 64:27 */
1286 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1287 2280, 2500, 0, 720, 725, 730, 750, 0,
1288 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001289 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001290 /* 110 - 1680x720@48Hz 64:27 */
1291 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1292 2530, 2750, 0, 720, 725, 730, 750, 0,
1293 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001294 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001295 /* 111 - 1920x1080@48Hz 16:9 */
1296 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1297 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1298 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001299 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001300 /* 112 - 1920x1080@48Hz 64:27 */
1301 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1302 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001304 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001305 /* 113 - 2560x1080@48Hz 64:27 */
1306 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1307 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1308 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001309 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001310 /* 114 - 3840x2160@48Hz 16:9 */
1311 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1312 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1313 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001314 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001315 /* 115 - 4096x2160@48Hz 256:135 */
1316 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1317 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1318 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001319 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001320 /* 116 - 3840x2160@48Hz 64:27 */
1321 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1322 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001324 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001325 /* 117 - 3840x2160@100Hz 16:9 */
1326 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1327 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1328 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001329 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001330 /* 118 - 3840x2160@120Hz 16:9 */
1331 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1332 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1333 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001334 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001335 /* 119 - 3840x2160@100Hz 64:27 */
1336 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1337 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1338 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001339 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001340 /* 120 - 3840x2160@120Hz 64:27 */
1341 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1342 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001344 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001345 /* 121 - 5120x2160@24Hz 64:27 */
1346 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1347 7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1348 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001349 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001350 /* 122 - 5120x2160@25Hz 64:27 */
1351 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1352 6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1353 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001354 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001355 /* 123 - 5120x2160@30Hz 64:27 */
1356 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1357 5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1358 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001359 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001360 /* 124 - 5120x2160@48Hz 64:27 */
1361 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1362 5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1363 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001364 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001365 /* 125 - 5120x2160@50Hz 64:27 */
1366 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1367 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1368 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001369 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001370 /* 126 - 5120x2160@60Hz 64:27 */
1371 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1372 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1373 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001374 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001375 /* 127 - 5120x2160@100Hz 64:27 */
1376 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1377 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1378 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001379 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001380};
1381
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001382/*
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001383 * From CEA/CTA-861 spec.
1384 *
1385 * Do not access directly, instead always use cea_mode_for_vic().
1386 */
1387static const struct drm_display_mode edid_cea_modes_193[] = {
1388 /* 193 - 5120x2160@120Hz 64:27 */
1389 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1390 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001392 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001393 /* 194 - 7680x4320@24Hz 16:9 */
1394 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1395 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1396 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001397 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001398 /* 195 - 7680x4320@25Hz 16:9 */
1399 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1400 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1401 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001402 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001403 /* 196 - 7680x4320@30Hz 16:9 */
1404 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1405 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1406 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001407 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001408 /* 197 - 7680x4320@48Hz 16:9 */
1409 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1410 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001412 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001413 /* 198 - 7680x4320@50Hz 16:9 */
1414 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1415 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1416 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001417 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001418 /* 199 - 7680x4320@60Hz 16:9 */
1419 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1420 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1421 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001422 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001423 /* 200 - 7680x4320@100Hz 16:9 */
1424 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1425 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1426 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001427 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001428 /* 201 - 7680x4320@120Hz 16:9 */
1429 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1430 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1431 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001432 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001433 /* 202 - 7680x4320@24Hz 64:27 */
1434 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1435 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1436 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001437 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001438 /* 203 - 7680x4320@25Hz 64:27 */
1439 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1440 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1441 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001442 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001443 /* 204 - 7680x4320@30Hz 64:27 */
1444 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1445 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1446 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001447 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001448 /* 205 - 7680x4320@48Hz 64:27 */
1449 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1450 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1451 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001452 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001453 /* 206 - 7680x4320@50Hz 64:27 */
1454 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1455 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1456 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001457 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001458 /* 207 - 7680x4320@60Hz 64:27 */
1459 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1460 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1461 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001462 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001463 /* 208 - 7680x4320@100Hz 64:27 */
1464 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1465 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001467 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001468 /* 209 - 7680x4320@120Hz 64:27 */
1469 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1470 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1471 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001472 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001473 /* 210 - 10240x4320@24Hz 64:27 */
1474 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1475 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1476 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001477 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001478 /* 211 - 10240x4320@25Hz 64:27 */
1479 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1480 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1481 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001482 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001483 /* 212 - 10240x4320@30Hz 64:27 */
1484 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1485 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001487 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001488 /* 213 - 10240x4320@48Hz 64:27 */
1489 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1490 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1491 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001492 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001493 /* 214 - 10240x4320@50Hz 64:27 */
1494 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1495 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001497 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001498 /* 215 - 10240x4320@60Hz 64:27 */
1499 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1500 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1501 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001502 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001503 /* 216 - 10240x4320@100Hz 64:27 */
1504 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1505 12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1506 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001507 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001508 /* 217 - 10240x4320@120Hz 64:27 */
1509 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1510 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001512 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001513 /* 218 - 4096x2160@100Hz 256:135 */
1514 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1515 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001517 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001518 /* 219 - 4096x2160@120Hz 256:135 */
1519 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1520 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1521 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001522 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001523};
1524
1525/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001526 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001527 */
1528static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001529 /* 0 - dummy, VICs start at 1 */
1530 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001531 /* 1 - 3840x2160@30Hz */
1532 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1533 3840, 4016, 4104, 4400, 0,
1534 2160, 2168, 2178, 2250, 0,
1535 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001536 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001537 /* 2 - 3840x2160@25Hz */
1538 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1539 3840, 4896, 4984, 5280, 0,
1540 2160, 2168, 2178, 2250, 0,
1541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001542 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001543 /* 3 - 3840x2160@24Hz */
1544 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1545 3840, 5116, 5204, 5500, 0,
1546 2160, 2168, 2178, 2250, 0,
1547 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001548 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001549 /* 4 - 4096x2160@24Hz (SMPTE) */
1550 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1551 4096, 5116, 5204, 5500, 0,
1552 2160, 2168, 2178, 2250, 0,
1553 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001554 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001555};
1556
Adam Jackson61e57a82010-03-29 21:43:18 +00001557/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001558
Adam Jackson083ae052009-09-23 17:30:45 -04001559static const u8 edid_header[] = {
1560 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1561};
Dave Airlief453ba02008-11-07 14:05:41 -08001562
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001563/**
1564 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1565 * @raw_edid: pointer to raw base EDID block
1566 *
1567 * Sanity check the header of the base EDID block.
1568 *
1569 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001570 */
1571int drm_edid_header_is_valid(const u8 *raw_edid)
1572{
1573 int i, score = 0;
1574
1575 for (i = 0; i < sizeof(edid_header); i++)
1576 if (raw_edid[i] == edid_header[i])
1577 score++;
1578
1579 return score;
1580}
1581EXPORT_SYMBOL(drm_edid_header_is_valid);
1582
Adam Jackson47819ba2012-05-30 16:42:39 -04001583static int edid_fixup __read_mostly = 6;
1584module_param_named(edid_fixup, edid_fixup, int, 0400);
1585MODULE_PARM_DESC(edid_fixup,
1586 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001587
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001588static int drm_edid_block_checksum(const u8 *raw_edid)
1589{
1590 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001591 u8 csum = 0, crc = 0;
1592
1593 for (i = 0; i < EDID_LENGTH - 1; i++)
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001594 csum += raw_edid[i];
1595
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001596 crc = 0x100 - csum;
1597
1598 return crc;
1599}
1600
1601static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1602{
1603 if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1604 return true;
1605 else
1606 return false;
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001607}
1608
Stefan Brünsd6885d62014-11-30 19:57:41 +01001609static bool drm_edid_is_zero(const u8 *in_edid, int length)
1610{
1611 if (memchr_inv(in_edid, 0, length))
1612 return false;
1613
1614 return true;
1615}
1616
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001617/**
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301618 * drm_edid_are_equal - compare two edid blobs.
1619 * @edid1: pointer to first blob
1620 * @edid2: pointer to second blob
1621 * This helper can be used during probing to determine if
1622 * edid had changed.
1623 */
1624bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2)
1625{
1626 int edid1_len, edid2_len;
1627 bool edid1_present = edid1 != NULL;
1628 bool edid2_present = edid2 != NULL;
1629
1630 if (edid1_present != edid2_present)
1631 return false;
1632
1633 if (edid1) {
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301634 edid1_len = EDID_LENGTH * (1 + edid1->extensions);
1635 edid2_len = EDID_LENGTH * (1 + edid2->extensions);
1636
1637 if (edid1_len != edid2_len)
1638 return false;
1639
1640 if (memcmp(edid1, edid2, edid1_len))
1641 return false;
1642 }
1643
1644 return true;
1645}
1646EXPORT_SYMBOL(drm_edid_are_equal);
1647
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301648/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001649 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1650 * @raw_edid: pointer to raw EDID block
1651 * @block: type of block to validate (0 for base, extension otherwise)
1652 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001653 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001654 *
1655 * Validate a base or extension EDID block and optionally dump bad blocks to
1656 * the console.
1657 *
1658 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001659 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001660bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1661 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001662{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001663 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001664 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001665
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001666 if (WARN_ON(!raw_edid))
1667 return false;
1668
Adam Jackson47819ba2012-05-30 16:42:39 -04001669 if (edid_fixup > 8 || edid_fixup < 0)
1670 edid_fixup = 6;
1671
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001672 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001673 int score = drm_edid_header_is_valid(raw_edid);
Suraj Upadhyay948de8422020-07-02 18:53:32 +05301674
Todd Previte6ba2bd32015-04-21 11:09:41 -07001675 if (score == 8) {
1676 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001677 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001678 } else if (score >= edid_fixup) {
1679 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1680 * The corrupt flag needs to be set here otherwise, the
1681 * fix-up code here will correct the problem, the
1682 * checksum is correct and the test fails
1683 */
1684 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001685 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001686 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1687 memcpy(raw_edid, edid_header, sizeof(edid_header));
1688 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001689 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001690 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001691 goto bad;
1692 }
1693 }
Dave Airlief453ba02008-11-07 14:05:41 -08001694
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001695 csum = drm_edid_block_checksum(raw_edid);
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001696 if (drm_edid_block_checksum_diff(raw_edid, csum)) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001697 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001698 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001699
Adam Jackson4a638b42010-05-25 16:33:09 -04001700 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001701 if (raw_edid[0] == CEA_EXT) {
1702 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1703 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1704 } else {
1705 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001706 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001707
Adam Jackson4a638b42010-05-25 16:33:09 -04001708 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001709 }
Dave Airlief453ba02008-11-07 14:05:41 -08001710 }
1711
Adam Jackson61e57a82010-03-29 21:43:18 +00001712 /* per-block-type checks */
1713 switch (raw_edid[0]) {
1714 case 0: /* base */
1715 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001716 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001717 goto bad;
1718 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001719
Adam Jackson61e57a82010-03-29 21:43:18 +00001720 if (edid->revision > 4)
1721 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1722 break;
1723
1724 default:
1725 break;
1726 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001727
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001728 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001729
1730bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001731 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001732 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001733 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001734 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001735 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001736 print_hex_dump(KERN_NOTICE,
1737 " \t", DUMP_PREFIX_NONE, 16, 1,
1738 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001739 }
Dave Airlief453ba02008-11-07 14:05:41 -08001740 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001741 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001742}
Carsten Emdeda0df922012-03-18 22:37:33 +01001743EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001744
1745/**
1746 * drm_edid_is_valid - sanity check EDID data
1747 * @edid: EDID data
1748 *
1749 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001750 *
1751 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001752 */
1753bool drm_edid_is_valid(struct edid *edid)
1754{
1755 int i;
1756 u8 *raw = (u8 *)edid;
1757
1758 if (!edid)
1759 return false;
1760
1761 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001762 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001763 return false;
1764
1765 return true;
1766}
Alex Deucher3c537882010-02-05 04:21:19 -05001767EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001768
Adam Jackson61e57a82010-03-29 21:43:18 +00001769#define DDC_SEGMENT_ADDR 0x30
1770/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001771 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001772 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001773 * @buf: EDID data buffer to be filled
1774 * @block: 128 byte EDID block to start fetching from
1775 * @len: EDID data buffer length to fetch
1776 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001777 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001778 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001779 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001780 */
1781static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001782drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001783{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001784 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001785 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001786 unsigned char segment = block >> 1;
1787 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001788 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001789
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001790 /*
1791 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001792 * adapter reports EAGAIN. However, we find that bit-banging transfers
1793 * are susceptible to errors under a heavily loaded machine and
1794 * generate spurious NAKs and timeouts. Retrying the transfer
1795 * of the individual block a few times seems to overcome this.
1796 */
1797 do {
1798 struct i2c_msg msgs[] = {
1799 {
Shirish Scd004b32012-08-30 07:04:06 +00001800 .addr = DDC_SEGMENT_ADDR,
1801 .flags = 0,
1802 .len = 1,
1803 .buf = &segment,
1804 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001805 .addr = DDC_ADDR,
1806 .flags = 0,
1807 .len = 1,
1808 .buf = &start,
1809 }, {
1810 .addr = DDC_ADDR,
1811 .flags = I2C_M_RD,
1812 .len = len,
1813 .buf = buf,
1814 }
1815 };
Shirish Scd004b32012-08-30 07:04:06 +00001816
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001817 /*
1818 * Avoid sending the segment addr to not upset non-compliant
1819 * DDC monitors.
1820 */
Shirish Scd004b32012-08-30 07:04:06 +00001821 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1822
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001823 if (ret == -ENXIO) {
1824 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1825 adapter->name);
1826 break;
1827 }
Shirish Scd004b32012-08-30 07:04:06 +00001828 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001829
Shirish Scd004b32012-08-30 07:04:06 +00001830 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001831}
1832
Chris Wilson14544d02016-10-24 12:38:21 +01001833static void connector_bad_edid(struct drm_connector *connector,
1834 u8 *edid, int num_blocks)
1835{
1836 int i;
Douglas Anderson97794172021-10-05 19:29:08 -07001837 u8 last_block;
1838
1839 /*
1840 * 0x7e in the EDID is the number of extension blocks. The EDID
1841 * is 1 (base block) + num_ext_blocks big. That means we can think
1842 * of 0x7e in the EDID of the _index_ of the last block in the
1843 * combined chunk of memory.
1844 */
1845 last_block = edid[0x7e];
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001846
1847 /* Calculate real checksum for the last edid extension block data */
Douglas Anderson97794172021-10-05 19:29:08 -07001848 if (last_block < num_blocks)
1849 connector->real_edid_checksum =
1850 drm_edid_block_checksum(edid + last_block * EDID_LENGTH);
Chris Wilson14544d02016-10-24 12:38:21 +01001851
Jani Nikulaf0a8f532019-10-01 17:06:14 +03001852 if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
Chris Wilson14544d02016-10-24 12:38:21 +01001853 return;
1854
Chris Wilsonfa3bfa32020-10-29 21:30:42 +00001855 drm_dbg_kms(connector->dev, "%s: EDID is invalid:\n", connector->name);
Chris Wilson14544d02016-10-24 12:38:21 +01001856 for (i = 0; i < num_blocks; i++) {
1857 u8 *block = edid + i * EDID_LENGTH;
1858 char prefix[20];
1859
1860 if (drm_edid_is_zero(block, EDID_LENGTH))
1861 sprintf(prefix, "\t[%02x] ZERO ", i);
1862 else if (!drm_edid_block_valid(block, i, false, NULL))
1863 sprintf(prefix, "\t[%02x] BAD ", i);
1864 else
1865 sprintf(prefix, "\t[%02x] GOOD ", i);
1866
Chris Wilsonfa3bfa32020-10-29 21:30:42 +00001867 print_hex_dump(KERN_DEBUG,
Chris Wilson14544d02016-10-24 12:38:21 +01001868 prefix, DUMP_PREFIX_NONE, 16, 1,
1869 block, EDID_LENGTH, false);
1870 }
1871}
1872
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001873/* Get override or firmware EDID */
1874static struct edid *drm_get_override_edid(struct drm_connector *connector)
1875{
1876 struct edid *override = NULL;
1877
1878 if (connector->override_edid)
1879 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1880
1881 if (!override)
1882 override = drm_load_edid_firmware(connector);
1883
1884 return IS_ERR(override) ? NULL : override;
1885}
1886
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001887/**
Jani Nikula48eaeb72019-06-10 12:30:54 +03001888 * drm_add_override_edid_modes - add modes from override/firmware EDID
1889 * @connector: connector we're probing
1890 *
1891 * Add modes from the override/firmware EDID, if available. Only to be used from
1892 * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1893 * failed during drm_get_edid() and caused the override/firmware EDID to be
1894 * skipped.
1895 *
1896 * Return: The number of modes added or 0 if we couldn't find any.
1897 */
1898int drm_add_override_edid_modes(struct drm_connector *connector)
1899{
1900 struct edid *override;
1901 int num_modes = 0;
1902
1903 override = drm_get_override_edid(connector);
1904 if (override) {
1905 drm_connector_update_edid_property(connector, override);
1906 num_modes = drm_add_edid_modes(connector, override);
1907 kfree(override);
1908
1909 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1910 connector->base.id, connector->name, num_modes);
1911 }
1912
1913 return num_modes;
1914}
1915EXPORT_SYMBOL(drm_add_override_edid_modes);
1916
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001917/**
1918 * drm_do_get_edid - get EDID data using a custom EDID block read function
1919 * @connector: connector we're probing
1920 * @get_edid_block: EDID block read function
1921 * @data: private data passed to the block read function
1922 *
1923 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1924 * exposes a different interface to read EDID blocks this function can be used
1925 * to get EDID data using a custom block read function.
1926 *
1927 * As in the general case the DDC bus is accessible by the kernel at the I2C
1928 * level, drivers must make all reasonable efforts to expose it as an I2C
1929 * adapter and use drm_get_edid() instead of abusing this function.
1930 *
Cai Huoqing0ae865e2021-07-30 21:27:29 +08001931 * The EDID may be overridden using debugfs override_edid or firmware EDID
Jani Nikula53fd40a2017-09-12 11:19:26 +03001932 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1933 * order. Having either of them bypasses actual EDID reads.
1934 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001935 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1936 */
1937struct edid *drm_do_get_edid(struct drm_connector *connector,
1938 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1939 size_t len),
1940 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001941{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001942 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001943 u8 *edid, *new;
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001944 struct edid *override;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001945
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001946 override = drm_get_override_edid(connector);
1947 if (override)
Jani Nikula53fd40a2017-09-12 11:19:26 +03001948 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001949
Chris Wilsonf14f3682016-10-17 09:35:12 +01001950 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001951 return NULL;
1952
1953 /* base block fetch */
1954 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001955 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001956 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001957 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001958 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001959 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001960 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001961 connector->null_edid_counter++;
1962 goto carp;
1963 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001964 }
1965 if (i == 4)
1966 goto carp;
1967
1968 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001969 valid_extensions = edid[0x7e];
1970 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001971 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001972
Chris Wilson14544d02016-10-24 12:38:21 +01001973 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001974 if (!new)
1975 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001976 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001977
Chris Wilsonf14f3682016-10-17 09:35:12 +01001978 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001979 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001980
Adam Jackson61e57a82010-03-29 21:43:18 +00001981 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001982 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001983 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001984 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001985 break;
1986 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001987
Chris Wilson14544d02016-10-24 12:38:21 +01001988 if (i == 4)
1989 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001990 }
1991
Chris Wilsonf14f3682016-10-17 09:35:12 +01001992 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001993 u8 *base;
1994
1995 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1996
Chris Wilsonf14f3682016-10-17 09:35:12 +01001997 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1998 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001999
Kees Cook6da2ec52018-06-12 13:55:00 -07002000 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
2001 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01002002 if (!new)
2003 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01002004
2005 base = new;
2006 for (i = 0; i <= edid[0x7e]; i++) {
2007 u8 *block = edid + i * EDID_LENGTH;
2008
2009 if (!drm_edid_block_valid(block, i, false, NULL))
2010 continue;
2011
2012 memcpy(base, block, EDID_LENGTH);
2013 base += EDID_LENGTH;
2014 }
2015
2016 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01002017 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00002018 }
2019
Chris Wilsonf14f3682016-10-17 09:35:12 +01002020 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00002021
2022carp:
Chris Wilson14544d02016-10-24 12:38:21 +01002023 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00002024out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01002025 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00002026 return NULL;
2027}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002028EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00002029
2030/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002031 * drm_probe_ddc() - probe DDC presence
2032 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00002033 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002034 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00002035 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04002036bool
Adam Jackson61e57a82010-03-29 21:43:18 +00002037drm_probe_ddc(struct i2c_adapter *adapter)
2038{
2039 unsigned char out;
2040
2041 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2042}
Adam Jacksonfbff4692012-09-18 10:58:47 -04002043EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00002044
2045/**
2046 * drm_get_edid - get EDID data, if available
2047 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002048 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00002049 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002050 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00002051 * attach it to the connector.
2052 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002053 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00002054 */
2055struct edid *drm_get_edid(struct drm_connector *connector,
2056 struct i2c_adapter *adapter)
2057{
Stanislav Lisovskiy51864212020-06-30 05:56:59 +05302058 struct edid *edid;
2059
Jani Nikula15f080f2017-02-17 17:20:53 +02002060 if (connector->force == DRM_FORCE_OFF)
2061 return NULL;
2062
2063 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002064 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00002065
Stanislav Lisovskiy51864212020-06-30 05:56:59 +05302066 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
2067 drm_connector_update_edid_property(connector, edid);
2068 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00002069}
2070EXPORT_SYMBOL(drm_get_edid);
2071
Jani Nikula51f8da52013-09-27 15:08:27 +03002072/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002073 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2074 * @connector: connector we're probing
2075 * @adapter: I2C adapter to use for DDC
2076 *
2077 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2078 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2079 * switch DDC to the GPU which is retrieving EDID.
2080 *
2081 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2082 */
2083struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2084 struct i2c_adapter *adapter)
2085{
Thomas Zimmermann36b73b02021-01-18 14:14:15 +01002086 struct drm_device *dev = connector->dev;
2087 struct pci_dev *pdev = to_pci_dev(dev->dev);
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002088 struct edid *edid;
2089
Thomas Zimmermann36b73b02021-01-18 14:14:15 +01002090 if (drm_WARN_ON_ONCE(dev, !dev_is_pci(dev->dev)))
2091 return NULL;
2092
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002093 vga_switcheroo_lock_ddc(pdev);
2094 edid = drm_get_edid(connector, adapter);
2095 vga_switcheroo_unlock_ddc(pdev);
2096
2097 return edid;
2098}
2099EXPORT_SYMBOL(drm_get_edid_switcheroo);
2100
2101/**
Jani Nikula51f8da52013-09-27 15:08:27 +03002102 * drm_edid_duplicate - duplicate an EDID and the extensions
2103 * @edid: EDID to duplicate
2104 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002105 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03002106 */
2107struct edid *drm_edid_duplicate(const struct edid *edid)
2108{
2109 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2110}
2111EXPORT_SYMBOL(drm_edid_duplicate);
2112
Adam Jackson61e57a82010-03-29 21:43:18 +00002113/*** EDID parsing ***/
2114
Dave Airlief453ba02008-11-07 14:05:41 -08002115/**
2116 * edid_vendor - match a string against EDID's obfuscated vendor field
2117 * @edid: EDID to match
2118 * @vendor: vendor string
2119 *
2120 * Returns true if @vendor is in @edid, false otherwise
2121 */
Keith Packard170178f2017-12-13 00:44:26 -08002122static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08002123{
2124 char edid_vendor[3];
2125
2126 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2127 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2128 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10002129 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08002130
2131 return !strncmp(edid_vendor, vendor, 3);
2132}
2133
2134/**
2135 * edid_get_quirks - return quirk flags for a given EDID
2136 * @edid: EDID to process
2137 *
2138 * This tells subsequent routines what fixes they need to apply.
2139 */
Keith Packard170178f2017-12-13 00:44:26 -08002140static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08002141{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02002142 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08002143 int i;
2144
2145 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2146 quirk = &edid_quirk_list[i];
2147
2148 if (edid_vendor(edid, quirk->vendor) &&
2149 (EDID_PRODUCT_ID(edid) == quirk->product_id))
2150 return quirk->quirks;
2151 }
2152
2153 return 0;
2154}
2155
2156#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04002157#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08002158
Dave Airlief453ba02008-11-07 14:05:41 -08002159/**
2160 * edid_fixup_preferred - set preferred modes based on quirk list
2161 * @connector: has mode list to fix up
2162 * @quirks: quirks list
2163 *
2164 * Walk the mode list for @connector, clearing the preferred status
2165 * on existing modes and setting it anew for the right mode ala @quirks.
2166 */
2167static void edid_fixup_preferred(struct drm_connector *connector,
2168 u32 quirks)
2169{
2170 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10002171 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04002172 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08002173
2174 if (list_empty(&connector->probed_modes))
2175 return;
2176
2177 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2178 target_refresh = 60;
2179 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2180 target_refresh = 75;
2181
2182 preferred_mode = list_first_entry(&connector->probed_modes,
2183 struct drm_display_mode, head);
2184
2185 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2186 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2187
2188 if (cur_mode == preferred_mode)
2189 continue;
2190
2191 /* Largest mode is preferred */
2192 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2193 preferred_mode = cur_mode;
2194
Ville Syrjälä04256622020-04-28 20:19:27 +03002195 cur_vrefresh = drm_mode_vrefresh(cur_mode);
2196 preferred_vrefresh = drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08002197 /* At a given size, try to get closest to target refresh */
2198 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04002199 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2200 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08002201 preferred_mode = cur_mode;
2202 }
2203 }
2204
2205 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2206}
2207
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002208static bool
2209mode_is_rb(const struct drm_display_mode *mode)
2210{
2211 return (mode->htotal - mode->hdisplay == 160) &&
2212 (mode->hsync_end - mode->hdisplay == 80) &&
2213 (mode->hsync_end - mode->hsync_start == 32) &&
2214 (mode->vsync_start - mode->vdisplay == 3);
2215}
2216
Adam Jackson33c75312012-04-13 16:33:29 -04002217/*
2218 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2219 * @dev: Device to duplicate against
2220 * @hsize: Mode width
2221 * @vsize: Mode height
2222 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002223 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04002224 *
2225 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002226 *
2227 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04002228 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002229struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002230 int hsize, int vsize, int fresh,
2231 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08002232{
Adam Jackson07a5e632009-12-03 17:44:38 -05002233 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08002234
Thierry Redinga6b21832012-11-23 15:01:42 +01002235 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002236 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302237
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002238 if (hsize != ptr->hdisplay)
2239 continue;
2240 if (vsize != ptr->vdisplay)
2241 continue;
2242 if (fresh != drm_mode_vrefresh(ptr))
2243 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002244 if (rb != mode_is_rb(ptr))
2245 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002246
2247 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08002248 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002249
2250 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002251}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002252EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04002253
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002254static bool is_display_descriptor(const u8 d[18], u8 tag)
2255{
2256 return d[0] == 0x00 && d[1] == 0x00 &&
2257 d[2] == 0x00 && d[3] == tag;
2258}
2259
Ville Syrjäläf447dd12020-01-24 22:02:26 +02002260static bool is_detailed_timing_descriptor(const u8 d[18])
2261{
2262 return d[0] != 0x00 || d[1] != 0x00;
2263}
2264
Adam Jacksond1ff6402010-03-29 21:43:26 +00002265typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2266
2267static void
Adam Jackson4d76a222010-08-03 14:38:17 -04002268cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2269{
Ville Syrjälä7304b982020-01-24 22:02:24 +02002270 int i, n;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002271 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04002272 u8 *det_base = ext + d;
2273
Ville Syrjälä7304b982020-01-24 22:02:24 +02002274 if (d < 4 || d > 127)
2275 return;
2276
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002277 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04002278 for (i = 0; i < n; i++)
2279 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2280}
2281
2282static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002283vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2284{
2285 unsigned int i, n = min((int)ext[0x02], 6);
2286 u8 *det_base = ext + 5;
2287
2288 if (ext[0x01] != 1)
2289 return; /* unknown version */
2290
2291 for (i = 0; i < n; i++)
2292 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2293}
2294
2295static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00002296drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2297{
2298 int i;
2299 struct edid *edid = (struct edid *)raw_edid;
2300
2301 if (edid == NULL)
2302 return;
2303
2304 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2305 cb(&(edid->detailed_timings[i]), closure);
2306
Adam Jackson4d76a222010-08-03 14:38:17 -04002307 for (i = 1; i <= raw_edid[0x7e]; i++) {
2308 u8 *ext = raw_edid + (i * EDID_LENGTH);
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302309
Adam Jackson4d76a222010-08-03 14:38:17 -04002310 switch (*ext) {
2311 case CEA_EXT:
2312 cea_for_each_detailed_block(ext, cb, closure);
2313 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002314 case VTB_EXT:
2315 vtb_for_each_detailed_block(ext, cb, closure);
2316 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04002317 default:
2318 break;
2319 }
2320 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00002321}
2322
2323static void
2324is_rb(struct detailed_timing *t, void *data)
2325{
2326 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002327
2328 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2329 return;
2330
2331 if (r[15] & 0x10)
2332 *(bool *)data = true;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002333}
2334
2335/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
2336static bool
2337drm_monitor_supports_rb(struct edid *edid)
2338{
2339 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02002340 bool ret = false;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302341
Adam Jacksond1ff6402010-03-29 21:43:26 +00002342 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2343 return ret;
2344 }
2345
2346 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2347}
2348
Adam Jackson7a374352010-03-29 21:43:30 +00002349static void
2350find_gtf2(struct detailed_timing *t, void *data)
2351{
2352 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002353
2354 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2355 return;
2356
2357 if (r[10] == 0x02)
Adam Jackson7a374352010-03-29 21:43:30 +00002358 *(u8 **)data = r;
2359}
2360
2361/* Secondary GTF curve kicks in above some break frequency */
2362static int
2363drm_gtf2_hbreak(struct edid *edid)
2364{
2365 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302366
Adam Jackson7a374352010-03-29 21:43:30 +00002367 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2368 return r ? (r[12] * 2) : 0;
2369}
2370
2371static int
2372drm_gtf2_2c(struct edid *edid)
2373{
2374 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302375
Adam Jackson7a374352010-03-29 21:43:30 +00002376 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2377 return r ? r[13] : 0;
2378}
2379
2380static int
2381drm_gtf2_m(struct edid *edid)
2382{
2383 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302384
Adam Jackson7a374352010-03-29 21:43:30 +00002385 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2386 return r ? (r[15] << 8) + r[14] : 0;
2387}
2388
2389static int
2390drm_gtf2_k(struct edid *edid)
2391{
2392 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302393
Adam Jackson7a374352010-03-29 21:43:30 +00002394 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2395 return r ? r[16] : 0;
2396}
2397
2398static int
2399drm_gtf2_2j(struct edid *edid)
2400{
2401 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302402
Adam Jackson7a374352010-03-29 21:43:30 +00002403 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2404 return r ? r[17] : 0;
2405}
2406
2407/**
2408 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2409 * @edid: EDID block to scan
2410 */
2411static int standard_timing_level(struct edid *edid)
2412{
2413 if (edid->revision >= 2) {
2414 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2415 return LEVEL_CVT;
2416 if (drm_gtf2_hbreak(edid))
2417 return LEVEL_GTF2;
Lee Shawn Cbfef04a2019-10-07 21:51:27 +08002418 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2419 return LEVEL_GTF;
Adam Jackson7a374352010-03-29 21:43:30 +00002420 }
2421 return LEVEL_DMT;
2422}
2423
Adam Jackson23425ca2009-09-23 17:30:58 -04002424/*
2425 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2426 * monitors fill with ascii space (0x20) instead.
2427 */
2428static int
2429bad_std_timing(u8 a, u8 b)
2430{
2431 return (a == 0x00 && b == 0x00) ||
2432 (a == 0x01 && b == 0x01) ||
2433 (a == 0x20 && b == 0x20);
2434}
2435
Ville Syrjälä58911c22020-04-28 20:19:25 +03002436static int drm_mode_hsync(const struct drm_display_mode *mode)
2437{
2438 if (mode->htotal <= 0)
2439 return 0;
2440
2441 return DIV_ROUND_CLOSEST(mode->clock, mode->htotal);
2442}
2443
Dave Airlief453ba02008-11-07 14:05:41 -08002444/**
2445 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002446 * @connector: connector of for the EDID block
2447 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002448 * @t: standard timing params
2449 *
2450 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002451 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002452 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002453static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002454drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002455 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002456{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002457 struct drm_device *dev = connector->dev;
2458 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002459 int hsize, vsize;
2460 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002461 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2462 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002463 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2464 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002465 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002466
Adam Jackson23425ca2009-09-23 17:30:58 -04002467 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2468 return NULL;
2469
Zhao Yakui5c612592009-06-22 13:17:10 +08002470 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2471 hsize = t->hsize * 8 + 248;
2472 /* vrefresh_rate = vfreq + 60 */
2473 vrefresh_rate = vfreq + 60;
2474 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002475 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002476 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002477 vsize = hsize;
2478 else
2479 vsize = (hsize * 10) / 16;
2480 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002481 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002482 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002483 vsize = (hsize * 4) / 5;
2484 else
2485 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002486
2487 /* HDTV hack, part 1 */
2488 if (vrefresh_rate == 60 &&
2489 ((hsize == 1360 && vsize == 765) ||
2490 (hsize == 1368 && vsize == 769))) {
2491 hsize = 1366;
2492 vsize = 768;
2493 }
2494
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002495 /*
2496 * If this connector already has a mode for this size and refresh
2497 * rate (because it came from detailed or CVT info), use that
2498 * instead. This way we don't have to guess at interlace or
2499 * reduced blanking.
2500 */
Adam Jackson522032d2010-04-09 16:52:49 +00002501 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002502 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2503 drm_mode_vrefresh(m) == vrefresh_rate)
2504 return NULL;
2505
Adam Jacksona0910c82010-03-29 21:43:28 +00002506 /* HDTV hack, part 2 */
2507 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2508 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002509 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002510 if (!mode)
2511 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002512 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002513 mode->hsync_start = mode->hsync_start - 1;
2514 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002515 return mode;
2516 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002517
Zhao Yakui559ee212009-09-03 09:33:47 +08002518 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002519 if (drm_monitor_supports_rb(edid)) {
2520 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2521 true);
2522 if (mode)
2523 return mode;
2524 }
2525 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002526 if (mode)
2527 return mode;
2528
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002529 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002530 switch (timing_level) {
2531 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002532 break;
2533 case LEVEL_GTF:
2534 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2535 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002536 case LEVEL_GTF2:
2537 /*
2538 * This is potentially wrong if there's ever a monitor with
2539 * more than one ranges section, each claiming a different
2540 * secondary GTF curve. Please don't do that.
2541 */
2542 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002543 if (!mode)
2544 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002545 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002546 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002547 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2548 vrefresh_rate, 0, 0,
2549 drm_gtf2_m(edid),
2550 drm_gtf2_2c(edid),
2551 drm_gtf2_k(edid),
2552 drm_gtf2_2j(edid));
2553 }
2554 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002555 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002556 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2557 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002558 break;
2559 }
Dave Airlief453ba02008-11-07 14:05:41 -08002560 return mode;
2561}
2562
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002563/*
2564 * EDID is delightfully ambiguous about how interlaced modes are to be
2565 * encoded. Our internal representation is of frame height, but some
2566 * HDTV detailed timings are encoded as field height.
2567 *
2568 * The format list here is from CEA, in frame size. Technically we
2569 * should be checking refresh rate too. Whatever.
2570 */
2571static void
2572drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2573 struct detailed_pixel_timing *pt)
2574{
2575 int i;
2576 static const struct {
2577 int w, h;
2578 } cea_interlaced[] = {
2579 { 1920, 1080 },
2580 { 720, 480 },
2581 { 1440, 480 },
2582 { 2880, 480 },
2583 { 720, 576 },
2584 { 1440, 576 },
2585 { 2880, 576 },
2586 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002587
2588 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2589 return;
2590
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002591 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002592 if ((mode->hdisplay == cea_interlaced[i].w) &&
2593 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2594 mode->vdisplay *= 2;
2595 mode->vsync_start *= 2;
2596 mode->vsync_end *= 2;
2597 mode->vtotal *= 2;
2598 mode->vtotal |= 1;
2599 }
2600 }
2601
2602 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2603}
2604
Dave Airlief453ba02008-11-07 14:05:41 -08002605/**
2606 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2607 * @dev: DRM device (needed to create new mode)
2608 * @edid: EDID block
2609 * @timing: EDID detailed timing info
2610 * @quirks: quirks to apply
2611 *
2612 * An EDID detailed timing block contains enough info for us to create and
2613 * return a new struct drm_display_mode.
2614 */
2615static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2616 struct edid *edid,
2617 struct detailed_timing *timing,
2618 u32 quirks)
2619{
2620 struct drm_display_mode *mode;
2621 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002622 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2623 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2624 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2625 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002626 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2627 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002628 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002629 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002630
Adam Jacksonfc438962009-06-04 10:20:34 +10002631 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002632 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002633 return NULL;
2634
Michel Dänzer0454bea2009-06-15 16:56:07 +02002635 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002636 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002637 return NULL;
2638 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002639 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002640 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002641 }
2642
Zhao Yakuifcb45612009-10-14 09:11:25 +08002643 /* it is incorrect if hsync/vsync width is zero */
2644 if (!hsync_pulse_width || !vsync_pulse_width) {
2645 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2646 "Wrong Hsync/Vsync pulse width\n");
2647 return NULL;
2648 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002649
2650 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2651 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2652 if (!mode)
2653 return NULL;
2654
2655 goto set_size;
2656 }
2657
Dave Airlief453ba02008-11-07 14:05:41 -08002658 mode = drm_mode_create(dev);
2659 if (!mode)
2660 return NULL;
2661
Dave Airlief453ba02008-11-07 14:05:41 -08002662 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002663 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002664
Michel Dänzer0454bea2009-06-15 16:56:07 +02002665 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002666
Michel Dänzer0454bea2009-06-15 16:56:07 +02002667 mode->hdisplay = hactive;
2668 mode->hsync_start = mode->hdisplay + hsync_offset;
2669 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2670 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002671
Michel Dänzer0454bea2009-06-15 16:56:07 +02002672 mode->vdisplay = vactive;
2673 mode->vsync_start = mode->vdisplay + vsync_offset;
2674 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2675 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002676
Jesse Barnes7064fef2009-11-05 10:12:54 -08002677 /* Some EDIDs have bogus h/vtotal values */
2678 if (mode->hsync_end > mode->htotal)
2679 mode->htotal = mode->hsync_end + 1;
2680 if (mode->vsync_end > mode->vtotal)
2681 mode->vtotal = mode->vsync_end + 1;
2682
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002683 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002684
2685 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002686 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002687 }
2688
Michel Dänzer0454bea2009-06-15 16:56:07 +02002689 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2690 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2691 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2692 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002693
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002694set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002695 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2696 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002697
2698 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2699 mode->width_mm *= 10;
2700 mode->height_mm *= 10;
2701 }
2702
2703 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2704 mode->width_mm = edid->width_cm * 10;
2705 mode->height_mm = edid->height_cm * 10;
2706 }
2707
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002708 mode->type = DRM_MODE_TYPE_DRIVER;
2709 drm_mode_set_name(mode);
2710
Dave Airlief453ba02008-11-07 14:05:41 -08002711 return mode;
2712}
2713
Adam Jackson07a5e632009-12-03 17:44:38 -05002714static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002715mode_in_hsync_range(const struct drm_display_mode *mode,
2716 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002717{
2718 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002719
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002720 hmin = t[7];
2721 if (edid->revision >= 4)
2722 hmin += ((t[4] & 0x04) ? 255 : 0);
2723 hmax = t[8];
2724 if (edid->revision >= 4)
2725 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002726 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002727
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002728 return (hsync <= hmax && hsync >= hmin);
2729}
2730
2731static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002732mode_in_vsync_range(const struct drm_display_mode *mode,
2733 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002734{
2735 int vsync, vmin, vmax;
2736
2737 vmin = t[5];
2738 if (edid->revision >= 4)
2739 vmin += ((t[4] & 0x01) ? 255 : 0);
2740 vmax = t[6];
2741 if (edid->revision >= 4)
2742 vmax += ((t[4] & 0x02) ? 255 : 0);
2743 vsync = drm_mode_vrefresh(mode);
2744
2745 return (vsync <= vmax && vsync >= vmin);
2746}
2747
2748static u32
2749range_pixel_clock(struct edid *edid, u8 *t)
2750{
2751 /* unspecified */
2752 if (t[9] == 0 || t[9] == 255)
2753 return 0;
2754
2755 /* 1.4 with CVT support gives us real precision, yay */
2756 if (edid->revision >= 4 && t[10] == 0x04)
2757 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2758
2759 /* 1.3 is pathetic, so fuzz up a bit */
2760 return t[9] * 10000 + 5001;
2761}
2762
Adam Jackson07a5e632009-12-03 17:44:38 -05002763static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002764mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002765 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002766{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002767 u32 max_clock;
2768 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002769
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002770 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002771 return false;
2772
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002773 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002774 return false;
2775
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002776 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002777 if (mode->clock > max_clock)
2778 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002779
2780 /* 1.4 max horizontal check */
2781 if (edid->revision >= 4 && t[10] == 0x04)
2782 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2783 return false;
2784
2785 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2786 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002787
2788 return true;
2789}
2790
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002791static bool valid_inferred_mode(const struct drm_connector *connector,
2792 const struct drm_display_mode *mode)
2793{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002794 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002795 bool ok = false;
2796
2797 list_for_each_entry(m, &connector->probed_modes, head) {
2798 if (mode->hdisplay == m->hdisplay &&
2799 mode->vdisplay == m->vdisplay &&
2800 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2801 return false; /* duplicated */
2802 if (mode->hdisplay <= m->hdisplay &&
2803 mode->vdisplay <= m->vdisplay)
2804 ok = true;
2805 }
2806 return ok;
2807}
2808
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002809static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002810drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002811 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002812{
2813 int i, modes = 0;
2814 struct drm_display_mode *newmode;
2815 struct drm_device *dev = connector->dev;
2816
Thierry Redinga6b21832012-11-23 15:01:42 +01002817 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002818 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2819 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002820 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2821 if (newmode) {
2822 drm_mode_probed_add(connector, newmode);
2823 modes++;
2824 }
2825 }
2826 }
2827
2828 return modes;
2829}
2830
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002831/* fix up 1366x768 mode from 1368x768;
2832 * GFT/CVT can't express 1366 width which isn't dividable by 8
2833 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002834void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002835{
2836 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2837 mode->hdisplay = 1366;
2838 mode->hsync_start--;
2839 mode->hsync_end--;
2840 drm_mode_set_name(mode);
2841 }
2842}
2843
Adam Jacksonb309bd32012-04-13 16:33:40 -04002844static int
2845drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2846 struct detailed_timing *timing)
2847{
2848 int i, modes = 0;
2849 struct drm_display_mode *newmode;
2850 struct drm_device *dev = connector->dev;
2851
Thierry Redinga6b21832012-11-23 15:01:42 +01002852 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002853 const struct minimode *m = &extra_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302854
Adam Jacksonb309bd32012-04-13 16:33:40 -04002855 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002856 if (!newmode)
2857 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002858
Takashi Iwai969218f2017-01-17 17:43:29 +01002859 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002860 if (!mode_in_range(newmode, edid, timing) ||
2861 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002862 drm_mode_destroy(dev, newmode);
2863 continue;
2864 }
2865
2866 drm_mode_probed_add(connector, newmode);
2867 modes++;
2868 }
2869
2870 return modes;
2871}
2872
2873static int
2874drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2875 struct detailed_timing *timing)
2876{
2877 int i, modes = 0;
2878 struct drm_display_mode *newmode;
2879 struct drm_device *dev = connector->dev;
2880 bool rb = drm_monitor_supports_rb(edid);
2881
Thierry Redinga6b21832012-11-23 15:01:42 +01002882 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002883 const struct minimode *m = &extra_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302884
Adam Jacksonb309bd32012-04-13 16:33:40 -04002885 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002886 if (!newmode)
2887 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002888
Takashi Iwai969218f2017-01-17 17:43:29 +01002889 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002890 if (!mode_in_range(newmode, edid, timing) ||
2891 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002892 drm_mode_destroy(dev, newmode);
2893 continue;
2894 }
2895
2896 drm_mode_probed_add(connector, newmode);
2897 modes++;
2898 }
2899
2900 return modes;
2901}
2902
Adam Jackson13931572010-08-03 14:38:19 -04002903static void
2904do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002905{
Adam Jackson13931572010-08-03 14:38:19 -04002906 struct detailed_mode_closure *closure = c;
2907 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002908 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002909
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002910 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002911 return;
2912
2913 closure->modes += drm_dmt_modes_for_range(closure->connector,
2914 closure->edid,
2915 timing);
Ville Syrjälä4d23f482020-01-24 22:02:27 +02002916
Adam Jacksonb309bd32012-04-13 16:33:40 -04002917 if (!version_greater(closure->edid, 1, 1))
2918 return; /* GTF not defined yet */
2919
2920 switch (range->flags) {
2921 case 0x02: /* secondary gtf, XXX could do more */
2922 case 0x00: /* default gtf */
2923 closure->modes += drm_gtf_modes_for_range(closure->connector,
2924 closure->edid,
2925 timing);
2926 break;
2927 case 0x04: /* cvt, only in 1.4+ */
2928 if (!version_greater(closure->edid, 1, 3))
2929 break;
2930
2931 closure->modes += drm_cvt_modes_for_range(closure->connector,
2932 closure->edid,
2933 timing);
2934 break;
2935 case 0x01: /* just the ranges, no formula */
2936 default:
2937 break;
2938 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002939}
2940
Adam Jackson13931572010-08-03 14:38:19 -04002941static int
2942add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2943{
2944 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002945 .connector = connector,
2946 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002947 };
2948
2949 if (version_greater(edid, 1, 0))
2950 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2951 &closure);
2952
2953 return closure.modes;
2954}
2955
Adam Jackson2255be12010-03-29 21:43:22 +00002956static int
2957drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2958{
2959 int i, j, m, modes = 0;
2960 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002961 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002962
2963 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002964 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002965 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002966 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002967 break;
2968 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002969 mode = drm_mode_find_dmt(connector->dev,
2970 est3_modes[m].w,
2971 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002972 est3_modes[m].r,
2973 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002974 if (mode) {
2975 drm_mode_probed_add(connector, mode);
2976 modes++;
2977 }
2978 }
2979 }
2980 }
2981
2982 return modes;
2983}
2984
Adam Jackson13931572010-08-03 14:38:19 -04002985static void
2986do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002987{
Adam Jackson13931572010-08-03 14:38:19 -04002988 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04002989
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002990 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_EST_TIMINGS))
2991 return;
2992
2993 closure->modes += drm_est3_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04002994}
2995
2996/**
2997 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002998 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002999 * @edid: EDID block to scan
3000 *
3001 * Each EDID block contains a bitmap of the supported "established modes" list
3002 * (defined above). Tease them out and add them to the global modes list.
3003 */
3004static int
3005add_established_modes(struct drm_connector *connector, struct edid *edid)
3006{
Adam Jackson9cf00972009-12-03 17:44:36 -05003007 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04003008 unsigned long est_bits = edid->established_timings.t1 |
3009 (edid->established_timings.t2 << 8) |
3010 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
3011 int i, modes = 0;
3012 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003013 .connector = connector,
3014 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003015 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003016
Adam Jackson13931572010-08-03 14:38:19 -04003017 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
3018 if (est_bits & (1<<i)) {
3019 struct drm_display_mode *newmode;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303020
Adam Jackson13931572010-08-03 14:38:19 -04003021 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
3022 if (newmode) {
3023 drm_mode_probed_add(connector, newmode);
3024 modes++;
3025 }
3026 }
Adam Jackson9cf00972009-12-03 17:44:36 -05003027 }
3028
Adam Jackson13931572010-08-03 14:38:19 -04003029 if (version_greater(edid, 1, 0))
3030 drm_for_each_detailed_block((u8 *)edid,
3031 do_established_modes, &closure);
3032
3033 return modes + closure.modes;
3034}
3035
3036static void
3037do_standard_modes(struct detailed_timing *timing, void *c)
3038{
3039 struct detailed_mode_closure *closure = c;
3040 struct detailed_non_pixel *data = &timing->data.other_data;
3041 struct drm_connector *connector = closure->connector;
3042 struct edid *edid = closure->edid;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003043 int i;
Adam Jackson13931572010-08-03 14:38:19 -04003044
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003045 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_STD_MODES))
3046 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003047
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003048 for (i = 0; i < 6; i++) {
3049 struct std_timing *std = &data->data.timings[i];
3050 struct drm_display_mode *newmode;
3051
3052 newmode = drm_mode_std(connector, edid, std);
3053 if (newmode) {
3054 drm_mode_probed_add(connector, newmode);
3055 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05003056 }
Adam Jackson13931572010-08-03 14:38:19 -04003057 }
3058}
3059
3060/**
3061 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003062 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04003063 * @edid: EDID block to scan
3064 *
3065 * Standard modes can be calculated using the appropriate standard (DMT,
3066 * GTF or CVT. Grab them from @edid and add them to the list.
3067 */
3068static int
3069add_standard_modes(struct drm_connector *connector, struct edid *edid)
3070{
3071 int i, modes = 0;
3072 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003073 .connector = connector,
3074 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003075 };
3076
3077 for (i = 0; i < EDID_STD_TIMINGS; i++) {
3078 struct drm_display_mode *newmode;
3079
3080 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02003081 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04003082 if (newmode) {
3083 drm_mode_probed_add(connector, newmode);
3084 modes++;
3085 }
3086 }
3087
3088 if (version_greater(edid, 1, 0))
3089 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3090 &closure);
3091
3092 /* XXX should also look for standard codes in VTB blocks */
3093
3094 return modes + closure.modes;
3095}
3096
Dave Airlief453ba02008-11-07 14:05:41 -08003097static int drm_cvt_modes(struct drm_connector *connector,
3098 struct detailed_timing *timing)
3099{
3100 int i, j, modes = 0;
3101 struct drm_display_mode *newmode;
3102 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08003103 struct cvt_timing *cvt;
3104 const int rates[] = { 60, 85, 75, 60, 50 };
3105 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08003106
3107 for (i = 0; i < 4; i++) {
Kees Cook3f649ab2020-06-03 13:09:38 -07003108 int width, height;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303109
Dave Airlief453ba02008-11-07 14:05:41 -08003110 cvt = &(timing->data.other_data.data.cvt[i]);
3111
3112 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02003113 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08003114
3115 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08003116 switch (cvt->code[1] & 0x0c) {
Linus Torvaldsd652d5f2020-12-17 09:27:57 -08003117 /* default - because compiler doesn't see that we've enumerated all cases */
3118 default:
Adam Jacksonf066a172009-09-23 17:31:21 -04003119 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08003120 width = height * 4 / 3;
3121 break;
3122 case 0x04:
3123 width = height * 16 / 9;
3124 break;
3125 case 0x08:
3126 width = height * 16 / 10;
3127 break;
3128 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08003129 width = height * 15 / 9;
3130 break;
3131 }
3132
3133 for (j = 1; j < 5; j++) {
3134 if (cvt->code[2] & (1 << j)) {
3135 newmode = drm_cvt_mode(dev, width, height,
3136 rates[j], j == 0,
3137 false, false);
3138 if (newmode) {
3139 drm_mode_probed_add(connector, newmode);
3140 modes++;
3141 }
3142 }
3143 }
3144 }
3145
3146 return modes;
3147}
3148
Adam Jackson13931572010-08-03 14:38:19 -04003149static void
3150do_cvt_mode(struct detailed_timing *timing, void *c)
3151{
3152 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04003153
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003154 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_CVT_3BYTE))
3155 return;
3156
3157 closure->modes += drm_cvt_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04003158}
Adam Jackson9cf00972009-12-03 17:44:36 -05003159
3160static int
Adam Jackson13931572010-08-03 14:38:19 -04003161add_cvt_modes(struct drm_connector *connector, struct edid *edid)
Ville Syrjälä4d23f482020-01-24 22:02:27 +02003162{
Adam Jackson13931572010-08-03 14:38:19 -04003163 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003164 .connector = connector,
3165 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003166 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003167
Adam Jackson13931572010-08-03 14:38:19 -04003168 if (version_greater(edid, 1, 2))
3169 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003170
Adam Jackson13931572010-08-03 14:38:19 -04003171 /* XXX should also look for CVT codes in VTB blocks */
3172
3173 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08003174}
3175
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003176static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3177
Adam Jackson13931572010-08-03 14:38:19 -04003178static void
3179do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08003180{
Adam Jackson13931572010-08-03 14:38:19 -04003181 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08003182 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05003183
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003184 if (!is_detailed_timing_descriptor((const u8 *)timing))
3185 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003186
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003187 newmode = drm_mode_detailed(closure->connector->dev,
3188 closure->edid, timing,
3189 closure->quirks);
3190 if (!newmode)
3191 return;
Dave Airlief453ba02008-11-07 14:05:41 -08003192
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003193 if (closure->preferred)
3194 newmode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003195
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003196 /*
3197 * Detailed modes are limited to 10kHz pixel clock resolution,
3198 * so fix up anything that looks like CEA/HDMI mode, but the clock
3199 * is just slightly off.
3200 */
3201 fixup_detailed_cea_mode_clock(newmode);
3202
3203 drm_mode_probed_add(closure->connector, newmode);
3204 closure->modes++;
3205 closure->preferred = false;
Ma Ling167f3a02009-03-20 14:09:48 +08003206}
3207
Adam Jackson13931572010-08-03 14:38:19 -04003208/*
3209 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08003210 * @connector: attached connector
3211 * @edid: EDID block to scan
3212 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08003213 */
Adam Jackson13931572010-08-03 14:38:19 -04003214static int
3215add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3216 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08003217{
Adam Jackson13931572010-08-03 14:38:19 -04003218 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003219 .connector = connector,
3220 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06003221 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02003222 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04003223 };
Dave Airlief453ba02008-11-07 14:05:41 -08003224
Adam Jackson13931572010-08-03 14:38:19 -04003225 if (closure.preferred && !version_greater(edid, 1, 3))
3226 closure.preferred =
3227 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00003228
Adam Jackson13931572010-08-03 14:38:19 -04003229 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003230
Adam Jackson13931572010-08-03 14:38:19 -04003231 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08003232}
Dave Airlief453ba02008-11-07 14:05:41 -08003233
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003234#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003235#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08003236#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08003237#define SPEAKER_BLOCK 0x04
Uma Shankare85959d2019-05-16 19:40:08 +05303238#define HDR_STATIC_METADATA_BLOCK 0x6
Shashank Sharma87563fc2017-07-13 21:03:10 +05303239#define USE_EXTENDED_TAG 0x07
3240#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05303241#define EXT_VIDEO_DATA_BLOCK_420 0x0E
3242#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003243#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003244#define EDID_CEA_YCRCB444 (1 << 5)
3245#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003246#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003247
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01003248/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003249 * Search EDID for CEA extension block.
3250 */
Jani Nikula4cc4f092021-03-29 16:37:16 +03003251const u8 *drm_find_edid_extension(const struct edid *edid,
3252 int ext_id, int *ext_index)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003253{
Jani Nikula43d16d82021-03-29 16:37:15 +03003254 const u8 *edid_ext = NULL;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003255 int i;
3256
3257 /* No EDID or EDID extensions */
3258 if (edid == NULL || edid->extensions == 0)
3259 return NULL;
3260
3261 /* Find CEA extension */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003262 for (i = *ext_index; i < edid->extensions; i++) {
Jani Nikula43d16d82021-03-29 16:37:15 +03003263 edid_ext = (const u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10003264 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003265 break;
3266 }
3267
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003268 if (i >= edid->extensions)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003269 return NULL;
3270
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003271 *ext_index = i + 1;
3272
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003273 return edid_ext;
3274}
3275
Jani Nikula43d16d82021-03-29 16:37:15 +03003276static const u8 *drm_find_cea_extension(const struct edid *edid)
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003277{
Jani Nikula43d16d82021-03-29 16:37:15 +03003278 const struct displayid_block *block;
Jani Nikula1ba63ca2021-03-29 16:37:19 +03003279 struct displayid_iter iter;
Jani Nikula43d16d82021-03-29 16:37:15 +03003280 const u8 *cea;
Jani Nikula1ba63ca2021-03-29 16:37:19 +03003281 int ext_index = 0;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003282
3283 /* Look for a top level CEA extension block */
Ville Syrjälä7f261af2020-05-27 16:03:09 +03003284 /* FIXME: make callers iterate through multiple CEA ext blocks? */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003285 cea = drm_find_edid_extension(edid, CEA_EXT, &ext_index);
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003286 if (cea)
3287 return cea;
3288
3289 /* CEA blocks can also be found embedded in a DisplayID block */
Jani Nikula1ba63ca2021-03-29 16:37:19 +03003290 displayid_iter_edid_begin(edid, &iter);
3291 displayid_iter_for_each(block, &iter) {
3292 if (block->tag == DATA_BLOCK_CTA) {
3293 cea = (const u8 *)block;
3294 break;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003295 }
3296 }
Jani Nikula1ba63ca2021-03-29 16:37:19 +03003297 displayid_iter_end(&iter);
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003298
Jani Nikula1ba63ca2021-03-29 16:37:19 +03003299 return cea;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003300}
3301
Mauro Rossie1cf35b2020-02-03 22:31:13 +01003302static __always_inline const struct drm_display_mode *cea_mode_for_vic(u8 vic)
Ville Syrjälä7befe622019-12-13 19:43:45 +02003303{
Ville Syrjälä9212f8e2019-12-13 19:43:48 +02003304 BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3305 BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3306
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003307 if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3308 return &edid_cea_modes_1[vic - 1];
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003309 if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3310 return &edid_cea_modes_193[vic - 193];
Ville Syrjälä7befe622019-12-13 19:43:45 +02003311 return NULL;
3312}
3313
3314static u8 cea_num_vics(void)
3315{
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003316 return 193 + ARRAY_SIZE(edid_cea_modes_193);
Ville Syrjälä7befe622019-12-13 19:43:45 +02003317}
3318
3319static u8 cea_next_vic(u8 vic)
3320{
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003321 if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003322 vic = 193;
3323 return vic;
Ville Syrjälä7befe622019-12-13 19:43:45 +02003324}
3325
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003326/*
3327 * Calculate the alternate clock for the CEA mode
3328 * (60Hz vs. 59.94Hz etc.)
3329 */
3330static unsigned int
3331cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3332{
3333 unsigned int clock = cea_mode->clock;
3334
Ville Syrjälä04256622020-04-28 20:19:27 +03003335 if (drm_mode_vrefresh(cea_mode) % 6 != 0)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003336 return clock;
3337
3338 /*
3339 * edid_cea_modes contains the 59.94Hz
3340 * variant for 240 and 480 line modes,
3341 * and the 60Hz variant otherwise.
3342 */
3343 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003344 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003345 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003346 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003347
3348 return clock;
3349}
3350
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003351static bool
3352cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3353{
3354 /*
3355 * For certain VICs the spec allows the vertical
3356 * front porch to vary by one or two lines.
3357 *
3358 * cea_modes[] stores the variant with the shortest
3359 * vertical front porch. We can adjust the mode to
3360 * get the other variants by simply increasing the
3361 * vertical front porch length.
3362 */
Ville Syrjälä7befe622019-12-13 19:43:45 +02003363 BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3364 cea_mode_for_vic(9)->vtotal != 262 ||
3365 cea_mode_for_vic(12)->vtotal != 262 ||
3366 cea_mode_for_vic(13)->vtotal != 262 ||
3367 cea_mode_for_vic(23)->vtotal != 312 ||
3368 cea_mode_for_vic(24)->vtotal != 312 ||
3369 cea_mode_for_vic(27)->vtotal != 312 ||
3370 cea_mode_for_vic(28)->vtotal != 312);
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003371
3372 if (((vic == 8 || vic == 9 ||
3373 vic == 12 || vic == 13) && mode->vtotal < 263) ||
3374 ((vic == 23 || vic == 24 ||
3375 vic == 27 || vic == 28) && mode->vtotal < 314)) {
3376 mode->vsync_start++;
3377 mode->vsync_end++;
3378 mode->vtotal++;
3379
3380 return true;
3381 }
3382
3383 return false;
3384}
3385
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003386static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3387 unsigned int clock_tolerance)
3388{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303389 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003390 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003391
3392 if (!to_match->clock)
3393 return 0;
3394
Ville Syrjälä357768c2018-05-08 16:39:38 +05303395 if (to_match->picture_aspect_ratio)
3396 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3397
Ville Syrjälä7befe622019-12-13 19:43:45 +02003398 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3399 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003400 unsigned int clock1, clock2;
3401
3402 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003403 clock1 = cea_mode.clock;
3404 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003405
3406 if (abs(to_match->clock - clock1) > clock_tolerance &&
3407 abs(to_match->clock - clock2) > clock_tolerance)
3408 continue;
3409
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003410 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303411 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003412 return vic;
3413 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003414 }
3415
3416 return 0;
3417}
3418
Thierry Reding18316c82012-12-20 15:41:44 +01003419/**
3420 * drm_match_cea_mode - look for a CEA mode matching given mode
3421 * @to_match: display mode
3422 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003423 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01003424 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00003425 */
Thierry Reding18316c82012-12-20 15:41:44 +01003426u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00003427{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303428 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003429 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00003430
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003431 if (!to_match->clock)
3432 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00003433
Ville Syrjälä357768c2018-05-08 16:39:38 +05303434 if (to_match->picture_aspect_ratio)
3435 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3436
Ville Syrjälä7befe622019-12-13 19:43:45 +02003437 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3438 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003439 unsigned int clock1, clock2;
3440
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003441 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003442 clock1 = cea_mode.clock;
3443 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003444
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003445 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3446 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3447 continue;
3448
3449 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303450 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003451 return vic;
3452 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00003453 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003454
Stephane Marchesina4799032012-11-09 16:21:05 +00003455 return 0;
3456}
3457EXPORT_SYMBOL(drm_match_cea_mode);
3458
Jani Nikulad9278b42016-01-08 13:21:51 +02003459static bool drm_valid_cea_vic(u8 vic)
3460{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003461 return cea_mode_for_vic(vic) != NULL;
Jani Nikulad9278b42016-01-08 13:21:51 +02003462}
3463
Ville Syrjälä28c03a442019-10-04 17:19:11 +03003464static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303465{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003466 const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3467
3468 if (mode)
3469 return mode->picture_aspect_ratio;
3470
3471 return HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303472}
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303473
Wayne Lind2b43472019-11-18 18:18:31 +08003474static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3475{
3476 return edid_4k_modes[video_code].picture_aspect_ratio;
3477}
3478
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003479/*
3480 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3481 * specific block).
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003482 */
3483static unsigned int
3484hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3485{
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003486 return cea_mode_alternate_clock(hdmi_mode);
3487}
3488
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003489static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3490 unsigned int clock_tolerance)
3491{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303492 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003493 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003494
3495 if (!to_match->clock)
3496 return 0;
3497
Wayne Lind2b43472019-11-18 18:18:31 +08003498 if (to_match->picture_aspect_ratio)
3499 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3500
Jani Nikulad9278b42016-01-08 13:21:51 +02003501 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3502 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003503 unsigned int clock1, clock2;
3504
3505 /* Make sure to also match alternate clocks */
3506 clock1 = hdmi_mode->clock;
3507 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3508
3509 if (abs(to_match->clock - clock1) > clock_tolerance &&
3510 abs(to_match->clock - clock2) > clock_tolerance)
3511 continue;
3512
Ville Syrjälä357768c2018-05-08 16:39:38 +05303513 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003514 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003515 }
3516
3517 return 0;
3518}
3519
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003520/*
3521 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3522 * @to_match: display mode
3523 *
3524 * An HDMI mode is one defined in the HDMI vendor specific block.
3525 *
3526 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3527 */
3528static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3529{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303530 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003531 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003532
3533 if (!to_match->clock)
3534 return 0;
3535
Wayne Lind2b43472019-11-18 18:18:31 +08003536 if (to_match->picture_aspect_ratio)
3537 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3538
Jani Nikulad9278b42016-01-08 13:21:51 +02003539 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3540 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003541 unsigned int clock1, clock2;
3542
3543 /* Make sure to also match alternate clocks */
3544 clock1 = hdmi_mode->clock;
3545 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3546
3547 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3548 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303549 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003550 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003551 }
3552 return 0;
3553}
3554
Jani Nikulad9278b42016-01-08 13:21:51 +02003555static bool drm_valid_hdmi_vic(u8 vic)
3556{
3557 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3558}
3559
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003560static int
3561add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3562{
3563 struct drm_device *dev = connector->dev;
3564 struct drm_display_mode *mode, *tmp;
3565 LIST_HEAD(list);
3566 int modes = 0;
3567
3568 /* Don't add CEA modes if the CEA extension block is missing */
3569 if (!drm_find_cea_extension(edid))
3570 return 0;
3571
3572 /*
3573 * Go through all probed modes and create a new mode
3574 * with the alternate clock for certain CEA modes.
3575 */
3576 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003577 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003578 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003579 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003580 unsigned int clock1, clock2;
3581
Jani Nikulad9278b42016-01-08 13:21:51 +02003582 if (drm_valid_cea_vic(vic)) {
Ville Syrjälä7befe622019-12-13 19:43:45 +02003583 cea_mode = cea_mode_for_vic(vic);
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003584 clock2 = cea_mode_alternate_clock(cea_mode);
3585 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003586 vic = drm_match_hdmi_mode(mode);
3587 if (drm_valid_hdmi_vic(vic)) {
3588 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003589 clock2 = hdmi_mode_alternate_clock(cea_mode);
3590 }
3591 }
3592
3593 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003594 continue;
3595
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003596 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003597
3598 if (clock1 == clock2)
3599 continue;
3600
3601 if (mode->clock != clock1 && mode->clock != clock2)
3602 continue;
3603
3604 newmode = drm_mode_duplicate(dev, cea_mode);
3605 if (!newmode)
3606 continue;
3607
Damien Lespiau27130212013-09-25 16:45:28 +01003608 /* Carry over the stereo flags */
3609 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3610
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003611 /*
3612 * The current mode could be either variant. Make
3613 * sure to pick the "other" clock for the new mode.
3614 */
3615 if (mode->clock != clock1)
3616 newmode->clock = clock1;
3617 else
3618 newmode->clock = clock2;
3619
3620 list_add_tail(&newmode->head, &list);
3621 }
3622
3623 list_for_each_entry_safe(mode, tmp, &list, head) {
3624 list_del(&mode->head);
3625 drm_mode_probed_add(connector, mode);
3626 modes++;
3627 }
3628
3629 return modes;
3630}
Stephane Marchesina4799032012-11-09 16:21:05 +00003631
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303632static u8 svd_to_vic(u8 svd)
3633{
3634 /* 0-6 bit vic, 7th bit native mode indicator */
3635 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3636 return svd & 127;
3637
3638 return svd;
3639}
3640
Thomas Woodaff04ac2013-11-29 15:33:27 +00003641static struct drm_display_mode *
3642drm_display_mode_from_vic_index(struct drm_connector *connector,
3643 const u8 *video_db, u8 video_len,
3644 u8 video_index)
3645{
3646 struct drm_device *dev = connector->dev;
3647 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003648 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003649
3650 if (video_db == NULL || video_index >= video_len)
3651 return NULL;
3652
3653 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303654 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003655 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003656 return NULL;
3657
Ville Syrjälä7befe622019-12-13 19:43:45 +02003658 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Damien Lespiau409bbf12014-03-03 23:59:07 +00003659 if (!newmode)
3660 return NULL;
3661
Thomas Woodaff04ac2013-11-29 15:33:27 +00003662 return newmode;
3663}
3664
Shashank Sharma832d4f22017-07-14 16:03:46 +05303665/*
3666 * do_y420vdb_modes - Parse YCBCR 420 only modes
3667 * @connector: connector corresponding to the HDMI sink
3668 * @svds: start of the data block of CEA YCBCR 420 VDB
3669 * @len: length of the CEA YCBCR 420 VDB
3670 *
3671 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3672 * which contains modes which can be supported in YCBCR 420
3673 * output format only.
3674 */
3675static int do_y420vdb_modes(struct drm_connector *connector,
3676 const u8 *svds, u8 svds_len)
3677{
3678 int modes = 0, i;
3679 struct drm_device *dev = connector->dev;
3680 struct drm_display_info *info = &connector->display_info;
3681 struct drm_hdmi_info *hdmi = &info->hdmi;
3682
3683 for (i = 0; i < svds_len; i++) {
3684 u8 vic = svd_to_vic(svds[i]);
3685 struct drm_display_mode *newmode;
3686
3687 if (!drm_valid_cea_vic(vic))
3688 continue;
3689
Ville Syrjälä7befe622019-12-13 19:43:45 +02003690 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Shashank Sharma832d4f22017-07-14 16:03:46 +05303691 if (!newmode)
3692 break;
3693 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3694 drm_mode_probed_add(connector, newmode);
3695 modes++;
3696 }
3697
3698 if (modes > 0)
3699 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3700 return modes;
3701}
3702
3703/*
3704 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3705 * @connector: connector corresponding to the HDMI sink
3706 * @vic: CEA vic for the video mode to be added in the map
3707 *
3708 * Makes an entry for a videomode in the YCBCR 420 bitmap
3709 */
3710static void
3711drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3712{
3713 u8 vic = svd_to_vic(svd);
3714 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3715
3716 if (!drm_valid_cea_vic(vic))
3717 return;
3718
3719 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3720}
3721
Ville Syrjälä7af655b2020-09-04 14:53:49 +03003722/**
3723 * drm_display_mode_from_cea_vic() - return a mode for CEA VIC
3724 * @dev: DRM device
Mauro Carvalho Chehab8d7d8c02020-10-27 10:51:16 +01003725 * @video_code: CEA VIC of the mode
Ville Syrjälä7af655b2020-09-04 14:53:49 +03003726 *
3727 * Creates a new mode matching the specified CEA VIC.
3728 *
3729 * Returns: A new drm_display_mode on success or NULL on failure
3730 */
3731struct drm_display_mode *
3732drm_display_mode_from_cea_vic(struct drm_device *dev,
3733 u8 video_code)
3734{
3735 const struct drm_display_mode *cea_mode;
3736 struct drm_display_mode *newmode;
3737
3738 cea_mode = cea_mode_for_vic(video_code);
3739 if (!cea_mode)
3740 return NULL;
3741
3742 newmode = drm_mode_duplicate(dev, cea_mode);
3743 if (!newmode)
3744 return NULL;
3745
3746 return newmode;
3747}
3748EXPORT_SYMBOL(drm_display_mode_from_cea_vic);
3749
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003750static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003751do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003752{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003753 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303754 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003755
Thomas Woodaff04ac2013-11-29 15:33:27 +00003756 for (i = 0; i < len; i++) {
3757 struct drm_display_mode *mode;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303758
Thomas Woodaff04ac2013-11-29 15:33:27 +00003759 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3760 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303761 /*
3762 * YCBCR420 capability block contains a bitmap which
3763 * gives the index of CEA modes from CEA VDB, which
3764 * can support YCBCR 420 sampling output also (apart
3765 * from RGB/YCBCR444 etc).
3766 * For example, if the bit 0 in bitmap is set,
3767 * first mode in VDB can support YCBCR420 output too.
3768 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3769 */
3770 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3771 drm_add_cmdb_modes(connector, db[i]);
3772
Thomas Woodaff04ac2013-11-29 15:33:27 +00003773 drm_mode_probed_add(connector, mode);
3774 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003775 }
3776 }
3777
3778 return modes;
3779}
3780
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003781struct stereo_mandatory_mode {
3782 int width, height, vrefresh;
3783 unsigned int flags;
3784};
3785
3786static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003787 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3788 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003789 { 1920, 1080, 50,
3790 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3791 { 1920, 1080, 60,
3792 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003793 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3794 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3795 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3796 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003797};
3798
3799static bool
3800stereo_match_mandatory(const struct drm_display_mode *mode,
3801 const struct stereo_mandatory_mode *stereo_mode)
3802{
3803 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3804
3805 return mode->hdisplay == stereo_mode->width &&
3806 mode->vdisplay == stereo_mode->height &&
3807 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3808 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3809}
3810
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003811static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3812{
3813 struct drm_device *dev = connector->dev;
3814 const struct drm_display_mode *mode;
3815 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003816 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003817
3818 INIT_LIST_HEAD(&stereo_modes);
3819
3820 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003821 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3822 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003823 struct drm_display_mode *new_mode;
3824
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003825 if (!stereo_match_mandatory(mode,
3826 &stereo_mandatory_modes[i]))
3827 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003828
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003829 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003830 new_mode = drm_mode_duplicate(dev, mode);
3831 if (!new_mode)
3832 continue;
3833
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003834 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003835 list_add_tail(&new_mode->head, &stereo_modes);
3836 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003837 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003838 }
3839
3840 list_splice_tail(&stereo_modes, &connector->probed_modes);
3841
3842 return modes;
3843}
3844
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003845static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3846{
3847 struct drm_device *dev = connector->dev;
3848 struct drm_display_mode *newmode;
3849
Jani Nikulad9278b42016-01-08 13:21:51 +02003850 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003851 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3852 return 0;
3853 }
3854
3855 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3856 if (!newmode)
3857 return 0;
3858
3859 drm_mode_probed_add(connector, newmode);
3860
3861 return 1;
3862}
3863
Thomas Woodfbf46022013-10-16 15:58:50 +01003864static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3865 const u8 *video_db, u8 video_len, u8 video_index)
3866{
Thomas Woodfbf46022013-10-16 15:58:50 +01003867 struct drm_display_mode *newmode;
3868 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003869
3870 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003871 newmode = drm_display_mode_from_vic_index(connector, video_db,
3872 video_len,
3873 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003874 if (newmode) {
3875 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3876 drm_mode_probed_add(connector, newmode);
3877 modes++;
3878 }
3879 }
3880 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003881 newmode = drm_display_mode_from_vic_index(connector, video_db,
3882 video_len,
3883 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003884 if (newmode) {
3885 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3886 drm_mode_probed_add(connector, newmode);
3887 modes++;
3888 }
3889 }
3890 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003891 newmode = drm_display_mode_from_vic_index(connector, video_db,
3892 video_len,
3893 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003894 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003895 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003896 drm_mode_probed_add(connector, newmode);
3897 modes++;
3898 }
3899 }
3900
3901 return modes;
3902}
3903
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003904/*
3905 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3906 * @connector: connector corresponding to the HDMI sink
3907 * @db: start of the CEA vendor specific block
3908 * @len: length of the CEA block payload, ie. one can access up to db[len]
3909 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003910 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3911 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003912 */
3913static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003914do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3915 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003916{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003917 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003918 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003919 u8 vic_len, hdmi_3d_len = 0;
3920 u16 mask;
3921 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003922
3923 if (len < 8)
3924 goto out;
3925
3926 /* no HDMI_Video_Present */
3927 if (!(db[8] & (1 << 5)))
3928 goto out;
3929
3930 /* Latency_Fields_Present */
3931 if (db[8] & (1 << 7))
3932 offset += 2;
3933
3934 /* I_Latency_Fields_Present */
3935 if (db[8] & (1 << 6))
3936 offset += 2;
3937
3938 /* the declared length is not long enough for the 2 first bytes
3939 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003940 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003941 goto out;
3942
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003943 /* 3D_Present */
3944 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003945 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003946 modes += add_hdmi_mandatory_stereo_modes(connector);
3947
Thomas Woodfbf46022013-10-16 15:58:50 +01003948 /* 3D_Multi_present */
3949 multi_present = (db[8 + offset] & 0x60) >> 5;
3950 }
3951
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003952 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003953 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003954 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003955
3956 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003957 u8 vic;
3958
3959 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003960 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003961 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003962 offset += 1 + vic_len;
3963
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003964 if (multi_present == 1)
3965 multi_len = 2;
3966 else if (multi_present == 2)
3967 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003968 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003969 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003970
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003971 if (len < (8 + offset + hdmi_3d_len - 1))
3972 goto out;
3973
3974 if (hdmi_3d_len < multi_len)
3975 goto out;
3976
3977 if (multi_present == 1 || multi_present == 2) {
3978 /* 3D_Structure_ALL */
3979 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3980
3981 /* check if 3D_MASK is present */
3982 if (multi_present == 2)
3983 mask = (db[10 + offset] << 8) | db[11 + offset];
3984 else
3985 mask = 0xffff;
3986
3987 for (i = 0; i < 16; i++) {
3988 if (mask & (1 << i))
3989 modes += add_3d_struct_modes(connector,
3990 structure_all,
3991 video_db,
3992 video_len, i);
3993 }
3994 }
3995
3996 offset += multi_len;
3997
3998 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3999 int vic_index;
4000 struct drm_display_mode *newmode = NULL;
4001 unsigned int newflag = 0;
4002 bool detail_present;
4003
4004 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
4005
4006 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
4007 break;
4008
4009 /* 2D_VIC_order_X */
4010 vic_index = db[8 + offset + i] >> 4;
4011
4012 /* 3D_Structure_X */
4013 switch (db[8 + offset + i] & 0x0f) {
4014 case 0:
4015 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
4016 break;
4017 case 6:
4018 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
4019 break;
4020 case 8:
4021 /* 3D_Detail_X */
4022 if ((db[9 + offset + i] >> 4) == 1)
4023 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
4024 break;
4025 }
4026
4027 if (newflag != 0) {
4028 newmode = drm_display_mode_from_vic_index(connector,
4029 video_db,
4030 video_len,
4031 vic_index);
4032
4033 if (newmode) {
4034 newmode->flags |= newflag;
4035 drm_mode_probed_add(connector, newmode);
4036 modes++;
4037 }
4038 }
4039
4040 if (detail_present)
4041 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01004042 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004043
4044out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004045 if (modes > 0)
4046 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004047 return modes;
4048}
4049
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004050static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004051cea_db_payload_len(const u8 *db)
4052{
4053 return db[0] & 0x1f;
4054}
4055
4056static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05304057cea_db_extended_tag(const u8 *db)
4058{
4059 return db[1];
4060}
4061
4062static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004063cea_db_tag(const u8 *db)
4064{
4065 return db[0] >> 5;
4066}
4067
4068static int
4069cea_revision(const u8 *cea)
4070{
Ville Syrjälä5036c0d2020-01-24 22:02:29 +02004071 /*
4072 * FIXME is this correct for the DispID variant?
4073 * The DispID spec doesn't really specify whether
4074 * this is the revision of the CEA extension or
4075 * the DispID CEA data block. And the only value
4076 * given as an example is 0.
4077 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004078 return cea[1];
4079}
4080
4081static int
4082cea_db_offsets(const u8 *cea, int *start, int *end)
4083{
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004084 /* DisplayID CTA extension blocks and top-level CEA EDID
4085 * block header definitions differ in the following bytes:
4086 * 1) Byte 2 of the header specifies length differently,
4087 * 2) Byte 3 is only present in the CEA top level block.
4088 *
4089 * The different definitions for byte 2 follow.
4090 *
4091 * DisplayID CTA extension block defines byte 2 as:
4092 * Number of payload bytes
4093 *
4094 * CEA EDID block defines byte 2 as:
4095 * Byte number (decimal) within this block where the 18-byte
4096 * DTDs begin. If no non-DTD data is present in this extension
4097 * block, the value should be set to 04h (the byte after next).
4098 * If set to 00h, there are no DTDs present in this block and
4099 * no non-DTD data.
4100 */
4101 if (cea[0] == DATA_BLOCK_CTA) {
Ville Syrjälä6e8a9422020-01-24 22:02:28 +02004102 /*
4103 * for_each_displayid_db() has already verified
4104 * that these stay within expected bounds.
4105 */
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004106 *start = 3;
4107 *end = *start + cea[2];
4108 } else if (cea[0] == CEA_EXT) {
4109 /* Data block offset in CEA extension block */
4110 *start = 4;
4111 *end = cea[2];
4112 if (*end == 0)
4113 *end = 127;
4114 if (*end < 4 || *end > 127)
4115 return -ERANGE;
4116 } else {
Daniel Vetterc7581a42019-09-04 16:39:42 +02004117 return -EOPNOTSUPP;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004118 }
4119
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004120 return 0;
4121}
4122
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004123static bool cea_db_is_hdmi_vsdb(const u8 *db)
4124{
4125 int hdmi_id;
4126
4127 if (cea_db_tag(db) != VENDOR_BLOCK)
4128 return false;
4129
4130 if (cea_db_payload_len(db) < 5)
4131 return false;
4132
4133 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4134
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01004135 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004136}
4137
Thierry Reding50dd1bd2017-03-13 16:54:00 +05304138static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4139{
4140 unsigned int oui;
4141
4142 if (cea_db_tag(db) != VENDOR_BLOCK)
4143 return false;
4144
4145 if (cea_db_payload_len(db) < 7)
4146 return false;
4147
4148 oui = db[3] << 16 | db[2] << 8 | db[1];
4149
4150 return oui == HDMI_FORUM_IEEE_OUI;
4151}
4152
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004153static bool cea_db_is_vcdb(const u8 *db)
4154{
4155 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4156 return false;
4157
4158 if (cea_db_payload_len(db) != 2)
4159 return false;
4160
4161 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4162 return false;
4163
4164 return true;
4165}
4166
Shashank Sharma832d4f22017-07-14 16:03:46 +05304167static bool cea_db_is_y420cmdb(const u8 *db)
4168{
4169 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4170 return false;
4171
4172 if (!cea_db_payload_len(db))
4173 return false;
4174
4175 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4176 return false;
4177
4178 return true;
4179}
4180
4181static bool cea_db_is_y420vdb(const u8 *db)
4182{
4183 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4184 return false;
4185
4186 if (!cea_db_payload_len(db))
4187 return false;
4188
4189 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4190 return false;
4191
4192 return true;
4193}
4194
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004195#define for_each_cea_db(cea, i, start, end) \
4196 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4197
Shashank Sharma832d4f22017-07-14 16:03:46 +05304198static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4199 const u8 *db)
4200{
4201 struct drm_display_info *info = &connector->display_info;
4202 struct drm_hdmi_info *hdmi = &info->hdmi;
4203 u8 map_len = cea_db_payload_len(db) - 1;
4204 u8 count;
4205 u64 map = 0;
4206
4207 if (map_len == 0) {
4208 /* All CEA modes support ycbcr420 sampling also.*/
4209 hdmi->y420_cmdb_map = U64_MAX;
4210 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4211 return;
4212 }
4213
4214 /*
4215 * This map indicates which of the existing CEA block modes
4216 * from VDB can support YCBCR420 output too. So if bit=0 is
4217 * set, first mode from VDB can support YCBCR420 output too.
4218 * We will parse and keep this map, before parsing VDB itself
4219 * to avoid going through the same block again and again.
4220 *
4221 * Spec is not clear about max possible size of this block.
4222 * Clamping max bitmap block size at 8 bytes. Every byte can
4223 * address 8 CEA modes, in this way this map can address
4224 * 8*8 = first 64 SVDs.
4225 */
4226 if (WARN_ON_ONCE(map_len > 8))
4227 map_len = 8;
4228
4229 for (count = 0; count < map_len; count++)
4230 map |= (u64)db[2 + count] << (8 * count);
4231
4232 if (map)
4233 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4234
4235 hdmi->y420_cmdb_map = map;
4236}
4237
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004238static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004239add_cea_modes(struct drm_connector *connector, struct edid *edid)
4240{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01004241 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01004242 const u8 *db, *hdmi = NULL, *video = NULL;
4243 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004244 int modes = 0;
4245
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004246 if (cea && cea_revision(cea) >= 3) {
4247 int i, start, end;
4248
4249 if (cea_db_offsets(cea, &start, &end))
4250 return 0;
4251
4252 for_each_cea_db(cea, i, start, end) {
4253 db = &cea[i];
4254 dbl = cea_db_payload_len(db);
4255
Thomas Woodfbf46022013-10-16 15:58:50 +01004256 if (cea_db_tag(db) == VIDEO_BLOCK) {
4257 video = db + 1;
4258 video_len = dbl;
4259 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304260 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004261 hdmi = db;
4262 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05304263 } else if (cea_db_is_y420vdb(db)) {
4264 const u8 *vdb420 = &db[2];
4265
4266 /* Add 4:2:0(only) modes present in EDID */
4267 modes += do_y420vdb_modes(connector,
4268 vdb420,
4269 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004270 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004271 }
4272 }
4273
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004274 /*
4275 * We parse the HDMI VSDB after having added the cea modes as we will
4276 * be patching their flags when the sink supports stereo 3D.
4277 */
4278 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01004279 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4280 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004281
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004282 return modes;
4283}
4284
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004285static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4286{
4287 const struct drm_display_mode *cea_mode;
4288 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02004289 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004290 const char *type;
4291
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02004292 /*
4293 * allow 5kHz clock difference either way to account for
4294 * the 10kHz clock resolution limit of detailed timings.
4295 */
Jani Nikulad9278b42016-01-08 13:21:51 +02004296 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4297 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004298 type = "CEA";
Ville Syrjälä7befe622019-12-13 19:43:45 +02004299 cea_mode = cea_mode_for_vic(vic);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004300 clock1 = cea_mode->clock;
4301 clock2 = cea_mode_alternate_clock(cea_mode);
4302 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02004303 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4304 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004305 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02004306 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004307 clock1 = cea_mode->clock;
4308 clock2 = hdmi_mode_alternate_clock(cea_mode);
4309 } else {
4310 return;
4311 }
4312 }
4313
4314 /* pick whichever is closest */
4315 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4316 clock = clock1;
4317 else
4318 clock = clock2;
4319
4320 if (mode->clock == clock)
4321 return;
4322
4323 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02004324 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004325 mode->clock = clock;
4326}
4327
Uma Shankare85959d2019-05-16 19:40:08 +05304328static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4329{
4330 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4331 return false;
4332
4333 if (db[1] != HDR_STATIC_METADATA_BLOCK)
4334 return false;
4335
4336 if (cea_db_payload_len(db) < 3)
4337 return false;
4338
4339 return true;
4340}
4341
4342static uint8_t eotf_supported(const u8 *edid_ext)
4343{
4344 return edid_ext[2] &
4345 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4346 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
Ville Syrjäläb5e3eed2019-05-16 19:40:12 +05304347 BIT(HDMI_EOTF_SMPTE_ST2084) |
4348 BIT(HDMI_EOTF_BT_2100_HLG));
Uma Shankare85959d2019-05-16 19:40:08 +05304349}
4350
4351static uint8_t hdr_metadata_type(const u8 *edid_ext)
4352{
4353 return edid_ext[3] &
4354 BIT(HDMI_STATIC_METADATA_TYPE1);
4355}
4356
4357static void
4358drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4359{
4360 u16 len;
4361
4362 len = cea_db_payload_len(db);
4363
4364 connector->hdr_sink_metadata.hdmi_type1.eotf =
4365 eotf_supported(db);
4366 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4367 hdr_metadata_type(db);
4368
4369 if (len >= 4)
4370 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4371 if (len >= 5)
4372 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4373 if (len >= 6)
4374 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4375}
4376
Wu Fengguang76adaa342011-09-05 14:23:20 +08004377static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004378drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004379{
Ville Syrjälä85040722012-08-16 14:55:05 +00004380 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004381
Jani Nikulaf7da77852017-11-01 16:20:57 +02004382 if (len >= 6 && (db[6] & (1 << 7)))
4383 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00004384 if (len >= 8) {
4385 connector->latency_present[0] = db[8] >> 7;
4386 connector->latency_present[1] = (db[8] >> 6) & 1;
4387 }
4388 if (len >= 9)
4389 connector->video_latency[0] = db[9];
4390 if (len >= 10)
4391 connector->audio_latency[0] = db[10];
4392 if (len >= 11)
4393 connector->video_latency[1] = db[11];
4394 if (len >= 12)
4395 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004396
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004397 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4398 "video latency %d %d, "
4399 "audio latency %d %d\n",
4400 connector->latency_present[0],
4401 connector->latency_present[1],
4402 connector->video_latency[0],
4403 connector->video_latency[1],
4404 connector->audio_latency[0],
4405 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004406}
4407
4408static void
4409monitor_name(struct detailed_timing *t, void *data)
4410{
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02004411 if (!is_display_descriptor((const u8 *)t, EDID_DETAIL_MONITOR_NAME))
4412 return;
4413
4414 *(u8 **)data = t->data.other_data.data.str.str;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004415}
4416
Jim Bride59f7c0f2016-04-14 10:18:35 -07004417static int get_monitor_name(struct edid *edid, char name[13])
4418{
4419 char *edid_name = NULL;
4420 int mnl;
4421
4422 if (!edid || !name)
4423 return 0;
4424
4425 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4426 for (mnl = 0; edid_name && mnl < 13; mnl++) {
4427 if (edid_name[mnl] == 0x0a)
4428 break;
4429
4430 name[mnl] = edid_name[mnl];
4431 }
4432
4433 return mnl;
4434}
4435
4436/**
4437 * drm_edid_get_monitor_name - fetch the monitor name from the edid
4438 * @edid: monitor EDID information
4439 * @name: pointer to a character array to hold the name of the monitor
4440 * @bufsize: The size of the name buffer (should be at least 14 chars.)
4441 *
4442 */
4443void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4444{
4445 int name_length;
4446 char buf[13];
Ville Syrjälä4d23f482020-01-24 22:02:27 +02004447
Jim Bride59f7c0f2016-04-14 10:18:35 -07004448 if (bufsize <= 0)
4449 return;
4450
4451 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4452 memcpy(name, buf, name_length);
4453 name[name_length] = '\0';
4454}
4455EXPORT_SYMBOL(drm_edid_get_monitor_name);
4456
Jani Nikula42750d32017-11-01 16:21:00 +02004457static void clear_eld(struct drm_connector *connector)
4458{
4459 memset(connector->eld, 0, sizeof(connector->eld));
4460
4461 connector->latency_present[0] = false;
4462 connector->latency_present[1] = false;
4463 connector->video_latency[0] = 0;
4464 connector->audio_latency[0] = 0;
4465 connector->video_latency[1] = 0;
4466 connector->audio_latency[1] = 0;
4467}
4468
Jani Nikula79436a12017-11-01 16:21:03 +02004469/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08004470 * drm_edid_to_eld - build ELD from EDID
4471 * @connector: connector corresponding to the HDMI/DP sink
4472 * @edid: EDID to parse
4473 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004474 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02004475 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004476 */
Jani Nikula79436a12017-11-01 16:21:03 +02004477static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004478{
4479 uint8_t *eld = connector->eld;
Jani Nikula43d16d82021-03-29 16:37:15 +03004480 const u8 *cea;
4481 const u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02004482 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004483 int mnl;
4484 int dbl;
4485
Jani Nikula42750d32017-11-01 16:21:00 +02004486 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03004487
Jani Nikulae9bd0b82017-02-17 17:20:52 +02004488 if (!edid)
4489 return;
4490
Wu Fengguang76adaa342011-09-05 14:23:20 +08004491 cea = drm_find_cea_extension(edid);
4492 if (!cea) {
4493 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4494 return;
4495 }
4496
Jani Nikulaf7da77852017-11-01 16:20:57 +02004497 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4498 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07004499
Jani Nikulaf7da77852017-11-01 16:20:57 +02004500 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4501 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004502
Jani Nikulaf7da77852017-11-01 16:20:57 +02004503 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004504
Jani Nikulaf7da77852017-11-01 16:20:57 +02004505 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4506 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4507 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4508 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004509
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004510 if (cea_revision(cea) >= 3) {
4511 int i, start, end;
Kees Cookdeec2222020-03-06 09:32:13 -08004512 int sad_count;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004513
4514 if (cea_db_offsets(cea, &start, &end)) {
4515 start = 0;
4516 end = 0;
4517 }
4518
4519 for_each_cea_db(cea, i, start, end) {
4520 db = &cea[i];
4521 dbl = cea_db_payload_len(db);
4522
4523 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01004524 case AUDIO_BLOCK:
4525 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02004526 sad_count = min(dbl / 3, 15 - total_sad_count);
4527 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004528 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02004529 &db[1], sad_count * 3);
4530 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01004531 break;
4532 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004533 /* Speaker Allocation Data Block */
4534 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004535 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01004536 break;
4537 case VENDOR_BLOCK:
4538 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004539 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004540 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01004541 break;
4542 default:
4543 break;
4544 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08004545 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004546 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02004547 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004548
Jani Nikula1d1c3662017-11-01 16:20:58 +02004549 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4550 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4551 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4552 else
4553 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004554
Jani Nikula938fd8a2014-10-28 16:20:48 +02004555 eld[DRM_ELD_BASELINE_ELD_LEN] =
4556 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4557
4558 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02004559 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004560}
Wu Fengguang76adaa342011-09-05 14:23:20 +08004561
4562/**
Rafał Miłeckife214162013-04-19 19:01:25 +02004563 * drm_edid_to_sad - extracts SADs from EDID
4564 * @edid: EDID to parse
4565 * @sads: pointer that will be set to the extracted SADs
4566 *
4567 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02004568 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004569 * Note: The returned pointer needs to be freed using kfree().
4570 *
4571 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02004572 */
4573int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4574{
4575 int count = 0;
4576 int i, start, end, dbl;
Jani Nikula43d16d82021-03-29 16:37:15 +03004577 const u8 *cea;
Rafał Miłeckife214162013-04-19 19:01:25 +02004578
4579 cea = drm_find_cea_extension(edid);
4580 if (!cea) {
4581 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004582 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004583 }
4584
4585 if (cea_revision(cea) < 3) {
4586 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004587 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004588 }
4589
4590 if (cea_db_offsets(cea, &start, &end)) {
4591 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4592 return -EPROTO;
4593 }
4594
4595 for_each_cea_db(cea, i, start, end) {
Jani Nikula43d16d82021-03-29 16:37:15 +03004596 const u8 *db = &cea[i];
Rafał Miłeckife214162013-04-19 19:01:25 +02004597
4598 if (cea_db_tag(db) == AUDIO_BLOCK) {
4599 int j;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05304600
Rafał Miłeckife214162013-04-19 19:01:25 +02004601 dbl = cea_db_payload_len(db);
4602
4603 count = dbl / 3; /* SAD is 3B */
4604 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4605 if (!*sads)
4606 return -ENOMEM;
4607 for (j = 0; j < count; j++) {
Jani Nikula43d16d82021-03-29 16:37:15 +03004608 const u8 *sad = &db[1 + j * 3];
Rafał Miłeckife214162013-04-19 19:01:25 +02004609
4610 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4611 (*sads)[j].channels = sad[0] & 0x7;
4612 (*sads)[j].freq = sad[1] & 0x7F;
4613 (*sads)[j].byte2 = sad[2];
4614 }
4615 break;
4616 }
4617 }
4618
4619 return count;
4620}
4621EXPORT_SYMBOL(drm_edid_to_sad);
4622
4623/**
Alex Deucherd105f472013-07-25 15:55:32 -04004624 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4625 * @edid: EDID to parse
4626 * @sadb: pointer to the speaker block
4627 *
4628 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004629 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004630 * Note: The returned pointer needs to be freed using kfree().
4631 *
4632 * Return: The number of found Speaker Allocation Blocks or negative number on
4633 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004634 */
4635int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4636{
4637 int count = 0;
4638 int i, start, end, dbl;
4639 const u8 *cea;
4640
4641 cea = drm_find_cea_extension(edid);
4642 if (!cea) {
4643 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004644 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004645 }
4646
4647 if (cea_revision(cea) < 3) {
4648 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004649 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004650 }
4651
4652 if (cea_db_offsets(cea, &start, &end)) {
4653 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4654 return -EPROTO;
4655 }
4656
4657 for_each_cea_db(cea, i, start, end) {
4658 const u8 *db = &cea[i];
4659
4660 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4661 dbl = cea_db_payload_len(db);
4662
4663 /* Speaker Allocation Data Block */
4664 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004665 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004666 if (!*sadb)
4667 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004668 count = dbl;
4669 break;
4670 }
4671 }
4672 }
4673
4674 return count;
4675}
4676EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4677
4678/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004679 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004680 * @connector: connector associated with the HDMI/DP sink
4681 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004682 *
4683 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4684 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004685 */
4686int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004687 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004688{
4689 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4690 int a, v;
4691
4692 if (!connector->latency_present[0])
4693 return 0;
4694 if (!connector->latency_present[1])
4695 i = 0;
4696
4697 a = connector->audio_latency[i];
4698 v = connector->video_latency[i];
4699
4700 /*
4701 * HDMI/DP sink doesn't support audio or video?
4702 */
4703 if (a == 255 || v == 255)
4704 return 0;
4705
4706 /*
4707 * Convert raw EDID values to millisecond.
4708 * Treat unknown latency as 0ms.
4709 */
4710 if (a)
4711 a = min(2 * (a - 1), 500);
4712 if (v)
4713 v = min(2 * (v - 1), 500);
4714
4715 return max(v - a, 0);
4716}
4717EXPORT_SYMBOL(drm_av_sync_delay);
4718
4719/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004720 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004721 * @edid: monitor EDID information
4722 *
4723 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004724 *
Laurent Pincharta92d0832020-02-26 13:24:23 +02004725 * Drivers that have added the modes parsed from EDID to drm_display_info
4726 * should use &drm_display_info.is_hdmi instead of calling this function.
4727 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004728 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004729 */
4730bool drm_detect_hdmi_monitor(struct edid *edid)
4731{
Jani Nikula43d16d82021-03-29 16:37:15 +03004732 const u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004733 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004734 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004735
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004736 edid_ext = drm_find_cea_extension(edid);
4737 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004738 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004739
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004740 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004741 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004742
4743 /*
4744 * Because HDMI identifier is in Vendor Specific Block,
4745 * search it from all data blocks of CEA extension.
4746 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004747 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004748 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4749 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004750 }
4751
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004752 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004753}
4754EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4755
Dave Airlief453ba02008-11-07 14:05:41 -08004756/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004757 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004758 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004759 *
4760 * Monitor should have CEA extension block.
4761 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4762 * audio' only. If there is any audio extension block and supported
4763 * audio format, assume at least 'basic audio' support, even if 'basic
4764 * audio' is not defined in EDID.
4765 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004766 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004767 */
4768bool drm_detect_monitor_audio(struct edid *edid)
4769{
Jani Nikula43d16d82021-03-29 16:37:15 +03004770 const u8 *edid_ext;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004771 int i, j;
4772 bool has_audio = false;
4773 int start_offset, end_offset;
4774
4775 edid_ext = drm_find_cea_extension(edid);
4776 if (!edid_ext)
4777 goto end;
4778
4779 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4780
4781 if (has_audio) {
4782 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4783 goto end;
4784 }
4785
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004786 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4787 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004788
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004789 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4790 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004791 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004792 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004793 DRM_DEBUG_KMS("CEA audio format %d\n",
4794 (edid_ext[i + j] >> 3) & 0xf);
4795 goto end;
4796 }
4797 }
4798end:
4799 return has_audio;
4800}
4801EXPORT_SYMBOL(drm_detect_monitor_audio);
4802
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004803
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004804/**
4805 * drm_default_rgb_quant_range - default RGB quantization range
4806 * @mode: display mode
4807 *
4808 * Determine the default RGB quantization range for the mode,
4809 * as specified in CEA-861.
4810 *
4811 * Return: The default RGB quantization range for the mode
4812 */
4813enum hdmi_quantization_range
4814drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4815{
4816 /* All CEA modes other than VIC 1 use limited quantization range. */
4817 return drm_match_cea_mode(mode) > 1 ?
4818 HDMI_QUANTIZATION_RANGE_LIMITED :
4819 HDMI_QUANTIZATION_RANGE_FULL;
4820}
4821EXPORT_SYMBOL(drm_default_rgb_quant_range);
4822
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004823static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4824{
4825 struct drm_display_info *info = &connector->display_info;
4826
4827 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4828
4829 if (db[2] & EDID_CEA_VCDB_QS)
4830 info->rgb_quant_range_selectable = true;
4831}
4832
Swati Sharma4499d482020-12-18 16:07:10 +05304833static
4834void drm_get_max_frl_rate(int max_frl_rate, u8 *max_lanes, u8 *max_rate_per_lane)
4835{
4836 switch (max_frl_rate) {
4837 case 1:
4838 *max_lanes = 3;
4839 *max_rate_per_lane = 3;
4840 break;
4841 case 2:
4842 *max_lanes = 3;
4843 *max_rate_per_lane = 6;
4844 break;
4845 case 3:
4846 *max_lanes = 4;
4847 *max_rate_per_lane = 6;
4848 break;
4849 case 4:
4850 *max_lanes = 4;
4851 *max_rate_per_lane = 8;
4852 break;
4853 case 5:
4854 *max_lanes = 4;
4855 *max_rate_per_lane = 10;
4856 break;
4857 case 6:
4858 *max_lanes = 4;
4859 *max_rate_per_lane = 12;
4860 break;
4861 case 0:
4862 default:
4863 *max_lanes = 0;
4864 *max_rate_per_lane = 0;
4865 }
4866}
4867
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304868static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4869 const u8 *db)
4870{
4871 u8 dc_mask;
4872 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4873
4874 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
Clint Taylor9068e022018-10-05 14:52:15 -07004875 hdmi->y420_dc_modes = dc_mask;
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304876}
4877
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304878static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4879 const u8 *hf_vsdb)
4880{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304881 struct drm_display_info *display = &connector->display_info;
4882 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304883
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004884 display->has_hdmi_infoframe = true;
4885
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304886 if (hf_vsdb[6] & 0x80) {
4887 hdmi->scdc.supported = true;
4888 if (hf_vsdb[6] & 0x40)
4889 hdmi->scdc.read_request = true;
4890 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304891
4892 /*
4893 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4894 * And as per the spec, three factors confirm this:
4895 * * Availability of a HF-VSDB block in EDID (check)
4896 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4897 * * SCDC support available (let's check)
4898 * Lets check it out.
4899 */
4900
4901 if (hf_vsdb[5]) {
4902 /* max clock is 5000 KHz times block value */
4903 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4904 struct drm_scdc *scdc = &hdmi->scdc;
4905
4906 if (max_tmds_clock > 340000) {
4907 display->max_tmds_clock = max_tmds_clock;
4908 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4909 display->max_tmds_clock);
4910 }
4911
4912 if (scdc->supported) {
4913 scdc->scrambling.supported = true;
4914
Thierry Redingdbe2d2b2019-12-06 14:53:35 +01004915 /* Few sinks support scrambling for clocks < 340M */
Shashank Sharma62c58af2017-03-13 16:54:02 +05304916 if ((hf_vsdb[6] & 0x8))
4917 scdc->scrambling.low_rates = true;
4918 }
4919 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304920
Swati Sharma4499d482020-12-18 16:07:10 +05304921 if (hf_vsdb[7]) {
4922 u8 max_frl_rate;
Ankit Nautiyal76ee7b92020-12-18 16:07:11 +05304923 u8 dsc_max_frl_rate;
4924 u8 dsc_max_slices;
4925 struct drm_hdmi_dsc_cap *hdmi_dsc = &hdmi->dsc_cap;
Swati Sharma4499d482020-12-18 16:07:10 +05304926
4927 DRM_DEBUG_KMS("hdmi_21 sink detected. parsing edid\n");
4928 max_frl_rate = (hf_vsdb[7] & DRM_EDID_MAX_FRL_RATE_MASK) >> 4;
4929 drm_get_max_frl_rate(max_frl_rate, &hdmi->max_lanes,
4930 &hdmi->max_frl_rate_per_lane);
Ankit Nautiyal76ee7b92020-12-18 16:07:11 +05304931 hdmi_dsc->v_1p2 = hf_vsdb[11] & DRM_EDID_DSC_1P2;
4932
4933 if (hdmi_dsc->v_1p2) {
4934 hdmi_dsc->native_420 = hf_vsdb[11] & DRM_EDID_DSC_NATIVE_420;
4935 hdmi_dsc->all_bpp = hf_vsdb[11] & DRM_EDID_DSC_ALL_BPP;
4936
4937 if (hf_vsdb[11] & DRM_EDID_DSC_16BPC)
4938 hdmi_dsc->bpc_supported = 16;
4939 else if (hf_vsdb[11] & DRM_EDID_DSC_12BPC)
4940 hdmi_dsc->bpc_supported = 12;
4941 else if (hf_vsdb[11] & DRM_EDID_DSC_10BPC)
4942 hdmi_dsc->bpc_supported = 10;
4943 else
4944 hdmi_dsc->bpc_supported = 0;
4945
4946 dsc_max_frl_rate = (hf_vsdb[12] & DRM_EDID_DSC_MAX_FRL_RATE_MASK) >> 4;
4947 drm_get_max_frl_rate(dsc_max_frl_rate, &hdmi_dsc->max_lanes,
4948 &hdmi_dsc->max_frl_rate_per_lane);
4949 hdmi_dsc->total_chunk_kbytes = hf_vsdb[13] & DRM_EDID_DSC_TOTAL_CHUNK_KBYTES;
4950
4951 dsc_max_slices = hf_vsdb[12] & DRM_EDID_DSC_MAX_SLICES;
4952 switch (dsc_max_slices) {
4953 case 1:
4954 hdmi_dsc->max_slices = 1;
4955 hdmi_dsc->clk_per_slice = 340;
4956 break;
4957 case 2:
4958 hdmi_dsc->max_slices = 2;
4959 hdmi_dsc->clk_per_slice = 340;
4960 break;
4961 case 3:
4962 hdmi_dsc->max_slices = 4;
4963 hdmi_dsc->clk_per_slice = 340;
4964 break;
4965 case 4:
4966 hdmi_dsc->max_slices = 8;
4967 hdmi_dsc->clk_per_slice = 340;
4968 break;
4969 case 5:
4970 hdmi_dsc->max_slices = 8;
4971 hdmi_dsc->clk_per_slice = 400;
4972 break;
4973 case 6:
4974 hdmi_dsc->max_slices = 12;
4975 hdmi_dsc->clk_per_slice = 400;
4976 break;
4977 case 7:
4978 hdmi_dsc->max_slices = 16;
4979 hdmi_dsc->clk_per_slice = 400;
4980 break;
4981 case 0:
4982 default:
4983 hdmi_dsc->max_slices = 0;
4984 hdmi_dsc->clk_per_slice = 0;
4985 }
4986 }
Swati Sharma4499d482020-12-18 16:07:10 +05304987 }
4988
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304989 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304990}
4991
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004992static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4993 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004994{
Ville Syrjälä18267502016-09-28 16:51:38 +03004995 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004996 unsigned int dc_bpc = 0;
4997
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004998 /* HDMI supports at least 8 bpc */
4999 info->bpc = 8;
5000
5001 if (cea_db_payload_len(hdmi) < 6)
5002 return;
5003
5004 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
5005 dc_bpc = 10;
5006 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
5007 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
5008 connector->name);
5009 }
5010
5011 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
5012 dc_bpc = 12;
5013 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
5014 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
5015 connector->name);
5016 }
5017
5018 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
5019 dc_bpc = 16;
5020 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
5021 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
5022 connector->name);
5023 }
5024
5025 if (dc_bpc == 0) {
5026 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
5027 connector->name);
5028 return;
5029 }
5030
5031 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
5032 connector->name, dc_bpc);
5033 info->bpc = dc_bpc;
5034
5035 /*
5036 * Deep color support mandates RGB444 support for all video
5037 * modes and forbids YCRCB422 support for all video modes per
5038 * HDMI 1.3 spec.
5039 */
5040 info->color_formats = DRM_COLOR_FORMAT_RGB444;
5041
5042 /* YCRCB444 is optional according to spec. */
5043 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
5044 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5045 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
5046 connector->name);
5047 }
5048
5049 /*
5050 * Spec says that if any deep color mode is supported at all,
5051 * then deep color 36 bit must be supported.
5052 */
5053 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
5054 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
5055 connector->name);
5056 }
5057}
5058
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03005059static void
5060drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
5061{
5062 struct drm_display_info *info = &connector->display_info;
5063 u8 len = cea_db_payload_len(db);
5064
Laurent Pincharta92d0832020-02-26 13:24:23 +02005065 info->is_hdmi = true;
5066
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03005067 if (len >= 6)
5068 info->dvi_dual = db[6] & 1;
5069 if (len >= 7)
5070 info->max_tmds_clock = db[7] * 5000;
5071
5072 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
5073 "max TMDS clock %d kHz\n",
5074 info->dvi_dual,
5075 info->max_tmds_clock);
5076
5077 drm_parse_hdmi_deep_color_info(connector, db);
5078}
5079
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005080static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08005081 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005082{
5083 struct drm_display_info *info = &connector->display_info;
5084 const u8 *edid_ext;
5085 int i, start, end;
5086
Mario Kleinerd0c94692014-03-27 19:59:39 +01005087 edid_ext = drm_find_cea_extension(edid);
5088 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005089 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01005090
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005091 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01005092
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005093 /* The existence of a CEA block should imply RGB support */
5094 info->color_formats = DRM_COLOR_FORMAT_RGB444;
5095 if (edid_ext[3] & EDID_CEA_YCRCB444)
5096 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5097 if (edid_ext[3] & EDID_CEA_YCRCB422)
5098 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01005099
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005100 if (cea_db_offsets(edid_ext, &start, &end))
5101 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01005102
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005103 for_each_cea_db(edid_ext, i, start, end) {
5104 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01005105
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03005106 if (cea_db_is_hdmi_vsdb(db))
5107 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05305108 if (cea_db_is_hdmi_forum_vsdb(db))
5109 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05305110 if (cea_db_is_y420cmdb(db))
5111 drm_parse_y420cmdb_bitmap(connector, db);
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005112 if (cea_db_is_vcdb(db))
5113 drm_parse_vcdb(connector, db);
Uma Shankare85959d2019-05-16 19:40:08 +05305114 if (cea_db_is_hdmi_hdr_metadata_block(db))
5115 drm_parse_hdr_metadata_block(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005116 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01005117}
5118
Manasi Navarea1d11d12020-03-10 16:16:51 -07005119static
5120void get_monitor_range(struct detailed_timing *timing,
5121 void *info_monitor_range)
5122{
5123 struct drm_monitor_range_info *monitor_range = info_monitor_range;
5124 const struct detailed_non_pixel *data = &timing->data.other_data;
5125 const struct detailed_data_monitor_range *range = &data->data.range;
5126
5127 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
5128 return;
5129
5130 /*
5131 * Check for flag range limits only. If flag == 1 then
5132 * no additional timing information provided.
5133 * Default GTF, GTF Secondary curve and CVT are not
5134 * supported
5135 */
5136 if (range->flags != DRM_EDID_RANGE_LIMITS_ONLY_FLAG)
5137 return;
5138
5139 monitor_range->min_vfreq = range->min_vfreq;
5140 monitor_range->max_vfreq = range->max_vfreq;
5141}
5142
5143static
5144void drm_get_monitor_range(struct drm_connector *connector,
5145 const struct edid *edid)
5146{
5147 struct drm_display_info *info = &connector->display_info;
5148
5149 if (!version_greater(edid, 1, 1))
5150 return;
5151
5152 drm_for_each_detailed_block((u8 *)edid, get_monitor_range,
5153 &info->monitor_range);
5154
5155 DRM_DEBUG_KMS("Supported Monitor Refresh rate range is %d Hz - %d Hz\n",
5156 info->monitor_range.min_vfreq,
5157 info->monitor_range.max_vfreq);
5158}
5159
Keith Packard170178f2017-12-13 00:44:26 -08005160/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
5161 * all of the values which would have been set from EDID
5162 */
5163void
5164drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07005165{
Ville Syrjälä18267502016-09-28 16:51:38 +03005166 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07005167
Keith Packard170178f2017-12-13 00:44:26 -08005168 info->width_mm = 0;
5169 info->height_mm = 0;
5170
5171 info->bpc = 0;
5172 info->color_formats = 0;
5173 info->cea_rev = 0;
5174 info->max_tmds_clock = 0;
5175 info->dvi_dual = false;
Laurent Pincharta92d0832020-02-26 13:24:23 +02005176 info->is_hdmi = false;
Keith Packard170178f2017-12-13 00:44:26 -08005177 info->has_hdmi_infoframe = false;
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005178 info->rgb_quant_range_selectable = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005179 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08005180
5181 info->non_desktop = 0;
Manasi Navarea1d11d12020-03-10 16:16:51 -07005182 memset(&info->monitor_range, 0, sizeof(info->monitor_range));
Keith Packard170178f2017-12-13 00:44:26 -08005183}
Keith Packard170178f2017-12-13 00:44:26 -08005184
5185u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
5186{
5187 struct drm_display_info *info = &connector->display_info;
5188
5189 u32 quirks = edid_get_quirks(edid);
5190
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005191 drm_reset_display_info(connector);
5192
Jesse Barnes3b112282011-04-15 12:49:23 -07005193 info->width_mm = edid->width_cm * 10;
5194 info->height_mm = edid->height_cm * 10;
5195
Dave Airlie66660d42017-10-16 05:08:09 +01005196 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
5197
Manasi Navarea1d11d12020-03-10 16:16:51 -07005198 drm_get_monitor_range(connector, edid);
5199
Keith Packard170178f2017-12-13 00:44:26 -08005200 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
5201
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005202 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08005203 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005204
5205 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08005206 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005207
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005208 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005209
Mario Kleiner210a0212016-07-06 12:05:48 +02005210 /*
5211 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
5212 *
5213 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
5214 * tells us to assume 8 bpc color depth if the EDID doesn't have
5215 * extensions which tell otherwise.
5216 */
Ville Syrjälä3bde4492019-05-29 14:02:04 +03005217 if (info->bpc == 0 && edid->revision == 3 &&
5218 edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
Mario Kleiner210a0212016-07-06 12:05:48 +02005219 info->bpc = 8;
5220 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
5221 connector->name, info->bpc);
5222 }
5223
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005224 /* Only defined for 1.4 with digital displays */
5225 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08005226 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005227
Jesse Barnes3b112282011-04-15 12:49:23 -07005228 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
5229 case DRM_EDID_DIGITAL_DEPTH_6:
5230 info->bpc = 6;
5231 break;
5232 case DRM_EDID_DIGITAL_DEPTH_8:
5233 info->bpc = 8;
5234 break;
5235 case DRM_EDID_DIGITAL_DEPTH_10:
5236 info->bpc = 10;
5237 break;
5238 case DRM_EDID_DIGITAL_DEPTH_12:
5239 info->bpc = 12;
5240 break;
5241 case DRM_EDID_DIGITAL_DEPTH_14:
5242 info->bpc = 14;
5243 break;
5244 case DRM_EDID_DIGITAL_DEPTH_16:
5245 info->bpc = 16;
5246 break;
5247 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
5248 default:
5249 info->bpc = 0;
5250 break;
5251 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07005252
Mario Kleinerd0c94692014-03-27 19:59:39 +01005253 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005254 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005255
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005256 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02005257 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
5258 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5259 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
5260 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08005261 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005262}
5263
Dave Airliea39ed682016-05-02 08:35:05 +10005264static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5265 struct displayid_detailed_timings_1 *timings)
5266{
5267 struct drm_display_mode *mode;
5268 unsigned pixel_clock = (timings->pixel_clock[0] |
5269 (timings->pixel_clock[1] << 8) |
Ville Syrjälä6292b8e2020-04-23 18:17:43 +03005270 (timings->pixel_clock[2] << 16)) + 1;
Dave Airliea39ed682016-05-02 08:35:05 +10005271 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5272 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5273 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5274 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5275 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5276 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5277 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5278 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5279 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5280 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05305281
Dave Airliea39ed682016-05-02 08:35:05 +10005282 mode = drm_mode_create(dev);
5283 if (!mode)
5284 return NULL;
5285
5286 mode->clock = pixel_clock * 10;
5287 mode->hdisplay = hactive;
5288 mode->hsync_start = mode->hdisplay + hsync;
5289 mode->hsync_end = mode->hsync_start + hsync_width;
5290 mode->htotal = mode->hdisplay + hblank;
5291
5292 mode->vdisplay = vactive;
5293 mode->vsync_start = mode->vdisplay + vsync;
5294 mode->vsync_end = mode->vsync_start + vsync_width;
5295 mode->vtotal = mode->vdisplay + vblank;
5296
5297 mode->flags = 0;
5298 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5299 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5300 mode->type = DRM_MODE_TYPE_DRIVER;
5301
5302 if (timings->flags & 0x80)
5303 mode->type |= DRM_MODE_TYPE_PREFERRED;
Dave Airliea39ed682016-05-02 08:35:05 +10005304 drm_mode_set_name(mode);
5305
5306 return mode;
5307}
5308
5309static int add_displayid_detailed_1_modes(struct drm_connector *connector,
Jani Nikula43d16d82021-03-29 16:37:15 +03005310 const struct displayid_block *block)
Dave Airliea39ed682016-05-02 08:35:05 +10005311{
5312 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5313 int i;
5314 int num_timings;
5315 struct drm_display_mode *newmode;
5316 int num_modes = 0;
5317 /* blocks must be multiple of 20 bytes length */
5318 if (block->num_bytes % 20)
5319 return 0;
5320
5321 num_timings = block->num_bytes / 20;
5322 for (i = 0; i < num_timings; i++) {
5323 struct displayid_detailed_timings_1 *timings = &det->timings[i];
5324
5325 newmode = drm_mode_displayid_detailed(connector->dev, timings);
5326 if (!newmode)
5327 continue;
5328
5329 drm_mode_probed_add(connector, newmode);
5330 num_modes++;
5331 }
5332 return num_modes;
5333}
5334
5335static int add_displayid_detailed_modes(struct drm_connector *connector,
5336 struct edid *edid)
5337{
Jani Nikula43d16d82021-03-29 16:37:15 +03005338 const struct displayid_block *block;
Jani Nikula5ef88dc2021-03-29 16:37:18 +03005339 struct displayid_iter iter;
Dave Airliea39ed682016-05-02 08:35:05 +10005340 int num_modes = 0;
5341
Jani Nikula5ef88dc2021-03-29 16:37:18 +03005342 displayid_iter_edid_begin(edid, &iter);
5343 displayid_iter_for_each(block, &iter) {
5344 if (block->tag == DATA_BLOCK_TYPE_1_DETAILED_TIMING)
5345 num_modes += add_displayid_detailed_1_modes(connector, block);
Dave Airliea39ed682016-05-02 08:35:05 +10005346 }
Jani Nikula5ef88dc2021-03-29 16:37:18 +03005347 displayid_iter_end(&iter);
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005348
Dave Airliea39ed682016-05-02 08:35:05 +10005349 return num_modes;
5350}
5351
Jesse Barnes3b112282011-04-15 12:49:23 -07005352/**
Dave Airlief453ba02008-11-07 14:05:41 -08005353 * drm_add_edid_modes - add modes from EDID data, if available
5354 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005355 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08005356 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02005357 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02005358 * &drm_display_info structure and ELD in @connector with any information which
5359 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08005360 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005361 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08005362 */
5363int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5364{
5365 int num_modes = 0;
5366 u32 quirks;
5367
5368 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005369 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08005370 return 0;
5371 }
Alex Deucher3c537882010-02-05 04:21:19 -05005372 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005373 clear_eld(connector);
Suraj Upadhyay6d45fff2020-07-18 20:39:55 +05305374 drm_warn(connector->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005375 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08005376 return 0;
5377 }
5378
Jani Nikulac945b8c2017-11-01 16:21:01 +02005379 drm_edid_to_eld(connector, edid);
5380
Adam Jacksonc867df72010-03-29 21:43:21 +00005381 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305382 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5383 * To avoid multiple parsing of same block, lets parse that map
5384 * from sink info, before parsing CEA modes.
5385 */
Keith Packard170178f2017-12-13 00:44:26 -08005386 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305387
5388 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00005389 * EDID spec says modes should be preferred in this order:
5390 * - preferred detailed mode
5391 * - other detailed modes from base block
5392 * - detailed modes from extension blocks
5393 * - CVT 3-byte code modes
5394 * - standard timing codes
5395 * - established timing codes
5396 * - modes inferred from GTF or CVT range information
5397 *
Adam Jackson13931572010-08-03 14:38:19 -04005398 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00005399 *
5400 * XXX order for additional mode types in extension blocks?
5401 */
Adam Jackson13931572010-08-03 14:38:19 -04005402 num_modes += add_detailed_modes(connector, edid, quirks);
5403 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00005404 num_modes += add_standard_modes(connector, edid);
5405 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00005406 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03005407 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10005408 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03005409 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5410 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08005411
5412 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5413 edid_fixup_preferred(connector, quirks);
5414
Mario Kleinere10aec62016-07-06 12:05:44 +02005415 if (quirks & EDID_QUIRK_FORCE_6BPC)
5416 connector->display_info.bpc = 6;
5417
Rafał Miłecki49d45a312013-12-07 13:22:42 +01005418 if (quirks & EDID_QUIRK_FORCE_8BPC)
5419 connector->display_info.bpc = 8;
5420
Mario Kleinere345da82017-04-21 17:05:08 +02005421 if (quirks & EDID_QUIRK_FORCE_10BPC)
5422 connector->display_info.bpc = 10;
5423
Mario Kleinerbc5b9642014-05-23 21:40:55 +02005424 if (quirks & EDID_QUIRK_FORCE_12BPC)
5425 connector->display_info.bpc = 12;
5426
Dave Airlief453ba02008-11-07 14:05:41 -08005427 return num_modes;
5428}
5429EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005430
5431/**
5432 * drm_add_modes_noedid - add modes for the connectors without EDID
5433 * @connector: connector we're probing
5434 * @hdisplay: the horizontal display limit
5435 * @vdisplay: the vertical display limit
5436 *
5437 * Add the specified modes to the connector's mode list. Only when the
5438 * hdisplay/vdisplay is not beyond the given limit, it will be added.
5439 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005440 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005441 */
5442int drm_add_modes_noedid(struct drm_connector *connector,
5443 int hdisplay, int vdisplay)
5444{
5445 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005446 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005447 struct drm_device *dev = connector->dev;
5448
Daniel Vetterfbb40b22015-08-10 11:55:37 +02005449 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005450 if (hdisplay < 0)
5451 hdisplay = 0;
5452 if (vdisplay < 0)
5453 vdisplay = 0;
5454
5455 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005456 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05305457
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005458 if (hdisplay && vdisplay) {
5459 /*
5460 * Only when two are valid, they will be used to check
5461 * whether the mode should be added to the mode list of
5462 * the connector.
5463 */
5464 if (ptr->hdisplay > hdisplay ||
5465 ptr->vdisplay > vdisplay)
5466 continue;
5467 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05005468 if (drm_mode_vrefresh(ptr) > 61)
5469 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005470 mode = drm_mode_duplicate(dev, ptr);
5471 if (mode) {
5472 drm_mode_probed_add(connector, mode);
5473 num_modes++;
5474 }
5475 }
5476 return num_modes;
5477}
5478EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01005479
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005480/**
5481 * drm_set_preferred_mode - Sets the preferred mode of a connector
5482 * @connector: connector whose mode list should be processed
5483 * @hpref: horizontal resolution of preferred mode
5484 * @vpref: vertical resolution of preferred mode
5485 *
5486 * Marks a mode as preferred if it matches the resolution specified by @hpref
5487 * and @vpref.
5488 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005489void drm_set_preferred_mode(struct drm_connector *connector,
5490 int hpref, int vpref)
5491{
5492 struct drm_display_mode *mode;
5493
5494 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005495 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01005496 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005497 mode->type |= DRM_MODE_TYPE_PREFERRED;
5498 }
5499}
5500EXPORT_SYMBOL(drm_set_preferred_mode);
5501
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005502static bool is_hdmi2_sink(const struct drm_connector *connector)
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005503{
5504 /*
5505 * FIXME: sil-sii8620 doesn't have a connector around when
5506 * we need one, so we have to be prepared for a NULL connector.
5507 */
5508 if (!connector)
5509 return true;
5510
5511 return connector->display_info.hdmi.scdc.supported ||
5512 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5513}
5514
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305515static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5516{
5517 return sink_eotf & BIT(output_eotf);
5518}
5519
5520/**
5521 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5522 * HDR metadata from userspace
5523 * @frame: HDMI DRM infoframe
Sean Paul6ac98822019-05-23 09:54:58 -04005524 * @conn_state: Connector state containing HDR metadata
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305525 *
5526 * Return: 0 on success or a negative error code on failure.
5527 */
5528int
5529drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5530 const struct drm_connector_state *conn_state)
5531{
5532 struct drm_connector *connector;
5533 struct hdr_output_metadata *hdr_metadata;
5534 int err;
5535
5536 if (!frame || !conn_state)
5537 return -EINVAL;
5538
5539 connector = conn_state->connector;
5540
5541 if (!conn_state->hdr_output_metadata)
5542 return -EINVAL;
5543
5544 hdr_metadata = conn_state->hdr_output_metadata->data;
5545
5546 if (!hdr_metadata || !connector)
5547 return -EINVAL;
5548
5549 /* Sink EOTF is Bit map while infoframe is absolute values */
5550 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5551 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5552 DRM_DEBUG_KMS("EOTF Not Supported\n");
5553 return -EINVAL;
5554 }
5555
5556 err = hdmi_drm_infoframe_init(frame);
5557 if (err < 0)
5558 return err;
5559
5560 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5561 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5562
5563 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5564 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5565 BUILD_BUG_ON(sizeof(frame->white_point) !=
5566 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5567
5568 memcpy(&frame->display_primaries,
5569 &hdr_metadata->hdmi_metadata_type1.display_primaries,
5570 sizeof(frame->display_primaries));
5571
5572 memcpy(&frame->white_point,
5573 &hdr_metadata->hdmi_metadata_type1.white_point,
5574 sizeof(frame->white_point));
5575
5576 frame->max_display_mastering_luminance =
5577 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5578 frame->min_display_mastering_luminance =
5579 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5580 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5581 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5582
5583 return 0;
5584}
5585EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5586
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005587static u8 drm_mode_hdmi_vic(const struct drm_connector *connector,
Ville Syrjälä949561e2019-10-04 17:19:13 +03005588 const struct drm_display_mode *mode)
5589{
5590 bool has_hdmi_infoframe = connector ?
5591 connector->display_info.has_hdmi_infoframe : false;
5592
5593 if (!has_hdmi_infoframe)
5594 return 0;
5595
5596 /* No HDMI VIC when signalling 3D video format */
5597 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5598 return 0;
5599
5600 return drm_match_hdmi_mode(mode);
5601}
5602
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005603static u8 drm_mode_cea_vic(const struct drm_connector *connector,
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005604 const struct drm_display_mode *mode)
5605{
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005606 u8 vic;
5607
5608 /*
5609 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5610 * we should send its VIC in vendor infoframes, else send the
5611 * VIC in AVI infoframes. Lets check if this mode is present in
5612 * HDMI 1.4b 4K modes
5613 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005614 if (drm_mode_hdmi_vic(connector, mode))
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005615 return 0;
5616
5617 vic = drm_match_cea_mode(mode);
5618
5619 /*
5620 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5621 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5622 * have to make sure we dont break HDMI 1.4 sinks.
5623 */
5624 if (!is_hdmi2_sink(connector) && vic > 64)
5625 return 0;
5626
5627 return vic;
5628}
5629
Thierry Reding10a85122012-11-21 15:31:35 +01005630/**
5631 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5632 * data from a DRM display mode
5633 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005634 * @connector: the connector
Thierry Reding10a85122012-11-21 15:31:35 +01005635 * @mode: DRM display mode
5636 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005637 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01005638 */
5639int
5640drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005641 const struct drm_connector *connector,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005642 const struct drm_display_mode *mode)
Thierry Reding10a85122012-11-21 15:31:35 +01005643{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305644 enum hdmi_picture_aspect picture_aspect;
Wayne Lind2b43472019-11-18 18:18:31 +08005645 u8 vic, hdmi_vic;
Thierry Reding10a85122012-11-21 15:31:35 +01005646
5647 if (!frame || !mode)
5648 return -EINVAL;
5649
Laurent Pinchart5ee0caf2020-02-26 13:24:21 +02005650 hdmi_avi_infoframe_init(frame);
Thierry Reding10a85122012-11-21 15:31:35 +01005651
Damien Lespiaubf02db92013-08-06 20:32:22 +01005652 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5653 frame->pixel_repeat = 1;
5654
Wayne Lind2b43472019-11-18 18:18:31 +08005655 vic = drm_mode_cea_vic(connector, mode);
5656 hdmi_vic = drm_mode_hdmi_vic(connector, mode);
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305657
Thierry Reding10a85122012-11-21 15:31:35 +01005658 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305659
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305660 /*
Stanislav Lisovskiy50525c32018-05-15 16:59:27 +03005661 * As some drivers don't support atomic, we can't use connector state.
5662 * So just initialize the frame with default values, just the same way
5663 * as it's done with other properties here.
5664 */
5665 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5666 frame->itc = 0;
5667
5668 /*
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305669 * Populate picture aspect ratio from either
Wayne Lind2b43472019-11-18 18:18:31 +08005670 * user input (if specified) or from the CEA/HDMI mode lists.
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305671 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305672 picture_aspect = mode->picture_aspect_ratio;
Wayne Lind2b43472019-11-18 18:18:31 +08005673 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
5674 if (vic)
5675 picture_aspect = drm_get_cea_aspect_ratio(vic);
5676 else if (hdmi_vic)
5677 picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
5678 }
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305679
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305680 /*
5681 * The infoframe can't convey anything but none, 4:3
5682 * and 16:9, so if the user has asked for anything else
5683 * we can only satisfy it by specifying the right VIC.
5684 */
5685 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
Wayne Lind2b43472019-11-18 18:18:31 +08005686 if (vic) {
5687 if (picture_aspect != drm_get_cea_aspect_ratio(vic))
5688 return -EINVAL;
5689 } else if (hdmi_vic) {
5690 if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
5691 return -EINVAL;
5692 } else {
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305693 return -EINVAL;
Wayne Lind2b43472019-11-18 18:18:31 +08005694 }
5695
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305696 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5697 }
5698
Wayne Lind2b43472019-11-18 18:18:31 +08005699 frame->video_code = vic;
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305700 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01005701 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06005702 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01005703
5704 return 0;
5705}
5706EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005707
Uma Shankar0d68b882019-02-19 22:43:00 +05305708/* HDMI Colorspace Spec Definitions */
5709#define FULL_COLORIMETRY_MASK 0x1FF
5710#define NORMAL_COLORIMETRY_MASK 0x3
5711#define EXTENDED_COLORIMETRY_MASK 0x7
5712#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5713
5714#define C(x) ((x) << 0)
5715#define EC(x) ((x) << 2)
5716#define ACE(x) ((x) << 5)
5717
5718#define HDMI_COLORIMETRY_NO_DATA 0x0
5719#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5720#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5721#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5722#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5723#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5724#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5725#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5726#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5727#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5728#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5729#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5730#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5731
5732static const u32 hdmi_colorimetry_val[] = {
5733 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5734 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5735 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5736 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5737 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5738 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5739 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5740 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5741 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5742 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5743 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5744};
5745
5746#undef C
5747#undef EC
5748#undef ACE
5749
5750/**
5751 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5752 * colorspace information
5753 * @frame: HDMI AVI infoframe
5754 * @conn_state: connector state
5755 */
5756void
5757drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5758 const struct drm_connector_state *conn_state)
5759{
5760 u32 colorimetry_val;
5761 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5762
5763 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5764 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5765 else
5766 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5767
5768 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5769 /*
5770 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5771 * structure and extend it in drivers/video/hdmi
5772 */
5773 frame->extended_colorimetry = (colorimetry_val >> 2) &
5774 EXTENDED_COLORIMETRY_MASK;
5775}
5776EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5777
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005778/**
5779 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5780 * quantization range information
5781 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005782 * @connector: the connector
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005783 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005784 * @rgb_quant_range: RGB quantization range (Q)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005785 */
5786void
5787drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005788 const struct drm_connector *connector,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005789 const struct drm_display_mode *mode,
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005790 enum hdmi_quantization_range rgb_quant_range)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005791{
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005792 const struct drm_display_info *info = &connector->display_info;
5793
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005794 /*
5795 * CEA-861:
5796 * "A Source shall not send a non-zero Q value that does not correspond
5797 * to the default RGB Quantization Range for the transmitted Picture
5798 * unless the Sink indicates support for the Q bit in a Video
5799 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005800 *
5801 * HDMI 2.0 recommends sending non-zero Q when it does match the
5802 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005803 */
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005804 if (info->rgb_quant_range_selectable ||
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005805 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005806 frame->quantization_range = rgb_quant_range;
5807 else
5808 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005809
5810 /*
5811 * CEA-861-F:
5812 * "When transmitting any RGB colorimetry, the Source should set the
5813 * YQ-field to match the RGB Quantization Range being transmitted
5814 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5815 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005816 *
5817 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5818 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5819 * good way to tell which version of CEA-861 the sink supports, so
5820 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5821 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005822 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005823 if (!is_hdmi2_sink(connector) ||
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005824 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005825 frame->ycc_quantization_range =
5826 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5827 else
5828 frame->ycc_quantization_range =
5829 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005830}
5831EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5832
Ville Syrjälä076d9a52019-10-08 19:48:13 +03005833/**
5834 * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
5835 * bar information
5836 * @frame: HDMI AVI infoframe
5837 * @conn_state: connector state
5838 */
5839void
5840drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
5841 const struct drm_connector_state *conn_state)
5842{
5843 frame->right_bar = conn_state->tv.margins.right;
5844 frame->left_bar = conn_state->tv.margins.left;
5845 frame->top_bar = conn_state->tv.margins.top;
5846 frame->bottom_bar = conn_state->tv.margins.bottom;
5847}
5848EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
5849
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005850static enum hdmi_3d_structure
5851s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5852{
5853 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5854
5855 switch (layout) {
5856 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5857 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5858 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5859 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5860 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5861 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5862 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5863 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5864 case DRM_MODE_FLAG_3D_L_DEPTH:
5865 return HDMI_3D_STRUCTURE_L_DEPTH;
5866 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5867 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5868 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5869 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5870 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5871 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5872 default:
5873 return HDMI_3D_STRUCTURE_INVALID;
5874 }
5875}
5876
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005877/**
5878 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5879 * data from a DRM display mode
5880 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005881 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005882 * @mode: DRM display mode
5883 *
5884 * Note that there's is a need to send HDMI vendor infoframes only when using a
5885 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5886 * function will return -EINVAL, error that can be safely ignored.
5887 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005888 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005889 */
5890int
5891drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005892 const struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005893 const struct drm_display_mode *mode)
5894{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005895 /*
5896 * FIXME: sil-sii8620 doesn't have a connector around when
5897 * we need one, so we have to be prepared for a NULL connector.
5898 */
5899 bool has_hdmi_infoframe = connector ?
5900 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005901 int err;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005902
5903 if (!frame || !mode)
5904 return -EINVAL;
5905
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005906 if (!has_hdmi_infoframe)
5907 return -EINVAL;
5908
Ville Syrjälä949561e2019-10-04 17:19:13 +03005909 err = hdmi_vendor_infoframe_init(frame);
5910 if (err < 0)
5911 return err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005912
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005913 /*
5914 * Even if it's not absolutely necessary to send the infoframe
5915 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5916 * know that the sink can handle it. This is based on a
5917 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
Cai Huoqing0ae865e2021-07-30 21:27:29 +08005918 * have trouble realizing that they should switch from 3D to 2D
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005919 * mode if the source simply stops sending the infoframe when
5920 * it wants to switch from 3D to 2D.
5921 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005922 frame->vic = drm_mode_hdmi_vic(connector, mode);
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005923 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005924
5925 return 0;
5926}
5927EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005928
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005929static void drm_parse_tiled_block(struct drm_connector *connector,
5930 const struct displayid_block *block)
Dave Airlie5e546cd2016-05-03 15:31:12 +10005931{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005932 const struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005933 u16 w, h;
5934 u8 tile_v_loc, tile_h_loc;
5935 u8 num_v_tile, num_h_tile;
5936 struct drm_tile_group *tg;
5937
5938 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5939 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5940
5941 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5942 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5943 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5944 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5945
5946 connector->has_tile = true;
5947 if (tile->tile_cap & 0x80)
5948 connector->tile_is_single_monitor = true;
5949
5950 connector->num_h_tile = num_h_tile + 1;
5951 connector->num_v_tile = num_v_tile + 1;
5952 connector->tile_h_loc = tile_h_loc;
5953 connector->tile_v_loc = tile_v_loc;
5954 connector->tile_h_size = w + 1;
5955 connector->tile_v_size = h + 1;
5956
5957 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5958 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5959 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5960 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5961 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5962
5963 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
Dave Airlie5e546cd2016-05-03 15:31:12 +10005964 if (!tg)
Dave Airlie5e546cd2016-05-03 15:31:12 +10005965 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
Dave Airlie5e546cd2016-05-03 15:31:12 +10005966 if (!tg)
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005967 return;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005968
5969 if (connector->tile_group != tg) {
5970 /* if we haven't got a pointer,
5971 take the reference, drop ref to old tile group */
Ville Syrjälä392f9fc2020-05-27 16:03:10 +03005972 if (connector->tile_group)
Dave Airlie5e546cd2016-05-03 15:31:12 +10005973 drm_mode_put_tile_group(connector->dev, connector->tile_group);
Dave Airlie5e546cd2016-05-03 15:31:12 +10005974 connector->tile_group = tg;
Ville Syrjälä392f9fc2020-05-27 16:03:10 +03005975 } else {
Dave Airlie5e546cd2016-05-03 15:31:12 +10005976 /* if same tile group, then release the ref we just took. */
5977 drm_mode_put_tile_group(connector->dev, tg);
Ville Syrjälä392f9fc2020-05-27 16:03:10 +03005978 }
Dave Airlie5e546cd2016-05-03 15:31:12 +10005979}
5980
Ville Syrjälä092c3672020-03-13 18:20:54 +02005981void drm_update_tile_info(struct drm_connector *connector,
5982 const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10005983{
Jani Nikulabfd4e192021-03-29 16:37:20 +03005984 const struct displayid_block *block;
5985 struct displayid_iter iter;
Ville Syrjälä36881182020-03-13 18:20:48 +02005986
Dave Airlie40d9b042014-10-20 16:29:33 +10005987 connector->has_tile = false;
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005988
Jani Nikulabfd4e192021-03-29 16:37:20 +03005989 displayid_iter_edid_begin(edid, &iter);
5990 displayid_iter_for_each(block, &iter) {
5991 if (block->tag == DATA_BLOCK_TILED_DISPLAY)
5992 drm_parse_tiled_block(connector, block);
Dave Airlie40d9b042014-10-20 16:29:33 +10005993 }
Jani Nikulabfd4e192021-03-29 16:37:20 +03005994 displayid_iter_end(&iter);
Dave Airlie40d9b042014-10-20 16:29:33 +10005995
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005996 if (!connector->has_tile && connector->tile_group) {
Dave Airlie40d9b042014-10-20 16:29:33 +10005997 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5998 connector->tile_group = NULL;
5999 }
Dave Airlie40d9b042014-10-20 16:29:33 +10006000}