blob: e7a140056d155e75984f8d5bdabac9d9e1bdd105 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
36#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100037#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080038
Adam Jackson13931572010-08-03 14:38:19 -040039#define version_greater(edid, maj, min) \
40 (((edid)->version > (maj)) || \
41 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080042
Adam Jacksond1ff6402010-03-29 21:43:26 +000043#define EDID_EST_TIMINGS 16
44#define EDID_STD_TIMINGS 8
45#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080046
47/*
48 * EDID blocks out in the wild have a variety of bugs, try to collect
49 * them here (note that userspace may work around broken monitors first,
50 * but fixes should make their way here so that the kernel "just works"
51 * on as many displays as possible).
52 */
53
54/* First detailed mode wrong, use largest 60Hz mode */
55#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
56/* Reported 135MHz pixel clock is too high, needs adjustment */
57#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
58/* Prefer the largest mode at 75 Hz */
59#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
60/* Detail timing is in cm not mm */
61#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
62/* Detailed timing descriptors have bogus size values, so just take the
63 * maximum size and use that.
64 */
65#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
66/* Monitor forgot to set the first detailed is preferred bit. */
67#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
68/* use +hsync +vsync for detailed mode */
69#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040070/* Force reduced-blanking timings for detailed modes */
71#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010072/* Force 8bpc */
73#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020074/* Force 12bpc */
75#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Alex Deucher3c537882010-02-05 04:21:19 -050076
Adam Jackson13931572010-08-03 14:38:19 -040077struct detailed_mode_closure {
78 struct drm_connector *connector;
79 struct edid *edid;
80 bool preferred;
81 u32 quirks;
82 int modes;
83};
Dave Airlief453ba02008-11-07 14:05:41 -080084
Zhao Yakui5c612592009-06-22 13:17:10 +080085#define LEVEL_DMT 0
86#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000087#define LEVEL_GTF2 2
88#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080089
Dave Airlief453ba02008-11-07 14:05:41 -080090static struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050091 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080092 int product_id;
93 u32 quirks;
94} edid_quirk_list[] = {
95 /* Acer AL1706 */
96 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
97 /* Acer F51 */
98 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
99 /* Unknown Acer */
100 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
101
102 /* Belinea 10 15 55 */
103 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
104 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
105
106 /* Envision Peripherals, Inc. EN-7100e */
107 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000108 /* Envision EN2028 */
109 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800110
111 /* Funai Electronics PM36B */
112 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
113 EDID_QUIRK_DETAILED_IN_CM },
114
115 /* LG Philips LCD LP154W01-A5 */
116 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
117 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
118
119 /* Philips 107p5 CRT */
120 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
121
122 /* Proview AY765C */
123 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
124
125 /* Samsung SyncMaster 205BW. Note: irony */
126 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
127 /* Samsung SyncMaster 22[5-6]BW */
128 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
129 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400130
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200131 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
132 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
133
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400134 /* ViewSonic VA2026w */
135 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400136
137 /* Medion MD 30217 PG */
138 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100139
140 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
141 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800142};
143
Thierry Redinga6b21832012-11-23 15:01:42 +0100144/*
145 * Autogenerated from the DMT spec.
146 * This table is copied from xfree86/modes/xf86EdidModes.c.
147 */
148static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300149 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100150 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
151 736, 832, 0, 350, 382, 385, 445, 0,
152 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300153 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100154 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
155 736, 832, 0, 400, 401, 404, 445, 0,
156 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300157 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100158 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
159 828, 936, 0, 400, 401, 404, 446, 0,
160 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300161 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100162 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300163 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100164 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300165 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100166 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
167 704, 832, 0, 480, 489, 492, 520, 0,
168 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300169 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100170 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
171 720, 840, 0, 480, 481, 484, 500, 0,
172 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300173 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100174 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
175 752, 832, 0, 480, 481, 484, 509, 0,
176 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300177 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100178 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
179 896, 1024, 0, 600, 601, 603, 625, 0,
180 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300181 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100182 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
183 968, 1056, 0, 600, 601, 605, 628, 0,
184 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300185 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100186 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
187 976, 1040, 0, 600, 637, 643, 666, 0,
188 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300189 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100190 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
191 896, 1056, 0, 600, 601, 604, 625, 0,
192 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300193 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100194 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
195 896, 1048, 0, 600, 601, 604, 631, 0,
196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300197 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100198 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
199 880, 960, 0, 600, 603, 607, 636, 0,
200 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300201 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100202 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
203 976, 1088, 0, 480, 486, 494, 517, 0,
204 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300205 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100206 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
207 1208, 1264, 0, 768, 768, 772, 817, 0,
208 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300209 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300210 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100211 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
212 1184, 1344, 0, 768, 771, 777, 806, 0,
213 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300214 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100215 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
216 1184, 1328, 0, 768, 771, 777, 806, 0,
217 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300218 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100219 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
220 1136, 1312, 0, 768, 769, 772, 800, 0,
221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300222 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100223 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
224 1168, 1376, 0, 768, 769, 772, 808, 0,
225 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300226 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100227 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
228 1104, 1184, 0, 768, 771, 775, 813, 0,
229 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300230 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100231 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
232 1344, 1600, 0, 864, 865, 868, 900, 0,
233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300234 /* 0x55 - 1280x720@60Hz */
235 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
236 1430, 1650, 0, 720, 725, 730, 750, 0,
237 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300238 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100239 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
240 1360, 1440, 0, 768, 771, 778, 790, 0,
241 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300242 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100243 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
244 1472, 1664, 0, 768, 771, 778, 798, 0,
245 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300246 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100247 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
248 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300249 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300250 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100251 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
252 1496, 1712, 0, 768, 771, 778, 809, 0,
253 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300254 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100255 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
256 1360, 1440, 0, 768, 771, 778, 813, 0,
257 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300258 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100259 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
260 1360, 1440, 0, 800, 803, 809, 823, 0,
261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300262 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100263 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
264 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300265 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300266 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100267 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
268 1488, 1696, 0, 800, 803, 809, 838, 0,
269 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300270 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100271 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
272 1496, 1712, 0, 800, 803, 809, 843, 0,
273 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300274 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100275 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
276 1360, 1440, 0, 800, 803, 809, 847, 0,
277 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300278 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100279 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
280 1488, 1800, 0, 960, 961, 964, 1000, 0,
281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300282 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
284 1504, 1728, 0, 960, 961, 964, 1011, 0,
285 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300286 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100287 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
288 1360, 1440, 0, 960, 963, 967, 1017, 0,
289 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300290 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100291 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
292 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
293 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300294 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100295 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
296 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
297 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300298 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100299 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
300 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300302 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100303 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
304 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
305 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300306 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100307 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
308 1536, 1792, 0, 768, 771, 777, 795, 0,
309 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300310 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100311 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
312 1440, 1520, 0, 768, 771, 776, 813, 0,
313 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300314 /* 0x51 - 1366x768@60Hz */
315 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
316 1579, 1792, 0, 768, 771, 774, 798, 0,
317 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
318 /* 0x56 - 1366x768@60Hz */
319 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
320 1436, 1500, 0, 768, 769, 772, 800, 0,
321 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300322 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100323 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
324 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
325 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300326 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100327 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
328 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
329 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300330 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100331 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
332 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
333 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300334 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100335 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
336 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
337 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300338 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100339 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
340 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
341 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300342 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100343 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
344 1520, 1600, 0, 900, 903, 909, 926, 0,
345 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300346 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100347 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
348 1672, 1904, 0, 900, 903, 909, 934, 0,
349 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300350 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100351 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
352 1688, 1936, 0, 900, 903, 909, 942, 0,
353 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300354 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100355 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
356 1696, 1952, 0, 900, 903, 909, 948, 0,
357 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300358 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100359 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
360 1520, 1600, 0, 900, 903, 909, 953, 0,
361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300362 /* 0x53 - 1600x900@60Hz */
363 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
364 1704, 1800, 0, 900, 901, 904, 1000, 0,
365 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300366 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100367 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
368 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
369 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300370 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100371 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
372 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
373 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300374 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100375 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
376 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
377 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300378 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100379 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
380 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
381 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300382 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100383 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
384 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
385 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300386 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100387 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
388 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300390 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100391 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
392 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
393 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300394 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100395 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
396 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
397 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300398 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100399 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
400 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
401 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300402 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100403 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
404 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
405 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300406 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100407 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
408 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
409 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300410 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100411 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
412 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
413 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300414 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100415 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
416 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
417 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300418 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100419 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
420 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
421 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300422 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100423 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
424 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
425 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300426 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100427 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300428 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100429 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300430 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100431 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
432 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
433 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300434 /* 0x52 - 1920x1080@60Hz */
435 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
436 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
437 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300438 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100439 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
440 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
441 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300442 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100443 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
444 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
445 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300446 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
448 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
449 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300450 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
452 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
453 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300454 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
456 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
457 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300458 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100459 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
460 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
461 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300462 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
464 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
465 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300466 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100467 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
468 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300470 /* 0x54 - 2048x1152@60Hz */
471 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
472 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
473 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300474 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100475 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
476 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
477 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300478 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100479 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
480 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
481 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300482 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100483 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
484 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
485 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300486 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100487 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
488 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
489 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300490 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100491 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
492 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
493 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300494 /* 0x57 - 4096x2160@60Hz RB */
495 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
496 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
497 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
498 /* 0x58 - 4096x2160@59.94Hz RB */
499 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
500 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
501 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100502};
503
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300504/*
505 * These more or less come from the DMT spec. The 720x400 modes are
506 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
507 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
508 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
509 * mode.
510 *
511 * The DMT modes have been fact-checked; the rest are mild guesses.
512 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100513static const struct drm_display_mode edid_est_modes[] = {
514 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
515 968, 1056, 0, 600, 601, 605, 628, 0,
516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
517 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
518 896, 1024, 0, 600, 601, 603, 625, 0,
519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
520 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
521 720, 840, 0, 480, 481, 484, 500, 0,
522 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
523 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
524 704, 832, 0, 480, 489, 491, 520, 0,
525 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
526 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
527 768, 864, 0, 480, 483, 486, 525, 0,
528 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
529 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
530 752, 800, 0, 480, 490, 492, 525, 0,
531 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
532 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
533 846, 900, 0, 400, 421, 423, 449, 0,
534 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
535 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
536 846, 900, 0, 400, 412, 414, 449, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
538 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
539 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
540 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
541 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
542 1136, 1312, 0, 768, 769, 772, 800, 0,
543 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
544 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
545 1184, 1328, 0, 768, 771, 777, 806, 0,
546 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
547 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
548 1184, 1344, 0, 768, 771, 777, 806, 0,
549 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
550 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
551 1208, 1264, 0, 768, 768, 776, 817, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
553 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
554 928, 1152, 0, 624, 625, 628, 667, 0,
555 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
556 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
557 896, 1056, 0, 600, 601, 604, 625, 0,
558 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
559 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
560 976, 1040, 0, 600, 637, 643, 666, 0,
561 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
562 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
563 1344, 1600, 0, 864, 865, 868, 900, 0,
564 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
565};
566
567struct minimode {
568 short w;
569 short h;
570 short r;
571 short rb;
572};
573
574static const struct minimode est3_modes[] = {
575 /* byte 6 */
576 { 640, 350, 85, 0 },
577 { 640, 400, 85, 0 },
578 { 720, 400, 85, 0 },
579 { 640, 480, 85, 0 },
580 { 848, 480, 60, 0 },
581 { 800, 600, 85, 0 },
582 { 1024, 768, 85, 0 },
583 { 1152, 864, 75, 0 },
584 /* byte 7 */
585 { 1280, 768, 60, 1 },
586 { 1280, 768, 60, 0 },
587 { 1280, 768, 75, 0 },
588 { 1280, 768, 85, 0 },
589 { 1280, 960, 60, 0 },
590 { 1280, 960, 85, 0 },
591 { 1280, 1024, 60, 0 },
592 { 1280, 1024, 85, 0 },
593 /* byte 8 */
594 { 1360, 768, 60, 0 },
595 { 1440, 900, 60, 1 },
596 { 1440, 900, 60, 0 },
597 { 1440, 900, 75, 0 },
598 { 1440, 900, 85, 0 },
599 { 1400, 1050, 60, 1 },
600 { 1400, 1050, 60, 0 },
601 { 1400, 1050, 75, 0 },
602 /* byte 9 */
603 { 1400, 1050, 85, 0 },
604 { 1680, 1050, 60, 1 },
605 { 1680, 1050, 60, 0 },
606 { 1680, 1050, 75, 0 },
607 { 1680, 1050, 85, 0 },
608 { 1600, 1200, 60, 0 },
609 { 1600, 1200, 65, 0 },
610 { 1600, 1200, 70, 0 },
611 /* byte 10 */
612 { 1600, 1200, 75, 0 },
613 { 1600, 1200, 85, 0 },
614 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300615 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100616 { 1856, 1392, 60, 0 },
617 { 1856, 1392, 75, 0 },
618 { 1920, 1200, 60, 1 },
619 { 1920, 1200, 60, 0 },
620 /* byte 11 */
621 { 1920, 1200, 75, 0 },
622 { 1920, 1200, 85, 0 },
623 { 1920, 1440, 60, 0 },
624 { 1920, 1440, 75, 0 },
625};
626
627static const struct minimode extra_modes[] = {
628 { 1024, 576, 60, 0 },
629 { 1366, 768, 60, 0 },
630 { 1600, 900, 60, 0 },
631 { 1680, 945, 60, 0 },
632 { 1920, 1080, 60, 0 },
633 { 2048, 1152, 60, 0 },
634 { 2048, 1536, 60, 0 },
635};
636
637/*
638 * Probably taken from CEA-861 spec.
639 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
640 */
641static const struct drm_display_mode edid_cea_modes[] = {
642 /* 1 - 640x480@60Hz */
643 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
644 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300645 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530646 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100647 /* 2 - 720x480@60Hz */
648 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
649 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300650 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530651 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100652 /* 3 - 720x480@60Hz */
653 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
654 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300655 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530656 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100657 /* 4 - 1280x720@60Hz */
658 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
659 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300660 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530661 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100662 /* 5 - 1920x1080i@60Hz */
663 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
664 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
665 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300666 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530667 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700668 /* 6 - 720(1440)x480i@60Hz */
669 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
670 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100671 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300672 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530673 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700674 /* 7 - 720(1440)x480i@60Hz */
675 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
676 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100677 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300678 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530679 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700680 /* 8 - 720(1440)x240@60Hz */
681 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
682 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100683 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300684 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530685 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700686 /* 9 - 720(1440)x240@60Hz */
687 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
688 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100689 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300690 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530691 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100692 /* 10 - 2880x480i@60Hz */
693 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
694 3204, 3432, 0, 480, 488, 494, 525, 0,
695 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300696 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530697 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100698 /* 11 - 2880x480i@60Hz */
699 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
700 3204, 3432, 0, 480, 488, 494, 525, 0,
701 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300702 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530703 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100704 /* 12 - 2880x240@60Hz */
705 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
706 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300707 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530708 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100709 /* 13 - 2880x240@60Hz */
710 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
711 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300712 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530713 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100714 /* 14 - 1440x480@60Hz */
715 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
716 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300717 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530718 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 /* 15 - 1440x480@60Hz */
720 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
721 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530723 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 /* 16 - 1920x1080@60Hz */
725 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
726 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300727 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530728 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100729 /* 17 - 720x576@50Hz */
730 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
731 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300732 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530733 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100734 /* 18 - 720x576@50Hz */
735 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
736 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300737 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530738 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 /* 19 - 1280x720@50Hz */
740 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
741 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300742 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530743 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100744 /* 20 - 1920x1080i@50Hz */
745 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
746 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
747 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300748 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530749 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700750 /* 21 - 720(1440)x576i@50Hz */
751 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
752 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300754 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530755 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700756 /* 22 - 720(1440)x576i@50Hz */
757 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
758 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300760 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530761 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700762 /* 23 - 720(1440)x288@50Hz */
763 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
764 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300766 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530767 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700768 /* 24 - 720(1440)x288@50Hz */
769 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
770 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100771 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300772 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530773 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100774 /* 25 - 2880x576i@50Hz */
775 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
776 3180, 3456, 0, 576, 580, 586, 625, 0,
777 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300778 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530779 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100780 /* 26 - 2880x576i@50Hz */
781 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
782 3180, 3456, 0, 576, 580, 586, 625, 0,
783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300784 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530785 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100786 /* 27 - 2880x288@50Hz */
787 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
788 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300789 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530790 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 /* 28 - 2880x288@50Hz */
792 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
793 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300794 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530795 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100796 /* 29 - 1440x576@50Hz */
797 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
798 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300799 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530800 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 /* 30 - 1440x576@50Hz */
802 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
803 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300804 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530805 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100806 /* 31 - 1920x1080@50Hz */
807 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
808 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300809 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530810 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100811 /* 32 - 1920x1080@24Hz */
812 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
813 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300814 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530815 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100816 /* 33 - 1920x1080@25Hz */
817 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
818 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300819 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530820 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100821 /* 34 - 1920x1080@30Hz */
822 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
823 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530825 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100826 /* 35 - 2880x480@60Hz */
827 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
828 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530830 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100831 /* 36 - 2880x480@60Hz */
832 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
833 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300834 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530835 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100836 /* 37 - 2880x576@50Hz */
837 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
838 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300839 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530840 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 /* 38 - 2880x576@50Hz */
842 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
843 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300844 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530845 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100846 /* 39 - 1920x1080i@50Hz */
847 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
848 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300850 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530851 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100852 /* 40 - 1920x1080i@100Hz */
853 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
854 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
855 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300856 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530857 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100858 /* 41 - 1280x720@100Hz */
859 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
860 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300861 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530862 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 /* 42 - 720x576@100Hz */
864 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
865 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300866 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530867 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 /* 43 - 720x576@100Hz */
869 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
870 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300871 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530872 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700873 /* 44 - 720(1440)x576i@100Hz */
874 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
875 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100876 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700877 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530878 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700879 /* 45 - 720(1440)x576i@100Hz */
880 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
881 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100882 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700883 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530884 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100885 /* 46 - 1920x1080i@120Hz */
886 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
887 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
888 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300889 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530890 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100891 /* 47 - 1280x720@120Hz */
892 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
893 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300894 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530895 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100896 /* 48 - 720x480@120Hz */
897 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
898 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300899 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530900 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100901 /* 49 - 720x480@120Hz */
902 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
903 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300904 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530905 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700906 /* 50 - 720(1440)x480i@120Hz */
907 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
908 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100909 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530911 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700912 /* 51 - 720(1440)x480i@120Hz */
913 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
914 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300916 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530917 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 /* 52 - 720x576@200Hz */
919 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
920 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300921 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530922 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 /* 53 - 720x576@200Hz */
924 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
925 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300926 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530927 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700928 /* 54 - 720(1440)x576i@200Hz */
929 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
930 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300932 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700934 /* 55 - 720(1440)x576i@200Hz */
935 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
936 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100937 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300938 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530939 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 /* 56 - 720x480@240Hz */
941 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
942 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300943 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530944 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 /* 57 - 720x480@240Hz */
946 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
947 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300948 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530949 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 /* 58 - 720(1440)x480i@240 */
951 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
952 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300954 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530955 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700956 /* 59 - 720(1440)x480i@240 */
957 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
958 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100959 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300960 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530961 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100962 /* 60 - 1280x720@24Hz */
963 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
964 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300965 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530966 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100967 /* 61 - 1280x720@25Hz */
968 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
969 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530971 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100972 /* 62 - 1280x720@30Hz */
973 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
974 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300975 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530976 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100977 /* 63 - 1920x1080@120Hz */
978 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
979 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530981 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100982 /* 64 - 1920x1080@100Hz */
983 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
984 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300985 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530986 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100987};
988
Lespiau, Damien7ebe1962013-08-19 16:58:54 +0100989/*
990 * HDMI 1.4 4k modes.
991 */
992static const struct drm_display_mode edid_4k_modes[] = {
993 /* 1 - 3840x2160@30Hz */
994 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
995 3840, 4016, 4104, 4400, 0,
996 2160, 2168, 2178, 2250, 0,
997 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
998 .vrefresh = 30, },
999 /* 2 - 3840x2160@25Hz */
1000 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1001 3840, 4896, 4984, 5280, 0,
1002 2160, 2168, 2178, 2250, 0,
1003 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1004 .vrefresh = 25, },
1005 /* 3 - 3840x2160@24Hz */
1006 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1007 3840, 5116, 5204, 5500, 0,
1008 2160, 2168, 2178, 2250, 0,
1009 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1010 .vrefresh = 24, },
1011 /* 4 - 4096x2160@24Hz (SMPTE) */
1012 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1013 4096, 5116, 5204, 5500, 0,
1014 2160, 2168, 2178, 2250, 0,
1015 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1016 .vrefresh = 24, },
1017};
1018
Adam Jackson61e57a82010-03-29 21:43:18 +00001019/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001020
Adam Jackson083ae052009-09-23 17:30:45 -04001021static const u8 edid_header[] = {
1022 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1023};
Dave Airlief453ba02008-11-07 14:05:41 -08001024
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001025/**
1026 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1027 * @raw_edid: pointer to raw base EDID block
1028 *
1029 * Sanity check the header of the base EDID block.
1030 *
1031 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001032 */
1033int drm_edid_header_is_valid(const u8 *raw_edid)
1034{
1035 int i, score = 0;
1036
1037 for (i = 0; i < sizeof(edid_header); i++)
1038 if (raw_edid[i] == edid_header[i])
1039 score++;
1040
1041 return score;
1042}
1043EXPORT_SYMBOL(drm_edid_header_is_valid);
1044
Adam Jackson47819ba2012-05-30 16:42:39 -04001045static int edid_fixup __read_mostly = 6;
1046module_param_named(edid_fixup, edid_fixup, int, 0400);
1047MODULE_PARM_DESC(edid_fixup,
1048 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001049
Dave Airlie40d9b042014-10-20 16:29:33 +10001050static void drm_get_displayid(struct drm_connector *connector,
1051 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001052
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001053static int drm_edid_block_checksum(const u8 *raw_edid)
1054{
1055 int i;
1056 u8 csum = 0;
1057 for (i = 0; i < EDID_LENGTH; i++)
1058 csum += raw_edid[i];
1059
1060 return csum;
1061}
1062
Stefan Brünsd6885d62014-11-30 19:57:41 +01001063static bool drm_edid_is_zero(const u8 *in_edid, int length)
1064{
1065 if (memchr_inv(in_edid, 0, length))
1066 return false;
1067
1068 return true;
1069}
1070
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001071/**
1072 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1073 * @raw_edid: pointer to raw EDID block
1074 * @block: type of block to validate (0 for base, extension otherwise)
1075 * @print_bad_edid: if true, dump bad EDID blocks to the console
1076 *
1077 * Validate a base or extension EDID block and optionally dump bad blocks to
1078 * the console.
1079 *
1080 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001081 */
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001082bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
Dave Airlief453ba02008-11-07 14:05:41 -08001083{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001084 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001085 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001086
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001087 if (WARN_ON(!raw_edid))
1088 return false;
1089
Adam Jackson47819ba2012-05-30 16:42:39 -04001090 if (edid_fixup > 8 || edid_fixup < 0)
1091 edid_fixup = 6;
1092
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001093 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001094 int score = drm_edid_header_is_valid(raw_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001095 if (score == 8) ;
Adam Jackson47819ba2012-05-30 16:42:39 -04001096 else if (score >= edid_fixup) {
Adam Jackson61e57a82010-03-29 21:43:18 +00001097 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1098 memcpy(raw_edid, edid_header, sizeof(edid_header));
1099 } else {
1100 goto bad;
1101 }
1102 }
Dave Airlief453ba02008-11-07 14:05:41 -08001103
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001104 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001105 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001106 if (print_bad_edid) {
1107 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1108 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001109
1110 /* allow CEA to slide through, switches mangle this */
1111 if (raw_edid[0] != 0x02)
1112 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001113 }
1114
Adam Jackson61e57a82010-03-29 21:43:18 +00001115 /* per-block-type checks */
1116 switch (raw_edid[0]) {
1117 case 0: /* base */
1118 if (edid->version != 1) {
1119 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1120 goto bad;
1121 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001122
Adam Jackson61e57a82010-03-29 21:43:18 +00001123 if (edid->revision > 4)
1124 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1125 break;
1126
1127 default:
1128 break;
1129 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001130
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001131 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001132
1133bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001134 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001135 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1136 printk(KERN_ERR "EDID block is all zeroes\n");
1137 } else {
1138 printk(KERN_ERR "Raw EDID:\n");
1139 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001140 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001141 }
Dave Airlief453ba02008-11-07 14:05:41 -08001142 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001143 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001144}
Carsten Emdeda0df922012-03-18 22:37:33 +01001145EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001146
1147/**
1148 * drm_edid_is_valid - sanity check EDID data
1149 * @edid: EDID data
1150 *
1151 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001152 *
1153 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001154 */
1155bool drm_edid_is_valid(struct edid *edid)
1156{
1157 int i;
1158 u8 *raw = (u8 *)edid;
1159
1160 if (!edid)
1161 return false;
1162
1163 for (i = 0; i <= edid->extensions; i++)
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001164 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
Adam Jackson61e57a82010-03-29 21:43:18 +00001165 return false;
1166
1167 return true;
1168}
Alex Deucher3c537882010-02-05 04:21:19 -05001169EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001170
Adam Jackson61e57a82010-03-29 21:43:18 +00001171#define DDC_SEGMENT_ADDR 0x30
1172/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001173 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001174 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001175 * @buf: EDID data buffer to be filled
1176 * @block: 128 byte EDID block to start fetching from
1177 * @len: EDID data buffer length to fetch
1178 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001179 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001180 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001181 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001182 */
1183static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001184drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001185{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001186 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001187 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001188 unsigned char segment = block >> 1;
1189 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001190 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001191
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001192 /*
1193 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001194 * adapter reports EAGAIN. However, we find that bit-banging transfers
1195 * are susceptible to errors under a heavily loaded machine and
1196 * generate spurious NAKs and timeouts. Retrying the transfer
1197 * of the individual block a few times seems to overcome this.
1198 */
1199 do {
1200 struct i2c_msg msgs[] = {
1201 {
Shirish Scd004b32012-08-30 07:04:06 +00001202 .addr = DDC_SEGMENT_ADDR,
1203 .flags = 0,
1204 .len = 1,
1205 .buf = &segment,
1206 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001207 .addr = DDC_ADDR,
1208 .flags = 0,
1209 .len = 1,
1210 .buf = &start,
1211 }, {
1212 .addr = DDC_ADDR,
1213 .flags = I2C_M_RD,
1214 .len = len,
1215 .buf = buf,
1216 }
1217 };
Shirish Scd004b32012-08-30 07:04:06 +00001218
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001219 /*
1220 * Avoid sending the segment addr to not upset non-compliant
1221 * DDC monitors.
1222 */
Shirish Scd004b32012-08-30 07:04:06 +00001223 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1224
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001225 if (ret == -ENXIO) {
1226 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1227 adapter->name);
1228 break;
1229 }
Shirish Scd004b32012-08-30 07:04:06 +00001230 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001231
Shirish Scd004b32012-08-30 07:04:06 +00001232 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001233}
1234
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001235/**
1236 * drm_do_get_edid - get EDID data using a custom EDID block read function
1237 * @connector: connector we're probing
1238 * @get_edid_block: EDID block read function
1239 * @data: private data passed to the block read function
1240 *
1241 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1242 * exposes a different interface to read EDID blocks this function can be used
1243 * to get EDID data using a custom block read function.
1244 *
1245 * As in the general case the DDC bus is accessible by the kernel at the I2C
1246 * level, drivers must make all reasonable efforts to expose it as an I2C
1247 * adapter and use drm_get_edid() instead of abusing this function.
1248 *
1249 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1250 */
1251struct edid *drm_do_get_edid(struct drm_connector *connector,
1252 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1253 size_t len),
1254 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001255{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001256 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001257 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001258 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001259
1260 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1261 return NULL;
1262
1263 /* base block fetch */
1264 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001265 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001266 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001267 if (drm_edid_block_valid(block, 0, print_bad_edid))
Adam Jackson61e57a82010-03-29 21:43:18 +00001268 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001269 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1270 connector->null_edid_counter++;
1271 goto carp;
1272 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001273 }
1274 if (i == 4)
1275 goto carp;
1276
1277 /* if there's no extensions, we're done */
1278 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001279 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001280
1281 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1282 if (!new)
1283 goto out;
1284 block = new;
1285
1286 for (j = 1; j <= block[0x7e]; j++) {
1287 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001288 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001289 block + (valid_extensions + 1) * EDID_LENGTH,
1290 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001291 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001292 if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001293 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001294 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001295 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001296 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001297
1298 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001299 dev_warn(connector->dev->dev,
1300 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001301 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001302
1303 connector->bad_edid_counter++;
1304 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001305 }
1306
1307 if (valid_extensions != block[0x7e]) {
1308 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1309 block[0x7e] = valid_extensions;
1310 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1311 if (!new)
1312 goto out;
1313 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001314 }
1315
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001316 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001317
1318carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001319 if (print_bad_edid) {
1320 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001321 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001322 }
1323 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001324
1325out:
1326 kfree(block);
1327 return NULL;
1328}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001329EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001330
1331/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001332 * drm_probe_ddc() - probe DDC presence
1333 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001334 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001335 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001336 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001337bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001338drm_probe_ddc(struct i2c_adapter *adapter)
1339{
1340 unsigned char out;
1341
1342 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1343}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001344EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001345
1346/**
1347 * drm_get_edid - get EDID data, if available
1348 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001349 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001350 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001351 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001352 * attach it to the connector.
1353 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001354 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001355 */
1356struct edid *drm_get_edid(struct drm_connector *connector,
1357 struct i2c_adapter *adapter)
1358{
Dave Airlie40d9b042014-10-20 16:29:33 +10001359 struct edid *edid;
1360
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001361 if (!drm_probe_ddc(adapter))
1362 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001363
Dave Airlie40d9b042014-10-20 16:29:33 +10001364 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1365 if (edid)
1366 drm_get_displayid(connector, edid);
1367 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001368}
1369EXPORT_SYMBOL(drm_get_edid);
1370
Jani Nikula51f8da52013-09-27 15:08:27 +03001371/**
1372 * drm_edid_duplicate - duplicate an EDID and the extensions
1373 * @edid: EDID to duplicate
1374 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001375 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001376 */
1377struct edid *drm_edid_duplicate(const struct edid *edid)
1378{
1379 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1380}
1381EXPORT_SYMBOL(drm_edid_duplicate);
1382
Adam Jackson61e57a82010-03-29 21:43:18 +00001383/*** EDID parsing ***/
1384
Dave Airlief453ba02008-11-07 14:05:41 -08001385/**
1386 * edid_vendor - match a string against EDID's obfuscated vendor field
1387 * @edid: EDID to match
1388 * @vendor: vendor string
1389 *
1390 * Returns true if @vendor is in @edid, false otherwise
1391 */
1392static bool edid_vendor(struct edid *edid, char *vendor)
1393{
1394 char edid_vendor[3];
1395
1396 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1397 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1398 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001399 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001400
1401 return !strncmp(edid_vendor, vendor, 3);
1402}
1403
1404/**
1405 * edid_get_quirks - return quirk flags for a given EDID
1406 * @edid: EDID to process
1407 *
1408 * This tells subsequent routines what fixes they need to apply.
1409 */
1410static u32 edid_get_quirks(struct edid *edid)
1411{
1412 struct edid_quirk *quirk;
1413 int i;
1414
1415 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1416 quirk = &edid_quirk_list[i];
1417
1418 if (edid_vendor(edid, quirk->vendor) &&
1419 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1420 return quirk->quirks;
1421 }
1422
1423 return 0;
1424}
1425
1426#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001427#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001428
Dave Airlief453ba02008-11-07 14:05:41 -08001429/**
1430 * edid_fixup_preferred - set preferred modes based on quirk list
1431 * @connector: has mode list to fix up
1432 * @quirks: quirks list
1433 *
1434 * Walk the mode list for @connector, clearing the preferred status
1435 * on existing modes and setting it anew for the right mode ala @quirks.
1436 */
1437static void edid_fixup_preferred(struct drm_connector *connector,
1438 u32 quirks)
1439{
1440 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001441 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001442 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001443
1444 if (list_empty(&connector->probed_modes))
1445 return;
1446
1447 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1448 target_refresh = 60;
1449 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1450 target_refresh = 75;
1451
1452 preferred_mode = list_first_entry(&connector->probed_modes,
1453 struct drm_display_mode, head);
1454
1455 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1456 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1457
1458 if (cur_mode == preferred_mode)
1459 continue;
1460
1461 /* Largest mode is preferred */
1462 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1463 preferred_mode = cur_mode;
1464
Alex Deucher339d2022013-08-15 11:42:14 -04001465 cur_vrefresh = cur_mode->vrefresh ?
1466 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1467 preferred_vrefresh = preferred_mode->vrefresh ?
1468 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001469 /* At a given size, try to get closest to target refresh */
1470 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001471 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1472 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001473 preferred_mode = cur_mode;
1474 }
1475 }
1476
1477 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1478}
1479
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001480static bool
1481mode_is_rb(const struct drm_display_mode *mode)
1482{
1483 return (mode->htotal - mode->hdisplay == 160) &&
1484 (mode->hsync_end - mode->hdisplay == 80) &&
1485 (mode->hsync_end - mode->hsync_start == 32) &&
1486 (mode->vsync_start - mode->vdisplay == 3);
1487}
1488
Adam Jackson33c75312012-04-13 16:33:29 -04001489/*
1490 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1491 * @dev: Device to duplicate against
1492 * @hsize: Mode width
1493 * @vsize: Mode height
1494 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001495 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001496 *
1497 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001498 *
1499 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001500 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001501struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001502 int hsize, int vsize, int fresh,
1503 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001504{
Adam Jackson07a5e632009-12-03 17:44:38 -05001505 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001506
Thierry Redinga6b21832012-11-23 15:01:42 +01001507 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001508 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001509 if (hsize != ptr->hdisplay)
1510 continue;
1511 if (vsize != ptr->vdisplay)
1512 continue;
1513 if (fresh != drm_mode_vrefresh(ptr))
1514 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001515 if (rb != mode_is_rb(ptr))
1516 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001517
1518 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001519 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001520
1521 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001522}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001523EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001524
Adam Jacksond1ff6402010-03-29 21:43:26 +00001525typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1526
1527static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001528cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1529{
1530 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001531 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001532 u8 *det_base = ext + d;
1533
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001534 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001535 for (i = 0; i < n; i++)
1536 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1537}
1538
1539static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001540vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1541{
1542 unsigned int i, n = min((int)ext[0x02], 6);
1543 u8 *det_base = ext + 5;
1544
1545 if (ext[0x01] != 1)
1546 return; /* unknown version */
1547
1548 for (i = 0; i < n; i++)
1549 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1550}
1551
1552static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001553drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1554{
1555 int i;
1556 struct edid *edid = (struct edid *)raw_edid;
1557
1558 if (edid == NULL)
1559 return;
1560
1561 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1562 cb(&(edid->detailed_timings[i]), closure);
1563
Adam Jackson4d76a222010-08-03 14:38:17 -04001564 for (i = 1; i <= raw_edid[0x7e]; i++) {
1565 u8 *ext = raw_edid + (i * EDID_LENGTH);
1566 switch (*ext) {
1567 case CEA_EXT:
1568 cea_for_each_detailed_block(ext, cb, closure);
1569 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001570 case VTB_EXT:
1571 vtb_for_each_detailed_block(ext, cb, closure);
1572 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001573 default:
1574 break;
1575 }
1576 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001577}
1578
1579static void
1580is_rb(struct detailed_timing *t, void *data)
1581{
1582 u8 *r = (u8 *)t;
1583 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1584 if (r[15] & 0x10)
1585 *(bool *)data = true;
1586}
1587
1588/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1589static bool
1590drm_monitor_supports_rb(struct edid *edid)
1591{
1592 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001593 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001594 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1595 return ret;
1596 }
1597
1598 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1599}
1600
Adam Jackson7a374352010-03-29 21:43:30 +00001601static void
1602find_gtf2(struct detailed_timing *t, void *data)
1603{
1604 u8 *r = (u8 *)t;
1605 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1606 *(u8 **)data = r;
1607}
1608
1609/* Secondary GTF curve kicks in above some break frequency */
1610static int
1611drm_gtf2_hbreak(struct edid *edid)
1612{
1613 u8 *r = NULL;
1614 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1615 return r ? (r[12] * 2) : 0;
1616}
1617
1618static int
1619drm_gtf2_2c(struct edid *edid)
1620{
1621 u8 *r = NULL;
1622 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1623 return r ? r[13] : 0;
1624}
1625
1626static int
1627drm_gtf2_m(struct edid *edid)
1628{
1629 u8 *r = NULL;
1630 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1631 return r ? (r[15] << 8) + r[14] : 0;
1632}
1633
1634static int
1635drm_gtf2_k(struct edid *edid)
1636{
1637 u8 *r = NULL;
1638 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1639 return r ? r[16] : 0;
1640}
1641
1642static int
1643drm_gtf2_2j(struct edid *edid)
1644{
1645 u8 *r = NULL;
1646 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1647 return r ? r[17] : 0;
1648}
1649
1650/**
1651 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1652 * @edid: EDID block to scan
1653 */
1654static int standard_timing_level(struct edid *edid)
1655{
1656 if (edid->revision >= 2) {
1657 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1658 return LEVEL_CVT;
1659 if (drm_gtf2_hbreak(edid))
1660 return LEVEL_GTF2;
1661 return LEVEL_GTF;
1662 }
1663 return LEVEL_DMT;
1664}
1665
Adam Jackson23425ca2009-09-23 17:30:58 -04001666/*
1667 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1668 * monitors fill with ascii space (0x20) instead.
1669 */
1670static int
1671bad_std_timing(u8 a, u8 b)
1672{
1673 return (a == 0x00 && b == 0x00) ||
1674 (a == 0x01 && b == 0x01) ||
1675 (a == 0x20 && b == 0x20);
1676}
1677
Dave Airlief453ba02008-11-07 14:05:41 -08001678/**
1679 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001680 * @connector: connector of for the EDID block
1681 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001682 * @t: standard timing params
1683 *
1684 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001685 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001686 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001687static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001688drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001689 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001690{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001691 struct drm_device *dev = connector->dev;
1692 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001693 int hsize, vsize;
1694 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001695 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1696 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001697 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1698 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001699 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001700
Adam Jackson23425ca2009-09-23 17:30:58 -04001701 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1702 return NULL;
1703
Zhao Yakui5c612592009-06-22 13:17:10 +08001704 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1705 hsize = t->hsize * 8 + 248;
1706 /* vrefresh_rate = vfreq + 60 */
1707 vrefresh_rate = vfreq + 60;
1708 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001709 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001710 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001711 vsize = hsize;
1712 else
1713 vsize = (hsize * 10) / 16;
1714 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001715 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001716 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001717 vsize = (hsize * 4) / 5;
1718 else
1719 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001720
1721 /* HDTV hack, part 1 */
1722 if (vrefresh_rate == 60 &&
1723 ((hsize == 1360 && vsize == 765) ||
1724 (hsize == 1368 && vsize == 769))) {
1725 hsize = 1366;
1726 vsize = 768;
1727 }
1728
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001729 /*
1730 * If this connector already has a mode for this size and refresh
1731 * rate (because it came from detailed or CVT info), use that
1732 * instead. This way we don't have to guess at interlace or
1733 * reduced blanking.
1734 */
Adam Jackson522032d2010-04-09 16:52:49 +00001735 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001736 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1737 drm_mode_vrefresh(m) == vrefresh_rate)
1738 return NULL;
1739
Adam Jacksona0910c82010-03-29 21:43:28 +00001740 /* HDTV hack, part 2 */
1741 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1742 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001743 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001744 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10001745 mode->hsync_start = mode->hsync_start - 1;
1746 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001747 return mode;
1748 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001749
Zhao Yakui559ee212009-09-03 09:33:47 +08001750 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001751 if (drm_monitor_supports_rb(edid)) {
1752 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1753 true);
1754 if (mode)
1755 return mode;
1756 }
1757 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001758 if (mode)
1759 return mode;
1760
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001761 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001762 switch (timing_level) {
1763 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001764 break;
1765 case LEVEL_GTF:
1766 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1767 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001768 case LEVEL_GTF2:
1769 /*
1770 * This is potentially wrong if there's ever a monitor with
1771 * more than one ranges section, each claiming a different
1772 * secondary GTF curve. Please don't do that.
1773 */
1774 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001775 if (!mode)
1776 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001777 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001778 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001779 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1780 vrefresh_rate, 0, 0,
1781 drm_gtf2_m(edid),
1782 drm_gtf2_2c(edid),
1783 drm_gtf2_k(edid),
1784 drm_gtf2_2j(edid));
1785 }
1786 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001787 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001788 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1789 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001790 break;
1791 }
Dave Airlief453ba02008-11-07 14:05:41 -08001792 return mode;
1793}
1794
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001795/*
1796 * EDID is delightfully ambiguous about how interlaced modes are to be
1797 * encoded. Our internal representation is of frame height, but some
1798 * HDTV detailed timings are encoded as field height.
1799 *
1800 * The format list here is from CEA, in frame size. Technically we
1801 * should be checking refresh rate too. Whatever.
1802 */
1803static void
1804drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1805 struct detailed_pixel_timing *pt)
1806{
1807 int i;
1808 static const struct {
1809 int w, h;
1810 } cea_interlaced[] = {
1811 { 1920, 1080 },
1812 { 720, 480 },
1813 { 1440, 480 },
1814 { 2880, 480 },
1815 { 720, 576 },
1816 { 1440, 576 },
1817 { 2880, 576 },
1818 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001819
1820 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1821 return;
1822
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001823 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001824 if ((mode->hdisplay == cea_interlaced[i].w) &&
1825 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1826 mode->vdisplay *= 2;
1827 mode->vsync_start *= 2;
1828 mode->vsync_end *= 2;
1829 mode->vtotal *= 2;
1830 mode->vtotal |= 1;
1831 }
1832 }
1833
1834 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1835}
1836
Dave Airlief453ba02008-11-07 14:05:41 -08001837/**
1838 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1839 * @dev: DRM device (needed to create new mode)
1840 * @edid: EDID block
1841 * @timing: EDID detailed timing info
1842 * @quirks: quirks to apply
1843 *
1844 * An EDID detailed timing block contains enough info for us to create and
1845 * return a new struct drm_display_mode.
1846 */
1847static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1848 struct edid *edid,
1849 struct detailed_timing *timing,
1850 u32 quirks)
1851{
1852 struct drm_display_mode *mode;
1853 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001854 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1855 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1856 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1857 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001858 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1859 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001860 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001861 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001862
Adam Jacksonfc438962009-06-04 10:20:34 +10001863 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001864 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001865 return NULL;
1866
Michel Dänzer0454bea2009-06-15 16:56:07 +02001867 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001868 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001869 return NULL;
1870 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001871 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001872 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001873 }
1874
Zhao Yakuifcb45612009-10-14 09:11:25 +08001875 /* it is incorrect if hsync/vsync width is zero */
1876 if (!hsync_pulse_width || !vsync_pulse_width) {
1877 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1878 "Wrong Hsync/Vsync pulse width\n");
1879 return NULL;
1880 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001881
1882 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1883 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1884 if (!mode)
1885 return NULL;
1886
1887 goto set_size;
1888 }
1889
Dave Airlief453ba02008-11-07 14:05:41 -08001890 mode = drm_mode_create(dev);
1891 if (!mode)
1892 return NULL;
1893
Dave Airlief453ba02008-11-07 14:05:41 -08001894 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001895 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001896
Michel Dänzer0454bea2009-06-15 16:56:07 +02001897 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001898
Michel Dänzer0454bea2009-06-15 16:56:07 +02001899 mode->hdisplay = hactive;
1900 mode->hsync_start = mode->hdisplay + hsync_offset;
1901 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1902 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001903
Michel Dänzer0454bea2009-06-15 16:56:07 +02001904 mode->vdisplay = vactive;
1905 mode->vsync_start = mode->vdisplay + vsync_offset;
1906 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1907 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001908
Jesse Barnes7064fef2009-11-05 10:12:54 -08001909 /* Some EDIDs have bogus h/vtotal values */
1910 if (mode->hsync_end > mode->htotal)
1911 mode->htotal = mode->hsync_end + 1;
1912 if (mode->vsync_end > mode->vtotal)
1913 mode->vtotal = mode->vsync_end + 1;
1914
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001915 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08001916
1917 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02001918 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08001919 }
1920
Michel Dänzer0454bea2009-06-15 16:56:07 +02001921 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1922 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1923 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1924 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08001925
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001926set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02001927 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1928 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08001929
1930 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1931 mode->width_mm *= 10;
1932 mode->height_mm *= 10;
1933 }
1934
1935 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1936 mode->width_mm = edid->width_cm * 10;
1937 mode->height_mm = edid->height_cm * 10;
1938 }
1939
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001940 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01001941 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001942 drm_mode_set_name(mode);
1943
Dave Airlief453ba02008-11-07 14:05:41 -08001944 return mode;
1945}
1946
Adam Jackson07a5e632009-12-03 17:44:38 -05001947static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001948mode_in_hsync_range(const struct drm_display_mode *mode,
1949 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001950{
1951 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05001952
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001953 hmin = t[7];
1954 if (edid->revision >= 4)
1955 hmin += ((t[4] & 0x04) ? 255 : 0);
1956 hmax = t[8];
1957 if (edid->revision >= 4)
1958 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05001959 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05001960
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001961 return (hsync <= hmax && hsync >= hmin);
1962}
1963
1964static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001965mode_in_vsync_range(const struct drm_display_mode *mode,
1966 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001967{
1968 int vsync, vmin, vmax;
1969
1970 vmin = t[5];
1971 if (edid->revision >= 4)
1972 vmin += ((t[4] & 0x01) ? 255 : 0);
1973 vmax = t[6];
1974 if (edid->revision >= 4)
1975 vmax += ((t[4] & 0x02) ? 255 : 0);
1976 vsync = drm_mode_vrefresh(mode);
1977
1978 return (vsync <= vmax && vsync >= vmin);
1979}
1980
1981static u32
1982range_pixel_clock(struct edid *edid, u8 *t)
1983{
1984 /* unspecified */
1985 if (t[9] == 0 || t[9] == 255)
1986 return 0;
1987
1988 /* 1.4 with CVT support gives us real precision, yay */
1989 if (edid->revision >= 4 && t[10] == 0x04)
1990 return (t[9] * 10000) - ((t[12] >> 2) * 250);
1991
1992 /* 1.3 is pathetic, so fuzz up a bit */
1993 return t[9] * 10000 + 5001;
1994}
1995
Adam Jackson07a5e632009-12-03 17:44:38 -05001996static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001997mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001998 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001999{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002000 u32 max_clock;
2001 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002002
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002003 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002004 return false;
2005
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002006 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002007 return false;
2008
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002009 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002010 if (mode->clock > max_clock)
2011 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002012
2013 /* 1.4 max horizontal check */
2014 if (edid->revision >= 4 && t[10] == 0x04)
2015 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2016 return false;
2017
2018 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2019 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002020
2021 return true;
2022}
2023
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002024static bool valid_inferred_mode(const struct drm_connector *connector,
2025 const struct drm_display_mode *mode)
2026{
2027 struct drm_display_mode *m;
2028 bool ok = false;
2029
2030 list_for_each_entry(m, &connector->probed_modes, head) {
2031 if (mode->hdisplay == m->hdisplay &&
2032 mode->vdisplay == m->vdisplay &&
2033 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2034 return false; /* duplicated */
2035 if (mode->hdisplay <= m->hdisplay &&
2036 mode->vdisplay <= m->vdisplay)
2037 ok = true;
2038 }
2039 return ok;
2040}
2041
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002042static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002043drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002044 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002045{
2046 int i, modes = 0;
2047 struct drm_display_mode *newmode;
2048 struct drm_device *dev = connector->dev;
2049
Thierry Redinga6b21832012-11-23 15:01:42 +01002050 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002051 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2052 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002053 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2054 if (newmode) {
2055 drm_mode_probed_add(connector, newmode);
2056 modes++;
2057 }
2058 }
2059 }
2060
2061 return modes;
2062}
2063
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002064/* fix up 1366x768 mode from 1368x768;
2065 * GFT/CVT can't express 1366 width which isn't dividable by 8
2066 */
2067static void fixup_mode_1366x768(struct drm_display_mode *mode)
2068{
2069 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2070 mode->hdisplay = 1366;
2071 mode->hsync_start--;
2072 mode->hsync_end--;
2073 drm_mode_set_name(mode);
2074 }
2075}
2076
Adam Jacksonb309bd32012-04-13 16:33:40 -04002077static int
2078drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2079 struct detailed_timing *timing)
2080{
2081 int i, modes = 0;
2082 struct drm_display_mode *newmode;
2083 struct drm_device *dev = connector->dev;
2084
Thierry Redinga6b21832012-11-23 15:01:42 +01002085 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002086 const struct minimode *m = &extra_modes[i];
2087 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002088 if (!newmode)
2089 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002090
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002091 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002092 if (!mode_in_range(newmode, edid, timing) ||
2093 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002094 drm_mode_destroy(dev, newmode);
2095 continue;
2096 }
2097
2098 drm_mode_probed_add(connector, newmode);
2099 modes++;
2100 }
2101
2102 return modes;
2103}
2104
2105static int
2106drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2107 struct detailed_timing *timing)
2108{
2109 int i, modes = 0;
2110 struct drm_display_mode *newmode;
2111 struct drm_device *dev = connector->dev;
2112 bool rb = drm_monitor_supports_rb(edid);
2113
Thierry Redinga6b21832012-11-23 15:01:42 +01002114 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002115 const struct minimode *m = &extra_modes[i];
2116 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002117 if (!newmode)
2118 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002119
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002120 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002121 if (!mode_in_range(newmode, edid, timing) ||
2122 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002123 drm_mode_destroy(dev, newmode);
2124 continue;
2125 }
2126
2127 drm_mode_probed_add(connector, newmode);
2128 modes++;
2129 }
2130
2131 return modes;
2132}
2133
Adam Jackson13931572010-08-03 14:38:19 -04002134static void
2135do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002136{
Adam Jackson13931572010-08-03 14:38:19 -04002137 struct detailed_mode_closure *closure = c;
2138 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002139 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002140
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002141 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2142 return;
2143
2144 closure->modes += drm_dmt_modes_for_range(closure->connector,
2145 closure->edid,
2146 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002147
2148 if (!version_greater(closure->edid, 1, 1))
2149 return; /* GTF not defined yet */
2150
2151 switch (range->flags) {
2152 case 0x02: /* secondary gtf, XXX could do more */
2153 case 0x00: /* default gtf */
2154 closure->modes += drm_gtf_modes_for_range(closure->connector,
2155 closure->edid,
2156 timing);
2157 break;
2158 case 0x04: /* cvt, only in 1.4+ */
2159 if (!version_greater(closure->edid, 1, 3))
2160 break;
2161
2162 closure->modes += drm_cvt_modes_for_range(closure->connector,
2163 closure->edid,
2164 timing);
2165 break;
2166 case 0x01: /* just the ranges, no formula */
2167 default:
2168 break;
2169 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002170}
2171
Adam Jackson13931572010-08-03 14:38:19 -04002172static int
2173add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2174{
2175 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002176 .connector = connector,
2177 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002178 };
2179
2180 if (version_greater(edid, 1, 0))
2181 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2182 &closure);
2183
2184 return closure.modes;
2185}
2186
Adam Jackson2255be12010-03-29 21:43:22 +00002187static int
2188drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2189{
2190 int i, j, m, modes = 0;
2191 struct drm_display_mode *mode;
2192 u8 *est = ((u8 *)timing) + 5;
2193
2194 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002195 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002196 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002197 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002198 break;
2199 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002200 mode = drm_mode_find_dmt(connector->dev,
2201 est3_modes[m].w,
2202 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002203 est3_modes[m].r,
2204 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002205 if (mode) {
2206 drm_mode_probed_add(connector, mode);
2207 modes++;
2208 }
2209 }
2210 }
2211 }
2212
2213 return modes;
2214}
2215
Adam Jackson13931572010-08-03 14:38:19 -04002216static void
2217do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002218{
Adam Jackson13931572010-08-03 14:38:19 -04002219 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002220 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002221
2222 if (data->type == EDID_DETAIL_EST_TIMINGS)
2223 closure->modes += drm_est3_modes(closure->connector, timing);
2224}
2225
2226/**
2227 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002228 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002229 * @edid: EDID block to scan
2230 *
2231 * Each EDID block contains a bitmap of the supported "established modes" list
2232 * (defined above). Tease them out and add them to the global modes list.
2233 */
2234static int
2235add_established_modes(struct drm_connector *connector, struct edid *edid)
2236{
Adam Jackson9cf00972009-12-03 17:44:36 -05002237 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002238 unsigned long est_bits = edid->established_timings.t1 |
2239 (edid->established_timings.t2 << 8) |
2240 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2241 int i, modes = 0;
2242 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002243 .connector = connector,
2244 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002245 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002246
Adam Jackson13931572010-08-03 14:38:19 -04002247 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2248 if (est_bits & (1<<i)) {
2249 struct drm_display_mode *newmode;
2250 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2251 if (newmode) {
2252 drm_mode_probed_add(connector, newmode);
2253 modes++;
2254 }
2255 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002256 }
2257
Adam Jackson13931572010-08-03 14:38:19 -04002258 if (version_greater(edid, 1, 0))
2259 drm_for_each_detailed_block((u8 *)edid,
2260 do_established_modes, &closure);
2261
2262 return modes + closure.modes;
2263}
2264
2265static void
2266do_standard_modes(struct detailed_timing *timing, void *c)
2267{
2268 struct detailed_mode_closure *closure = c;
2269 struct detailed_non_pixel *data = &timing->data.other_data;
2270 struct drm_connector *connector = closure->connector;
2271 struct edid *edid = closure->edid;
2272
2273 if (data->type == EDID_DETAIL_STD_MODES) {
2274 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002275 for (i = 0; i < 6; i++) {
2276 struct std_timing *std;
2277 struct drm_display_mode *newmode;
2278
2279 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002280 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002281 if (newmode) {
2282 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002283 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002284 }
2285 }
Adam Jackson13931572010-08-03 14:38:19 -04002286 }
2287}
2288
2289/**
2290 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002291 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002292 * @edid: EDID block to scan
2293 *
2294 * Standard modes can be calculated using the appropriate standard (DMT,
2295 * GTF or CVT. Grab them from @edid and add them to the list.
2296 */
2297static int
2298add_standard_modes(struct drm_connector *connector, struct edid *edid)
2299{
2300 int i, modes = 0;
2301 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002302 .connector = connector,
2303 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002304 };
2305
2306 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2307 struct drm_display_mode *newmode;
2308
2309 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002310 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002311 if (newmode) {
2312 drm_mode_probed_add(connector, newmode);
2313 modes++;
2314 }
2315 }
2316
2317 if (version_greater(edid, 1, 0))
2318 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2319 &closure);
2320
2321 /* XXX should also look for standard codes in VTB blocks */
2322
2323 return modes + closure.modes;
2324}
2325
Dave Airlief453ba02008-11-07 14:05:41 -08002326static int drm_cvt_modes(struct drm_connector *connector,
2327 struct detailed_timing *timing)
2328{
2329 int i, j, modes = 0;
2330 struct drm_display_mode *newmode;
2331 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002332 struct cvt_timing *cvt;
2333 const int rates[] = { 60, 85, 75, 60, 50 };
2334 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002335
2336 for (i = 0; i < 4; i++) {
2337 int uninitialized_var(width), height;
2338 cvt = &(timing->data.other_data.data.cvt[i]);
2339
2340 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002341 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002342
2343 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002344 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002345 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002346 width = height * 4 / 3;
2347 break;
2348 case 0x04:
2349 width = height * 16 / 9;
2350 break;
2351 case 0x08:
2352 width = height * 16 / 10;
2353 break;
2354 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002355 width = height * 15 / 9;
2356 break;
2357 }
2358
2359 for (j = 1; j < 5; j++) {
2360 if (cvt->code[2] & (1 << j)) {
2361 newmode = drm_cvt_mode(dev, width, height,
2362 rates[j], j == 0,
2363 false, false);
2364 if (newmode) {
2365 drm_mode_probed_add(connector, newmode);
2366 modes++;
2367 }
2368 }
2369 }
2370 }
2371
2372 return modes;
2373}
2374
Adam Jackson13931572010-08-03 14:38:19 -04002375static void
2376do_cvt_mode(struct detailed_timing *timing, void *c)
2377{
2378 struct detailed_mode_closure *closure = c;
2379 struct detailed_non_pixel *data = &timing->data.other_data;
2380
2381 if (data->type == EDID_DETAIL_CVT_3BYTE)
2382 closure->modes += drm_cvt_modes(closure->connector, timing);
2383}
Adam Jackson9cf00972009-12-03 17:44:36 -05002384
2385static int
Adam Jackson13931572010-08-03 14:38:19 -04002386add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2387{
2388 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002389 .connector = connector,
2390 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002391 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002392
Adam Jackson13931572010-08-03 14:38:19 -04002393 if (version_greater(edid, 1, 2))
2394 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002395
Adam Jackson13931572010-08-03 14:38:19 -04002396 /* XXX should also look for CVT codes in VTB blocks */
2397
2398 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002399}
2400
Adam Jackson13931572010-08-03 14:38:19 -04002401static void
2402do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002403{
Adam Jackson13931572010-08-03 14:38:19 -04002404 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002405 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002406
2407 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002408 newmode = drm_mode_detailed(closure->connector->dev,
2409 closure->edid, timing,
2410 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002411 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002412 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002413
Adam Jackson13931572010-08-03 14:38:19 -04002414 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002415 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2416
Adam Jackson13931572010-08-03 14:38:19 -04002417 drm_mode_probed_add(closure->connector, newmode);
2418 closure->modes++;
2419 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002420 }
Ma Ling167f3a02009-03-20 14:09:48 +08002421}
2422
Adam Jackson13931572010-08-03 14:38:19 -04002423/*
2424 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002425 * @connector: attached connector
2426 * @edid: EDID block to scan
2427 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002428 */
Adam Jackson13931572010-08-03 14:38:19 -04002429static int
2430add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2431 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002432{
Adam Jackson13931572010-08-03 14:38:19 -04002433 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002434 .connector = connector,
2435 .edid = edid,
2436 .preferred = 1,
2437 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002438 };
Dave Airlief453ba02008-11-07 14:05:41 -08002439
Adam Jackson13931572010-08-03 14:38:19 -04002440 if (closure.preferred && !version_greater(edid, 1, 3))
2441 closure.preferred =
2442 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002443
Adam Jackson13931572010-08-03 14:38:19 -04002444 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002445
Adam Jackson13931572010-08-03 14:38:19 -04002446 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002447}
Dave Airlief453ba02008-11-07 14:05:41 -08002448
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002449#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002450#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002451#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002452#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002453#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002454#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002455#define EDID_CEA_YCRCB444 (1 << 5)
2456#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002457#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002458
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002459/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002460 * Search EDID for CEA extension block.
2461 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002462static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002463{
2464 u8 *edid_ext = NULL;
2465 int i;
2466
2467 /* No EDID or EDID extensions */
2468 if (edid == NULL || edid->extensions == 0)
2469 return NULL;
2470
2471 /* Find CEA extension */
2472 for (i = 0; i < edid->extensions; i++) {
2473 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002474 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002475 break;
2476 }
2477
2478 if (i == edid->extensions)
2479 return NULL;
2480
2481 return edid_ext;
2482}
2483
Dave Airlie40d9b042014-10-20 16:29:33 +10002484static u8 *drm_find_cea_extension(struct edid *edid)
2485{
2486 return drm_find_edid_extension(edid, CEA_EXT);
2487}
2488
2489static u8 *drm_find_displayid_extension(struct edid *edid)
2490{
2491 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2492}
2493
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002494/*
2495 * Calculate the alternate clock for the CEA mode
2496 * (60Hz vs. 59.94Hz etc.)
2497 */
2498static unsigned int
2499cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2500{
2501 unsigned int clock = cea_mode->clock;
2502
2503 if (cea_mode->vrefresh % 6 != 0)
2504 return clock;
2505
2506 /*
2507 * edid_cea_modes contains the 59.94Hz
2508 * variant for 240 and 480 line modes,
2509 * and the 60Hz variant otherwise.
2510 */
2511 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2512 clock = clock * 1001 / 1000;
2513 else
2514 clock = DIV_ROUND_UP(clock * 1000, 1001);
2515
2516 return clock;
2517}
2518
Thierry Reding18316c82012-12-20 15:41:44 +01002519/**
2520 * drm_match_cea_mode - look for a CEA mode matching given mode
2521 * @to_match: display mode
2522 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002523 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002524 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002525 */
Thierry Reding18316c82012-12-20 15:41:44 +01002526u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002527{
Stephane Marchesina4799032012-11-09 16:21:05 +00002528 u8 mode;
2529
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002530 if (!to_match->clock)
2531 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002532
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002533 for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
2534 const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
2535 unsigned int clock1, clock2;
2536
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002537 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002538 clock1 = cea_mode->clock;
2539 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002540
2541 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2542 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002543 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Stephane Marchesina4799032012-11-09 16:21:05 +00002544 return mode + 1;
2545 }
2546 return 0;
2547}
2548EXPORT_SYMBOL(drm_match_cea_mode);
2549
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302550/**
2551 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2552 * the input VIC from the CEA mode list
2553 * @video_code: ID given to each of the CEA modes
2554 *
2555 * Returns picture aspect ratio
2556 */
2557enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2558{
2559 /* return picture aspect ratio for video_code - 1 to access the
2560 * right array element
2561 */
2562 return edid_cea_modes[video_code-1].picture_aspect_ratio;
2563}
2564EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2565
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002566/*
2567 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2568 * specific block).
2569 *
2570 * It's almost like cea_mode_alternate_clock(), we just need to add an
2571 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2572 * one.
2573 */
2574static unsigned int
2575hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2576{
2577 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2578 return hdmi_mode->clock;
2579
2580 return cea_mode_alternate_clock(hdmi_mode);
2581}
2582
2583/*
2584 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2585 * @to_match: display mode
2586 *
2587 * An HDMI mode is one defined in the HDMI vendor specific block.
2588 *
2589 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2590 */
2591static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2592{
2593 u8 mode;
2594
2595 if (!to_match->clock)
2596 return 0;
2597
2598 for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
2599 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
2600 unsigned int clock1, clock2;
2601
2602 /* Make sure to also match alternate clocks */
2603 clock1 = hdmi_mode->clock;
2604 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2605
2606 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2607 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002608 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002609 return mode + 1;
2610 }
2611 return 0;
2612}
2613
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002614static int
2615add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2616{
2617 struct drm_device *dev = connector->dev;
2618 struct drm_display_mode *mode, *tmp;
2619 LIST_HEAD(list);
2620 int modes = 0;
2621
2622 /* Don't add CEA modes if the CEA extension block is missing */
2623 if (!drm_find_cea_extension(edid))
2624 return 0;
2625
2626 /*
2627 * Go through all probed modes and create a new mode
2628 * with the alternate clock for certain CEA modes.
2629 */
2630 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002631 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002632 struct drm_display_mode *newmode;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002633 u8 mode_idx = drm_match_cea_mode(mode) - 1;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002634 unsigned int clock1, clock2;
2635
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002636 if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
2637 cea_mode = &edid_cea_modes[mode_idx];
2638 clock2 = cea_mode_alternate_clock(cea_mode);
2639 } else {
2640 mode_idx = drm_match_hdmi_mode(mode) - 1;
2641 if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
2642 cea_mode = &edid_4k_modes[mode_idx];
2643 clock2 = hdmi_mode_alternate_clock(cea_mode);
2644 }
2645 }
2646
2647 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002648 continue;
2649
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002650 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002651
2652 if (clock1 == clock2)
2653 continue;
2654
2655 if (mode->clock != clock1 && mode->clock != clock2)
2656 continue;
2657
2658 newmode = drm_mode_duplicate(dev, cea_mode);
2659 if (!newmode)
2660 continue;
2661
Damien Lespiau27130212013-09-25 16:45:28 +01002662 /* Carry over the stereo flags */
2663 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2664
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002665 /*
2666 * The current mode could be either variant. Make
2667 * sure to pick the "other" clock for the new mode.
2668 */
2669 if (mode->clock != clock1)
2670 newmode->clock = clock1;
2671 else
2672 newmode->clock = clock2;
2673
2674 list_add_tail(&newmode->head, &list);
2675 }
2676
2677 list_for_each_entry_safe(mode, tmp, &list, head) {
2678 list_del(&mode->head);
2679 drm_mode_probed_add(connector, mode);
2680 modes++;
2681 }
2682
2683 return modes;
2684}
Stephane Marchesina4799032012-11-09 16:21:05 +00002685
Thomas Woodaff04ac2013-11-29 15:33:27 +00002686static struct drm_display_mode *
2687drm_display_mode_from_vic_index(struct drm_connector *connector,
2688 const u8 *video_db, u8 video_len,
2689 u8 video_index)
2690{
2691 struct drm_device *dev = connector->dev;
2692 struct drm_display_mode *newmode;
2693 u8 cea_mode;
2694
2695 if (video_db == NULL || video_index >= video_len)
2696 return NULL;
2697
2698 /* CEA modes are numbered 1..127 */
2699 cea_mode = (video_db[video_index] & 127) - 1;
2700 if (cea_mode >= ARRAY_SIZE(edid_cea_modes))
2701 return NULL;
2702
2703 newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002704 if (!newmode)
2705 return NULL;
2706
Thomas Woodaff04ac2013-11-29 15:33:27 +00002707 newmode->vrefresh = 0;
2708
2709 return newmode;
2710}
2711
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002712static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002713do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002714{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002715 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002716
Thomas Woodaff04ac2013-11-29 15:33:27 +00002717 for (i = 0; i < len; i++) {
2718 struct drm_display_mode *mode;
2719 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2720 if (mode) {
2721 drm_mode_probed_add(connector, mode);
2722 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002723 }
2724 }
2725
2726 return modes;
2727}
2728
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002729struct stereo_mandatory_mode {
2730 int width, height, vrefresh;
2731 unsigned int flags;
2732};
2733
2734static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002735 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2736 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002737 { 1920, 1080, 50,
2738 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2739 { 1920, 1080, 60,
2740 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002741 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2742 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2743 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2744 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002745};
2746
2747static bool
2748stereo_match_mandatory(const struct drm_display_mode *mode,
2749 const struct stereo_mandatory_mode *stereo_mode)
2750{
2751 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2752
2753 return mode->hdisplay == stereo_mode->width &&
2754 mode->vdisplay == stereo_mode->height &&
2755 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2756 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2757}
2758
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002759static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2760{
2761 struct drm_device *dev = connector->dev;
2762 const struct drm_display_mode *mode;
2763 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002764 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002765
2766 INIT_LIST_HEAD(&stereo_modes);
2767
2768 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002769 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2770 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002771 struct drm_display_mode *new_mode;
2772
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002773 if (!stereo_match_mandatory(mode,
2774 &stereo_mandatory_modes[i]))
2775 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002776
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002777 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002778 new_mode = drm_mode_duplicate(dev, mode);
2779 if (!new_mode)
2780 continue;
2781
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002782 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002783 list_add_tail(&new_mode->head, &stereo_modes);
2784 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002785 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002786 }
2787
2788 list_splice_tail(&stereo_modes, &connector->probed_modes);
2789
2790 return modes;
2791}
2792
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002793static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2794{
2795 struct drm_device *dev = connector->dev;
2796 struct drm_display_mode *newmode;
2797
2798 vic--; /* VICs start at 1 */
2799 if (vic >= ARRAY_SIZE(edid_4k_modes)) {
2800 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2801 return 0;
2802 }
2803
2804 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2805 if (!newmode)
2806 return 0;
2807
2808 drm_mode_probed_add(connector, newmode);
2809
2810 return 1;
2811}
2812
Thomas Woodfbf46022013-10-16 15:58:50 +01002813static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2814 const u8 *video_db, u8 video_len, u8 video_index)
2815{
Thomas Woodfbf46022013-10-16 15:58:50 +01002816 struct drm_display_mode *newmode;
2817 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002818
2819 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002820 newmode = drm_display_mode_from_vic_index(connector, video_db,
2821 video_len,
2822 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002823 if (newmode) {
2824 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2825 drm_mode_probed_add(connector, newmode);
2826 modes++;
2827 }
2828 }
2829 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002830 newmode = drm_display_mode_from_vic_index(connector, video_db,
2831 video_len,
2832 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002833 if (newmode) {
2834 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2835 drm_mode_probed_add(connector, newmode);
2836 modes++;
2837 }
2838 }
2839 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002840 newmode = drm_display_mode_from_vic_index(connector, video_db,
2841 video_len,
2842 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002843 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00002844 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01002845 drm_mode_probed_add(connector, newmode);
2846 modes++;
2847 }
2848 }
2849
2850 return modes;
2851}
2852
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002853/*
2854 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2855 * @connector: connector corresponding to the HDMI sink
2856 * @db: start of the CEA vendor specific block
2857 * @len: length of the CEA block payload, ie. one can access up to db[len]
2858 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002859 * Parses the HDMI VSDB looking for modes to add to @connector. This function
2860 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002861 */
2862static int
Thomas Woodfbf46022013-10-16 15:58:50 +01002863do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2864 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002865{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002866 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01002867 u8 vic_len, hdmi_3d_len = 0;
2868 u16 mask;
2869 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002870
2871 if (len < 8)
2872 goto out;
2873
2874 /* no HDMI_Video_Present */
2875 if (!(db[8] & (1 << 5)))
2876 goto out;
2877
2878 /* Latency_Fields_Present */
2879 if (db[8] & (1 << 7))
2880 offset += 2;
2881
2882 /* I_Latency_Fields_Present */
2883 if (db[8] & (1 << 6))
2884 offset += 2;
2885
2886 /* the declared length is not long enough for the 2 first bytes
2887 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002888 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002889 goto out;
2890
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002891 /* 3D_Present */
2892 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002893 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002894 modes += add_hdmi_mandatory_stereo_modes(connector);
2895
Thomas Woodfbf46022013-10-16 15:58:50 +01002896 /* 3D_Multi_present */
2897 multi_present = (db[8 + offset] & 0x60) >> 5;
2898 }
2899
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002900 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002901 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01002902 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002903
2904 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002905 u8 vic;
2906
2907 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002908 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002909 }
Thomas Woodfbf46022013-10-16 15:58:50 +01002910 offset += 1 + vic_len;
2911
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002912 if (multi_present == 1)
2913 multi_len = 2;
2914 else if (multi_present == 2)
2915 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01002916 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002917 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002918
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002919 if (len < (8 + offset + hdmi_3d_len - 1))
2920 goto out;
2921
2922 if (hdmi_3d_len < multi_len)
2923 goto out;
2924
2925 if (multi_present == 1 || multi_present == 2) {
2926 /* 3D_Structure_ALL */
2927 structure_all = (db[8 + offset] << 8) | db[9 + offset];
2928
2929 /* check if 3D_MASK is present */
2930 if (multi_present == 2)
2931 mask = (db[10 + offset] << 8) | db[11 + offset];
2932 else
2933 mask = 0xffff;
2934
2935 for (i = 0; i < 16; i++) {
2936 if (mask & (1 << i))
2937 modes += add_3d_struct_modes(connector,
2938 structure_all,
2939 video_db,
2940 video_len, i);
2941 }
2942 }
2943
2944 offset += multi_len;
2945
2946 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
2947 int vic_index;
2948 struct drm_display_mode *newmode = NULL;
2949 unsigned int newflag = 0;
2950 bool detail_present;
2951
2952 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
2953
2954 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
2955 break;
2956
2957 /* 2D_VIC_order_X */
2958 vic_index = db[8 + offset + i] >> 4;
2959
2960 /* 3D_Structure_X */
2961 switch (db[8 + offset + i] & 0x0f) {
2962 case 0:
2963 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
2964 break;
2965 case 6:
2966 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2967 break;
2968 case 8:
2969 /* 3D_Detail_X */
2970 if ((db[9 + offset + i] >> 4) == 1)
2971 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2972 break;
2973 }
2974
2975 if (newflag != 0) {
2976 newmode = drm_display_mode_from_vic_index(connector,
2977 video_db,
2978 video_len,
2979 vic_index);
2980
2981 if (newmode) {
2982 newmode->flags |= newflag;
2983 drm_mode_probed_add(connector, newmode);
2984 modes++;
2985 }
2986 }
2987
2988 if (detail_present)
2989 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002990 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002991
2992out:
2993 return modes;
2994}
2995
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002996static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002997cea_db_payload_len(const u8 *db)
2998{
2999 return db[0] & 0x1f;
3000}
3001
3002static int
3003cea_db_tag(const u8 *db)
3004{
3005 return db[0] >> 5;
3006}
3007
3008static int
3009cea_revision(const u8 *cea)
3010{
3011 return cea[1];
3012}
3013
3014static int
3015cea_db_offsets(const u8 *cea, int *start, int *end)
3016{
3017 /* Data block offset in CEA extension block */
3018 *start = 4;
3019 *end = cea[2];
3020 if (*end == 0)
3021 *end = 127;
3022 if (*end < 4 || *end > 127)
3023 return -ERANGE;
3024 return 0;
3025}
3026
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003027static bool cea_db_is_hdmi_vsdb(const u8 *db)
3028{
3029 int hdmi_id;
3030
3031 if (cea_db_tag(db) != VENDOR_BLOCK)
3032 return false;
3033
3034 if (cea_db_payload_len(db) < 5)
3035 return false;
3036
3037 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3038
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003039 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003040}
3041
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003042#define for_each_cea_db(cea, i, start, end) \
3043 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3044
3045static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003046add_cea_modes(struct drm_connector *connector, struct edid *edid)
3047{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003048 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003049 const u8 *db, *hdmi = NULL, *video = NULL;
3050 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003051 int modes = 0;
3052
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003053 if (cea && cea_revision(cea) >= 3) {
3054 int i, start, end;
3055
3056 if (cea_db_offsets(cea, &start, &end))
3057 return 0;
3058
3059 for_each_cea_db(cea, i, start, end) {
3060 db = &cea[i];
3061 dbl = cea_db_payload_len(db);
3062
Thomas Woodfbf46022013-10-16 15:58:50 +01003063 if (cea_db_tag(db) == VIDEO_BLOCK) {
3064 video = db + 1;
3065 video_len = dbl;
3066 modes += do_cea_modes(connector, video, dbl);
3067 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003068 else if (cea_db_is_hdmi_vsdb(db)) {
3069 hdmi = db;
3070 hdmi_len = dbl;
3071 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003072 }
3073 }
3074
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003075 /*
3076 * We parse the HDMI VSDB after having added the cea modes as we will
3077 * be patching their flags when the sink supports stereo 3D.
3078 */
3079 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003080 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3081 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003082
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003083 return modes;
3084}
3085
Wu Fengguang76adaa342011-09-05 14:23:20 +08003086static void
Ville Syrjälä85040722012-08-16 14:55:05 +00003087parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003088{
Ville Syrjälä85040722012-08-16 14:55:05 +00003089 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003090
Ville Syrjälä85040722012-08-16 14:55:05 +00003091 if (len >= 6) {
3092 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
3093 connector->dvi_dual = db[6] & 1;
3094 }
3095 if (len >= 7)
3096 connector->max_tmds_clock = db[7] * 5;
3097 if (len >= 8) {
3098 connector->latency_present[0] = db[8] >> 7;
3099 connector->latency_present[1] = (db[8] >> 6) & 1;
3100 }
3101 if (len >= 9)
3102 connector->video_latency[0] = db[9];
3103 if (len >= 10)
3104 connector->audio_latency[0] = db[10];
3105 if (len >= 11)
3106 connector->video_latency[1] = db[11];
3107 if (len >= 12)
3108 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003109
Daniel Vetter670c1ef2012-11-22 09:53:55 +01003110 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
Wu Fengguang76adaa342011-09-05 14:23:20 +08003111 "max TMDS clock %d, "
3112 "latency present %d %d, "
3113 "video latency %d %d, "
3114 "audio latency %d %d\n",
3115 connector->dvi_dual,
3116 connector->max_tmds_clock,
3117 (int) connector->latency_present[0],
3118 (int) connector->latency_present[1],
3119 connector->video_latency[0],
3120 connector->video_latency[1],
3121 connector->audio_latency[0],
3122 connector->audio_latency[1]);
3123}
3124
3125static void
3126monitor_name(struct detailed_timing *t, void *data)
3127{
3128 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3129 *(u8 **)data = t->data.other_data.data.str.str;
3130}
3131
3132/**
3133 * drm_edid_to_eld - build ELD from EDID
3134 * @connector: connector corresponding to the HDMI/DP sink
3135 * @edid: EDID to parse
3136 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003137 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3138 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3139 * fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003140 */
3141void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3142{
3143 uint8_t *eld = connector->eld;
3144 u8 *cea;
3145 u8 *name;
3146 u8 *db;
3147 int sad_count = 0;
3148 int mnl;
3149 int dbl;
3150
3151 memset(eld, 0, sizeof(connector->eld));
3152
3153 cea = drm_find_cea_extension(edid);
3154 if (!cea) {
3155 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3156 return;
3157 }
3158
3159 name = NULL;
3160 drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
3161 for (mnl = 0; name && mnl < 13; mnl++) {
3162 if (name[mnl] == 0x0a)
3163 break;
3164 eld[20 + mnl] = name[mnl];
3165 }
3166 eld[4] = (cea[1] << 5) | mnl;
3167 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3168
3169 eld[0] = 2 << 3; /* ELD version: 2 */
3170
3171 eld[16] = edid->mfg_id[0];
3172 eld[17] = edid->mfg_id[1];
3173 eld[18] = edid->prod_code[0];
3174 eld[19] = edid->prod_code[1];
3175
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003176 if (cea_revision(cea) >= 3) {
3177 int i, start, end;
3178
3179 if (cea_db_offsets(cea, &start, &end)) {
3180 start = 0;
3181 end = 0;
3182 }
3183
3184 for_each_cea_db(cea, i, start, end) {
3185 db = &cea[i];
3186 dbl = cea_db_payload_len(db);
3187
3188 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01003189 case AUDIO_BLOCK:
3190 /* Audio Data Block, contains SADs */
3191 sad_count = dbl / 3;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003192 if (dbl >= 1)
3193 memcpy(eld + 20 + mnl, &db[1], dbl);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003194 break;
3195 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003196 /* Speaker Allocation Data Block */
3197 if (dbl >= 1)
3198 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003199 break;
3200 case VENDOR_BLOCK:
3201 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003202 if (cea_db_is_hdmi_vsdb(db))
Christian Schmidta0ab7342011-12-19 20:03:38 +01003203 parse_hdmi_vsdb(connector, db);
3204 break;
3205 default:
3206 break;
3207 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003208 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003209 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003210 eld[5] |= sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003211
Jani Nikula938fd8a2014-10-28 16:20:48 +02003212 eld[DRM_ELD_BASELINE_ELD_LEN] =
3213 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3214
3215 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
3216 drm_eld_size(eld), sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003217}
3218EXPORT_SYMBOL(drm_edid_to_eld);
3219
3220/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003221 * drm_edid_to_sad - extracts SADs from EDID
3222 * @edid: EDID to parse
3223 * @sads: pointer that will be set to the extracted SADs
3224 *
3225 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003226 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003227 * Note: The returned pointer needs to be freed using kfree().
3228 *
3229 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003230 */
3231int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3232{
3233 int count = 0;
3234 int i, start, end, dbl;
3235 u8 *cea;
3236
3237 cea = drm_find_cea_extension(edid);
3238 if (!cea) {
3239 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3240 return -ENOENT;
3241 }
3242
3243 if (cea_revision(cea) < 3) {
3244 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3245 return -ENOTSUPP;
3246 }
3247
3248 if (cea_db_offsets(cea, &start, &end)) {
3249 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3250 return -EPROTO;
3251 }
3252
3253 for_each_cea_db(cea, i, start, end) {
3254 u8 *db = &cea[i];
3255
3256 if (cea_db_tag(db) == AUDIO_BLOCK) {
3257 int j;
3258 dbl = cea_db_payload_len(db);
3259
3260 count = dbl / 3; /* SAD is 3B */
3261 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3262 if (!*sads)
3263 return -ENOMEM;
3264 for (j = 0; j < count; j++) {
3265 u8 *sad = &db[1 + j * 3];
3266
3267 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3268 (*sads)[j].channels = sad[0] & 0x7;
3269 (*sads)[j].freq = sad[1] & 0x7F;
3270 (*sads)[j].byte2 = sad[2];
3271 }
3272 break;
3273 }
3274 }
3275
3276 return count;
3277}
3278EXPORT_SYMBOL(drm_edid_to_sad);
3279
3280/**
Alex Deucherd105f472013-07-25 15:55:32 -04003281 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3282 * @edid: EDID to parse
3283 * @sadb: pointer to the speaker block
3284 *
3285 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003286 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003287 * Note: The returned pointer needs to be freed using kfree().
3288 *
3289 * Return: The number of found Speaker Allocation Blocks or negative number on
3290 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003291 */
3292int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3293{
3294 int count = 0;
3295 int i, start, end, dbl;
3296 const u8 *cea;
3297
3298 cea = drm_find_cea_extension(edid);
3299 if (!cea) {
3300 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3301 return -ENOENT;
3302 }
3303
3304 if (cea_revision(cea) < 3) {
3305 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3306 return -ENOTSUPP;
3307 }
3308
3309 if (cea_db_offsets(cea, &start, &end)) {
3310 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3311 return -EPROTO;
3312 }
3313
3314 for_each_cea_db(cea, i, start, end) {
3315 const u8 *db = &cea[i];
3316
3317 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3318 dbl = cea_db_payload_len(db);
3319
3320 /* Speaker Allocation Data Block */
3321 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02003322 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003323 if (!*sadb)
3324 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003325 count = dbl;
3326 break;
3327 }
3328 }
3329 }
3330
3331 return count;
3332}
3333EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3334
3335/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003336 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08003337 * @connector: connector associated with the HDMI/DP sink
3338 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003339 *
3340 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3341 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003342 */
3343int drm_av_sync_delay(struct drm_connector *connector,
3344 struct drm_display_mode *mode)
3345{
3346 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3347 int a, v;
3348
3349 if (!connector->latency_present[0])
3350 return 0;
3351 if (!connector->latency_present[1])
3352 i = 0;
3353
3354 a = connector->audio_latency[i];
3355 v = connector->video_latency[i];
3356
3357 /*
3358 * HDMI/DP sink doesn't support audio or video?
3359 */
3360 if (a == 255 || v == 255)
3361 return 0;
3362
3363 /*
3364 * Convert raw EDID values to millisecond.
3365 * Treat unknown latency as 0ms.
3366 */
3367 if (a)
3368 a = min(2 * (a - 1), 500);
3369 if (v)
3370 v = min(2 * (v - 1), 500);
3371
3372 return max(v - a, 0);
3373}
3374EXPORT_SYMBOL(drm_av_sync_delay);
3375
3376/**
3377 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3378 * @encoder: the encoder just changed display mode
3379 * @mode: the adjusted display mode
3380 *
3381 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3382 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003383 *
3384 * Return: The connector associated with the first HDMI/DP sink that has ELD
3385 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003386 */
3387struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
3388 struct drm_display_mode *mode)
3389{
3390 struct drm_connector *connector;
3391 struct drm_device *dev = encoder->dev;
3392
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003393 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04003394 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003395
Wu Fengguang76adaa342011-09-05 14:23:20 +08003396 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
3397 if (connector->encoder == encoder && connector->eld[0])
3398 return connector;
3399
3400 return NULL;
3401}
3402EXPORT_SYMBOL(drm_select_eld);
3403
Ma Lingf23c20c2009-03-26 19:26:23 +08003404/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003405 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08003406 * @edid: monitor EDID information
3407 *
3408 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003409 *
3410 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08003411 */
3412bool drm_detect_hdmi_monitor(struct edid *edid)
3413{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003414 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003415 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003416 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003417
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003418 edid_ext = drm_find_cea_extension(edid);
3419 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003420 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003421
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003422 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003423 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003424
3425 /*
3426 * Because HDMI identifier is in Vendor Specific Block,
3427 * search it from all data blocks of CEA extension.
3428 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003429 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003430 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3431 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003432 }
3433
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003434 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003435}
3436EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3437
Dave Airlief453ba02008-11-07 14:05:41 -08003438/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003439 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003440 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003441 *
3442 * Monitor should have CEA extension block.
3443 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3444 * audio' only. If there is any audio extension block and supported
3445 * audio format, assume at least 'basic audio' support, even if 'basic
3446 * audio' is not defined in EDID.
3447 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003448 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003449 */
3450bool drm_detect_monitor_audio(struct edid *edid)
3451{
3452 u8 *edid_ext;
3453 int i, j;
3454 bool has_audio = false;
3455 int start_offset, end_offset;
3456
3457 edid_ext = drm_find_cea_extension(edid);
3458 if (!edid_ext)
3459 goto end;
3460
3461 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3462
3463 if (has_audio) {
3464 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3465 goto end;
3466 }
3467
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003468 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3469 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003470
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003471 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3472 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003473 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003474 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003475 DRM_DEBUG_KMS("CEA audio format %d\n",
3476 (edid_ext[i + j] >> 3) & 0xf);
3477 goto end;
3478 }
3479 }
3480end:
3481 return has_audio;
3482}
3483EXPORT_SYMBOL(drm_detect_monitor_audio);
3484
3485/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003486 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003487 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003488 *
3489 * Check whether the monitor reports the RGB quantization range selection
3490 * as supported. The AVI infoframe can then be used to inform the monitor
3491 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003492 *
3493 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003494 */
3495bool drm_rgb_quant_range_selectable(struct edid *edid)
3496{
3497 u8 *edid_ext;
3498 int i, start, end;
3499
3500 edid_ext = drm_find_cea_extension(edid);
3501 if (!edid_ext)
3502 return false;
3503
3504 if (cea_db_offsets(edid_ext, &start, &end))
3505 return false;
3506
3507 for_each_cea_db(edid_ext, i, start, end) {
3508 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3509 cea_db_payload_len(&edid_ext[i]) == 2) {
3510 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3511 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3512 }
3513 }
3514
3515 return false;
3516}
3517EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3518
3519/**
Mario Kleinerd0c94692014-03-27 19:59:39 +01003520 * drm_assign_hdmi_deep_color_info - detect whether monitor supports
3521 * hdmi deep color modes and update drm_display_info if so.
Mario Kleinerd0c94692014-03-27 19:59:39 +01003522 * @edid: monitor EDID information
3523 * @info: Updated with maximum supported deep color bpc and color format
3524 * if deep color supported.
Daniel Vetter295ee852014-07-30 14:23:44 +02003525 * @connector: DRM connector, used only for debug output
Mario Kleinerd0c94692014-03-27 19:59:39 +01003526 *
3527 * Parse the CEA extension according to CEA-861-B.
3528 * Return true if HDMI deep color supported, false if not or unknown.
3529 */
3530static bool drm_assign_hdmi_deep_color_info(struct edid *edid,
3531 struct drm_display_info *info,
3532 struct drm_connector *connector)
3533{
3534 u8 *edid_ext, *hdmi;
3535 int i;
3536 int start_offset, end_offset;
3537 unsigned int dc_bpc = 0;
3538
3539 edid_ext = drm_find_cea_extension(edid);
3540 if (!edid_ext)
3541 return false;
3542
3543 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3544 return false;
3545
3546 /*
3547 * Because HDMI identifier is in Vendor Specific Block,
3548 * search it from all data blocks of CEA extension.
3549 */
3550 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3551 if (cea_db_is_hdmi_vsdb(&edid_ext[i])) {
3552 /* HDMI supports at least 8 bpc */
3553 info->bpc = 8;
3554
3555 hdmi = &edid_ext[i];
3556 if (cea_db_payload_len(hdmi) < 6)
3557 return false;
3558
3559 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3560 dc_bpc = 10;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003561 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003562 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003563 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003564 }
3565
3566 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3567 dc_bpc = 12;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003568 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003569 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003570 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003571 }
3572
3573 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3574 dc_bpc = 16;
Mario Kleiner5d02626d2014-06-05 09:52:10 -04003575 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003576 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003577 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003578 }
3579
3580 if (dc_bpc > 0) {
3581 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003582 connector->name, dc_bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003583 info->bpc = dc_bpc;
3584
3585 /*
3586 * Deep color support mandates RGB444 support for all video
3587 * modes and forbids YCRCB422 support for all video modes per
3588 * HDMI 1.3 spec.
3589 */
3590 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3591
3592 /* YCRCB444 is optional according to spec. */
3593 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3594 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3595 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003596 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003597 }
3598
3599 /*
3600 * Spec says that if any deep color mode is supported at all,
3601 * then deep color 36 bit must be supported.
3602 */
3603 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3604 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
Jani Nikula25933822014-06-03 14:56:20 +03003605 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003606 }
3607
3608 return true;
3609 }
3610 else {
3611 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003612 connector->name);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003613 }
3614 }
3615 }
3616
3617 return false;
3618}
3619
3620/**
Jesse Barnes3b112282011-04-15 12:49:23 -07003621 * drm_add_display_info - pull display info out if present
3622 * @edid: EDID data
3623 * @info: display info (attached to connector)
Mario Kleinerd0c94692014-03-27 19:59:39 +01003624 * @connector: connector whose edid is used to build display info
Jesse Barnes3b112282011-04-15 12:49:23 -07003625 *
3626 * Grab any available display info and stuff it into the drm_display_info
3627 * structure that's part of the connector. Useful for tracking bpp and
3628 * color spaces.
3629 */
3630static void drm_add_display_info(struct edid *edid,
Mario Kleinerd0c94692014-03-27 19:59:39 +01003631 struct drm_display_info *info,
3632 struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07003633{
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07003634 u8 *edid_ext;
3635
Jesse Barnes3b112282011-04-15 12:49:23 -07003636 info->width_mm = edid->width_cm * 10;
3637 info->height_mm = edid->height_cm * 10;
3638
3639 /* driver figures it out in this case */
3640 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003641 info->color_formats = 0;
Jesse Barnes3b112282011-04-15 12:49:23 -07003642
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003643 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003644 return;
3645
3646 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3647 return;
3648
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003649 /* Get data from CEA blocks if present */
3650 edid_ext = drm_find_cea_extension(edid);
3651 if (edid_ext) {
3652 info->cea_rev = edid_ext[1];
3653
3654 /* The existence of a CEA block should imply RGB support */
3655 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3656 if (edid_ext[3] & EDID_CEA_YCRCB444)
3657 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3658 if (edid_ext[3] & EDID_CEA_YCRCB422)
3659 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3660 }
3661
Mario Kleinerd0c94692014-03-27 19:59:39 +01003662 /* HDMI deep color modes supported? Assign to info, if so */
3663 drm_assign_hdmi_deep_color_info(edid, info, connector);
3664
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003665 /* Only defined for 1.4 with digital displays */
3666 if (edid->revision < 4)
3667 return;
3668
Jesse Barnes3b112282011-04-15 12:49:23 -07003669 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3670 case DRM_EDID_DIGITAL_DEPTH_6:
3671 info->bpc = 6;
3672 break;
3673 case DRM_EDID_DIGITAL_DEPTH_8:
3674 info->bpc = 8;
3675 break;
3676 case DRM_EDID_DIGITAL_DEPTH_10:
3677 info->bpc = 10;
3678 break;
3679 case DRM_EDID_DIGITAL_DEPTH_12:
3680 info->bpc = 12;
3681 break;
3682 case DRM_EDID_DIGITAL_DEPTH_14:
3683 info->bpc = 14;
3684 break;
3685 case DRM_EDID_DIGITAL_DEPTH_16:
3686 info->bpc = 16;
3687 break;
3688 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3689 default:
3690 info->bpc = 0;
3691 break;
3692 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003693
Mario Kleinerd0c94692014-03-27 19:59:39 +01003694 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003695 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003696
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003697 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003698 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3699 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3700 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3701 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003702}
3703
3704/**
Dave Airlief453ba02008-11-07 14:05:41 -08003705 * drm_add_edid_modes - add modes from EDID data, if available
3706 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003707 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08003708 *
3709 * Add the specified modes to the connector's mode list.
3710 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003711 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08003712 */
3713int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3714{
3715 int num_modes = 0;
3716 u32 quirks;
3717
3718 if (edid == NULL) {
3719 return 0;
3720 }
Alex Deucher3c537882010-02-05 04:21:19 -05003721 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06003722 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003723 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08003724 return 0;
3725 }
3726
3727 quirks = edid_get_quirks(edid);
3728
Adam Jacksonc867df72010-03-29 21:43:21 +00003729 /*
3730 * EDID spec says modes should be preferred in this order:
3731 * - preferred detailed mode
3732 * - other detailed modes from base block
3733 * - detailed modes from extension blocks
3734 * - CVT 3-byte code modes
3735 * - standard timing codes
3736 * - established timing codes
3737 * - modes inferred from GTF or CVT range information
3738 *
Adam Jackson13931572010-08-03 14:38:19 -04003739 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00003740 *
3741 * XXX order for additional mode types in extension blocks?
3742 */
Adam Jackson13931572010-08-03 14:38:19 -04003743 num_modes += add_detailed_modes(connector, edid, quirks);
3744 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00003745 num_modes += add_standard_modes(connector, edid);
3746 num_modes += add_established_modes(connector, edid);
Paulo Zanoni196e0772013-02-15 13:36:27 -02003747 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3748 num_modes += add_inferred_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003749 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003750 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08003751
3752 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3753 edid_fixup_preferred(connector, quirks);
3754
Mario Kleinerd0c94692014-03-27 19:59:39 +01003755 drm_add_display_info(edid, &connector->display_info, connector);
Dave Airlief453ba02008-11-07 14:05:41 -08003756
Rafał Miłecki49d45a312013-12-07 13:22:42 +01003757 if (quirks & EDID_QUIRK_FORCE_8BPC)
3758 connector->display_info.bpc = 8;
3759
Mario Kleinerbc5b9642014-05-23 21:40:55 +02003760 if (quirks & EDID_QUIRK_FORCE_12BPC)
3761 connector->display_info.bpc = 12;
3762
Dave Airlief453ba02008-11-07 14:05:41 -08003763 return num_modes;
3764}
3765EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003766
3767/**
3768 * drm_add_modes_noedid - add modes for the connectors without EDID
3769 * @connector: connector we're probing
3770 * @hdisplay: the horizontal display limit
3771 * @vdisplay: the vertical display limit
3772 *
3773 * Add the specified modes to the connector's mode list. Only when the
3774 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3775 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003776 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003777 */
3778int drm_add_modes_noedid(struct drm_connector *connector,
3779 int hdisplay, int vdisplay)
3780{
3781 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003782 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003783 struct drm_device *dev = connector->dev;
3784
3785 count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
3786 if (hdisplay < 0)
3787 hdisplay = 0;
3788 if (vdisplay < 0)
3789 vdisplay = 0;
3790
3791 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003792 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003793 if (hdisplay && vdisplay) {
3794 /*
3795 * Only when two are valid, they will be used to check
3796 * whether the mode should be added to the mode list of
3797 * the connector.
3798 */
3799 if (ptr->hdisplay > hdisplay ||
3800 ptr->vdisplay > vdisplay)
3801 continue;
3802 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05003803 if (drm_mode_vrefresh(ptr) > 61)
3804 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003805 mode = drm_mode_duplicate(dev, ptr);
3806 if (mode) {
3807 drm_mode_probed_add(connector, mode);
3808 num_modes++;
3809 }
3810 }
3811 return num_modes;
3812}
3813EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01003814
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003815/**
3816 * drm_set_preferred_mode - Sets the preferred mode of a connector
3817 * @connector: connector whose mode list should be processed
3818 * @hpref: horizontal resolution of preferred mode
3819 * @vpref: vertical resolution of preferred mode
3820 *
3821 * Marks a mode as preferred if it matches the resolution specified by @hpref
3822 * and @vpref.
3823 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003824void drm_set_preferred_mode(struct drm_connector *connector,
3825 int hpref, int vpref)
3826{
3827 struct drm_display_mode *mode;
3828
3829 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003830 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01003831 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003832 mode->type |= DRM_MODE_TYPE_PREFERRED;
3833 }
3834}
3835EXPORT_SYMBOL(drm_set_preferred_mode);
3836
Thierry Reding10a85122012-11-21 15:31:35 +01003837/**
3838 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
3839 * data from a DRM display mode
3840 * @frame: HDMI AVI infoframe
3841 * @mode: DRM display mode
3842 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003843 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01003844 */
3845int
3846drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
3847 const struct drm_display_mode *mode)
3848{
3849 int err;
3850
3851 if (!frame || !mode)
3852 return -EINVAL;
3853
3854 err = hdmi_avi_infoframe_init(frame);
3855 if (err < 0)
3856 return err;
3857
Damien Lespiaubf02db92013-08-06 20:32:22 +01003858 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
3859 frame->pixel_repeat = 1;
3860
Thierry Reding10a85122012-11-21 15:31:35 +01003861 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01003862
3863 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303864
Vandana Kannan69ab6d32014-06-05 14:45:29 +05303865 /*
3866 * Populate picture aspect ratio from either
3867 * user input (if specified) or from the CEA mode list.
3868 */
3869 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
3870 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
3871 frame->picture_aspect = mode->picture_aspect_ratio;
3872 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303873 frame->picture_aspect = drm_get_cea_aspect_ratio(
3874 frame->video_code);
3875
Thierry Reding10a85122012-11-21 15:31:35 +01003876 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06003877 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01003878
3879 return 0;
3880}
3881EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003882
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003883static enum hdmi_3d_structure
3884s3d_structure_from_display_mode(const struct drm_display_mode *mode)
3885{
3886 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
3887
3888 switch (layout) {
3889 case DRM_MODE_FLAG_3D_FRAME_PACKING:
3890 return HDMI_3D_STRUCTURE_FRAME_PACKING;
3891 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
3892 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
3893 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
3894 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
3895 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
3896 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
3897 case DRM_MODE_FLAG_3D_L_DEPTH:
3898 return HDMI_3D_STRUCTURE_L_DEPTH;
3899 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
3900 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
3901 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
3902 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
3903 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
3904 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
3905 default:
3906 return HDMI_3D_STRUCTURE_INVALID;
3907 }
3908}
3909
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003910/**
3911 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
3912 * data from a DRM display mode
3913 * @frame: HDMI vendor infoframe
3914 * @mode: DRM display mode
3915 *
3916 * Note that there's is a need to send HDMI vendor infoframes only when using a
3917 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
3918 * function will return -EINVAL, error that can be safely ignored.
3919 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003920 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003921 */
3922int
3923drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
3924 const struct drm_display_mode *mode)
3925{
3926 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003927 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003928 u8 vic;
3929
3930 if (!frame || !mode)
3931 return -EINVAL;
3932
3933 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003934 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
3935
3936 if (!vic && !s3d_flags)
3937 return -EINVAL;
3938
3939 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003940 return -EINVAL;
3941
3942 err = hdmi_vendor_infoframe_init(frame);
3943 if (err < 0)
3944 return err;
3945
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003946 if (vic)
3947 frame->vic = vic;
3948 else
3949 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003950
3951 return 0;
3952}
3953EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10003954
3955static int drm_parse_display_id(struct drm_connector *connector,
3956 u8 *displayid, int length,
3957 bool is_edid_extension)
3958{
3959 /* if this is an EDID extension the first byte will be 0x70 */
3960 int idx = 0;
3961 struct displayid_hdr *base;
3962 struct displayid_block *block;
3963 u8 csum = 0;
3964 int i;
3965
3966 if (is_edid_extension)
3967 idx = 1;
3968
3969 base = (struct displayid_hdr *)&displayid[idx];
3970
3971 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3972 base->rev, base->bytes, base->prod_id, base->ext_count);
3973
3974 if (base->bytes + 5 > length - idx)
3975 return -EINVAL;
3976
3977 for (i = idx; i <= base->bytes + 5; i++) {
3978 csum += displayid[i];
3979 }
3980 if (csum) {
3981 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
3982 return -EINVAL;
3983 }
3984
3985 block = (struct displayid_block *)&displayid[idx + 4];
3986 DRM_DEBUG_KMS("block id %d, rev %d, len %d\n",
3987 block->tag, block->rev, block->num_bytes);
3988
3989 switch (block->tag) {
3990 case DATA_BLOCK_TILED_DISPLAY: {
3991 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
3992
3993 u16 w, h;
3994 u8 tile_v_loc, tile_h_loc;
3995 u8 num_v_tile, num_h_tile;
3996 struct drm_tile_group *tg;
3997
3998 w = tile->tile_size[0] | tile->tile_size[1] << 8;
3999 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4000
4001 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4002 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4003 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4004 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4005
4006 connector->has_tile = true;
4007 if (tile->tile_cap & 0x80)
4008 connector->tile_is_single_monitor = true;
4009
4010 connector->num_h_tile = num_h_tile + 1;
4011 connector->num_v_tile = num_v_tile + 1;
4012 connector->tile_h_loc = tile_h_loc;
4013 connector->tile_v_loc = tile_v_loc;
4014 connector->tile_h_size = w + 1;
4015 connector->tile_v_size = h + 1;
4016
4017 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4018 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4019 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4020 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4021 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4022
4023 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4024 if (!tg) {
4025 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4026 }
4027 if (!tg)
4028 return -ENOMEM;
4029
4030 if (connector->tile_group != tg) {
4031 /* if we haven't got a pointer,
4032 take the reference, drop ref to old tile group */
4033 if (connector->tile_group) {
4034 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4035 }
4036 connector->tile_group = tg;
4037 } else
4038 /* if same tile group, then release the ref we just took. */
4039 drm_mode_put_tile_group(connector->dev, tg);
4040 }
4041 break;
4042 default:
4043 printk("unknown displayid tag %d\n", block->tag);
4044 break;
4045 }
4046 return 0;
4047}
4048
4049static void drm_get_displayid(struct drm_connector *connector,
4050 struct edid *edid)
4051{
4052 void *displayid = NULL;
4053 int ret;
4054 connector->has_tile = false;
4055 displayid = drm_find_displayid_extension(edid);
4056 if (!displayid) {
4057 /* drop reference to any tile group we had */
4058 goto out_drop_ref;
4059 }
4060
4061 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4062 if (ret < 0)
4063 goto out_drop_ref;
4064 if (!connector->has_tile)
4065 goto out_drop_ref;
4066 return;
4067out_drop_ref:
4068 if (connector->tile_group) {
4069 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4070 connector->tile_group = NULL;
4071 }
4072 return;
4073}